drv_usart.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-05-16 shelton first version
  9. * 2022-11-10 shelton support uart dma
  10. * 2023-01-31 shelton add support f421/f425
  11. * 2023-04-08 shelton add support f423
  12. * 2023-10-18 shelton add support f402/f405
  13. * 2024-04-12 shelton add support a403a and a423
  14. */
  15. #include "drv_common.h"
  16. #include "drv_usart.h"
  17. #include "drv_config.h"
  18. #ifdef RT_USING_SERIAL
  19. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && \
  20. !defined(BSP_USING_UART3) && !defined(BSP_USING_UART4) && \
  21. !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  22. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8)
  23. #error "Please define at least one BSP_USING_UARTx"
  24. #endif
  25. enum {
  26. #ifdef BSP_USING_UART1
  27. UART1_INDEX,
  28. #endif
  29. #ifdef BSP_USING_UART2
  30. UART2_INDEX,
  31. #endif
  32. #ifdef BSP_USING_UART3
  33. UART3_INDEX,
  34. #endif
  35. #ifdef BSP_USING_UART4
  36. UART4_INDEX,
  37. #endif
  38. #ifdef BSP_USING_UART5
  39. UART5_INDEX,
  40. #endif
  41. #ifdef BSP_USING_UART6
  42. UART6_INDEX,
  43. #endif
  44. #ifdef BSP_USING_UART7
  45. UART7_INDEX,
  46. #endif
  47. #ifdef BSP_USING_UART8
  48. UART8_INDEX,
  49. #endif
  50. };
  51. static struct at32_uart uart_config[] = {
  52. #ifdef BSP_USING_UART1
  53. UART1_CONFIG,
  54. #endif
  55. #ifdef BSP_USING_UART2
  56. UART2_CONFIG,
  57. #endif
  58. #ifdef BSP_USING_UART3
  59. UART3_CONFIG,
  60. #endif
  61. #ifdef BSP_USING_UART4
  62. UART4_CONFIG,
  63. #endif
  64. #ifdef BSP_USING_UART5
  65. UART5_CONFIG,
  66. #endif
  67. #ifdef BSP_USING_UART6
  68. UART6_CONFIG,
  69. #endif
  70. #ifdef BSP_USING_UART7
  71. UART7_CONFIG,
  72. #endif
  73. #ifdef BSP_USING_UART8
  74. UART8_CONFIG,
  75. #endif
  76. };
  77. #ifdef RT_SERIAL_USING_DMA
  78. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  79. #endif
  80. static rt_err_t at32_configure(struct rt_serial_device *serial,
  81. struct serial_configure *cfg) {
  82. usart_data_bit_num_type data_bit;
  83. usart_stop_bit_num_type stop_bit;
  84. usart_parity_selection_type parity_mode;
  85. usart_hardware_flow_control_type flow_control;
  86. RT_ASSERT(serial != RT_NULL);
  87. RT_ASSERT(cfg != RT_NULL);
  88. struct at32_uart *instance = rt_container_of(serial, struct at32_uart, serial);
  89. RT_ASSERT(instance != RT_NULL);
  90. at32_msp_usart_init((void *)instance->uart_x);
  91. usart_receiver_enable(instance->uart_x, TRUE);
  92. usart_transmitter_enable(instance->uart_x, TRUE);
  93. switch (cfg->data_bits) {
  94. case DATA_BITS_8:
  95. data_bit = USART_DATA_8BITS;
  96. break;
  97. case DATA_BITS_9:
  98. data_bit = USART_DATA_9BITS;
  99. break;
  100. default:
  101. data_bit = USART_DATA_8BITS;
  102. break;
  103. }
  104. switch (cfg->stop_bits) {
  105. case STOP_BITS_1:
  106. stop_bit = USART_STOP_1_BIT;
  107. break;
  108. case STOP_BITS_2:
  109. stop_bit = USART_STOP_2_BIT;
  110. break;
  111. default:
  112. stop_bit = USART_STOP_1_BIT;
  113. break;
  114. }
  115. switch (cfg->parity) {
  116. case PARITY_NONE:
  117. parity_mode = USART_PARITY_NONE;
  118. break;
  119. case PARITY_ODD:
  120. parity_mode = USART_PARITY_ODD;
  121. break;
  122. case PARITY_EVEN:
  123. parity_mode = USART_PARITY_EVEN;
  124. break;
  125. default:
  126. parity_mode = USART_PARITY_NONE;
  127. break;
  128. }
  129. switch (cfg->flowcontrol) {
  130. case RT_SERIAL_FLOWCONTROL_NONE:
  131. flow_control = USART_HARDWARE_FLOW_NONE;
  132. break;
  133. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  134. flow_control = USART_HARDWARE_FLOW_RTS_CTS;
  135. break;
  136. default:
  137. flow_control = USART_HARDWARE_FLOW_NONE;
  138. break;
  139. }
  140. #ifdef RT_SERIAL_USING_DMA
  141. if (!(serial->parent.open_flag & RT_DEVICE_OFLAG_OPEN)) {
  142. instance->last_index = 0;
  143. }
  144. #endif
  145. usart_hardware_flow_control_set(instance->uart_x, flow_control);
  146. usart_parity_selection_config(instance->uart_x, parity_mode);
  147. usart_init(instance->uart_x, cfg->baud_rate, data_bit, stop_bit);
  148. usart_enable(instance->uart_x, TRUE);
  149. return RT_EOK;
  150. }
  151. static rt_err_t at32_control(struct rt_serial_device *serial, int cmd, void *arg) {
  152. struct at32_uart *instance;
  153. #ifdef RT_SERIAL_USING_DMA
  154. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  155. #endif
  156. RT_ASSERT(serial != RT_NULL);
  157. instance = rt_container_of(serial, struct at32_uart, serial);
  158. RT_ASSERT(instance != RT_NULL);
  159. switch (cmd) {
  160. case RT_DEVICE_CTRL_CLR_INT:
  161. nvic_irq_disable(instance->irqn);
  162. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, FALSE);
  163. #ifdef RT_SERIAL_USING_DMA
  164. /* disable DMA */
  165. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  166. {
  167. nvic_irq_disable(instance->dma_rx->dma_irqn);
  168. dma_reset(instance->dma_rx->dma_channel);
  169. }
  170. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  171. {
  172. nvic_irq_disable(instance->dma_tx->dma_irqn);
  173. dma_reset(instance->dma_tx->dma_channel);
  174. }
  175. #endif
  176. break;
  177. case RT_DEVICE_CTRL_SET_INT:
  178. nvic_irq_enable(instance->irqn, 1, 0);
  179. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, TRUE);
  180. break;
  181. #ifdef RT_SERIAL_USING_DMA
  182. case RT_DEVICE_CTRL_CONFIG:
  183. at32_dma_config(serial, ctrl_arg);
  184. break;
  185. #endif
  186. }
  187. return RT_EOK;
  188. }
  189. static int at32_putc(struct rt_serial_device *serial, char ch) {
  190. struct at32_uart *instance;
  191. RT_ASSERT(serial != RT_NULL);
  192. instance = rt_container_of(serial, struct at32_uart, serial);
  193. RT_ASSERT(instance != RT_NULL);
  194. usart_data_transmit(instance->uart_x, (uint8_t)ch);
  195. while (usart_flag_get(instance->uart_x, USART_TDC_FLAG) == RESET);
  196. return 1;
  197. }
  198. static int at32_getc(struct rt_serial_device *serial) {
  199. int ch;
  200. struct at32_uart *instance;
  201. RT_ASSERT(serial != RT_NULL);
  202. instance = rt_container_of(serial, struct at32_uart, serial);
  203. RT_ASSERT(instance != RT_NULL);
  204. ch = -1;
  205. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  206. ch = usart_data_receive(instance->uart_x) & 0xff;
  207. }
  208. return ch;
  209. }
  210. #ifdef RT_SERIAL_USING_DMA
  211. static void _uart_dma_receive(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  212. {
  213. dma_channel_type* dma_channel = instance->dma_rx->dma_channel;
  214. dma_channel->dtcnt = size;
  215. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  216. dma_channel->maddr = (rt_uint32_t)buffer;
  217. /* enable usart interrupt */
  218. usart_interrupt_enable(instance->uart_x, USART_PERR_INT, TRUE);
  219. usart_interrupt_enable(instance->uart_x, USART_IDLE_INT, TRUE);
  220. /* enable transmit complete interrupt */
  221. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  222. /* enable dma receive */
  223. usart_dma_receiver_enable(instance->uart_x, TRUE);
  224. /* enable dma channel */
  225. dma_channel_enable(dma_channel, TRUE);
  226. }
  227. static void _uart_dma_transmit(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  228. {
  229. /* wait before transfer complete */
  230. while(instance->dma_tx->dma_done == RT_FALSE);
  231. dma_channel_type *dma_channel = instance->dma_tx->dma_channel;
  232. dma_channel->dtcnt = size;
  233. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  234. dma_channel->maddr = (rt_uint32_t)buffer;
  235. /* enable transmit complete interrupt */
  236. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  237. /* enable dma transmit */
  238. usart_dma_transmitter_enable(instance->uart_x, TRUE);
  239. /* mark dma flag */
  240. instance->dma_tx->dma_done = RT_FALSE;
  241. /* enable dma channel */
  242. dma_channel_enable(dma_channel, TRUE);
  243. }
  244. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  245. {
  246. dma_init_type dma_init_struct;
  247. dma_channel_type *dma_channel = NULL;
  248. struct rt_serial_rx_fifo *rx_fifo;
  249. struct at32_uart *instance;
  250. struct dma_config *dma_config;
  251. RT_ASSERT(serial != RT_NULL);
  252. instance = rt_container_of(serial, struct at32_uart, serial);
  253. RT_ASSERT(instance != RT_NULL);
  254. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  255. if (RT_DEVICE_FLAG_DMA_RX == flag)
  256. {
  257. dma_channel = instance->dma_rx->dma_channel;
  258. dma_config = instance->dma_rx;
  259. }
  260. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  261. {
  262. dma_channel = instance->dma_tx->dma_channel;
  263. dma_config = instance->dma_tx;
  264. }
  265. crm_periph_clock_enable(dma_config->dma_clock, TRUE);
  266. dma_default_para_init(&dma_init_struct);
  267. dma_init_struct.peripheral_inc_enable = FALSE;
  268. dma_init_struct.memory_inc_enable = TRUE;
  269. dma_init_struct.peripheral_data_width = DMA_PERIPHERAL_DATA_WIDTH_BYTE;
  270. dma_init_struct.memory_data_width = DMA_MEMORY_DATA_WIDTH_BYTE;
  271. dma_init_struct.priority = DMA_PRIORITY_MEDIUM;
  272. if (RT_DEVICE_FLAG_DMA_RX == flag)
  273. {
  274. dma_init_struct.direction = DMA_DIR_PERIPHERAL_TO_MEMORY;
  275. dma_init_struct.loop_mode_enable = TRUE;
  276. }
  277. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  278. {
  279. dma_init_struct.direction = DMA_DIR_MEMORY_TO_PERIPHERAL;
  280. dma_init_struct.loop_mode_enable = FALSE;
  281. }
  282. dma_reset(dma_channel);
  283. dma_init(dma_channel, &dma_init_struct);
  284. #if defined (SOC_SERIES_AT32F425)
  285. dma_flexible_config(dma_config->dma_x, dma_config->flex_channel, \
  286. (dma_flexible_request_type)dma_config->request_id);
  287. #endif
  288. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437) || \
  289. defined (SOC_SERIES_AT32F423) || defined (SOC_SERIES_AT32F402) || \
  290. defined (SOC_SERIES_AT32F405) || defined (SOC_SERIES_AT32A423)
  291. dmamux_enable(dma_config->dma_x, TRUE);
  292. dmamux_init(dma_config->dmamux_channel, (dmamux_requst_id_sel_type)dma_config->request_id);
  293. #endif
  294. /* enable interrupt */
  295. if (flag == RT_DEVICE_FLAG_DMA_RX)
  296. {
  297. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  298. /* start dma transfer */
  299. _uart_dma_receive(instance, rx_fifo->buffer, serial->config.bufsz);
  300. }
  301. /* dma irq should set in dma tx mode */
  302. nvic_irq_enable(dma_config->dma_irqn, 0, 0);
  303. nvic_irq_enable(instance->irqn, 1, 0);
  304. }
  305. static rt_ssize_t at32_dma_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, int direction)
  306. {
  307. struct at32_uart *instance;
  308. RT_ASSERT(serial != RT_NULL);
  309. instance = rt_container_of(serial, struct at32_uart, serial);
  310. RT_ASSERT(instance != RT_NULL);
  311. RT_ASSERT(buf != RT_NULL);
  312. if (size == 0)
  313. {
  314. return 0;
  315. }
  316. if (RT_SERIAL_DMA_TX == direction)
  317. {
  318. _uart_dma_transmit(instance, buf, size);
  319. }
  320. return size;
  321. }
  322. #endif
  323. static const struct rt_uart_ops at32_uart_ops = {
  324. at32_configure,
  325. at32_control,
  326. at32_putc,
  327. at32_getc,
  328. #ifdef RT_SERIAL_USING_DMA
  329. at32_dma_transmit,
  330. #endif
  331. };
  332. #ifdef RT_SERIAL_USING_DMA
  333. void dma_rx_isr(struct rt_serial_device *serial)
  334. {
  335. volatile rt_uint32_t reg_sts = 0, index = 0;
  336. rt_size_t recv_total_index, recv_len;
  337. rt_base_t level;
  338. struct at32_uart *instance;
  339. RT_ASSERT(serial != RT_NULL);
  340. instance = rt_container_of(serial, struct at32_uart, serial);
  341. RT_ASSERT(instance != RT_NULL);
  342. reg_sts = instance->dma_rx->dma_x->sts;
  343. index = instance->dma_rx->channel_index;
  344. if (((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET) ||
  345. ((reg_sts & (DMA_HDT_FLAG << (4 * (index - 1)))) != RESET))
  346. {
  347. /* clear dma flag */
  348. instance->dma_rx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1))) | (DMA_HDT_FLAG << (4 * (index - 1)));
  349. level = rt_hw_interrupt_disable();
  350. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  351. if (recv_total_index == 0)
  352. {
  353. recv_len = serial->config.bufsz - instance->last_index;
  354. }
  355. else
  356. {
  357. recv_len = recv_total_index - instance->last_index;
  358. }
  359. instance->last_index = recv_total_index;
  360. rt_hw_interrupt_enable(level);
  361. if (recv_len)
  362. {
  363. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  364. }
  365. }
  366. }
  367. void dma_tx_isr(struct rt_serial_device *serial)
  368. {
  369. volatile rt_uint32_t reg_sts = 0, index = 0;
  370. rt_size_t trans_total_index;
  371. rt_base_t level;
  372. struct at32_uart *instance;
  373. RT_ASSERT(serial != RT_NULL);
  374. instance = rt_container_of(serial, struct at32_uart, serial);
  375. RT_ASSERT(instance != RT_NULL);
  376. reg_sts = instance->dma_tx->dma_x->sts;
  377. index = instance->dma_tx->channel_index;
  378. if ((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET)
  379. {
  380. /* mark dma flag */
  381. instance->dma_tx->dma_done = RT_TRUE;
  382. /* clear dma flag */
  383. instance->dma_tx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1)));
  384. /* disable dma tx channel */
  385. dma_channel_enable(instance->dma_tx->dma_channel, FALSE);
  386. level = rt_hw_interrupt_disable();
  387. trans_total_index = dma_data_number_get(instance->dma_tx->dma_channel);
  388. rt_hw_interrupt_enable(level);
  389. if (trans_total_index == 0)
  390. {
  391. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  392. }
  393. }
  394. }
  395. #endif
  396. static void usart_isr(struct rt_serial_device *serial) {
  397. struct at32_uart *instance;
  398. #ifdef RT_SERIAL_USING_DMA
  399. rt_size_t recv_total_index, recv_len;
  400. rt_base_t level;
  401. #endif
  402. RT_ASSERT(serial != RT_NULL);
  403. instance = rt_container_of(serial, struct at32_uart, serial);
  404. RT_ASSERT(instance != RT_NULL);
  405. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  406. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  407. }
  408. #ifdef RT_SERIAL_USING_DMA
  409. else if (usart_flag_get(instance->uart_x, USART_IDLEF_FLAG) != RESET)
  410. {
  411. /* clear idle flag */
  412. usart_data_receive(instance->uart_x);
  413. level = rt_hw_interrupt_disable();
  414. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  415. recv_len = recv_total_index - instance->last_index;
  416. instance->last_index = recv_total_index;
  417. rt_hw_interrupt_enable(level);
  418. if (recv_len)
  419. {
  420. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  421. }
  422. }
  423. #endif
  424. else
  425. {
  426. if (usart_flag_get(instance->uart_x, USART_CTSCF_FLAG) != RESET) {
  427. usart_flag_clear(instance->uart_x, USART_CTSCF_FLAG);
  428. }
  429. if (usart_flag_get(instance->uart_x, USART_BFF_FLAG) != RESET) {
  430. usart_flag_clear(instance->uart_x, USART_BFF_FLAG);
  431. }
  432. }
  433. }
  434. #ifdef BSP_USING_UART1
  435. void UART1_IRQHandler(void) {
  436. rt_interrupt_enter();
  437. usart_isr(&uart_config[UART1_INDEX].serial);
  438. rt_interrupt_leave();
  439. }
  440. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  441. void UART1_RX_DMA_IRQHandler(void)
  442. {
  443. /* enter interrupt */
  444. rt_interrupt_enter();
  445. dma_rx_isr(&uart_config[UART1_INDEX].serial);
  446. /* leave interrupt */
  447. rt_interrupt_leave();
  448. }
  449. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  450. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  451. void UART1_TX_DMA_IRQHandler(void)
  452. {
  453. /* enter interrupt */
  454. rt_interrupt_enter();
  455. dma_tx_isr(&uart_config[UART1_INDEX].serial);
  456. /* leave interrupt */
  457. rt_interrupt_leave();
  458. }
  459. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  460. #endif
  461. #ifdef BSP_USING_UART2
  462. void UART2_IRQHandler(void) {
  463. rt_interrupt_enter();
  464. usart_isr(&uart_config[UART2_INDEX].serial);
  465. rt_interrupt_leave();
  466. }
  467. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  468. void UART2_RX_DMA_IRQHandler(void)
  469. {
  470. /* enter interrupt */
  471. rt_interrupt_enter();
  472. dma_rx_isr(&uart_config[UART2_INDEX].serial);
  473. /* leave interrupt */
  474. rt_interrupt_leave();
  475. }
  476. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  477. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  478. void UART2_TX_DMA_IRQHandler(void)
  479. {
  480. /* enter interrupt */
  481. rt_interrupt_enter();
  482. dma_tx_isr(&uart_config[UART2_INDEX].serial);
  483. /* leave interrupt */
  484. rt_interrupt_leave();
  485. }
  486. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  487. #endif
  488. #ifdef BSP_USING_UART3
  489. void UART3_IRQHandler(void) {
  490. rt_interrupt_enter();
  491. usart_isr(&uart_config[UART3_INDEX].serial);
  492. rt_interrupt_leave();
  493. }
  494. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  495. void UART3_RX_DMA_IRQHandler(void)
  496. {
  497. /* enter interrupt */
  498. rt_interrupt_enter();
  499. dma_rx_isr(&uart_config[UART3_INDEX].serial);
  500. /* leave interrupt */
  501. rt_interrupt_leave();
  502. }
  503. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA) */
  504. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  505. void UART3_TX_DMA_IRQHandler(void)
  506. {
  507. /* enter interrupt */
  508. rt_interrupt_enter();
  509. dma_tx_isr(&uart_config[UART3_INDEX].serial);
  510. /* leave interrupt */
  511. rt_interrupt_leave();
  512. }
  513. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA) */
  514. #endif
  515. #ifdef BSP_USING_UART4
  516. void UART4_IRQHandler(void) {
  517. rt_interrupt_enter();
  518. usart_isr(&uart_config[UART4_INDEX].serial);
  519. rt_interrupt_leave();
  520. }
  521. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  522. void UART4_RX_DMA_IRQHandler(void)
  523. {
  524. /* enter interrupt */
  525. rt_interrupt_enter();
  526. dma_rx_isr(&uart_config[UART4_INDEX].serial);
  527. /* leave interrupt */
  528. rt_interrupt_leave();
  529. }
  530. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA) */
  531. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  532. void UART4_TX_DMA_IRQHandler(void)
  533. {
  534. /* enter interrupt */
  535. rt_interrupt_enter();
  536. dma_tx_isr(&uart_config[UART4_INDEX].serial);
  537. /* leave interrupt */
  538. rt_interrupt_leave();
  539. }
  540. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART14_TX_USING_DMA) */
  541. #endif
  542. #ifdef BSP_USING_UART5
  543. void UART5_IRQHandler(void) {
  544. rt_interrupt_enter();
  545. usart_isr(&uart_config[UART5_INDEX].serial);
  546. rt_interrupt_leave();
  547. }
  548. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  549. void UART5_RX_DMA_IRQHandler(void)
  550. {
  551. /* enter interrupt */
  552. rt_interrupt_enter();
  553. dma_rx_isr(&uart_config[UART5_INDEX].serial);
  554. /* leave interrupt */
  555. rt_interrupt_leave();
  556. }
  557. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  558. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  559. void UART5_TX_DMA_IRQHandler(void)
  560. {
  561. /* enter interrupt */
  562. rt_interrupt_enter();
  563. dma_tx_isr(&uart_config[UART5_INDEX].serial);
  564. /* leave interrupt */
  565. rt_interrupt_leave();
  566. }
  567. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  568. #endif
  569. #ifdef BSP_USING_UART6
  570. void UART6_IRQHandler(void) {
  571. rt_interrupt_enter();
  572. usart_isr(&uart_config[UART6_INDEX].serial);
  573. rt_interrupt_leave();
  574. }
  575. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  576. void UART6_RX_DMA_IRQHandler(void)
  577. {
  578. /* enter interrupt */
  579. rt_interrupt_enter();
  580. dma_rx_isr(&uart_config[UART6_INDEX].serial);
  581. /* leave interrupt */
  582. rt_interrupt_leave();
  583. }
  584. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  585. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  586. void UART6_TX_DMA_IRQHandler(void)
  587. {
  588. /* enter interrupt */
  589. rt_interrupt_enter();
  590. dma_tx_isr(&uart_config[UART6_INDEX].serial);
  591. /* leave interrupt */
  592. rt_interrupt_leave();
  593. }
  594. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  595. #endif
  596. #ifdef BSP_USING_UART7
  597. void UART7_IRQHandler(void) {
  598. rt_interrupt_enter();
  599. usart_isr(&uart_config[UART7_INDEX].serial);
  600. rt_interrupt_leave();
  601. }
  602. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  603. void UART7_RX_DMA_IRQHandler(void)
  604. {
  605. /* enter interrupt */
  606. rt_interrupt_enter();
  607. dma_rx_isr(&uart_config[UART7_INDEX].serial);
  608. /* leave interrupt */
  609. rt_interrupt_leave();
  610. }
  611. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  612. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  613. void UART7_TX_DMA_IRQHandler(void)
  614. {
  615. /* enter interrupt */
  616. rt_interrupt_enter();
  617. dma_tx_isr(&uart_config[UART7_INDEX].serial);
  618. /* leave interrupt */
  619. rt_interrupt_leave();
  620. }
  621. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  622. #endif
  623. #ifdef BSP_USING_UART8
  624. void UART8_IRQHandler(void) {
  625. rt_interrupt_enter();
  626. usart_isr(&uart_config[UART8_INDEX].serial);
  627. rt_interrupt_leave();
  628. }
  629. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  630. void UART8_RX_DMA_IRQHandler(void)
  631. {
  632. /* enter interrupt */
  633. rt_interrupt_enter();
  634. dma_rx_isr(&uart_config[UART8_INDEX].serial);
  635. /* leave interrupt */
  636. rt_interrupt_leave();
  637. }
  638. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  639. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  640. void UART8_TX_DMA_IRQHandler(void)
  641. {
  642. /* enter interrupt */
  643. rt_interrupt_enter();
  644. dma_tx_isr(&uart_config[UART8_INDEX].serial);
  645. /* leave interrupt */
  646. rt_interrupt_leave();
  647. }
  648. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  649. #endif
  650. #if defined (SOC_SERIES_AT32F421)
  651. void UART1_TX_RX_DMA_IRQHandler(void)
  652. {
  653. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  654. UART1_TX_DMA_IRQHandler();
  655. #endif
  656. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  657. UART1_RX_DMA_IRQHandler();
  658. #endif
  659. }
  660. void UART2_TX_RX_DMA_IRQHandler(void)
  661. {
  662. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  663. UART2_TX_DMA_IRQHandler();
  664. #endif
  665. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  666. UART2_RX_DMA_IRQHandler();
  667. #endif
  668. }
  669. #endif
  670. #if defined (SOC_SERIES_AT32F425)
  671. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4)
  672. void USART4_3_IRQHandler(void)
  673. {
  674. #if defined(BSP_USING_UART3)
  675. UART3_IRQHandler();
  676. #endif
  677. #if defined(BSP_USING_UART4)
  678. UART4_IRQHandler();
  679. #endif
  680. }
  681. #endif
  682. void UART1_TX_RX_DMA_IRQHandler(void)
  683. {
  684. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  685. UART1_TX_DMA_IRQHandler();
  686. #endif
  687. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  688. UART1_RX_DMA_IRQHandler();
  689. #endif
  690. }
  691. void UART3_2_TX_RX_DMA_IRQHandler(void)
  692. {
  693. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  694. UART2_TX_DMA_IRQHandler();
  695. #endif
  696. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  697. UART2_RX_DMA_IRQHandler();
  698. #endif
  699. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  700. UART3_TX_DMA_IRQHandler();
  701. #endif
  702. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  703. UART3_RX_DMA_IRQHandler();
  704. #endif
  705. }
  706. #endif
  707. #if defined (RT_SERIAL_USING_DMA)
  708. static void _dma_base_channel_check(struct at32_uart *instance)
  709. {
  710. dma_channel_type *rx_channel = instance->dma_rx->dma_channel;
  711. dma_channel_type *tx_channel = instance->dma_tx->dma_channel;
  712. instance->dma_rx->dma_done = RT_TRUE;
  713. instance->dma_rx->dma_x = (dma_type *)((rt_uint32_t)rx_channel & ~0xFF);
  714. instance->dma_rx->channel_index = ((((rt_uint32_t)rx_channel & 0xFF) - 8) / 0x14) + 1;
  715. instance->dma_tx->dma_done = RT_TRUE;
  716. instance->dma_tx->dma_x = (dma_type *)((rt_uint32_t)tx_channel & ~0xFF);
  717. instance->dma_tx->channel_index = ((((rt_uint32_t)tx_channel & 0xFF) - 8) / 0x14) + 1;
  718. }
  719. #endif
  720. static void at32_uart_get_dma_config(void)
  721. {
  722. #ifdef BSP_USING_UART1
  723. uart_config[UART1_INDEX].uart_dma_flag = 0;
  724. #ifdef BSP_UART1_RX_USING_DMA
  725. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  726. static struct dma_config uart1_dma_rx = UART1_RX_DMA_CONFIG;
  727. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  728. #endif
  729. #ifdef BSP_UART1_TX_USING_DMA
  730. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  731. static struct dma_config uart1_dma_tx = UART1_TX_DMA_CONFIG;
  732. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  733. #endif
  734. #endif
  735. #ifdef BSP_USING_UART2
  736. uart_config[UART2_INDEX].uart_dma_flag = 0;
  737. #ifdef BSP_UART2_RX_USING_DMA
  738. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  739. static struct dma_config uart2_dma_rx = UART2_RX_DMA_CONFIG;
  740. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  741. #endif
  742. #ifdef BSP_UART2_TX_USING_DMA
  743. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  744. static struct dma_config uart2_dma_tx = UART2_TX_DMA_CONFIG;
  745. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  746. #endif
  747. #endif
  748. #ifdef BSP_USING_UART3
  749. uart_config[UART3_INDEX].uart_dma_flag = 0;
  750. #ifdef BSP_UART3_RX_USING_DMA
  751. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  752. static struct dma_config uart3_dma_rx = UART3_RX_DMA_CONFIG;
  753. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  754. #endif
  755. #ifdef BSP_UART3_TX_USING_DMA
  756. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  757. static struct dma_config uart3_dma_tx = UART3_TX_DMA_CONFIG;
  758. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  759. #endif
  760. #endif
  761. #ifdef BSP_USING_UART4
  762. uart_config[UART4_INDEX].uart_dma_flag = 0;
  763. #ifdef BSP_UART4_RX_USING_DMA
  764. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  765. static struct dma_config uart4_dma_rx = UART4_RX_DMA_CONFIG;
  766. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  767. #endif
  768. #ifdef BSP_UART4_TX_USING_DMA
  769. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  770. static struct dma_config uart4_dma_tx = UART4_TX_DMA_CONFIG;
  771. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  772. #endif
  773. #endif
  774. #ifdef BSP_USING_UART5
  775. uart_config[UART5_INDEX].uart_dma_flag = 0;
  776. #ifdef BSP_UART5_RX_USING_DMA
  777. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  778. static struct dma_config uart5_dma_rx = UART5_RX_DMA_CONFIG;
  779. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  780. #endif
  781. #ifdef BSP_UART5_TX_USING_DMA
  782. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  783. static struct dma_config uart5_dma_tx = UART5_TX_DMA_CONFIG;
  784. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  785. #endif
  786. #endif
  787. #ifdef BSP_USING_UART6
  788. uart_config[UART6_INDEX].uart_dma_flag = 0;
  789. #ifdef BSP_UART6_RX_USING_DMA
  790. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  791. static struct dma_config uart6_dma_rx = UART6_RX_DMA_CONFIG;
  792. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  793. #endif
  794. #ifdef BSP_UART6_TX_USING_DMA
  795. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  796. static struct dma_config uart6_dma_tx = UART6_TX_DMA_CONFIG;
  797. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  798. #endif
  799. #endif
  800. #ifdef BSP_USING_UART7
  801. uart_config[UART7_INDEX].uart_dma_flag = 0;
  802. #ifdef BSP_UART7_RX_USING_DMA
  803. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  804. static struct dma_config uart7_dma_rx = UART7_RX_DMA_CONFIG;
  805. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  806. #endif
  807. #ifdef BSP_UART7_TX_USING_DMA
  808. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  809. static struct dma_config uart7_dma_tx = UART7_TX_DMA_CONFIG;
  810. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  811. #endif
  812. #endif
  813. #ifdef BSP_USING_UART8
  814. uart_config[UART8_INDEX].uart_dma_flag = 0;
  815. #ifdef BSP_UART8_RX_USING_DMA
  816. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  817. static struct dma_config uart8_dma_rx = UART8_RX_DMA_CONFIG;
  818. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  819. #endif
  820. #ifdef BSP_UART8_TX_USING_DMA
  821. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  822. static struct dma_config uart8_dma_tx = UART8_TX_DMA_CONFIG;
  823. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  824. #endif
  825. #endif
  826. }
  827. int rt_hw_usart_init(void) {
  828. rt_size_t obj_num;
  829. int index;
  830. obj_num = sizeof(uart_config) / sizeof(struct at32_uart);
  831. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  832. rt_err_t result = 0;
  833. at32_uart_get_dma_config();
  834. for (index = 0; index < obj_num; index++) {
  835. uart_config[index].serial.ops = &at32_uart_ops;
  836. uart_config[index].serial.config = config;
  837. #if defined (RT_SERIAL_USING_DMA)
  838. /* search dma base and channel index */
  839. _dma_base_channel_check(&uart_config[index]);
  840. #endif
  841. /* register uart device */
  842. result = rt_hw_serial_register(&uart_config[index].serial,
  843. uart_config[index].name,
  844. RT_DEVICE_FLAG_RDWR |
  845. RT_DEVICE_FLAG_INT_RX |
  846. uart_config[index].uart_dma_flag ,
  847. &uart_config[index]);
  848. RT_ASSERT(result == RT_EOK);
  849. }
  850. return result;
  851. }
  852. #endif /* BSP_USING_SERIAL */