MIMXRT1052.h 1.9 MB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130161311613216133161341613516136161371613816139161401614116142161431614416145161461614716148161491615016151161521615316154161551615616157161581615916160161611616216163161641616516166161671616816169161701617116172161731617416175161761617716178161791618016181161821618316184161851618616187161881618916190161911619216193161941619516196161971619816199162001620116202162031620416205162061620716208162091621016211162121621316214162151621616217162181621916220162211622216223162241622516226162271622816229162301623116232162331623416235162361623716238162391624016241162421624316244162451624616247162481624916250162511625216253162541625516256162571625816259162601626116262162631626416265162661626716268162691627016271162721627316274162751627616277162781627916280162811628216283162841628516286162871628816289162901629116292162931629416295162961629716298162991630016301163021630316304163051630616307163081630916310163111631216313163141631516316163171631816319163201632116322163231632416325163261632716328163291633016331163321633316334163351633616337163381633916340163411634216343163441634516346163471634816349163501635116352163531635416355163561635716358163591636016361163621636316364163651636616367163681636916370163711637216373163741637516376163771637816379163801638116382163831638416385163861638716388163891639016391163921639316394163951639616397163981639916400164011640216403164041640516406164071640816409164101641116412164131641416415164161641716418164191642016421164221642316424164251642616427164281642916430164311643216433164341643516436164371643816439164401644116442164431644416445164461644716448164491645016451164521645316454164551645616457164581645916460164611646216463164641646516466164671646816469164701647116472164731647416475164761647716478164791648016481164821648316484164851648616487164881648916490164911649216493164941649516496164971649816499165001650116502165031650416505165061650716508165091651016511165121651316514165151651616517165181651916520165211652216523165241652516526165271652816529165301653116532165331653416535165361653716538165391654016541165421654316544165451654616547165481654916550165511655216553165541655516556165571655816559165601656116562165631656416565165661656716568165691657016571165721657316574165751657616577165781657916580165811658216583165841658516586165871658816589165901659116592165931659416595165961659716598165991660016601166021660316604166051660616607166081660916610166111661216613166141661516616166171661816619166201662116622166231662416625166261662716628166291663016631166321663316634166351663616637166381663916640166411664216643166441664516646166471664816649166501665116652166531665416655166561665716658166591666016661166621666316664166651666616667166681666916670166711667216673166741667516676166771667816679166801668116682166831668416685166861668716688166891669016691166921669316694166951669616697166981669916700167011670216703167041670516706167071670816709167101671116712167131671416715167161671716718167191672016721167221672316724167251672616727167281672916730167311673216733167341673516736167371673816739167401674116742167431674416745167461674716748167491675016751167521675316754167551675616757167581675916760167611676216763167641676516766167671676816769167701677116772167731677416775167761677716778167791678016781167821678316784167851678616787167881678916790167911679216793167941679516796167971679816799168001680116802168031680416805168061680716808168091681016811168121681316814168151681616817168181681916820168211682216823168241682516826168271682816829168301683116832168331683416835168361683716838168391684016841168421684316844168451684616847168481684916850168511685216853168541685516856168571685816859168601686116862168631686416865168661686716868168691687016871168721687316874168751687616877168781687916880168811688216883168841688516886168871688816889168901689116892168931689416895168961689716898168991690016901169021690316904169051690616907169081690916910169111691216913169141691516916169171691816919169201692116922169231692416925169261692716928169291693016931169321693316934169351693616937169381693916940169411694216943169441694516946169471694816949169501695116952169531695416955169561695716958169591696016961169621696316964169651696616967169681696916970169711697216973169741697516976169771697816979169801698116982169831698416985169861698716988169891699016991169921699316994169951699616997169981699917000170011700217003170041700517006170071700817009170101701117012170131701417015170161701717018170191702017021170221702317024170251702617027170281702917030170311703217033170341703517036170371703817039170401704117042170431704417045170461704717048170491705017051170521705317054170551705617057170581705917060170611706217063170641706517066170671706817069170701707117072170731707417075170761707717078170791708017081170821708317084170851708617087170881708917090170911709217093170941709517096170971709817099171001710117102171031710417105171061710717108171091711017111171121711317114171151711617117171181711917120171211712217123171241712517126171271712817129171301713117132171331713417135171361713717138171391714017141171421714317144171451714617147171481714917150171511715217153171541715517156171571715817159171601716117162171631716417165171661716717168171691717017171171721717317174171751717617177171781717917180171811718217183171841718517186171871718817189171901719117192171931719417195171961719717198171991720017201172021720317204172051720617207172081720917210172111721217213172141721517216172171721817219172201722117222172231722417225172261722717228172291723017231172321723317234172351723617237172381723917240172411724217243172441724517246172471724817249172501725117252172531725417255172561725717258172591726017261172621726317264172651726617267172681726917270172711727217273172741727517276172771727817279172801728117282172831728417285172861728717288172891729017291172921729317294172951729617297172981729917300173011730217303173041730517306173071730817309173101731117312173131731417315173161731717318173191732017321173221732317324173251732617327173281732917330173311733217333173341733517336173371733817339173401734117342173431734417345173461734717348173491735017351173521735317354173551735617357173581735917360173611736217363173641736517366173671736817369173701737117372173731737417375173761737717378173791738017381173821738317384173851738617387173881738917390173911739217393173941739517396173971739817399174001740117402174031740417405174061740717408174091741017411174121741317414174151741617417174181741917420174211742217423174241742517426174271742817429174301743117432174331743417435174361743717438174391744017441174421744317444174451744617447174481744917450174511745217453174541745517456174571745817459174601746117462174631746417465174661746717468174691747017471174721747317474174751747617477174781747917480174811748217483174841748517486174871748817489174901749117492174931749417495174961749717498174991750017501175021750317504175051750617507175081750917510175111751217513175141751517516175171751817519175201752117522175231752417525175261752717528175291753017531175321753317534175351753617537175381753917540175411754217543175441754517546175471754817549175501755117552175531755417555175561755717558175591756017561175621756317564175651756617567175681756917570175711757217573175741757517576175771757817579175801758117582175831758417585175861758717588175891759017591175921759317594175951759617597175981759917600176011760217603176041760517606176071760817609176101761117612176131761417615176161761717618176191762017621176221762317624176251762617627176281762917630176311763217633176341763517636176371763817639176401764117642176431764417645176461764717648176491765017651176521765317654176551765617657176581765917660176611766217663176641766517666176671766817669176701767117672176731767417675176761767717678176791768017681176821768317684176851768617687176881768917690176911769217693176941769517696176971769817699177001770117702177031770417705177061770717708177091771017711177121771317714177151771617717177181771917720177211772217723177241772517726177271772817729177301773117732177331773417735177361773717738177391774017741177421774317744177451774617747177481774917750177511775217753177541775517756177571775817759177601776117762177631776417765177661776717768177691777017771177721777317774177751777617777177781777917780177811778217783177841778517786177871778817789177901779117792177931779417795177961779717798177991780017801178021780317804178051780617807178081780917810178111781217813178141781517816178171781817819178201782117822178231782417825178261782717828178291783017831178321783317834178351783617837178381783917840178411784217843178441784517846178471784817849178501785117852178531785417855178561785717858178591786017861178621786317864178651786617867178681786917870178711787217873178741787517876178771787817879178801788117882178831788417885178861788717888178891789017891178921789317894178951789617897178981789917900179011790217903179041790517906179071790817909179101791117912179131791417915179161791717918179191792017921179221792317924179251792617927179281792917930179311793217933179341793517936179371793817939179401794117942179431794417945179461794717948179491795017951179521795317954179551795617957179581795917960179611796217963179641796517966179671796817969179701797117972179731797417975179761797717978179791798017981179821798317984179851798617987179881798917990179911799217993179941799517996179971799817999180001800118002180031800418005180061800718008180091801018011180121801318014180151801618017180181801918020180211802218023180241802518026180271802818029180301803118032180331803418035180361803718038180391804018041180421804318044180451804618047180481804918050180511805218053180541805518056180571805818059180601806118062180631806418065180661806718068180691807018071180721807318074180751807618077180781807918080180811808218083180841808518086180871808818089180901809118092180931809418095180961809718098180991810018101181021810318104181051810618107181081810918110181111811218113181141811518116181171811818119181201812118122181231812418125181261812718128181291813018131181321813318134181351813618137181381813918140181411814218143181441814518146181471814818149181501815118152181531815418155181561815718158181591816018161181621816318164181651816618167181681816918170181711817218173181741817518176181771817818179181801818118182181831818418185181861818718188181891819018191181921819318194181951819618197181981819918200182011820218203182041820518206182071820818209182101821118212182131821418215182161821718218182191822018221182221822318224182251822618227182281822918230182311823218233182341823518236182371823818239182401824118242182431824418245182461824718248182491825018251182521825318254182551825618257182581825918260182611826218263182641826518266182671826818269182701827118272182731827418275182761827718278182791828018281182821828318284182851828618287182881828918290182911829218293182941829518296182971829818299183001830118302183031830418305183061830718308183091831018311183121831318314183151831618317183181831918320183211832218323183241832518326183271832818329183301833118332183331833418335183361833718338183391834018341183421834318344183451834618347183481834918350183511835218353183541835518356183571835818359183601836118362183631836418365183661836718368183691837018371183721837318374183751837618377183781837918380183811838218383183841838518386183871838818389183901839118392183931839418395183961839718398183991840018401184021840318404184051840618407184081840918410184111841218413184141841518416184171841818419184201842118422184231842418425184261842718428184291843018431184321843318434184351843618437184381843918440184411844218443184441844518446184471844818449184501845118452184531845418455184561845718458184591846018461184621846318464184651846618467184681846918470184711847218473184741847518476184771847818479184801848118482184831848418485184861848718488184891849018491184921849318494184951849618497184981849918500185011850218503185041850518506185071850818509185101851118512185131851418515185161851718518185191852018521185221852318524185251852618527185281852918530185311853218533185341853518536185371853818539185401854118542185431854418545185461854718548185491855018551185521855318554185551855618557185581855918560185611856218563185641856518566185671856818569185701857118572185731857418575185761857718578185791858018581185821858318584185851858618587185881858918590185911859218593185941859518596185971859818599186001860118602186031860418605186061860718608186091861018611186121861318614186151861618617186181861918620186211862218623186241862518626186271862818629186301863118632186331863418635186361863718638186391864018641186421864318644186451864618647186481864918650186511865218653186541865518656186571865818659186601866118662186631866418665186661866718668186691867018671186721867318674186751867618677186781867918680186811868218683186841868518686186871868818689186901869118692186931869418695186961869718698186991870018701187021870318704187051870618707187081870918710187111871218713187141871518716187171871818719187201872118722187231872418725187261872718728187291873018731187321873318734187351873618737187381873918740187411874218743187441874518746187471874818749187501875118752187531875418755187561875718758187591876018761187621876318764187651876618767187681876918770187711877218773187741877518776187771877818779187801878118782187831878418785187861878718788187891879018791187921879318794187951879618797187981879918800188011880218803188041880518806188071880818809188101881118812188131881418815188161881718818188191882018821188221882318824188251882618827188281882918830188311883218833188341883518836188371883818839188401884118842188431884418845188461884718848188491885018851188521885318854188551885618857188581885918860188611886218863188641886518866188671886818869188701887118872188731887418875188761887718878188791888018881188821888318884188851888618887188881888918890188911889218893188941889518896188971889818899189001890118902189031890418905189061890718908189091891018911189121891318914189151891618917189181891918920189211892218923189241892518926189271892818929189301893118932189331893418935189361893718938189391894018941189421894318944189451894618947189481894918950189511895218953189541895518956189571895818959189601896118962189631896418965189661896718968189691897018971189721897318974189751897618977189781897918980189811898218983189841898518986189871898818989189901899118992189931899418995189961899718998189991900019001190021900319004190051900619007190081900919010190111901219013190141901519016190171901819019190201902119022190231902419025190261902719028190291903019031190321903319034190351903619037190381903919040190411904219043190441904519046190471904819049190501905119052190531905419055190561905719058190591906019061190621906319064190651906619067190681906919070190711907219073190741907519076190771907819079190801908119082190831908419085190861908719088190891909019091190921909319094190951909619097190981909919100191011910219103191041910519106191071910819109191101911119112191131911419115191161911719118191191912019121191221912319124191251912619127191281912919130191311913219133191341913519136191371913819139191401914119142191431914419145191461914719148191491915019151191521915319154191551915619157191581915919160191611916219163191641916519166191671916819169191701917119172191731917419175191761917719178191791918019181191821918319184191851918619187191881918919190191911919219193191941919519196191971919819199192001920119202192031920419205192061920719208192091921019211192121921319214192151921619217192181921919220192211922219223192241922519226192271922819229192301923119232192331923419235192361923719238192391924019241192421924319244192451924619247192481924919250192511925219253192541925519256192571925819259192601926119262192631926419265192661926719268192691927019271192721927319274192751927619277192781927919280192811928219283192841928519286192871928819289192901929119292192931929419295192961929719298192991930019301193021930319304193051930619307193081930919310193111931219313193141931519316193171931819319193201932119322193231932419325193261932719328193291933019331193321933319334193351933619337193381933919340193411934219343193441934519346193471934819349193501935119352193531935419355193561935719358193591936019361193621936319364193651936619367193681936919370193711937219373193741937519376193771937819379193801938119382193831938419385193861938719388193891939019391193921939319394193951939619397193981939919400194011940219403194041940519406194071940819409194101941119412194131941419415194161941719418194191942019421194221942319424194251942619427194281942919430194311943219433194341943519436194371943819439194401944119442194431944419445194461944719448194491945019451194521945319454194551945619457194581945919460194611946219463194641946519466194671946819469194701947119472194731947419475194761947719478194791948019481194821948319484194851948619487194881948919490194911949219493194941949519496194971949819499195001950119502195031950419505195061950719508195091951019511195121951319514195151951619517195181951919520195211952219523195241952519526195271952819529195301953119532195331953419535195361953719538195391954019541195421954319544195451954619547195481954919550195511955219553195541955519556195571955819559195601956119562195631956419565195661956719568195691957019571195721957319574195751957619577195781957919580195811958219583195841958519586195871958819589195901959119592195931959419595195961959719598195991960019601196021960319604196051960619607196081960919610196111961219613196141961519616196171961819619196201962119622196231962419625196261962719628196291963019631196321963319634196351963619637196381963919640196411964219643196441964519646196471964819649196501965119652196531965419655196561965719658196591966019661196621966319664196651966619667196681966919670196711967219673196741967519676196771967819679196801968119682196831968419685196861968719688196891969019691196921969319694196951969619697196981969919700197011970219703197041970519706197071970819709197101971119712197131971419715197161971719718197191972019721197221972319724197251972619727197281972919730197311973219733197341973519736197371973819739197401974119742197431974419745197461974719748197491975019751197521975319754197551975619757197581975919760197611976219763197641976519766197671976819769197701977119772197731977419775197761977719778197791978019781197821978319784197851978619787197881978919790197911979219793197941979519796197971979819799198001980119802198031980419805198061980719808198091981019811198121981319814198151981619817198181981919820198211982219823198241982519826198271982819829198301983119832198331983419835198361983719838198391984019841198421984319844198451984619847198481984919850198511985219853198541985519856198571985819859198601986119862198631986419865198661986719868198691987019871198721987319874198751987619877198781987919880198811988219883198841988519886198871988819889198901989119892198931989419895198961989719898198991990019901199021990319904199051990619907199081990919910199111991219913199141991519916199171991819919199201992119922199231992419925199261992719928199291993019931199321993319934199351993619937199381993919940199411994219943199441994519946199471994819949199501995119952199531995419955199561995719958199591996019961199621996319964199651996619967199681996919970199711997219973199741997519976199771997819979199801998119982199831998419985199861998719988199891999019991199921999319994199951999619997199981999920000200012000220003200042000520006200072000820009200102001120012200132001420015200162001720018200192002020021200222002320024200252002620027200282002920030200312003220033200342003520036200372003820039200402004120042200432004420045200462004720048200492005020051200522005320054200552005620057200582005920060200612006220063200642006520066200672006820069200702007120072200732007420075200762007720078200792008020081200822008320084200852008620087200882008920090200912009220093200942009520096200972009820099201002010120102201032010420105201062010720108201092011020111201122011320114201152011620117201182011920120201212012220123201242012520126201272012820129201302013120132201332013420135201362013720138201392014020141201422014320144201452014620147201482014920150201512015220153201542015520156201572015820159201602016120162201632016420165201662016720168201692017020171201722017320174201752017620177201782017920180201812018220183201842018520186201872018820189201902019120192201932019420195201962019720198201992020020201202022020320204202052020620207202082020920210202112021220213202142021520216202172021820219202202022120222202232022420225202262022720228202292023020231202322023320234202352023620237202382023920240202412024220243202442024520246202472024820249202502025120252202532025420255202562025720258202592026020261202622026320264202652026620267202682026920270202712027220273202742027520276202772027820279202802028120282202832028420285202862028720288202892029020291202922029320294202952029620297202982029920300203012030220303203042030520306203072030820309203102031120312203132031420315203162031720318203192032020321203222032320324203252032620327203282032920330203312033220333203342033520336203372033820339203402034120342203432034420345203462034720348203492035020351203522035320354203552035620357203582035920360203612036220363203642036520366203672036820369203702037120372203732037420375203762037720378203792038020381203822038320384203852038620387203882038920390203912039220393203942039520396203972039820399204002040120402204032040420405204062040720408204092041020411204122041320414204152041620417204182041920420204212042220423204242042520426204272042820429204302043120432204332043420435204362043720438204392044020441204422044320444204452044620447204482044920450204512045220453204542045520456204572045820459204602046120462204632046420465204662046720468204692047020471204722047320474204752047620477204782047920480204812048220483204842048520486204872048820489204902049120492204932049420495204962049720498204992050020501205022050320504205052050620507205082050920510205112051220513205142051520516205172051820519205202052120522205232052420525205262052720528205292053020531205322053320534205352053620537205382053920540205412054220543205442054520546205472054820549205502055120552205532055420555205562055720558205592056020561205622056320564205652056620567205682056920570205712057220573205742057520576205772057820579205802058120582205832058420585205862058720588205892059020591205922059320594205952059620597205982059920600206012060220603206042060520606206072060820609206102061120612206132061420615206162061720618206192062020621206222062320624206252062620627206282062920630206312063220633206342063520636206372063820639206402064120642206432064420645206462064720648206492065020651206522065320654206552065620657206582065920660206612066220663206642066520666206672066820669206702067120672206732067420675206762067720678206792068020681206822068320684206852068620687206882068920690206912069220693206942069520696206972069820699207002070120702207032070420705207062070720708207092071020711207122071320714207152071620717207182071920720207212072220723207242072520726207272072820729207302073120732207332073420735207362073720738207392074020741207422074320744207452074620747207482074920750207512075220753207542075520756207572075820759207602076120762207632076420765207662076720768207692077020771207722077320774207752077620777207782077920780207812078220783207842078520786207872078820789207902079120792207932079420795207962079720798207992080020801208022080320804208052080620807208082080920810208112081220813208142081520816208172081820819208202082120822208232082420825208262082720828208292083020831208322083320834208352083620837208382083920840208412084220843208442084520846208472084820849208502085120852208532085420855208562085720858208592086020861208622086320864208652086620867208682086920870208712087220873208742087520876208772087820879208802088120882208832088420885208862088720888208892089020891208922089320894208952089620897208982089920900209012090220903209042090520906209072090820909209102091120912209132091420915209162091720918209192092020921209222092320924209252092620927209282092920930209312093220933209342093520936209372093820939209402094120942209432094420945209462094720948209492095020951209522095320954209552095620957209582095920960209612096220963209642096520966209672096820969209702097120972209732097420975209762097720978209792098020981209822098320984209852098620987209882098920990209912099220993209942099520996209972099820999210002100121002210032100421005210062100721008210092101021011210122101321014210152101621017210182101921020210212102221023210242102521026210272102821029210302103121032210332103421035210362103721038210392104021041210422104321044210452104621047210482104921050210512105221053210542105521056210572105821059210602106121062210632106421065210662106721068210692107021071210722107321074210752107621077210782107921080210812108221083210842108521086210872108821089210902109121092210932109421095210962109721098210992110021101211022110321104211052110621107211082110921110211112111221113211142111521116211172111821119211202112121122211232112421125211262112721128211292113021131211322113321134211352113621137211382113921140211412114221143211442114521146211472114821149211502115121152211532115421155211562115721158211592116021161211622116321164211652116621167211682116921170211712117221173211742117521176211772117821179211802118121182211832118421185211862118721188211892119021191211922119321194211952119621197211982119921200212012120221203212042120521206212072120821209212102121121212212132121421215212162121721218212192122021221212222122321224212252122621227212282122921230212312123221233212342123521236212372123821239212402124121242212432124421245212462124721248212492125021251212522125321254212552125621257212582125921260212612126221263212642126521266212672126821269212702127121272212732127421275212762127721278212792128021281212822128321284212852128621287212882128921290212912129221293212942129521296212972129821299213002130121302213032130421305213062130721308213092131021311213122131321314213152131621317213182131921320213212132221323213242132521326213272132821329213302133121332213332133421335213362133721338213392134021341213422134321344213452134621347213482134921350213512135221353213542135521356213572135821359213602136121362213632136421365213662136721368213692137021371213722137321374213752137621377213782137921380213812138221383213842138521386213872138821389213902139121392213932139421395213962139721398213992140021401214022140321404214052140621407214082140921410214112141221413214142141521416214172141821419214202142121422214232142421425214262142721428214292143021431214322143321434214352143621437214382143921440214412144221443214442144521446214472144821449214502145121452214532145421455214562145721458214592146021461214622146321464214652146621467214682146921470214712147221473214742147521476214772147821479214802148121482214832148421485214862148721488214892149021491214922149321494214952149621497214982149921500215012150221503215042150521506215072150821509215102151121512215132151421515215162151721518215192152021521215222152321524215252152621527215282152921530215312153221533215342153521536215372153821539215402154121542215432154421545215462154721548215492155021551215522155321554215552155621557215582155921560215612156221563215642156521566215672156821569215702157121572215732157421575215762157721578215792158021581215822158321584215852158621587215882158921590215912159221593215942159521596215972159821599216002160121602216032160421605216062160721608216092161021611216122161321614216152161621617216182161921620216212162221623216242162521626216272162821629216302163121632216332163421635216362163721638216392164021641216422164321644216452164621647216482164921650216512165221653216542165521656216572165821659216602166121662216632166421665216662166721668216692167021671216722167321674216752167621677216782167921680216812168221683216842168521686216872168821689216902169121692216932169421695216962169721698216992170021701217022170321704217052170621707217082170921710217112171221713217142171521716217172171821719217202172121722217232172421725217262172721728217292173021731217322173321734217352173621737217382173921740217412174221743217442174521746217472174821749217502175121752217532175421755217562175721758217592176021761217622176321764217652176621767217682176921770217712177221773217742177521776217772177821779217802178121782217832178421785217862178721788217892179021791217922179321794217952179621797217982179921800218012180221803218042180521806218072180821809218102181121812218132181421815218162181721818218192182021821218222182321824218252182621827218282182921830218312183221833218342183521836218372183821839218402184121842218432184421845218462184721848218492185021851218522185321854218552185621857218582185921860218612186221863218642186521866218672186821869218702187121872218732187421875218762187721878218792188021881218822188321884218852188621887218882188921890218912189221893218942189521896218972189821899219002190121902219032190421905219062190721908219092191021911219122191321914219152191621917219182191921920219212192221923219242192521926219272192821929219302193121932219332193421935219362193721938219392194021941219422194321944219452194621947219482194921950219512195221953219542195521956219572195821959219602196121962219632196421965219662196721968219692197021971219722197321974219752197621977219782197921980219812198221983219842198521986219872198821989219902199121992219932199421995219962199721998219992200022001220022200322004220052200622007220082200922010220112201222013220142201522016220172201822019220202202122022220232202422025220262202722028220292203022031220322203322034220352203622037220382203922040220412204222043220442204522046220472204822049220502205122052220532205422055220562205722058220592206022061220622206322064220652206622067220682206922070220712207222073220742207522076220772207822079220802208122082220832208422085220862208722088220892209022091220922209322094220952209622097220982209922100221012210222103221042210522106221072210822109221102211122112221132211422115221162211722118221192212022121221222212322124221252212622127221282212922130221312213222133221342213522136221372213822139221402214122142221432214422145221462214722148221492215022151221522215322154221552215622157221582215922160221612216222163221642216522166221672216822169221702217122172221732217422175221762217722178221792218022181221822218322184221852218622187221882218922190221912219222193221942219522196221972219822199222002220122202222032220422205222062220722208222092221022211222122221322214222152221622217222182221922220222212222222223222242222522226222272222822229222302223122232222332223422235222362223722238222392224022241222422224322244222452224622247222482224922250222512225222253222542225522256222572225822259222602226122262222632226422265222662226722268222692227022271222722227322274222752227622277222782227922280222812228222283222842228522286222872228822289222902229122292222932229422295222962229722298222992230022301223022230322304223052230622307223082230922310223112231222313223142231522316223172231822319223202232122322223232232422325223262232722328223292233022331223322233322334223352233622337223382233922340223412234222343223442234522346223472234822349223502235122352223532235422355223562235722358223592236022361223622236322364223652236622367223682236922370223712237222373223742237522376223772237822379223802238122382223832238422385223862238722388223892239022391223922239322394223952239622397223982239922400224012240222403224042240522406224072240822409224102241122412224132241422415224162241722418224192242022421224222242322424224252242622427224282242922430224312243222433224342243522436224372243822439224402244122442224432244422445224462244722448224492245022451224522245322454224552245622457224582245922460224612246222463224642246522466224672246822469224702247122472224732247422475224762247722478224792248022481224822248322484224852248622487224882248922490224912249222493224942249522496224972249822499225002250122502225032250422505225062250722508225092251022511225122251322514225152251622517225182251922520225212252222523225242252522526225272252822529225302253122532225332253422535225362253722538225392254022541225422254322544225452254622547225482254922550225512255222553225542255522556225572255822559225602256122562225632256422565225662256722568225692257022571225722257322574225752257622577225782257922580225812258222583225842258522586225872258822589225902259122592225932259422595225962259722598225992260022601226022260322604226052260622607226082260922610226112261222613226142261522616226172261822619226202262122622226232262422625226262262722628226292263022631226322263322634226352263622637226382263922640226412264222643226442264522646226472264822649226502265122652226532265422655226562265722658226592266022661226622266322664226652266622667226682266922670226712267222673226742267522676226772267822679226802268122682226832268422685226862268722688226892269022691226922269322694226952269622697226982269922700227012270222703227042270522706227072270822709227102271122712227132271422715227162271722718227192272022721227222272322724227252272622727227282272922730227312273222733227342273522736227372273822739227402274122742227432274422745227462274722748227492275022751227522275322754227552275622757227582275922760227612276222763227642276522766227672276822769227702277122772227732277422775227762277722778227792278022781227822278322784227852278622787227882278922790227912279222793227942279522796227972279822799228002280122802228032280422805228062280722808228092281022811228122281322814228152281622817228182281922820228212282222823228242282522826228272282822829228302283122832228332283422835228362283722838228392284022841228422284322844228452284622847228482284922850228512285222853228542285522856228572285822859228602286122862228632286422865228662286722868228692287022871228722287322874228752287622877228782287922880228812288222883228842288522886228872288822889228902289122892228932289422895228962289722898228992290022901229022290322904229052290622907229082290922910229112291222913229142291522916229172291822919229202292122922229232292422925229262292722928229292293022931229322293322934229352293622937229382293922940229412294222943229442294522946229472294822949229502295122952229532295422955229562295722958229592296022961229622296322964229652296622967229682296922970229712297222973229742297522976229772297822979229802298122982229832298422985229862298722988229892299022991229922299322994229952299622997229982299923000230012300223003230042300523006230072300823009230102301123012230132301423015230162301723018230192302023021230222302323024230252302623027230282302923030230312303223033230342303523036230372303823039230402304123042230432304423045230462304723048230492305023051230522305323054230552305623057230582305923060230612306223063230642306523066230672306823069230702307123072230732307423075230762307723078230792308023081230822308323084230852308623087230882308923090230912309223093230942309523096230972309823099231002310123102231032310423105231062310723108231092311023111231122311323114231152311623117231182311923120231212312223123231242312523126231272312823129231302313123132231332313423135231362313723138231392314023141231422314323144231452314623147231482314923150231512315223153231542315523156231572315823159231602316123162231632316423165231662316723168231692317023171231722317323174231752317623177231782317923180231812318223183231842318523186231872318823189231902319123192231932319423195231962319723198231992320023201232022320323204232052320623207232082320923210232112321223213232142321523216232172321823219232202322123222232232322423225232262322723228232292323023231232322323323234232352323623237232382323923240232412324223243232442324523246232472324823249232502325123252232532325423255232562325723258232592326023261232622326323264232652326623267232682326923270232712327223273232742327523276232772327823279232802328123282232832328423285232862328723288232892329023291232922329323294232952329623297232982329923300233012330223303233042330523306233072330823309233102331123312233132331423315233162331723318233192332023321233222332323324233252332623327233282332923330233312333223333233342333523336233372333823339233402334123342233432334423345233462334723348233492335023351233522335323354233552335623357233582335923360233612336223363233642336523366233672336823369233702337123372233732337423375233762337723378233792338023381233822338323384233852338623387233882338923390233912339223393233942339523396233972339823399234002340123402234032340423405234062340723408234092341023411234122341323414234152341623417234182341923420234212342223423234242342523426234272342823429234302343123432234332343423435234362343723438234392344023441234422344323444234452344623447234482344923450234512345223453234542345523456234572345823459234602346123462234632346423465234662346723468234692347023471234722347323474234752347623477234782347923480234812348223483234842348523486234872348823489234902349123492234932349423495234962349723498234992350023501235022350323504235052350623507235082350923510235112351223513235142351523516235172351823519235202352123522235232352423525235262352723528235292353023531235322353323534235352353623537235382353923540235412354223543235442354523546235472354823549235502355123552235532355423555235562355723558235592356023561235622356323564235652356623567235682356923570235712357223573235742357523576235772357823579235802358123582235832358423585235862358723588235892359023591235922359323594235952359623597235982359923600236012360223603236042360523606236072360823609236102361123612236132361423615236162361723618236192362023621236222362323624236252362623627236282362923630236312363223633236342363523636236372363823639236402364123642236432364423645236462364723648236492365023651236522365323654236552365623657236582365923660236612366223663236642366523666236672366823669236702367123672236732367423675236762367723678236792368023681236822368323684236852368623687236882368923690236912369223693236942369523696236972369823699237002370123702237032370423705237062370723708237092371023711237122371323714237152371623717237182371923720237212372223723237242372523726237272372823729237302373123732237332373423735237362373723738237392374023741237422374323744237452374623747237482374923750237512375223753237542375523756237572375823759237602376123762237632376423765237662376723768237692377023771237722377323774237752377623777237782377923780237812378223783237842378523786237872378823789237902379123792237932379423795237962379723798237992380023801238022380323804238052380623807238082380923810238112381223813238142381523816238172381823819238202382123822238232382423825238262382723828238292383023831238322383323834238352383623837238382383923840238412384223843238442384523846238472384823849238502385123852238532385423855238562385723858238592386023861238622386323864238652386623867238682386923870238712387223873238742387523876238772387823879238802388123882238832388423885238862388723888238892389023891238922389323894238952389623897238982389923900239012390223903239042390523906239072390823909239102391123912239132391423915239162391723918239192392023921239222392323924239252392623927239282392923930239312393223933239342393523936239372393823939239402394123942239432394423945239462394723948239492395023951239522395323954239552395623957239582395923960239612396223963239642396523966239672396823969239702397123972239732397423975239762397723978239792398023981239822398323984239852398623987239882398923990239912399223993239942399523996239972399823999240002400124002240032400424005240062400724008240092401024011240122401324014240152401624017240182401924020240212402224023240242402524026240272402824029240302403124032240332403424035240362403724038240392404024041240422404324044240452404624047240482404924050240512405224053240542405524056240572405824059240602406124062240632406424065240662406724068240692407024071240722407324074240752407624077240782407924080240812408224083240842408524086240872408824089240902409124092240932409424095240962409724098240992410024101241022410324104241052410624107241082410924110241112411224113241142411524116241172411824119241202412124122241232412424125241262412724128241292413024131241322413324134241352413624137241382413924140241412414224143241442414524146241472414824149241502415124152241532415424155241562415724158241592416024161241622416324164241652416624167241682416924170241712417224173241742417524176241772417824179241802418124182241832418424185241862418724188241892419024191241922419324194241952419624197241982419924200242012420224203242042420524206242072420824209242102421124212242132421424215242162421724218242192422024221242222422324224242252422624227242282422924230242312423224233242342423524236242372423824239242402424124242242432424424245242462424724248242492425024251242522425324254242552425624257242582425924260242612426224263242642426524266242672426824269242702427124272242732427424275242762427724278242792428024281242822428324284242852428624287242882428924290242912429224293242942429524296242972429824299243002430124302243032430424305243062430724308243092431024311243122431324314243152431624317243182431924320243212432224323243242432524326243272432824329243302433124332243332433424335243362433724338243392434024341243422434324344243452434624347243482434924350243512435224353243542435524356243572435824359243602436124362243632436424365243662436724368243692437024371243722437324374243752437624377243782437924380243812438224383243842438524386243872438824389243902439124392243932439424395243962439724398243992440024401244022440324404244052440624407244082440924410244112441224413244142441524416244172441824419244202442124422244232442424425244262442724428244292443024431244322443324434244352443624437244382443924440244412444224443244442444524446244472444824449244502445124452244532445424455244562445724458244592446024461244622446324464244652446624467244682446924470244712447224473244742447524476244772447824479244802448124482244832448424485244862448724488244892449024491244922449324494244952449624497244982449924500245012450224503245042450524506245072450824509245102451124512245132451424515245162451724518245192452024521245222452324524245252452624527245282452924530245312453224533245342453524536245372453824539245402454124542245432454424545245462454724548245492455024551245522455324554245552455624557245582455924560245612456224563245642456524566245672456824569245702457124572245732457424575245762457724578245792458024581245822458324584245852458624587245882458924590245912459224593245942459524596245972459824599246002460124602246032460424605246062460724608246092461024611246122461324614246152461624617246182461924620246212462224623246242462524626246272462824629246302463124632246332463424635246362463724638246392464024641246422464324644246452464624647246482464924650246512465224653246542465524656246572465824659246602466124662246632466424665246662466724668246692467024671246722467324674246752467624677246782467924680246812468224683246842468524686246872468824689246902469124692246932469424695246962469724698246992470024701247022470324704247052470624707247082470924710247112471224713247142471524716247172471824719247202472124722247232472424725247262472724728247292473024731247322473324734247352473624737247382473924740247412474224743247442474524746247472474824749247502475124752247532475424755247562475724758247592476024761247622476324764247652476624767247682476924770247712477224773247742477524776247772477824779247802478124782247832478424785247862478724788247892479024791247922479324794247952479624797247982479924800248012480224803248042480524806248072480824809248102481124812248132481424815248162481724818248192482024821248222482324824248252482624827248282482924830248312483224833248342483524836248372483824839248402484124842248432484424845248462484724848248492485024851248522485324854248552485624857248582485924860248612486224863248642486524866248672486824869248702487124872248732487424875248762487724878248792488024881248822488324884248852488624887248882488924890248912489224893248942489524896248972489824899249002490124902249032490424905249062490724908249092491024911249122491324914249152491624917249182491924920249212492224923249242492524926249272492824929249302493124932249332493424935249362493724938249392494024941249422494324944249452494624947249482494924950249512495224953249542495524956249572495824959249602496124962249632496424965249662496724968249692497024971249722497324974249752497624977249782497924980249812498224983249842498524986249872498824989249902499124992249932499424995249962499724998249992500025001250022500325004250052500625007250082500925010250112501225013250142501525016250172501825019250202502125022250232502425025250262502725028250292503025031250322503325034250352503625037250382503925040250412504225043250442504525046250472504825049250502505125052250532505425055250562505725058250592506025061250622506325064250652506625067250682506925070250712507225073250742507525076250772507825079250802508125082250832508425085250862508725088250892509025091250922509325094250952509625097250982509925100251012510225103251042510525106251072510825109251102511125112251132511425115251162511725118251192512025121251222512325124251252512625127251282512925130251312513225133251342513525136251372513825139251402514125142251432514425145251462514725148251492515025151251522515325154251552515625157251582515925160251612516225163251642516525166251672516825169251702517125172251732517425175251762517725178251792518025181251822518325184251852518625187251882518925190251912519225193251942519525196251972519825199252002520125202252032520425205252062520725208252092521025211252122521325214252152521625217252182521925220252212522225223252242522525226252272522825229252302523125232252332523425235252362523725238252392524025241252422524325244252452524625247252482524925250252512525225253252542525525256252572525825259252602526125262252632526425265252662526725268252692527025271252722527325274252752527625277252782527925280252812528225283252842528525286252872528825289252902529125292252932529425295252962529725298252992530025301253022530325304253052530625307253082530925310253112531225313253142531525316253172531825319253202532125322253232532425325253262532725328253292533025331253322533325334253352533625337253382533925340253412534225343253442534525346253472534825349253502535125352253532535425355253562535725358253592536025361253622536325364253652536625367253682536925370253712537225373253742537525376253772537825379253802538125382253832538425385253862538725388253892539025391253922539325394253952539625397253982539925400254012540225403254042540525406254072540825409254102541125412254132541425415254162541725418254192542025421254222542325424254252542625427254282542925430254312543225433254342543525436254372543825439254402544125442254432544425445254462544725448254492545025451254522545325454254552545625457254582545925460254612546225463254642546525466254672546825469254702547125472254732547425475254762547725478254792548025481254822548325484254852548625487254882548925490254912549225493254942549525496254972549825499255002550125502255032550425505255062550725508255092551025511255122551325514255152551625517255182551925520255212552225523255242552525526255272552825529255302553125532255332553425535255362553725538255392554025541255422554325544255452554625547255482554925550255512555225553255542555525556255572555825559255602556125562255632556425565255662556725568255692557025571255722557325574255752557625577255782557925580255812558225583255842558525586255872558825589255902559125592255932559425595255962559725598255992560025601256022560325604256052560625607256082560925610256112561225613256142561525616256172561825619256202562125622256232562425625256262562725628256292563025631256322563325634256352563625637256382563925640256412564225643256442564525646256472564825649256502565125652256532565425655256562565725658256592566025661256622566325664256652566625667256682566925670256712567225673256742567525676256772567825679256802568125682256832568425685256862568725688256892569025691256922569325694256952569625697256982569925700257012570225703257042570525706257072570825709257102571125712257132571425715257162571725718257192572025721257222572325724257252572625727257282572925730257312573225733257342573525736257372573825739257402574125742257432574425745257462574725748257492575025751257522575325754257552575625757257582575925760257612576225763257642576525766257672576825769257702577125772257732577425775257762577725778257792578025781257822578325784257852578625787257882578925790257912579225793257942579525796257972579825799258002580125802258032580425805258062580725808258092581025811258122581325814258152581625817258182581925820258212582225823258242582525826258272582825829258302583125832258332583425835258362583725838258392584025841258422584325844258452584625847258482584925850258512585225853258542585525856258572585825859258602586125862258632586425865258662586725868258692587025871258722587325874258752587625877258782587925880258812588225883258842588525886258872588825889258902589125892258932589425895258962589725898258992590025901259022590325904259052590625907259082590925910259112591225913259142591525916259172591825919259202592125922259232592425925259262592725928259292593025931259322593325934259352593625937259382593925940259412594225943259442594525946259472594825949259502595125952259532595425955259562595725958259592596025961259622596325964259652596625967259682596925970259712597225973259742597525976259772597825979259802598125982259832598425985259862598725988259892599025991259922599325994259952599625997259982599926000260012600226003260042600526006260072600826009260102601126012260132601426015260162601726018260192602026021260222602326024260252602626027260282602926030260312603226033260342603526036260372603826039260402604126042260432604426045260462604726048260492605026051260522605326054260552605626057260582605926060260612606226063260642606526066260672606826069260702607126072260732607426075260762607726078260792608026081260822608326084260852608626087260882608926090260912609226093260942609526096260972609826099261002610126102261032610426105261062610726108261092611026111261122611326114261152611626117261182611926120261212612226123261242612526126261272612826129261302613126132261332613426135261362613726138261392614026141261422614326144261452614626147261482614926150261512615226153261542615526156261572615826159261602616126162261632616426165261662616726168261692617026171261722617326174261752617626177261782617926180261812618226183261842618526186261872618826189261902619126192261932619426195261962619726198261992620026201262022620326204262052620626207262082620926210262112621226213262142621526216262172621826219262202622126222262232622426225262262622726228262292623026231262322623326234262352623626237262382623926240262412624226243262442624526246262472624826249262502625126252262532625426255262562625726258262592626026261262622626326264262652626626267262682626926270262712627226273262742627526276262772627826279262802628126282262832628426285262862628726288262892629026291262922629326294262952629626297262982629926300263012630226303263042630526306263072630826309263102631126312263132631426315263162631726318263192632026321263222632326324263252632626327263282632926330263312633226333263342633526336263372633826339263402634126342263432634426345263462634726348263492635026351263522635326354263552635626357263582635926360263612636226363263642636526366263672636826369263702637126372263732637426375263762637726378263792638026381263822638326384263852638626387263882638926390263912639226393263942639526396263972639826399264002640126402264032640426405264062640726408264092641026411264122641326414264152641626417264182641926420264212642226423264242642526426264272642826429264302643126432264332643426435264362643726438264392644026441264422644326444264452644626447264482644926450264512645226453264542645526456264572645826459264602646126462264632646426465264662646726468264692647026471264722647326474264752647626477264782647926480264812648226483264842648526486264872648826489264902649126492264932649426495264962649726498264992650026501265022650326504265052650626507265082650926510265112651226513265142651526516265172651826519265202652126522265232652426525265262652726528265292653026531265322653326534265352653626537265382653926540265412654226543265442654526546265472654826549265502655126552265532655426555265562655726558265592656026561265622656326564265652656626567265682656926570265712657226573265742657526576265772657826579265802658126582265832658426585265862658726588265892659026591265922659326594265952659626597265982659926600266012660226603266042660526606266072660826609266102661126612266132661426615266162661726618266192662026621266222662326624266252662626627266282662926630266312663226633266342663526636266372663826639266402664126642266432664426645266462664726648266492665026651266522665326654266552665626657266582665926660266612666226663266642666526666266672666826669266702667126672266732667426675266762667726678266792668026681266822668326684266852668626687266882668926690266912669226693266942669526696266972669826699267002670126702267032670426705267062670726708267092671026711267122671326714267152671626717267182671926720267212672226723267242672526726267272672826729267302673126732267332673426735267362673726738267392674026741267422674326744267452674626747267482674926750267512675226753267542675526756267572675826759267602676126762267632676426765267662676726768267692677026771267722677326774267752677626777267782677926780267812678226783267842678526786267872678826789267902679126792267932679426795267962679726798267992680026801268022680326804268052680626807268082680926810268112681226813268142681526816268172681826819268202682126822268232682426825268262682726828268292683026831268322683326834268352683626837268382683926840268412684226843268442684526846268472684826849268502685126852268532685426855268562685726858268592686026861268622686326864268652686626867268682686926870268712687226873268742687526876268772687826879268802688126882268832688426885268862688726888268892689026891268922689326894268952689626897268982689926900269012690226903269042690526906269072690826909269102691126912269132691426915269162691726918269192692026921269222692326924269252692626927269282692926930269312693226933269342693526936269372693826939269402694126942269432694426945269462694726948269492695026951269522695326954269552695626957269582695926960269612696226963269642696526966269672696826969269702697126972269732697426975269762697726978269792698026981269822698326984269852698626987269882698926990269912699226993269942699526996269972699826999270002700127002270032700427005270062700727008270092701027011270122701327014270152701627017270182701927020270212702227023270242702527026270272702827029270302703127032270332703427035270362703727038270392704027041270422704327044270452704627047270482704927050270512705227053270542705527056270572705827059270602706127062270632706427065270662706727068270692707027071270722707327074270752707627077270782707927080270812708227083270842708527086270872708827089270902709127092270932709427095270962709727098270992710027101271022710327104271052710627107271082710927110271112711227113271142711527116271172711827119271202712127122271232712427125271262712727128271292713027131271322713327134271352713627137271382713927140271412714227143271442714527146271472714827149271502715127152271532715427155271562715727158271592716027161271622716327164271652716627167271682716927170271712717227173271742717527176271772717827179271802718127182271832718427185271862718727188271892719027191271922719327194271952719627197271982719927200272012720227203272042720527206272072720827209272102721127212272132721427215272162721727218272192722027221272222722327224272252722627227272282722927230272312723227233272342723527236272372723827239272402724127242272432724427245272462724727248272492725027251272522725327254272552725627257272582725927260272612726227263272642726527266272672726827269272702727127272272732727427275272762727727278272792728027281272822728327284272852728627287272882728927290272912729227293272942729527296272972729827299273002730127302273032730427305
  1. /*
  2. ** ###################################################################
  3. ** Processors: MIMXRT1052CVL5A
  4. ** MIMXRT1052DVL6A
  5. **
  6. ** Compilers: Keil ARM C/C++ Compiler
  7. ** Freescale C/C++ for Embedded ARM
  8. ** GNU C Compiler
  9. ** IAR ANSI C/C++ Compiler for ARM
  10. ** MCUXpresso Compiler
  11. **
  12. ** Reference manual: IMXRT1050RM Rev.C, 08/2017
  13. ** Version: rev. 0.1, 2017-01-10
  14. ** Build: b171011
  15. **
  16. ** Abstract:
  17. ** CMSIS Peripheral Access Layer for MIMXRT1052
  18. **
  19. ** Copyright 1997-2016 Freescale Semiconductor, Inc.
  20. ** Copyright 2016-2017 NXP
  21. ** Redistribution and use in source and binary forms, with or without modification,
  22. ** are permitted provided that the following conditions are met:
  23. **
  24. ** 1. Redistributions of source code must retain the above copyright notice, this list
  25. ** of conditions and the following disclaimer.
  26. **
  27. ** 2. Redistributions in binary form must reproduce the above copyright notice, this
  28. ** list of conditions and the following disclaimer in the documentation and/or
  29. ** other materials provided with the distribution.
  30. **
  31. ** 3. Neither the name of the copyright holder nor the names of its
  32. ** contributors may be used to endorse or promote products derived from this
  33. ** software without specific prior written permission.
  34. **
  35. ** THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  36. ** ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  37. ** WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  38. ** DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  39. ** ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  40. ** (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  41. ** LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  42. ** ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  43. ** (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  44. ** SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  45. **
  46. ** http: www.nxp.com
  47. ** mail: support@nxp.com
  48. **
  49. ** Revisions:
  50. ** - rev. 0.1 (2017-01-10)
  51. ** Initial version.
  52. **
  53. ** ###################################################################
  54. */
  55. /*!
  56. * @file MIMXRT1052.h
  57. * @version 0.1
  58. * @date 2017-01-10
  59. * @brief CMSIS Peripheral Access Layer for MIMXRT1052
  60. *
  61. * CMSIS Peripheral Access Layer for MIMXRT1052
  62. */
  63. #ifndef _MIMXRT1052_H_
  64. #define _MIMXRT1052_H_ /**< Symbol preventing repeated inclusion */
  65. /** Memory map major version (memory maps with equal major version number are
  66. * compatible) */
  67. #define MCU_MEM_MAP_VERSION 0x0000U
  68. /** Memory map minor version */
  69. #define MCU_MEM_MAP_VERSION_MINOR 0x0001U
  70. /* ----------------------------------------------------------------------------
  71. -- Interrupt vector numbers
  72. ---------------------------------------------------------------------------- */
  73. /*!
  74. * @addtogroup Interrupt_vector_numbers Interrupt vector numbers
  75. * @{
  76. */
  77. /** Interrupt Number Definitions */
  78. #define NUMBER_OF_INT_VECTORS 176 /**< Number of interrupts in the Vector table */
  79. typedef enum IRQn {
  80. /* Auxiliary constants */
  81. NotAvail_IRQn = -128, /**< Not available device specific interrupt */
  82. /* Core interrupts */
  83. NonMaskableInt_IRQn = -14, /**< Non Maskable Interrupt */
  84. HardFault_IRQn = -13, /**< Cortex-M7 SV Hard Fault Interrupt */
  85. MemoryManagement_IRQn = -12, /**< Cortex-M7 Memory Management Interrupt */
  86. BusFault_IRQn = -11, /**< Cortex-M7 Bus Fault Interrupt */
  87. UsageFault_IRQn = -10, /**< Cortex-M7 Usage Fault Interrupt */
  88. SVCall_IRQn = -5, /**< Cortex-M7 SV Call Interrupt */
  89. DebugMonitor_IRQn = -4, /**< Cortex-M7 Debug Monitor Interrupt */
  90. PendSV_IRQn = -2, /**< Cortex-M7 Pend SV Interrupt */
  91. SysTick_IRQn = -1, /**< Cortex-M7 System Tick Interrupt */
  92. /* Device specific interrupts */
  93. DMA0_DMA16_IRQn = 0, /**< DMA channel 0/16 transfer complete */
  94. DMA1_DMA17_IRQn = 1, /**< DMA channel 1/17 transfer complete */
  95. DMA2_DMA18_IRQn = 2, /**< DMA channel 2/18 transfer complete */
  96. DMA3_DMA19_IRQn = 3, /**< DMA channel 3/19 transfer complete */
  97. DMA4_DMA20_IRQn = 4, /**< DMA channel 4/20 transfer complete */
  98. DMA5_DMA21_IRQn = 5, /**< DMA channel 5/21 transfer complete */
  99. DMA6_DMA22_IRQn = 6, /**< DMA channel 6/22 transfer complete */
  100. DMA7_DMA23_IRQn = 7, /**< DMA channel 7/23 transfer complete */
  101. DMA8_DMA24_IRQn = 8, /**< DMA channel 8/24 transfer complete */
  102. DMA9_DMA25_IRQn = 9, /**< DMA channel 9/25 transfer complete */
  103. DMA10_DMA26_IRQn = 10, /**< DMA channel 10/26 transfer complete */
  104. DMA11_DMA27_IRQn = 11, /**< DMA channel 11/27 transfer complete */
  105. DMA12_DMA28_IRQn = 12, /**< DMA channel 12/28 transfer complete */
  106. DMA13_DMA29_IRQn = 13, /**< DMA channel 13/29 transfer complete */
  107. DMA14_DMA30_IRQn = 14, /**< DMA channel 14/30 transfer complete */
  108. DMA15_DMA31_IRQn = 15, /**< DMA channel 15/31 transfer complete */
  109. DMA_ERROR_IRQn = 16, /**< DMA error interrupt channels 0-15 / 16-31 */
  110. CTI0_ERROR_IRQn = 17, /**< CTI0_Error */
  111. CTI1_ERROR_IRQn = 18, /**< CTI1_Error */
  112. CORE_IRQn = 19, /**< CorePlatform exception IRQ */
  113. LPUART1_IRQn = 20, /**< LPUART1 TX interrupt and RX interrupt */
  114. LPUART2_IRQn = 21, /**< LPUART2 TX interrupt and RX interrupt */
  115. LPUART3_IRQn = 22, /**< LPUART3 TX interrupt and RX interrupt */
  116. LPUART4_IRQn = 23, /**< LPUART4 TX interrupt and RX interrupt */
  117. LPUART5_IRQn = 24, /**< LPUART5 TX interrupt and RX interrupt */
  118. LPUART6_IRQn = 25, /**< LPUART6 TX interrupt and RX interrupt */
  119. LPUART7_IRQn = 26, /**< LPUART7 TX interrupt and RX interrupt */
  120. LPUART8_IRQn = 27, /**< LPUART8 TX interrupt and RX interrupt */
  121. LPI2C1_IRQn = 28, /**< LPI2C1 interrupt */
  122. LPI2C2_IRQn = 29, /**< LPI2C2 interrupt */
  123. LPI2C3_IRQn = 30, /**< LPI2C3 interrupt */
  124. LPI2C4_IRQn = 31, /**< LPI2C4 interrupt */
  125. LPSPI1_IRQn = 32, /**< LPSPI1 single interrupt vector for all sources */
  126. LPSPI2_IRQn = 33, /**< LPSPI2 single interrupt vector for all sources */
  127. LPSPI3_IRQn = 34, /**< LPSPI3 single interrupt vector for all sources */
  128. LPSPI4_IRQn = 35, /**< LPSPI4 single interrupt vector for all sources */
  129. CAN1_IRQn = 36, /**< CAN1 interrupt */
  130. CAN2_IRQn = 37, /**< CAN2 interrupt */
  131. FLEXRAM_IRQn = 38, /**< FlexRAM address out of range Or access hit IRQ */
  132. KPP_IRQn = 39, /**< Keypad nterrupt */
  133. TSC_DIG_IRQn = 40, /**< TSC interrupt */
  134. GPR_IRQ_IRQn = 41, /**< GPR interrupt */
  135. LCDIF_IRQn = 42, /**< LCDIF interrupt */
  136. CSI_IRQn = 43, /**< CSI interrupt */
  137. PXP_IRQn = 44, /**< PXP interrupt */
  138. WDOG2_IRQn = 45, /**< WDOG2 interrupt */
  139. SNVS_HP_WRAPPER_IRQn = 46, /**< SRTC Consolidated Interrupt. Non TZ */
  140. SNVS_HP_WRAPPER_TZ_IRQn = 47, /**< SRTC Security Interrupt. TZ */
  141. SNVS_LP_WRAPPER_IRQn = 48, /**< ON-OFF button press shorter than 5 secs (pulse event) */
  142. CSU_IRQn = 49, /**< CSU interrupt */
  143. DCP_IRQn = 50, /**< DCP_IRQ interrupt */
  144. DCP_VMI_IRQn = 51, /**< DCP_VMI_IRQ interrupt */
  145. Reserved68_IRQn = 52, /**< Reserved interrupt */
  146. TRNG_IRQn = 53, /**< TRNG interrupt */
  147. SJC_IRQn = 54, /**< SJC interrupt */
  148. BEE_IRQn = 55, /**< BEE interrupt */
  149. SAI1_IRQn = 56, /**< SAI1 interrupt */
  150. SAI2_IRQn = 57, /**< SAI1 interrupt */
  151. SAI3_RX_IRQn = 58, /**< SAI3 interrupt */
  152. SAI3_TX_IRQn = 59, /**< SAI3 interrupt */
  153. SPDIF_IRQn = 60, /**< SPDIF interrupt */
  154. ANATOP_EVENT0_IRQn = 61, /**< ANATOP interrupt */
  155. ANATOP_EVENT1_IRQn = 62, /**< ANATOP interrupt */
  156. ANATOP_TAMP_LOW_HIGH_IRQn = 63, /**< ANATOP interrupt */
  157. ANATOP_TEMP_PANIC_IRQn = 64, /**< ANATOP interrupt */
  158. USB_PHY1_IRQn = 65, /**< USBPHY (UTMI0), Interrupt */
  159. USB_PHY2_IRQn = 66, /**< USBPHY (UTMI0), Interrupt */
  160. ADC1_IRQn = 67, /**< ADC1 interrupt */
  161. ADC2_IRQn = 68, /**< ADC2 interrupt */
  162. DCDC_IRQn = 69, /**< DCDC interrupt */
  163. Reserved86_IRQn = 70, /**< Reserved interrupt */
  164. Reserved87_IRQn = 71, /**< Reserved interrupt */
  165. GPIO1_INT0_IRQn = 72, /**< Active HIGH Interrupt from INT0 from GPIO */
  166. GPIO1_INT1_IRQn = 73, /**< Active HIGH Interrupt from INT1 from GPIO */
  167. GPIO1_INT2_IRQn = 74, /**< Active HIGH Interrupt from INT2 from GPIO */
  168. GPIO1_INT3_IRQn = 75, /**< Active HIGH Interrupt from INT3 from GPIO */
  169. GPIO1_INT4_IRQn = 76, /**< Active HIGH Interrupt from INT4 from GPIO */
  170. GPIO1_INT5_IRQn = 77, /**< Active HIGH Interrupt from INT5 from GPIO */
  171. GPIO1_INT6_IRQn = 78, /**< Active HIGH Interrupt from INT6 from GPIO */
  172. GPIO1_INT7_IRQn = 79, /**< Active HIGH Interrupt from INT7 from GPIO */
  173. GPIO1_Combined_0_15_IRQn = 80, /**< Combined interrupt indication for GPIO1 signal 0 throughout 15 */
  174. GPIO1_Combined_16_31_IRQn = 81, /**< Combined interrupt indication for GPIO1 signal 16 throughout 31 */
  175. GPIO2_Combined_0_15_IRQn = 82, /**< Combined interrupt indication for GPIO2 signal 0 throughout 15 */
  176. GPIO2_Combined_16_31_IRQn = 83, /**< Combined interrupt indication for GPIO2 signal 16 throughout 31 */
  177. GPIO3_Combined_0_15_IRQn = 84, /**< Combined interrupt indication for GPIO3 signal 0 throughout 15 */
  178. GPIO3_Combined_16_31_IRQn = 85, /**< Combined interrupt indication for GPIO3 signal 16 throughout 31 */
  179. GPIO4_Combined_0_15_IRQn = 86, /**< Combined interrupt indication for GPIO4 signal 0 throughout 15 */
  180. GPIO4_Combined_16_31_IRQn = 87, /**< Combined interrupt indication for GPIO4 signal 16 throughout 31 */
  181. GPIO5_Combined_0_15_IRQn = 88, /**< Combined interrupt indication for GPIO5 signal 0 throughout 15 */
  182. GPIO5_Combined_16_31_IRQn = 89, /**< Combined interrupt indication for GPIO5 signal 16 throughout 31 */
  183. FLEXIO1_IRQn = 90, /**< FLEXIO1 interrupt */
  184. FLEXIO2_IRQn = 91, /**< FLEXIO2 interrupt */
  185. WDOG1_IRQn = 92, /**< WDOG1 interrupt */
  186. RTWDOG_IRQn = 93, /**< RTWDOG interrupt */
  187. EWM_IRQn = 94, /**< EWM interrupt */
  188. CCM_1_IRQn = 95, /**< CCM IRQ1 interrupt */
  189. CCM_2_IRQn = 96, /**< CCM IRQ2 interrupt */
  190. GPC_IRQn = 97, /**< GPC interrupt */
  191. SRC_IRQn = 98, /**< SRC interrupt */
  192. Reserved115_IRQn = 99, /**< Reserved interrupt */
  193. GPT1_IRQn = 100, /**< GPT1 interrupt */
  194. GPT2_IRQn = 101, /**< GPT2 interrupt */
  195. PWM1_0_IRQn = 102, /**< PWM1 capture 0, compare 0, or reload 0 interrupt */
  196. PWM1_1_IRQn = 103, /**< PWM1 capture 1, compare 1, or reload 0 interrupt */
  197. PWM1_2_IRQn = 104, /**< PWM1 capture 2, compare 2, or reload 0 interrupt */
  198. PWM1_3_IRQn = 105, /**< PWM1 capture 3, compare 3, or reload 0 interrupt */
  199. PWM1_FAULT_IRQn = 106, /**< PWM1 fault or reload error interrupt */
  200. Reserved123_IRQn = 107, /**< Reserved interrupt */
  201. FLEXSPI_IRQn = 108, /**< FlexSPI0 interrupt */
  202. SEMC_IRQn = 109, /**< Reserved interrupt */
  203. USDHC1_IRQn = 110, /**< USDHC1 interrupt */
  204. USDHC2_IRQn = 111, /**< USDHC2 interrupt */
  205. USB_OTG2_IRQn = 112, /**< USBO2 USB OTG2 */
  206. USB_OTG1_IRQn = 113, /**< USBO2 USB OTG1 */
  207. ENET_IRQn = 114, /**< ENET interrupt */
  208. ENET_1588_Timer_IRQn = 115, /**< ENET_1588_Timer interrupt */
  209. XBAR1_IRQ_0_1_IRQn = 116, /**< XBAR1 interrupt */
  210. XBAR1_IRQ_2_3_IRQn = 117, /**< XBAR1 interrupt */
  211. ADC_ETC_IRQ0_IRQn = 118, /**< ADCETC IRQ0 interrupt */
  212. ADC_ETC_IRQ1_IRQn = 119, /**< ADCETC IRQ1 interrupt */
  213. ADC_ETC_IRQ2_IRQn = 120, /**< ADCETC IRQ2 interrupt */
  214. ADC_ETC_ERROR_IRQ_IRQn = 121, /**< ADCETC Error IRQ interrupt */
  215. PIT_IRQn = 122, /**< PIT interrupt */
  216. ACMP1_IRQn = 123, /**< ACMP interrupt */
  217. ACMP2_IRQn = 124, /**< ACMP interrupt */
  218. ACMP3_IRQn = 125, /**< ACMP interrupt */
  219. ACMP4_IRQn = 126, /**< ACMP interrupt */
  220. Reserved143_IRQn = 127, /**< Reserved interrupt */
  221. Reserved144_IRQn = 128, /**< Reserved interrupt */
  222. ENC1_IRQn = 129, /**< ENC1 interrupt */
  223. ENC2_IRQn = 130, /**< ENC2 interrupt */
  224. ENC3_IRQn = 131, /**< ENC3 interrupt */
  225. ENC4_IRQn = 132, /**< ENC4 interrupt */
  226. TMR1_IRQn = 133, /**< TMR1 interrupt */
  227. TMR2_IRQn = 134, /**< TMR2 interrupt */
  228. TMR3_IRQn = 135, /**< TMR3 interrupt */
  229. TMR4_IRQn = 136, /**< TMR4 interrupt */
  230. PWM2_0_IRQn = 137, /**< PWM2 capture 0, compare 0, or reload 0 interrupt */
  231. PWM2_1_IRQn = 138, /**< PWM2 capture 1, compare 1, or reload 0 interrupt */
  232. PWM2_2_IRQn = 139, /**< PWM2 capture 2, compare 2, or reload 0 interrupt */
  233. PWM2_3_IRQn = 140, /**< PWM2 capture 3, compare 3, or reload 0 interrupt */
  234. PWM2_FAULT_IRQn = 141, /**< PWM2 fault or reload error interrupt */
  235. PWM3_0_IRQn = 142, /**< PWM3 capture 0, compare 0, or reload 0 interrupt */
  236. PWM3_1_IRQn = 143, /**< PWM3 capture 1, compare 1, or reload 0 interrupt */
  237. PWM3_2_IRQn = 144, /**< PWM3 capture 2, compare 2, or reload 0 interrupt */
  238. PWM3_3_IRQn = 145, /**< PWM3 capture 3, compare 3, or reload 0 interrupt */
  239. PWM3_FAULT_IRQn = 146, /**< PWM3 fault or reload error interrupt */
  240. PWM4_0_IRQn = 147, /**< PWM4 capture 0, compare 0, or reload 0 interrupt */
  241. PWM4_1_IRQn = 148, /**< PWM4 capture 1, compare 1, or reload 0 interrupt */
  242. PWM4_2_IRQn = 149, /**< PWM4 capture 2, compare 2, or reload 0 interrupt */
  243. PWM4_3_IRQn = 150, /**< PWM4 capture 3, compare 3, or reload 0 interrupt */
  244. PWM4_FAULT_IRQn = 151, /**< PWM4 fault or reload error interrupt */
  245. Reserved168_IRQn = 152, /**< Reserved interrupt */
  246. Reserved169_IRQn = 153, /**< Reserved interrupt */
  247. Reserved170_IRQn = 154, /**< Reserved interrupt */
  248. Reserved171_IRQn = 155, /**< Reserved interrupt */
  249. Reserved172_IRQn = 156, /**< Reserved interrupt */
  250. Reserved173_IRQn = 157, /**< Reserved interrupt */
  251. SJC_ARM_DEBUG_IRQn = 158, /**< SJC ARM debug interrupt */
  252. NMI_WAKEUP_IRQn = 159 /**< NMI wake up */
  253. } IRQn_Type;
  254. /*!
  255. * @}
  256. */ /* end of group Interrupt_vector_numbers */
  257. /* ----------------------------------------------------------------------------
  258. -- Cortex M7 Core Configuration
  259. ---------------------------------------------------------------------------- */
  260. /*!
  261. * @addtogroup Cortex_Core_Configuration Cortex M7 Core Configuration
  262. * @{
  263. */
  264. #define __MPU_PRESENT 1 /**< Defines if an MPU is present or not */
  265. #define __ICACHE_PRESENT 1 /**< Defines if an ICACHE is present or not */
  266. #define __DCACHE_PRESENT 1 /**< Defines if an DCACHE is present or not */
  267. #define __DTCM_PRESENT 1 /**< Defines if an DTCM is present or not */
  268. #define __NVIC_PRIO_BITS 4 /**< Number of priority bits implemented in the NVIC */
  269. #define __Vendor_SysTickConfig 0 /**< Vendor specific implementation of SysTickConfig is defined */
  270. #define __FPU_PRESENT 1 /**< Defines if an FPU is present or not */
  271. #include "core_cm7.h" /* Core Peripheral Access Layer */
  272. #include "system_MIMXRT1052.h" /* Device specific configuration file */
  273. /*!
  274. * @}
  275. */ /* end of group Cortex_Core_Configuration */
  276. /* ----------------------------------------------------------------------------
  277. -- Mapping Information
  278. ---------------------------------------------------------------------------- */
  279. /*!
  280. * @addtogroup Mapping_Information Mapping Information
  281. * @{
  282. */
  283. /** Mapping Information */
  284. /*!
  285. * @addtogroup edma_request
  286. * @{ */
  287. /*******************************************************************************
  288. * Definitions
  289. *******************************************************************************/
  290. /*!
  291. * @brief Enumeration for the DMA0 hardware request
  292. *
  293. * Defines the enumeration for the DMA0 hardware request collections.
  294. */
  295. typedef enum _dma_request_source
  296. {
  297. kDmaRequestMuxFlexIO1Request0Request1 = 0|0x100U, /**< FlexIO1 */
  298. kDmaRequestMuxFlexIO2Request0Request1 = 1|0x100U, /**< FlexIO2 */
  299. kDmaRequestMuxLPUART1Tx = 2|0x100U, /**< LPUART1 Transmit */
  300. kDmaRequestMuxLPUART1Rx = 3|0x100U, /**< LPUART1 Receive */
  301. kDmaRequestMuxLPUART3Tx = 4|0x100U, /**< LPUART3 Transmit */
  302. kDmaRequestMuxLPUART3Rx = 5|0x100U, /**< LPUART3 Receive */
  303. kDmaRequestMuxLPUART5Tx = 6|0x100U, /**< LPUART5 Transmit */
  304. kDmaRequestMuxLPUART5Rx = 7|0x100U, /**< LPUART5 Receive */
  305. kDmaRequestMuxLPUART7Tx = 8|0x100U, /**< LPUART7 Transmit */
  306. kDmaRequestMuxLPUART7Rx = 9|0x100U, /**< LPUART7 Receive */
  307. kDmaRequestMuxCSI = 12|0x100U, /**< CSI */
  308. kDmaRequestMuxLPSPI1Rx = 13|0x100U, /**< LPSPI1 Receive */
  309. kDmaRequestMuxLPSPI1Tx = 14|0x100U, /**< LPSPI1 Transmit */
  310. kDmaRequestMuxLPSPI3Rx = 15|0x100U, /**< LPSPI3 Receive */
  311. kDmaRequestMuxLPSPI3Tx = 16|0x100U, /**< LPSPI3 Transmit */
  312. kDmaRequestMuxLPI2C1 = 17|0x100U, /**< LPI2C1 */
  313. kDmaRequestMuxLPI2C3 = 18|0x100U, /**< LPI2C3 */
  314. kDmaRequestMuxSai1Rx = 19|0x100U, /**< Sai1 Receive */
  315. kDmaRequestMuxSai1Tx = 20|0x100U, /**< Sai1 Transmit */
  316. kDmaRequestMuxSai2Rx = 21|0x100U, /**< Sai2 Receive */
  317. kDmaRequestMuxSai2Tx = 22|0x100U, /**< Sai2 Transmit */
  318. kDmaRequestMuxADC_ETC = 23|0x100U, /**< ADC_ETC */
  319. kDmaRequestMuxADC1 = 24|0x100U, /**< ADC1 */
  320. kDmaRequestMuxACMP1 = 25|0x100U, /**< ACMP1 */
  321. kDmaRequestMuxACMP2 = 26|0x100U, /**< ACMP2 */
  322. kDmaRequestMuxFlexSPIRx = 28|0x100U, /**< FlexSPI Receive */
  323. kDmaRequestMuxFlexSPITx = 29|0x100U, /**< FlexSPI Transmit */
  324. kDmaRequestMuxXBAR1Request0 = 30|0x100U, /**< XBAR1 Request 0 */
  325. kDmaRequestMuxXBAR1Request1 = 31|0x100U, /**< XBAR1 Request 1 */
  326. kDmaRequestMuxFlexPWM1CaptureSub0 = 32|0x100U, /**< FlexPWM1 Capture sub-module0 */
  327. kDmaRequestMuxFlexPWM1CaptureSub1 = 33|0x100U, /**< FlexPWM1 Capture sub-module1 */
  328. kDmaRequestMuxFlexPWM1CaptureSub2 = 34|0x100U, /**< FlexPWM1 Capture sub-module2 */
  329. kDmaRequestMuxFlexPWM1CaptureSub3 = 35|0x100U, /**< FlexPWM1 Capture sub-module3 */
  330. kDmaRequestMuxFlexPWM1ValueSub0 = 36|0x100U, /**< FlexPWM1 Value sub-module0 */
  331. kDmaRequestMuxFlexPWM1ValueSub1 = 37|0x100U, /**< FlexPWM1 Value sub-module1 */
  332. kDmaRequestMuxFlexPWM1ValueSub2 = 38|0x100U, /**< FlexPWM1 Value sub-module2 */
  333. kDmaRequestMuxFlexPWM1ValueSub3 = 39|0x100U, /**< FlexPWM1 Value sub-module3 */
  334. kDmaRequestMuxFlexPWM3CaptureSub0 = 40|0x100U, /**< FlexPWM3 Capture sub-module0 */
  335. kDmaRequestMuxFlexPWM3CaptureSub1 = 41|0x100U, /**< FlexPWM3 Capture sub-module1 */
  336. kDmaRequestMuxFlexPWM3CaptureSub2 = 42|0x100U, /**< FlexPWM3 Capture sub-module2 */
  337. kDmaRequestMuxFlexPWM3CaptureSub3 = 43|0x100U, /**< FlexPWM3 Capture sub-module3 */
  338. kDmaRequestMuxFlexPWM3ValueSub0 = 44|0x100U, /**< FlexPWM3 Value sub-module0 */
  339. kDmaRequestMuxFlexPWM3ValueSub1 = 45|0x100U, /**< FlexPWM3 Value sub-module1 */
  340. kDmaRequestMuxFlexPWM3ValueSub2 = 46|0x100U, /**< FlexPWM3 Value sub-module2 */
  341. kDmaRequestMuxFlexPWM3ValueSub3 = 47|0x100U, /**< FlexPWM3 Value sub-module3 */
  342. kDmaRequestMuxQTIMER1CaptTimer0 = 48|0x100U, /**< QTIMER1 Capture timer 0 */
  343. kDmaRequestMuxQTIMER1CaptTimer1 = 49|0x100U, /**< QTIMER1 Capture timer 1 */
  344. kDmaRequestMuxQTIMER1CaptTimer2 = 50|0x100U, /**< QTIMER1 Capture timer 2 */
  345. kDmaRequestMuxQTIMER1CaptTimer3 = 51|0x100U, /**< QTIMER1 Capture timer 3 */
  346. kDmaRequestMuxQTIMER1Cmpld1Timer0Cmpld2Timer1 = 52|0x100U, /**< QTIMER1 cmpld1 in timer 0 or cmpld2 in timer 1 */
  347. kDmaRequestMuxQTIMER1Cmpld1Timer1Cmpld2Timer0 = 53|0x100U, /**< QTIMER1 cmpld1 in timer 1 or cmpld2 in timer 0 */
  348. kDmaRequestMuxQTIMER1Cmpld1Timer2Cmpld2Timer3 = 54|0x100U, /**< QTIMER1 cmpld1 in timer 2 or cmpld2 in timer 3 */
  349. kDmaRequestMuxQTIMER1Cmpld1Timer3Cmpld2Timer2 = 55|0x100U, /**< QTIMER1 cmpld1 in timer 3 or cmpld2 in timer 2 */
  350. kDmaRequestMuxQTIMER3CaptTimer0Cmpld1Timer0Cmpld2Timer1 = 56|0x100U, /**< QTIMER3 capture timer 0, cmpld1 in timer 0 or cmpld2 in timer 1 */
  351. kDmaRequestMuxQTIMER3CaptTimer1Cmpld1Timer0Cmpld2Timer1 = 57|0x100U, /**< QTIMER3 capture timer 1, cmpld1 in timer 0 or cmpld2 in timer 1 */
  352. kDmaRequestMuxQTIMER3CaptTimer2Cmpld1Timer0Cmpld2Timer1 = 58|0x100U, /**< QTIMER3 capture timer 2, cmpld1 in timer 0 or cmpld2 in timer 1 */
  353. kDmaRequestMuxQTIMER3CaptTimer3Cmpld1Timer0Cmpld2Timer1 = 59|0x100U, /**< QTIMER3 capture timer 3, cmpld1 in timer 0 or cmpld2 in timer 1 */
  354. kDmaRequestMuxFlexIO1Request2Request3 = 64|0x100U, /**< FlexIO1 */
  355. kDmaRequestMuxFlexIO2Request2Request3 = 65|0x100U, /**< FlexIO2 */
  356. kDmaRequestMuxLPUART2Tx = 66|0x100U, /**< LPUART2 Transmit */
  357. kDmaRequestMuxLPUART2Rx = 67|0x100U, /**< LPUART2 Receive */
  358. kDmaRequestMuxLPUART4Tx = 68|0x100U, /**< LPUART4 Transmit */
  359. kDmaRequestMuxLPUART4Rx = 69|0x100U, /**< LPUART4 Receive */
  360. kDmaRequestMuxLPUART6Tx = 70|0x100U, /**< LPUART6 Transmit */
  361. kDmaRequestMuxLPUART6Rx = 71|0x100U, /**< LPUART6 Receive */
  362. kDmaRequestMuxLPUART8Tx = 72|0x100U, /**< LPUART8 Transmit */
  363. kDmaRequestMuxLPUART8Rx = 73|0x100U, /**< LPUART8 Receive */
  364. kDmaRequestMuxPxp = 75|0x100U, /**< PXP */
  365. kDmaRequestMuxLCDIF = 76|0x100U, /**< LCDIF */
  366. kDmaRequestMuxLPSPI2Rx = 77|0x100U, /**< LPSPI2 Receive */
  367. kDmaRequestMuxLPSPI2Tx = 78|0x100U, /**< LPSPI2 Transmit */
  368. kDmaRequestMuxLPSPI4Rx = 79|0x100U, /**< LPSPI4 Receive */
  369. kDmaRequestMuxLPSPI4Tx = 80|0x100U, /**< LPSPI4 Transmit */
  370. kDmaRequestMuxLPI2C2 = 81|0x100U, /**< LPI2C2 */
  371. kDmaRequestMuxLPI2C4 = 82|0x100U, /**< LPI2C4 */
  372. kDmaRequestMuxSai3Rx = 83|0x100U, /**< Sai3 Receive */
  373. kDmaRequestMuxSai3Tx = 84|0x100U, /**< Sai3 Transmit */
  374. kDmaRequestMuxSpdifRx = 85|0x100U, /**< Spdif Receive */
  375. kDmaRequestMuxSpdifTx = 86|0x100U, /**< Spdif Transmit */
  376. kDmaRequestMuxADC2 = 88|0x100U, /**< ADC2 */
  377. kDmaRequestMuxACMP3 = 89|0x100U, /**< ACMP3 */
  378. kDmaRequestMuxACMP4 = 90|0x100U, /**< ACMP4 */
  379. kDmaRequestMuxEnetTimer0 = 92|0x100U, /**< Enet Timer0 */
  380. kDmaRequestMuxEnetTimer1 = 93|0x100U, /**< Enet Timer1 */
  381. kDmaRequestMuxXBAR1Request2 = 94|0x100U, /**< XBAR1 Request 2 */
  382. kDmaRequestMuxXBAR1Request3 = 95|0x100U, /**< XBAR1 Request 3 */
  383. kDmaRequestMuxFlexPWM2CaptureSub0 = 96|0x100U, /**< FlexPWM2 Capture sub-module0 */
  384. kDmaRequestMuxFlexPWM2CaptureSub1 = 97|0x100U, /**< FlexPWM2 Capture sub-module1 */
  385. kDmaRequestMuxFlexPWM2CaptureSub2 = 98|0x100U, /**< FlexPWM2 Capture sub-module2 */
  386. kDmaRequestMuxFlexPWM2CaptureSub3 = 99|0x100U, /**< FlexPWM2 Capture sub-module3 */
  387. kDmaRequestMuxFlexPWM2ValueSub0 = 100|0x100U, /**< FlexPWM2 Value sub-module0 */
  388. kDmaRequestMuxFlexPWM2ValueSub1 = 101|0x100U, /**< FlexPWM2 Value sub-module1 */
  389. kDmaRequestMuxFlexPWM2ValueSub2 = 102|0x100U, /**< FlexPWM2 Value sub-module2 */
  390. kDmaRequestMuxFlexPWM2ValueSub3 = 103|0x100U, /**< FlexPWM2 Value sub-module3 */
  391. kDmaRequestMuxFlexPWM4CaptureSub0 = 104|0x100U, /**< FlexPWM4 Capture sub-module0 */
  392. kDmaRequestMuxFlexPWM4CaptureSub1 = 105|0x100U, /**< FlexPWM4 Capture sub-module1 */
  393. kDmaRequestMuxFlexPWM4CaptureSub2 = 106|0x100U, /**< FlexPWM4 Capture sub-module2 */
  394. kDmaRequestMuxFlexPWM4CaptureSub3 = 107|0x100U, /**< FlexPWM4 Capture sub-module3 */
  395. kDmaRequestMuxFlexPWM4ValueSub0 = 108|0x100U, /**< FlexPWM4 Value sub-module0 */
  396. kDmaRequestMuxFlexPWM4ValueSub1 = 109|0x100U, /**< FlexPWM4 Value sub-module1 */
  397. kDmaRequestMuxFlexPWM4ValueSub2 = 110|0x100U, /**< FlexPWM4 Value sub-module2 */
  398. kDmaRequestMuxFlexPWM4ValueSub3 = 111|0x100U, /**< FlexPWM4 Value sub-module3 */
  399. kDmaRequestMuxQTIMER2CaptTimer0 = 112|0x100U, /**< QTIMER2 Capture timer 0 */
  400. kDmaRequestMuxQTIMER2CaptTimer1 = 113|0x100U, /**< QTIMER2 Capture timer 1 */
  401. kDmaRequestMuxQTIMER2CaptTimer2 = 114|0x100U, /**< QTIMER2 Capture timer 2 */
  402. kDmaRequestMuxQTIMER2CaptTimer3 = 115|0x100U, /**< QTIMER2 Capture timer 3 */
  403. kDmaRequestMuxQTIMER2Cmpld1Timer0Cmpld2Timer1 = 116|0x100U, /**< QTIMER2 cmpld1 in timer 0 or cmpld2 in timer 1 */
  404. kDmaRequestMuxQTIMER2Cmpld1Timer1Cmpld2Timer0 = 117|0x100U, /**< QTIMER2 cmpld1 in timer 1 or cmpld2 in timer 0 */
  405. kDmaRequestMuxQTIMER2Cmpld1Timer2Cmpld2Timer3 = 118|0x100U, /**< QTIMER2 cmpld1 in timer 2 or cmpld2 in timer 3 */
  406. kDmaRequestMuxQTIMER2Cmpld1Timer3Cmpld2Timer2 = 119|0x100U, /**< QTIMER2 cmpld1 in timer 3 or cmpld2 in timer 2 */
  407. kDmaRequestMuxQTIMER4CaptTimer0Cmpld1Timer0Cmpld2Timer1 = 120|0x100U, /**< QTIMER4 capture timer 0, cmpld1 in timer 0 or cmpld2 in timer 1 */
  408. kDmaRequestMuxQTIMER4CaptTimer1Cmpld1Timer0Cmpld2Timer1 = 121|0x100U, /**< QTIMER4 capture timer 1, cmpld1 in timer 0 or cmpld2 in timer 1 */
  409. kDmaRequestMuxQTIMER4CaptTimer2Cmpld1Timer0Cmpld2Timer1 = 122|0x100U, /**< QTIMER4 capture timer 2, cmpld1 in timer 0 or cmpld2 in timer 1 */
  410. kDmaRequestMuxQTIMER4CaptTimer3Cmpld1Timer0Cmpld2Timer1 = 123|0x100U, /**< QTIMER4 capture timer 3, cmpld1 in timer 0 or cmpld2 in timer 1 */
  411. } dma_request_source_t;
  412. /*!
  413. * @addtogroup iomuxc_pads
  414. * @{ */
  415. /*******************************************************************************
  416. * Definitions
  417. *******************************************************************************/
  418. /*!
  419. * @brief Enumeration for the IOMUXC SW_MUX_CTL_PAD
  420. *
  421. * Defines the enumeration for the IOMUXC SW_MUX_CTL_PAD collections.
  422. */
  423. typedef enum _iomuxc_sw_mux_ctl_pad
  424. {
  425. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_00 = 0U, /**< IOMUXC SW_MUX_CTL_PAD index */
  426. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_01 = 1U, /**< IOMUXC SW_MUX_CTL_PAD index */
  427. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_02 = 2U, /**< IOMUXC SW_MUX_CTL_PAD index */
  428. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_03 = 3U, /**< IOMUXC SW_MUX_CTL_PAD index */
  429. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_04 = 4U, /**< IOMUXC SW_MUX_CTL_PAD index */
  430. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_05 = 5U, /**< IOMUXC SW_MUX_CTL_PAD index */
  431. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_06 = 6U, /**< IOMUXC SW_MUX_CTL_PAD index */
  432. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_07 = 7U, /**< IOMUXC SW_MUX_CTL_PAD index */
  433. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_08 = 8U, /**< IOMUXC SW_MUX_CTL_PAD index */
  434. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_09 = 9U, /**< IOMUXC SW_MUX_CTL_PAD index */
  435. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_10 = 10U, /**< IOMUXC SW_MUX_CTL_PAD index */
  436. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_11 = 11U, /**< IOMUXC SW_MUX_CTL_PAD index */
  437. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_12 = 12U, /**< IOMUXC SW_MUX_CTL_PAD index */
  438. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_13 = 13U, /**< IOMUXC SW_MUX_CTL_PAD index */
  439. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_14 = 14U, /**< IOMUXC SW_MUX_CTL_PAD index */
  440. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_15 = 15U, /**< IOMUXC SW_MUX_CTL_PAD index */
  441. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_16 = 16U, /**< IOMUXC SW_MUX_CTL_PAD index */
  442. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_17 = 17U, /**< IOMUXC SW_MUX_CTL_PAD index */
  443. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_18 = 18U, /**< IOMUXC SW_MUX_CTL_PAD index */
  444. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_19 = 19U, /**< IOMUXC SW_MUX_CTL_PAD index */
  445. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_20 = 20U, /**< IOMUXC SW_MUX_CTL_PAD index */
  446. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_21 = 21U, /**< IOMUXC SW_MUX_CTL_PAD index */
  447. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_22 = 22U, /**< IOMUXC SW_MUX_CTL_PAD index */
  448. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_23 = 23U, /**< IOMUXC SW_MUX_CTL_PAD index */
  449. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_24 = 24U, /**< IOMUXC SW_MUX_CTL_PAD index */
  450. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_25 = 25U, /**< IOMUXC SW_MUX_CTL_PAD index */
  451. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_26 = 26U, /**< IOMUXC SW_MUX_CTL_PAD index */
  452. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_27 = 27U, /**< IOMUXC SW_MUX_CTL_PAD index */
  453. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_28 = 28U, /**< IOMUXC SW_MUX_CTL_PAD index */
  454. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_29 = 29U, /**< IOMUXC SW_MUX_CTL_PAD index */
  455. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_30 = 30U, /**< IOMUXC SW_MUX_CTL_PAD index */
  456. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_31 = 31U, /**< IOMUXC SW_MUX_CTL_PAD index */
  457. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_32 = 32U, /**< IOMUXC SW_MUX_CTL_PAD index */
  458. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_33 = 33U, /**< IOMUXC SW_MUX_CTL_PAD index */
  459. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_34 = 34U, /**< IOMUXC SW_MUX_CTL_PAD index */
  460. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_35 = 35U, /**< IOMUXC SW_MUX_CTL_PAD index */
  461. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_36 = 36U, /**< IOMUXC SW_MUX_CTL_PAD index */
  462. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_37 = 37U, /**< IOMUXC SW_MUX_CTL_PAD index */
  463. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_38 = 38U, /**< IOMUXC SW_MUX_CTL_PAD index */
  464. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_39 = 39U, /**< IOMUXC SW_MUX_CTL_PAD index */
  465. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_40 = 40U, /**< IOMUXC SW_MUX_CTL_PAD index */
  466. kIOMUXC_SW_MUX_CTL_PAD_GPIO_EMC_41 = 41U, /**< IOMUXC SW_MUX_CTL_PAD index */
  467. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_00 = 42U, /**< IOMUXC SW_MUX_CTL_PAD index */
  468. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_01 = 43U, /**< IOMUXC SW_MUX_CTL_PAD index */
  469. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_02 = 44U, /**< IOMUXC SW_MUX_CTL_PAD index */
  470. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_03 = 45U, /**< IOMUXC SW_MUX_CTL_PAD index */
  471. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_04 = 46U, /**< IOMUXC SW_MUX_CTL_PAD index */
  472. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_05 = 47U, /**< IOMUXC SW_MUX_CTL_PAD index */
  473. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_06 = 48U, /**< IOMUXC SW_MUX_CTL_PAD index */
  474. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_07 = 49U, /**< IOMUXC SW_MUX_CTL_PAD index */
  475. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_08 = 50U, /**< IOMUXC SW_MUX_CTL_PAD index */
  476. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_09 = 51U, /**< IOMUXC SW_MUX_CTL_PAD index */
  477. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_10 = 52U, /**< IOMUXC SW_MUX_CTL_PAD index */
  478. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_11 = 53U, /**< IOMUXC SW_MUX_CTL_PAD index */
  479. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_12 = 54U, /**< IOMUXC SW_MUX_CTL_PAD index */
  480. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_13 = 55U, /**< IOMUXC SW_MUX_CTL_PAD index */
  481. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_14 = 56U, /**< IOMUXC SW_MUX_CTL_PAD index */
  482. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B0_15 = 57U, /**< IOMUXC SW_MUX_CTL_PAD index */
  483. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_00 = 58U, /**< IOMUXC SW_MUX_CTL_PAD index */
  484. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_01 = 59U, /**< IOMUXC SW_MUX_CTL_PAD index */
  485. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_02 = 60U, /**< IOMUXC SW_MUX_CTL_PAD index */
  486. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_03 = 61U, /**< IOMUXC SW_MUX_CTL_PAD index */
  487. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_04 = 62U, /**< IOMUXC SW_MUX_CTL_PAD index */
  488. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_05 = 63U, /**< IOMUXC SW_MUX_CTL_PAD index */
  489. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_06 = 64U, /**< IOMUXC SW_MUX_CTL_PAD index */
  490. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_07 = 65U, /**< IOMUXC SW_MUX_CTL_PAD index */
  491. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_08 = 66U, /**< IOMUXC SW_MUX_CTL_PAD index */
  492. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_09 = 67U, /**< IOMUXC SW_MUX_CTL_PAD index */
  493. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_10 = 68U, /**< IOMUXC SW_MUX_CTL_PAD index */
  494. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_11 = 69U, /**< IOMUXC SW_MUX_CTL_PAD index */
  495. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_12 = 70U, /**< IOMUXC SW_MUX_CTL_PAD index */
  496. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_13 = 71U, /**< IOMUXC SW_MUX_CTL_PAD index */
  497. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_14 = 72U, /**< IOMUXC SW_MUX_CTL_PAD index */
  498. kIOMUXC_SW_MUX_CTL_PAD_GPIO_AD_B1_15 = 73U, /**< IOMUXC SW_MUX_CTL_PAD index */
  499. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_00 = 74U, /**< IOMUXC SW_MUX_CTL_PAD index */
  500. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_01 = 75U, /**< IOMUXC SW_MUX_CTL_PAD index */
  501. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_02 = 76U, /**< IOMUXC SW_MUX_CTL_PAD index */
  502. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_03 = 77U, /**< IOMUXC SW_MUX_CTL_PAD index */
  503. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_04 = 78U, /**< IOMUXC SW_MUX_CTL_PAD index */
  504. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_05 = 79U, /**< IOMUXC SW_MUX_CTL_PAD index */
  505. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_06 = 80U, /**< IOMUXC SW_MUX_CTL_PAD index */
  506. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_07 = 81U, /**< IOMUXC SW_MUX_CTL_PAD index */
  507. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_08 = 82U, /**< IOMUXC SW_MUX_CTL_PAD index */
  508. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_09 = 83U, /**< IOMUXC SW_MUX_CTL_PAD index */
  509. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_10 = 84U, /**< IOMUXC SW_MUX_CTL_PAD index */
  510. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_11 = 85U, /**< IOMUXC SW_MUX_CTL_PAD index */
  511. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_12 = 86U, /**< IOMUXC SW_MUX_CTL_PAD index */
  512. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_13 = 87U, /**< IOMUXC SW_MUX_CTL_PAD index */
  513. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_14 = 88U, /**< IOMUXC SW_MUX_CTL_PAD index */
  514. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B0_15 = 89U, /**< IOMUXC SW_MUX_CTL_PAD index */
  515. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_00 = 90U, /**< IOMUXC SW_MUX_CTL_PAD index */
  516. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_01 = 91U, /**< IOMUXC SW_MUX_CTL_PAD index */
  517. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_02 = 92U, /**< IOMUXC SW_MUX_CTL_PAD index */
  518. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_03 = 93U, /**< IOMUXC SW_MUX_CTL_PAD index */
  519. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_04 = 94U, /**< IOMUXC SW_MUX_CTL_PAD index */
  520. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_05 = 95U, /**< IOMUXC SW_MUX_CTL_PAD index */
  521. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_06 = 96U, /**< IOMUXC SW_MUX_CTL_PAD index */
  522. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_07 = 97U, /**< IOMUXC SW_MUX_CTL_PAD index */
  523. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_08 = 98U, /**< IOMUXC SW_MUX_CTL_PAD index */
  524. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_09 = 99U, /**< IOMUXC SW_MUX_CTL_PAD index */
  525. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_10 = 100U, /**< IOMUXC SW_MUX_CTL_PAD index */
  526. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_11 = 101U, /**< IOMUXC SW_MUX_CTL_PAD index */
  527. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_12 = 102U, /**< IOMUXC SW_MUX_CTL_PAD index */
  528. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_13 = 103U, /**< IOMUXC SW_MUX_CTL_PAD index */
  529. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_14 = 104U, /**< IOMUXC SW_MUX_CTL_PAD index */
  530. kIOMUXC_SW_MUX_CTL_PAD_GPIO_B1_15 = 105U, /**< IOMUXC SW_MUX_CTL_PAD index */
  531. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_00 = 106U, /**< IOMUXC SW_MUX_CTL_PAD index */
  532. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_01 = 107U, /**< IOMUXC SW_MUX_CTL_PAD index */
  533. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_02 = 108U, /**< IOMUXC SW_MUX_CTL_PAD index */
  534. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_03 = 109U, /**< IOMUXC SW_MUX_CTL_PAD index */
  535. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_04 = 110U, /**< IOMUXC SW_MUX_CTL_PAD index */
  536. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B0_05 = 111U, /**< IOMUXC SW_MUX_CTL_PAD index */
  537. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_00 = 112U, /**< IOMUXC SW_MUX_CTL_PAD index */
  538. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_01 = 113U, /**< IOMUXC SW_MUX_CTL_PAD index */
  539. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_02 = 114U, /**< IOMUXC SW_MUX_CTL_PAD index */
  540. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_03 = 115U, /**< IOMUXC SW_MUX_CTL_PAD index */
  541. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_04 = 116U, /**< IOMUXC SW_MUX_CTL_PAD index */
  542. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_05 = 117U, /**< IOMUXC SW_MUX_CTL_PAD index */
  543. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_06 = 118U, /**< IOMUXC SW_MUX_CTL_PAD index */
  544. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_07 = 119U, /**< IOMUXC SW_MUX_CTL_PAD index */
  545. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_08 = 120U, /**< IOMUXC SW_MUX_CTL_PAD index */
  546. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_09 = 121U, /**< IOMUXC SW_MUX_CTL_PAD index */
  547. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_10 = 122U, /**< IOMUXC SW_MUX_CTL_PAD index */
  548. kIOMUXC_SW_MUX_CTL_PAD_GPIO_SD_B1_11 = 123U, /**< IOMUXC SW_MUX_CTL_PAD index */
  549. } iomuxc_sw_mux_ctl_pad_t;
  550. /*!
  551. * @addtogroup iomuxc_pads
  552. * @{ */
  553. /*******************************************************************************
  554. * Definitions
  555. *******************************************************************************/
  556. /*!
  557. * @brief Enumeration for the IOMUXC SW_PAD_CTL_PAD
  558. *
  559. * Defines the enumeration for the IOMUXC SW_PAD_CTL_PAD collections.
  560. */
  561. typedef enum _iomuxc_sw_pad_ctl_pad
  562. {
  563. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_00 = 0U, /**< IOMUXC SW_PAD_CTL_PAD index */
  564. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_01 = 1U, /**< IOMUXC SW_PAD_CTL_PAD index */
  565. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_02 = 2U, /**< IOMUXC SW_PAD_CTL_PAD index */
  566. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_03 = 3U, /**< IOMUXC SW_PAD_CTL_PAD index */
  567. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_04 = 4U, /**< IOMUXC SW_PAD_CTL_PAD index */
  568. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_05 = 5U, /**< IOMUXC SW_PAD_CTL_PAD index */
  569. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_06 = 6U, /**< IOMUXC SW_PAD_CTL_PAD index */
  570. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_07 = 7U, /**< IOMUXC SW_PAD_CTL_PAD index */
  571. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_08 = 8U, /**< IOMUXC SW_PAD_CTL_PAD index */
  572. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_09 = 9U, /**< IOMUXC SW_PAD_CTL_PAD index */
  573. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_10 = 10U, /**< IOMUXC SW_PAD_CTL_PAD index */
  574. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_11 = 11U, /**< IOMUXC SW_PAD_CTL_PAD index */
  575. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_12 = 12U, /**< IOMUXC SW_PAD_CTL_PAD index */
  576. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_13 = 13U, /**< IOMUXC SW_PAD_CTL_PAD index */
  577. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_14 = 14U, /**< IOMUXC SW_PAD_CTL_PAD index */
  578. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_15 = 15U, /**< IOMUXC SW_PAD_CTL_PAD index */
  579. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_16 = 16U, /**< IOMUXC SW_PAD_CTL_PAD index */
  580. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_17 = 17U, /**< IOMUXC SW_PAD_CTL_PAD index */
  581. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_18 = 18U, /**< IOMUXC SW_PAD_CTL_PAD index */
  582. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_19 = 19U, /**< IOMUXC SW_PAD_CTL_PAD index */
  583. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_20 = 20U, /**< IOMUXC SW_PAD_CTL_PAD index */
  584. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_21 = 21U, /**< IOMUXC SW_PAD_CTL_PAD index */
  585. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_22 = 22U, /**< IOMUXC SW_PAD_CTL_PAD index */
  586. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_23 = 23U, /**< IOMUXC SW_PAD_CTL_PAD index */
  587. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_24 = 24U, /**< IOMUXC SW_PAD_CTL_PAD index */
  588. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_25 = 25U, /**< IOMUXC SW_PAD_CTL_PAD index */
  589. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_26 = 26U, /**< IOMUXC SW_PAD_CTL_PAD index */
  590. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_27 = 27U, /**< IOMUXC SW_PAD_CTL_PAD index */
  591. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_28 = 28U, /**< IOMUXC SW_PAD_CTL_PAD index */
  592. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_29 = 29U, /**< IOMUXC SW_PAD_CTL_PAD index */
  593. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_30 = 30U, /**< IOMUXC SW_PAD_CTL_PAD index */
  594. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_31 = 31U, /**< IOMUXC SW_PAD_CTL_PAD index */
  595. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_32 = 32U, /**< IOMUXC SW_PAD_CTL_PAD index */
  596. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_33 = 33U, /**< IOMUXC SW_PAD_CTL_PAD index */
  597. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_34 = 34U, /**< IOMUXC SW_PAD_CTL_PAD index */
  598. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_35 = 35U, /**< IOMUXC SW_PAD_CTL_PAD index */
  599. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_36 = 36U, /**< IOMUXC SW_PAD_CTL_PAD index */
  600. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_37 = 37U, /**< IOMUXC SW_PAD_CTL_PAD index */
  601. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_38 = 38U, /**< IOMUXC SW_PAD_CTL_PAD index */
  602. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_39 = 39U, /**< IOMUXC SW_PAD_CTL_PAD index */
  603. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_40 = 40U, /**< IOMUXC SW_PAD_CTL_PAD index */
  604. kIOMUXC_SW_PAD_CTL_PAD_GPIO_EMC_41 = 41U, /**< IOMUXC SW_PAD_CTL_PAD index */
  605. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_00 = 42U, /**< IOMUXC SW_PAD_CTL_PAD index */
  606. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_01 = 43U, /**< IOMUXC SW_PAD_CTL_PAD index */
  607. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_02 = 44U, /**< IOMUXC SW_PAD_CTL_PAD index */
  608. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_03 = 45U, /**< IOMUXC SW_PAD_CTL_PAD index */
  609. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_04 = 46U, /**< IOMUXC SW_PAD_CTL_PAD index */
  610. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_05 = 47U, /**< IOMUXC SW_PAD_CTL_PAD index */
  611. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_06 = 48U, /**< IOMUXC SW_PAD_CTL_PAD index */
  612. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_07 = 49U, /**< IOMUXC SW_PAD_CTL_PAD index */
  613. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_08 = 50U, /**< IOMUXC SW_PAD_CTL_PAD index */
  614. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_09 = 51U, /**< IOMUXC SW_PAD_CTL_PAD index */
  615. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_10 = 52U, /**< IOMUXC SW_PAD_CTL_PAD index */
  616. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_11 = 53U, /**< IOMUXC SW_PAD_CTL_PAD index */
  617. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_12 = 54U, /**< IOMUXC SW_PAD_CTL_PAD index */
  618. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_13 = 55U, /**< IOMUXC SW_PAD_CTL_PAD index */
  619. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_14 = 56U, /**< IOMUXC SW_PAD_CTL_PAD index */
  620. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B0_15 = 57U, /**< IOMUXC SW_PAD_CTL_PAD index */
  621. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_00 = 58U, /**< IOMUXC SW_PAD_CTL_PAD index */
  622. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_01 = 59U, /**< IOMUXC SW_PAD_CTL_PAD index */
  623. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_02 = 60U, /**< IOMUXC SW_PAD_CTL_PAD index */
  624. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_03 = 61U, /**< IOMUXC SW_PAD_CTL_PAD index */
  625. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_04 = 62U, /**< IOMUXC SW_PAD_CTL_PAD index */
  626. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_05 = 63U, /**< IOMUXC SW_PAD_CTL_PAD index */
  627. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_06 = 64U, /**< IOMUXC SW_PAD_CTL_PAD index */
  628. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_07 = 65U, /**< IOMUXC SW_PAD_CTL_PAD index */
  629. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_08 = 66U, /**< IOMUXC SW_PAD_CTL_PAD index */
  630. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_09 = 67U, /**< IOMUXC SW_PAD_CTL_PAD index */
  631. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_10 = 68U, /**< IOMUXC SW_PAD_CTL_PAD index */
  632. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_11 = 69U, /**< IOMUXC SW_PAD_CTL_PAD index */
  633. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_12 = 70U, /**< IOMUXC SW_PAD_CTL_PAD index */
  634. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_13 = 71U, /**< IOMUXC SW_PAD_CTL_PAD index */
  635. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_14 = 72U, /**< IOMUXC SW_PAD_CTL_PAD index */
  636. kIOMUXC_SW_PAD_CTL_PAD_GPIO_AD_B1_15 = 73U, /**< IOMUXC SW_PAD_CTL_PAD index */
  637. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_00 = 74U, /**< IOMUXC SW_PAD_CTL_PAD index */
  638. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_01 = 75U, /**< IOMUXC SW_PAD_CTL_PAD index */
  639. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_02 = 76U, /**< IOMUXC SW_PAD_CTL_PAD index */
  640. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_03 = 77U, /**< IOMUXC SW_PAD_CTL_PAD index */
  641. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_04 = 78U, /**< IOMUXC SW_PAD_CTL_PAD index */
  642. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_05 = 79U, /**< IOMUXC SW_PAD_CTL_PAD index */
  643. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_06 = 80U, /**< IOMUXC SW_PAD_CTL_PAD index */
  644. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_07 = 81U, /**< IOMUXC SW_PAD_CTL_PAD index */
  645. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_08 = 82U, /**< IOMUXC SW_PAD_CTL_PAD index */
  646. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_09 = 83U, /**< IOMUXC SW_PAD_CTL_PAD index */
  647. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_10 = 84U, /**< IOMUXC SW_PAD_CTL_PAD index */
  648. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_11 = 85U, /**< IOMUXC SW_PAD_CTL_PAD index */
  649. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_12 = 86U, /**< IOMUXC SW_PAD_CTL_PAD index */
  650. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_13 = 87U, /**< IOMUXC SW_PAD_CTL_PAD index */
  651. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_14 = 88U, /**< IOMUXC SW_PAD_CTL_PAD index */
  652. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B0_15 = 89U, /**< IOMUXC SW_PAD_CTL_PAD index */
  653. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_00 = 90U, /**< IOMUXC SW_PAD_CTL_PAD index */
  654. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_01 = 91U, /**< IOMUXC SW_PAD_CTL_PAD index */
  655. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_02 = 92U, /**< IOMUXC SW_PAD_CTL_PAD index */
  656. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_03 = 93U, /**< IOMUXC SW_PAD_CTL_PAD index */
  657. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_04 = 94U, /**< IOMUXC SW_PAD_CTL_PAD index */
  658. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_05 = 95U, /**< IOMUXC SW_PAD_CTL_PAD index */
  659. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_06 = 96U, /**< IOMUXC SW_PAD_CTL_PAD index */
  660. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_07 = 97U, /**< IOMUXC SW_PAD_CTL_PAD index */
  661. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_08 = 98U, /**< IOMUXC SW_PAD_CTL_PAD index */
  662. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_09 = 99U, /**< IOMUXC SW_PAD_CTL_PAD index */
  663. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_10 = 100U, /**< IOMUXC SW_PAD_CTL_PAD index */
  664. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_11 = 101U, /**< IOMUXC SW_PAD_CTL_PAD index */
  665. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_12 = 102U, /**< IOMUXC SW_PAD_CTL_PAD index */
  666. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_13 = 103U, /**< IOMUXC SW_PAD_CTL_PAD index */
  667. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_14 = 104U, /**< IOMUXC SW_PAD_CTL_PAD index */
  668. kIOMUXC_SW_PAD_CTL_PAD_GPIO_B1_15 = 105U, /**< IOMUXC SW_PAD_CTL_PAD index */
  669. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_00 = 106U, /**< IOMUXC SW_PAD_CTL_PAD index */
  670. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_01 = 107U, /**< IOMUXC SW_PAD_CTL_PAD index */
  671. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_02 = 108U, /**< IOMUXC SW_PAD_CTL_PAD index */
  672. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_03 = 109U, /**< IOMUXC SW_PAD_CTL_PAD index */
  673. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_04 = 110U, /**< IOMUXC SW_PAD_CTL_PAD index */
  674. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B0_05 = 111U, /**< IOMUXC SW_PAD_CTL_PAD index */
  675. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_00 = 112U, /**< IOMUXC SW_PAD_CTL_PAD index */
  676. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_01 = 113U, /**< IOMUXC SW_PAD_CTL_PAD index */
  677. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_02 = 114U, /**< IOMUXC SW_PAD_CTL_PAD index */
  678. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_03 = 115U, /**< IOMUXC SW_PAD_CTL_PAD index */
  679. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_04 = 116U, /**< IOMUXC SW_PAD_CTL_PAD index */
  680. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_05 = 117U, /**< IOMUXC SW_PAD_CTL_PAD index */
  681. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_06 = 118U, /**< IOMUXC SW_PAD_CTL_PAD index */
  682. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_07 = 119U, /**< IOMUXC SW_PAD_CTL_PAD index */
  683. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_08 = 120U, /**< IOMUXC SW_PAD_CTL_PAD index */
  684. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_09 = 121U, /**< IOMUXC SW_PAD_CTL_PAD index */
  685. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_10 = 122U, /**< IOMUXC SW_PAD_CTL_PAD index */
  686. kIOMUXC_SW_PAD_CTL_PAD_GPIO_SD_B1_11 = 123U, /**< IOMUXC SW_PAD_CTL_PAD index */
  687. } iomuxc_sw_pad_ctl_pad_t;
  688. /*!
  689. * @brief Enumeration for the IOMUXC select input
  690. *
  691. * Defines the enumeration for the IOMUXC select input collections.
  692. */
  693. typedef enum _iomuxc_select_input
  694. {
  695. kIOMUXC_ANATOP_USB_OTG1_ID_SELECT_INPUT = 0U, /**< IOMUXC select input index */
  696. kIOMUXC_ANATOP_USB_OTG2_ID_SELECT_INPUT = 1U, /**< IOMUXC select input index */
  697. kIOMUXC_CCM_PMIC_READY_SELECT_INPUT = 2U, /**< IOMUXC select input index */
  698. kIOMUXC_CSI_DATA02_SELECT_INPUT = 3U, /**< IOMUXC select input index */
  699. kIOMUXC_CSI_DATA03_SELECT_INPUT = 4U, /**< IOMUXC select input index */
  700. kIOMUXC_CSI_DATA04_SELECT_INPUT = 5U, /**< IOMUXC select input index */
  701. kIOMUXC_CSI_DATA05_SELECT_INPUT = 6U, /**< IOMUXC select input index */
  702. kIOMUXC_CSI_DATA06_SELECT_INPUT = 7U, /**< IOMUXC select input index */
  703. kIOMUXC_CSI_DATA07_SELECT_INPUT = 8U, /**< IOMUXC select input index */
  704. kIOMUXC_CSI_DATA08_SELECT_INPUT = 9U, /**< IOMUXC select input index */
  705. kIOMUXC_CSI_DATA09_SELECT_INPUT = 10U, /**< IOMUXC select input index */
  706. kIOMUXC_CSI_HSYNC_SELECT_INPUT = 11U, /**< IOMUXC select input index */
  707. kIOMUXC_CSI_PIXCLK_SELECT_INPUT = 12U, /**< IOMUXC select input index */
  708. kIOMUXC_CSI_VSYNC_SELECT_INPUT = 13U, /**< IOMUXC select input index */
  709. kIOMUXC_ENET_IPG_CLK_RMII_SELECT_INPUT = 14U, /**< IOMUXC select input index */
  710. kIOMUXC_ENET_MDIO_SELECT_INPUT = 15U, /**< IOMUXC select input index */
  711. kIOMUXC_ENET0_RXDATA_SELECT_INPUT = 16U, /**< IOMUXC select input index */
  712. kIOMUXC_ENET1_RXDATA_SELECT_INPUT = 17U, /**< IOMUXC select input index */
  713. kIOMUXC_ENET_RXEN_SELECT_INPUT = 18U, /**< IOMUXC select input index */
  714. kIOMUXC_ENET_RXERR_SELECT_INPUT = 19U, /**< IOMUXC select input index */
  715. kIOMUXC_ENET0_TIMER_SELECT_INPUT = 20U, /**< IOMUXC select input index */
  716. kIOMUXC_ENET_TXCLK_SELECT_INPUT = 21U, /**< IOMUXC select input index */
  717. kIOMUXC_FLEXCAN1_RX_SELECT_INPUT = 22U, /**< IOMUXC select input index */
  718. kIOMUXC_FLEXCAN2_RX_SELECT_INPUT = 23U, /**< IOMUXC select input index */
  719. kIOMUXC_FLEXPWM1_PWMA3_SELECT_INPUT = 24U, /**< IOMUXC select input index */
  720. kIOMUXC_FLEXPWM1_PWMA0_SELECT_INPUT = 25U, /**< IOMUXC select input index */
  721. kIOMUXC_FLEXPWM1_PWMA1_SELECT_INPUT = 26U, /**< IOMUXC select input index */
  722. kIOMUXC_FLEXPWM1_PWMA2_SELECT_INPUT = 27U, /**< IOMUXC select input index */
  723. kIOMUXC_FLEXPWM1_PWMB3_SELECT_INPUT = 28U, /**< IOMUXC select input index */
  724. kIOMUXC_FLEXPWM1_PWMB0_SELECT_INPUT = 29U, /**< IOMUXC select input index */
  725. kIOMUXC_FLEXPWM1_PWMB1_SELECT_INPUT = 30U, /**< IOMUXC select input index */
  726. kIOMUXC_FLEXPWM1_PWMB2_SELECT_INPUT = 31U, /**< IOMUXC select input index */
  727. kIOMUXC_FLEXPWM2_PWMA3_SELECT_INPUT = 32U, /**< IOMUXC select input index */
  728. kIOMUXC_FLEXPWM2_PWMA0_SELECT_INPUT = 33U, /**< IOMUXC select input index */
  729. kIOMUXC_FLEXPWM2_PWMA1_SELECT_INPUT = 34U, /**< IOMUXC select input index */
  730. kIOMUXC_FLEXPWM2_PWMA2_SELECT_INPUT = 35U, /**< IOMUXC select input index */
  731. kIOMUXC_FLEXPWM2_PWMB3_SELECT_INPUT = 36U, /**< IOMUXC select input index */
  732. kIOMUXC_FLEXPWM2_PWMB0_SELECT_INPUT = 37U, /**< IOMUXC select input index */
  733. kIOMUXC_FLEXPWM2_PWMB1_SELECT_INPUT = 38U, /**< IOMUXC select input index */
  734. kIOMUXC_FLEXPWM2_PWMB2_SELECT_INPUT = 39U, /**< IOMUXC select input index */
  735. kIOMUXC_FLEXPWM4_PWMA0_SELECT_INPUT = 40U, /**< IOMUXC select input index */
  736. kIOMUXC_FLEXPWM4_PWMA1_SELECT_INPUT = 41U, /**< IOMUXC select input index */
  737. kIOMUXC_FLEXPWM4_PWMA2_SELECT_INPUT = 42U, /**< IOMUXC select input index */
  738. kIOMUXC_FLEXPWM4_PWMA3_SELECT_INPUT = 43U, /**< IOMUXC select input index */
  739. kIOMUXC_FLEXSPIA_DQS_SELECT_INPUT = 44U, /**< IOMUXC select input index */
  740. kIOMUXC_FLEXSPIA_DATA0_SELECT_INPUT = 45U, /**< IOMUXC select input index */
  741. kIOMUXC_FLEXSPIA_DATA1_SELECT_INPUT = 46U, /**< IOMUXC select input index */
  742. kIOMUXC_FLEXSPIA_DATA2_SELECT_INPUT = 47U, /**< IOMUXC select input index */
  743. kIOMUXC_FLEXSPIA_DATA3_SELECT_INPUT = 48U, /**< IOMUXC select input index */
  744. kIOMUXC_FLEXSPIB_DATA0_SELECT_INPUT = 49U, /**< IOMUXC select input index */
  745. kIOMUXC_FLEXSPIB_DATA1_SELECT_INPUT = 50U, /**< IOMUXC select input index */
  746. kIOMUXC_FLEXSPIB_DATA2_SELECT_INPUT = 51U, /**< IOMUXC select input index */
  747. kIOMUXC_FLEXSPIB_DATA3_SELECT_INPUT = 52U, /**< IOMUXC select input index */
  748. kIOMUXC_FLEXSPIA_SCK_SELECT_INPUT = 53U, /**< IOMUXC select input index */
  749. kIOMUXC_LPI2C1_SCL_SELECT_INPUT = 54U, /**< IOMUXC select input index */
  750. kIOMUXC_LPI2C1_SDA_SELECT_INPUT = 55U, /**< IOMUXC select input index */
  751. kIOMUXC_LPI2C2_SCL_SELECT_INPUT = 56U, /**< IOMUXC select input index */
  752. kIOMUXC_LPI2C2_SDA_SELECT_INPUT = 57U, /**< IOMUXC select input index */
  753. kIOMUXC_LPI2C3_SCL_SELECT_INPUT = 58U, /**< IOMUXC select input index */
  754. kIOMUXC_LPI2C3_SDA_SELECT_INPUT = 59U, /**< IOMUXC select input index */
  755. kIOMUXC_LPI2C4_SCL_SELECT_INPUT = 60U, /**< IOMUXC select input index */
  756. kIOMUXC_LPI2C4_SDA_SELECT_INPUT = 61U, /**< IOMUXC select input index */
  757. kIOMUXC_LPSPI1_PCS0_SELECT_INPUT = 62U, /**< IOMUXC select input index */
  758. kIOMUXC_LPSPI1_SCK_SELECT_INPUT = 63U, /**< IOMUXC select input index */
  759. kIOMUXC_LPSPI1_SDI_SELECT_INPUT = 64U, /**< IOMUXC select input index */
  760. kIOMUXC_LPSPI1_SDO_SELECT_INPUT = 65U, /**< IOMUXC select input index */
  761. kIOMUXC_LPSPI2_PCS0_SELECT_INPUT = 66U, /**< IOMUXC select input index */
  762. kIOMUXC_LPSPI2_SCK_SELECT_INPUT = 67U, /**< IOMUXC select input index */
  763. kIOMUXC_LPSPI2_SDI_SELECT_INPUT = 68U, /**< IOMUXC select input index */
  764. kIOMUXC_LPSPI2_SDO_SELECT_INPUT = 69U, /**< IOMUXC select input index */
  765. kIOMUXC_LPSPI3_PCS0_SELECT_INPUT = 70U, /**< IOMUXC select input index */
  766. kIOMUXC_LPSPI3_SCK_SELECT_INPUT = 71U, /**< IOMUXC select input index */
  767. kIOMUXC_LPSPI3_SDI_SELECT_INPUT = 72U, /**< IOMUXC select input index */
  768. kIOMUXC_LPSPI3_SDO_SELECT_INPUT = 73U, /**< IOMUXC select input index */
  769. kIOMUXC_LPSPI4_PCS0_SELECT_INPUT = 74U, /**< IOMUXC select input index */
  770. kIOMUXC_LPSPI4_SCK_SELECT_INPUT = 75U, /**< IOMUXC select input index */
  771. kIOMUXC_LPSPI4_SDI_SELECT_INPUT = 76U, /**< IOMUXC select input index */
  772. kIOMUXC_LPSPI4_SDO_SELECT_INPUT = 77U, /**< IOMUXC select input index */
  773. kIOMUXC_LPUART2_RX_SELECT_INPUT = 78U, /**< IOMUXC select input index */
  774. kIOMUXC_LPUART2_TX_SELECT_INPUT = 79U, /**< IOMUXC select input index */
  775. kIOMUXC_LPUART3_CTS_B_SELECT_INPUT = 80U, /**< IOMUXC select input index */
  776. kIOMUXC_LPUART3_RX_SELECT_INPUT = 81U, /**< IOMUXC select input index */
  777. kIOMUXC_LPUART3_TX_SELECT_INPUT = 82U, /**< IOMUXC select input index */
  778. kIOMUXC_LPUART4_RX_SELECT_INPUT = 83U, /**< IOMUXC select input index */
  779. kIOMUXC_LPUART4_TX_SELECT_INPUT = 84U, /**< IOMUXC select input index */
  780. kIOMUXC_LPUART5_RX_SELECT_INPUT = 85U, /**< IOMUXC select input index */
  781. kIOMUXC_LPUART5_TX_SELECT_INPUT = 86U, /**< IOMUXC select input index */
  782. kIOMUXC_LPUART6_RX_SELECT_INPUT = 87U, /**< IOMUXC select input index */
  783. kIOMUXC_LPUART6_TX_SELECT_INPUT = 88U, /**< IOMUXC select input index */
  784. kIOMUXC_LPUART7_RX_SELECT_INPUT = 89U, /**< IOMUXC select input index */
  785. kIOMUXC_LPUART7_TX_SELECT_INPUT = 90U, /**< IOMUXC select input index */
  786. kIOMUXC_LPUART8_RX_SELECT_INPUT = 91U, /**< IOMUXC select input index */
  787. kIOMUXC_LPUART8_TX_SELECT_INPUT = 92U, /**< IOMUXC select input index */
  788. kIOMUXC_NMI_SELECT_INPUT = 93U, /**< IOMUXC select input index */
  789. kIOMUXC_QTIMER2_TIMER0_SELECT_INPUT = 94U, /**< IOMUXC select input index */
  790. kIOMUXC_QTIMER2_TIMER1_SELECT_INPUT = 95U, /**< IOMUXC select input index */
  791. kIOMUXC_QTIMER2_TIMER2_SELECT_INPUT = 96U, /**< IOMUXC select input index */
  792. kIOMUXC_QTIMER2_TIMER3_SELECT_INPUT = 97U, /**< IOMUXC select input index */
  793. kIOMUXC_QTIMER3_TIMER0_SELECT_INPUT = 98U, /**< IOMUXC select input index */
  794. kIOMUXC_QTIMER3_TIMER1_SELECT_INPUT = 99U, /**< IOMUXC select input index */
  795. kIOMUXC_QTIMER3_TIMER2_SELECT_INPUT = 100U, /**< IOMUXC select input index */
  796. kIOMUXC_QTIMER3_TIMER3_SELECT_INPUT = 101U, /**< IOMUXC select input index */
  797. kIOMUXC_SAI1_MCLK2_SELECT_INPUT = 102U, /**< IOMUXC select input index */
  798. kIOMUXC_SAI1_RX_BCLK_SELECT_INPUT = 103U, /**< IOMUXC select input index */
  799. kIOMUXC_SAI1_RX_DATA0_SELECT_INPUT = 104U, /**< IOMUXC select input index */
  800. kIOMUXC_SAI1_RX_DATA1_SELECT_INPUT = 105U, /**< IOMUXC select input index */
  801. kIOMUXC_SAI1_RX_DATA2_SELECT_INPUT = 106U, /**< IOMUXC select input index */
  802. kIOMUXC_SAI1_RX_DATA3_SELECT_INPUT = 107U, /**< IOMUXC select input index */
  803. kIOMUXC_SAI1_RX_SYNC_SELECT_INPUT = 108U, /**< IOMUXC select input index */
  804. kIOMUXC_SAI1_TX_BCLK_SELECT_INPUT = 109U, /**< IOMUXC select input index */
  805. kIOMUXC_SAI1_TX_SYNC_SELECT_INPUT = 110U, /**< IOMUXC select input index */
  806. kIOMUXC_SAI2_MCLK2_SELECT_INPUT = 111U, /**< IOMUXC select input index */
  807. kIOMUXC_SAI2_RX_BCLK_SELECT_INPUT = 112U, /**< IOMUXC select input index */
  808. kIOMUXC_SAI2_RX_DATA0_SELECT_INPUT = 113U, /**< IOMUXC select input index */
  809. kIOMUXC_SAI2_RX_SYNC_SELECT_INPUT = 114U, /**< IOMUXC select input index */
  810. kIOMUXC_SAI2_TX_BCLK_SELECT_INPUT = 115U, /**< IOMUXC select input index */
  811. kIOMUXC_SAI2_TX_SYNC_SELECT_INPUT = 116U, /**< IOMUXC select input index */
  812. kIOMUXC_SPDIF_IN_SELECT_INPUT = 117U, /**< IOMUXC select input index */
  813. kIOMUXC_USB_OTG2_OC_SELECT_INPUT = 118U, /**< IOMUXC select input index */
  814. kIOMUXC_USB_OTG1_OC_SELECT_INPUT = 119U, /**< IOMUXC select input index */
  815. kIOMUXC_USDHC1_CD_B_SELECT_INPUT = 120U, /**< IOMUXC select input index */
  816. kIOMUXC_USDHC1_WP_SELECT_INPUT = 121U, /**< IOMUXC select input index */
  817. kIOMUXC_USDHC2_CLK_SELECT_INPUT = 122U, /**< IOMUXC select input index */
  818. kIOMUXC_USDHC2_CD_B_SELECT_INPUT = 123U, /**< IOMUXC select input index */
  819. kIOMUXC_USDHC2_CMD_SELECT_INPUT = 124U, /**< IOMUXC select input index */
  820. kIOMUXC_USDHC2_DATA0_SELECT_INPUT = 125U, /**< IOMUXC select input index */
  821. kIOMUXC_USDHC2_DATA1_SELECT_INPUT = 126U, /**< IOMUXC select input index */
  822. kIOMUXC_USDHC2_DATA2_SELECT_INPUT = 127U, /**< IOMUXC select input index */
  823. kIOMUXC_USDHC2_DATA3_SELECT_INPUT = 128U, /**< IOMUXC select input index */
  824. kIOMUXC_USDHC2_DATA4_SELECT_INPUT = 129U, /**< IOMUXC select input index */
  825. kIOMUXC_USDHC2_DATA5_SELECT_INPUT = 130U, /**< IOMUXC select input index */
  826. kIOMUXC_USDHC2_DATA6_SELECT_INPUT = 131U, /**< IOMUXC select input index */
  827. kIOMUXC_USDHC2_DATA7_SELECT_INPUT = 132U, /**< IOMUXC select input index */
  828. kIOMUXC_USDHC2_WP_SELECT_INPUT = 133U, /**< IOMUXC select input index */
  829. kIOMUXC_XBAR1_IN02_SELECT_INPUT = 134U, /**< IOMUXC select input index */
  830. kIOMUXC_XBAR1_IN03_SELECT_INPUT = 135U, /**< IOMUXC select input index */
  831. kIOMUXC_XBAR1_IN04_SELECT_INPUT = 136U, /**< IOMUXC select input index */
  832. kIOMUXC_XBAR1_IN05_SELECT_INPUT = 137U, /**< IOMUXC select input index */
  833. kIOMUXC_XBAR1_IN06_SELECT_INPUT = 138U, /**< IOMUXC select input index */
  834. kIOMUXC_XBAR1_IN07_SELECT_INPUT = 139U, /**< IOMUXC select input index */
  835. kIOMUXC_XBAR1_IN08_SELECT_INPUT = 140U, /**< IOMUXC select input index */
  836. kIOMUXC_XBAR1_IN09_SELECT_INPUT = 141U, /**< IOMUXC select input index */
  837. kIOMUXC_XBAR1_IN17_SELECT_INPUT = 142U, /**< IOMUXC select input index */
  838. kIOMUXC_XBAR1_IN18_SELECT_INPUT = 143U, /**< IOMUXC select input index */
  839. kIOMUXC_XBAR1_IN20_SELECT_INPUT = 144U, /**< IOMUXC select input index */
  840. kIOMUXC_XBAR1_IN22_SELECT_INPUT = 145U, /**< IOMUXC select input index */
  841. kIOMUXC_XBAR1_IN23_SELECT_INPUT = 146U, /**< IOMUXC select input index */
  842. kIOMUXC_XBAR1_IN24_SELECT_INPUT = 147U, /**< IOMUXC select input index */
  843. kIOMUXC_XBAR1_IN14_SELECT_INPUT = 148U, /**< IOMUXC select input index */
  844. kIOMUXC_XBAR1_IN15_SELECT_INPUT = 149U, /**< IOMUXC select input index */
  845. kIOMUXC_XBAR1_IN16_SELECT_INPUT = 150U, /**< IOMUXC select input index */
  846. kIOMUXC_XBAR1_IN25_SELECT_INPUT = 151U, /**< IOMUXC select input index */
  847. kIOMUXC_XBAR1_IN19_SELECT_INPUT = 152U, /**< IOMUXC select input index */
  848. kIOMUXC_XBAR1_IN21_SELECT_INPUT = 153U, /**< IOMUXC select input index */
  849. } iomuxc_select_input_t;
  850. /* @} */
  851. typedef enum _xbar_input_signal
  852. {
  853. kXBARA1_InputLogicLow = 0|0x100U, /**< LOGIC_LOW output assigned to XBARA1_IN0 input. */
  854. kXBARA1_InputLogicHigh = 1|0x100U, /**< LOGIC_HIGH output assigned to XBARA1_IN1 input. */
  855. kXBARA1_InputIomuxXbarIn02 = 2|0x100U, /**< IOMUX_XBAR_IN02 output assigned to XBARA1_IN2 input. */
  856. kXBARA1_InputIomuxXbarIn03 = 3|0x100U, /**< IOMUX_XBAR_IN03 output assigned to XBARA1_IN3 input. */
  857. kXBARA1_InputIomuxXbarInout04 = 4|0x100U, /**< IOMUX_XBAR_INOUT04 output assigned to XBARA1_IN4 input. */
  858. kXBARA1_InputIomuxXbarInout05 = 5|0x100U, /**< IOMUX_XBAR_INOUT05 output assigned to XBARA1_IN5 input. */
  859. kXBARA1_InputIomuxXbarInout06 = 6|0x100U, /**< IOMUX_XBAR_INOUT06 output assigned to XBARA1_IN6 input. */
  860. kXBARA1_InputIomuxXbarInout07 = 7|0x100U, /**< IOMUX_XBAR_INOUT07 output assigned to XBARA1_IN7 input. */
  861. kXBARA1_InputIomuxXbarInout08 = 8|0x100U, /**< IOMUX_XBAR_INOUT08 output assigned to XBARA1_IN8 input. */
  862. kXBARA1_InputIomuxXbarInout09 = 9|0x100U, /**< IOMUX_XBAR_INOUT09 output assigned to XBARA1_IN9 input. */
  863. kXBARA1_InputIomuxXbarInout10 = 10|0x100U, /**< IOMUX_XBAR_INOUT10 output assigned to XBARA1_IN10 input. */
  864. kXBARA1_InputIomuxXbarInout11 = 11|0x100U, /**< IOMUX_XBAR_INOUT11 output assigned to XBARA1_IN11 input. */
  865. kXBARA1_InputIomuxXbarInout12 = 12|0x100U, /**< IOMUX_XBAR_INOUT12 output assigned to XBARA1_IN12 input. */
  866. kXBARA1_InputIomuxXbarInout13 = 13|0x100U, /**< IOMUX_XBAR_INOUT13 output assigned to XBARA1_IN13 input. */
  867. kXBARA1_InputIomuxXbarInout14 = 14|0x100U, /**< IOMUX_XBAR_INOUT14 output assigned to XBARA1_IN14 input. */
  868. kXBARA1_InputIomuxXbarInout15 = 15|0x100U, /**< IOMUX_XBAR_INOUT15 output assigned to XBARA1_IN15 input. */
  869. kXBARA1_InputIomuxXbarInout16 = 16|0x100U, /**< IOMUX_XBAR_INOUT16 output assigned to XBARA1_IN16 input. */
  870. kXBARA1_InputIomuxXbarInout17 = 17|0x100U, /**< IOMUX_XBAR_INOUT17 output assigned to XBARA1_IN17 input. */
  871. kXBARA1_InputIomuxXbarInout18 = 18|0x100U, /**< IOMUX_XBAR_INOUT18 output assigned to XBARA1_IN18 input. */
  872. kXBARA1_InputIomuxXbarInout19 = 19|0x100U, /**< IOMUX_XBAR_INOUT19 output assigned to XBARA1_IN19 input. */
  873. kXBARA1_InputIomuxXbarIn20 = 20|0x100U, /**< IOMUX_XBAR_IN20 output assigned to XBARA1_IN20 input. */
  874. kXBARA1_InputIomuxXbarIn21 = 21|0x100U, /**< IOMUX_XBAR_IN21 output assigned to XBARA1_IN21 input. */
  875. kXBARA1_InputIomuxXbarIn22 = 22|0x100U, /**< IOMUX_XBAR_IN22 output assigned to XBARA1_IN22 input. */
  876. kXBARA1_InputIomuxXbarIn23 = 23|0x100U, /**< IOMUX_XBAR_IN23 output assigned to XBARA1_IN23 input. */
  877. kXBARA1_InputIomuxXbarIn24 = 24|0x100U, /**< IOMUX_XBAR_IN24 output assigned to XBARA1_IN24 input. */
  878. kXBARA1_InputIomuxXbarIn25 = 25|0x100U, /**< IOMUX_XBAR_IN25 output assigned to XBARA1_IN25 input. */
  879. kXBARA1_InputAcmp1Out = 26|0x100U, /**< ACMP1_OUT output assigned to XBARA1_IN26 input. */
  880. kXBARA1_InputAcmp2Out = 27|0x100U, /**< ACMP2_OUT output assigned to XBARA1_IN27 input. */
  881. kXBARA1_InputAcmp3Out = 28|0x100U, /**< ACMP3_OUT output assigned to XBARA1_IN28 input. */
  882. kXBARA1_InputAcmp4Out = 29|0x100U, /**< ACMP4_OUT output assigned to XBARA1_IN29 input. */
  883. kXBARA1_InputRESERVED30 = 30|0x100U, /**< XBARA1_IN30 input is reserved. */
  884. kXBARA1_InputRESERVED31 = 31|0x100U, /**< XBARA1_IN31 input is reserved. */
  885. kXBARA1_InputQtimer3Tmr0Output = 32|0x100U, /**< QTIMER3_TMR0_OUTPUT output assigned to XBARA1_IN32 input. */
  886. kXBARA1_InputQtimer3Tmr1Output = 33|0x100U, /**< QTIMER3_TMR1_OUTPUT output assigned to XBARA1_IN33 input. */
  887. kXBARA1_InputQtimer3Tmr2Output = 34|0x100U, /**< QTIMER3_TMR2_OUTPUT output assigned to XBARA1_IN34 input. */
  888. kXBARA1_InputQtimer3Tmr3Output = 35|0x100U, /**< QTIMER3_TMR3_OUTPUT output assigned to XBARA1_IN35 input. */
  889. kXBARA1_InputQtimer4Tmr0Output = 36|0x100U, /**< QTIMER4_TMR0_OUTPUT output assigned to XBARA1_IN36 input. */
  890. kXBARA1_InputQtimer4Tmr1Output = 37|0x100U, /**< QTIMER4_TMR1_OUTPUT output assigned to XBARA1_IN37 input. */
  891. kXBARA1_InputQtimer4Tmr2Output = 38|0x100U, /**< QTIMER4_TMR2_OUTPUT output assigned to XBARA1_IN38 input. */
  892. kXBARA1_InputQtimer4Tmr3Output = 39|0x100U, /**< QTIMER4_TMR3_OUTPUT output assigned to XBARA1_IN39 input. */
  893. kXBARA1_InputFlexpwm1Pwm1OutTrig01 = 40|0x100U, /**< FLEXPWM1_PWM1_OUT_TRIG0_1 output assigned to XBARA1_IN40 input. */
  894. kXBARA1_InputFlexpwm1Pwm2OutTrig01 = 41|0x100U, /**< FLEXPWM1_PWM2_OUT_TRIG0_1 output assigned to XBARA1_IN41 input. */
  895. kXBARA1_InputFlexpwm1Pwm3OutTrig01 = 42|0x100U, /**< FLEXPWM1_PWM3_OUT_TRIG0_1 output assigned to XBARA1_IN42 input. */
  896. kXBARA1_InputFlexpwm1Pwm4OutTrig01 = 43|0x100U, /**< FLEXPWM1_PWM4_OUT_TRIG0_1 output assigned to XBARA1_IN43 input. */
  897. kXBARA1_InputFlexpwm2Pwm1OutTrig01 = 44|0x100U, /**< FLEXPWM2_PWM1_OUT_TRIG0_1 output assigned to XBARA1_IN44 input. */
  898. kXBARA1_InputFlexpwm2Pwm2OutTrig01 = 45|0x100U, /**< FLEXPWM2_PWM2_OUT_TRIG0_1 output assigned to XBARA1_IN45 input. */
  899. kXBARA1_InputFlexpwm2Pwm3OutTrig01 = 46|0x100U, /**< FLEXPWM2_PWM3_OUT_TRIG0_1 output assigned to XBARA1_IN46 input. */
  900. kXBARA1_InputFlexpwm2Pwm4OutTrig01 = 47|0x100U, /**< FLEXPWM2_PWM4_OUT_TRIG0_1 output assigned to XBARA1_IN47 input. */
  901. kXBARA1_InputFlexpwm3Pwm1OutTrig01 = 48|0x100U, /**< FLEXPWM3_PWM1_OUT_TRIG0_1 output assigned to XBARA1_IN48 input. */
  902. kXBARA1_InputFlexpwm3Pwm2OutTrig01 = 49|0x100U, /**< FLEXPWM3_PWM2_OUT_TRIG0_1 output assigned to XBARA1_IN49 input. */
  903. kXBARA1_InputFlexpwm3Pwm3OutTrig01 = 50|0x100U, /**< FLEXPWM3_PWM3_OUT_TRIG0_1 output assigned to XBARA1_IN50 input. */
  904. kXBARA1_InputFlexpwm3Pwm4OutTrig01 = 51|0x100U, /**< FLEXPWM3_PWM4_OUT_TRIG0_1 output assigned to XBARA1_IN51 input. */
  905. kXBARA1_InputFlexpwm4Pwm1OutTrig01 = 52|0x100U, /**< FLEXPWM4_PWM1_OUT_TRIG0_1 output assigned to XBARA1_IN52 input. */
  906. kXBARA1_InputFlexpwm4Pwm2OutTrig01 = 53|0x100U, /**< FLEXPWM4_PWM2_OUT_TRIG0_1 output assigned to XBARA1_IN53 input. */
  907. kXBARA1_InputFlexpwm4Pwm3OutTrig01 = 54|0x100U, /**< FLEXPWM4_PWM3_OUT_TRIG0_1 output assigned to XBARA1_IN54 input. */
  908. kXBARA1_InputFlexpwm4Pwm4OutTrig01 = 55|0x100U, /**< FLEXPWM4_PWM4_OUT_TRIG0_1 output assigned to XBARA1_IN55 input. */
  909. kXBARA1_InputPitTrigger0 = 56|0x100U, /**< PIT_TRIGGER0 output assigned to XBARA1_IN56 input. */
  910. kXBARA1_InputPitTrigger1 = 57|0x100U, /**< PIT_TRIGGER1 output assigned to XBARA1_IN57 input. */
  911. kXBARA1_InputPitTrigger2 = 58|0x100U, /**< PIT_TRIGGER2 output assigned to XBARA1_IN58 input. */
  912. kXBARA1_InputPitTrigger3 = 59|0x100U, /**< PIT_TRIGGER3 output assigned to XBARA1_IN59 input. */
  913. kXBARA1_InputEnc1PosMatch = 60|0x100U, /**< ENC1_POS_MATCH output assigned to XBARA1_IN60 input. */
  914. kXBARA1_InputEnc2PosMatch = 61|0x100U, /**< ENC2_POS_MATCH output assigned to XBARA1_IN61 input. */
  915. kXBARA1_InputEnc3PosMatch = 62|0x100U, /**< ENC3_POS_MATCH output assigned to XBARA1_IN62 input. */
  916. kXBARA1_InputEnc4PosMatch = 63|0x100U, /**< ENC4_POS_MATCH output assigned to XBARA1_IN63 input. */
  917. kXBARA1_InputDmaDone0 = 64|0x100U, /**< DMA_DONE0 output assigned to XBARA1_IN64 input. */
  918. kXBARA1_InputDmaDone1 = 65|0x100U, /**< DMA_DONE1 output assigned to XBARA1_IN65 input. */
  919. kXBARA1_InputDmaDone2 = 66|0x100U, /**< DMA_DONE2 output assigned to XBARA1_IN66 input. */
  920. kXBARA1_InputDmaDone3 = 67|0x100U, /**< DMA_DONE3 output assigned to XBARA1_IN67 input. */
  921. kXBARA1_InputDmaDone4 = 68|0x100U, /**< DMA_DONE4 output assigned to XBARA1_IN68 input. */
  922. kXBARA1_InputDmaDone5 = 69|0x100U, /**< DMA_DONE5 output assigned to XBARA1_IN69 input. */
  923. kXBARA1_InputDmaDone6 = 70|0x100U, /**< DMA_DONE6 output assigned to XBARA1_IN70 input. */
  924. kXBARA1_InputDmaDone7 = 71|0x100U, /**< DMA_DONE7 output assigned to XBARA1_IN71 input. */
  925. kXBARA1_InputAoi1Out0 = 72|0x100U, /**< AOI1_OUT0 output assigned to XBARA1_IN72 input. */
  926. kXBARA1_InputAoi1Out1 = 73|0x100U, /**< AOI1_OUT1 output assigned to XBARA1_IN73 input. */
  927. kXBARA1_InputAoi1Out2 = 74|0x100U, /**< AOI1_OUT2 output assigned to XBARA1_IN74 input. */
  928. kXBARA1_InputAoi1Out3 = 75|0x100U, /**< AOI1_OUT3 output assigned to XBARA1_IN75 input. */
  929. kXBARA1_InputAoi2Out0 = 76|0x100U, /**< AOI2_OUT0 output assigned to XBARA1_IN76 input. */
  930. kXBARA1_InputAoi2Out1 = 77|0x100U, /**< AOI2_OUT1 output assigned to XBARA1_IN77 input. */
  931. kXBARA1_InputAoi2Out2 = 78|0x100U, /**< AOI2_OUT2 output assigned to XBARA1_IN78 input. */
  932. kXBARA1_InputAoi2Out3 = 79|0x100U, /**< AOI2_OUT3 output assigned to XBARA1_IN79 input. */
  933. kXBARA1_InputAdcEtcXbar0Coco0 = 80|0x100U, /**< ADC_ETC_XBAR0_COCO0 output assigned to XBARA1_IN80 input. */
  934. kXBARA1_InputAdcEtcXbar0Coco1 = 81|0x100U, /**< ADC_ETC_XBAR0_COCO1 output assigned to XBARA1_IN81 input. */
  935. kXBARA1_InputAdcEtcXbar0Coco2 = 82|0x100U, /**< ADC_ETC_XBAR0_COCO2 output assigned to XBARA1_IN82 input. */
  936. kXBARA1_InputAdcEtcXbar0Coco3 = 83|0x100U, /**< ADC_ETC_XBAR0_COCO3 output assigned to XBARA1_IN83 input. */
  937. kXBARA1_InputAdcEtcXbar1Coco0 = 84|0x100U, /**< ADC_ETC_XBAR1_COCO0 output assigned to XBARA1_IN84 input. */
  938. kXBARA1_InputAdcEtcXbar1Coco1 = 85|0x100U, /**< ADC_ETC_XBAR1_COCO1 output assigned to XBARA1_IN85 input. */
  939. kXBARA1_InputAdcEtcXbar1Coco2 = 86|0x100U, /**< ADC_ETC_XBAR1_COCO2 output assigned to XBARA1_IN86 input. */
  940. kXBARA1_InputAdcEtcXbar1Coco3 = 87|0x100U, /**< ADC_ETC_XBAR1_COCO3 output assigned to XBARA1_IN87 input. */
  941. kXBARB2_InputLogicLow = 0|0x200U, /**< LOGIC_LOW output assigned to XBARB2_IN0 input. */
  942. kXBARB2_InputLogicHigh = 1|0x200U, /**< LOGIC_HIGH output assigned to XBARB2_IN1 input. */
  943. kXBARB2_InputRESERVED2 = 2|0x200U, /**< XBARB2_IN2 input is reserved. */
  944. kXBARB2_InputRESERVED3 = 3|0x200U, /**< XBARB2_IN3 input is reserved. */
  945. kXBARB2_InputRESERVED4 = 4|0x200U, /**< XBARB2_IN4 input is reserved. */
  946. kXBARB2_InputRESERVED5 = 5|0x200U, /**< XBARB2_IN5 input is reserved. */
  947. kXBARB2_InputAcmp1Out = 6|0x200U, /**< ACMP1_OUT output assigned to XBARB2_IN6 input. */
  948. kXBARB2_InputAcmp2Out = 7|0x200U, /**< ACMP2_OUT output assigned to XBARB2_IN7 input. */
  949. kXBARB2_InputAcmp3Out = 8|0x200U, /**< ACMP3_OUT output assigned to XBARB2_IN8 input. */
  950. kXBARB2_InputAcmp4Out = 9|0x200U, /**< ACMP4_OUT output assigned to XBARB2_IN9 input. */
  951. kXBARB2_InputRESERVED10 = 10|0x200U, /**< XBARB2_IN10 input is reserved. */
  952. kXBARB2_InputRESERVED11 = 11|0x200U, /**< XBARB2_IN11 input is reserved. */
  953. kXBARB2_InputQtimer3Tmr0Output = 12|0x200U, /**< QTIMER3_TMR0_OUTPUT output assigned to XBARB2_IN12 input. */
  954. kXBARB2_InputQtimer3Tmr1Output = 13|0x200U, /**< QTIMER3_TMR1_OUTPUT output assigned to XBARB2_IN13 input. */
  955. kXBARB2_InputQtimer3Tmr2Output = 14|0x200U, /**< QTIMER3_TMR2_OUTPUT output assigned to XBARB2_IN14 input. */
  956. kXBARB2_InputQtimer3Tmr3Output = 15|0x200U, /**< QTIMER3_TMR3_OUTPUT output assigned to XBARB2_IN15 input. */
  957. kXBARB2_InputQtimer4Tmr0Output = 16|0x200U, /**< QTIMER4_TMR0_OUTPUT output assigned to XBARB2_IN16 input. */
  958. kXBARB2_InputQtimer4Tmr1Output = 17|0x200U, /**< QTIMER4_TMR1_OUTPUT output assigned to XBARB2_IN17 input. */
  959. kXBARB2_InputQtimer4Tmr2Output = 18|0x200U, /**< QTIMER4_TMR2_OUTPUT output assigned to XBARB2_IN18 input. */
  960. kXBARB2_InputQtimer4Tmr3Output = 19|0x200U, /**< QTIMER4_TMR3_OUTPUT output assigned to XBARB2_IN19 input. */
  961. kXBARB2_InputFlexpwm1Pwm1OutTrig01 = 20|0x200U, /**< FLEXPWM1_PWM1_OUT_TRIG0_1 output assigned to XBARB2_IN20 input. */
  962. kXBARB2_InputFlexpwm1Pwm2OutTrig01 = 21|0x200U, /**< FLEXPWM1_PWM2_OUT_TRIG0_1 output assigned to XBARB2_IN21 input. */
  963. kXBARB2_InputFlexpwm1Pwm3OutTrig01 = 22|0x200U, /**< FLEXPWM1_PWM3_OUT_TRIG0_1 output assigned to XBARB2_IN22 input. */
  964. kXBARB2_InputFlexpwm1Pwm4OutTrig01 = 23|0x200U, /**< FLEXPWM1_PWM4_OUT_TRIG0_1 output assigned to XBARB2_IN23 input. */
  965. kXBARB2_InputFlexpwm2Pwm1OutTrig01 = 24|0x200U, /**< FLEXPWM2_PWM1_OUT_TRIG0_1 output assigned to XBARB2_IN24 input. */
  966. kXBARB2_InputFlexpwm2Pwm2OutTrig01 = 25|0x200U, /**< FLEXPWM2_PWM2_OUT_TRIG0_1 output assigned to XBARB2_IN25 input. */
  967. kXBARB2_InputFlexpwm2Pwm3OutTrig01 = 26|0x200U, /**< FLEXPWM2_PWM3_OUT_TRIG0_1 output assigned to XBARB2_IN26 input. */
  968. kXBARB2_InputFlexpwm2Pwm4OutTrig01 = 27|0x200U, /**< FLEXPWM2_PWM4_OUT_TRIG0_1 output assigned to XBARB2_IN27 input. */
  969. kXBARB2_InputFlexpwm3Pwm1OutTrig01 = 28|0x200U, /**< FLEXPWM3_PWM1_OUT_TRIG0_1 output assigned to XBARB2_IN28 input. */
  970. kXBARB2_InputFlexpwm3Pwm2OutTrig01 = 29|0x200U, /**< FLEXPWM3_PWM2_OUT_TRIG0_1 output assigned to XBARB2_IN29 input. */
  971. kXBARB2_InputFlexpwm3Pwm3OutTrig01 = 30|0x200U, /**< FLEXPWM3_PWM3_OUT_TRIG0_1 output assigned to XBARB2_IN30 input. */
  972. kXBARB2_InputFlexpwm3Pwm4OutTrig01 = 31|0x200U, /**< FLEXPWM3_PWM4_OUT_TRIG0_1 output assigned to XBARB2_IN31 input. */
  973. kXBARB2_InputFlexpwm4Pwm1OutTrig01 = 32|0x200U, /**< FLEXPWM4_PWM1_OUT_TRIG0_1 output assigned to XBARB2_IN32 input. */
  974. kXBARB2_InputFlexpwm4Pwm2OutTrig01 = 33|0x200U, /**< FLEXPWM4_PWM2_OUT_TRIG0_1 output assigned to XBARB2_IN33 input. */
  975. kXBARB2_InputFlexpwm4Pwm3OutTrig01 = 34|0x200U, /**< FLEXPWM4_PWM3_OUT_TRIG0_1 output assigned to XBARB2_IN34 input. */
  976. kXBARB2_InputFlexpwm4Pwm4OutTrig01 = 35|0x200U, /**< FLEXPWM4_PWM4_OUT_TRIG0_1 output assigned to XBARB2_IN35 input. */
  977. kXBARB2_InputPitTrigger0 = 36|0x200U, /**< PIT_TRIGGER0 output assigned to XBARB2_IN36 input. */
  978. kXBARB2_InputPitTrigger1 = 37|0x200U, /**< PIT_TRIGGER1 output assigned to XBARB2_IN37 input. */
  979. kXBARB2_InputAdcEtcXbar0Coco0 = 38|0x200U, /**< ADC_ETC_XBAR0_COCO0 output assigned to XBARB2_IN38 input. */
  980. kXBARB2_InputAdcEtcXbar0Coco1 = 39|0x200U, /**< ADC_ETC_XBAR0_COCO1 output assigned to XBARB2_IN39 input. */
  981. kXBARB2_InputAdcEtcXbar0Coco2 = 40|0x200U, /**< ADC_ETC_XBAR0_COCO2 output assigned to XBARB2_IN40 input. */
  982. kXBARB2_InputAdcEtcXbar0Coco3 = 41|0x200U, /**< ADC_ETC_XBAR0_COCO3 output assigned to XBARB2_IN41 input. */
  983. kXBARB2_InputAdcEtcXbar1Coco0 = 42|0x200U, /**< ADC_ETC_XBAR1_COCO0 output assigned to XBARB2_IN42 input. */
  984. kXBARB2_InputAdcEtcXbar1Coco1 = 43|0x200U, /**< ADC_ETC_XBAR1_COCO1 output assigned to XBARB2_IN43 input. */
  985. kXBARB2_InputAdcEtcXbar1Coco2 = 44|0x200U, /**< ADC_ETC_XBAR1_COCO2 output assigned to XBARB2_IN44 input. */
  986. kXBARB2_InputAdcEtcXbar1Coco3 = 45|0x200U, /**< ADC_ETC_XBAR1_COCO3 output assigned to XBARB2_IN45 input. */
  987. kXBARB2_InputEnc1PosMatch = 46|0x200U, /**< ENC1_POS_MATCH output assigned to XBARB2_IN46 input. */
  988. kXBARB2_InputEnc2PosMatch = 47|0x200U, /**< ENC2_POS_MATCH output assigned to XBARB2_IN47 input. */
  989. kXBARB2_InputEnc3PosMatch = 48|0x200U, /**< ENC3_POS_MATCH output assigned to XBARB2_IN48 input. */
  990. kXBARB2_InputEnc4PosMatch = 49|0x200U, /**< ENC4_POS_MATCH output assigned to XBARB2_IN49 input. */
  991. kXBARB2_InputDmaDone0 = 50|0x200U, /**< DMA_DONE0 output assigned to XBARB2_IN50 input. */
  992. kXBARB2_InputDmaDone1 = 51|0x200U, /**< DMA_DONE1 output assigned to XBARB2_IN51 input. */
  993. kXBARB2_InputDmaDone2 = 52|0x200U, /**< DMA_DONE2 output assigned to XBARB2_IN52 input. */
  994. kXBARB2_InputDmaDone3 = 53|0x200U, /**< DMA_DONE3 output assigned to XBARB2_IN53 input. */
  995. kXBARB2_InputDmaDone4 = 54|0x200U, /**< DMA_DONE4 output assigned to XBARB2_IN54 input. */
  996. kXBARB2_InputDmaDone5 = 55|0x200U, /**< DMA_DONE5 output assigned to XBARB2_IN55 input. */
  997. kXBARB2_InputDmaDone6 = 56|0x200U, /**< DMA_DONE6 output assigned to XBARB2_IN56 input. */
  998. kXBARB2_InputDmaDone7 = 57|0x200U, /**< DMA_DONE7 output assigned to XBARB2_IN57 input. */
  999. kXBARB3_InputLogicLow = 0|0x300U, /**< LOGIC_LOW output assigned to XBARB3_IN0 input. */
  1000. kXBARB3_InputLogicHigh = 1|0x300U, /**< LOGIC_HIGH output assigned to XBARB3_IN1 input. */
  1001. kXBARB3_InputRESERVED2 = 2|0x300U, /**< XBARB3_IN2 input is reserved. */
  1002. kXBARB3_InputRESERVED3 = 3|0x300U, /**< XBARB3_IN3 input is reserved. */
  1003. kXBARB3_InputRESERVED4 = 4|0x300U, /**< XBARB3_IN4 input is reserved. */
  1004. kXBARB3_InputRESERVED5 = 5|0x300U, /**< XBARB3_IN5 input is reserved. */
  1005. kXBARB3_InputAcmp1Out = 6|0x300U, /**< ACMP1_OUT output assigned to XBARB3_IN6 input. */
  1006. kXBARB3_InputAcmp2Out = 7|0x300U, /**< ACMP2_OUT output assigned to XBARB3_IN7 input. */
  1007. kXBARB3_InputAcmp3Out = 8|0x300U, /**< ACMP3_OUT output assigned to XBARB3_IN8 input. */
  1008. kXBARB3_InputAcmp4Out = 9|0x300U, /**< ACMP4_OUT output assigned to XBARB3_IN9 input. */
  1009. kXBARB3_InputRESERVED10 = 10|0x300U, /**< XBARB3_IN10 input is reserved. */
  1010. kXBARB3_InputRESERVED11 = 11|0x300U, /**< XBARB3_IN11 input is reserved. */
  1011. kXBARB3_InputQtimer3Tmr0Output = 12|0x300U, /**< QTIMER3_TMR0_OUTPUT output assigned to XBARB3_IN12 input. */
  1012. kXBARB3_InputQtimer3Tmr1Output = 13|0x300U, /**< QTIMER3_TMR1_OUTPUT output assigned to XBARB3_IN13 input. */
  1013. kXBARB3_InputQtimer3Tmr2Output = 14|0x300U, /**< QTIMER3_TMR2_OUTPUT output assigned to XBARB3_IN14 input. */
  1014. kXBARB3_InputQtimer3Tmr3Output = 15|0x300U, /**< QTIMER3_TMR3_OUTPUT output assigned to XBARB3_IN15 input. */
  1015. kXBARB3_InputQtimer4Tmr0Output = 16|0x300U, /**< QTIMER4_TMR0_OUTPUT output assigned to XBARB3_IN16 input. */
  1016. kXBARB3_InputQtimer4Tmr1Output = 17|0x300U, /**< QTIMER4_TMR1_OUTPUT output assigned to XBARB3_IN17 input. */
  1017. kXBARB3_InputQtimer4Tmr2Output = 18|0x300U, /**< QTIMER4_TMR2_OUTPUT output assigned to XBARB3_IN18 input. */
  1018. kXBARB3_InputQtimer4Tmr3Output = 19|0x300U, /**< QTIMER4_TMR3_OUTPUT output assigned to XBARB3_IN19 input. */
  1019. kXBARB3_InputFlexpwm1Pwm1OutTrig01 = 20|0x300U, /**< FLEXPWM1_PWM1_OUT_TRIG0_1 output assigned to XBARB3_IN20 input. */
  1020. kXBARB3_InputFlexpwm1Pwm2OutTrig01 = 21|0x300U, /**< FLEXPWM1_PWM2_OUT_TRIG0_1 output assigned to XBARB3_IN21 input. */
  1021. kXBARB3_InputFlexpwm1Pwm3OutTrig01 = 22|0x300U, /**< FLEXPWM1_PWM3_OUT_TRIG0_1 output assigned to XBARB3_IN22 input. */
  1022. kXBARB3_InputFlexpwm1Pwm4OutTrig01 = 23|0x300U, /**< FLEXPWM1_PWM4_OUT_TRIG0_1 output assigned to XBARB3_IN23 input. */
  1023. kXBARB3_InputFlexpwm2Pwm1OutTrig01 = 24|0x300U, /**< FLEXPWM2_PWM1_OUT_TRIG0_1 output assigned to XBARB3_IN24 input. */
  1024. kXBARB3_InputFlexpwm2Pwm2OutTrig01 = 25|0x300U, /**< FLEXPWM2_PWM2_OUT_TRIG0_1 output assigned to XBARB3_IN25 input. */
  1025. kXBARB3_InputFlexpwm2Pwm3OutTrig01 = 26|0x300U, /**< FLEXPWM2_PWM3_OUT_TRIG0_1 output assigned to XBARB3_IN26 input. */
  1026. kXBARB3_InputFlexpwm2Pwm4OutTrig01 = 27|0x300U, /**< FLEXPWM2_PWM4_OUT_TRIG0_1 output assigned to XBARB3_IN27 input. */
  1027. kXBARB3_InputFlexpwm3Pwm1OutTrig01 = 28|0x300U, /**< FLEXPWM3_PWM1_OUT_TRIG0_1 output assigned to XBARB3_IN28 input. */
  1028. kXBARB3_InputFlexpwm3Pwm2OutTrig01 = 29|0x300U, /**< FLEXPWM3_PWM2_OUT_TRIG0_1 output assigned to XBARB3_IN29 input. */
  1029. kXBARB3_InputFlexpwm3Pwm3OutTrig01 = 30|0x300U, /**< FLEXPWM3_PWM3_OUT_TRIG0_1 output assigned to XBARB3_IN30 input. */
  1030. kXBARB3_InputFlexpwm3Pwm4OutTrig01 = 31|0x300U, /**< FLEXPWM3_PWM4_OUT_TRIG0_1 output assigned to XBARB3_IN31 input. */
  1031. kXBARB3_InputFlexpwm4Pwm1OutTrig01 = 32|0x300U, /**< FLEXPWM4_PWM1_OUT_TRIG0_1 output assigned to XBARB3_IN32 input. */
  1032. kXBARB3_InputFlexpwm4Pwm2OutTrig01 = 33|0x300U, /**< FLEXPWM4_PWM2_OUT_TRIG0_1 output assigned to XBARB3_IN33 input. */
  1033. kXBARB3_InputFlexpwm4Pwm3OutTrig01 = 34|0x300U, /**< FLEXPWM4_PWM3_OUT_TRIG0_1 output assigned to XBARB3_IN34 input. */
  1034. kXBARB3_InputFlexpwm4Pwm4OutTrig01 = 35|0x300U, /**< FLEXPWM4_PWM4_OUT_TRIG0_1 output assigned to XBARB3_IN35 input. */
  1035. kXBARB3_InputPitTrigger0 = 36|0x300U, /**< PIT_TRIGGER0 output assigned to XBARB3_IN36 input. */
  1036. kXBARB3_InputPitTrigger1 = 37|0x300U, /**< PIT_TRIGGER1 output assigned to XBARB3_IN37 input. */
  1037. kXBARB3_InputAdcEtcXbar0Coco0 = 38|0x300U, /**< ADC_ETC_XBAR0_COCO0 output assigned to XBARB3_IN38 input. */
  1038. kXBARB3_InputAdcEtcXbar0Coco1 = 39|0x300U, /**< ADC_ETC_XBAR0_COCO1 output assigned to XBARB3_IN39 input. */
  1039. kXBARB3_InputAdcEtcXbar0Coco2 = 40|0x300U, /**< ADC_ETC_XBAR0_COCO2 output assigned to XBARB3_IN40 input. */
  1040. kXBARB3_InputAdcEtcXbar0Coco3 = 41|0x300U, /**< ADC_ETC_XBAR0_COCO3 output assigned to XBARB3_IN41 input. */
  1041. kXBARB3_InputAdcEtcXbar1Coco0 = 42|0x300U, /**< ADC_ETC_XBAR1_COCO0 output assigned to XBARB3_IN42 input. */
  1042. kXBARB3_InputAdcEtcXbar1Coco1 = 43|0x300U, /**< ADC_ETC_XBAR1_COCO1 output assigned to XBARB3_IN43 input. */
  1043. kXBARB3_InputAdcEtcXbar1Coco2 = 44|0x300U, /**< ADC_ETC_XBAR1_COCO2 output assigned to XBARB3_IN44 input. */
  1044. kXBARB3_InputAdcEtcXbar1Coco3 = 45|0x300U, /**< ADC_ETC_XBAR1_COCO3 output assigned to XBARB3_IN45 input. */
  1045. kXBARB3_InputEnc1PosMatch = 46|0x300U, /**< ENC1_POS_MATCH output assigned to XBARB3_IN46 input. */
  1046. kXBARB3_InputEnc2PosMatch = 47|0x300U, /**< ENC2_POS_MATCH output assigned to XBARB3_IN47 input. */
  1047. kXBARB3_InputEnc3PosMatch = 48|0x300U, /**< ENC3_POS_MATCH output assigned to XBARB3_IN48 input. */
  1048. kXBARB3_InputEnc4PosMatch = 49|0x300U, /**< ENC4_POS_MATCH output assigned to XBARB3_IN49 input. */
  1049. kXBARB3_InputDmaDone0 = 50|0x300U, /**< DMA_DONE0 output assigned to XBARB3_IN50 input. */
  1050. kXBARB3_InputDmaDone1 = 51|0x300U, /**< DMA_DONE1 output assigned to XBARB3_IN51 input. */
  1051. kXBARB3_InputDmaDone2 = 52|0x300U, /**< DMA_DONE2 output assigned to XBARB3_IN52 input. */
  1052. kXBARB3_InputDmaDone3 = 53|0x300U, /**< DMA_DONE3 output assigned to XBARB3_IN53 input. */
  1053. kXBARB3_InputDmaDone4 = 54|0x300U, /**< DMA_DONE4 output assigned to XBARB3_IN54 input. */
  1054. kXBARB3_InputDmaDone5 = 55|0x300U, /**< DMA_DONE5 output assigned to XBARB3_IN55 input. */
  1055. kXBARB3_InputDmaDone6 = 56|0x300U, /**< DMA_DONE6 output assigned to XBARB3_IN56 input. */
  1056. kXBARB3_InputDmaDone7 = 57|0x300U, /**< DMA_DONE7 output assigned to XBARB3_IN57 input. */
  1057. } xbar_input_signal_t;
  1058. typedef enum _xbar_output_signal
  1059. {
  1060. kXBARA1_OutputDmaChMuxReq30 = 0|0x100U, /**< XBARA1_OUT0 output assigned to DMA_CH_MUX_REQ30 */
  1061. kXBARA1_OutputDmaChMuxReq31 = 1|0x100U, /**< XBARA1_OUT1 output assigned to DMA_CH_MUX_REQ31 */
  1062. kXBARA1_OutputDmaChMuxReq94 = 2|0x100U, /**< XBARA1_OUT2 output assigned to DMA_CH_MUX_REQ94 */
  1063. kXBARA1_OutputDmaChMuxReq95 = 3|0x100U, /**< XBARA1_OUT3 output assigned to DMA_CH_MUX_REQ95 */
  1064. kXBARA1_OutputIomuxXbarInout04 = 4|0x100U, /**< XBARA1_OUT4 output assigned to IOMUX_XBAR_INOUT04 */
  1065. kXBARA1_OutputIomuxXbarInout05 = 5|0x100U, /**< XBARA1_OUT5 output assigned to IOMUX_XBAR_INOUT05 */
  1066. kXBARA1_OutputIomuxXbarInout06 = 6|0x100U, /**< XBARA1_OUT6 output assigned to IOMUX_XBAR_INOUT06 */
  1067. kXBARA1_OutputIomuxXbarInout07 = 7|0x100U, /**< XBARA1_OUT7 output assigned to IOMUX_XBAR_INOUT07 */
  1068. kXBARA1_OutputIomuxXbarInout08 = 8|0x100U, /**< XBARA1_OUT8 output assigned to IOMUX_XBAR_INOUT08 */
  1069. kXBARA1_OutputIomuxXbarInout09 = 9|0x100U, /**< XBARA1_OUT9 output assigned to IOMUX_XBAR_INOUT09 */
  1070. kXBARA1_OutputIomuxXbarInout10 = 10|0x100U, /**< XBARA1_OUT10 output assigned to IOMUX_XBAR_INOUT10 */
  1071. kXBARA1_OutputIomuxXbarInout11 = 11|0x100U, /**< XBARA1_OUT11 output assigned to IOMUX_XBAR_INOUT11 */
  1072. kXBARA1_OutputIomuxXbarInout12 = 12|0x100U, /**< XBARA1_OUT12 output assigned to IOMUX_XBAR_INOUT12 */
  1073. kXBARA1_OutputIomuxXbarInout13 = 13|0x100U, /**< XBARA1_OUT13 output assigned to IOMUX_XBAR_INOUT13 */
  1074. kXBARA1_OutputIomuxXbarInout14 = 14|0x100U, /**< XBARA1_OUT14 output assigned to IOMUX_XBAR_INOUT14 */
  1075. kXBARA1_OutputIomuxXbarInout15 = 15|0x100U, /**< XBARA1_OUT15 output assigned to IOMUX_XBAR_INOUT15 */
  1076. kXBARA1_OutputIomuxXbarInout16 = 16|0x100U, /**< XBARA1_OUT16 output assigned to IOMUX_XBAR_INOUT16 */
  1077. kXBARA1_OutputIomuxXbarInout17 = 17|0x100U, /**< XBARA1_OUT17 output assigned to IOMUX_XBAR_INOUT17 */
  1078. kXBARA1_OutputIomuxXbarInout18 = 18|0x100U, /**< XBARA1_OUT18 output assigned to IOMUX_XBAR_INOUT18 */
  1079. kXBARA1_OutputIomuxXbarInout19 = 19|0x100U, /**< XBARA1_OUT19 output assigned to IOMUX_XBAR_INOUT19 */
  1080. kXBARA1_OutputAcmp1Sample = 20|0x100U, /**< XBARA1_OUT20 output assigned to ACMP1_SAMPLE */
  1081. kXBARA1_OutputAcmp2Sample = 21|0x100U, /**< XBARA1_OUT21 output assigned to ACMP2_SAMPLE */
  1082. kXBARA1_OutputAcmp3Sample = 22|0x100U, /**< XBARA1_OUT22 output assigned to ACMP3_SAMPLE */
  1083. kXBARA1_OutputAcmp4Sample = 23|0x100U, /**< XBARA1_OUT23 output assigned to ACMP4_SAMPLE */
  1084. kXBARA1_OutputRESERVED24 = 24|0x100U, /**< XBARA1_OUT24 output is reserved. */
  1085. kXBARA1_OutputRESERVED25 = 25|0x100U, /**< XBARA1_OUT25 output is reserved. */
  1086. kXBARA1_OutputFlexpwm1Exta0 = 26|0x100U, /**< XBARA1_OUT26 output assigned to FLEXPWM1_EXTA0 */
  1087. kXBARA1_OutputFlexpwm1Exta1 = 27|0x100U, /**< XBARA1_OUT27 output assigned to FLEXPWM1_EXTA1 */
  1088. kXBARA1_OutputFlexpwm1Exta2 = 28|0x100U, /**< XBARA1_OUT28 output assigned to FLEXPWM1_EXTA2 */
  1089. kXBARA1_OutputFlexpwm1Exta3 = 29|0x100U, /**< XBARA1_OUT29 output assigned to FLEXPWM1_EXTA3 */
  1090. kXBARA1_OutputFlexpwm1ExtSync0 = 30|0x100U, /**< XBARA1_OUT30 output assigned to FLEXPWM1_EXT_SYNC0 */
  1091. kXBARA1_OutputFlexpwm1ExtSync1 = 31|0x100U, /**< XBARA1_OUT31 output assigned to FLEXPWM1_EXT_SYNC1 */
  1092. kXBARA1_OutputFlexpwm1ExtSync2 = 32|0x100U, /**< XBARA1_OUT32 output assigned to FLEXPWM1_EXT_SYNC2 */
  1093. kXBARA1_OutputFlexpwm1ExtSync3 = 33|0x100U, /**< XBARA1_OUT33 output assigned to FLEXPWM1_EXT_SYNC3 */
  1094. kXBARA1_OutputFlexpwm1ExtClk = 34|0x100U, /**< XBARA1_OUT34 output assigned to FLEXPWM1_EXT_CLK */
  1095. kXBARA1_OutputFlexpwm1Fault0 = 35|0x100U, /**< XBARA1_OUT35 output assigned to FLEXPWM1_FAULT0 */
  1096. kXBARA1_OutputFlexpwm1Fault1 = 36|0x100U, /**< XBARA1_OUT36 output assigned to FLEXPWM1_FAULT1 */
  1097. kXBARA1_OutputFlexpwm1234Fault2 = 37|0x100U, /**< XBARA1_OUT37 output assigned to FLEXPWM1_2_3_4_FAULT2 */
  1098. kXBARA1_OutputFlexpwm1234Fault3 = 38|0x100U, /**< XBARA1_OUT38 output assigned to FLEXPWM1_2_3_4_FAULT3 */
  1099. kXBARA1_OutputFlexpwm1ExtForce = 39|0x100U, /**< XBARA1_OUT39 output assigned to FLEXPWM1_EXT_FORCE */
  1100. kXBARA1_OutputFlexpwm234Exta0 = 40|0x100U, /**< XBARA1_OUT40 output assigned to FLEXPWM2_3_4_EXTA0 */
  1101. kXBARA1_OutputFlexpwm234Exta1 = 41|0x100U, /**< XBARA1_OUT41 output assigned to FLEXPWM2_3_4_EXTA1 */
  1102. kXBARA1_OutputFlexpwm234Exta2 = 42|0x100U, /**< XBARA1_OUT42 output assigned to FLEXPWM2_3_4_EXTA2 */
  1103. kXBARA1_OutputFlexpwm234Exta3 = 43|0x100U, /**< XBARA1_OUT43 output assigned to FLEXPWM2_3_4_EXTA3 */
  1104. kXBARA1_OutputFlexpwm2ExtSync0 = 44|0x100U, /**< XBARA1_OUT44 output assigned to FLEXPWM2_EXT_SYNC0 */
  1105. kXBARA1_OutputFlexpwm2ExtSync1 = 45|0x100U, /**< XBARA1_OUT45 output assigned to FLEXPWM2_EXT_SYNC1 */
  1106. kXBARA1_OutputFlexpwm2ExtSync2 = 46|0x100U, /**< XBARA1_OUT46 output assigned to FLEXPWM2_EXT_SYNC2 */
  1107. kXBARA1_OutputFlexpwm2ExtSync3 = 47|0x100U, /**< XBARA1_OUT47 output assigned to FLEXPWM2_EXT_SYNC3 */
  1108. kXBARA1_OutputFlexpwm234ExtClk = 48|0x100U, /**< XBARA1_OUT48 output assigned to FLEXPWM2_3_4_EXT_CLK */
  1109. kXBARA1_OutputFlexpwm2Fault0 = 49|0x100U, /**< XBARA1_OUT49 output assigned to FLEXPWM2_FAULT0 */
  1110. kXBARA1_OutputFlexpwm2Fault1 = 50|0x100U, /**< XBARA1_OUT50 output assigned to FLEXPWM2_FAULT1 */
  1111. kXBARA1_OutputFlexpwm2ExtForce = 51|0x100U, /**< XBARA1_OUT51 output assigned to FLEXPWM2_EXT_FORCE */
  1112. kXBARA1_OutputFlexpwm3ExtSync0 = 52|0x100U, /**< XBARA1_OUT52 output assigned to FLEXPWM3_EXT_SYNC0 */
  1113. kXBARA1_OutputFlexpwm3ExtSync1 = 53|0x100U, /**< XBARA1_OUT53 output assigned to FLEXPWM3_EXT_SYNC1 */
  1114. kXBARA1_OutputFlexpwm3ExtSync2 = 54|0x100U, /**< XBARA1_OUT54 output assigned to FLEXPWM3_EXT_SYNC2 */
  1115. kXBARA1_OutputFlexpwm3ExtSync3 = 55|0x100U, /**< XBARA1_OUT55 output assigned to FLEXPWM3_EXT_SYNC3 */
  1116. kXBARA1_OutputFlexpwm3Fault0 = 56|0x100U, /**< XBARA1_OUT56 output assigned to FLEXPWM3_FAULT0 */
  1117. kXBARA1_OutputFlexpwm3Fault1 = 57|0x100U, /**< XBARA1_OUT57 output assigned to FLEXPWM3_FAULT1 */
  1118. kXBARA1_OutputFlexpwm3ExtForce = 58|0x100U, /**< XBARA1_OUT58 output assigned to FLEXPWM3_EXT_FORCE */
  1119. kXBARA1_OutputFlexpwm4ExtSync0 = 59|0x100U, /**< XBARA1_OUT59 output assigned to FLEXPWM4_EXT_SYNC0 */
  1120. kXBARA1_OutputFlexpwm4ExtSync1 = 60|0x100U, /**< XBARA1_OUT60 output assigned to FLEXPWM4_EXT_SYNC1 */
  1121. kXBARA1_OutputFlexpwm4ExtSync2 = 61|0x100U, /**< XBARA1_OUT61 output assigned to FLEXPWM4_EXT_SYNC2 */
  1122. kXBARA1_OutputFlexpwm4ExtSync3 = 62|0x100U, /**< XBARA1_OUT62 output assigned to FLEXPWM4_EXT_SYNC3 */
  1123. kXBARA1_OutputFlexpwm4Fault0 = 63|0x100U, /**< XBARA1_OUT63 output assigned to FLEXPWM4_FAULT0 */
  1124. kXBARA1_OutputFlexpwm4Fault1 = 64|0x100U, /**< XBARA1_OUT64 output assigned to FLEXPWM4_FAULT1 */
  1125. kXBARA1_OutputFlexpwm4ExtForce = 65|0x100U, /**< XBARA1_OUT65 output assigned to FLEXPWM4_EXT_FORCE */
  1126. kXBARA1_OutputEnc1PhaseAInput = 66|0x100U, /**< XBARA1_OUT66 output assigned to ENC1_PHASE_A_INPUT */
  1127. kXBARA1_OutputEnc1PhaseBInput = 67|0x100U, /**< XBARA1_OUT67 output assigned to ENC1_PHASE_B_INPUT */
  1128. kXBARA1_OutputEnc1Index = 68|0x100U, /**< XBARA1_OUT68 output assigned to ENC1_INDEX */
  1129. kXBARA1_OutputEnc1Home = 69|0x100U, /**< XBARA1_OUT69 output assigned to ENC1_HOME */
  1130. kXBARA1_OutputEnc1Trigger = 70|0x100U, /**< XBARA1_OUT70 output assigned to ENC1_TRIGGER */
  1131. kXBARA1_OutputEnc2PhaseAInput = 71|0x100U, /**< XBARA1_OUT71 output assigned to ENC2_PHASE_A_INPUT */
  1132. kXBARA1_OutputEnc2PhaseBInput = 72|0x100U, /**< XBARA1_OUT72 output assigned to ENC2_PHASE_B_INPUT */
  1133. kXBARA1_OutputEnc2Index = 73|0x100U, /**< XBARA1_OUT73 output assigned to ENC2_INDEX */
  1134. kXBARA1_OutputEnc2Home = 74|0x100U, /**< XBARA1_OUT74 output assigned to ENC2_HOME */
  1135. kXBARA1_OutputEnc2Trigger = 75|0x100U, /**< XBARA1_OUT75 output assigned to ENC2_TRIGGER */
  1136. kXBARA1_OutputEnc3PhaseAInput = 76|0x100U, /**< XBARA1_OUT76 output assigned to ENC3_PHASE_A_INPUT */
  1137. kXBARA1_OutputEnc3PhaseBInput = 77|0x100U, /**< XBARA1_OUT77 output assigned to ENC3_PHASE_B_INPUT */
  1138. kXBARA1_OutputEnc3Index = 78|0x100U, /**< XBARA1_OUT78 output assigned to ENC3_INDEX */
  1139. kXBARA1_OutputEnc3Home = 79|0x100U, /**< XBARA1_OUT79 output assigned to ENC3_HOME */
  1140. kXBARA1_OutputEnc3Trigger = 80|0x100U, /**< XBARA1_OUT80 output assigned to ENC3_TRIGGER */
  1141. kXBARA1_OutputEnc4PhaseAInput = 81|0x100U, /**< XBARA1_OUT81 output assigned to ENC4_PHASE_A_INPUT */
  1142. kXBARA1_OutputEnc4PhaseBInput = 82|0x100U, /**< XBARA1_OUT82 output assigned to ENC4_PHASE_B_INPUT */
  1143. kXBARA1_OutputEnc4Index = 83|0x100U, /**< XBARA1_OUT83 output assigned to ENC4_INDEX */
  1144. kXBARA1_OutputEnc4Home = 84|0x100U, /**< XBARA1_OUT84 output assigned to ENC4_HOME */
  1145. kXBARA1_OutputEnc4Trigger = 85|0x100U, /**< XBARA1_OUT85 output assigned to ENC4_TRIGGER */
  1146. kXBARA1_OutputQtimer1Tmr0Input = 86|0x100U, /**< XBARA1_OUT86 output assigned to QTIMER1_TMR0_INPUT */
  1147. kXBARA1_OutputQtimer1Tmr1Input = 87|0x100U, /**< XBARA1_OUT87 output assigned to QTIMER1_TMR1_INPUT */
  1148. kXBARA1_OutputQtimer1Tmr2Input = 88|0x100U, /**< XBARA1_OUT88 output assigned to QTIMER1_TMR2_INPUT */
  1149. kXBARA1_OutputQtimer1Tmr3Input = 89|0x100U, /**< XBARA1_OUT89 output assigned to QTIMER1_TMR3_INPUT */
  1150. kXBARA1_OutputQtimer2Tmr0Input = 90|0x100U, /**< XBARA1_OUT90 output assigned to QTIMER2_TMR0_INPUT */
  1151. kXBARA1_OutputQtimer2Tmr1Input = 91|0x100U, /**< XBARA1_OUT91 output assigned to QTIMER2_TMR1_INPUT */
  1152. kXBARA1_OutputQtimer2Tmr2Input = 92|0x100U, /**< XBARA1_OUT92 output assigned to QTIMER2_TMR2_INPUT */
  1153. kXBARA1_OutputQtimer2Tmr3Input = 93|0x100U, /**< XBARA1_OUT93 output assigned to QTIMER2_TMR3_INPUT */
  1154. kXBARA1_OutputQtimer3Tmr0Input = 94|0x100U, /**< XBARA1_OUT94 output assigned to QTIMER3_TMR0_INPUT */
  1155. kXBARA1_OutputQtimer3Tmr1Input = 95|0x100U, /**< XBARA1_OUT95 output assigned to QTIMER3_TMR1_INPUT */
  1156. kXBARA1_OutputQtimer3Tmr2Input = 96|0x100U, /**< XBARA1_OUT96 output assigned to QTIMER3_TMR2_INPUT */
  1157. kXBARA1_OutputQtimer3Tmr3Input = 97|0x100U, /**< XBARA1_OUT97 output assigned to QTIMER3_TMR3_INPUT */
  1158. kXBARA1_OutputQtimer4Tmr0Input = 98|0x100U, /**< XBARA1_OUT98 output assigned to QTIMER4_TMR0_INPUT */
  1159. kXBARA1_OutputQtimer4Tmr1Input = 99|0x100U, /**< XBARA1_OUT99 output assigned to QTIMER4_TMR1_INPUT */
  1160. kXBARA1_OutputQtimer4Tmr2Input = 100|0x100U, /**< XBARA1_OUT100 output assigned to QTIMER4_TMR2_INPUT */
  1161. kXBARA1_OutputQtimer4Tmr3Input = 101|0x100U, /**< XBARA1_OUT101 output assigned to QTIMER4_TMR3_INPUT */
  1162. kXBARA1_OutputEwmEwmIn = 102|0x100U, /**< XBARA1_OUT102 output assigned to EWM_EWM_IN */
  1163. kXBARA1_OutputAdcEtcXbar0Trig0 = 103|0x100U, /**< XBARA1_OUT103 output assigned to ADC_ETC_XBAR0_TRIG0 */
  1164. kXBARA1_OutputAdcEtcXbar0Trig1 = 104|0x100U, /**< XBARA1_OUT104 output assigned to ADC_ETC_XBAR0_TRIG1 */
  1165. kXBARA1_OutputAdcEtcXbar0Trig2 = 105|0x100U, /**< XBARA1_OUT105 output assigned to ADC_ETC_XBAR0_TRIG2 */
  1166. kXBARA1_OutputAdcEtcXbar0Trig3 = 106|0x100U, /**< XBARA1_OUT106 output assigned to ADC_ETC_XBAR0_TRIG3 */
  1167. kXBARA1_OutputAdcEtcXbar1Trig0 = 107|0x100U, /**< XBARA1_OUT107 output assigned to ADC_ETC_XBAR1_TRIG0 */
  1168. kXBARA1_OutputAdcEtcXbar1Trig1 = 108|0x100U, /**< XBARA1_OUT108 output assigned to ADC_ETC_XBAR1_TRIG1 */
  1169. kXBARA1_OutputAdcEtcXbar1Trig2 = 109|0x100U, /**< XBARA1_OUT109 output assigned to ADC_ETC_XBAR1_TRIG2 */
  1170. kXBARA1_OutputAdcEtcXbar1Trig3 = 110|0x100U, /**< XBARA1_OUT110 output assigned to ADC_ETC_XBAR1_TRIG3 */
  1171. kXBARA1_OutputLpi2c1TrgInput = 111|0x100U, /**< XBARA1_OUT111 output assigned to LPI2C1_TRG_INPUT */
  1172. kXBARA1_OutputLpi2c2TrgInput = 112|0x100U, /**< XBARA1_OUT112 output assigned to LPI2C2_TRG_INPUT */
  1173. kXBARA1_OutputLpi2c3TrgInput = 113|0x100U, /**< XBARA1_OUT113 output assigned to LPI2C3_TRG_INPUT */
  1174. kXBARA1_OutputLpi2c4TrgInput = 114|0x100U, /**< XBARA1_OUT114 output assigned to LPI2C4_TRG_INPUT */
  1175. kXBARA1_OutputLpspi1TrgInput = 115|0x100U, /**< XBARA1_OUT115 output assigned to LPSPI1_TRG_INPUT */
  1176. kXBARA1_OutputLpspi2TrgInput = 116|0x100U, /**< XBARA1_OUT116 output assigned to LPSPI2_TRG_INPUT */
  1177. kXBARA1_OutputLpspi3TrgInput = 117|0x100U, /**< XBARA1_OUT117 output assigned to LPSPI3_TRG_INPUT */
  1178. kXBARA1_OutputLpspi4TrgInput = 118|0x100U, /**< XBARA1_OUT118 output assigned to LPSPI4_TRG_INPUT */
  1179. kXBARA1_OutputLpuart1TrgInput = 119|0x100U, /**< XBARA1_OUT119 output assigned to LPUART1_TRG_INPUT */
  1180. kXBARA1_OutputLpuart2TrgInput = 120|0x100U, /**< XBARA1_OUT120 output assigned to LPUART2_TRG_INPUT */
  1181. kXBARA1_OutputLpuart3TrgInput = 121|0x100U, /**< XBARA1_OUT121 output assigned to LPUART3_TRG_INPUT */
  1182. kXBARA1_OutputLpuart4TrgInput = 122|0x100U, /**< XBARA1_OUT122 output assigned to LPUART4_TRG_INPUT */
  1183. kXBARA1_OutputLpuart5TrgInput = 123|0x100U, /**< XBARA1_OUT123 output assigned to LPUART5_TRG_INPUT */
  1184. kXBARA1_OutputLpuart6TrgInput = 124|0x100U, /**< XBARA1_OUT124 output assigned to LPUART6_TRG_INPUT */
  1185. kXBARA1_OutputLpuart7TrgInput = 125|0x100U, /**< XBARA1_OUT125 output assigned to LPUART7_TRG_INPUT */
  1186. kXBARA1_OutputLpuart8TrgInput = 126|0x100U, /**< XBARA1_OUT126 output assigned to LPUART8_TRG_INPUT */
  1187. kXBARA1_OutputFlexio1TriggerIn0 = 127|0x100U, /**< XBARA1_OUT127 output assigned to FLEXIO1_TRIGGER_IN0 */
  1188. kXBARA1_OutputFlexio1TriggerIn1 = 128|0x100U, /**< XBARA1_OUT128 output assigned to FLEXIO1_TRIGGER_IN1 */
  1189. kXBARA1_OutputFlexio2TriggerIn0 = 129|0x100U, /**< XBARA1_OUT129 output assigned to FLEXIO2_TRIGGER_IN0 */
  1190. kXBARA1_OutputFlexio2TriggerIn1 = 130|0x100U, /**< XBARA1_OUT130 output assigned to FLEXIO2_TRIGGER_IN1 */
  1191. kXBARB2_OutputAoi1In00 = 0|0x200U, /**< XBARB2_OUT0 output assigned to AOI1_IN00 */
  1192. kXBARB2_OutputAoi1In01 = 1|0x200U, /**< XBARB2_OUT1 output assigned to AOI1_IN01 */
  1193. kXBARB2_OutputAoi1In02 = 2|0x200U, /**< XBARB2_OUT2 output assigned to AOI1_IN02 */
  1194. kXBARB2_OutputAoi1In03 = 3|0x200U, /**< XBARB2_OUT3 output assigned to AOI1_IN03 */
  1195. kXBARB2_OutputAoi1In04 = 4|0x200U, /**< XBARB2_OUT4 output assigned to AOI1_IN04 */
  1196. kXBARB2_OutputAoi1In05 = 5|0x200U, /**< XBARB2_OUT5 output assigned to AOI1_IN05 */
  1197. kXBARB2_OutputAoi1In06 = 6|0x200U, /**< XBARB2_OUT6 output assigned to AOI1_IN06 */
  1198. kXBARB2_OutputAoi1In07 = 7|0x200U, /**< XBARB2_OUT7 output assigned to AOI1_IN07 */
  1199. kXBARB2_OutputAoi1In08 = 8|0x200U, /**< XBARB2_OUT8 output assigned to AOI1_IN08 */
  1200. kXBARB2_OutputAoi1In09 = 9|0x200U, /**< XBARB2_OUT9 output assigned to AOI1_IN09 */
  1201. kXBARB2_OutputAoi1In10 = 10|0x200U, /**< XBARB2_OUT10 output assigned to AOI1_IN10 */
  1202. kXBARB2_OutputAoi1In11 = 11|0x200U, /**< XBARB2_OUT11 output assigned to AOI1_IN11 */
  1203. kXBARB2_OutputAoi1In12 = 12|0x200U, /**< XBARB2_OUT12 output assigned to AOI1_IN12 */
  1204. kXBARB2_OutputAoi1In13 = 13|0x200U, /**< XBARB2_OUT13 output assigned to AOI1_IN13 */
  1205. kXBARB2_OutputAoi1In14 = 14|0x200U, /**< XBARB2_OUT14 output assigned to AOI1_IN14 */
  1206. kXBARB2_OutputAoi1In15 = 15|0x200U, /**< XBARB2_OUT15 output assigned to AOI1_IN15 */
  1207. kXBARB3_OutputAoi2In00 = 0|0x300U, /**< XBARB3_OUT0 output assigned to AOI2_IN00 */
  1208. kXBARB3_OutputAoi2In01 = 1|0x300U, /**< XBARB3_OUT1 output assigned to AOI2_IN01 */
  1209. kXBARB3_OutputAoi2In02 = 2|0x300U, /**< XBARB3_OUT2 output assigned to AOI2_IN02 */
  1210. kXBARB3_OutputAoi2In03 = 3|0x300U, /**< XBARB3_OUT3 output assigned to AOI2_IN03 */
  1211. kXBARB3_OutputAoi2In04 = 4|0x300U, /**< XBARB3_OUT4 output assigned to AOI2_IN04 */
  1212. kXBARB3_OutputAoi2In05 = 5|0x300U, /**< XBARB3_OUT5 output assigned to AOI2_IN05 */
  1213. kXBARB3_OutputAoi2In06 = 6|0x300U, /**< XBARB3_OUT6 output assigned to AOI2_IN06 */
  1214. kXBARB3_OutputAoi2In07 = 7|0x300U, /**< XBARB3_OUT7 output assigned to AOI2_IN07 */
  1215. kXBARB3_OutputAoi2In08 = 8|0x300U, /**< XBARB3_OUT8 output assigned to AOI2_IN08 */
  1216. kXBARB3_OutputAoi2In09 = 9|0x300U, /**< XBARB3_OUT9 output assigned to AOI2_IN09 */
  1217. kXBARB3_OutputAoi2In10 = 10|0x300U, /**< XBARB3_OUT10 output assigned to AOI2_IN10 */
  1218. kXBARB3_OutputAoi2In11 = 11|0x300U, /**< XBARB3_OUT11 output assigned to AOI2_IN11 */
  1219. kXBARB3_OutputAoi2In12 = 12|0x300U, /**< XBARB3_OUT12 output assigned to AOI2_IN12 */
  1220. kXBARB3_OutputAoi2In13 = 13|0x300U, /**< XBARB3_OUT13 output assigned to AOI2_IN13 */
  1221. kXBARB3_OutputAoi2In14 = 14|0x300U, /**< XBARB3_OUT14 output assigned to AOI2_IN14 */
  1222. kXBARB3_OutputAoi2In15 = 15|0x300U, /**< XBARB3_OUT15 output assigned to AOI2_IN15 */
  1223. } xbar_output_signal_t;
  1224. /*!
  1225. * @}
  1226. */ /* end of group Mapping_Information */
  1227. /* ----------------------------------------------------------------------------
  1228. -- Device Peripheral Access Layer
  1229. ---------------------------------------------------------------------------- */
  1230. /*!
  1231. * @addtogroup Peripheral_access_layer Device Peripheral Access Layer
  1232. * @{
  1233. */
  1234. /*
  1235. ** Start of section using anonymous unions
  1236. */
  1237. #if defined(__ARMCC_VERSION)
  1238. #pragma push
  1239. #pragma anon_unions
  1240. #elif defined(__CWCC__)
  1241. #pragma push
  1242. #pragma cpp_extensions on
  1243. #elif defined(__GNUC__)
  1244. /* anonymous unions are enabled by default */
  1245. #elif defined(__IAR_SYSTEMS_ICC__)
  1246. #pragma language=extended
  1247. #else
  1248. #error Not supported compiler type
  1249. #endif
  1250. /* ----------------------------------------------------------------------------
  1251. -- ADC Peripheral Access Layer
  1252. ---------------------------------------------------------------------------- */
  1253. /*!
  1254. * @addtogroup ADC_Peripheral_Access_Layer ADC Peripheral Access Layer
  1255. * @{
  1256. */
  1257. /** ADC - Register Layout Typedef */
  1258. typedef struct {
  1259. __IO uint32_t HC[8]; /**< Control register for hardware triggers, array offset: 0x0, array step: 0x4 */
  1260. __I uint32_t HS; /**< Status register for HW triggers, offset: 0x20 */
  1261. __I uint32_t R[8]; /**< Data result register for HW triggers, array offset: 0x24, array step: 0x4 */
  1262. __IO uint32_t CFG; /**< Configuration register, offset: 0x44 */
  1263. __IO uint32_t GC; /**< General control register, offset: 0x48 */
  1264. __IO uint32_t GS; /**< General status register, offset: 0x4C */
  1265. __IO uint32_t CV; /**< Compare value register, offset: 0x50 */
  1266. __IO uint32_t OFS; /**< Offset correction value register, offset: 0x54 */
  1267. __IO uint32_t CAL; /**< Calibration value register, offset: 0x58 */
  1268. } ADC_Type;
  1269. /* ----------------------------------------------------------------------------
  1270. -- ADC Register Masks
  1271. ---------------------------------------------------------------------------- */
  1272. /*!
  1273. * @addtogroup ADC_Register_Masks ADC Register Masks
  1274. * @{
  1275. */
  1276. /*! @name HC - Control register for hardware triggers */
  1277. #define ADC_HC_ADCH_MASK (0x1FU)
  1278. #define ADC_HC_ADCH_SHIFT (0U)
  1279. #define ADC_HC_ADCH(x) (((uint32_t)(((uint32_t)(x)) << ADC_HC_ADCH_SHIFT)) & ADC_HC_ADCH_MASK)
  1280. #define ADC_HC_AIEN_MASK (0x80U)
  1281. #define ADC_HC_AIEN_SHIFT (7U)
  1282. #define ADC_HC_AIEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_HC_AIEN_SHIFT)) & ADC_HC_AIEN_MASK)
  1283. /* The count of ADC_HC */
  1284. #define ADC_HC_COUNT (8U)
  1285. /*! @name HS - Status register for HW triggers */
  1286. #define ADC_HS_COCO0_MASK (0x1U)
  1287. #define ADC_HS_COCO0_SHIFT (0U)
  1288. #define ADC_HS_COCO0(x) (((uint32_t)(((uint32_t)(x)) << ADC_HS_COCO0_SHIFT)) & ADC_HS_COCO0_MASK)
  1289. /*! @name R - Data result register for HW triggers */
  1290. #define ADC_R_CDATA_MASK (0xFFFU)
  1291. #define ADC_R_CDATA_SHIFT (0U)
  1292. #define ADC_R_CDATA(x) (((uint32_t)(((uint32_t)(x)) << ADC_R_CDATA_SHIFT)) & ADC_R_CDATA_MASK)
  1293. /* The count of ADC_R */
  1294. #define ADC_R_COUNT (8U)
  1295. /*! @name CFG - Configuration register */
  1296. #define ADC_CFG_ADICLK_MASK (0x3U)
  1297. #define ADC_CFG_ADICLK_SHIFT (0U)
  1298. #define ADC_CFG_ADICLK(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADICLK_SHIFT)) & ADC_CFG_ADICLK_MASK)
  1299. #define ADC_CFG_MODE_MASK (0xCU)
  1300. #define ADC_CFG_MODE_SHIFT (2U)
  1301. #define ADC_CFG_MODE(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_MODE_SHIFT)) & ADC_CFG_MODE_MASK)
  1302. #define ADC_CFG_ADLSMP_MASK (0x10U)
  1303. #define ADC_CFG_ADLSMP_SHIFT (4U)
  1304. #define ADC_CFG_ADLSMP(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADLSMP_SHIFT)) & ADC_CFG_ADLSMP_MASK)
  1305. #define ADC_CFG_ADIV_MASK (0x60U)
  1306. #define ADC_CFG_ADIV_SHIFT (5U)
  1307. #define ADC_CFG_ADIV(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADIV_SHIFT)) & ADC_CFG_ADIV_MASK)
  1308. #define ADC_CFG_ADLPC_MASK (0x80U)
  1309. #define ADC_CFG_ADLPC_SHIFT (7U)
  1310. #define ADC_CFG_ADLPC(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADLPC_SHIFT)) & ADC_CFG_ADLPC_MASK)
  1311. #define ADC_CFG_ADSTS_MASK (0x300U)
  1312. #define ADC_CFG_ADSTS_SHIFT (8U)
  1313. #define ADC_CFG_ADSTS(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADSTS_SHIFT)) & ADC_CFG_ADSTS_MASK)
  1314. #define ADC_CFG_ADHSC_MASK (0x400U)
  1315. #define ADC_CFG_ADHSC_SHIFT (10U)
  1316. #define ADC_CFG_ADHSC(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADHSC_SHIFT)) & ADC_CFG_ADHSC_MASK)
  1317. #define ADC_CFG_REFSEL_MASK (0x1800U)
  1318. #define ADC_CFG_REFSEL_SHIFT (11U)
  1319. #define ADC_CFG_REFSEL(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_REFSEL_SHIFT)) & ADC_CFG_REFSEL_MASK)
  1320. #define ADC_CFG_ADTRG_MASK (0x2000U)
  1321. #define ADC_CFG_ADTRG_SHIFT (13U)
  1322. #define ADC_CFG_ADTRG(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_ADTRG_SHIFT)) & ADC_CFG_ADTRG_MASK)
  1323. #define ADC_CFG_AVGS_MASK (0xC000U)
  1324. #define ADC_CFG_AVGS_SHIFT (14U)
  1325. #define ADC_CFG_AVGS(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_AVGS_SHIFT)) & ADC_CFG_AVGS_MASK)
  1326. #define ADC_CFG_OVWREN_MASK (0x10000U)
  1327. #define ADC_CFG_OVWREN_SHIFT (16U)
  1328. #define ADC_CFG_OVWREN(x) (((uint32_t)(((uint32_t)(x)) << ADC_CFG_OVWREN_SHIFT)) & ADC_CFG_OVWREN_MASK)
  1329. /*! @name GC - General control register */
  1330. #define ADC_GC_ADACKEN_MASK (0x1U)
  1331. #define ADC_GC_ADACKEN_SHIFT (0U)
  1332. #define ADC_GC_ADACKEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ADACKEN_SHIFT)) & ADC_GC_ADACKEN_MASK)
  1333. #define ADC_GC_DMAEN_MASK (0x2U)
  1334. #define ADC_GC_DMAEN_SHIFT (1U)
  1335. #define ADC_GC_DMAEN(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_DMAEN_SHIFT)) & ADC_GC_DMAEN_MASK)
  1336. #define ADC_GC_ACREN_MASK (0x4U)
  1337. #define ADC_GC_ACREN_SHIFT (2U)
  1338. #define ADC_GC_ACREN(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ACREN_SHIFT)) & ADC_GC_ACREN_MASK)
  1339. #define ADC_GC_ACFGT_MASK (0x8U)
  1340. #define ADC_GC_ACFGT_SHIFT (3U)
  1341. #define ADC_GC_ACFGT(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ACFGT_SHIFT)) & ADC_GC_ACFGT_MASK)
  1342. #define ADC_GC_ACFE_MASK (0x10U)
  1343. #define ADC_GC_ACFE_SHIFT (4U)
  1344. #define ADC_GC_ACFE(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ACFE_SHIFT)) & ADC_GC_ACFE_MASK)
  1345. #define ADC_GC_AVGE_MASK (0x20U)
  1346. #define ADC_GC_AVGE_SHIFT (5U)
  1347. #define ADC_GC_AVGE(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_AVGE_SHIFT)) & ADC_GC_AVGE_MASK)
  1348. #define ADC_GC_ADCO_MASK (0x40U)
  1349. #define ADC_GC_ADCO_SHIFT (6U)
  1350. #define ADC_GC_ADCO(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_ADCO_SHIFT)) & ADC_GC_ADCO_MASK)
  1351. #define ADC_GC_CAL_MASK (0x80U)
  1352. #define ADC_GC_CAL_SHIFT (7U)
  1353. #define ADC_GC_CAL(x) (((uint32_t)(((uint32_t)(x)) << ADC_GC_CAL_SHIFT)) & ADC_GC_CAL_MASK)
  1354. /*! @name GS - General status register */
  1355. #define ADC_GS_ADACT_MASK (0x1U)
  1356. #define ADC_GS_ADACT_SHIFT (0U)
  1357. #define ADC_GS_ADACT(x) (((uint32_t)(((uint32_t)(x)) << ADC_GS_ADACT_SHIFT)) & ADC_GS_ADACT_MASK)
  1358. #define ADC_GS_CALF_MASK (0x2U)
  1359. #define ADC_GS_CALF_SHIFT (1U)
  1360. #define ADC_GS_CALF(x) (((uint32_t)(((uint32_t)(x)) << ADC_GS_CALF_SHIFT)) & ADC_GS_CALF_MASK)
  1361. #define ADC_GS_AWKST_MASK (0x4U)
  1362. #define ADC_GS_AWKST_SHIFT (2U)
  1363. #define ADC_GS_AWKST(x) (((uint32_t)(((uint32_t)(x)) << ADC_GS_AWKST_SHIFT)) & ADC_GS_AWKST_MASK)
  1364. /*! @name CV - Compare value register */
  1365. #define ADC_CV_CV1_MASK (0xFFFU)
  1366. #define ADC_CV_CV1_SHIFT (0U)
  1367. #define ADC_CV_CV1(x) (((uint32_t)(((uint32_t)(x)) << ADC_CV_CV1_SHIFT)) & ADC_CV_CV1_MASK)
  1368. #define ADC_CV_CV2_MASK (0xFFF0000U)
  1369. #define ADC_CV_CV2_SHIFT (16U)
  1370. #define ADC_CV_CV2(x) (((uint32_t)(((uint32_t)(x)) << ADC_CV_CV2_SHIFT)) & ADC_CV_CV2_MASK)
  1371. /*! @name OFS - Offset correction value register */
  1372. #define ADC_OFS_OFS_MASK (0xFFFU)
  1373. #define ADC_OFS_OFS_SHIFT (0U)
  1374. #define ADC_OFS_OFS(x) (((uint32_t)(((uint32_t)(x)) << ADC_OFS_OFS_SHIFT)) & ADC_OFS_OFS_MASK)
  1375. #define ADC_OFS_SIGN_MASK (0x1000U)
  1376. #define ADC_OFS_SIGN_SHIFT (12U)
  1377. #define ADC_OFS_SIGN(x) (((uint32_t)(((uint32_t)(x)) << ADC_OFS_SIGN_SHIFT)) & ADC_OFS_SIGN_MASK)
  1378. /*! @name CAL - Calibration value register */
  1379. #define ADC_CAL_CAL_CODE_MASK (0xFU)
  1380. #define ADC_CAL_CAL_CODE_SHIFT (0U)
  1381. #define ADC_CAL_CAL_CODE(x) (((uint32_t)(((uint32_t)(x)) << ADC_CAL_CAL_CODE_SHIFT)) & ADC_CAL_CAL_CODE_MASK)
  1382. /*!
  1383. * @}
  1384. */ /* end of group ADC_Register_Masks */
  1385. /* ADC - Peripheral instance base addresses */
  1386. /** Peripheral ADC1 base address */
  1387. #define ADC1_BASE (0x400C4000u)
  1388. /** Peripheral ADC1 base pointer */
  1389. #define ADC1 ((ADC_Type *)ADC1_BASE)
  1390. /** Peripheral ADC2 base address */
  1391. #define ADC2_BASE (0x400C8000u)
  1392. /** Peripheral ADC2 base pointer */
  1393. #define ADC2 ((ADC_Type *)ADC2_BASE)
  1394. /** Array initializer of ADC peripheral base addresses */
  1395. #define ADC_BASE_ADDRS { 0u, ADC1_BASE, ADC2_BASE }
  1396. /** Array initializer of ADC peripheral base pointers */
  1397. #define ADC_BASE_PTRS { (ADC_Type *)0u, ADC1, ADC2 }
  1398. /** Interrupt vectors for the ADC peripheral type */
  1399. #define ADC_IRQS { NotAvail_IRQn, ADC1_IRQn, ADC2_IRQn }
  1400. /*!
  1401. * @}
  1402. */ /* end of group ADC_Peripheral_Access_Layer */
  1403. /* ----------------------------------------------------------------------------
  1404. -- ADC_ETC Peripheral Access Layer
  1405. ---------------------------------------------------------------------------- */
  1406. /*!
  1407. * @addtogroup ADC_ETC_Peripheral_Access_Layer ADC_ETC Peripheral Access Layer
  1408. * @{
  1409. */
  1410. /** ADC_ETC - Register Layout Typedef */
  1411. typedef struct {
  1412. __IO uint32_t CTRL; /**< ADC_ETC Global Control Register, offset: 0x0 */
  1413. __IO uint32_t DONE0_1_IRQ; /**< ETC DONE0 and DONE1 IRQ State Register, offset: 0x4 */
  1414. __IO uint32_t DONE2_ERR_IRQ; /**< ETC DONE_2 and DONE_ERR IRQ State Register, offset: 0x8 */
  1415. __IO uint32_t DMA_CTRL; /**< ETC DMA control Register, offset: 0xC */
  1416. struct { /* offset: 0x10, array step: 0x28 */
  1417. __IO uint32_t TRIGn_CTRL; /**<
  1418. ETC_TRIG0 Control Register
  1419. ..
  1420. ETC_TRIG7 Control Register
  1421. , array offset: 0x10, array step: 0x28 */
  1422. __IO uint32_t TRIGn_COUNTER; /**<
  1423. ETC_TRIG0 Counter Register
  1424. ..
  1425. ETC_TRIG7 Counter Register
  1426. , array offset: 0x14, array step: 0x28 */
  1427. __IO uint32_t TRIGn_CHAIN_1_0; /**< ETC_TRIG Chain 0/1 Register, array offset: 0x18, array step: 0x28 */
  1428. __IO uint32_t TRIGn_CHAIN_3_2; /**< ETC_TRIG Chain 2/3 Register, array offset: 0x1C, array step: 0x28 */
  1429. __IO uint32_t TRIGn_CHAIN_5_4; /**< ETC_TRIG Chain 4/5 Register, array offset: 0x20, array step: 0x28 */
  1430. __IO uint32_t TRIGn_CHAIN_7_6; /**< ETC_TRIG Chain 6/7 Register, array offset: 0x24, array step: 0x28 */
  1431. __I uint32_t TRIGn_RESULT_1_0; /**< ETC_TRIG Result Data 1/0 Register, array offset: 0x28, array step: 0x28 */
  1432. __I uint32_t TRIGn_RESULT_3_2; /**< ETC_TRIG Result Data 3/2 Register, array offset: 0x2C, array step: 0x28 */
  1433. __I uint32_t TRIGn_RESULT_5_4; /**< ETC_TRIG Result Data 5/4 Register, array offset: 0x30, array step: 0x28 */
  1434. __I uint32_t TRIGn_RESULT_7_6; /**< ETC_TRIG Result Data 7/6 Register, array offset: 0x34, array step: 0x28 */
  1435. } TRIG[8];
  1436. } ADC_ETC_Type;
  1437. /* ----------------------------------------------------------------------------
  1438. -- ADC_ETC Register Masks
  1439. ---------------------------------------------------------------------------- */
  1440. /*!
  1441. * @addtogroup ADC_ETC_Register_Masks ADC_ETC Register Masks
  1442. * @{
  1443. */
  1444. /*! @name CTRL - ADC_ETC Global Control Register */
  1445. #define ADC_ETC_CTRL_TRIG_ENABLE_MASK (0xFFU)
  1446. #define ADC_ETC_CTRL_TRIG_ENABLE_SHIFT (0U)
  1447. #define ADC_ETC_CTRL_TRIG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_CTRL_TRIG_ENABLE_SHIFT)) & ADC_ETC_CTRL_TRIG_ENABLE_MASK)
  1448. #define ADC_ETC_CTRL_EXT0_TRIG_ENABLE_MASK (0x100U)
  1449. #define ADC_ETC_CTRL_EXT0_TRIG_ENABLE_SHIFT (8U)
  1450. #define ADC_ETC_CTRL_EXT0_TRIG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_CTRL_EXT0_TRIG_ENABLE_SHIFT)) & ADC_ETC_CTRL_EXT0_TRIG_ENABLE_MASK)
  1451. #define ADC_ETC_CTRL_EXT0_TRIG_PRIORITY_MASK (0xE00U)
  1452. #define ADC_ETC_CTRL_EXT0_TRIG_PRIORITY_SHIFT (9U)
  1453. #define ADC_ETC_CTRL_EXT0_TRIG_PRIORITY(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_CTRL_EXT0_TRIG_PRIORITY_SHIFT)) & ADC_ETC_CTRL_EXT0_TRIG_PRIORITY_MASK)
  1454. #define ADC_ETC_CTRL_EXT1_TRIG_ENABLE_MASK (0x1000U)
  1455. #define ADC_ETC_CTRL_EXT1_TRIG_ENABLE_SHIFT (12U)
  1456. #define ADC_ETC_CTRL_EXT1_TRIG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_CTRL_EXT1_TRIG_ENABLE_SHIFT)) & ADC_ETC_CTRL_EXT1_TRIG_ENABLE_MASK)
  1457. #define ADC_ETC_CTRL_EXT1_TRIG_PRIORITY_MASK (0xE000U)
  1458. #define ADC_ETC_CTRL_EXT1_TRIG_PRIORITY_SHIFT (13U)
  1459. #define ADC_ETC_CTRL_EXT1_TRIG_PRIORITY(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_CTRL_EXT1_TRIG_PRIORITY_SHIFT)) & ADC_ETC_CTRL_EXT1_TRIG_PRIORITY_MASK)
  1460. #define ADC_ETC_CTRL_PRE_DIVIDER_MASK (0xFF0000U)
  1461. #define ADC_ETC_CTRL_PRE_DIVIDER_SHIFT (16U)
  1462. #define ADC_ETC_CTRL_PRE_DIVIDER(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_CTRL_PRE_DIVIDER_SHIFT)) & ADC_ETC_CTRL_PRE_DIVIDER_MASK)
  1463. #define ADC_ETC_CTRL_TSC_BYPASS_MASK (0x40000000U)
  1464. #define ADC_ETC_CTRL_TSC_BYPASS_SHIFT (30U)
  1465. #define ADC_ETC_CTRL_TSC_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_CTRL_TSC_BYPASS_SHIFT)) & ADC_ETC_CTRL_TSC_BYPASS_MASK)
  1466. #define ADC_ETC_CTRL_SOFTRST_MASK (0x80000000U)
  1467. #define ADC_ETC_CTRL_SOFTRST_SHIFT (31U)
  1468. #define ADC_ETC_CTRL_SOFTRST(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_CTRL_SOFTRST_SHIFT)) & ADC_ETC_CTRL_SOFTRST_MASK)
  1469. /*! @name DONE0_1_IRQ - ETC DONE0 and DONE1 IRQ State Register */
  1470. #define ADC_ETC_DONE0_1_IRQ_TRIG0_DONE0_MASK (0x1U)
  1471. #define ADC_ETC_DONE0_1_IRQ_TRIG0_DONE0_SHIFT (0U)
  1472. #define ADC_ETC_DONE0_1_IRQ_TRIG0_DONE0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG0_DONE0_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG0_DONE0_MASK)
  1473. #define ADC_ETC_DONE0_1_IRQ_TRIG1_DONE0_MASK (0x2U)
  1474. #define ADC_ETC_DONE0_1_IRQ_TRIG1_DONE0_SHIFT (1U)
  1475. #define ADC_ETC_DONE0_1_IRQ_TRIG1_DONE0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG1_DONE0_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG1_DONE0_MASK)
  1476. #define ADC_ETC_DONE0_1_IRQ_TRIG2_DONE0_MASK (0x4U)
  1477. #define ADC_ETC_DONE0_1_IRQ_TRIG2_DONE0_SHIFT (2U)
  1478. #define ADC_ETC_DONE0_1_IRQ_TRIG2_DONE0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG2_DONE0_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG2_DONE0_MASK)
  1479. #define ADC_ETC_DONE0_1_IRQ_TRIG3_DONE0_MASK (0x8U)
  1480. #define ADC_ETC_DONE0_1_IRQ_TRIG3_DONE0_SHIFT (3U)
  1481. #define ADC_ETC_DONE0_1_IRQ_TRIG3_DONE0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG3_DONE0_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG3_DONE0_MASK)
  1482. #define ADC_ETC_DONE0_1_IRQ_TRIG4_DONE0_MASK (0x10U)
  1483. #define ADC_ETC_DONE0_1_IRQ_TRIG4_DONE0_SHIFT (4U)
  1484. #define ADC_ETC_DONE0_1_IRQ_TRIG4_DONE0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG4_DONE0_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG4_DONE0_MASK)
  1485. #define ADC_ETC_DONE0_1_IRQ_TRIG5_DONE0_MASK (0x20U)
  1486. #define ADC_ETC_DONE0_1_IRQ_TRIG5_DONE0_SHIFT (5U)
  1487. #define ADC_ETC_DONE0_1_IRQ_TRIG5_DONE0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG5_DONE0_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG5_DONE0_MASK)
  1488. #define ADC_ETC_DONE0_1_IRQ_TRIG6_DONE0_MASK (0x40U)
  1489. #define ADC_ETC_DONE0_1_IRQ_TRIG6_DONE0_SHIFT (6U)
  1490. #define ADC_ETC_DONE0_1_IRQ_TRIG6_DONE0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG6_DONE0_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG6_DONE0_MASK)
  1491. #define ADC_ETC_DONE0_1_IRQ_TRIG7_DONE0_MASK (0x80U)
  1492. #define ADC_ETC_DONE0_1_IRQ_TRIG7_DONE0_SHIFT (7U)
  1493. #define ADC_ETC_DONE0_1_IRQ_TRIG7_DONE0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG7_DONE0_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG7_DONE0_MASK)
  1494. #define ADC_ETC_DONE0_1_IRQ_TRIG0_DONE1_MASK (0x10000U)
  1495. #define ADC_ETC_DONE0_1_IRQ_TRIG0_DONE1_SHIFT (16U)
  1496. #define ADC_ETC_DONE0_1_IRQ_TRIG0_DONE1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG0_DONE1_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG0_DONE1_MASK)
  1497. #define ADC_ETC_DONE0_1_IRQ_TRIG1_DONE1_MASK (0x20000U)
  1498. #define ADC_ETC_DONE0_1_IRQ_TRIG1_DONE1_SHIFT (17U)
  1499. #define ADC_ETC_DONE0_1_IRQ_TRIG1_DONE1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG1_DONE1_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG1_DONE1_MASK)
  1500. #define ADC_ETC_DONE0_1_IRQ_TRIG2_DONE1_MASK (0x40000U)
  1501. #define ADC_ETC_DONE0_1_IRQ_TRIG2_DONE1_SHIFT (18U)
  1502. #define ADC_ETC_DONE0_1_IRQ_TRIG2_DONE1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG2_DONE1_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG2_DONE1_MASK)
  1503. #define ADC_ETC_DONE0_1_IRQ_TRIG3_DONE1_MASK (0x80000U)
  1504. #define ADC_ETC_DONE0_1_IRQ_TRIG3_DONE1_SHIFT (19U)
  1505. #define ADC_ETC_DONE0_1_IRQ_TRIG3_DONE1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG3_DONE1_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG3_DONE1_MASK)
  1506. #define ADC_ETC_DONE0_1_IRQ_TRIG4_DONE1_MASK (0x100000U)
  1507. #define ADC_ETC_DONE0_1_IRQ_TRIG4_DONE1_SHIFT (20U)
  1508. #define ADC_ETC_DONE0_1_IRQ_TRIG4_DONE1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG4_DONE1_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG4_DONE1_MASK)
  1509. #define ADC_ETC_DONE0_1_IRQ_TRIG5_DONE1_MASK (0x200000U)
  1510. #define ADC_ETC_DONE0_1_IRQ_TRIG5_DONE1_SHIFT (21U)
  1511. #define ADC_ETC_DONE0_1_IRQ_TRIG5_DONE1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG5_DONE1_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG5_DONE1_MASK)
  1512. #define ADC_ETC_DONE0_1_IRQ_TRIG6_DONE1_MASK (0x400000U)
  1513. #define ADC_ETC_DONE0_1_IRQ_TRIG6_DONE1_SHIFT (22U)
  1514. #define ADC_ETC_DONE0_1_IRQ_TRIG6_DONE1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG6_DONE1_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG6_DONE1_MASK)
  1515. #define ADC_ETC_DONE0_1_IRQ_TRIG7_DONE1_MASK (0x800000U)
  1516. #define ADC_ETC_DONE0_1_IRQ_TRIG7_DONE1_SHIFT (23U)
  1517. #define ADC_ETC_DONE0_1_IRQ_TRIG7_DONE1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE0_1_IRQ_TRIG7_DONE1_SHIFT)) & ADC_ETC_DONE0_1_IRQ_TRIG7_DONE1_MASK)
  1518. /*! @name DONE2_ERR_IRQ - ETC DONE_2 and DONE_ERR IRQ State Register */
  1519. #define ADC_ETC_DONE2_ERR_IRQ_TRIG0_DONE2_MASK (0x1U)
  1520. #define ADC_ETC_DONE2_ERR_IRQ_TRIG0_DONE2_SHIFT (0U)
  1521. #define ADC_ETC_DONE2_ERR_IRQ_TRIG0_DONE2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG0_DONE2_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG0_DONE2_MASK)
  1522. #define ADC_ETC_DONE2_ERR_IRQ_TRIG1_DONE2_MASK (0x2U)
  1523. #define ADC_ETC_DONE2_ERR_IRQ_TRIG1_DONE2_SHIFT (1U)
  1524. #define ADC_ETC_DONE2_ERR_IRQ_TRIG1_DONE2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG1_DONE2_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG1_DONE2_MASK)
  1525. #define ADC_ETC_DONE2_ERR_IRQ_TRIG2_DONE2_MASK (0x4U)
  1526. #define ADC_ETC_DONE2_ERR_IRQ_TRIG2_DONE2_SHIFT (2U)
  1527. #define ADC_ETC_DONE2_ERR_IRQ_TRIG2_DONE2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG2_DONE2_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG2_DONE2_MASK)
  1528. #define ADC_ETC_DONE2_ERR_IRQ_TRIG3_DONE2_MASK (0x8U)
  1529. #define ADC_ETC_DONE2_ERR_IRQ_TRIG3_DONE2_SHIFT (3U)
  1530. #define ADC_ETC_DONE2_ERR_IRQ_TRIG3_DONE2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG3_DONE2_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG3_DONE2_MASK)
  1531. #define ADC_ETC_DONE2_ERR_IRQ_TRIG4_DONE2_MASK (0x10U)
  1532. #define ADC_ETC_DONE2_ERR_IRQ_TRIG4_DONE2_SHIFT (4U)
  1533. #define ADC_ETC_DONE2_ERR_IRQ_TRIG4_DONE2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG4_DONE2_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG4_DONE2_MASK)
  1534. #define ADC_ETC_DONE2_ERR_IRQ_TRIG5_DONE2_MASK (0x20U)
  1535. #define ADC_ETC_DONE2_ERR_IRQ_TRIG5_DONE2_SHIFT (5U)
  1536. #define ADC_ETC_DONE2_ERR_IRQ_TRIG5_DONE2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG5_DONE2_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG5_DONE2_MASK)
  1537. #define ADC_ETC_DONE2_ERR_IRQ_TRIG6_DONE2_MASK (0x40U)
  1538. #define ADC_ETC_DONE2_ERR_IRQ_TRIG6_DONE2_SHIFT (6U)
  1539. #define ADC_ETC_DONE2_ERR_IRQ_TRIG6_DONE2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG6_DONE2_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG6_DONE2_MASK)
  1540. #define ADC_ETC_DONE2_ERR_IRQ_TRIG7_DONE2_MASK (0x80U)
  1541. #define ADC_ETC_DONE2_ERR_IRQ_TRIG7_DONE2_SHIFT (7U)
  1542. #define ADC_ETC_DONE2_ERR_IRQ_TRIG7_DONE2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG7_DONE2_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG7_DONE2_MASK)
  1543. #define ADC_ETC_DONE2_ERR_IRQ_TRIG0_ERR_MASK (0x10000U)
  1544. #define ADC_ETC_DONE2_ERR_IRQ_TRIG0_ERR_SHIFT (16U)
  1545. #define ADC_ETC_DONE2_ERR_IRQ_TRIG0_ERR(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG0_ERR_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG0_ERR_MASK)
  1546. #define ADC_ETC_DONE2_ERR_IRQ_TRIG1_ERR_MASK (0x20000U)
  1547. #define ADC_ETC_DONE2_ERR_IRQ_TRIG1_ERR_SHIFT (17U)
  1548. #define ADC_ETC_DONE2_ERR_IRQ_TRIG1_ERR(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG1_ERR_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG1_ERR_MASK)
  1549. #define ADC_ETC_DONE2_ERR_IRQ_TRIG2_ERR_MASK (0x40000U)
  1550. #define ADC_ETC_DONE2_ERR_IRQ_TRIG2_ERR_SHIFT (18U)
  1551. #define ADC_ETC_DONE2_ERR_IRQ_TRIG2_ERR(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG2_ERR_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG2_ERR_MASK)
  1552. #define ADC_ETC_DONE2_ERR_IRQ_TRIG3_ERR_MASK (0x80000U)
  1553. #define ADC_ETC_DONE2_ERR_IRQ_TRIG3_ERR_SHIFT (19U)
  1554. #define ADC_ETC_DONE2_ERR_IRQ_TRIG3_ERR(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG3_ERR_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG3_ERR_MASK)
  1555. #define ADC_ETC_DONE2_ERR_IRQ_TRIG4_ERR_MASK (0x100000U)
  1556. #define ADC_ETC_DONE2_ERR_IRQ_TRIG4_ERR_SHIFT (20U)
  1557. #define ADC_ETC_DONE2_ERR_IRQ_TRIG4_ERR(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG4_ERR_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG4_ERR_MASK)
  1558. #define ADC_ETC_DONE2_ERR_IRQ_TRIG5_ERR_MASK (0x200000U)
  1559. #define ADC_ETC_DONE2_ERR_IRQ_TRIG5_ERR_SHIFT (21U)
  1560. #define ADC_ETC_DONE2_ERR_IRQ_TRIG5_ERR(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG5_ERR_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG5_ERR_MASK)
  1561. #define ADC_ETC_DONE2_ERR_IRQ_TRIG6_ERR_MASK (0x400000U)
  1562. #define ADC_ETC_DONE2_ERR_IRQ_TRIG6_ERR_SHIFT (22U)
  1563. #define ADC_ETC_DONE2_ERR_IRQ_TRIG6_ERR(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG6_ERR_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG6_ERR_MASK)
  1564. #define ADC_ETC_DONE2_ERR_IRQ_TRIG7_ERR_MASK (0x800000U)
  1565. #define ADC_ETC_DONE2_ERR_IRQ_TRIG7_ERR_SHIFT (23U)
  1566. #define ADC_ETC_DONE2_ERR_IRQ_TRIG7_ERR(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DONE2_ERR_IRQ_TRIG7_ERR_SHIFT)) & ADC_ETC_DONE2_ERR_IRQ_TRIG7_ERR_MASK)
  1567. /*! @name DMA_CTRL - ETC DMA control Register */
  1568. #define ADC_ETC_DMA_CTRL_TRIG0_ENABLE_MASK (0x1U)
  1569. #define ADC_ETC_DMA_CTRL_TRIG0_ENABLE_SHIFT (0U)
  1570. #define ADC_ETC_DMA_CTRL_TRIG0_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG0_ENABLE_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG0_ENABLE_MASK)
  1571. #define ADC_ETC_DMA_CTRL_TRIG1_ENABLE_MASK (0x2U)
  1572. #define ADC_ETC_DMA_CTRL_TRIG1_ENABLE_SHIFT (1U)
  1573. #define ADC_ETC_DMA_CTRL_TRIG1_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG1_ENABLE_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG1_ENABLE_MASK)
  1574. #define ADC_ETC_DMA_CTRL_TRIG2_ENABLE_MASK (0x4U)
  1575. #define ADC_ETC_DMA_CTRL_TRIG2_ENABLE_SHIFT (2U)
  1576. #define ADC_ETC_DMA_CTRL_TRIG2_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG2_ENABLE_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG2_ENABLE_MASK)
  1577. #define ADC_ETC_DMA_CTRL_TRIG3_ENABLE_MASK (0x8U)
  1578. #define ADC_ETC_DMA_CTRL_TRIG3_ENABLE_SHIFT (3U)
  1579. #define ADC_ETC_DMA_CTRL_TRIG3_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG3_ENABLE_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG3_ENABLE_MASK)
  1580. #define ADC_ETC_DMA_CTRL_TRIG4_ENABLE_MASK (0x10U)
  1581. #define ADC_ETC_DMA_CTRL_TRIG4_ENABLE_SHIFT (4U)
  1582. #define ADC_ETC_DMA_CTRL_TRIG4_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG4_ENABLE_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG4_ENABLE_MASK)
  1583. #define ADC_ETC_DMA_CTRL_TRIG5_ENABLE_MASK (0x20U)
  1584. #define ADC_ETC_DMA_CTRL_TRIG5_ENABLE_SHIFT (5U)
  1585. #define ADC_ETC_DMA_CTRL_TRIG5_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG5_ENABLE_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG5_ENABLE_MASK)
  1586. #define ADC_ETC_DMA_CTRL_TRIG6_ENABLE_MASK (0x40U)
  1587. #define ADC_ETC_DMA_CTRL_TRIG6_ENABLE_SHIFT (6U)
  1588. #define ADC_ETC_DMA_CTRL_TRIG6_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG6_ENABLE_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG6_ENABLE_MASK)
  1589. #define ADC_ETC_DMA_CTRL_TRIG7_ENABLE_MASK (0x80U)
  1590. #define ADC_ETC_DMA_CTRL_TRIG7_ENABLE_SHIFT (7U)
  1591. #define ADC_ETC_DMA_CTRL_TRIG7_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG7_ENABLE_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG7_ENABLE_MASK)
  1592. #define ADC_ETC_DMA_CTRL_TRIG0_REQ_MASK (0x10000U)
  1593. #define ADC_ETC_DMA_CTRL_TRIG0_REQ_SHIFT (16U)
  1594. #define ADC_ETC_DMA_CTRL_TRIG0_REQ(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG0_REQ_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG0_REQ_MASK)
  1595. #define ADC_ETC_DMA_CTRL_TRIG1_REQ_MASK (0x20000U)
  1596. #define ADC_ETC_DMA_CTRL_TRIG1_REQ_SHIFT (17U)
  1597. #define ADC_ETC_DMA_CTRL_TRIG1_REQ(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG1_REQ_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG1_REQ_MASK)
  1598. #define ADC_ETC_DMA_CTRL_TRIG2_REQ_MASK (0x40000U)
  1599. #define ADC_ETC_DMA_CTRL_TRIG2_REQ_SHIFT (18U)
  1600. #define ADC_ETC_DMA_CTRL_TRIG2_REQ(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG2_REQ_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG2_REQ_MASK)
  1601. #define ADC_ETC_DMA_CTRL_TRIG3_REQ_MASK (0x80000U)
  1602. #define ADC_ETC_DMA_CTRL_TRIG3_REQ_SHIFT (19U)
  1603. #define ADC_ETC_DMA_CTRL_TRIG3_REQ(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG3_REQ_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG3_REQ_MASK)
  1604. #define ADC_ETC_DMA_CTRL_TRIG4_REQ_MASK (0x100000U)
  1605. #define ADC_ETC_DMA_CTRL_TRIG4_REQ_SHIFT (20U)
  1606. #define ADC_ETC_DMA_CTRL_TRIG4_REQ(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG4_REQ_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG4_REQ_MASK)
  1607. #define ADC_ETC_DMA_CTRL_TRIG5_REQ_MASK (0x200000U)
  1608. #define ADC_ETC_DMA_CTRL_TRIG5_REQ_SHIFT (21U)
  1609. #define ADC_ETC_DMA_CTRL_TRIG5_REQ(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG5_REQ_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG5_REQ_MASK)
  1610. #define ADC_ETC_DMA_CTRL_TRIG6_REQ_MASK (0x400000U)
  1611. #define ADC_ETC_DMA_CTRL_TRIG6_REQ_SHIFT (22U)
  1612. #define ADC_ETC_DMA_CTRL_TRIG6_REQ(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG6_REQ_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG6_REQ_MASK)
  1613. #define ADC_ETC_DMA_CTRL_TRIG7_REQ_MASK (0x800000U)
  1614. #define ADC_ETC_DMA_CTRL_TRIG7_REQ_SHIFT (23U)
  1615. #define ADC_ETC_DMA_CTRL_TRIG7_REQ(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_DMA_CTRL_TRIG7_REQ_SHIFT)) & ADC_ETC_DMA_CTRL_TRIG7_REQ_MASK)
  1616. /*! @name TRIGn_CTRL -
  1617. ETC_TRIG0 Control Register
  1618. ..
  1619. ETC_TRIG7 Control Register
  1620. */
  1621. #define ADC_ETC_TRIGn_CTRL_SW_TRIG_MASK (0x1U)
  1622. #define ADC_ETC_TRIGn_CTRL_SW_TRIG_SHIFT (0U)
  1623. #define ADC_ETC_TRIGn_CTRL_SW_TRIG(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CTRL_SW_TRIG_SHIFT)) & ADC_ETC_TRIGn_CTRL_SW_TRIG_MASK)
  1624. #define ADC_ETC_TRIGn_CTRL_TRIG_MODE_MASK (0x10U)
  1625. #define ADC_ETC_TRIGn_CTRL_TRIG_MODE_SHIFT (4U)
  1626. #define ADC_ETC_TRIGn_CTRL_TRIG_MODE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CTRL_TRIG_MODE_SHIFT)) & ADC_ETC_TRIGn_CTRL_TRIG_MODE_MASK)
  1627. #define ADC_ETC_TRIGn_CTRL_TRIG_CHAIN_MASK (0x700U)
  1628. #define ADC_ETC_TRIGn_CTRL_TRIG_CHAIN_SHIFT (8U)
  1629. #define ADC_ETC_TRIGn_CTRL_TRIG_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CTRL_TRIG_CHAIN_SHIFT)) & ADC_ETC_TRIGn_CTRL_TRIG_CHAIN_MASK)
  1630. #define ADC_ETC_TRIGn_CTRL_TRIG_PRIORITY_MASK (0x7000U)
  1631. #define ADC_ETC_TRIGn_CTRL_TRIG_PRIORITY_SHIFT (12U)
  1632. #define ADC_ETC_TRIGn_CTRL_TRIG_PRIORITY(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CTRL_TRIG_PRIORITY_SHIFT)) & ADC_ETC_TRIGn_CTRL_TRIG_PRIORITY_MASK)
  1633. #define ADC_ETC_TRIGn_CTRL_SYNC_MODE_MASK (0x10000U)
  1634. #define ADC_ETC_TRIGn_CTRL_SYNC_MODE_SHIFT (16U)
  1635. #define ADC_ETC_TRIGn_CTRL_SYNC_MODE(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CTRL_SYNC_MODE_SHIFT)) & ADC_ETC_TRIGn_CTRL_SYNC_MODE_MASK)
  1636. /* The count of ADC_ETC_TRIGn_CTRL */
  1637. #define ADC_ETC_TRIGn_CTRL_COUNT (8U)
  1638. /*! @name TRIGn_COUNTER -
  1639. ETC_TRIG0 Counter Register
  1640. ..
  1641. ETC_TRIG7 Counter Register
  1642. */
  1643. #define ADC_ETC_TRIGn_COUNTER_INIT_DELAY_MASK (0xFFFFU)
  1644. #define ADC_ETC_TRIGn_COUNTER_INIT_DELAY_SHIFT (0U)
  1645. #define ADC_ETC_TRIGn_COUNTER_INIT_DELAY(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_COUNTER_INIT_DELAY_SHIFT)) & ADC_ETC_TRIGn_COUNTER_INIT_DELAY_MASK)
  1646. #define ADC_ETC_TRIGn_COUNTER_SAMPLE_INTERVAL_MASK (0xFFFF0000U)
  1647. #define ADC_ETC_TRIGn_COUNTER_SAMPLE_INTERVAL_SHIFT (16U)
  1648. #define ADC_ETC_TRIGn_COUNTER_SAMPLE_INTERVAL(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_COUNTER_SAMPLE_INTERVAL_SHIFT)) & ADC_ETC_TRIGn_COUNTER_SAMPLE_INTERVAL_MASK)
  1649. /* The count of ADC_ETC_TRIGn_COUNTER */
  1650. #define ADC_ETC_TRIGn_COUNTER_COUNT (8U)
  1651. /*! @name TRIGn_CHAIN_1_0 - ETC_TRIG Chain 0/1 Register */
  1652. #define ADC_ETC_TRIGn_CHAIN_1_0_CSEL0_MASK (0xFU)
  1653. #define ADC_ETC_TRIGn_CHAIN_1_0_CSEL0_SHIFT (0U)
  1654. #define ADC_ETC_TRIGn_CHAIN_1_0_CSEL0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_1_0_CSEL0_SHIFT)) & ADC_ETC_TRIGn_CHAIN_1_0_CSEL0_MASK)
  1655. #define ADC_ETC_TRIGn_CHAIN_1_0_HWTS0_MASK (0xFF0U)
  1656. #define ADC_ETC_TRIGn_CHAIN_1_0_HWTS0_SHIFT (4U)
  1657. #define ADC_ETC_TRIGn_CHAIN_1_0_HWTS0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_1_0_HWTS0_SHIFT)) & ADC_ETC_TRIGn_CHAIN_1_0_HWTS0_MASK)
  1658. #define ADC_ETC_TRIGn_CHAIN_1_0_B2B0_MASK (0x1000U)
  1659. #define ADC_ETC_TRIGn_CHAIN_1_0_B2B0_SHIFT (12U)
  1660. #define ADC_ETC_TRIGn_CHAIN_1_0_B2B0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_1_0_B2B0_SHIFT)) & ADC_ETC_TRIGn_CHAIN_1_0_B2B0_MASK)
  1661. #define ADC_ETC_TRIGn_CHAIN_1_0_IE0_MASK (0x6000U)
  1662. #define ADC_ETC_TRIGn_CHAIN_1_0_IE0_SHIFT (13U)
  1663. #define ADC_ETC_TRIGn_CHAIN_1_0_IE0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_1_0_IE0_SHIFT)) & ADC_ETC_TRIGn_CHAIN_1_0_IE0_MASK)
  1664. #define ADC_ETC_TRIGn_CHAIN_1_0_CSEL1_MASK (0xF0000U)
  1665. #define ADC_ETC_TRIGn_CHAIN_1_0_CSEL1_SHIFT (16U)
  1666. #define ADC_ETC_TRIGn_CHAIN_1_0_CSEL1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_1_0_CSEL1_SHIFT)) & ADC_ETC_TRIGn_CHAIN_1_0_CSEL1_MASK)
  1667. #define ADC_ETC_TRIGn_CHAIN_1_0_HWTS1_MASK (0xFF00000U)
  1668. #define ADC_ETC_TRIGn_CHAIN_1_0_HWTS1_SHIFT (20U)
  1669. #define ADC_ETC_TRIGn_CHAIN_1_0_HWTS1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_1_0_HWTS1_SHIFT)) & ADC_ETC_TRIGn_CHAIN_1_0_HWTS1_MASK)
  1670. #define ADC_ETC_TRIGn_CHAIN_1_0_B2B1_MASK (0x10000000U)
  1671. #define ADC_ETC_TRIGn_CHAIN_1_0_B2B1_SHIFT (28U)
  1672. #define ADC_ETC_TRIGn_CHAIN_1_0_B2B1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_1_0_B2B1_SHIFT)) & ADC_ETC_TRIGn_CHAIN_1_0_B2B1_MASK)
  1673. #define ADC_ETC_TRIGn_CHAIN_1_0_IE1_MASK (0x60000000U)
  1674. #define ADC_ETC_TRIGn_CHAIN_1_0_IE1_SHIFT (29U)
  1675. #define ADC_ETC_TRIGn_CHAIN_1_0_IE1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_1_0_IE1_SHIFT)) & ADC_ETC_TRIGn_CHAIN_1_0_IE1_MASK)
  1676. /* The count of ADC_ETC_TRIGn_CHAIN_1_0 */
  1677. #define ADC_ETC_TRIGn_CHAIN_1_0_COUNT (8U)
  1678. /*! @name TRIGn_CHAIN_3_2 - ETC_TRIG Chain 2/3 Register */
  1679. #define ADC_ETC_TRIGn_CHAIN_3_2_CSEL2_MASK (0xFU)
  1680. #define ADC_ETC_TRIGn_CHAIN_3_2_CSEL2_SHIFT (0U)
  1681. #define ADC_ETC_TRIGn_CHAIN_3_2_CSEL2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_3_2_CSEL2_SHIFT)) & ADC_ETC_TRIGn_CHAIN_3_2_CSEL2_MASK)
  1682. #define ADC_ETC_TRIGn_CHAIN_3_2_HWTS2_MASK (0xFF0U)
  1683. #define ADC_ETC_TRIGn_CHAIN_3_2_HWTS2_SHIFT (4U)
  1684. #define ADC_ETC_TRIGn_CHAIN_3_2_HWTS2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_3_2_HWTS2_SHIFT)) & ADC_ETC_TRIGn_CHAIN_3_2_HWTS2_MASK)
  1685. #define ADC_ETC_TRIGn_CHAIN_3_2_B2B2_MASK (0x1000U)
  1686. #define ADC_ETC_TRIGn_CHAIN_3_2_B2B2_SHIFT (12U)
  1687. #define ADC_ETC_TRIGn_CHAIN_3_2_B2B2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_3_2_B2B2_SHIFT)) & ADC_ETC_TRIGn_CHAIN_3_2_B2B2_MASK)
  1688. #define ADC_ETC_TRIGn_CHAIN_3_2_IE2_MASK (0x6000U)
  1689. #define ADC_ETC_TRIGn_CHAIN_3_2_IE2_SHIFT (13U)
  1690. #define ADC_ETC_TRIGn_CHAIN_3_2_IE2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_3_2_IE2_SHIFT)) & ADC_ETC_TRIGn_CHAIN_3_2_IE2_MASK)
  1691. #define ADC_ETC_TRIGn_CHAIN_3_2_CSEL3_MASK (0xF0000U)
  1692. #define ADC_ETC_TRIGn_CHAIN_3_2_CSEL3_SHIFT (16U)
  1693. #define ADC_ETC_TRIGn_CHAIN_3_2_CSEL3(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_3_2_CSEL3_SHIFT)) & ADC_ETC_TRIGn_CHAIN_3_2_CSEL3_MASK)
  1694. #define ADC_ETC_TRIGn_CHAIN_3_2_HWTS3_MASK (0xFF00000U)
  1695. #define ADC_ETC_TRIGn_CHAIN_3_2_HWTS3_SHIFT (20U)
  1696. #define ADC_ETC_TRIGn_CHAIN_3_2_HWTS3(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_3_2_HWTS3_SHIFT)) & ADC_ETC_TRIGn_CHAIN_3_2_HWTS3_MASK)
  1697. #define ADC_ETC_TRIGn_CHAIN_3_2_B2B3_MASK (0x10000000U)
  1698. #define ADC_ETC_TRIGn_CHAIN_3_2_B2B3_SHIFT (28U)
  1699. #define ADC_ETC_TRIGn_CHAIN_3_2_B2B3(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_3_2_B2B3_SHIFT)) & ADC_ETC_TRIGn_CHAIN_3_2_B2B3_MASK)
  1700. #define ADC_ETC_TRIGn_CHAIN_3_2_IE3_MASK (0x60000000U)
  1701. #define ADC_ETC_TRIGn_CHAIN_3_2_IE3_SHIFT (29U)
  1702. #define ADC_ETC_TRIGn_CHAIN_3_2_IE3(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_3_2_IE3_SHIFT)) & ADC_ETC_TRIGn_CHAIN_3_2_IE3_MASK)
  1703. /* The count of ADC_ETC_TRIGn_CHAIN_3_2 */
  1704. #define ADC_ETC_TRIGn_CHAIN_3_2_COUNT (8U)
  1705. /*! @name TRIGn_CHAIN_5_4 - ETC_TRIG Chain 4/5 Register */
  1706. #define ADC_ETC_TRIGn_CHAIN_5_4_CSEL4_MASK (0xFU)
  1707. #define ADC_ETC_TRIGn_CHAIN_5_4_CSEL4_SHIFT (0U)
  1708. #define ADC_ETC_TRIGn_CHAIN_5_4_CSEL4(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_5_4_CSEL4_SHIFT)) & ADC_ETC_TRIGn_CHAIN_5_4_CSEL4_MASK)
  1709. #define ADC_ETC_TRIGn_CHAIN_5_4_HWTS4_MASK (0xFF0U)
  1710. #define ADC_ETC_TRIGn_CHAIN_5_4_HWTS4_SHIFT (4U)
  1711. #define ADC_ETC_TRIGn_CHAIN_5_4_HWTS4(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_5_4_HWTS4_SHIFT)) & ADC_ETC_TRIGn_CHAIN_5_4_HWTS4_MASK)
  1712. #define ADC_ETC_TRIGn_CHAIN_5_4_B2B4_MASK (0x1000U)
  1713. #define ADC_ETC_TRIGn_CHAIN_5_4_B2B4_SHIFT (12U)
  1714. #define ADC_ETC_TRIGn_CHAIN_5_4_B2B4(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_5_4_B2B4_SHIFT)) & ADC_ETC_TRIGn_CHAIN_5_4_B2B4_MASK)
  1715. #define ADC_ETC_TRIGn_CHAIN_5_4_IE4_MASK (0x6000U)
  1716. #define ADC_ETC_TRIGn_CHAIN_5_4_IE4_SHIFT (13U)
  1717. #define ADC_ETC_TRIGn_CHAIN_5_4_IE4(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_5_4_IE4_SHIFT)) & ADC_ETC_TRIGn_CHAIN_5_4_IE4_MASK)
  1718. #define ADC_ETC_TRIGn_CHAIN_5_4_CSEL5_MASK (0xF0000U)
  1719. #define ADC_ETC_TRIGn_CHAIN_5_4_CSEL5_SHIFT (16U)
  1720. #define ADC_ETC_TRIGn_CHAIN_5_4_CSEL5(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_5_4_CSEL5_SHIFT)) & ADC_ETC_TRIGn_CHAIN_5_4_CSEL5_MASK)
  1721. #define ADC_ETC_TRIGn_CHAIN_5_4_HWTS5_MASK (0xFF00000U)
  1722. #define ADC_ETC_TRIGn_CHAIN_5_4_HWTS5_SHIFT (20U)
  1723. #define ADC_ETC_TRIGn_CHAIN_5_4_HWTS5(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_5_4_HWTS5_SHIFT)) & ADC_ETC_TRIGn_CHAIN_5_4_HWTS5_MASK)
  1724. #define ADC_ETC_TRIGn_CHAIN_5_4_B2B5_MASK (0x10000000U)
  1725. #define ADC_ETC_TRIGn_CHAIN_5_4_B2B5_SHIFT (28U)
  1726. #define ADC_ETC_TRIGn_CHAIN_5_4_B2B5(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_5_4_B2B5_SHIFT)) & ADC_ETC_TRIGn_CHAIN_5_4_B2B5_MASK)
  1727. #define ADC_ETC_TRIGn_CHAIN_5_4_IE5_MASK (0x60000000U)
  1728. #define ADC_ETC_TRIGn_CHAIN_5_4_IE5_SHIFT (29U)
  1729. #define ADC_ETC_TRIGn_CHAIN_5_4_IE5(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_5_4_IE5_SHIFT)) & ADC_ETC_TRIGn_CHAIN_5_4_IE5_MASK)
  1730. /* The count of ADC_ETC_TRIGn_CHAIN_5_4 */
  1731. #define ADC_ETC_TRIGn_CHAIN_5_4_COUNT (8U)
  1732. /*! @name TRIGn_CHAIN_7_6 - ETC_TRIG Chain 6/7 Register */
  1733. #define ADC_ETC_TRIGn_CHAIN_7_6_CSEL6_MASK (0xFU)
  1734. #define ADC_ETC_TRIGn_CHAIN_7_6_CSEL6_SHIFT (0U)
  1735. #define ADC_ETC_TRIGn_CHAIN_7_6_CSEL6(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_7_6_CSEL6_SHIFT)) & ADC_ETC_TRIGn_CHAIN_7_6_CSEL6_MASK)
  1736. #define ADC_ETC_TRIGn_CHAIN_7_6_HWTS6_MASK (0xFF0U)
  1737. #define ADC_ETC_TRIGn_CHAIN_7_6_HWTS6_SHIFT (4U)
  1738. #define ADC_ETC_TRIGn_CHAIN_7_6_HWTS6(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_7_6_HWTS6_SHIFT)) & ADC_ETC_TRIGn_CHAIN_7_6_HWTS6_MASK)
  1739. #define ADC_ETC_TRIGn_CHAIN_7_6_B2B6_MASK (0x1000U)
  1740. #define ADC_ETC_TRIGn_CHAIN_7_6_B2B6_SHIFT (12U)
  1741. #define ADC_ETC_TRIGn_CHAIN_7_6_B2B6(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_7_6_B2B6_SHIFT)) & ADC_ETC_TRIGn_CHAIN_7_6_B2B6_MASK)
  1742. #define ADC_ETC_TRIGn_CHAIN_7_6_IE6_MASK (0x6000U)
  1743. #define ADC_ETC_TRIGn_CHAIN_7_6_IE6_SHIFT (13U)
  1744. #define ADC_ETC_TRIGn_CHAIN_7_6_IE6(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_7_6_IE6_SHIFT)) & ADC_ETC_TRIGn_CHAIN_7_6_IE6_MASK)
  1745. #define ADC_ETC_TRIGn_CHAIN_7_6_CSEL7_MASK (0xF0000U)
  1746. #define ADC_ETC_TRIGn_CHAIN_7_6_CSEL7_SHIFT (16U)
  1747. #define ADC_ETC_TRIGn_CHAIN_7_6_CSEL7(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_7_6_CSEL7_SHIFT)) & ADC_ETC_TRIGn_CHAIN_7_6_CSEL7_MASK)
  1748. #define ADC_ETC_TRIGn_CHAIN_7_6_HWTS7_MASK (0xFF00000U)
  1749. #define ADC_ETC_TRIGn_CHAIN_7_6_HWTS7_SHIFT (20U)
  1750. #define ADC_ETC_TRIGn_CHAIN_7_6_HWTS7(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_7_6_HWTS7_SHIFT)) & ADC_ETC_TRIGn_CHAIN_7_6_HWTS7_MASK)
  1751. #define ADC_ETC_TRIGn_CHAIN_7_6_B2B7_MASK (0x10000000U)
  1752. #define ADC_ETC_TRIGn_CHAIN_7_6_B2B7_SHIFT (28U)
  1753. #define ADC_ETC_TRIGn_CHAIN_7_6_B2B7(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_7_6_B2B7_SHIFT)) & ADC_ETC_TRIGn_CHAIN_7_6_B2B7_MASK)
  1754. #define ADC_ETC_TRIGn_CHAIN_7_6_IE7_MASK (0x60000000U)
  1755. #define ADC_ETC_TRIGn_CHAIN_7_6_IE7_SHIFT (29U)
  1756. #define ADC_ETC_TRIGn_CHAIN_7_6_IE7(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_CHAIN_7_6_IE7_SHIFT)) & ADC_ETC_TRIGn_CHAIN_7_6_IE7_MASK)
  1757. /* The count of ADC_ETC_TRIGn_CHAIN_7_6 */
  1758. #define ADC_ETC_TRIGn_CHAIN_7_6_COUNT (8U)
  1759. /*! @name TRIGn_RESULT_1_0 - ETC_TRIG Result Data 1/0 Register */
  1760. #define ADC_ETC_TRIGn_RESULT_1_0_DATA0_MASK (0xFFFU)
  1761. #define ADC_ETC_TRIGn_RESULT_1_0_DATA0_SHIFT (0U)
  1762. #define ADC_ETC_TRIGn_RESULT_1_0_DATA0(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_RESULT_1_0_DATA0_SHIFT)) & ADC_ETC_TRIGn_RESULT_1_0_DATA0_MASK)
  1763. #define ADC_ETC_TRIGn_RESULT_1_0_DATA1_MASK (0xFFF0000U)
  1764. #define ADC_ETC_TRIGn_RESULT_1_0_DATA1_SHIFT (16U)
  1765. #define ADC_ETC_TRIGn_RESULT_1_0_DATA1(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_RESULT_1_0_DATA1_SHIFT)) & ADC_ETC_TRIGn_RESULT_1_0_DATA1_MASK)
  1766. /* The count of ADC_ETC_TRIGn_RESULT_1_0 */
  1767. #define ADC_ETC_TRIGn_RESULT_1_0_COUNT (8U)
  1768. /*! @name TRIGn_RESULT_3_2 - ETC_TRIG Result Data 3/2 Register */
  1769. #define ADC_ETC_TRIGn_RESULT_3_2_DATA2_MASK (0xFFFU)
  1770. #define ADC_ETC_TRIGn_RESULT_3_2_DATA2_SHIFT (0U)
  1771. #define ADC_ETC_TRIGn_RESULT_3_2_DATA2(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_RESULT_3_2_DATA2_SHIFT)) & ADC_ETC_TRIGn_RESULT_3_2_DATA2_MASK)
  1772. #define ADC_ETC_TRIGn_RESULT_3_2_DATA3_MASK (0xFFF0000U)
  1773. #define ADC_ETC_TRIGn_RESULT_3_2_DATA3_SHIFT (16U)
  1774. #define ADC_ETC_TRIGn_RESULT_3_2_DATA3(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_RESULT_3_2_DATA3_SHIFT)) & ADC_ETC_TRIGn_RESULT_3_2_DATA3_MASK)
  1775. /* The count of ADC_ETC_TRIGn_RESULT_3_2 */
  1776. #define ADC_ETC_TRIGn_RESULT_3_2_COUNT (8U)
  1777. /*! @name TRIGn_RESULT_5_4 - ETC_TRIG Result Data 5/4 Register */
  1778. #define ADC_ETC_TRIGn_RESULT_5_4_DATA4_MASK (0xFFFU)
  1779. #define ADC_ETC_TRIGn_RESULT_5_4_DATA4_SHIFT (0U)
  1780. #define ADC_ETC_TRIGn_RESULT_5_4_DATA4(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_RESULT_5_4_DATA4_SHIFT)) & ADC_ETC_TRIGn_RESULT_5_4_DATA4_MASK)
  1781. #define ADC_ETC_TRIGn_RESULT_5_4_DATA5_MASK (0xFFF0000U)
  1782. #define ADC_ETC_TRIGn_RESULT_5_4_DATA5_SHIFT (16U)
  1783. #define ADC_ETC_TRIGn_RESULT_5_4_DATA5(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_RESULT_5_4_DATA5_SHIFT)) & ADC_ETC_TRIGn_RESULT_5_4_DATA5_MASK)
  1784. /* The count of ADC_ETC_TRIGn_RESULT_5_4 */
  1785. #define ADC_ETC_TRIGn_RESULT_5_4_COUNT (8U)
  1786. /*! @name TRIGn_RESULT_7_6 - ETC_TRIG Result Data 7/6 Register */
  1787. #define ADC_ETC_TRIGn_RESULT_7_6_DATA6_MASK (0xFFFU)
  1788. #define ADC_ETC_TRIGn_RESULT_7_6_DATA6_SHIFT (0U)
  1789. #define ADC_ETC_TRIGn_RESULT_7_6_DATA6(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_RESULT_7_6_DATA6_SHIFT)) & ADC_ETC_TRIGn_RESULT_7_6_DATA6_MASK)
  1790. #define ADC_ETC_TRIGn_RESULT_7_6_DATA7_MASK (0xFFF0000U)
  1791. #define ADC_ETC_TRIGn_RESULT_7_6_DATA7_SHIFT (16U)
  1792. #define ADC_ETC_TRIGn_RESULT_7_6_DATA7(x) (((uint32_t)(((uint32_t)(x)) << ADC_ETC_TRIGn_RESULT_7_6_DATA7_SHIFT)) & ADC_ETC_TRIGn_RESULT_7_6_DATA7_MASK)
  1793. /* The count of ADC_ETC_TRIGn_RESULT_7_6 */
  1794. #define ADC_ETC_TRIGn_RESULT_7_6_COUNT (8U)
  1795. /*!
  1796. * @}
  1797. */ /* end of group ADC_ETC_Register_Masks */
  1798. /* ADC_ETC - Peripheral instance base addresses */
  1799. /** Peripheral ADC_ETC base address */
  1800. #define ADC_ETC_BASE (0x403B0000u)
  1801. /** Peripheral ADC_ETC base pointer */
  1802. #define ADC_ETC ((ADC_ETC_Type *)ADC_ETC_BASE)
  1803. /** Array initializer of ADC_ETC peripheral base addresses */
  1804. #define ADC_ETC_BASE_ADDRS { ADC_ETC_BASE }
  1805. /** Array initializer of ADC_ETC peripheral base pointers */
  1806. #define ADC_ETC_BASE_PTRS { ADC_ETC }
  1807. /** Interrupt vectors for the ADC_ETC peripheral type */
  1808. #define ADC_ETC_IRQS { { ADC_ETC_IRQ0_IRQn, ADC_ETC_IRQ1_IRQn, ADC_ETC_IRQ2_IRQn } }
  1809. #define ADC_ETC_FAULT_IRQS { ADC_ETC_ERROR_IRQ_IRQn }
  1810. /*!
  1811. * @}
  1812. */ /* end of group ADC_ETC_Peripheral_Access_Layer */
  1813. /* ----------------------------------------------------------------------------
  1814. -- AIPSTZ Peripheral Access Layer
  1815. ---------------------------------------------------------------------------- */
  1816. /*!
  1817. * @addtogroup AIPSTZ_Peripheral_Access_Layer AIPSTZ Peripheral Access Layer
  1818. * @{
  1819. */
  1820. /** AIPSTZ - Register Layout Typedef */
  1821. typedef struct {
  1822. __IO uint32_t MPR; /**< Master Priviledge Registers, offset: 0x0 */
  1823. uint8_t RESERVED_0[60];
  1824. __IO uint32_t OPACR; /**< Off-Platform Peripheral Access Control Registers, offset: 0x40 */
  1825. __IO uint32_t OPACR1; /**< Off-Platform Peripheral Access Control Registers, offset: 0x44 */
  1826. __IO uint32_t OPACR2; /**< Off-Platform Peripheral Access Control Registers, offset: 0x48 */
  1827. __IO uint32_t OPACR3; /**< Off-Platform Peripheral Access Control Registers, offset: 0x4C */
  1828. __IO uint32_t OPACR4; /**< Off-Platform Peripheral Access Control Registers, offset: 0x50 */
  1829. } AIPSTZ_Type;
  1830. /* ----------------------------------------------------------------------------
  1831. -- AIPSTZ Register Masks
  1832. ---------------------------------------------------------------------------- */
  1833. /*!
  1834. * @addtogroup AIPSTZ_Register_Masks AIPSTZ Register Masks
  1835. * @{
  1836. */
  1837. /*! @name MPR - Master Priviledge Registers */
  1838. #define AIPSTZ_MPR_MPROT5_MASK (0xF00U)
  1839. #define AIPSTZ_MPR_MPROT5_SHIFT (8U)
  1840. #define AIPSTZ_MPR_MPROT5(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT5_SHIFT)) & AIPSTZ_MPR_MPROT5_MASK)
  1841. #define AIPSTZ_MPR_MPROT3_MASK (0xF0000U)
  1842. #define AIPSTZ_MPR_MPROT3_SHIFT (16U)
  1843. #define AIPSTZ_MPR_MPROT3(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT3_SHIFT)) & AIPSTZ_MPR_MPROT3_MASK)
  1844. #define AIPSTZ_MPR_MPROT2_MASK (0xF00000U)
  1845. #define AIPSTZ_MPR_MPROT2_SHIFT (20U)
  1846. #define AIPSTZ_MPR_MPROT2(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT2_SHIFT)) & AIPSTZ_MPR_MPROT2_MASK)
  1847. #define AIPSTZ_MPR_MPROT1_MASK (0xF000000U)
  1848. #define AIPSTZ_MPR_MPROT1_SHIFT (24U)
  1849. #define AIPSTZ_MPR_MPROT1(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT1_SHIFT)) & AIPSTZ_MPR_MPROT1_MASK)
  1850. #define AIPSTZ_MPR_MPROT0_MASK (0xF0000000U)
  1851. #define AIPSTZ_MPR_MPROT0_SHIFT (28U)
  1852. #define AIPSTZ_MPR_MPROT0(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_MPR_MPROT0_SHIFT)) & AIPSTZ_MPR_MPROT0_MASK)
  1853. /*! @name OPACR - Off-Platform Peripheral Access Control Registers */
  1854. #define AIPSTZ_OPACR_OPAC7_MASK (0xFU)
  1855. #define AIPSTZ_OPACR_OPAC7_SHIFT (0U)
  1856. #define AIPSTZ_OPACR_OPAC7(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC7_SHIFT)) & AIPSTZ_OPACR_OPAC7_MASK)
  1857. #define AIPSTZ_OPACR_OPAC6_MASK (0xF0U)
  1858. #define AIPSTZ_OPACR_OPAC6_SHIFT (4U)
  1859. #define AIPSTZ_OPACR_OPAC6(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC6_SHIFT)) & AIPSTZ_OPACR_OPAC6_MASK)
  1860. #define AIPSTZ_OPACR_OPAC5_MASK (0xF00U)
  1861. #define AIPSTZ_OPACR_OPAC5_SHIFT (8U)
  1862. #define AIPSTZ_OPACR_OPAC5(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC5_SHIFT)) & AIPSTZ_OPACR_OPAC5_MASK)
  1863. #define AIPSTZ_OPACR_OPAC4_MASK (0xF000U)
  1864. #define AIPSTZ_OPACR_OPAC4_SHIFT (12U)
  1865. #define AIPSTZ_OPACR_OPAC4(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC4_SHIFT)) & AIPSTZ_OPACR_OPAC4_MASK)
  1866. #define AIPSTZ_OPACR_OPAC3_MASK (0xF0000U)
  1867. #define AIPSTZ_OPACR_OPAC3_SHIFT (16U)
  1868. #define AIPSTZ_OPACR_OPAC3(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC3_SHIFT)) & AIPSTZ_OPACR_OPAC3_MASK)
  1869. #define AIPSTZ_OPACR_OPAC2_MASK (0xF00000U)
  1870. #define AIPSTZ_OPACR_OPAC2_SHIFT (20U)
  1871. #define AIPSTZ_OPACR_OPAC2(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC2_SHIFT)) & AIPSTZ_OPACR_OPAC2_MASK)
  1872. #define AIPSTZ_OPACR_OPAC1_MASK (0xF000000U)
  1873. #define AIPSTZ_OPACR_OPAC1_SHIFT (24U)
  1874. #define AIPSTZ_OPACR_OPAC1(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC1_SHIFT)) & AIPSTZ_OPACR_OPAC1_MASK)
  1875. #define AIPSTZ_OPACR_OPAC0_MASK (0xF0000000U)
  1876. #define AIPSTZ_OPACR_OPAC0_SHIFT (28U)
  1877. #define AIPSTZ_OPACR_OPAC0(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR_OPAC0_SHIFT)) & AIPSTZ_OPACR_OPAC0_MASK)
  1878. /*! @name OPACR1 - Off-Platform Peripheral Access Control Registers */
  1879. #define AIPSTZ_OPACR1_OPAC15_MASK (0xFU)
  1880. #define AIPSTZ_OPACR1_OPAC15_SHIFT (0U)
  1881. #define AIPSTZ_OPACR1_OPAC15(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC15_SHIFT)) & AIPSTZ_OPACR1_OPAC15_MASK)
  1882. #define AIPSTZ_OPACR1_OPAC14_MASK (0xF0U)
  1883. #define AIPSTZ_OPACR1_OPAC14_SHIFT (4U)
  1884. #define AIPSTZ_OPACR1_OPAC14(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC14_SHIFT)) & AIPSTZ_OPACR1_OPAC14_MASK)
  1885. #define AIPSTZ_OPACR1_OPAC13_MASK (0xF00U)
  1886. #define AIPSTZ_OPACR1_OPAC13_SHIFT (8U)
  1887. #define AIPSTZ_OPACR1_OPAC13(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC13_SHIFT)) & AIPSTZ_OPACR1_OPAC13_MASK)
  1888. #define AIPSTZ_OPACR1_OPAC12_MASK (0xF000U)
  1889. #define AIPSTZ_OPACR1_OPAC12_SHIFT (12U)
  1890. #define AIPSTZ_OPACR1_OPAC12(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC12_SHIFT)) & AIPSTZ_OPACR1_OPAC12_MASK)
  1891. #define AIPSTZ_OPACR1_OPAC11_MASK (0xF0000U)
  1892. #define AIPSTZ_OPACR1_OPAC11_SHIFT (16U)
  1893. #define AIPSTZ_OPACR1_OPAC11(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC11_SHIFT)) & AIPSTZ_OPACR1_OPAC11_MASK)
  1894. #define AIPSTZ_OPACR1_OPAC10_MASK (0xF00000U)
  1895. #define AIPSTZ_OPACR1_OPAC10_SHIFT (20U)
  1896. #define AIPSTZ_OPACR1_OPAC10(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC10_SHIFT)) & AIPSTZ_OPACR1_OPAC10_MASK)
  1897. #define AIPSTZ_OPACR1_OPAC9_MASK (0xF000000U)
  1898. #define AIPSTZ_OPACR1_OPAC9_SHIFT (24U)
  1899. #define AIPSTZ_OPACR1_OPAC9(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC9_SHIFT)) & AIPSTZ_OPACR1_OPAC9_MASK)
  1900. #define AIPSTZ_OPACR1_OPAC8_MASK (0xF0000000U)
  1901. #define AIPSTZ_OPACR1_OPAC8_SHIFT (28U)
  1902. #define AIPSTZ_OPACR1_OPAC8(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR1_OPAC8_SHIFT)) & AIPSTZ_OPACR1_OPAC8_MASK)
  1903. /*! @name OPACR2 - Off-Platform Peripheral Access Control Registers */
  1904. #define AIPSTZ_OPACR2_OPAC23_MASK (0xFU)
  1905. #define AIPSTZ_OPACR2_OPAC23_SHIFT (0U)
  1906. #define AIPSTZ_OPACR2_OPAC23(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC23_SHIFT)) & AIPSTZ_OPACR2_OPAC23_MASK)
  1907. #define AIPSTZ_OPACR2_OPAC22_MASK (0xF0U)
  1908. #define AIPSTZ_OPACR2_OPAC22_SHIFT (4U)
  1909. #define AIPSTZ_OPACR2_OPAC22(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC22_SHIFT)) & AIPSTZ_OPACR2_OPAC22_MASK)
  1910. #define AIPSTZ_OPACR2_OPAC21_MASK (0xF00U)
  1911. #define AIPSTZ_OPACR2_OPAC21_SHIFT (8U)
  1912. #define AIPSTZ_OPACR2_OPAC21(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC21_SHIFT)) & AIPSTZ_OPACR2_OPAC21_MASK)
  1913. #define AIPSTZ_OPACR2_OPAC20_MASK (0xF000U)
  1914. #define AIPSTZ_OPACR2_OPAC20_SHIFT (12U)
  1915. #define AIPSTZ_OPACR2_OPAC20(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC20_SHIFT)) & AIPSTZ_OPACR2_OPAC20_MASK)
  1916. #define AIPSTZ_OPACR2_OPAC19_MASK (0xF0000U)
  1917. #define AIPSTZ_OPACR2_OPAC19_SHIFT (16U)
  1918. #define AIPSTZ_OPACR2_OPAC19(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC19_SHIFT)) & AIPSTZ_OPACR2_OPAC19_MASK)
  1919. #define AIPSTZ_OPACR2_OPAC18_MASK (0xF00000U)
  1920. #define AIPSTZ_OPACR2_OPAC18_SHIFT (20U)
  1921. #define AIPSTZ_OPACR2_OPAC18(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC18_SHIFT)) & AIPSTZ_OPACR2_OPAC18_MASK)
  1922. #define AIPSTZ_OPACR2_OPAC17_MASK (0xF000000U)
  1923. #define AIPSTZ_OPACR2_OPAC17_SHIFT (24U)
  1924. #define AIPSTZ_OPACR2_OPAC17(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC17_SHIFT)) & AIPSTZ_OPACR2_OPAC17_MASK)
  1925. #define AIPSTZ_OPACR2_OPAC16_MASK (0xF0000000U)
  1926. #define AIPSTZ_OPACR2_OPAC16_SHIFT (28U)
  1927. #define AIPSTZ_OPACR2_OPAC16(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR2_OPAC16_SHIFT)) & AIPSTZ_OPACR2_OPAC16_MASK)
  1928. /*! @name OPACR3 - Off-Platform Peripheral Access Control Registers */
  1929. #define AIPSTZ_OPACR3_OPAC31_MASK (0xFU)
  1930. #define AIPSTZ_OPACR3_OPAC31_SHIFT (0U)
  1931. #define AIPSTZ_OPACR3_OPAC31(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC31_SHIFT)) & AIPSTZ_OPACR3_OPAC31_MASK)
  1932. #define AIPSTZ_OPACR3_OPAC30_MASK (0xF0U)
  1933. #define AIPSTZ_OPACR3_OPAC30_SHIFT (4U)
  1934. #define AIPSTZ_OPACR3_OPAC30(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC30_SHIFT)) & AIPSTZ_OPACR3_OPAC30_MASK)
  1935. #define AIPSTZ_OPACR3_OPAC29_MASK (0xF00U)
  1936. #define AIPSTZ_OPACR3_OPAC29_SHIFT (8U)
  1937. #define AIPSTZ_OPACR3_OPAC29(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC29_SHIFT)) & AIPSTZ_OPACR3_OPAC29_MASK)
  1938. #define AIPSTZ_OPACR3_OPAC28_MASK (0xF000U)
  1939. #define AIPSTZ_OPACR3_OPAC28_SHIFT (12U)
  1940. #define AIPSTZ_OPACR3_OPAC28(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC28_SHIFT)) & AIPSTZ_OPACR3_OPAC28_MASK)
  1941. #define AIPSTZ_OPACR3_OPAC27_MASK (0xF0000U)
  1942. #define AIPSTZ_OPACR3_OPAC27_SHIFT (16U)
  1943. #define AIPSTZ_OPACR3_OPAC27(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC27_SHIFT)) & AIPSTZ_OPACR3_OPAC27_MASK)
  1944. #define AIPSTZ_OPACR3_OPAC26_MASK (0xF00000U)
  1945. #define AIPSTZ_OPACR3_OPAC26_SHIFT (20U)
  1946. #define AIPSTZ_OPACR3_OPAC26(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC26_SHIFT)) & AIPSTZ_OPACR3_OPAC26_MASK)
  1947. #define AIPSTZ_OPACR3_OPAC25_MASK (0xF000000U)
  1948. #define AIPSTZ_OPACR3_OPAC25_SHIFT (24U)
  1949. #define AIPSTZ_OPACR3_OPAC25(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC25_SHIFT)) & AIPSTZ_OPACR3_OPAC25_MASK)
  1950. #define AIPSTZ_OPACR3_OPAC24_MASK (0xF0000000U)
  1951. #define AIPSTZ_OPACR3_OPAC24_SHIFT (28U)
  1952. #define AIPSTZ_OPACR3_OPAC24(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR3_OPAC24_SHIFT)) & AIPSTZ_OPACR3_OPAC24_MASK)
  1953. /*! @name OPACR4 - Off-Platform Peripheral Access Control Registers */
  1954. #define AIPSTZ_OPACR4_OPAC33_MASK (0xF000000U)
  1955. #define AIPSTZ_OPACR4_OPAC33_SHIFT (24U)
  1956. #define AIPSTZ_OPACR4_OPAC33(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR4_OPAC33_SHIFT)) & AIPSTZ_OPACR4_OPAC33_MASK)
  1957. #define AIPSTZ_OPACR4_OPAC32_MASK (0xF0000000U)
  1958. #define AIPSTZ_OPACR4_OPAC32_SHIFT (28U)
  1959. #define AIPSTZ_OPACR4_OPAC32(x) (((uint32_t)(((uint32_t)(x)) << AIPSTZ_OPACR4_OPAC32_SHIFT)) & AIPSTZ_OPACR4_OPAC32_MASK)
  1960. /*!
  1961. * @}
  1962. */ /* end of group AIPSTZ_Register_Masks */
  1963. /* AIPSTZ - Peripheral instance base addresses */
  1964. /** Peripheral AIPSTZ1 base address */
  1965. #define AIPSTZ1_BASE (0x4007C000u)
  1966. /** Peripheral AIPSTZ1 base pointer */
  1967. #define AIPSTZ1 ((AIPSTZ_Type *)AIPSTZ1_BASE)
  1968. /** Peripheral AIPSTZ2 base address */
  1969. #define AIPSTZ2_BASE (0x4017C000u)
  1970. /** Peripheral AIPSTZ2 base pointer */
  1971. #define AIPSTZ2 ((AIPSTZ_Type *)AIPSTZ2_BASE)
  1972. /** Peripheral AIPSTZ3 base address */
  1973. #define AIPSTZ3_BASE (0x4027C000u)
  1974. /** Peripheral AIPSTZ3 base pointer */
  1975. #define AIPSTZ3 ((AIPSTZ_Type *)AIPSTZ3_BASE)
  1976. /** Peripheral AIPSTZ4 base address */
  1977. #define AIPSTZ4_BASE (0x4037C000u)
  1978. /** Peripheral AIPSTZ4 base pointer */
  1979. #define AIPSTZ4 ((AIPSTZ_Type *)AIPSTZ4_BASE)
  1980. /** Array initializer of AIPSTZ peripheral base addresses */
  1981. #define AIPSTZ_BASE_ADDRS { 0u, AIPSTZ1_BASE, AIPSTZ2_BASE, AIPSTZ3_BASE, AIPSTZ4_BASE }
  1982. /** Array initializer of AIPSTZ peripheral base pointers */
  1983. #define AIPSTZ_BASE_PTRS { (AIPSTZ_Type *)0u, AIPSTZ1, AIPSTZ2, AIPSTZ3, AIPSTZ4 }
  1984. /*!
  1985. * @}
  1986. */ /* end of group AIPSTZ_Peripheral_Access_Layer */
  1987. /* ----------------------------------------------------------------------------
  1988. -- AOI Peripheral Access Layer
  1989. ---------------------------------------------------------------------------- */
  1990. /*!
  1991. * @addtogroup AOI_Peripheral_Access_Layer AOI Peripheral Access Layer
  1992. * @{
  1993. */
  1994. /** AOI - Register Layout Typedef */
  1995. typedef struct {
  1996. struct { /* offset: 0x0, array step: 0x4 */
  1997. __IO uint16_t BFCRT01; /**< Boolean Function Term 0 and 1 Configuration Register for EVENTn, array offset: 0x0, array step: 0x4 */
  1998. __IO uint16_t BFCRT23; /**< Boolean Function Term 2 and 3 Configuration Register for EVENTn, array offset: 0x2, array step: 0x4 */
  1999. } BFCRT[4];
  2000. } AOI_Type;
  2001. /* ----------------------------------------------------------------------------
  2002. -- AOI Register Masks
  2003. ---------------------------------------------------------------------------- */
  2004. /*!
  2005. * @addtogroup AOI_Register_Masks AOI Register Masks
  2006. * @{
  2007. */
  2008. /*! @name BFCRT01 - Boolean Function Term 0 and 1 Configuration Register for EVENTn */
  2009. #define AOI_BFCRT01_PT1_DC_MASK (0x3U)
  2010. #define AOI_BFCRT01_PT1_DC_SHIFT (0U)
  2011. #define AOI_BFCRT01_PT1_DC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT01_PT1_DC_SHIFT)) & AOI_BFCRT01_PT1_DC_MASK)
  2012. #define AOI_BFCRT01_PT1_CC_MASK (0xCU)
  2013. #define AOI_BFCRT01_PT1_CC_SHIFT (2U)
  2014. #define AOI_BFCRT01_PT1_CC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT01_PT1_CC_SHIFT)) & AOI_BFCRT01_PT1_CC_MASK)
  2015. #define AOI_BFCRT01_PT1_BC_MASK (0x30U)
  2016. #define AOI_BFCRT01_PT1_BC_SHIFT (4U)
  2017. #define AOI_BFCRT01_PT1_BC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT01_PT1_BC_SHIFT)) & AOI_BFCRT01_PT1_BC_MASK)
  2018. #define AOI_BFCRT01_PT1_AC_MASK (0xC0U)
  2019. #define AOI_BFCRT01_PT1_AC_SHIFT (6U)
  2020. #define AOI_BFCRT01_PT1_AC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT01_PT1_AC_SHIFT)) & AOI_BFCRT01_PT1_AC_MASK)
  2021. #define AOI_BFCRT01_PT0_DC_MASK (0x300U)
  2022. #define AOI_BFCRT01_PT0_DC_SHIFT (8U)
  2023. #define AOI_BFCRT01_PT0_DC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT01_PT0_DC_SHIFT)) & AOI_BFCRT01_PT0_DC_MASK)
  2024. #define AOI_BFCRT01_PT0_CC_MASK (0xC00U)
  2025. #define AOI_BFCRT01_PT0_CC_SHIFT (10U)
  2026. #define AOI_BFCRT01_PT0_CC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT01_PT0_CC_SHIFT)) & AOI_BFCRT01_PT0_CC_MASK)
  2027. #define AOI_BFCRT01_PT0_BC_MASK (0x3000U)
  2028. #define AOI_BFCRT01_PT0_BC_SHIFT (12U)
  2029. #define AOI_BFCRT01_PT0_BC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT01_PT0_BC_SHIFT)) & AOI_BFCRT01_PT0_BC_MASK)
  2030. #define AOI_BFCRT01_PT0_AC_MASK (0xC000U)
  2031. #define AOI_BFCRT01_PT0_AC_SHIFT (14U)
  2032. #define AOI_BFCRT01_PT0_AC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT01_PT0_AC_SHIFT)) & AOI_BFCRT01_PT0_AC_MASK)
  2033. /* The count of AOI_BFCRT01 */
  2034. #define AOI_BFCRT01_COUNT (4U)
  2035. /*! @name BFCRT23 - Boolean Function Term 2 and 3 Configuration Register for EVENTn */
  2036. #define AOI_BFCRT23_PT3_DC_MASK (0x3U)
  2037. #define AOI_BFCRT23_PT3_DC_SHIFT (0U)
  2038. #define AOI_BFCRT23_PT3_DC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT23_PT3_DC_SHIFT)) & AOI_BFCRT23_PT3_DC_MASK)
  2039. #define AOI_BFCRT23_PT3_CC_MASK (0xCU)
  2040. #define AOI_BFCRT23_PT3_CC_SHIFT (2U)
  2041. #define AOI_BFCRT23_PT3_CC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT23_PT3_CC_SHIFT)) & AOI_BFCRT23_PT3_CC_MASK)
  2042. #define AOI_BFCRT23_PT3_BC_MASK (0x30U)
  2043. #define AOI_BFCRT23_PT3_BC_SHIFT (4U)
  2044. #define AOI_BFCRT23_PT3_BC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT23_PT3_BC_SHIFT)) & AOI_BFCRT23_PT3_BC_MASK)
  2045. #define AOI_BFCRT23_PT3_AC_MASK (0xC0U)
  2046. #define AOI_BFCRT23_PT3_AC_SHIFT (6U)
  2047. #define AOI_BFCRT23_PT3_AC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT23_PT3_AC_SHIFT)) & AOI_BFCRT23_PT3_AC_MASK)
  2048. #define AOI_BFCRT23_PT2_DC_MASK (0x300U)
  2049. #define AOI_BFCRT23_PT2_DC_SHIFT (8U)
  2050. #define AOI_BFCRT23_PT2_DC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT23_PT2_DC_SHIFT)) & AOI_BFCRT23_PT2_DC_MASK)
  2051. #define AOI_BFCRT23_PT2_CC_MASK (0xC00U)
  2052. #define AOI_BFCRT23_PT2_CC_SHIFT (10U)
  2053. #define AOI_BFCRT23_PT2_CC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT23_PT2_CC_SHIFT)) & AOI_BFCRT23_PT2_CC_MASK)
  2054. #define AOI_BFCRT23_PT2_BC_MASK (0x3000U)
  2055. #define AOI_BFCRT23_PT2_BC_SHIFT (12U)
  2056. #define AOI_BFCRT23_PT2_BC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT23_PT2_BC_SHIFT)) & AOI_BFCRT23_PT2_BC_MASK)
  2057. #define AOI_BFCRT23_PT2_AC_MASK (0xC000U)
  2058. #define AOI_BFCRT23_PT2_AC_SHIFT (14U)
  2059. #define AOI_BFCRT23_PT2_AC(x) (((uint16_t)(((uint16_t)(x)) << AOI_BFCRT23_PT2_AC_SHIFT)) & AOI_BFCRT23_PT2_AC_MASK)
  2060. /* The count of AOI_BFCRT23 */
  2061. #define AOI_BFCRT23_COUNT (4U)
  2062. /*!
  2063. * @}
  2064. */ /* end of group AOI_Register_Masks */
  2065. /* AOI - Peripheral instance base addresses */
  2066. /** Peripheral AOI1 base address */
  2067. #define AOI1_BASE (0x403B4000u)
  2068. /** Peripheral AOI1 base pointer */
  2069. #define AOI1 ((AOI_Type *)AOI1_BASE)
  2070. /** Peripheral AOI2 base address */
  2071. #define AOI2_BASE (0x403B8000u)
  2072. /** Peripheral AOI2 base pointer */
  2073. #define AOI2 ((AOI_Type *)AOI2_BASE)
  2074. /** Array initializer of AOI peripheral base addresses */
  2075. #define AOI_BASE_ADDRS { 0u, AOI1_BASE, AOI2_BASE }
  2076. /** Array initializer of AOI peripheral base pointers */
  2077. #define AOI_BASE_PTRS { (AOI_Type *)0u, AOI1, AOI2 }
  2078. /*!
  2079. * @}
  2080. */ /* end of group AOI_Peripheral_Access_Layer */
  2081. /* ----------------------------------------------------------------------------
  2082. -- BEE Peripheral Access Layer
  2083. ---------------------------------------------------------------------------- */
  2084. /*!
  2085. * @addtogroup BEE_Peripheral_Access_Layer BEE Peripheral Access Layer
  2086. * @{
  2087. */
  2088. /** BEE - Register Layout Typedef */
  2089. typedef struct {
  2090. __IO uint32_t CTRL; /**< BEE Control Register, offset: 0x0 */
  2091. __IO uint32_t ADDR_OFFSET0; /**< , offset: 0x4 */
  2092. __IO uint32_t ADDR_OFFSET1; /**< , offset: 0x8 */
  2093. __IO uint32_t AES_KEY0_W0; /**< , offset: 0xC */
  2094. __IO uint32_t AES_KEY0_W1; /**< , offset: 0x10 */
  2095. __IO uint32_t AES_KEY0_W2; /**< , offset: 0x14 */
  2096. __IO uint32_t AES_KEY0_W3; /**< , offset: 0x18 */
  2097. __IO uint32_t STATUS; /**< , offset: 0x1C */
  2098. __O uint32_t CTR_NONCE0_W0; /**< , offset: 0x20 */
  2099. __O uint32_t CTR_NONCE0_W1; /**< , offset: 0x24 */
  2100. __O uint32_t CTR_NONCE0_W2; /**< , offset: 0x28 */
  2101. __O uint32_t CTR_NONCE0_W3; /**< , offset: 0x2C */
  2102. __O uint32_t CTR_NONCE1_W0; /**< , offset: 0x30 */
  2103. __O uint32_t CTR_NONCE1_W1; /**< , offset: 0x34 */
  2104. __O uint32_t CTR_NONCE1_W2; /**< , offset: 0x38 */
  2105. __O uint32_t CTR_NONCE1_W3; /**< , offset: 0x3C */
  2106. __IO uint32_t REGION1_TOP; /**< , offset: 0x40 */
  2107. __IO uint32_t REGION1_BOT; /**< , offset: 0x44 */
  2108. } BEE_Type;
  2109. /* ----------------------------------------------------------------------------
  2110. -- BEE Register Masks
  2111. ---------------------------------------------------------------------------- */
  2112. /*!
  2113. * @addtogroup BEE_Register_Masks BEE Register Masks
  2114. * @{
  2115. */
  2116. /*! @name CTRL - BEE Control Register */
  2117. #define BEE_CTRL_BEE_ENABLE_MASK (0x1U)
  2118. #define BEE_CTRL_BEE_ENABLE_SHIFT (0U)
  2119. #define BEE_CTRL_BEE_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_BEE_ENABLE_SHIFT)) & BEE_CTRL_BEE_ENABLE_MASK)
  2120. #define BEE_CTRL_CTRL_CLK_EN_MASK (0x2U)
  2121. #define BEE_CTRL_CTRL_CLK_EN_SHIFT (1U)
  2122. #define BEE_CTRL_CTRL_CLK_EN(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_CTRL_CLK_EN_SHIFT)) & BEE_CTRL_CTRL_CLK_EN_MASK)
  2123. #define BEE_CTRL_CTRL_SFTRST_N_MASK (0x4U)
  2124. #define BEE_CTRL_CTRL_SFTRST_N_SHIFT (2U)
  2125. #define BEE_CTRL_CTRL_SFTRST_N(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_CTRL_SFTRST_N_SHIFT)) & BEE_CTRL_CTRL_SFTRST_N_MASK)
  2126. #define BEE_CTRL_KEY_VALID_MASK (0x10U)
  2127. #define BEE_CTRL_KEY_VALID_SHIFT (4U)
  2128. #define BEE_CTRL_KEY_VALID(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_KEY_VALID_SHIFT)) & BEE_CTRL_KEY_VALID_MASK)
  2129. #define BEE_CTRL_KEY_REGION_SEL_MASK (0x20U)
  2130. #define BEE_CTRL_KEY_REGION_SEL_SHIFT (5U)
  2131. #define BEE_CTRL_KEY_REGION_SEL(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_KEY_REGION_SEL_SHIFT)) & BEE_CTRL_KEY_REGION_SEL_MASK)
  2132. #define BEE_CTRL_AC_PROT_EN_MASK (0x40U)
  2133. #define BEE_CTRL_AC_PROT_EN_SHIFT (6U)
  2134. #define BEE_CTRL_AC_PROT_EN(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_AC_PROT_EN_SHIFT)) & BEE_CTRL_AC_PROT_EN_MASK)
  2135. #define BEE_CTRL_LITTLE_ENDIAN_MASK (0x80U)
  2136. #define BEE_CTRL_LITTLE_ENDIAN_SHIFT (7U)
  2137. #define BEE_CTRL_LITTLE_ENDIAN(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_LITTLE_ENDIAN_SHIFT)) & BEE_CTRL_LITTLE_ENDIAN_MASK)
  2138. #define BEE_CTRL_SECURITY_LEVEL_R0_MASK (0x300U)
  2139. #define BEE_CTRL_SECURITY_LEVEL_R0_SHIFT (8U)
  2140. #define BEE_CTRL_SECURITY_LEVEL_R0(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_SECURITY_LEVEL_R0_SHIFT)) & BEE_CTRL_SECURITY_LEVEL_R0_MASK)
  2141. #define BEE_CTRL_CTRL_AES_MODE_R0_MASK (0x400U)
  2142. #define BEE_CTRL_CTRL_AES_MODE_R0_SHIFT (10U)
  2143. #define BEE_CTRL_CTRL_AES_MODE_R0(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_CTRL_AES_MODE_R0_SHIFT)) & BEE_CTRL_CTRL_AES_MODE_R0_MASK)
  2144. #define BEE_CTRL_SECURITY_LEVEL_R1_MASK (0x3000U)
  2145. #define BEE_CTRL_SECURITY_LEVEL_R1_SHIFT (12U)
  2146. #define BEE_CTRL_SECURITY_LEVEL_R1(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_SECURITY_LEVEL_R1_SHIFT)) & BEE_CTRL_SECURITY_LEVEL_R1_MASK)
  2147. #define BEE_CTRL_CTRL_AES_MODE_R1_MASK (0x4000U)
  2148. #define BEE_CTRL_CTRL_AES_MODE_R1_SHIFT (14U)
  2149. #define BEE_CTRL_CTRL_AES_MODE_R1(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_CTRL_AES_MODE_R1_SHIFT)) & BEE_CTRL_CTRL_AES_MODE_R1_MASK)
  2150. #define BEE_CTRL_BEE_ENABLE_LOCK_MASK (0x10000U)
  2151. #define BEE_CTRL_BEE_ENABLE_LOCK_SHIFT (16U)
  2152. #define BEE_CTRL_BEE_ENABLE_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_BEE_ENABLE_LOCK_SHIFT)) & BEE_CTRL_BEE_ENABLE_LOCK_MASK)
  2153. #define BEE_CTRL_CTRL_CLK_EN_LOCK_MASK (0x20000U)
  2154. #define BEE_CTRL_CTRL_CLK_EN_LOCK_SHIFT (17U)
  2155. #define BEE_CTRL_CTRL_CLK_EN_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_CTRL_CLK_EN_LOCK_SHIFT)) & BEE_CTRL_CTRL_CLK_EN_LOCK_MASK)
  2156. #define BEE_CTRL_CTRL_SFTRST_N_LOCK_MASK (0x40000U)
  2157. #define BEE_CTRL_CTRL_SFTRST_N_LOCK_SHIFT (18U)
  2158. #define BEE_CTRL_CTRL_SFTRST_N_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_CTRL_SFTRST_N_LOCK_SHIFT)) & BEE_CTRL_CTRL_SFTRST_N_LOCK_MASK)
  2159. #define BEE_CTRL_REGION1_ADDR_LOCK_MASK (0x80000U)
  2160. #define BEE_CTRL_REGION1_ADDR_LOCK_SHIFT (19U)
  2161. #define BEE_CTRL_REGION1_ADDR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_REGION1_ADDR_LOCK_SHIFT)) & BEE_CTRL_REGION1_ADDR_LOCK_MASK)
  2162. #define BEE_CTRL_KEY_VALID_LOCK_MASK (0x100000U)
  2163. #define BEE_CTRL_KEY_VALID_LOCK_SHIFT (20U)
  2164. #define BEE_CTRL_KEY_VALID_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_KEY_VALID_LOCK_SHIFT)) & BEE_CTRL_KEY_VALID_LOCK_MASK)
  2165. #define BEE_CTRL_KEY_REGION_SEL_LOCK_MASK (0x200000U)
  2166. #define BEE_CTRL_KEY_REGION_SEL_LOCK_SHIFT (21U)
  2167. #define BEE_CTRL_KEY_REGION_SEL_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_KEY_REGION_SEL_LOCK_SHIFT)) & BEE_CTRL_KEY_REGION_SEL_LOCK_MASK)
  2168. #define BEE_CTRL_AC_PROT_EN_LOCK_MASK (0x400000U)
  2169. #define BEE_CTRL_AC_PROT_EN_LOCK_SHIFT (22U)
  2170. #define BEE_CTRL_AC_PROT_EN_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_AC_PROT_EN_LOCK_SHIFT)) & BEE_CTRL_AC_PROT_EN_LOCK_MASK)
  2171. #define BEE_CTRL_LITTLE_ENDIAN_LOCK_MASK (0x800000U)
  2172. #define BEE_CTRL_LITTLE_ENDIAN_LOCK_SHIFT (23U)
  2173. #define BEE_CTRL_LITTLE_ENDIAN_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_LITTLE_ENDIAN_LOCK_SHIFT)) & BEE_CTRL_LITTLE_ENDIAN_LOCK_MASK)
  2174. #define BEE_CTRL_SECURITY_LEVEL_R0_LOCK_MASK (0x3000000U)
  2175. #define BEE_CTRL_SECURITY_LEVEL_R0_LOCK_SHIFT (24U)
  2176. #define BEE_CTRL_SECURITY_LEVEL_R0_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_SECURITY_LEVEL_R0_LOCK_SHIFT)) & BEE_CTRL_SECURITY_LEVEL_R0_LOCK_MASK)
  2177. #define BEE_CTRL_CTRL_AES_MODE_R0_LOCK_MASK (0x4000000U)
  2178. #define BEE_CTRL_CTRL_AES_MODE_R0_LOCK_SHIFT (26U)
  2179. #define BEE_CTRL_CTRL_AES_MODE_R0_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_CTRL_AES_MODE_R0_LOCK_SHIFT)) & BEE_CTRL_CTRL_AES_MODE_R0_LOCK_MASK)
  2180. #define BEE_CTRL_REGION0_KEY_LOCK_MASK (0x8000000U)
  2181. #define BEE_CTRL_REGION0_KEY_LOCK_SHIFT (27U)
  2182. #define BEE_CTRL_REGION0_KEY_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_REGION0_KEY_LOCK_SHIFT)) & BEE_CTRL_REGION0_KEY_LOCK_MASK)
  2183. #define BEE_CTRL_SECURITY_LEVEL_R1_LOCK_MASK (0x30000000U)
  2184. #define BEE_CTRL_SECURITY_LEVEL_R1_LOCK_SHIFT (28U)
  2185. #define BEE_CTRL_SECURITY_LEVEL_R1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_SECURITY_LEVEL_R1_LOCK_SHIFT)) & BEE_CTRL_SECURITY_LEVEL_R1_LOCK_MASK)
  2186. #define BEE_CTRL_CTRL_AES_MODE_R1_LOCK_MASK (0x40000000U)
  2187. #define BEE_CTRL_CTRL_AES_MODE_R1_LOCK_SHIFT (30U)
  2188. #define BEE_CTRL_CTRL_AES_MODE_R1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_CTRL_AES_MODE_R1_LOCK_SHIFT)) & BEE_CTRL_CTRL_AES_MODE_R1_LOCK_MASK)
  2189. #define BEE_CTRL_REGION1_KEY_LOCK_MASK (0x80000000U)
  2190. #define BEE_CTRL_REGION1_KEY_LOCK_SHIFT (31U)
  2191. #define BEE_CTRL_REGION1_KEY_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTRL_REGION1_KEY_LOCK_SHIFT)) & BEE_CTRL_REGION1_KEY_LOCK_MASK)
  2192. /*! @name ADDR_OFFSET0 - */
  2193. #define BEE_ADDR_OFFSET0_ADDR_OFFSET0_MASK (0xFFFFU)
  2194. #define BEE_ADDR_OFFSET0_ADDR_OFFSET0_SHIFT (0U)
  2195. #define BEE_ADDR_OFFSET0_ADDR_OFFSET0(x) (((uint32_t)(((uint32_t)(x)) << BEE_ADDR_OFFSET0_ADDR_OFFSET0_SHIFT)) & BEE_ADDR_OFFSET0_ADDR_OFFSET0_MASK)
  2196. #define BEE_ADDR_OFFSET0_ADDR_OFFSET0_LOCK_MASK (0xFFFF0000U)
  2197. #define BEE_ADDR_OFFSET0_ADDR_OFFSET0_LOCK_SHIFT (16U)
  2198. #define BEE_ADDR_OFFSET0_ADDR_OFFSET0_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_ADDR_OFFSET0_ADDR_OFFSET0_LOCK_SHIFT)) & BEE_ADDR_OFFSET0_ADDR_OFFSET0_LOCK_MASK)
  2199. /*! @name ADDR_OFFSET1 - */
  2200. #define BEE_ADDR_OFFSET1_ADDR_OFFSET0_MASK (0xFFFFU)
  2201. #define BEE_ADDR_OFFSET1_ADDR_OFFSET0_SHIFT (0U)
  2202. #define BEE_ADDR_OFFSET1_ADDR_OFFSET0(x) (((uint32_t)(((uint32_t)(x)) << BEE_ADDR_OFFSET1_ADDR_OFFSET0_SHIFT)) & BEE_ADDR_OFFSET1_ADDR_OFFSET0_MASK)
  2203. #define BEE_ADDR_OFFSET1_ADDR_OFFSET0_LOCK_MASK (0xFFFF0000U)
  2204. #define BEE_ADDR_OFFSET1_ADDR_OFFSET0_LOCK_SHIFT (16U)
  2205. #define BEE_ADDR_OFFSET1_ADDR_OFFSET0_LOCK(x) (((uint32_t)(((uint32_t)(x)) << BEE_ADDR_OFFSET1_ADDR_OFFSET0_LOCK_SHIFT)) & BEE_ADDR_OFFSET1_ADDR_OFFSET0_LOCK_MASK)
  2206. /*! @name AES_KEY0_W0 - */
  2207. #define BEE_AES_KEY0_W0_KEY0_MASK (0xFFFFFFFFU)
  2208. #define BEE_AES_KEY0_W0_KEY0_SHIFT (0U)
  2209. #define BEE_AES_KEY0_W0_KEY0(x) (((uint32_t)(((uint32_t)(x)) << BEE_AES_KEY0_W0_KEY0_SHIFT)) & BEE_AES_KEY0_W0_KEY0_MASK)
  2210. /*! @name AES_KEY0_W1 - */
  2211. #define BEE_AES_KEY0_W1_KEY1_MASK (0xFFFFFFFFU)
  2212. #define BEE_AES_KEY0_W1_KEY1_SHIFT (0U)
  2213. #define BEE_AES_KEY0_W1_KEY1(x) (((uint32_t)(((uint32_t)(x)) << BEE_AES_KEY0_W1_KEY1_SHIFT)) & BEE_AES_KEY0_W1_KEY1_MASK)
  2214. /*! @name AES_KEY0_W2 - */
  2215. #define BEE_AES_KEY0_W2_KEY2_MASK (0xFFFFFFFFU)
  2216. #define BEE_AES_KEY0_W2_KEY2_SHIFT (0U)
  2217. #define BEE_AES_KEY0_W2_KEY2(x) (((uint32_t)(((uint32_t)(x)) << BEE_AES_KEY0_W2_KEY2_SHIFT)) & BEE_AES_KEY0_W2_KEY2_MASK)
  2218. /*! @name AES_KEY0_W3 - */
  2219. #define BEE_AES_KEY0_W3_KEY3_MASK (0xFFFFFFFFU)
  2220. #define BEE_AES_KEY0_W3_KEY3_SHIFT (0U)
  2221. #define BEE_AES_KEY0_W3_KEY3(x) (((uint32_t)(((uint32_t)(x)) << BEE_AES_KEY0_W3_KEY3_SHIFT)) & BEE_AES_KEY0_W3_KEY3_MASK)
  2222. /*! @name STATUS - */
  2223. #define BEE_STATUS_IRQ_VEC_MASK (0xFFU)
  2224. #define BEE_STATUS_IRQ_VEC_SHIFT (0U)
  2225. #define BEE_STATUS_IRQ_VEC(x) (((uint32_t)(((uint32_t)(x)) << BEE_STATUS_IRQ_VEC_SHIFT)) & BEE_STATUS_IRQ_VEC_MASK)
  2226. #define BEE_STATUS_BEE_IDLE_MASK (0x100U)
  2227. #define BEE_STATUS_BEE_IDLE_SHIFT (8U)
  2228. #define BEE_STATUS_BEE_IDLE(x) (((uint32_t)(((uint32_t)(x)) << BEE_STATUS_BEE_IDLE_SHIFT)) & BEE_STATUS_BEE_IDLE_MASK)
  2229. /*! @name CTR_NONCE0_W0 - */
  2230. #define BEE_CTR_NONCE0_W0_NONCE00_MASK (0xFFFFFFFFU)
  2231. #define BEE_CTR_NONCE0_W0_NONCE00_SHIFT (0U)
  2232. #define BEE_CTR_NONCE0_W0_NONCE00(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTR_NONCE0_W0_NONCE00_SHIFT)) & BEE_CTR_NONCE0_W0_NONCE00_MASK)
  2233. /*! @name CTR_NONCE0_W1 - */
  2234. #define BEE_CTR_NONCE0_W1_NONCE01_MASK (0xFFFFFFFFU)
  2235. #define BEE_CTR_NONCE0_W1_NONCE01_SHIFT (0U)
  2236. #define BEE_CTR_NONCE0_W1_NONCE01(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTR_NONCE0_W1_NONCE01_SHIFT)) & BEE_CTR_NONCE0_W1_NONCE01_MASK)
  2237. /*! @name CTR_NONCE0_W2 - */
  2238. #define BEE_CTR_NONCE0_W2_NONCE02_MASK (0xFFFFFFFFU)
  2239. #define BEE_CTR_NONCE0_W2_NONCE02_SHIFT (0U)
  2240. #define BEE_CTR_NONCE0_W2_NONCE02(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTR_NONCE0_W2_NONCE02_SHIFT)) & BEE_CTR_NONCE0_W2_NONCE02_MASK)
  2241. /*! @name CTR_NONCE0_W3 - */
  2242. #define BEE_CTR_NONCE0_W3_NONCE03_MASK (0xFFFFFFFFU)
  2243. #define BEE_CTR_NONCE0_W3_NONCE03_SHIFT (0U)
  2244. #define BEE_CTR_NONCE0_W3_NONCE03(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTR_NONCE0_W3_NONCE03_SHIFT)) & BEE_CTR_NONCE0_W3_NONCE03_MASK)
  2245. /*! @name CTR_NONCE1_W0 - */
  2246. #define BEE_CTR_NONCE1_W0_NONCE10_MASK (0xFFFFFFFFU)
  2247. #define BEE_CTR_NONCE1_W0_NONCE10_SHIFT (0U)
  2248. #define BEE_CTR_NONCE1_W0_NONCE10(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTR_NONCE1_W0_NONCE10_SHIFT)) & BEE_CTR_NONCE1_W0_NONCE10_MASK)
  2249. /*! @name CTR_NONCE1_W1 - */
  2250. #define BEE_CTR_NONCE1_W1_NONCE11_MASK (0xFFFFFFFFU)
  2251. #define BEE_CTR_NONCE1_W1_NONCE11_SHIFT (0U)
  2252. #define BEE_CTR_NONCE1_W1_NONCE11(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTR_NONCE1_W1_NONCE11_SHIFT)) & BEE_CTR_NONCE1_W1_NONCE11_MASK)
  2253. /*! @name CTR_NONCE1_W2 - */
  2254. #define BEE_CTR_NONCE1_W2_NONCE12_MASK (0xFFFFFFFFU)
  2255. #define BEE_CTR_NONCE1_W2_NONCE12_SHIFT (0U)
  2256. #define BEE_CTR_NONCE1_W2_NONCE12(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTR_NONCE1_W2_NONCE12_SHIFT)) & BEE_CTR_NONCE1_W2_NONCE12_MASK)
  2257. /*! @name CTR_NONCE1_W3 - */
  2258. #define BEE_CTR_NONCE1_W3_NONCE13_MASK (0xFFFFFFFFU)
  2259. #define BEE_CTR_NONCE1_W3_NONCE13_SHIFT (0U)
  2260. #define BEE_CTR_NONCE1_W3_NONCE13(x) (((uint32_t)(((uint32_t)(x)) << BEE_CTR_NONCE1_W3_NONCE13_SHIFT)) & BEE_CTR_NONCE1_W3_NONCE13_MASK)
  2261. /*! @name REGION1_TOP - */
  2262. #define BEE_REGION1_TOP_REGION1_TOP_MASK (0xFFFFFFFFU)
  2263. #define BEE_REGION1_TOP_REGION1_TOP_SHIFT (0U)
  2264. #define BEE_REGION1_TOP_REGION1_TOP(x) (((uint32_t)(((uint32_t)(x)) << BEE_REGION1_TOP_REGION1_TOP_SHIFT)) & BEE_REGION1_TOP_REGION1_TOP_MASK)
  2265. /*! @name REGION1_BOT - */
  2266. #define BEE_REGION1_BOT_REGION1_BOT_MASK (0xFFFFFFFFU)
  2267. #define BEE_REGION1_BOT_REGION1_BOT_SHIFT (0U)
  2268. #define BEE_REGION1_BOT_REGION1_BOT(x) (((uint32_t)(((uint32_t)(x)) << BEE_REGION1_BOT_REGION1_BOT_SHIFT)) & BEE_REGION1_BOT_REGION1_BOT_MASK)
  2269. /*!
  2270. * @}
  2271. */ /* end of group BEE_Register_Masks */
  2272. /* BEE - Peripheral instance base addresses */
  2273. /** Peripheral BEE base address */
  2274. #define BEE_BASE (0x403EC000u)
  2275. /** Peripheral BEE base pointer */
  2276. #define BEE ((BEE_Type *)BEE_BASE)
  2277. /** Array initializer of BEE peripheral base addresses */
  2278. #define BEE_BASE_ADDRS { BEE_BASE }
  2279. /** Array initializer of BEE peripheral base pointers */
  2280. #define BEE_BASE_PTRS { BEE }
  2281. /*!
  2282. * @}
  2283. */ /* end of group BEE_Peripheral_Access_Layer */
  2284. /* ----------------------------------------------------------------------------
  2285. -- CAN Peripheral Access Layer
  2286. ---------------------------------------------------------------------------- */
  2287. /*!
  2288. * @addtogroup CAN_Peripheral_Access_Layer CAN Peripheral Access Layer
  2289. * @{
  2290. */
  2291. /** CAN - Register Layout Typedef */
  2292. typedef struct {
  2293. __IO uint32_t MCR; /**< Module Configuration Register, offset: 0x0 */
  2294. __IO uint32_t CTRL1; /**< Control 1 Register, offset: 0x4 */
  2295. __IO uint32_t TIMER; /**< Free Running Timer Register, offset: 0x8 */
  2296. uint8_t RESERVED_0[4];
  2297. __IO uint32_t RXMGMASK; /**< Rx Mailboxes Global Mask Register, offset: 0x10 */
  2298. __IO uint32_t RX14MASK; /**< Rx Buffer 14 Mask Register, offset: 0x14 */
  2299. __IO uint32_t RX15MASK; /**< Rx Buffer 15 Mask Register, offset: 0x18 */
  2300. __IO uint32_t ECR; /**< Error Counter Register, offset: 0x1C */
  2301. __IO uint32_t ESR1; /**< Error and Status 1 Register, offset: 0x20 */
  2302. __IO uint32_t IMASK2; /**< Interrupt Masks 2 Register, offset: 0x24 */
  2303. __IO uint32_t IMASK1; /**< Interrupt Masks 1 Register, offset: 0x28 */
  2304. __IO uint32_t IFLAG2; /**< Interrupt Flags 2 Register, offset: 0x2C */
  2305. __IO uint32_t IFLAG1; /**< Interrupt Flags 1 Register, offset: 0x30 */
  2306. __IO uint32_t CTRL2; /**< Control 2 Register, offset: 0x34 */
  2307. __I uint32_t ESR2; /**< Error and Status 2 Register, offset: 0x38 */
  2308. uint8_t RESERVED_1[8];
  2309. __I uint32_t CRCR; /**< CRC Register, offset: 0x44 */
  2310. __IO uint32_t RXFGMASK; /**< Rx FIFO Global Mask Register, offset: 0x48 */
  2311. __I uint32_t RXFIR; /**< Rx FIFO Information Register, offset: 0x4C */
  2312. uint8_t RESERVED_2[48];
  2313. struct { /* offset: 0x80, array step: 0x10 */
  2314. __IO uint32_t CS; /**< Message Buffer 0 CS Register..Message Buffer 63 CS Register, array offset: 0x80, array step: 0x10 */
  2315. __IO uint32_t ID; /**< Message Buffer 0 ID Register..Message Buffer 63 ID Register, array offset: 0x84, array step: 0x10 */
  2316. __IO uint32_t WORD0; /**< Message Buffer 0 WORD0 Register..Message Buffer 63 WORD0 Register, array offset: 0x88, array step: 0x10 */
  2317. __IO uint32_t WORD1; /**< Message Buffer 0 WORD1 Register..Message Buffer 63 WORD1 Register, array offset: 0x8C, array step: 0x10 */
  2318. } MB[64];
  2319. uint8_t RESERVED_3[1024];
  2320. __IO uint32_t RXIMR[64]; /**< Rx Individual Mask Registers, array offset: 0x880, array step: 0x4 */
  2321. uint8_t RESERVED_4[96];
  2322. __IO uint32_t GFWR; /**< Glitch Filter Width Registers, offset: 0x9E0 */
  2323. } CAN_Type;
  2324. /* ----------------------------------------------------------------------------
  2325. -- CAN Register Masks
  2326. ---------------------------------------------------------------------------- */
  2327. /*!
  2328. * @addtogroup CAN_Register_Masks CAN Register Masks
  2329. * @{
  2330. */
  2331. /*! @name MCR - Module Configuration Register */
  2332. #define CAN_MCR_MAXMB_MASK (0x7FU)
  2333. #define CAN_MCR_MAXMB_SHIFT (0U)
  2334. #define CAN_MCR_MAXMB(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_MAXMB_SHIFT)) & CAN_MCR_MAXMB_MASK)
  2335. #define CAN_MCR_IDAM_MASK (0x300U)
  2336. #define CAN_MCR_IDAM_SHIFT (8U)
  2337. #define CAN_MCR_IDAM(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_IDAM_SHIFT)) & CAN_MCR_IDAM_MASK)
  2338. #define CAN_MCR_AEN_MASK (0x1000U)
  2339. #define CAN_MCR_AEN_SHIFT (12U)
  2340. #define CAN_MCR_AEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_AEN_SHIFT)) & CAN_MCR_AEN_MASK)
  2341. #define CAN_MCR_LPRIOEN_MASK (0x2000U)
  2342. #define CAN_MCR_LPRIOEN_SHIFT (13U)
  2343. #define CAN_MCR_LPRIOEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_LPRIOEN_SHIFT)) & CAN_MCR_LPRIOEN_MASK)
  2344. #define CAN_MCR_IRMQ_MASK (0x10000U)
  2345. #define CAN_MCR_IRMQ_SHIFT (16U)
  2346. #define CAN_MCR_IRMQ(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_IRMQ_SHIFT)) & CAN_MCR_IRMQ_MASK)
  2347. #define CAN_MCR_SRXDIS_MASK (0x20000U)
  2348. #define CAN_MCR_SRXDIS_SHIFT (17U)
  2349. #define CAN_MCR_SRXDIS(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SRXDIS_SHIFT)) & CAN_MCR_SRXDIS_MASK)
  2350. #define CAN_MCR_WAKSRC_MASK (0x80000U)
  2351. #define CAN_MCR_WAKSRC_SHIFT (19U)
  2352. #define CAN_MCR_WAKSRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_WAKSRC_SHIFT)) & CAN_MCR_WAKSRC_MASK)
  2353. #define CAN_MCR_LPMACK_MASK (0x100000U)
  2354. #define CAN_MCR_LPMACK_SHIFT (20U)
  2355. #define CAN_MCR_LPMACK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_LPMACK_SHIFT)) & CAN_MCR_LPMACK_MASK)
  2356. #define CAN_MCR_WRNEN_MASK (0x200000U)
  2357. #define CAN_MCR_WRNEN_SHIFT (21U)
  2358. #define CAN_MCR_WRNEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_WRNEN_SHIFT)) & CAN_MCR_WRNEN_MASK)
  2359. #define CAN_MCR_SLFWAK_MASK (0x400000U)
  2360. #define CAN_MCR_SLFWAK_SHIFT (22U)
  2361. #define CAN_MCR_SLFWAK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SLFWAK_SHIFT)) & CAN_MCR_SLFWAK_MASK)
  2362. #define CAN_MCR_SUPV_MASK (0x800000U)
  2363. #define CAN_MCR_SUPV_SHIFT (23U)
  2364. #define CAN_MCR_SUPV(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SUPV_SHIFT)) & CAN_MCR_SUPV_MASK)
  2365. #define CAN_MCR_FRZACK_MASK (0x1000000U)
  2366. #define CAN_MCR_FRZACK_SHIFT (24U)
  2367. #define CAN_MCR_FRZACK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_FRZACK_SHIFT)) & CAN_MCR_FRZACK_MASK)
  2368. #define CAN_MCR_SOFTRST_MASK (0x2000000U)
  2369. #define CAN_MCR_SOFTRST_SHIFT (25U)
  2370. #define CAN_MCR_SOFTRST(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_SOFTRST_SHIFT)) & CAN_MCR_SOFTRST_MASK)
  2371. #define CAN_MCR_WAKMSK_MASK (0x4000000U)
  2372. #define CAN_MCR_WAKMSK_SHIFT (26U)
  2373. #define CAN_MCR_WAKMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_WAKMSK_SHIFT)) & CAN_MCR_WAKMSK_MASK)
  2374. #define CAN_MCR_NOTRDY_MASK (0x8000000U)
  2375. #define CAN_MCR_NOTRDY_SHIFT (27U)
  2376. #define CAN_MCR_NOTRDY(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_NOTRDY_SHIFT)) & CAN_MCR_NOTRDY_MASK)
  2377. #define CAN_MCR_HALT_MASK (0x10000000U)
  2378. #define CAN_MCR_HALT_SHIFT (28U)
  2379. #define CAN_MCR_HALT(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_HALT_SHIFT)) & CAN_MCR_HALT_MASK)
  2380. #define CAN_MCR_RFEN_MASK (0x20000000U)
  2381. #define CAN_MCR_RFEN_SHIFT (29U)
  2382. #define CAN_MCR_RFEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_RFEN_SHIFT)) & CAN_MCR_RFEN_MASK)
  2383. #define CAN_MCR_FRZ_MASK (0x40000000U)
  2384. #define CAN_MCR_FRZ_SHIFT (30U)
  2385. #define CAN_MCR_FRZ(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_FRZ_SHIFT)) & CAN_MCR_FRZ_MASK)
  2386. #define CAN_MCR_MDIS_MASK (0x80000000U)
  2387. #define CAN_MCR_MDIS_SHIFT (31U)
  2388. #define CAN_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x)) << CAN_MCR_MDIS_SHIFT)) & CAN_MCR_MDIS_MASK)
  2389. /*! @name CTRL1 - Control 1 Register */
  2390. #define CAN_CTRL1_PROPSEG_MASK (0x7U)
  2391. #define CAN_CTRL1_PROPSEG_SHIFT (0U)
  2392. #define CAN_CTRL1_PROPSEG(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PROPSEG_SHIFT)) & CAN_CTRL1_PROPSEG_MASK)
  2393. #define CAN_CTRL1_LOM_MASK (0x8U)
  2394. #define CAN_CTRL1_LOM_SHIFT (3U)
  2395. #define CAN_CTRL1_LOM(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_LOM_SHIFT)) & CAN_CTRL1_LOM_MASK)
  2396. #define CAN_CTRL1_LBUF_MASK (0x10U)
  2397. #define CAN_CTRL1_LBUF_SHIFT (4U)
  2398. #define CAN_CTRL1_LBUF(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_LBUF_SHIFT)) & CAN_CTRL1_LBUF_MASK)
  2399. #define CAN_CTRL1_TSYN_MASK (0x20U)
  2400. #define CAN_CTRL1_TSYN_SHIFT (5U)
  2401. #define CAN_CTRL1_TSYN(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_TSYN_SHIFT)) & CAN_CTRL1_TSYN_MASK)
  2402. #define CAN_CTRL1_BOFFREC_MASK (0x40U)
  2403. #define CAN_CTRL1_BOFFREC_SHIFT (6U)
  2404. #define CAN_CTRL1_BOFFREC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_BOFFREC_SHIFT)) & CAN_CTRL1_BOFFREC_MASK)
  2405. #define CAN_CTRL1_SMP_MASK (0x80U)
  2406. #define CAN_CTRL1_SMP_SHIFT (7U)
  2407. #define CAN_CTRL1_SMP(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_SMP_SHIFT)) & CAN_CTRL1_SMP_MASK)
  2408. #define CAN_CTRL1_RWRNMSK_MASK (0x400U)
  2409. #define CAN_CTRL1_RWRNMSK_SHIFT (10U)
  2410. #define CAN_CTRL1_RWRNMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_RWRNMSK_SHIFT)) & CAN_CTRL1_RWRNMSK_MASK)
  2411. #define CAN_CTRL1_TWRNMSK_MASK (0x800U)
  2412. #define CAN_CTRL1_TWRNMSK_SHIFT (11U)
  2413. #define CAN_CTRL1_TWRNMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_TWRNMSK_SHIFT)) & CAN_CTRL1_TWRNMSK_MASK)
  2414. #define CAN_CTRL1_LPB_MASK (0x1000U)
  2415. #define CAN_CTRL1_LPB_SHIFT (12U)
  2416. #define CAN_CTRL1_LPB(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_LPB_SHIFT)) & CAN_CTRL1_LPB_MASK)
  2417. #define CAN_CTRL1_ERRMSK_MASK (0x4000U)
  2418. #define CAN_CTRL1_ERRMSK_SHIFT (14U)
  2419. #define CAN_CTRL1_ERRMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_ERRMSK_SHIFT)) & CAN_CTRL1_ERRMSK_MASK)
  2420. #define CAN_CTRL1_BOFFMSK_MASK (0x8000U)
  2421. #define CAN_CTRL1_BOFFMSK_SHIFT (15U)
  2422. #define CAN_CTRL1_BOFFMSK(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_BOFFMSK_SHIFT)) & CAN_CTRL1_BOFFMSK_MASK)
  2423. #define CAN_CTRL1_PSEG2_MASK (0x70000U)
  2424. #define CAN_CTRL1_PSEG2_SHIFT (16U)
  2425. #define CAN_CTRL1_PSEG2(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PSEG2_SHIFT)) & CAN_CTRL1_PSEG2_MASK)
  2426. #define CAN_CTRL1_PSEG1_MASK (0x380000U)
  2427. #define CAN_CTRL1_PSEG1_SHIFT (19U)
  2428. #define CAN_CTRL1_PSEG1(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PSEG1_SHIFT)) & CAN_CTRL1_PSEG1_MASK)
  2429. #define CAN_CTRL1_RJW_MASK (0xC00000U)
  2430. #define CAN_CTRL1_RJW_SHIFT (22U)
  2431. #define CAN_CTRL1_RJW(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_RJW_SHIFT)) & CAN_CTRL1_RJW_MASK)
  2432. #define CAN_CTRL1_PRESDIV_MASK (0xFF000000U)
  2433. #define CAN_CTRL1_PRESDIV_SHIFT (24U)
  2434. #define CAN_CTRL1_PRESDIV(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL1_PRESDIV_SHIFT)) & CAN_CTRL1_PRESDIV_MASK)
  2435. /*! @name TIMER - Free Running Timer Register */
  2436. #define CAN_TIMER_TIMER_MASK (0xFFFFU)
  2437. #define CAN_TIMER_TIMER_SHIFT (0U)
  2438. #define CAN_TIMER_TIMER(x) (((uint32_t)(((uint32_t)(x)) << CAN_TIMER_TIMER_SHIFT)) & CAN_TIMER_TIMER_MASK)
  2439. /*! @name RXMGMASK - Rx Mailboxes Global Mask Register */
  2440. #define CAN_RXMGMASK_MG_MASK (0xFFFFFFFFU)
  2441. #define CAN_RXMGMASK_MG_SHIFT (0U)
  2442. #define CAN_RXMGMASK_MG(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXMGMASK_MG_SHIFT)) & CAN_RXMGMASK_MG_MASK)
  2443. /*! @name RX14MASK - Rx Buffer 14 Mask Register */
  2444. #define CAN_RX14MASK_RX14M_MASK (0xFFFFFFFFU)
  2445. #define CAN_RX14MASK_RX14M_SHIFT (0U)
  2446. #define CAN_RX14MASK_RX14M(x) (((uint32_t)(((uint32_t)(x)) << CAN_RX14MASK_RX14M_SHIFT)) & CAN_RX14MASK_RX14M_MASK)
  2447. /*! @name RX15MASK - Rx Buffer 15 Mask Register */
  2448. #define CAN_RX15MASK_RX15M_MASK (0xFFFFFFFFU)
  2449. #define CAN_RX15MASK_RX15M_SHIFT (0U)
  2450. #define CAN_RX15MASK_RX15M(x) (((uint32_t)(((uint32_t)(x)) << CAN_RX15MASK_RX15M_SHIFT)) & CAN_RX15MASK_RX15M_MASK)
  2451. /*! @name ECR - Error Counter Register */
  2452. #define CAN_ECR_TX_ERR_COUNTER_MASK (0xFFU)
  2453. #define CAN_ECR_TX_ERR_COUNTER_SHIFT (0U)
  2454. #define CAN_ECR_TX_ERR_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << CAN_ECR_TX_ERR_COUNTER_SHIFT)) & CAN_ECR_TX_ERR_COUNTER_MASK)
  2455. #define CAN_ECR_RX_ERR_COUNTER_MASK (0xFF00U)
  2456. #define CAN_ECR_RX_ERR_COUNTER_SHIFT (8U)
  2457. #define CAN_ECR_RX_ERR_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << CAN_ECR_RX_ERR_COUNTER_SHIFT)) & CAN_ECR_RX_ERR_COUNTER_MASK)
  2458. /*! @name ESR1 - Error and Status 1 Register */
  2459. #define CAN_ESR1_WAKINT_MASK (0x1U)
  2460. #define CAN_ESR1_WAKINT_SHIFT (0U)
  2461. #define CAN_ESR1_WAKINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_WAKINT_SHIFT)) & CAN_ESR1_WAKINT_MASK)
  2462. #define CAN_ESR1_ERRINT_MASK (0x2U)
  2463. #define CAN_ESR1_ERRINT_SHIFT (1U)
  2464. #define CAN_ESR1_ERRINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_ERRINT_SHIFT)) & CAN_ESR1_ERRINT_MASK)
  2465. #define CAN_ESR1_BOFFINT_MASK (0x4U)
  2466. #define CAN_ESR1_BOFFINT_SHIFT (2U)
  2467. #define CAN_ESR1_BOFFINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_BOFFINT_SHIFT)) & CAN_ESR1_BOFFINT_MASK)
  2468. #define CAN_ESR1_RX_MASK (0x8U)
  2469. #define CAN_ESR1_RX_SHIFT (3U)
  2470. #define CAN_ESR1_RX(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_RX_SHIFT)) & CAN_ESR1_RX_MASK)
  2471. #define CAN_ESR1_FLTCONF_MASK (0x30U)
  2472. #define CAN_ESR1_FLTCONF_SHIFT (4U)
  2473. #define CAN_ESR1_FLTCONF(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_FLTCONF_SHIFT)) & CAN_ESR1_FLTCONF_MASK)
  2474. #define CAN_ESR1_TX_MASK (0x40U)
  2475. #define CAN_ESR1_TX_SHIFT (6U)
  2476. #define CAN_ESR1_TX(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_TX_SHIFT)) & CAN_ESR1_TX_MASK)
  2477. #define CAN_ESR1_IDLE_MASK (0x80U)
  2478. #define CAN_ESR1_IDLE_SHIFT (7U)
  2479. #define CAN_ESR1_IDLE(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_IDLE_SHIFT)) & CAN_ESR1_IDLE_MASK)
  2480. #define CAN_ESR1_RXWRN_MASK (0x100U)
  2481. #define CAN_ESR1_RXWRN_SHIFT (8U)
  2482. #define CAN_ESR1_RXWRN(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_RXWRN_SHIFT)) & CAN_ESR1_RXWRN_MASK)
  2483. #define CAN_ESR1_TXWRN_MASK (0x200U)
  2484. #define CAN_ESR1_TXWRN_SHIFT (9U)
  2485. #define CAN_ESR1_TXWRN(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_TXWRN_SHIFT)) & CAN_ESR1_TXWRN_MASK)
  2486. #define CAN_ESR1_STFERR_MASK (0x400U)
  2487. #define CAN_ESR1_STFERR_SHIFT (10U)
  2488. #define CAN_ESR1_STFERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_STFERR_SHIFT)) & CAN_ESR1_STFERR_MASK)
  2489. #define CAN_ESR1_FRMERR_MASK (0x800U)
  2490. #define CAN_ESR1_FRMERR_SHIFT (11U)
  2491. #define CAN_ESR1_FRMERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_FRMERR_SHIFT)) & CAN_ESR1_FRMERR_MASK)
  2492. #define CAN_ESR1_CRCERR_MASK (0x1000U)
  2493. #define CAN_ESR1_CRCERR_SHIFT (12U)
  2494. #define CAN_ESR1_CRCERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_CRCERR_SHIFT)) & CAN_ESR1_CRCERR_MASK)
  2495. #define CAN_ESR1_ACKERR_MASK (0x2000U)
  2496. #define CAN_ESR1_ACKERR_SHIFT (13U)
  2497. #define CAN_ESR1_ACKERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_ACKERR_SHIFT)) & CAN_ESR1_ACKERR_MASK)
  2498. #define CAN_ESR1_BIT0ERR_MASK (0x4000U)
  2499. #define CAN_ESR1_BIT0ERR_SHIFT (14U)
  2500. #define CAN_ESR1_BIT0ERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_BIT0ERR_SHIFT)) & CAN_ESR1_BIT0ERR_MASK)
  2501. #define CAN_ESR1_BIT1ERR_MASK (0x8000U)
  2502. #define CAN_ESR1_BIT1ERR_SHIFT (15U)
  2503. #define CAN_ESR1_BIT1ERR(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_BIT1ERR_SHIFT)) & CAN_ESR1_BIT1ERR_MASK)
  2504. #define CAN_ESR1_RWRNINT_MASK (0x10000U)
  2505. #define CAN_ESR1_RWRNINT_SHIFT (16U)
  2506. #define CAN_ESR1_RWRNINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_RWRNINT_SHIFT)) & CAN_ESR1_RWRNINT_MASK)
  2507. #define CAN_ESR1_TWRNINT_MASK (0x20000U)
  2508. #define CAN_ESR1_TWRNINT_SHIFT (17U)
  2509. #define CAN_ESR1_TWRNINT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_TWRNINT_SHIFT)) & CAN_ESR1_TWRNINT_MASK)
  2510. #define CAN_ESR1_SYNCH_MASK (0x40000U)
  2511. #define CAN_ESR1_SYNCH_SHIFT (18U)
  2512. #define CAN_ESR1_SYNCH(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR1_SYNCH_SHIFT)) & CAN_ESR1_SYNCH_MASK)
  2513. /*! @name IMASK2 - Interrupt Masks 2 Register */
  2514. #define CAN_IMASK2_BUFHM_MASK (0xFFFFFFFFU)
  2515. #define CAN_IMASK2_BUFHM_SHIFT (0U)
  2516. #define CAN_IMASK2_BUFHM(x) (((uint32_t)(((uint32_t)(x)) << CAN_IMASK2_BUFHM_SHIFT)) & CAN_IMASK2_BUFHM_MASK)
  2517. /*! @name IMASK1 - Interrupt Masks 1 Register */
  2518. #define CAN_IMASK1_BUFLM_MASK (0xFFFFFFFFU)
  2519. #define CAN_IMASK1_BUFLM_SHIFT (0U)
  2520. #define CAN_IMASK1_BUFLM(x) (((uint32_t)(((uint32_t)(x)) << CAN_IMASK1_BUFLM_SHIFT)) & CAN_IMASK1_BUFLM_MASK)
  2521. /*! @name IFLAG2 - Interrupt Flags 2 Register */
  2522. #define CAN_IFLAG2_BUFHI_MASK (0xFFFFFFFFU)
  2523. #define CAN_IFLAG2_BUFHI_SHIFT (0U)
  2524. #define CAN_IFLAG2_BUFHI(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG2_BUFHI_SHIFT)) & CAN_IFLAG2_BUFHI_MASK)
  2525. /*! @name IFLAG1 - Interrupt Flags 1 Register */
  2526. #define CAN_IFLAG1_BUF4TO0I_MASK (0x1FU)
  2527. #define CAN_IFLAG1_BUF4TO0I_SHIFT (0U)
  2528. #define CAN_IFLAG1_BUF4TO0I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF4TO0I_SHIFT)) & CAN_IFLAG1_BUF4TO0I_MASK)
  2529. #define CAN_IFLAG1_BUF5I_MASK (0x20U)
  2530. #define CAN_IFLAG1_BUF5I_SHIFT (5U)
  2531. #define CAN_IFLAG1_BUF5I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF5I_SHIFT)) & CAN_IFLAG1_BUF5I_MASK)
  2532. #define CAN_IFLAG1_BUF6I_MASK (0x40U)
  2533. #define CAN_IFLAG1_BUF6I_SHIFT (6U)
  2534. #define CAN_IFLAG1_BUF6I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF6I_SHIFT)) & CAN_IFLAG1_BUF6I_MASK)
  2535. #define CAN_IFLAG1_BUF7I_MASK (0x80U)
  2536. #define CAN_IFLAG1_BUF7I_SHIFT (7U)
  2537. #define CAN_IFLAG1_BUF7I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF7I_SHIFT)) & CAN_IFLAG1_BUF7I_MASK)
  2538. #define CAN_IFLAG1_BUF31TO8I_MASK (0xFFFFFF00U)
  2539. #define CAN_IFLAG1_BUF31TO8I_SHIFT (8U)
  2540. #define CAN_IFLAG1_BUF31TO8I(x) (((uint32_t)(((uint32_t)(x)) << CAN_IFLAG1_BUF31TO8I_SHIFT)) & CAN_IFLAG1_BUF31TO8I_MASK)
  2541. /*! @name CTRL2 - Control 2 Register */
  2542. #define CAN_CTRL2_EACEN_MASK (0x10000U)
  2543. #define CAN_CTRL2_EACEN_SHIFT (16U)
  2544. #define CAN_CTRL2_EACEN(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_EACEN_SHIFT)) & CAN_CTRL2_EACEN_MASK)
  2545. #define CAN_CTRL2_RRS_MASK (0x20000U)
  2546. #define CAN_CTRL2_RRS_SHIFT (17U)
  2547. #define CAN_CTRL2_RRS(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_RRS_SHIFT)) & CAN_CTRL2_RRS_MASK)
  2548. #define CAN_CTRL2_MRP_MASK (0x40000U)
  2549. #define CAN_CTRL2_MRP_SHIFT (18U)
  2550. #define CAN_CTRL2_MRP(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_MRP_SHIFT)) & CAN_CTRL2_MRP_MASK)
  2551. #define CAN_CTRL2_TASD_MASK (0xF80000U)
  2552. #define CAN_CTRL2_TASD_SHIFT (19U)
  2553. #define CAN_CTRL2_TASD(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_TASD_SHIFT)) & CAN_CTRL2_TASD_MASK)
  2554. #define CAN_CTRL2_RFFN_MASK (0xF000000U)
  2555. #define CAN_CTRL2_RFFN_SHIFT (24U)
  2556. #define CAN_CTRL2_RFFN(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_RFFN_SHIFT)) & CAN_CTRL2_RFFN_MASK)
  2557. #define CAN_CTRL2_WRMFRZ_MASK (0x10000000U)
  2558. #define CAN_CTRL2_WRMFRZ_SHIFT (28U)
  2559. #define CAN_CTRL2_WRMFRZ(x) (((uint32_t)(((uint32_t)(x)) << CAN_CTRL2_WRMFRZ_SHIFT)) & CAN_CTRL2_WRMFRZ_MASK)
  2560. /*! @name ESR2 - Error and Status 2 Register */
  2561. #define CAN_ESR2_IMB_MASK (0x2000U)
  2562. #define CAN_ESR2_IMB_SHIFT (13U)
  2563. #define CAN_ESR2_IMB(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR2_IMB_SHIFT)) & CAN_ESR2_IMB_MASK)
  2564. #define CAN_ESR2_VPS_MASK (0x4000U)
  2565. #define CAN_ESR2_VPS_SHIFT (14U)
  2566. #define CAN_ESR2_VPS(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR2_VPS_SHIFT)) & CAN_ESR2_VPS_MASK)
  2567. #define CAN_ESR2_LPTM_MASK (0x7F0000U)
  2568. #define CAN_ESR2_LPTM_SHIFT (16U)
  2569. #define CAN_ESR2_LPTM(x) (((uint32_t)(((uint32_t)(x)) << CAN_ESR2_LPTM_SHIFT)) & CAN_ESR2_LPTM_MASK)
  2570. /*! @name CRCR - CRC Register */
  2571. #define CAN_CRCR_TXCRC_MASK (0x7FFFU)
  2572. #define CAN_CRCR_TXCRC_SHIFT (0U)
  2573. #define CAN_CRCR_TXCRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CRCR_TXCRC_SHIFT)) & CAN_CRCR_TXCRC_MASK)
  2574. #define CAN_CRCR_MBCRC_MASK (0x7F0000U)
  2575. #define CAN_CRCR_MBCRC_SHIFT (16U)
  2576. #define CAN_CRCR_MBCRC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CRCR_MBCRC_SHIFT)) & CAN_CRCR_MBCRC_MASK)
  2577. /*! @name RXFGMASK - Rx FIFO Global Mask Register */
  2578. #define CAN_RXFGMASK_FGM_MASK (0xFFFFFFFFU)
  2579. #define CAN_RXFGMASK_FGM_SHIFT (0U)
  2580. #define CAN_RXFGMASK_FGM(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXFGMASK_FGM_SHIFT)) & CAN_RXFGMASK_FGM_MASK)
  2581. /*! @name RXFIR - Rx FIFO Information Register */
  2582. #define CAN_RXFIR_IDHIT_MASK (0x1FFU)
  2583. #define CAN_RXFIR_IDHIT_SHIFT (0U)
  2584. #define CAN_RXFIR_IDHIT(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXFIR_IDHIT_SHIFT)) & CAN_RXFIR_IDHIT_MASK)
  2585. /*! @name CS - Message Buffer 0 CS Register..Message Buffer 63 CS Register */
  2586. #define CAN_CS_TIME_STAMP_MASK (0xFFFFU)
  2587. #define CAN_CS_TIME_STAMP_SHIFT (0U)
  2588. #define CAN_CS_TIME_STAMP(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_TIME_STAMP_SHIFT)) & CAN_CS_TIME_STAMP_MASK)
  2589. #define CAN_CS_DLC_MASK (0xF0000U)
  2590. #define CAN_CS_DLC_SHIFT (16U)
  2591. #define CAN_CS_DLC(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_DLC_SHIFT)) & CAN_CS_DLC_MASK)
  2592. #define CAN_CS_RTR_MASK (0x100000U)
  2593. #define CAN_CS_RTR_SHIFT (20U)
  2594. #define CAN_CS_RTR(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_RTR_SHIFT)) & CAN_CS_RTR_MASK)
  2595. #define CAN_CS_IDE_MASK (0x200000U)
  2596. #define CAN_CS_IDE_SHIFT (21U)
  2597. #define CAN_CS_IDE(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_IDE_SHIFT)) & CAN_CS_IDE_MASK)
  2598. #define CAN_CS_SRR_MASK (0x400000U)
  2599. #define CAN_CS_SRR_SHIFT (22U)
  2600. #define CAN_CS_SRR(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_SRR_SHIFT)) & CAN_CS_SRR_MASK)
  2601. #define CAN_CS_CODE_MASK (0xF000000U)
  2602. #define CAN_CS_CODE_SHIFT (24U)
  2603. #define CAN_CS_CODE(x) (((uint32_t)(((uint32_t)(x)) << CAN_CS_CODE_SHIFT)) & CAN_CS_CODE_MASK)
  2604. /* The count of CAN_CS */
  2605. #define CAN_CS_COUNT (64U)
  2606. /*! @name ID - Message Buffer 0 ID Register..Message Buffer 63 ID Register */
  2607. #define CAN_ID_EXT_MASK (0x3FFFFU)
  2608. #define CAN_ID_EXT_SHIFT (0U)
  2609. #define CAN_ID_EXT(x) (((uint32_t)(((uint32_t)(x)) << CAN_ID_EXT_SHIFT)) & CAN_ID_EXT_MASK)
  2610. #define CAN_ID_STD_MASK (0x1FFC0000U)
  2611. #define CAN_ID_STD_SHIFT (18U)
  2612. #define CAN_ID_STD(x) (((uint32_t)(((uint32_t)(x)) << CAN_ID_STD_SHIFT)) & CAN_ID_STD_MASK)
  2613. #define CAN_ID_PRIO_MASK (0xE0000000U)
  2614. #define CAN_ID_PRIO_SHIFT (29U)
  2615. #define CAN_ID_PRIO(x) (((uint32_t)(((uint32_t)(x)) << CAN_ID_PRIO_SHIFT)) & CAN_ID_PRIO_MASK)
  2616. /* The count of CAN_ID */
  2617. #define CAN_ID_COUNT (64U)
  2618. /*! @name WORD0 - Message Buffer 0 WORD0 Register..Message Buffer 63 WORD0 Register */
  2619. #define CAN_WORD0_DATA_BYTE_3_MASK (0xFFU)
  2620. #define CAN_WORD0_DATA_BYTE_3_SHIFT (0U)
  2621. #define CAN_WORD0_DATA_BYTE_3(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_3_SHIFT)) & CAN_WORD0_DATA_BYTE_3_MASK)
  2622. #define CAN_WORD0_DATA_BYTE_2_MASK (0xFF00U)
  2623. #define CAN_WORD0_DATA_BYTE_2_SHIFT (8U)
  2624. #define CAN_WORD0_DATA_BYTE_2(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_2_SHIFT)) & CAN_WORD0_DATA_BYTE_2_MASK)
  2625. #define CAN_WORD0_DATA_BYTE_1_MASK (0xFF0000U)
  2626. #define CAN_WORD0_DATA_BYTE_1_SHIFT (16U)
  2627. #define CAN_WORD0_DATA_BYTE_1(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_1_SHIFT)) & CAN_WORD0_DATA_BYTE_1_MASK)
  2628. #define CAN_WORD0_DATA_BYTE_0_MASK (0xFF000000U)
  2629. #define CAN_WORD0_DATA_BYTE_0_SHIFT (24U)
  2630. #define CAN_WORD0_DATA_BYTE_0(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD0_DATA_BYTE_0_SHIFT)) & CAN_WORD0_DATA_BYTE_0_MASK)
  2631. /* The count of CAN_WORD0 */
  2632. #define CAN_WORD0_COUNT (64U)
  2633. /*! @name WORD1 - Message Buffer 0 WORD1 Register..Message Buffer 63 WORD1 Register */
  2634. #define CAN_WORD1_DATA_BYTE_7_MASK (0xFFU)
  2635. #define CAN_WORD1_DATA_BYTE_7_SHIFT (0U)
  2636. #define CAN_WORD1_DATA_BYTE_7(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_7_SHIFT)) & CAN_WORD1_DATA_BYTE_7_MASK)
  2637. #define CAN_WORD1_DATA_BYTE_6_MASK (0xFF00U)
  2638. #define CAN_WORD1_DATA_BYTE_6_SHIFT (8U)
  2639. #define CAN_WORD1_DATA_BYTE_6(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_6_SHIFT)) & CAN_WORD1_DATA_BYTE_6_MASK)
  2640. #define CAN_WORD1_DATA_BYTE_5_MASK (0xFF0000U)
  2641. #define CAN_WORD1_DATA_BYTE_5_SHIFT (16U)
  2642. #define CAN_WORD1_DATA_BYTE_5(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_5_SHIFT)) & CAN_WORD1_DATA_BYTE_5_MASK)
  2643. #define CAN_WORD1_DATA_BYTE_4_MASK (0xFF000000U)
  2644. #define CAN_WORD1_DATA_BYTE_4_SHIFT (24U)
  2645. #define CAN_WORD1_DATA_BYTE_4(x) (((uint32_t)(((uint32_t)(x)) << CAN_WORD1_DATA_BYTE_4_SHIFT)) & CAN_WORD1_DATA_BYTE_4_MASK)
  2646. /* The count of CAN_WORD1 */
  2647. #define CAN_WORD1_COUNT (64U)
  2648. /*! @name RXIMR - Rx Individual Mask Registers */
  2649. #define CAN_RXIMR_MI_MASK (0xFFFFFFFFU)
  2650. #define CAN_RXIMR_MI_SHIFT (0U)
  2651. #define CAN_RXIMR_MI(x) (((uint32_t)(((uint32_t)(x)) << CAN_RXIMR_MI_SHIFT)) & CAN_RXIMR_MI_MASK)
  2652. /* The count of CAN_RXIMR */
  2653. #define CAN_RXIMR_COUNT (64U)
  2654. /*! @name GFWR - Glitch Filter Width Registers */
  2655. #define CAN_GFWR_GFWR_MASK (0xFFU)
  2656. #define CAN_GFWR_GFWR_SHIFT (0U)
  2657. #define CAN_GFWR_GFWR(x) (((uint32_t)(((uint32_t)(x)) << CAN_GFWR_GFWR_SHIFT)) & CAN_GFWR_GFWR_MASK)
  2658. /*!
  2659. * @}
  2660. */ /* end of group CAN_Register_Masks */
  2661. /* CAN - Peripheral instance base addresses */
  2662. /** Peripheral CAN1 base address */
  2663. #define CAN1_BASE (0x401D0000u)
  2664. /** Peripheral CAN1 base pointer */
  2665. #define CAN1 ((CAN_Type *)CAN1_BASE)
  2666. /** Peripheral CAN2 base address */
  2667. #define CAN2_BASE (0x401D4000u)
  2668. /** Peripheral CAN2 base pointer */
  2669. #define CAN2 ((CAN_Type *)CAN2_BASE)
  2670. /** Array initializer of CAN peripheral base addresses */
  2671. #define CAN_BASE_ADDRS { 0u, CAN1_BASE, CAN2_BASE }
  2672. /** Array initializer of CAN peripheral base pointers */
  2673. #define CAN_BASE_PTRS { (CAN_Type *)0u, CAN1, CAN2 }
  2674. /** Interrupt vectors for the CAN peripheral type */
  2675. #define CAN_Rx_Warning_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  2676. #define CAN_Tx_Warning_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  2677. #define CAN_Wake_Up_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  2678. #define CAN_Error_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  2679. #define CAN_Bus_Off_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  2680. #define CAN_ORed_Message_buffer_IRQS { NotAvail_IRQn, CAN1_IRQn, CAN2_IRQn }
  2681. /* Backward compatibility */
  2682. #define CAN_ECR_TXERRCNT_MASK CAN_ECR_TX_ERR_COUNTER_MASK
  2683. #define CAN_ECR_TXERRCNT_SHIFT CAN_ECR_TX_ERR_COUNTER_SHIFT
  2684. #define CAN_ECR_TXERRCNT(x) CAN_ECR_TX_ERR_COUNTER(x)
  2685. #define CAN_ECR_RXERRCNT_MASK CAN_ECR_RX_ERR_COUNTER_MASK
  2686. #define CAN_ECR_RXERRCNT_SHIFT CAN_ECR_RX_ERR_COUNTER_SHIFT
  2687. #define CAN_ECR_RXERRCNT(x) CAN_ECR_RX_ERR_COUNTER(x)
  2688. /*!
  2689. * @}
  2690. */ /* end of group CAN_Peripheral_Access_Layer */
  2691. /* ----------------------------------------------------------------------------
  2692. -- CCM Peripheral Access Layer
  2693. ---------------------------------------------------------------------------- */
  2694. /*!
  2695. * @addtogroup CCM_Peripheral_Access_Layer CCM Peripheral Access Layer
  2696. * @{
  2697. */
  2698. /** CCM - Register Layout Typedef */
  2699. typedef struct {
  2700. __IO uint32_t CCR; /**< CCM Control Register, offset: 0x0 */
  2701. uint8_t RESERVED_0[4];
  2702. __I uint32_t CSR; /**< CCM Status Register, offset: 0x8 */
  2703. __IO uint32_t CCSR; /**< CCM Clock Switcher Register, offset: 0xC */
  2704. __IO uint32_t CACRR; /**< CCM Arm Clock Root Register, offset: 0x10 */
  2705. __IO uint32_t CBCDR; /**< CCM Bus Clock Divider Register, offset: 0x14 */
  2706. __IO uint32_t CBCMR; /**< CCM Bus Clock Multiplexer Register, offset: 0x18 */
  2707. __IO uint32_t CSCMR1; /**< CCM Serial Clock Multiplexer Register 1, offset: 0x1C */
  2708. __IO uint32_t CSCMR2; /**< CCM Serial Clock Multiplexer Register 2, offset: 0x20 */
  2709. __IO uint32_t CSCDR1; /**< CCM Serial Clock Divider Register 1, offset: 0x24 */
  2710. __IO uint32_t CS1CDR; /**< CCM Clock Divider Register, offset: 0x28 */
  2711. __IO uint32_t CS2CDR; /**< CCM Clock Divider Register, offset: 0x2C */
  2712. __IO uint32_t CDCDR; /**< CCM D1 Clock Divider Register, offset: 0x30 */
  2713. uint8_t RESERVED_1[4];
  2714. __IO uint32_t CSCDR2; /**< CCM Serial Clock Divider Register 2, offset: 0x38 */
  2715. __IO uint32_t CSCDR3; /**< CCM Serial Clock Divider Register 3, offset: 0x3C */
  2716. uint8_t RESERVED_2[8];
  2717. __I uint32_t CDHIPR; /**< CCM Divider Handshake In-Process Register, offset: 0x48 */
  2718. uint8_t RESERVED_3[8];
  2719. __IO uint32_t CLPCR; /**< CCM Low Power Control Register, offset: 0x54 */
  2720. __IO uint32_t CISR; /**< CCM Interrupt Status Register, offset: 0x58 */
  2721. __IO uint32_t CIMR; /**< CCM Interrupt Mask Register, offset: 0x5C */
  2722. __IO uint32_t CCOSR; /**< CCM Clock Output Source Register, offset: 0x60 */
  2723. __IO uint32_t CGPR; /**< CCM General Purpose Register, offset: 0x64 */
  2724. __IO uint32_t CCGR0; /**< CCM Clock Gating Register 0, offset: 0x68 */
  2725. __IO uint32_t CCGR1; /**< CCM Clock Gating Register 1, offset: 0x6C */
  2726. __IO uint32_t CCGR2; /**< CCM Clock Gating Register 2, offset: 0x70 */
  2727. __IO uint32_t CCGR3; /**< CCM Clock Gating Register 3, offset: 0x74 */
  2728. __IO uint32_t CCGR4; /**< CCM Clock Gating Register 4, offset: 0x78 */
  2729. __IO uint32_t CCGR5; /**< CCM Clock Gating Register 5, offset: 0x7C */
  2730. __IO uint32_t CCGR6; /**< CCM Clock Gating Register 6, offset: 0x80 */
  2731. uint8_t RESERVED_4[4];
  2732. __IO uint32_t CMEOR; /**< CCM Module Enable Overide Register, offset: 0x88 */
  2733. } CCM_Type;
  2734. /* ----------------------------------------------------------------------------
  2735. -- CCM Register Masks
  2736. ---------------------------------------------------------------------------- */
  2737. /*!
  2738. * @addtogroup CCM_Register_Masks CCM Register Masks
  2739. * @{
  2740. */
  2741. /*! @name CCR - CCM Control Register */
  2742. #define CCM_CCR_OSCNT_MASK (0xFFU)
  2743. #define CCM_CCR_OSCNT_SHIFT (0U)
  2744. #define CCM_CCR_OSCNT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCR_OSCNT_SHIFT)) & CCM_CCR_OSCNT_MASK)
  2745. #define CCM_CCR_COSC_EN_MASK (0x1000U)
  2746. #define CCM_CCR_COSC_EN_SHIFT (12U)
  2747. #define CCM_CCR_COSC_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCR_COSC_EN_SHIFT)) & CCM_CCR_COSC_EN_MASK)
  2748. #define CCM_CCR_REG_BYPASS_COUNT_MASK (0x7E00000U)
  2749. #define CCM_CCR_REG_BYPASS_COUNT_SHIFT (21U)
  2750. #define CCM_CCR_REG_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCR_REG_BYPASS_COUNT_SHIFT)) & CCM_CCR_REG_BYPASS_COUNT_MASK)
  2751. #define CCM_CCR_RBC_EN_MASK (0x8000000U)
  2752. #define CCM_CCR_RBC_EN_SHIFT (27U)
  2753. #define CCM_CCR_RBC_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCR_RBC_EN_SHIFT)) & CCM_CCR_RBC_EN_MASK)
  2754. /*! @name CSR - CCM Status Register */
  2755. #define CCM_CSR_REF_EN_B_MASK (0x1U)
  2756. #define CCM_CSR_REF_EN_B_SHIFT (0U)
  2757. #define CCM_CSR_REF_EN_B(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSR_REF_EN_B_SHIFT)) & CCM_CSR_REF_EN_B_MASK)
  2758. #define CCM_CSR_CAMP2_READY_MASK (0x8U)
  2759. #define CCM_CSR_CAMP2_READY_SHIFT (3U)
  2760. #define CCM_CSR_CAMP2_READY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSR_CAMP2_READY_SHIFT)) & CCM_CSR_CAMP2_READY_MASK)
  2761. #define CCM_CSR_COSC_READY_MASK (0x20U)
  2762. #define CCM_CSR_COSC_READY_SHIFT (5U)
  2763. #define CCM_CSR_COSC_READY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSR_COSC_READY_SHIFT)) & CCM_CSR_COSC_READY_MASK)
  2764. /*! @name CCSR - CCM Clock Switcher Register */
  2765. #define CCM_CCSR_PLL3_SW_CLK_SEL_MASK (0x1U)
  2766. #define CCM_CCSR_PLL3_SW_CLK_SEL_SHIFT (0U)
  2767. #define CCM_CCSR_PLL3_SW_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCSR_PLL3_SW_CLK_SEL_SHIFT)) & CCM_CCSR_PLL3_SW_CLK_SEL_MASK)
  2768. /*! @name CACRR - CCM Arm Clock Root Register */
  2769. #define CCM_CACRR_ARM_PODF_MASK (0x7U)
  2770. #define CCM_CACRR_ARM_PODF_SHIFT (0U)
  2771. #define CCM_CACRR_ARM_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CACRR_ARM_PODF_SHIFT)) & CCM_CACRR_ARM_PODF_MASK)
  2772. /*! @name CBCDR - CCM Bus Clock Divider Register */
  2773. #define CCM_CBCDR_SEMC_CLK_SEL_MASK (0x40U)
  2774. #define CCM_CBCDR_SEMC_CLK_SEL_SHIFT (6U)
  2775. #define CCM_CBCDR_SEMC_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_SEMC_CLK_SEL_SHIFT)) & CCM_CBCDR_SEMC_CLK_SEL_MASK)
  2776. #define CCM_CBCDR_SEMC_ALT_CLK_SEL_MASK (0x80U)
  2777. #define CCM_CBCDR_SEMC_ALT_CLK_SEL_SHIFT (7U)
  2778. #define CCM_CBCDR_SEMC_ALT_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_SEMC_ALT_CLK_SEL_SHIFT)) & CCM_CBCDR_SEMC_ALT_CLK_SEL_MASK)
  2779. #define CCM_CBCDR_IPG_PODF_MASK (0x300U)
  2780. #define CCM_CBCDR_IPG_PODF_SHIFT (8U)
  2781. #define CCM_CBCDR_IPG_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_IPG_PODF_SHIFT)) & CCM_CBCDR_IPG_PODF_MASK)
  2782. #define CCM_CBCDR_AHB_PODF_MASK (0x1C00U)
  2783. #define CCM_CBCDR_AHB_PODF_SHIFT (10U)
  2784. #define CCM_CBCDR_AHB_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_AHB_PODF_SHIFT)) & CCM_CBCDR_AHB_PODF_MASK)
  2785. #define CCM_CBCDR_SEMC_PODF_MASK (0x70000U)
  2786. #define CCM_CBCDR_SEMC_PODF_SHIFT (16U)
  2787. #define CCM_CBCDR_SEMC_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_SEMC_PODF_SHIFT)) & CCM_CBCDR_SEMC_PODF_MASK)
  2788. #define CCM_CBCDR_PERIPH_CLK_SEL_MASK (0x2000000U)
  2789. #define CCM_CBCDR_PERIPH_CLK_SEL_SHIFT (25U)
  2790. #define CCM_CBCDR_PERIPH_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_PERIPH_CLK_SEL_SHIFT)) & CCM_CBCDR_PERIPH_CLK_SEL_MASK)
  2791. #define CCM_CBCDR_PERIPH_CLK2_PODF_MASK (0x38000000U)
  2792. #define CCM_CBCDR_PERIPH_CLK2_PODF_SHIFT (27U)
  2793. #define CCM_CBCDR_PERIPH_CLK2_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCDR_PERIPH_CLK2_PODF_SHIFT)) & CCM_CBCDR_PERIPH_CLK2_PODF_MASK)
  2794. /*! @name CBCMR - CCM Bus Clock Multiplexer Register */
  2795. #define CCM_CBCMR_LPSPI_CLK_SEL_MASK (0x30U)
  2796. #define CCM_CBCMR_LPSPI_CLK_SEL_SHIFT (4U)
  2797. #define CCM_CBCMR_LPSPI_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_LPSPI_CLK_SEL_SHIFT)) & CCM_CBCMR_LPSPI_CLK_SEL_MASK)
  2798. #define CCM_CBCMR_PERIPH_CLK2_SEL_MASK (0x3000U)
  2799. #define CCM_CBCMR_PERIPH_CLK2_SEL_SHIFT (12U)
  2800. #define CCM_CBCMR_PERIPH_CLK2_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_PERIPH_CLK2_SEL_SHIFT)) & CCM_CBCMR_PERIPH_CLK2_SEL_MASK)
  2801. #define CCM_CBCMR_TRACE_CLK_SEL_MASK (0xC000U)
  2802. #define CCM_CBCMR_TRACE_CLK_SEL_SHIFT (14U)
  2803. #define CCM_CBCMR_TRACE_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_TRACE_CLK_SEL_SHIFT)) & CCM_CBCMR_TRACE_CLK_SEL_MASK)
  2804. #define CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK (0xC0000U)
  2805. #define CCM_CBCMR_PRE_PERIPH_CLK_SEL_SHIFT (18U)
  2806. #define CCM_CBCMR_PRE_PERIPH_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_PRE_PERIPH_CLK_SEL_SHIFT)) & CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK)
  2807. #define CCM_CBCMR_LCDIF_PODF_MASK (0x3800000U)
  2808. #define CCM_CBCMR_LCDIF_PODF_SHIFT (23U)
  2809. #define CCM_CBCMR_LCDIF_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_LCDIF_PODF_SHIFT)) & CCM_CBCMR_LCDIF_PODF_MASK)
  2810. #define CCM_CBCMR_LPSPI_PODF_MASK (0x1C000000U)
  2811. #define CCM_CBCMR_LPSPI_PODF_SHIFT (26U)
  2812. #define CCM_CBCMR_LPSPI_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CBCMR_LPSPI_PODF_SHIFT)) & CCM_CBCMR_LPSPI_PODF_MASK)
  2813. /*! @name CSCMR1 - CCM Serial Clock Multiplexer Register 1 */
  2814. #define CCM_CSCMR1_PERCLK_PODF_MASK (0x3FU)
  2815. #define CCM_CSCMR1_PERCLK_PODF_SHIFT (0U)
  2816. #define CCM_CSCMR1_PERCLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_PERCLK_PODF_SHIFT)) & CCM_CSCMR1_PERCLK_PODF_MASK)
  2817. #define CCM_CSCMR1_PERCLK_CLK_SEL_MASK (0x40U)
  2818. #define CCM_CSCMR1_PERCLK_CLK_SEL_SHIFT (6U)
  2819. #define CCM_CSCMR1_PERCLK_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_PERCLK_CLK_SEL_SHIFT)) & CCM_CSCMR1_PERCLK_CLK_SEL_MASK)
  2820. #define CCM_CSCMR1_SAI1_CLK_SEL_MASK (0xC00U)
  2821. #define CCM_CSCMR1_SAI1_CLK_SEL_SHIFT (10U)
  2822. #define CCM_CSCMR1_SAI1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_SAI1_CLK_SEL_SHIFT)) & CCM_CSCMR1_SAI1_CLK_SEL_MASK)
  2823. #define CCM_CSCMR1_SAI2_CLK_SEL_MASK (0x3000U)
  2824. #define CCM_CSCMR1_SAI2_CLK_SEL_SHIFT (12U)
  2825. #define CCM_CSCMR1_SAI2_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_SAI2_CLK_SEL_SHIFT)) & CCM_CSCMR1_SAI2_CLK_SEL_MASK)
  2826. #define CCM_CSCMR1_SAI3_CLK_SEL_MASK (0xC000U)
  2827. #define CCM_CSCMR1_SAI3_CLK_SEL_SHIFT (14U)
  2828. #define CCM_CSCMR1_SAI3_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_SAI3_CLK_SEL_SHIFT)) & CCM_CSCMR1_SAI3_CLK_SEL_MASK)
  2829. #define CCM_CSCMR1_USDHC1_CLK_SEL_MASK (0x10000U)
  2830. #define CCM_CSCMR1_USDHC1_CLK_SEL_SHIFT (16U)
  2831. #define CCM_CSCMR1_USDHC1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_USDHC1_CLK_SEL_SHIFT)) & CCM_CSCMR1_USDHC1_CLK_SEL_MASK)
  2832. #define CCM_CSCMR1_USDHC2_CLK_SEL_MASK (0x20000U)
  2833. #define CCM_CSCMR1_USDHC2_CLK_SEL_SHIFT (17U)
  2834. #define CCM_CSCMR1_USDHC2_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_USDHC2_CLK_SEL_SHIFT)) & CCM_CSCMR1_USDHC2_CLK_SEL_MASK)
  2835. #define CCM_CSCMR1_FLEXSPI_PODF_MASK (0x3800000U)
  2836. #define CCM_CSCMR1_FLEXSPI_PODF_SHIFT (23U)
  2837. #define CCM_CSCMR1_FLEXSPI_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_FLEXSPI_PODF_SHIFT)) & CCM_CSCMR1_FLEXSPI_PODF_MASK)
  2838. #define CCM_CSCMR1_FLEXSPI_CLK_SEL_MASK (0x60000000U)
  2839. #define CCM_CSCMR1_FLEXSPI_CLK_SEL_SHIFT (29U)
  2840. #define CCM_CSCMR1_FLEXSPI_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR1_FLEXSPI_CLK_SEL_SHIFT)) & CCM_CSCMR1_FLEXSPI_CLK_SEL_MASK)
  2841. /*! @name CSCMR2 - CCM Serial Clock Multiplexer Register 2 */
  2842. #define CCM_CSCMR2_CAN_CLK_PODF_MASK (0xFCU)
  2843. #define CCM_CSCMR2_CAN_CLK_PODF_SHIFT (2U)
  2844. #define CCM_CSCMR2_CAN_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_CAN_CLK_PODF_SHIFT)) & CCM_CSCMR2_CAN_CLK_PODF_MASK)
  2845. #define CCM_CSCMR2_CAN_CLK_SEL_MASK (0x300U)
  2846. #define CCM_CSCMR2_CAN_CLK_SEL_SHIFT (8U)
  2847. #define CCM_CSCMR2_CAN_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_CAN_CLK_SEL_SHIFT)) & CCM_CSCMR2_CAN_CLK_SEL_MASK)
  2848. #define CCM_CSCMR2_FLEXIO2_CLK_SEL_MASK (0x180000U)
  2849. #define CCM_CSCMR2_FLEXIO2_CLK_SEL_SHIFT (19U)
  2850. #define CCM_CSCMR2_FLEXIO2_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCMR2_FLEXIO2_CLK_SEL_SHIFT)) & CCM_CSCMR2_FLEXIO2_CLK_SEL_MASK)
  2851. /*! @name CSCDR1 - CCM Serial Clock Divider Register 1 */
  2852. #define CCM_CSCDR1_UART_CLK_PODF_MASK (0x3FU)
  2853. #define CCM_CSCDR1_UART_CLK_PODF_SHIFT (0U)
  2854. #define CCM_CSCDR1_UART_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_UART_CLK_PODF_SHIFT)) & CCM_CSCDR1_UART_CLK_PODF_MASK)
  2855. #define CCM_CSCDR1_UART_CLK_SEL_MASK (0x40U)
  2856. #define CCM_CSCDR1_UART_CLK_SEL_SHIFT (6U)
  2857. #define CCM_CSCDR1_UART_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_UART_CLK_SEL_SHIFT)) & CCM_CSCDR1_UART_CLK_SEL_MASK)
  2858. #define CCM_CSCDR1_USDHC1_PODF_MASK (0x3800U)
  2859. #define CCM_CSCDR1_USDHC1_PODF_SHIFT (11U)
  2860. #define CCM_CSCDR1_USDHC1_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_USDHC1_PODF_SHIFT)) & CCM_CSCDR1_USDHC1_PODF_MASK)
  2861. #define CCM_CSCDR1_USDHC2_PODF_MASK (0x70000U)
  2862. #define CCM_CSCDR1_USDHC2_PODF_SHIFT (16U)
  2863. #define CCM_CSCDR1_USDHC2_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_USDHC2_PODF_SHIFT)) & CCM_CSCDR1_USDHC2_PODF_MASK)
  2864. #define CCM_CSCDR1_TRACE_PODF_MASK (0xE000000U)
  2865. #define CCM_CSCDR1_TRACE_PODF_SHIFT (25U)
  2866. #define CCM_CSCDR1_TRACE_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR1_TRACE_PODF_SHIFT)) & CCM_CSCDR1_TRACE_PODF_MASK)
  2867. /*! @name CS1CDR - CCM Clock Divider Register */
  2868. #define CCM_CS1CDR_SAI1_CLK_PODF_MASK (0x3FU)
  2869. #define CCM_CS1CDR_SAI1_CLK_PODF_SHIFT (0U)
  2870. #define CCM_CS1CDR_SAI1_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_SAI1_CLK_PODF_SHIFT)) & CCM_CS1CDR_SAI1_CLK_PODF_MASK)
  2871. #define CCM_CS1CDR_SAI1_CLK_PRED_MASK (0x1C0U)
  2872. #define CCM_CS1CDR_SAI1_CLK_PRED_SHIFT (6U)
  2873. #define CCM_CS1CDR_SAI1_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_SAI1_CLK_PRED_SHIFT)) & CCM_CS1CDR_SAI1_CLK_PRED_MASK)
  2874. #define CCM_CS1CDR_FLEXIO2_CLK_PRED_MASK (0xE00U)
  2875. #define CCM_CS1CDR_FLEXIO2_CLK_PRED_SHIFT (9U)
  2876. #define CCM_CS1CDR_FLEXIO2_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_FLEXIO2_CLK_PRED_SHIFT)) & CCM_CS1CDR_FLEXIO2_CLK_PRED_MASK)
  2877. #define CCM_CS1CDR_SAI3_CLK_PODF_MASK (0x3F0000U)
  2878. #define CCM_CS1CDR_SAI3_CLK_PODF_SHIFT (16U)
  2879. #define CCM_CS1CDR_SAI3_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_SAI3_CLK_PODF_SHIFT)) & CCM_CS1CDR_SAI3_CLK_PODF_MASK)
  2880. #define CCM_CS1CDR_SAI3_CLK_PRED_MASK (0x1C00000U)
  2881. #define CCM_CS1CDR_SAI3_CLK_PRED_SHIFT (22U)
  2882. #define CCM_CS1CDR_SAI3_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_SAI3_CLK_PRED_SHIFT)) & CCM_CS1CDR_SAI3_CLK_PRED_MASK)
  2883. #define CCM_CS1CDR_FLEXIO2_CLK_PODF_MASK (0xE000000U)
  2884. #define CCM_CS1CDR_FLEXIO2_CLK_PODF_SHIFT (25U)
  2885. #define CCM_CS1CDR_FLEXIO2_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS1CDR_FLEXIO2_CLK_PODF_SHIFT)) & CCM_CS1CDR_FLEXIO2_CLK_PODF_MASK)
  2886. /*! @name CS2CDR - CCM Clock Divider Register */
  2887. #define CCM_CS2CDR_SAI2_CLK_PODF_MASK (0x3FU)
  2888. #define CCM_CS2CDR_SAI2_CLK_PODF_SHIFT (0U)
  2889. #define CCM_CS2CDR_SAI2_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS2CDR_SAI2_CLK_PODF_SHIFT)) & CCM_CS2CDR_SAI2_CLK_PODF_MASK)
  2890. #define CCM_CS2CDR_SAI2_CLK_PRED_MASK (0x1C0U)
  2891. #define CCM_CS2CDR_SAI2_CLK_PRED_SHIFT (6U)
  2892. #define CCM_CS2CDR_SAI2_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CS2CDR_SAI2_CLK_PRED_SHIFT)) & CCM_CS2CDR_SAI2_CLK_PRED_MASK)
  2893. /*! @name CDCDR - CCM D1 Clock Divider Register */
  2894. #define CCM_CDCDR_FLEXIO1_CLK_SEL_MASK (0x180U)
  2895. #define CCM_CDCDR_FLEXIO1_CLK_SEL_SHIFT (7U)
  2896. #define CCM_CDCDR_FLEXIO1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDCDR_FLEXIO1_CLK_SEL_SHIFT)) & CCM_CDCDR_FLEXIO1_CLK_SEL_MASK)
  2897. #define CCM_CDCDR_FLEXIO1_CLK_PODF_MASK (0xE00U)
  2898. #define CCM_CDCDR_FLEXIO1_CLK_PODF_SHIFT (9U)
  2899. #define CCM_CDCDR_FLEXIO1_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDCDR_FLEXIO1_CLK_PODF_SHIFT)) & CCM_CDCDR_FLEXIO1_CLK_PODF_MASK)
  2900. #define CCM_CDCDR_FLEXIO1_CLK_PRED_MASK (0x7000U)
  2901. #define CCM_CDCDR_FLEXIO1_CLK_PRED_SHIFT (12U)
  2902. #define CCM_CDCDR_FLEXIO1_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDCDR_FLEXIO1_CLK_PRED_SHIFT)) & CCM_CDCDR_FLEXIO1_CLK_PRED_MASK)
  2903. #define CCM_CDCDR_SPDIF0_CLK_SEL_MASK (0x300000U)
  2904. #define CCM_CDCDR_SPDIF0_CLK_SEL_SHIFT (20U)
  2905. #define CCM_CDCDR_SPDIF0_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDCDR_SPDIF0_CLK_SEL_SHIFT)) & CCM_CDCDR_SPDIF0_CLK_SEL_MASK)
  2906. #define CCM_CDCDR_SPDIF0_CLK_PODF_MASK (0x1C00000U)
  2907. #define CCM_CDCDR_SPDIF0_CLK_PODF_SHIFT (22U)
  2908. #define CCM_CDCDR_SPDIF0_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDCDR_SPDIF0_CLK_PODF_SHIFT)) & CCM_CDCDR_SPDIF0_CLK_PODF_MASK)
  2909. #define CCM_CDCDR_SPDIF0_CLK_PRED_MASK (0xE000000U)
  2910. #define CCM_CDCDR_SPDIF0_CLK_PRED_SHIFT (25U)
  2911. #define CCM_CDCDR_SPDIF0_CLK_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDCDR_SPDIF0_CLK_PRED_SHIFT)) & CCM_CDCDR_SPDIF0_CLK_PRED_MASK)
  2912. /*! @name CSCDR2 - CCM Serial Clock Divider Register 2 */
  2913. #define CCM_CSCDR2_LCDIF_CLK_SEL_MASK (0xE00U)
  2914. #define CCM_CSCDR2_LCDIF_CLK_SEL_SHIFT (9U)
  2915. #define CCM_CSCDR2_LCDIF_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_LCDIF_CLK_SEL_SHIFT)) & CCM_CSCDR2_LCDIF_CLK_SEL_MASK)
  2916. #define CCM_CSCDR2_LCDIF_PRED_MASK (0x7000U)
  2917. #define CCM_CSCDR2_LCDIF_PRED_SHIFT (12U)
  2918. #define CCM_CSCDR2_LCDIF_PRED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_LCDIF_PRED_SHIFT)) & CCM_CSCDR2_LCDIF_PRED_MASK)
  2919. #define CCM_CSCDR2_LCDIF_PRE_CLK_SEL_MASK (0x38000U)
  2920. #define CCM_CSCDR2_LCDIF_PRE_CLK_SEL_SHIFT (15U)
  2921. #define CCM_CSCDR2_LCDIF_PRE_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_LCDIF_PRE_CLK_SEL_SHIFT)) & CCM_CSCDR2_LCDIF_PRE_CLK_SEL_MASK)
  2922. #define CCM_CSCDR2_LPI2C_CLK_SEL_MASK (0x40000U)
  2923. #define CCM_CSCDR2_LPI2C_CLK_SEL_SHIFT (18U)
  2924. #define CCM_CSCDR2_LPI2C_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_LPI2C_CLK_SEL_SHIFT)) & CCM_CSCDR2_LPI2C_CLK_SEL_MASK)
  2925. #define CCM_CSCDR2_LPI2C_CLK_PODF_MASK (0x1F80000U)
  2926. #define CCM_CSCDR2_LPI2C_CLK_PODF_SHIFT (19U)
  2927. #define CCM_CSCDR2_LPI2C_CLK_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR2_LPI2C_CLK_PODF_SHIFT)) & CCM_CSCDR2_LPI2C_CLK_PODF_MASK)
  2928. /*! @name CSCDR3 - CCM Serial Clock Divider Register 3 */
  2929. #define CCM_CSCDR3_CSI_CLK_SEL_MASK (0x600U)
  2930. #define CCM_CSCDR3_CSI_CLK_SEL_SHIFT (9U)
  2931. #define CCM_CSCDR3_CSI_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR3_CSI_CLK_SEL_SHIFT)) & CCM_CSCDR3_CSI_CLK_SEL_MASK)
  2932. #define CCM_CSCDR3_CSI_PODF_MASK (0x3800U)
  2933. #define CCM_CSCDR3_CSI_PODF_SHIFT (11U)
  2934. #define CCM_CSCDR3_CSI_PODF(x) (((uint32_t)(((uint32_t)(x)) << CCM_CSCDR3_CSI_PODF_SHIFT)) & CCM_CSCDR3_CSI_PODF_MASK)
  2935. /*! @name CDHIPR - CCM Divider Handshake In-Process Register */
  2936. #define CCM_CDHIPR_SEMC_PODF_BUSY_MASK (0x1U)
  2937. #define CCM_CDHIPR_SEMC_PODF_BUSY_SHIFT (0U)
  2938. #define CCM_CDHIPR_SEMC_PODF_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_SEMC_PODF_BUSY_SHIFT)) & CCM_CDHIPR_SEMC_PODF_BUSY_MASK)
  2939. #define CCM_CDHIPR_AHB_PODF_BUSY_MASK (0x2U)
  2940. #define CCM_CDHIPR_AHB_PODF_BUSY_SHIFT (1U)
  2941. #define CCM_CDHIPR_AHB_PODF_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_AHB_PODF_BUSY_SHIFT)) & CCM_CDHIPR_AHB_PODF_BUSY_MASK)
  2942. #define CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY_MASK (0x8U)
  2943. #define CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY_SHIFT (3U)
  2944. #define CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY_SHIFT)) & CCM_CDHIPR_PERIPH2_CLK_SEL_BUSY_MASK)
  2945. #define CCM_CDHIPR_PERIPH_CLK_SEL_BUSY_MASK (0x20U)
  2946. #define CCM_CDHIPR_PERIPH_CLK_SEL_BUSY_SHIFT (5U)
  2947. #define CCM_CDHIPR_PERIPH_CLK_SEL_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_PERIPH_CLK_SEL_BUSY_SHIFT)) & CCM_CDHIPR_PERIPH_CLK_SEL_BUSY_MASK)
  2948. #define CCM_CDHIPR_ARM_PODF_BUSY_MASK (0x10000U)
  2949. #define CCM_CDHIPR_ARM_PODF_BUSY_SHIFT (16U)
  2950. #define CCM_CDHIPR_ARM_PODF_BUSY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CDHIPR_ARM_PODF_BUSY_SHIFT)) & CCM_CDHIPR_ARM_PODF_BUSY_MASK)
  2951. /*! @name CLPCR - CCM Low Power Control Register */
  2952. #define CCM_CLPCR_LPM_MASK (0x3U)
  2953. #define CCM_CLPCR_LPM_SHIFT (0U)
  2954. #define CCM_CLPCR_LPM(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_LPM_SHIFT)) & CCM_CLPCR_LPM_MASK)
  2955. #define CCM_CLPCR_ARM_CLK_DIS_ON_LPM_MASK (0x20U)
  2956. #define CCM_CLPCR_ARM_CLK_DIS_ON_LPM_SHIFT (5U)
  2957. #define CCM_CLPCR_ARM_CLK_DIS_ON_LPM(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_ARM_CLK_DIS_ON_LPM_SHIFT)) & CCM_CLPCR_ARM_CLK_DIS_ON_LPM_MASK)
  2958. #define CCM_CLPCR_SBYOS_MASK (0x40U)
  2959. #define CCM_CLPCR_SBYOS_SHIFT (6U)
  2960. #define CCM_CLPCR_SBYOS(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_SBYOS_SHIFT)) & CCM_CLPCR_SBYOS_MASK)
  2961. #define CCM_CLPCR_DIS_REF_OSC_MASK (0x80U)
  2962. #define CCM_CLPCR_DIS_REF_OSC_SHIFT (7U)
  2963. #define CCM_CLPCR_DIS_REF_OSC(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_DIS_REF_OSC_SHIFT)) & CCM_CLPCR_DIS_REF_OSC_MASK)
  2964. #define CCM_CLPCR_VSTBY_MASK (0x100U)
  2965. #define CCM_CLPCR_VSTBY_SHIFT (8U)
  2966. #define CCM_CLPCR_VSTBY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_VSTBY_SHIFT)) & CCM_CLPCR_VSTBY_MASK)
  2967. #define CCM_CLPCR_STBY_COUNT_MASK (0x600U)
  2968. #define CCM_CLPCR_STBY_COUNT_SHIFT (9U)
  2969. #define CCM_CLPCR_STBY_COUNT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_STBY_COUNT_SHIFT)) & CCM_CLPCR_STBY_COUNT_MASK)
  2970. #define CCM_CLPCR_COSC_PWRDOWN_MASK (0x800U)
  2971. #define CCM_CLPCR_COSC_PWRDOWN_SHIFT (11U)
  2972. #define CCM_CLPCR_COSC_PWRDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_COSC_PWRDOWN_SHIFT)) & CCM_CLPCR_COSC_PWRDOWN_MASK)
  2973. #define CCM_CLPCR_BYPASS_LPM_HS1_MASK (0x80000U)
  2974. #define CCM_CLPCR_BYPASS_LPM_HS1_SHIFT (19U)
  2975. #define CCM_CLPCR_BYPASS_LPM_HS1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_BYPASS_LPM_HS1_SHIFT)) & CCM_CLPCR_BYPASS_LPM_HS1_MASK)
  2976. #define CCM_CLPCR_BYPASS_LPM_HS0_MASK (0x200000U)
  2977. #define CCM_CLPCR_BYPASS_LPM_HS0_SHIFT (21U)
  2978. #define CCM_CLPCR_BYPASS_LPM_HS0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_BYPASS_LPM_HS0_SHIFT)) & CCM_CLPCR_BYPASS_LPM_HS0_MASK)
  2979. #define CCM_CLPCR_MASK_CORE0_WFI_MASK (0x400000U)
  2980. #define CCM_CLPCR_MASK_CORE0_WFI_SHIFT (22U)
  2981. #define CCM_CLPCR_MASK_CORE0_WFI(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_MASK_CORE0_WFI_SHIFT)) & CCM_CLPCR_MASK_CORE0_WFI_MASK)
  2982. #define CCM_CLPCR_MASK_SCU_IDLE_MASK (0x4000000U)
  2983. #define CCM_CLPCR_MASK_SCU_IDLE_SHIFT (26U)
  2984. #define CCM_CLPCR_MASK_SCU_IDLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_MASK_SCU_IDLE_SHIFT)) & CCM_CLPCR_MASK_SCU_IDLE_MASK)
  2985. #define CCM_CLPCR_MASK_L2CC_IDLE_MASK (0x8000000U)
  2986. #define CCM_CLPCR_MASK_L2CC_IDLE_SHIFT (27U)
  2987. #define CCM_CLPCR_MASK_L2CC_IDLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_CLPCR_MASK_L2CC_IDLE_SHIFT)) & CCM_CLPCR_MASK_L2CC_IDLE_MASK)
  2988. /*! @name CISR - CCM Interrupt Status Register */
  2989. #define CCM_CISR_LRF_PLL_MASK (0x1U)
  2990. #define CCM_CISR_LRF_PLL_SHIFT (0U)
  2991. #define CCM_CISR_LRF_PLL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_LRF_PLL_SHIFT)) & CCM_CISR_LRF_PLL_MASK)
  2992. #define CCM_CISR_COSC_READY_MASK (0x40U)
  2993. #define CCM_CISR_COSC_READY_SHIFT (6U)
  2994. #define CCM_CISR_COSC_READY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_COSC_READY_SHIFT)) & CCM_CISR_COSC_READY_MASK)
  2995. #define CCM_CISR_SEMC_PODF_LOADED_MASK (0x20000U)
  2996. #define CCM_CISR_SEMC_PODF_LOADED_SHIFT (17U)
  2997. #define CCM_CISR_SEMC_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_SEMC_PODF_LOADED_SHIFT)) & CCM_CISR_SEMC_PODF_LOADED_MASK)
  2998. #define CCM_CISR_PERIPH2_CLK_SEL_LOADED_MASK (0x80000U)
  2999. #define CCM_CISR_PERIPH2_CLK_SEL_LOADED_SHIFT (19U)
  3000. #define CCM_CISR_PERIPH2_CLK_SEL_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_PERIPH2_CLK_SEL_LOADED_SHIFT)) & CCM_CISR_PERIPH2_CLK_SEL_LOADED_MASK)
  3001. #define CCM_CISR_AHB_PODF_LOADED_MASK (0x100000U)
  3002. #define CCM_CISR_AHB_PODF_LOADED_SHIFT (20U)
  3003. #define CCM_CISR_AHB_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_AHB_PODF_LOADED_SHIFT)) & CCM_CISR_AHB_PODF_LOADED_MASK)
  3004. #define CCM_CISR_PERIPH_CLK_SEL_LOADED_MASK (0x400000U)
  3005. #define CCM_CISR_PERIPH_CLK_SEL_LOADED_SHIFT (22U)
  3006. #define CCM_CISR_PERIPH_CLK_SEL_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_PERIPH_CLK_SEL_LOADED_SHIFT)) & CCM_CISR_PERIPH_CLK_SEL_LOADED_MASK)
  3007. #define CCM_CISR_ARM_PODF_LOADED_MASK (0x4000000U)
  3008. #define CCM_CISR_ARM_PODF_LOADED_SHIFT (26U)
  3009. #define CCM_CISR_ARM_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CISR_ARM_PODF_LOADED_SHIFT)) & CCM_CISR_ARM_PODF_LOADED_MASK)
  3010. /*! @name CIMR - CCM Interrupt Mask Register */
  3011. #define CCM_CIMR_MASK_LRF_PLL_MASK (0x1U)
  3012. #define CCM_CIMR_MASK_LRF_PLL_SHIFT (0U)
  3013. #define CCM_CIMR_MASK_LRF_PLL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_LRF_PLL_SHIFT)) & CCM_CIMR_MASK_LRF_PLL_MASK)
  3014. #define CCM_CIMR_MASK_COSC_READY_MASK (0x40U)
  3015. #define CCM_CIMR_MASK_COSC_READY_SHIFT (6U)
  3016. #define CCM_CIMR_MASK_COSC_READY(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_COSC_READY_SHIFT)) & CCM_CIMR_MASK_COSC_READY_MASK)
  3017. #define CCM_CIMR_MASK_SEMC_PODF_LOADED_MASK (0x20000U)
  3018. #define CCM_CIMR_MASK_SEMC_PODF_LOADED_SHIFT (17U)
  3019. #define CCM_CIMR_MASK_SEMC_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_SEMC_PODF_LOADED_SHIFT)) & CCM_CIMR_MASK_SEMC_PODF_LOADED_MASK)
  3020. #define CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED_MASK (0x80000U)
  3021. #define CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED_SHIFT (19U)
  3022. #define CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED_SHIFT)) & CCM_CIMR_MASK_PERIPH2_CLK_SEL_LOADED_MASK)
  3023. #define CCM_CIMR_MASK_AHB_PODF_LOADED_MASK (0x100000U)
  3024. #define CCM_CIMR_MASK_AHB_PODF_LOADED_SHIFT (20U)
  3025. #define CCM_CIMR_MASK_AHB_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_AHB_PODF_LOADED_SHIFT)) & CCM_CIMR_MASK_AHB_PODF_LOADED_MASK)
  3026. #define CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED_MASK (0x400000U)
  3027. #define CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED_SHIFT (22U)
  3028. #define CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED_SHIFT)) & CCM_CIMR_MASK_PERIPH_CLK_SEL_LOADED_MASK)
  3029. #define CCM_CIMR_ARM_PODF_LOADED_MASK (0x4000000U)
  3030. #define CCM_CIMR_ARM_PODF_LOADED_SHIFT (26U)
  3031. #define CCM_CIMR_ARM_PODF_LOADED(x) (((uint32_t)(((uint32_t)(x)) << CCM_CIMR_ARM_PODF_LOADED_SHIFT)) & CCM_CIMR_ARM_PODF_LOADED_MASK)
  3032. /*! @name CCOSR - CCM Clock Output Source Register */
  3033. #define CCM_CCOSR_CLKO1_SEL_MASK (0xFU)
  3034. #define CCM_CCOSR_CLKO1_SEL_SHIFT (0U)
  3035. #define CCM_CCOSR_CLKO1_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO1_SEL_SHIFT)) & CCM_CCOSR_CLKO1_SEL_MASK)
  3036. #define CCM_CCOSR_CLKO1_DIV_MASK (0x70U)
  3037. #define CCM_CCOSR_CLKO1_DIV_SHIFT (4U)
  3038. #define CCM_CCOSR_CLKO1_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO1_DIV_SHIFT)) & CCM_CCOSR_CLKO1_DIV_MASK)
  3039. #define CCM_CCOSR_CLKO1_EN_MASK (0x80U)
  3040. #define CCM_CCOSR_CLKO1_EN_SHIFT (7U)
  3041. #define CCM_CCOSR_CLKO1_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO1_EN_SHIFT)) & CCM_CCOSR_CLKO1_EN_MASK)
  3042. #define CCM_CCOSR_CLK_OUT_SEL_MASK (0x100U)
  3043. #define CCM_CCOSR_CLK_OUT_SEL_SHIFT (8U)
  3044. #define CCM_CCOSR_CLK_OUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLK_OUT_SEL_SHIFT)) & CCM_CCOSR_CLK_OUT_SEL_MASK)
  3045. #define CCM_CCOSR_CLKO2_SEL_MASK (0x1F0000U)
  3046. #define CCM_CCOSR_CLKO2_SEL_SHIFT (16U)
  3047. #define CCM_CCOSR_CLKO2_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO2_SEL_SHIFT)) & CCM_CCOSR_CLKO2_SEL_MASK)
  3048. #define CCM_CCOSR_CLKO2_DIV_MASK (0xE00000U)
  3049. #define CCM_CCOSR_CLKO2_DIV_SHIFT (21U)
  3050. #define CCM_CCOSR_CLKO2_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO2_DIV_SHIFT)) & CCM_CCOSR_CLKO2_DIV_MASK)
  3051. #define CCM_CCOSR_CLKO2_EN_MASK (0x1000000U)
  3052. #define CCM_CCOSR_CLKO2_EN_SHIFT (24U)
  3053. #define CCM_CCOSR_CLKO2_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCOSR_CLKO2_EN_SHIFT)) & CCM_CCOSR_CLKO2_EN_MASK)
  3054. /*! @name CGPR - CCM General Purpose Register */
  3055. #define CCM_CGPR_PMIC_DELAY_SCALER_MASK (0x1U)
  3056. #define CCM_CGPR_PMIC_DELAY_SCALER_SHIFT (0U)
  3057. #define CCM_CGPR_PMIC_DELAY_SCALER(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_PMIC_DELAY_SCALER_SHIFT)) & CCM_CGPR_PMIC_DELAY_SCALER_MASK)
  3058. #define CCM_CGPR_EFUSE_PROG_SUPPLY_GATE_MASK (0x10U)
  3059. #define CCM_CGPR_EFUSE_PROG_SUPPLY_GATE_SHIFT (4U)
  3060. #define CCM_CGPR_EFUSE_PROG_SUPPLY_GATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_EFUSE_PROG_SUPPLY_GATE_SHIFT)) & CCM_CGPR_EFUSE_PROG_SUPPLY_GATE_MASK)
  3061. #define CCM_CGPR_SYS_MEM_DS_CTRL_MASK (0xC000U)
  3062. #define CCM_CGPR_SYS_MEM_DS_CTRL_SHIFT (14U)
  3063. #define CCM_CGPR_SYS_MEM_DS_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_SYS_MEM_DS_CTRL_SHIFT)) & CCM_CGPR_SYS_MEM_DS_CTRL_MASK)
  3064. #define CCM_CGPR_FPL_MASK (0x10000U)
  3065. #define CCM_CGPR_FPL_SHIFT (16U)
  3066. #define CCM_CGPR_FPL(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_FPL_SHIFT)) & CCM_CGPR_FPL_MASK)
  3067. #define CCM_CGPR_INT_MEM_CLK_LPM_MASK (0x20000U)
  3068. #define CCM_CGPR_INT_MEM_CLK_LPM_SHIFT (17U)
  3069. #define CCM_CGPR_INT_MEM_CLK_LPM(x) (((uint32_t)(((uint32_t)(x)) << CCM_CGPR_INT_MEM_CLK_LPM_SHIFT)) & CCM_CGPR_INT_MEM_CLK_LPM_MASK)
  3070. /*! @name CCGR0 - CCM Clock Gating Register 0 */
  3071. #define CCM_CCGR0_CG0_MASK (0x3U)
  3072. #define CCM_CCGR0_CG0_SHIFT (0U)
  3073. #define CCM_CCGR0_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG0_SHIFT)) & CCM_CCGR0_CG0_MASK)
  3074. #define CCM_CCGR0_CG1_MASK (0xCU)
  3075. #define CCM_CCGR0_CG1_SHIFT (2U)
  3076. #define CCM_CCGR0_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG1_SHIFT)) & CCM_CCGR0_CG1_MASK)
  3077. #define CCM_CCGR0_CG2_MASK (0x30U)
  3078. #define CCM_CCGR0_CG2_SHIFT (4U)
  3079. #define CCM_CCGR0_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG2_SHIFT)) & CCM_CCGR0_CG2_MASK)
  3080. #define CCM_CCGR0_CG3_MASK (0xC0U)
  3081. #define CCM_CCGR0_CG3_SHIFT (6U)
  3082. #define CCM_CCGR0_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG3_SHIFT)) & CCM_CCGR0_CG3_MASK)
  3083. #define CCM_CCGR0_CG4_MASK (0x300U)
  3084. #define CCM_CCGR0_CG4_SHIFT (8U)
  3085. #define CCM_CCGR0_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG4_SHIFT)) & CCM_CCGR0_CG4_MASK)
  3086. #define CCM_CCGR0_CG5_MASK (0xC00U)
  3087. #define CCM_CCGR0_CG5_SHIFT (10U)
  3088. #define CCM_CCGR0_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG5_SHIFT)) & CCM_CCGR0_CG5_MASK)
  3089. #define CCM_CCGR0_CG6_MASK (0x3000U)
  3090. #define CCM_CCGR0_CG6_SHIFT (12U)
  3091. #define CCM_CCGR0_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG6_SHIFT)) & CCM_CCGR0_CG6_MASK)
  3092. #define CCM_CCGR0_CG7_MASK (0xC000U)
  3093. #define CCM_CCGR0_CG7_SHIFT (14U)
  3094. #define CCM_CCGR0_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG7_SHIFT)) & CCM_CCGR0_CG7_MASK)
  3095. #define CCM_CCGR0_CG8_MASK (0x30000U)
  3096. #define CCM_CCGR0_CG8_SHIFT (16U)
  3097. #define CCM_CCGR0_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG8_SHIFT)) & CCM_CCGR0_CG8_MASK)
  3098. #define CCM_CCGR0_CG9_MASK (0xC0000U)
  3099. #define CCM_CCGR0_CG9_SHIFT (18U)
  3100. #define CCM_CCGR0_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG9_SHIFT)) & CCM_CCGR0_CG9_MASK)
  3101. #define CCM_CCGR0_CG10_MASK (0x300000U)
  3102. #define CCM_CCGR0_CG10_SHIFT (20U)
  3103. #define CCM_CCGR0_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG10_SHIFT)) & CCM_CCGR0_CG10_MASK)
  3104. #define CCM_CCGR0_CG11_MASK (0xC00000U)
  3105. #define CCM_CCGR0_CG11_SHIFT (22U)
  3106. #define CCM_CCGR0_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG11_SHIFT)) & CCM_CCGR0_CG11_MASK)
  3107. #define CCM_CCGR0_CG12_MASK (0x3000000U)
  3108. #define CCM_CCGR0_CG12_SHIFT (24U)
  3109. #define CCM_CCGR0_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG12_SHIFT)) & CCM_CCGR0_CG12_MASK)
  3110. #define CCM_CCGR0_CG13_MASK (0xC000000U)
  3111. #define CCM_CCGR0_CG13_SHIFT (26U)
  3112. #define CCM_CCGR0_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG13_SHIFT)) & CCM_CCGR0_CG13_MASK)
  3113. #define CCM_CCGR0_CG14_MASK (0x30000000U)
  3114. #define CCM_CCGR0_CG14_SHIFT (28U)
  3115. #define CCM_CCGR0_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG14_SHIFT)) & CCM_CCGR0_CG14_MASK)
  3116. #define CCM_CCGR0_CG15_MASK (0xC0000000U)
  3117. #define CCM_CCGR0_CG15_SHIFT (30U)
  3118. #define CCM_CCGR0_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR0_CG15_SHIFT)) & CCM_CCGR0_CG15_MASK)
  3119. /*! @name CCGR1 - CCM Clock Gating Register 1 */
  3120. #define CCM_CCGR1_CG0_MASK (0x3U)
  3121. #define CCM_CCGR1_CG0_SHIFT (0U)
  3122. #define CCM_CCGR1_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG0_SHIFT)) & CCM_CCGR1_CG0_MASK)
  3123. #define CCM_CCGR1_CG1_MASK (0xCU)
  3124. #define CCM_CCGR1_CG1_SHIFT (2U)
  3125. #define CCM_CCGR1_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG1_SHIFT)) & CCM_CCGR1_CG1_MASK)
  3126. #define CCM_CCGR1_CG2_MASK (0x30U)
  3127. #define CCM_CCGR1_CG2_SHIFT (4U)
  3128. #define CCM_CCGR1_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG2_SHIFT)) & CCM_CCGR1_CG2_MASK)
  3129. #define CCM_CCGR1_CG3_MASK (0xC0U)
  3130. #define CCM_CCGR1_CG3_SHIFT (6U)
  3131. #define CCM_CCGR1_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG3_SHIFT)) & CCM_CCGR1_CG3_MASK)
  3132. #define CCM_CCGR1_CG4_MASK (0x300U)
  3133. #define CCM_CCGR1_CG4_SHIFT (8U)
  3134. #define CCM_CCGR1_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG4_SHIFT)) & CCM_CCGR1_CG4_MASK)
  3135. #define CCM_CCGR1_CG5_MASK (0xC00U)
  3136. #define CCM_CCGR1_CG5_SHIFT (10U)
  3137. #define CCM_CCGR1_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG5_SHIFT)) & CCM_CCGR1_CG5_MASK)
  3138. #define CCM_CCGR1_CG6_MASK (0x3000U)
  3139. #define CCM_CCGR1_CG6_SHIFT (12U)
  3140. #define CCM_CCGR1_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG6_SHIFT)) & CCM_CCGR1_CG6_MASK)
  3141. #define CCM_CCGR1_CG7_MASK (0xC000U)
  3142. #define CCM_CCGR1_CG7_SHIFT (14U)
  3143. #define CCM_CCGR1_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG7_SHIFT)) & CCM_CCGR1_CG7_MASK)
  3144. #define CCM_CCGR1_CG8_MASK (0x30000U)
  3145. #define CCM_CCGR1_CG8_SHIFT (16U)
  3146. #define CCM_CCGR1_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG8_SHIFT)) & CCM_CCGR1_CG8_MASK)
  3147. #define CCM_CCGR1_CG9_MASK (0xC0000U)
  3148. #define CCM_CCGR1_CG9_SHIFT (18U)
  3149. #define CCM_CCGR1_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG9_SHIFT)) & CCM_CCGR1_CG9_MASK)
  3150. #define CCM_CCGR1_CG10_MASK (0x300000U)
  3151. #define CCM_CCGR1_CG10_SHIFT (20U)
  3152. #define CCM_CCGR1_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG10_SHIFT)) & CCM_CCGR1_CG10_MASK)
  3153. #define CCM_CCGR1_CG11_MASK (0xC00000U)
  3154. #define CCM_CCGR1_CG11_SHIFT (22U)
  3155. #define CCM_CCGR1_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG11_SHIFT)) & CCM_CCGR1_CG11_MASK)
  3156. #define CCM_CCGR1_CG12_MASK (0x3000000U)
  3157. #define CCM_CCGR1_CG12_SHIFT (24U)
  3158. #define CCM_CCGR1_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG12_SHIFT)) & CCM_CCGR1_CG12_MASK)
  3159. #define CCM_CCGR1_CG13_MASK (0xC000000U)
  3160. #define CCM_CCGR1_CG13_SHIFT (26U)
  3161. #define CCM_CCGR1_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG13_SHIFT)) & CCM_CCGR1_CG13_MASK)
  3162. #define CCM_CCGR1_CG14_MASK (0x30000000U)
  3163. #define CCM_CCGR1_CG14_SHIFT (28U)
  3164. #define CCM_CCGR1_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG14_SHIFT)) & CCM_CCGR1_CG14_MASK)
  3165. #define CCM_CCGR1_CG15_MASK (0xC0000000U)
  3166. #define CCM_CCGR1_CG15_SHIFT (30U)
  3167. #define CCM_CCGR1_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR1_CG15_SHIFT)) & CCM_CCGR1_CG15_MASK)
  3168. /*! @name CCGR2 - CCM Clock Gating Register 2 */
  3169. #define CCM_CCGR2_CG0_MASK (0x3U)
  3170. #define CCM_CCGR2_CG0_SHIFT (0U)
  3171. #define CCM_CCGR2_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG0_SHIFT)) & CCM_CCGR2_CG0_MASK)
  3172. #define CCM_CCGR2_CG1_MASK (0xCU)
  3173. #define CCM_CCGR2_CG1_SHIFT (2U)
  3174. #define CCM_CCGR2_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG1_SHIFT)) & CCM_CCGR2_CG1_MASK)
  3175. #define CCM_CCGR2_CG2_MASK (0x30U)
  3176. #define CCM_CCGR2_CG2_SHIFT (4U)
  3177. #define CCM_CCGR2_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG2_SHIFT)) & CCM_CCGR2_CG2_MASK)
  3178. #define CCM_CCGR2_CG3_MASK (0xC0U)
  3179. #define CCM_CCGR2_CG3_SHIFT (6U)
  3180. #define CCM_CCGR2_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG3_SHIFT)) & CCM_CCGR2_CG3_MASK)
  3181. #define CCM_CCGR2_CG4_MASK (0x300U)
  3182. #define CCM_CCGR2_CG4_SHIFT (8U)
  3183. #define CCM_CCGR2_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG4_SHIFT)) & CCM_CCGR2_CG4_MASK)
  3184. #define CCM_CCGR2_CG5_MASK (0xC00U)
  3185. #define CCM_CCGR2_CG5_SHIFT (10U)
  3186. #define CCM_CCGR2_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG5_SHIFT)) & CCM_CCGR2_CG5_MASK)
  3187. #define CCM_CCGR2_CG6_MASK (0x3000U)
  3188. #define CCM_CCGR2_CG6_SHIFT (12U)
  3189. #define CCM_CCGR2_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG6_SHIFT)) & CCM_CCGR2_CG6_MASK)
  3190. #define CCM_CCGR2_CG7_MASK (0xC000U)
  3191. #define CCM_CCGR2_CG7_SHIFT (14U)
  3192. #define CCM_CCGR2_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG7_SHIFT)) & CCM_CCGR2_CG7_MASK)
  3193. #define CCM_CCGR2_CG8_MASK (0x30000U)
  3194. #define CCM_CCGR2_CG8_SHIFT (16U)
  3195. #define CCM_CCGR2_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG8_SHIFT)) & CCM_CCGR2_CG8_MASK)
  3196. #define CCM_CCGR2_CG9_MASK (0xC0000U)
  3197. #define CCM_CCGR2_CG9_SHIFT (18U)
  3198. #define CCM_CCGR2_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG9_SHIFT)) & CCM_CCGR2_CG9_MASK)
  3199. #define CCM_CCGR2_CG10_MASK (0x300000U)
  3200. #define CCM_CCGR2_CG10_SHIFT (20U)
  3201. #define CCM_CCGR2_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG10_SHIFT)) & CCM_CCGR2_CG10_MASK)
  3202. #define CCM_CCGR2_CG11_MASK (0xC00000U)
  3203. #define CCM_CCGR2_CG11_SHIFT (22U)
  3204. #define CCM_CCGR2_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG11_SHIFT)) & CCM_CCGR2_CG11_MASK)
  3205. #define CCM_CCGR2_CG12_MASK (0x3000000U)
  3206. #define CCM_CCGR2_CG12_SHIFT (24U)
  3207. #define CCM_CCGR2_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG12_SHIFT)) & CCM_CCGR2_CG12_MASK)
  3208. #define CCM_CCGR2_CG13_MASK (0xC000000U)
  3209. #define CCM_CCGR2_CG13_SHIFT (26U)
  3210. #define CCM_CCGR2_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG13_SHIFT)) & CCM_CCGR2_CG13_MASK)
  3211. #define CCM_CCGR2_CG14_MASK (0x30000000U)
  3212. #define CCM_CCGR2_CG14_SHIFT (28U)
  3213. #define CCM_CCGR2_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG14_SHIFT)) & CCM_CCGR2_CG14_MASK)
  3214. #define CCM_CCGR2_CG15_MASK (0xC0000000U)
  3215. #define CCM_CCGR2_CG15_SHIFT (30U)
  3216. #define CCM_CCGR2_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR2_CG15_SHIFT)) & CCM_CCGR2_CG15_MASK)
  3217. /*! @name CCGR3 - CCM Clock Gating Register 3 */
  3218. #define CCM_CCGR3_CG0_MASK (0x3U)
  3219. #define CCM_CCGR3_CG0_SHIFT (0U)
  3220. #define CCM_CCGR3_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG0_SHIFT)) & CCM_CCGR3_CG0_MASK)
  3221. #define CCM_CCGR3_CG1_MASK (0xCU)
  3222. #define CCM_CCGR3_CG1_SHIFT (2U)
  3223. #define CCM_CCGR3_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG1_SHIFT)) & CCM_CCGR3_CG1_MASK)
  3224. #define CCM_CCGR3_CG2_MASK (0x30U)
  3225. #define CCM_CCGR3_CG2_SHIFT (4U)
  3226. #define CCM_CCGR3_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG2_SHIFT)) & CCM_CCGR3_CG2_MASK)
  3227. #define CCM_CCGR3_CG3_MASK (0xC0U)
  3228. #define CCM_CCGR3_CG3_SHIFT (6U)
  3229. #define CCM_CCGR3_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG3_SHIFT)) & CCM_CCGR3_CG3_MASK)
  3230. #define CCM_CCGR3_CG4_MASK (0x300U)
  3231. #define CCM_CCGR3_CG4_SHIFT (8U)
  3232. #define CCM_CCGR3_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG4_SHIFT)) & CCM_CCGR3_CG4_MASK)
  3233. #define CCM_CCGR3_CG5_MASK (0xC00U)
  3234. #define CCM_CCGR3_CG5_SHIFT (10U)
  3235. #define CCM_CCGR3_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG5_SHIFT)) & CCM_CCGR3_CG5_MASK)
  3236. #define CCM_CCGR3_CG6_MASK (0x3000U)
  3237. #define CCM_CCGR3_CG6_SHIFT (12U)
  3238. #define CCM_CCGR3_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG6_SHIFT)) & CCM_CCGR3_CG6_MASK)
  3239. #define CCM_CCGR3_CG7_MASK (0xC000U)
  3240. #define CCM_CCGR3_CG7_SHIFT (14U)
  3241. #define CCM_CCGR3_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG7_SHIFT)) & CCM_CCGR3_CG7_MASK)
  3242. #define CCM_CCGR3_CG8_MASK (0x30000U)
  3243. #define CCM_CCGR3_CG8_SHIFT (16U)
  3244. #define CCM_CCGR3_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG8_SHIFT)) & CCM_CCGR3_CG8_MASK)
  3245. #define CCM_CCGR3_CG9_MASK (0xC0000U)
  3246. #define CCM_CCGR3_CG9_SHIFT (18U)
  3247. #define CCM_CCGR3_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG9_SHIFT)) & CCM_CCGR3_CG9_MASK)
  3248. #define CCM_CCGR3_CG10_MASK (0x300000U)
  3249. #define CCM_CCGR3_CG10_SHIFT (20U)
  3250. #define CCM_CCGR3_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG10_SHIFT)) & CCM_CCGR3_CG10_MASK)
  3251. #define CCM_CCGR3_CG11_MASK (0xC00000U)
  3252. #define CCM_CCGR3_CG11_SHIFT (22U)
  3253. #define CCM_CCGR3_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG11_SHIFT)) & CCM_CCGR3_CG11_MASK)
  3254. #define CCM_CCGR3_CG12_MASK (0x3000000U)
  3255. #define CCM_CCGR3_CG12_SHIFT (24U)
  3256. #define CCM_CCGR3_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG12_SHIFT)) & CCM_CCGR3_CG12_MASK)
  3257. #define CCM_CCGR3_CG13_MASK (0xC000000U)
  3258. #define CCM_CCGR3_CG13_SHIFT (26U)
  3259. #define CCM_CCGR3_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG13_SHIFT)) & CCM_CCGR3_CG13_MASK)
  3260. #define CCM_CCGR3_CG14_MASK (0x30000000U)
  3261. #define CCM_CCGR3_CG14_SHIFT (28U)
  3262. #define CCM_CCGR3_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG14_SHIFT)) & CCM_CCGR3_CG14_MASK)
  3263. #define CCM_CCGR3_CG15_MASK (0xC0000000U)
  3264. #define CCM_CCGR3_CG15_SHIFT (30U)
  3265. #define CCM_CCGR3_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR3_CG15_SHIFT)) & CCM_CCGR3_CG15_MASK)
  3266. /*! @name CCGR4 - CCM Clock Gating Register 4 */
  3267. #define CCM_CCGR4_CG0_MASK (0x3U)
  3268. #define CCM_CCGR4_CG0_SHIFT (0U)
  3269. #define CCM_CCGR4_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG0_SHIFT)) & CCM_CCGR4_CG0_MASK)
  3270. #define CCM_CCGR4_CG1_MASK (0xCU)
  3271. #define CCM_CCGR4_CG1_SHIFT (2U)
  3272. #define CCM_CCGR4_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG1_SHIFT)) & CCM_CCGR4_CG1_MASK)
  3273. #define CCM_CCGR4_CG2_MASK (0x30U)
  3274. #define CCM_CCGR4_CG2_SHIFT (4U)
  3275. #define CCM_CCGR4_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG2_SHIFT)) & CCM_CCGR4_CG2_MASK)
  3276. #define CCM_CCGR4_CG3_MASK (0xC0U)
  3277. #define CCM_CCGR4_CG3_SHIFT (6U)
  3278. #define CCM_CCGR4_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG3_SHIFT)) & CCM_CCGR4_CG3_MASK)
  3279. #define CCM_CCGR4_CG4_MASK (0x300U)
  3280. #define CCM_CCGR4_CG4_SHIFT (8U)
  3281. #define CCM_CCGR4_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG4_SHIFT)) & CCM_CCGR4_CG4_MASK)
  3282. #define CCM_CCGR4_CG5_MASK (0xC00U)
  3283. #define CCM_CCGR4_CG5_SHIFT (10U)
  3284. #define CCM_CCGR4_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG5_SHIFT)) & CCM_CCGR4_CG5_MASK)
  3285. #define CCM_CCGR4_CG6_MASK (0x3000U)
  3286. #define CCM_CCGR4_CG6_SHIFT (12U)
  3287. #define CCM_CCGR4_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG6_SHIFT)) & CCM_CCGR4_CG6_MASK)
  3288. #define CCM_CCGR4_CG7_MASK (0xC000U)
  3289. #define CCM_CCGR4_CG7_SHIFT (14U)
  3290. #define CCM_CCGR4_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG7_SHIFT)) & CCM_CCGR4_CG7_MASK)
  3291. #define CCM_CCGR4_CG8_MASK (0x30000U)
  3292. #define CCM_CCGR4_CG8_SHIFT (16U)
  3293. #define CCM_CCGR4_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG8_SHIFT)) & CCM_CCGR4_CG8_MASK)
  3294. #define CCM_CCGR4_CG9_MASK (0xC0000U)
  3295. #define CCM_CCGR4_CG9_SHIFT (18U)
  3296. #define CCM_CCGR4_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG9_SHIFT)) & CCM_CCGR4_CG9_MASK)
  3297. #define CCM_CCGR4_CG10_MASK (0x300000U)
  3298. #define CCM_CCGR4_CG10_SHIFT (20U)
  3299. #define CCM_CCGR4_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG10_SHIFT)) & CCM_CCGR4_CG10_MASK)
  3300. #define CCM_CCGR4_CG11_MASK (0xC00000U)
  3301. #define CCM_CCGR4_CG11_SHIFT (22U)
  3302. #define CCM_CCGR4_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG11_SHIFT)) & CCM_CCGR4_CG11_MASK)
  3303. #define CCM_CCGR4_CG12_MASK (0x3000000U)
  3304. #define CCM_CCGR4_CG12_SHIFT (24U)
  3305. #define CCM_CCGR4_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG12_SHIFT)) & CCM_CCGR4_CG12_MASK)
  3306. #define CCM_CCGR4_CG13_MASK (0xC000000U)
  3307. #define CCM_CCGR4_CG13_SHIFT (26U)
  3308. #define CCM_CCGR4_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG13_SHIFT)) & CCM_CCGR4_CG13_MASK)
  3309. #define CCM_CCGR4_CG14_MASK (0x30000000U)
  3310. #define CCM_CCGR4_CG14_SHIFT (28U)
  3311. #define CCM_CCGR4_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG14_SHIFT)) & CCM_CCGR4_CG14_MASK)
  3312. #define CCM_CCGR4_CG15_MASK (0xC0000000U)
  3313. #define CCM_CCGR4_CG15_SHIFT (30U)
  3314. #define CCM_CCGR4_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR4_CG15_SHIFT)) & CCM_CCGR4_CG15_MASK)
  3315. /*! @name CCGR5 - CCM Clock Gating Register 5 */
  3316. #define CCM_CCGR5_CG0_MASK (0x3U)
  3317. #define CCM_CCGR5_CG0_SHIFT (0U)
  3318. #define CCM_CCGR5_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG0_SHIFT)) & CCM_CCGR5_CG0_MASK)
  3319. #define CCM_CCGR5_CG1_MASK (0xCU)
  3320. #define CCM_CCGR5_CG1_SHIFT (2U)
  3321. #define CCM_CCGR5_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG1_SHIFT)) & CCM_CCGR5_CG1_MASK)
  3322. #define CCM_CCGR5_CG2_MASK (0x30U)
  3323. #define CCM_CCGR5_CG2_SHIFT (4U)
  3324. #define CCM_CCGR5_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG2_SHIFT)) & CCM_CCGR5_CG2_MASK)
  3325. #define CCM_CCGR5_CG3_MASK (0xC0U)
  3326. #define CCM_CCGR5_CG3_SHIFT (6U)
  3327. #define CCM_CCGR5_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG3_SHIFT)) & CCM_CCGR5_CG3_MASK)
  3328. #define CCM_CCGR5_CG4_MASK (0x300U)
  3329. #define CCM_CCGR5_CG4_SHIFT (8U)
  3330. #define CCM_CCGR5_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG4_SHIFT)) & CCM_CCGR5_CG4_MASK)
  3331. #define CCM_CCGR5_CG5_MASK (0xC00U)
  3332. #define CCM_CCGR5_CG5_SHIFT (10U)
  3333. #define CCM_CCGR5_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG5_SHIFT)) & CCM_CCGR5_CG5_MASK)
  3334. #define CCM_CCGR5_CG6_MASK (0x3000U)
  3335. #define CCM_CCGR5_CG6_SHIFT (12U)
  3336. #define CCM_CCGR5_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG6_SHIFT)) & CCM_CCGR5_CG6_MASK)
  3337. #define CCM_CCGR5_CG7_MASK (0xC000U)
  3338. #define CCM_CCGR5_CG7_SHIFT (14U)
  3339. #define CCM_CCGR5_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG7_SHIFT)) & CCM_CCGR5_CG7_MASK)
  3340. #define CCM_CCGR5_CG8_MASK (0x30000U)
  3341. #define CCM_CCGR5_CG8_SHIFT (16U)
  3342. #define CCM_CCGR5_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG8_SHIFT)) & CCM_CCGR5_CG8_MASK)
  3343. #define CCM_CCGR5_CG9_MASK (0xC0000U)
  3344. #define CCM_CCGR5_CG9_SHIFT (18U)
  3345. #define CCM_CCGR5_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG9_SHIFT)) & CCM_CCGR5_CG9_MASK)
  3346. #define CCM_CCGR5_CG10_MASK (0x300000U)
  3347. #define CCM_CCGR5_CG10_SHIFT (20U)
  3348. #define CCM_CCGR5_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG10_SHIFT)) & CCM_CCGR5_CG10_MASK)
  3349. #define CCM_CCGR5_CG11_MASK (0xC00000U)
  3350. #define CCM_CCGR5_CG11_SHIFT (22U)
  3351. #define CCM_CCGR5_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG11_SHIFT)) & CCM_CCGR5_CG11_MASK)
  3352. #define CCM_CCGR5_CG12_MASK (0x3000000U)
  3353. #define CCM_CCGR5_CG12_SHIFT (24U)
  3354. #define CCM_CCGR5_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG12_SHIFT)) & CCM_CCGR5_CG12_MASK)
  3355. #define CCM_CCGR5_CG13_MASK (0xC000000U)
  3356. #define CCM_CCGR5_CG13_SHIFT (26U)
  3357. #define CCM_CCGR5_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG13_SHIFT)) & CCM_CCGR5_CG13_MASK)
  3358. #define CCM_CCGR5_CG14_MASK (0x30000000U)
  3359. #define CCM_CCGR5_CG14_SHIFT (28U)
  3360. #define CCM_CCGR5_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG14_SHIFT)) & CCM_CCGR5_CG14_MASK)
  3361. #define CCM_CCGR5_CG15_MASK (0xC0000000U)
  3362. #define CCM_CCGR5_CG15_SHIFT (30U)
  3363. #define CCM_CCGR5_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR5_CG15_SHIFT)) & CCM_CCGR5_CG15_MASK)
  3364. /*! @name CCGR6 - CCM Clock Gating Register 6 */
  3365. #define CCM_CCGR6_CG0_MASK (0x3U)
  3366. #define CCM_CCGR6_CG0_SHIFT (0U)
  3367. #define CCM_CCGR6_CG0(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG0_SHIFT)) & CCM_CCGR6_CG0_MASK)
  3368. #define CCM_CCGR6_CG1_MASK (0xCU)
  3369. #define CCM_CCGR6_CG1_SHIFT (2U)
  3370. #define CCM_CCGR6_CG1(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG1_SHIFT)) & CCM_CCGR6_CG1_MASK)
  3371. #define CCM_CCGR6_CG2_MASK (0x30U)
  3372. #define CCM_CCGR6_CG2_SHIFT (4U)
  3373. #define CCM_CCGR6_CG2(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG2_SHIFT)) & CCM_CCGR6_CG2_MASK)
  3374. #define CCM_CCGR6_CG3_MASK (0xC0U)
  3375. #define CCM_CCGR6_CG3_SHIFT (6U)
  3376. #define CCM_CCGR6_CG3(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG3_SHIFT)) & CCM_CCGR6_CG3_MASK)
  3377. #define CCM_CCGR6_CG4_MASK (0x300U)
  3378. #define CCM_CCGR6_CG4_SHIFT (8U)
  3379. #define CCM_CCGR6_CG4(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG4_SHIFT)) & CCM_CCGR6_CG4_MASK)
  3380. #define CCM_CCGR6_CG5_MASK (0xC00U)
  3381. #define CCM_CCGR6_CG5_SHIFT (10U)
  3382. #define CCM_CCGR6_CG5(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG5_SHIFT)) & CCM_CCGR6_CG5_MASK)
  3383. #define CCM_CCGR6_CG6_MASK (0x3000U)
  3384. #define CCM_CCGR6_CG6_SHIFT (12U)
  3385. #define CCM_CCGR6_CG6(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG6_SHIFT)) & CCM_CCGR6_CG6_MASK)
  3386. #define CCM_CCGR6_CG7_MASK (0xC000U)
  3387. #define CCM_CCGR6_CG7_SHIFT (14U)
  3388. #define CCM_CCGR6_CG7(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG7_SHIFT)) & CCM_CCGR6_CG7_MASK)
  3389. #define CCM_CCGR6_CG8_MASK (0x30000U)
  3390. #define CCM_CCGR6_CG8_SHIFT (16U)
  3391. #define CCM_CCGR6_CG8(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG8_SHIFT)) & CCM_CCGR6_CG8_MASK)
  3392. #define CCM_CCGR6_CG9_MASK (0xC0000U)
  3393. #define CCM_CCGR6_CG9_SHIFT (18U)
  3394. #define CCM_CCGR6_CG9(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG9_SHIFT)) & CCM_CCGR6_CG9_MASK)
  3395. #define CCM_CCGR6_CG10_MASK (0x300000U)
  3396. #define CCM_CCGR6_CG10_SHIFT (20U)
  3397. #define CCM_CCGR6_CG10(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG10_SHIFT)) & CCM_CCGR6_CG10_MASK)
  3398. #define CCM_CCGR6_CG11_MASK (0xC00000U)
  3399. #define CCM_CCGR6_CG11_SHIFT (22U)
  3400. #define CCM_CCGR6_CG11(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG11_SHIFT)) & CCM_CCGR6_CG11_MASK)
  3401. #define CCM_CCGR6_CG12_MASK (0x3000000U)
  3402. #define CCM_CCGR6_CG12_SHIFT (24U)
  3403. #define CCM_CCGR6_CG12(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG12_SHIFT)) & CCM_CCGR6_CG12_MASK)
  3404. #define CCM_CCGR6_CG13_MASK (0xC000000U)
  3405. #define CCM_CCGR6_CG13_SHIFT (26U)
  3406. #define CCM_CCGR6_CG13(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG13_SHIFT)) & CCM_CCGR6_CG13_MASK)
  3407. #define CCM_CCGR6_CG14_MASK (0x30000000U)
  3408. #define CCM_CCGR6_CG14_SHIFT (28U)
  3409. #define CCM_CCGR6_CG14(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG14_SHIFT)) & CCM_CCGR6_CG14_MASK)
  3410. #define CCM_CCGR6_CG15_MASK (0xC0000000U)
  3411. #define CCM_CCGR6_CG15_SHIFT (30U)
  3412. #define CCM_CCGR6_CG15(x) (((uint32_t)(((uint32_t)(x)) << CCM_CCGR6_CG15_SHIFT)) & CCM_CCGR6_CG15_MASK)
  3413. /*! @name CMEOR - CCM Module Enable Overide Register */
  3414. #define CCM_CMEOR_MOD_EN_OV_GPT_MASK (0x20U)
  3415. #define CCM_CMEOR_MOD_EN_OV_GPT_SHIFT (5U)
  3416. #define CCM_CMEOR_MOD_EN_OV_GPT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_OV_GPT_SHIFT)) & CCM_CMEOR_MOD_EN_OV_GPT_MASK)
  3417. #define CCM_CMEOR_MOD_EN_OV_PIT_MASK (0x40U)
  3418. #define CCM_CMEOR_MOD_EN_OV_PIT_SHIFT (6U)
  3419. #define CCM_CMEOR_MOD_EN_OV_PIT(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_OV_PIT_SHIFT)) & CCM_CMEOR_MOD_EN_OV_PIT_MASK)
  3420. #define CCM_CMEOR_MOD_EN_USDHC_MASK (0x80U)
  3421. #define CCM_CMEOR_MOD_EN_USDHC_SHIFT (7U)
  3422. #define CCM_CMEOR_MOD_EN_USDHC(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_USDHC_SHIFT)) & CCM_CMEOR_MOD_EN_USDHC_MASK)
  3423. #define CCM_CMEOR_MOD_EN_OV_TRNG_MASK (0x200U)
  3424. #define CCM_CMEOR_MOD_EN_OV_TRNG_SHIFT (9U)
  3425. #define CCM_CMEOR_MOD_EN_OV_TRNG(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_OV_TRNG_SHIFT)) & CCM_CMEOR_MOD_EN_OV_TRNG_MASK)
  3426. #define CCM_CMEOR_MOD_EN_OV_CAN2_CPI_MASK (0x10000000U)
  3427. #define CCM_CMEOR_MOD_EN_OV_CAN2_CPI_SHIFT (28U)
  3428. #define CCM_CMEOR_MOD_EN_OV_CAN2_CPI(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_OV_CAN2_CPI_SHIFT)) & CCM_CMEOR_MOD_EN_OV_CAN2_CPI_MASK)
  3429. #define CCM_CMEOR_MOD_EN_OV_CAN1_CPI_MASK (0x40000000U)
  3430. #define CCM_CMEOR_MOD_EN_OV_CAN1_CPI_SHIFT (30U)
  3431. #define CCM_CMEOR_MOD_EN_OV_CAN1_CPI(x) (((uint32_t)(((uint32_t)(x)) << CCM_CMEOR_MOD_EN_OV_CAN1_CPI_SHIFT)) & CCM_CMEOR_MOD_EN_OV_CAN1_CPI_MASK)
  3432. /*!
  3433. * @}
  3434. */ /* end of group CCM_Register_Masks */
  3435. /* CCM - Peripheral instance base addresses */
  3436. /** Peripheral CCM base address */
  3437. #define CCM_BASE (0x400FC000u)
  3438. /** Peripheral CCM base pointer */
  3439. #define CCM ((CCM_Type *)CCM_BASE)
  3440. /** Array initializer of CCM peripheral base addresses */
  3441. #define CCM_BASE_ADDRS { CCM_BASE }
  3442. /** Array initializer of CCM peripheral base pointers */
  3443. #define CCM_BASE_PTRS { CCM }
  3444. /** Interrupt vectors for the CCM peripheral type */
  3445. #define CCM_IRQS { CCM_1_IRQn, CCM_2_IRQn }
  3446. /*!
  3447. * @}
  3448. */ /* end of group CCM_Peripheral_Access_Layer */
  3449. /* ----------------------------------------------------------------------------
  3450. -- CCM_ANALOG Peripheral Access Layer
  3451. ---------------------------------------------------------------------------- */
  3452. /*!
  3453. * @addtogroup CCM_ANALOG_Peripheral_Access_Layer CCM_ANALOG Peripheral Access Layer
  3454. * @{
  3455. */
  3456. /** CCM_ANALOG - Register Layout Typedef */
  3457. typedef struct {
  3458. __IO uint32_t PLL_ARM; /**< Analog ARM PLL control Register, offset: 0x0 */
  3459. __IO uint32_t PLL_ARM_SET; /**< Analog ARM PLL control Register, offset: 0x4 */
  3460. __IO uint32_t PLL_ARM_CLR; /**< Analog ARM PLL control Register, offset: 0x8 */
  3461. __IO uint32_t PLL_ARM_TOG; /**< Analog ARM PLL control Register, offset: 0xC */
  3462. __IO uint32_t PLL_USB1; /**< Analog USB1 480MHz PLL Control Register, offset: 0x10 */
  3463. __IO uint32_t PLL_USB1_SET; /**< Analog USB1 480MHz PLL Control Register, offset: 0x14 */
  3464. __IO uint32_t PLL_USB1_CLR; /**< Analog USB1 480MHz PLL Control Register, offset: 0x18 */
  3465. __IO uint32_t PLL_USB1_TOG; /**< Analog USB1 480MHz PLL Control Register, offset: 0x1C */
  3466. __IO uint32_t PLL_USB2; /**< Analog USB2 480MHz PLL Control Register, offset: 0x20 */
  3467. __IO uint32_t PLL_USB2_SET; /**< Analog USB2 480MHz PLL Control Register, offset: 0x24 */
  3468. __IO uint32_t PLL_USB2_CLR; /**< Analog USB2 480MHz PLL Control Register, offset: 0x28 */
  3469. __IO uint32_t PLL_USB2_TOG; /**< Analog USB2 480MHz PLL Control Register, offset: 0x2C */
  3470. __IO uint32_t PLL_SYS; /**< Analog System PLL Control Register, offset: 0x30 */
  3471. __IO uint32_t PLL_SYS_SET; /**< Analog System PLL Control Register, offset: 0x34 */
  3472. __IO uint32_t PLL_SYS_CLR; /**< Analog System PLL Control Register, offset: 0x38 */
  3473. __IO uint32_t PLL_SYS_TOG; /**< Analog System PLL Control Register, offset: 0x3C */
  3474. __IO uint32_t PLL_SYS_SS; /**< 528MHz System PLL Spread Spectrum Register, offset: 0x40 */
  3475. uint8_t RESERVED_0[12];
  3476. __IO uint32_t PLL_SYS_NUM; /**< Numerator of 528MHz System PLL Fractional Loop Divider Register, offset: 0x50 */
  3477. uint8_t RESERVED_1[12];
  3478. __IO uint32_t PLL_SYS_DENOM; /**< Denominator of 528MHz System PLL Fractional Loop Divider Register, offset: 0x60 */
  3479. uint8_t RESERVED_2[12];
  3480. __IO uint32_t PLL_AUDIO; /**< Analog Audio PLL control Register, offset: 0x70 */
  3481. __IO uint32_t PLL_AUDIO_SET; /**< Analog Audio PLL control Register, offset: 0x74 */
  3482. __IO uint32_t PLL_AUDIO_CLR; /**< Analog Audio PLL control Register, offset: 0x78 */
  3483. __IO uint32_t PLL_AUDIO_TOG; /**< Analog Audio PLL control Register, offset: 0x7C */
  3484. __IO uint32_t PLL_AUDIO_NUM; /**< Numerator of Audio PLL Fractional Loop Divider Register, offset: 0x80 */
  3485. uint8_t RESERVED_3[12];
  3486. __IO uint32_t PLL_AUDIO_DENOM; /**< Denominator of Audio PLL Fractional Loop Divider Register, offset: 0x90 */
  3487. uint8_t RESERVED_4[12];
  3488. __IO uint32_t PLL_VIDEO; /**< Analog Video PLL control Register, offset: 0xA0 */
  3489. __IO uint32_t PLL_VIDEO_SET; /**< Analog Video PLL control Register, offset: 0xA4 */
  3490. __IO uint32_t PLL_VIDEO_CLR; /**< Analog Video PLL control Register, offset: 0xA8 */
  3491. __IO uint32_t PLL_VIDEO_TOG; /**< Analog Video PLL control Register, offset: 0xAC */
  3492. __IO uint32_t PLL_VIDEO_NUM; /**< Numerator of Video PLL Fractional Loop Divider Register, offset: 0xB0 */
  3493. uint8_t RESERVED_5[12];
  3494. __IO uint32_t PLL_VIDEO_DENOM; /**< Denominator of Video PLL Fractional Loop Divider Register, offset: 0xC0 */
  3495. uint8_t RESERVED_6[28];
  3496. __IO uint32_t PLL_ENET; /**< Analog ENET PLL Control Register, offset: 0xE0 */
  3497. __IO uint32_t PLL_ENET_SET; /**< Analog ENET PLL Control Register, offset: 0xE4 */
  3498. __IO uint32_t PLL_ENET_CLR; /**< Analog ENET PLL Control Register, offset: 0xE8 */
  3499. __IO uint32_t PLL_ENET_TOG; /**< Analog ENET PLL Control Register, offset: 0xEC */
  3500. __IO uint32_t PFD_480; /**< 480MHz Clock (PLL3) Phase Fractional Divider Control Register, offset: 0xF0 */
  3501. __IO uint32_t PFD_480_SET; /**< 480MHz Clock (PLL3) Phase Fractional Divider Control Register, offset: 0xF4 */
  3502. __IO uint32_t PFD_480_CLR; /**< 480MHz Clock (PLL3) Phase Fractional Divider Control Register, offset: 0xF8 */
  3503. __IO uint32_t PFD_480_TOG; /**< 480MHz Clock (PLL3) Phase Fractional Divider Control Register, offset: 0xFC */
  3504. __IO uint32_t PFD_528; /**< 528MHz Clock (PLL2) Phase Fractional Divider Control Register, offset: 0x100 */
  3505. __IO uint32_t PFD_528_SET; /**< 528MHz Clock (PLL2) Phase Fractional Divider Control Register, offset: 0x104 */
  3506. __IO uint32_t PFD_528_CLR; /**< 528MHz Clock (PLL2) Phase Fractional Divider Control Register, offset: 0x108 */
  3507. __IO uint32_t PFD_528_TOG; /**< 528MHz Clock (PLL2) Phase Fractional Divider Control Register, offset: 0x10C */
  3508. uint8_t RESERVED_7[64];
  3509. __IO uint32_t MISC0; /**< Miscellaneous Register 0, offset: 0x150 */
  3510. __IO uint32_t MISC0_SET; /**< Miscellaneous Register 0, offset: 0x154 */
  3511. __IO uint32_t MISC0_CLR; /**< Miscellaneous Register 0, offset: 0x158 */
  3512. __IO uint32_t MISC0_TOG; /**< Miscellaneous Register 0, offset: 0x15C */
  3513. __IO uint32_t MISC1; /**< Miscellaneous Register 1, offset: 0x160 */
  3514. __IO uint32_t MISC1_SET; /**< Miscellaneous Register 1, offset: 0x164 */
  3515. __IO uint32_t MISC1_CLR; /**< Miscellaneous Register 1, offset: 0x168 */
  3516. __IO uint32_t MISC1_TOG; /**< Miscellaneous Register 1, offset: 0x16C */
  3517. __IO uint32_t MISC2; /**< Miscellaneous Register 2, offset: 0x170 */
  3518. __IO uint32_t MISC2_SET; /**< Miscellaneous Register 2, offset: 0x174 */
  3519. __IO uint32_t MISC2_CLR; /**< Miscellaneous Register 2, offset: 0x178 */
  3520. __IO uint32_t MISC2_TOG; /**< Miscellaneous Register 2, offset: 0x17C */
  3521. } CCM_ANALOG_Type;
  3522. /* ----------------------------------------------------------------------------
  3523. -- CCM_ANALOG Register Masks
  3524. ---------------------------------------------------------------------------- */
  3525. /*!
  3526. * @addtogroup CCM_ANALOG_Register_Masks CCM_ANALOG Register Masks
  3527. * @{
  3528. */
  3529. /*! @name PLL_ARM - Analog ARM PLL control Register */
  3530. #define CCM_ANALOG_PLL_ARM_DIV_SELECT_MASK (0x7FU)
  3531. #define CCM_ANALOG_PLL_ARM_DIV_SELECT_SHIFT (0U)
  3532. #define CCM_ANALOG_PLL_ARM_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ARM_DIV_SELECT_MASK)
  3533. #define CCM_ANALOG_PLL_ARM_POWERDOWN_MASK (0x1000U)
  3534. #define CCM_ANALOG_PLL_ARM_POWERDOWN_SHIFT (12U)
  3535. #define CCM_ANALOG_PLL_ARM_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ARM_POWERDOWN_MASK)
  3536. #define CCM_ANALOG_PLL_ARM_ENABLE_MASK (0x2000U)
  3537. #define CCM_ANALOG_PLL_ARM_ENABLE_SHIFT (13U)
  3538. #define CCM_ANALOG_PLL_ARM_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_ENABLE_SHIFT)) & CCM_ANALOG_PLL_ARM_ENABLE_MASK)
  3539. #define CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_MASK (0xC000U)
  3540. #define CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_SHIFT (14U)
  3541. #define CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_MASK)
  3542. #define CCM_ANALOG_PLL_ARM_BYPASS_MASK (0x10000U)
  3543. #define CCM_ANALOG_PLL_ARM_BYPASS_SHIFT (16U)
  3544. #define CCM_ANALOG_PLL_ARM_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ARM_BYPASS_MASK)
  3545. #define CCM_ANALOG_PLL_ARM_PLL_SEL_MASK (0x80000U)
  3546. #define CCM_ANALOG_PLL_ARM_PLL_SEL_SHIFT (19U)
  3547. #define CCM_ANALOG_PLL_ARM_PLL_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_PLL_SEL_SHIFT)) & CCM_ANALOG_PLL_ARM_PLL_SEL_MASK)
  3548. #define CCM_ANALOG_PLL_ARM_LOCK_MASK (0x80000000U)
  3549. #define CCM_ANALOG_PLL_ARM_LOCK_SHIFT (31U)
  3550. #define CCM_ANALOG_PLL_ARM_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_LOCK_SHIFT)) & CCM_ANALOG_PLL_ARM_LOCK_MASK)
  3551. /*! @name PLL_ARM_SET - Analog ARM PLL control Register */
  3552. #define CCM_ANALOG_PLL_ARM_SET_DIV_SELECT_MASK (0x7FU)
  3553. #define CCM_ANALOG_PLL_ARM_SET_DIV_SELECT_SHIFT (0U)
  3554. #define CCM_ANALOG_PLL_ARM_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_DIV_SELECT_MASK)
  3555. #define CCM_ANALOG_PLL_ARM_SET_POWERDOWN_MASK (0x1000U)
  3556. #define CCM_ANALOG_PLL_ARM_SET_POWERDOWN_SHIFT (12U)
  3557. #define CCM_ANALOG_PLL_ARM_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_POWERDOWN_MASK)
  3558. #define CCM_ANALOG_PLL_ARM_SET_ENABLE_MASK (0x2000U)
  3559. #define CCM_ANALOG_PLL_ARM_SET_ENABLE_SHIFT (13U)
  3560. #define CCM_ANALOG_PLL_ARM_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_ENABLE_MASK)
  3561. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  3562. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC_SHIFT (14U)
  3563. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_BYPASS_CLK_SRC_MASK)
  3564. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_MASK (0x10000U)
  3565. #define CCM_ANALOG_PLL_ARM_SET_BYPASS_SHIFT (16U)
  3566. #define CCM_ANALOG_PLL_ARM_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_BYPASS_MASK)
  3567. #define CCM_ANALOG_PLL_ARM_SET_PLL_SEL_MASK (0x80000U)
  3568. #define CCM_ANALOG_PLL_ARM_SET_PLL_SEL_SHIFT (19U)
  3569. #define CCM_ANALOG_PLL_ARM_SET_PLL_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_PLL_SEL_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_PLL_SEL_MASK)
  3570. #define CCM_ANALOG_PLL_ARM_SET_LOCK_MASK (0x80000000U)
  3571. #define CCM_ANALOG_PLL_ARM_SET_LOCK_SHIFT (31U)
  3572. #define CCM_ANALOG_PLL_ARM_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_ARM_SET_LOCK_MASK)
  3573. /*! @name PLL_ARM_CLR - Analog ARM PLL control Register */
  3574. #define CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT_MASK (0x7FU)
  3575. #define CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT_SHIFT (0U)
  3576. #define CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_DIV_SELECT_MASK)
  3577. #define CCM_ANALOG_PLL_ARM_CLR_POWERDOWN_MASK (0x1000U)
  3578. #define CCM_ANALOG_PLL_ARM_CLR_POWERDOWN_SHIFT (12U)
  3579. #define CCM_ANALOG_PLL_ARM_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_POWERDOWN_MASK)
  3580. #define CCM_ANALOG_PLL_ARM_CLR_ENABLE_MASK (0x2000U)
  3581. #define CCM_ANALOG_PLL_ARM_CLR_ENABLE_SHIFT (13U)
  3582. #define CCM_ANALOG_PLL_ARM_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_ENABLE_MASK)
  3583. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  3584. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  3585. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_BYPASS_CLK_SRC_MASK)
  3586. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_MASK (0x10000U)
  3587. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS_SHIFT (16U)
  3588. #define CCM_ANALOG_PLL_ARM_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_BYPASS_MASK)
  3589. #define CCM_ANALOG_PLL_ARM_CLR_PLL_SEL_MASK (0x80000U)
  3590. #define CCM_ANALOG_PLL_ARM_CLR_PLL_SEL_SHIFT (19U)
  3591. #define CCM_ANALOG_PLL_ARM_CLR_PLL_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_PLL_SEL_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_PLL_SEL_MASK)
  3592. #define CCM_ANALOG_PLL_ARM_CLR_LOCK_MASK (0x80000000U)
  3593. #define CCM_ANALOG_PLL_ARM_CLR_LOCK_SHIFT (31U)
  3594. #define CCM_ANALOG_PLL_ARM_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_ARM_CLR_LOCK_MASK)
  3595. /*! @name PLL_ARM_TOG - Analog ARM PLL control Register */
  3596. #define CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT_MASK (0x7FU)
  3597. #define CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT_SHIFT (0U)
  3598. #define CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_DIV_SELECT_MASK)
  3599. #define CCM_ANALOG_PLL_ARM_TOG_POWERDOWN_MASK (0x1000U)
  3600. #define CCM_ANALOG_PLL_ARM_TOG_POWERDOWN_SHIFT (12U)
  3601. #define CCM_ANALOG_PLL_ARM_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_POWERDOWN_MASK)
  3602. #define CCM_ANALOG_PLL_ARM_TOG_ENABLE_MASK (0x2000U)
  3603. #define CCM_ANALOG_PLL_ARM_TOG_ENABLE_SHIFT (13U)
  3604. #define CCM_ANALOG_PLL_ARM_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_ENABLE_MASK)
  3605. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  3606. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  3607. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_BYPASS_CLK_SRC_MASK)
  3608. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_MASK (0x10000U)
  3609. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS_SHIFT (16U)
  3610. #define CCM_ANALOG_PLL_ARM_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_BYPASS_MASK)
  3611. #define CCM_ANALOG_PLL_ARM_TOG_PLL_SEL_MASK (0x80000U)
  3612. #define CCM_ANALOG_PLL_ARM_TOG_PLL_SEL_SHIFT (19U)
  3613. #define CCM_ANALOG_PLL_ARM_TOG_PLL_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_PLL_SEL_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_PLL_SEL_MASK)
  3614. #define CCM_ANALOG_PLL_ARM_TOG_LOCK_MASK (0x80000000U)
  3615. #define CCM_ANALOG_PLL_ARM_TOG_LOCK_SHIFT (31U)
  3616. #define CCM_ANALOG_PLL_ARM_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ARM_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_ARM_TOG_LOCK_MASK)
  3617. /*! @name PLL_USB1 - Analog USB1 480MHz PLL Control Register */
  3618. #define CCM_ANALOG_PLL_USB1_DIV_SELECT_MASK (0x3U)
  3619. #define CCM_ANALOG_PLL_USB1_DIV_SELECT_SHIFT (0U)
  3620. #define CCM_ANALOG_PLL_USB1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB1_DIV_SELECT_MASK)
  3621. #define CCM_ANALOG_PLL_USB1_EN_USB_CLKS_MASK (0x40U)
  3622. #define CCM_ANALOG_PLL_USB1_EN_USB_CLKS_SHIFT (6U)
  3623. #define CCM_ANALOG_PLL_USB1_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB1_EN_USB_CLKS_MASK)
  3624. #define CCM_ANALOG_PLL_USB1_POWER_MASK (0x1000U)
  3625. #define CCM_ANALOG_PLL_USB1_POWER_SHIFT (12U)
  3626. #define CCM_ANALOG_PLL_USB1_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_POWER_SHIFT)) & CCM_ANALOG_PLL_USB1_POWER_MASK)
  3627. #define CCM_ANALOG_PLL_USB1_ENABLE_MASK (0x2000U)
  3628. #define CCM_ANALOG_PLL_USB1_ENABLE_SHIFT (13U)
  3629. #define CCM_ANALOG_PLL_USB1_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB1_ENABLE_MASK)
  3630. #define CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_MASK (0xC000U)
  3631. #define CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_SHIFT (14U)
  3632. #define CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_MASK)
  3633. #define CCM_ANALOG_PLL_USB1_BYPASS_MASK (0x10000U)
  3634. #define CCM_ANALOG_PLL_USB1_BYPASS_SHIFT (16U)
  3635. #define CCM_ANALOG_PLL_USB1_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB1_BYPASS_MASK)
  3636. #define CCM_ANALOG_PLL_USB1_LOCK_MASK (0x80000000U)
  3637. #define CCM_ANALOG_PLL_USB1_LOCK_SHIFT (31U)
  3638. #define CCM_ANALOG_PLL_USB1_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB1_LOCK_MASK)
  3639. /*! @name PLL_USB1_SET - Analog USB1 480MHz PLL Control Register */
  3640. #define CCM_ANALOG_PLL_USB1_SET_DIV_SELECT_MASK (0x3U)
  3641. #define CCM_ANALOG_PLL_USB1_SET_DIV_SELECT_SHIFT (0U)
  3642. #define CCM_ANALOG_PLL_USB1_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_DIV_SELECT_MASK)
  3643. #define CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS_MASK (0x40U)
  3644. #define CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS_SHIFT (6U)
  3645. #define CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_EN_USB_CLKS_MASK)
  3646. #define CCM_ANALOG_PLL_USB1_SET_POWER_MASK (0x1000U)
  3647. #define CCM_ANALOG_PLL_USB1_SET_POWER_SHIFT (12U)
  3648. #define CCM_ANALOG_PLL_USB1_SET_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_POWER_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_POWER_MASK)
  3649. #define CCM_ANALOG_PLL_USB1_SET_ENABLE_MASK (0x2000U)
  3650. #define CCM_ANALOG_PLL_USB1_SET_ENABLE_SHIFT (13U)
  3651. #define CCM_ANALOG_PLL_USB1_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_ENABLE_MASK)
  3652. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  3653. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC_SHIFT (14U)
  3654. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_BYPASS_CLK_SRC_MASK)
  3655. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_MASK (0x10000U)
  3656. #define CCM_ANALOG_PLL_USB1_SET_BYPASS_SHIFT (16U)
  3657. #define CCM_ANALOG_PLL_USB1_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_BYPASS_MASK)
  3658. #define CCM_ANALOG_PLL_USB1_SET_LOCK_MASK (0x80000000U)
  3659. #define CCM_ANALOG_PLL_USB1_SET_LOCK_SHIFT (31U)
  3660. #define CCM_ANALOG_PLL_USB1_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB1_SET_LOCK_MASK)
  3661. /*! @name PLL_USB1_CLR - Analog USB1 480MHz PLL Control Register */
  3662. #define CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT_MASK (0x3U)
  3663. #define CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT_SHIFT (0U)
  3664. #define CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_DIV_SELECT_MASK)
  3665. #define CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS_MASK (0x40U)
  3666. #define CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS_SHIFT (6U)
  3667. #define CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_EN_USB_CLKS_MASK)
  3668. #define CCM_ANALOG_PLL_USB1_CLR_POWER_MASK (0x1000U)
  3669. #define CCM_ANALOG_PLL_USB1_CLR_POWER_SHIFT (12U)
  3670. #define CCM_ANALOG_PLL_USB1_CLR_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_POWER_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_POWER_MASK)
  3671. #define CCM_ANALOG_PLL_USB1_CLR_ENABLE_MASK (0x2000U)
  3672. #define CCM_ANALOG_PLL_USB1_CLR_ENABLE_SHIFT (13U)
  3673. #define CCM_ANALOG_PLL_USB1_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_ENABLE_MASK)
  3674. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  3675. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  3676. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_BYPASS_CLK_SRC_MASK)
  3677. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_MASK (0x10000U)
  3678. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS_SHIFT (16U)
  3679. #define CCM_ANALOG_PLL_USB1_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_BYPASS_MASK)
  3680. #define CCM_ANALOG_PLL_USB1_CLR_LOCK_MASK (0x80000000U)
  3681. #define CCM_ANALOG_PLL_USB1_CLR_LOCK_SHIFT (31U)
  3682. #define CCM_ANALOG_PLL_USB1_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB1_CLR_LOCK_MASK)
  3683. /*! @name PLL_USB1_TOG - Analog USB1 480MHz PLL Control Register */
  3684. #define CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT_MASK (0x3U)
  3685. #define CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT_SHIFT (0U)
  3686. #define CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_DIV_SELECT_MASK)
  3687. #define CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS_MASK (0x40U)
  3688. #define CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS_SHIFT (6U)
  3689. #define CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_EN_USB_CLKS_MASK)
  3690. #define CCM_ANALOG_PLL_USB1_TOG_POWER_MASK (0x1000U)
  3691. #define CCM_ANALOG_PLL_USB1_TOG_POWER_SHIFT (12U)
  3692. #define CCM_ANALOG_PLL_USB1_TOG_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_POWER_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_POWER_MASK)
  3693. #define CCM_ANALOG_PLL_USB1_TOG_ENABLE_MASK (0x2000U)
  3694. #define CCM_ANALOG_PLL_USB1_TOG_ENABLE_SHIFT (13U)
  3695. #define CCM_ANALOG_PLL_USB1_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_ENABLE_MASK)
  3696. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  3697. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  3698. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_BYPASS_CLK_SRC_MASK)
  3699. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_MASK (0x10000U)
  3700. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS_SHIFT (16U)
  3701. #define CCM_ANALOG_PLL_USB1_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_BYPASS_MASK)
  3702. #define CCM_ANALOG_PLL_USB1_TOG_LOCK_MASK (0x80000000U)
  3703. #define CCM_ANALOG_PLL_USB1_TOG_LOCK_SHIFT (31U)
  3704. #define CCM_ANALOG_PLL_USB1_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB1_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB1_TOG_LOCK_MASK)
  3705. /*! @name PLL_USB2 - Analog USB2 480MHz PLL Control Register */
  3706. #define CCM_ANALOG_PLL_USB2_DIV_SELECT_MASK (0x3U)
  3707. #define CCM_ANALOG_PLL_USB2_DIV_SELECT_SHIFT (0U)
  3708. #define CCM_ANALOG_PLL_USB2_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB2_DIV_SELECT_MASK)
  3709. #define CCM_ANALOG_PLL_USB2_EN_USB_CLKS_MASK (0x40U)
  3710. #define CCM_ANALOG_PLL_USB2_EN_USB_CLKS_SHIFT (6U)
  3711. #define CCM_ANALOG_PLL_USB2_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB2_EN_USB_CLKS_MASK)
  3712. #define CCM_ANALOG_PLL_USB2_POWER_MASK (0x1000U)
  3713. #define CCM_ANALOG_PLL_USB2_POWER_SHIFT (12U)
  3714. #define CCM_ANALOG_PLL_USB2_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_POWER_SHIFT)) & CCM_ANALOG_PLL_USB2_POWER_MASK)
  3715. #define CCM_ANALOG_PLL_USB2_ENABLE_MASK (0x2000U)
  3716. #define CCM_ANALOG_PLL_USB2_ENABLE_SHIFT (13U)
  3717. #define CCM_ANALOG_PLL_USB2_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB2_ENABLE_MASK)
  3718. #define CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC_MASK (0xC000U)
  3719. #define CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC_SHIFT (14U)
  3720. #define CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB2_BYPASS_CLK_SRC_MASK)
  3721. #define CCM_ANALOG_PLL_USB2_BYPASS_MASK (0x10000U)
  3722. #define CCM_ANALOG_PLL_USB2_BYPASS_SHIFT (16U)
  3723. #define CCM_ANALOG_PLL_USB2_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB2_BYPASS_MASK)
  3724. #define CCM_ANALOG_PLL_USB2_LOCK_MASK (0x80000000U)
  3725. #define CCM_ANALOG_PLL_USB2_LOCK_SHIFT (31U)
  3726. #define CCM_ANALOG_PLL_USB2_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB2_LOCK_MASK)
  3727. /*! @name PLL_USB2_SET - Analog USB2 480MHz PLL Control Register */
  3728. #define CCM_ANALOG_PLL_USB2_SET_DIV_SELECT_MASK (0x3U)
  3729. #define CCM_ANALOG_PLL_USB2_SET_DIV_SELECT_SHIFT (0U)
  3730. #define CCM_ANALOG_PLL_USB2_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_DIV_SELECT_MASK)
  3731. #define CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS_MASK (0x40U)
  3732. #define CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS_SHIFT (6U)
  3733. #define CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_EN_USB_CLKS_MASK)
  3734. #define CCM_ANALOG_PLL_USB2_SET_POWER_MASK (0x1000U)
  3735. #define CCM_ANALOG_PLL_USB2_SET_POWER_SHIFT (12U)
  3736. #define CCM_ANALOG_PLL_USB2_SET_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_POWER_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_POWER_MASK)
  3737. #define CCM_ANALOG_PLL_USB2_SET_ENABLE_MASK (0x2000U)
  3738. #define CCM_ANALOG_PLL_USB2_SET_ENABLE_SHIFT (13U)
  3739. #define CCM_ANALOG_PLL_USB2_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_ENABLE_MASK)
  3740. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  3741. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC_SHIFT (14U)
  3742. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_BYPASS_CLK_SRC_MASK)
  3743. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_MASK (0x10000U)
  3744. #define CCM_ANALOG_PLL_USB2_SET_BYPASS_SHIFT (16U)
  3745. #define CCM_ANALOG_PLL_USB2_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_BYPASS_MASK)
  3746. #define CCM_ANALOG_PLL_USB2_SET_LOCK_MASK (0x80000000U)
  3747. #define CCM_ANALOG_PLL_USB2_SET_LOCK_SHIFT (31U)
  3748. #define CCM_ANALOG_PLL_USB2_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB2_SET_LOCK_MASK)
  3749. /*! @name PLL_USB2_CLR - Analog USB2 480MHz PLL Control Register */
  3750. #define CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT_MASK (0x3U)
  3751. #define CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT_SHIFT (0U)
  3752. #define CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_DIV_SELECT_MASK)
  3753. #define CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS_MASK (0x40U)
  3754. #define CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS_SHIFT (6U)
  3755. #define CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_EN_USB_CLKS_MASK)
  3756. #define CCM_ANALOG_PLL_USB2_CLR_POWER_MASK (0x1000U)
  3757. #define CCM_ANALOG_PLL_USB2_CLR_POWER_SHIFT (12U)
  3758. #define CCM_ANALOG_PLL_USB2_CLR_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_POWER_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_POWER_MASK)
  3759. #define CCM_ANALOG_PLL_USB2_CLR_ENABLE_MASK (0x2000U)
  3760. #define CCM_ANALOG_PLL_USB2_CLR_ENABLE_SHIFT (13U)
  3761. #define CCM_ANALOG_PLL_USB2_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_ENABLE_MASK)
  3762. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  3763. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  3764. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_BYPASS_CLK_SRC_MASK)
  3765. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_MASK (0x10000U)
  3766. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS_SHIFT (16U)
  3767. #define CCM_ANALOG_PLL_USB2_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_BYPASS_MASK)
  3768. #define CCM_ANALOG_PLL_USB2_CLR_LOCK_MASK (0x80000000U)
  3769. #define CCM_ANALOG_PLL_USB2_CLR_LOCK_SHIFT (31U)
  3770. #define CCM_ANALOG_PLL_USB2_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB2_CLR_LOCK_MASK)
  3771. /*! @name PLL_USB2_TOG - Analog USB2 480MHz PLL Control Register */
  3772. #define CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT_MASK (0x3U)
  3773. #define CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT_SHIFT (0U)
  3774. #define CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_DIV_SELECT_MASK)
  3775. #define CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS_MASK (0x40U)
  3776. #define CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS_SHIFT (6U)
  3777. #define CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_EN_USB_CLKS_MASK)
  3778. #define CCM_ANALOG_PLL_USB2_TOG_POWER_MASK (0x1000U)
  3779. #define CCM_ANALOG_PLL_USB2_TOG_POWER_SHIFT (12U)
  3780. #define CCM_ANALOG_PLL_USB2_TOG_POWER(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_POWER_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_POWER_MASK)
  3781. #define CCM_ANALOG_PLL_USB2_TOG_ENABLE_MASK (0x2000U)
  3782. #define CCM_ANALOG_PLL_USB2_TOG_ENABLE_SHIFT (13U)
  3783. #define CCM_ANALOG_PLL_USB2_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_ENABLE_MASK)
  3784. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  3785. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  3786. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_BYPASS_CLK_SRC_MASK)
  3787. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_MASK (0x10000U)
  3788. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS_SHIFT (16U)
  3789. #define CCM_ANALOG_PLL_USB2_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_BYPASS_MASK)
  3790. #define CCM_ANALOG_PLL_USB2_TOG_LOCK_MASK (0x80000000U)
  3791. #define CCM_ANALOG_PLL_USB2_TOG_LOCK_SHIFT (31U)
  3792. #define CCM_ANALOG_PLL_USB2_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_USB2_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_USB2_TOG_LOCK_MASK)
  3793. /*! @name PLL_SYS - Analog System PLL Control Register */
  3794. #define CCM_ANALOG_PLL_SYS_DIV_SELECT_MASK (0x1U)
  3795. #define CCM_ANALOG_PLL_SYS_DIV_SELECT_SHIFT (0U)
  3796. #define CCM_ANALOG_PLL_SYS_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_SYS_DIV_SELECT_MASK)
  3797. #define CCM_ANALOG_PLL_SYS_POWERDOWN_MASK (0x1000U)
  3798. #define CCM_ANALOG_PLL_SYS_POWERDOWN_SHIFT (12U)
  3799. #define CCM_ANALOG_PLL_SYS_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_SYS_POWERDOWN_MASK)
  3800. #define CCM_ANALOG_PLL_SYS_ENABLE_MASK (0x2000U)
  3801. #define CCM_ANALOG_PLL_SYS_ENABLE_SHIFT (13U)
  3802. #define CCM_ANALOG_PLL_SYS_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_ENABLE_MASK)
  3803. #define CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK (0xC000U)
  3804. #define CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT (14U)
  3805. #define CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK)
  3806. #define CCM_ANALOG_PLL_SYS_BYPASS_MASK (0x10000U)
  3807. #define CCM_ANALOG_PLL_SYS_BYPASS_SHIFT (16U)
  3808. #define CCM_ANALOG_PLL_SYS_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_BYPASS_SHIFT)) & CCM_ANALOG_PLL_SYS_BYPASS_MASK)
  3809. #define CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN_MASK (0x40000U)
  3810. #define CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN_SHIFT (18U)
  3811. #define CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_SYS_PFD_OFFSET_EN_MASK)
  3812. #define CCM_ANALOG_PLL_SYS_LOCK_MASK (0x80000000U)
  3813. #define CCM_ANALOG_PLL_SYS_LOCK_SHIFT (31U)
  3814. #define CCM_ANALOG_PLL_SYS_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_LOCK_SHIFT)) & CCM_ANALOG_PLL_SYS_LOCK_MASK)
  3815. /*! @name PLL_SYS_SET - Analog System PLL Control Register */
  3816. #define CCM_ANALOG_PLL_SYS_SET_DIV_SELECT_MASK (0x1U)
  3817. #define CCM_ANALOG_PLL_SYS_SET_DIV_SELECT_SHIFT (0U)
  3818. #define CCM_ANALOG_PLL_SYS_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_DIV_SELECT_MASK)
  3819. #define CCM_ANALOG_PLL_SYS_SET_POWERDOWN_MASK (0x1000U)
  3820. #define CCM_ANALOG_PLL_SYS_SET_POWERDOWN_SHIFT (12U)
  3821. #define CCM_ANALOG_PLL_SYS_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_POWERDOWN_MASK)
  3822. #define CCM_ANALOG_PLL_SYS_SET_ENABLE_MASK (0x2000U)
  3823. #define CCM_ANALOG_PLL_SYS_SET_ENABLE_SHIFT (13U)
  3824. #define CCM_ANALOG_PLL_SYS_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_ENABLE_MASK)
  3825. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  3826. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC_SHIFT (14U)
  3827. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_BYPASS_CLK_SRC_MASK)
  3828. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_MASK (0x10000U)
  3829. #define CCM_ANALOG_PLL_SYS_SET_BYPASS_SHIFT (16U)
  3830. #define CCM_ANALOG_PLL_SYS_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_BYPASS_MASK)
  3831. #define CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN_MASK (0x40000U)
  3832. #define CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN_SHIFT (18U)
  3833. #define CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_PFD_OFFSET_EN_MASK)
  3834. #define CCM_ANALOG_PLL_SYS_SET_LOCK_MASK (0x80000000U)
  3835. #define CCM_ANALOG_PLL_SYS_SET_LOCK_SHIFT (31U)
  3836. #define CCM_ANALOG_PLL_SYS_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_SYS_SET_LOCK_MASK)
  3837. /*! @name PLL_SYS_CLR - Analog System PLL Control Register */
  3838. #define CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT_MASK (0x1U)
  3839. #define CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT_SHIFT (0U)
  3840. #define CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_DIV_SELECT_MASK)
  3841. #define CCM_ANALOG_PLL_SYS_CLR_POWERDOWN_MASK (0x1000U)
  3842. #define CCM_ANALOG_PLL_SYS_CLR_POWERDOWN_SHIFT (12U)
  3843. #define CCM_ANALOG_PLL_SYS_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_POWERDOWN_MASK)
  3844. #define CCM_ANALOG_PLL_SYS_CLR_ENABLE_MASK (0x2000U)
  3845. #define CCM_ANALOG_PLL_SYS_CLR_ENABLE_SHIFT (13U)
  3846. #define CCM_ANALOG_PLL_SYS_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_ENABLE_MASK)
  3847. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  3848. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  3849. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_BYPASS_CLK_SRC_MASK)
  3850. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_MASK (0x10000U)
  3851. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS_SHIFT (16U)
  3852. #define CCM_ANALOG_PLL_SYS_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_BYPASS_MASK)
  3853. #define CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN_MASK (0x40000U)
  3854. #define CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN_SHIFT (18U)
  3855. #define CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_PFD_OFFSET_EN_MASK)
  3856. #define CCM_ANALOG_PLL_SYS_CLR_LOCK_MASK (0x80000000U)
  3857. #define CCM_ANALOG_PLL_SYS_CLR_LOCK_SHIFT (31U)
  3858. #define CCM_ANALOG_PLL_SYS_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_SYS_CLR_LOCK_MASK)
  3859. /*! @name PLL_SYS_TOG - Analog System PLL Control Register */
  3860. #define CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT_MASK (0x1U)
  3861. #define CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT_SHIFT (0U)
  3862. #define CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_DIV_SELECT_MASK)
  3863. #define CCM_ANALOG_PLL_SYS_TOG_POWERDOWN_MASK (0x1000U)
  3864. #define CCM_ANALOG_PLL_SYS_TOG_POWERDOWN_SHIFT (12U)
  3865. #define CCM_ANALOG_PLL_SYS_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_POWERDOWN_MASK)
  3866. #define CCM_ANALOG_PLL_SYS_TOG_ENABLE_MASK (0x2000U)
  3867. #define CCM_ANALOG_PLL_SYS_TOG_ENABLE_SHIFT (13U)
  3868. #define CCM_ANALOG_PLL_SYS_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_ENABLE_MASK)
  3869. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  3870. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  3871. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_BYPASS_CLK_SRC_MASK)
  3872. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_MASK (0x10000U)
  3873. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS_SHIFT (16U)
  3874. #define CCM_ANALOG_PLL_SYS_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_BYPASS_MASK)
  3875. #define CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN_MASK (0x40000U)
  3876. #define CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN_SHIFT (18U)
  3877. #define CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_PFD_OFFSET_EN_MASK)
  3878. #define CCM_ANALOG_PLL_SYS_TOG_LOCK_MASK (0x80000000U)
  3879. #define CCM_ANALOG_PLL_SYS_TOG_LOCK_SHIFT (31U)
  3880. #define CCM_ANALOG_PLL_SYS_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_SYS_TOG_LOCK_MASK)
  3881. /*! @name PLL_SYS_SS - 528MHz System PLL Spread Spectrum Register */
  3882. #define CCM_ANALOG_PLL_SYS_SS_STEP_MASK (0x7FFFU)
  3883. #define CCM_ANALOG_PLL_SYS_SS_STEP_SHIFT (0U)
  3884. #define CCM_ANALOG_PLL_SYS_SS_STEP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SS_STEP_SHIFT)) & CCM_ANALOG_PLL_SYS_SS_STEP_MASK)
  3885. #define CCM_ANALOG_PLL_SYS_SS_ENABLE_MASK (0x8000U)
  3886. #define CCM_ANALOG_PLL_SYS_SS_ENABLE_SHIFT (15U)
  3887. #define CCM_ANALOG_PLL_SYS_SS_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SS_ENABLE_SHIFT)) & CCM_ANALOG_PLL_SYS_SS_ENABLE_MASK)
  3888. #define CCM_ANALOG_PLL_SYS_SS_STOP_MASK (0xFFFF0000U)
  3889. #define CCM_ANALOG_PLL_SYS_SS_STOP_SHIFT (16U)
  3890. #define CCM_ANALOG_PLL_SYS_SS_STOP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_SS_STOP_SHIFT)) & CCM_ANALOG_PLL_SYS_SS_STOP_MASK)
  3891. /*! @name PLL_SYS_NUM - Numerator of 528MHz System PLL Fractional Loop Divider Register */
  3892. #define CCM_ANALOG_PLL_SYS_NUM_A_MASK (0x3FFFFFFFU)
  3893. #define CCM_ANALOG_PLL_SYS_NUM_A_SHIFT (0U)
  3894. #define CCM_ANALOG_PLL_SYS_NUM_A(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_NUM_A_SHIFT)) & CCM_ANALOG_PLL_SYS_NUM_A_MASK)
  3895. /*! @name PLL_SYS_DENOM - Denominator of 528MHz System PLL Fractional Loop Divider Register */
  3896. #define CCM_ANALOG_PLL_SYS_DENOM_B_MASK (0x3FFFFFFFU)
  3897. #define CCM_ANALOG_PLL_SYS_DENOM_B_SHIFT (0U)
  3898. #define CCM_ANALOG_PLL_SYS_DENOM_B(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_SYS_DENOM_B_SHIFT)) & CCM_ANALOG_PLL_SYS_DENOM_B_MASK)
  3899. /*! @name PLL_AUDIO - Analog Audio PLL control Register */
  3900. #define CCM_ANALOG_PLL_AUDIO_DIV_SELECT_MASK (0x7FU)
  3901. #define CCM_ANALOG_PLL_AUDIO_DIV_SELECT_SHIFT (0U)
  3902. #define CCM_ANALOG_PLL_AUDIO_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_DIV_SELECT_MASK)
  3903. #define CCM_ANALOG_PLL_AUDIO_POWERDOWN_MASK (0x1000U)
  3904. #define CCM_ANALOG_PLL_AUDIO_POWERDOWN_SHIFT (12U)
  3905. #define CCM_ANALOG_PLL_AUDIO_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_POWERDOWN_MASK)
  3906. #define CCM_ANALOG_PLL_AUDIO_ENABLE_MASK (0x2000U)
  3907. #define CCM_ANALOG_PLL_AUDIO_ENABLE_SHIFT (13U)
  3908. #define CCM_ANALOG_PLL_AUDIO_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_ENABLE_SHIFT)) & CCM_ANALOG_PLL_AUDIO_ENABLE_MASK)
  3909. #define CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_MASK (0xC000U)
  3910. #define CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_SHIFT (14U)
  3911. #define CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_MASK)
  3912. #define CCM_ANALOG_PLL_AUDIO_BYPASS_MASK (0x10000U)
  3913. #define CCM_ANALOG_PLL_AUDIO_BYPASS_SHIFT (16U)
  3914. #define CCM_ANALOG_PLL_AUDIO_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_BYPASS_SHIFT)) & CCM_ANALOG_PLL_AUDIO_BYPASS_MASK)
  3915. #define CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_MASK (0x40000U)
  3916. #define CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_SHIFT (18U)
  3917. #define CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_MASK)
  3918. #define CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT_MASK (0x180000U)
  3919. #define CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT_SHIFT (19U)
  3920. #define CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_POST_DIV_SELECT_MASK)
  3921. #define CCM_ANALOG_PLL_AUDIO_LOCK_MASK (0x80000000U)
  3922. #define CCM_ANALOG_PLL_AUDIO_LOCK_SHIFT (31U)
  3923. #define CCM_ANALOG_PLL_AUDIO_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_LOCK_SHIFT)) & CCM_ANALOG_PLL_AUDIO_LOCK_MASK)
  3924. /*! @name PLL_AUDIO_SET - Analog Audio PLL control Register */
  3925. #define CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_MASK (0x7FU)
  3926. #define CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_SHIFT (0U)
  3927. #define CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_MASK)
  3928. #define CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_MASK (0x1000U)
  3929. #define CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_SHIFT (12U)
  3930. #define CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_MASK)
  3931. #define CCM_ANALOG_PLL_AUDIO_SET_ENABLE_MASK (0x2000U)
  3932. #define CCM_ANALOG_PLL_AUDIO_SET_ENABLE_SHIFT (13U)
  3933. #define CCM_ANALOG_PLL_AUDIO_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_ENABLE_MASK)
  3934. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  3935. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_SHIFT (14U)
  3936. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_MASK)
  3937. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_MASK (0x10000U)
  3938. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_SHIFT (16U)
  3939. #define CCM_ANALOG_PLL_AUDIO_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_BYPASS_MASK)
  3940. #define CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_MASK (0x40000U)
  3941. #define CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_SHIFT (18U)
  3942. #define CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_MASK)
  3943. #define CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT_MASK (0x180000U)
  3944. #define CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT_SHIFT (19U)
  3945. #define CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SELECT_MASK)
  3946. #define CCM_ANALOG_PLL_AUDIO_SET_LOCK_MASK (0x80000000U)
  3947. #define CCM_ANALOG_PLL_AUDIO_SET_LOCK_SHIFT (31U)
  3948. #define CCM_ANALOG_PLL_AUDIO_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_AUDIO_SET_LOCK_MASK)
  3949. /*! @name PLL_AUDIO_CLR - Analog Audio PLL control Register */
  3950. #define CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_MASK (0x7FU)
  3951. #define CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_SHIFT (0U)
  3952. #define CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_MASK)
  3953. #define CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_MASK (0x1000U)
  3954. #define CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_SHIFT (12U)
  3955. #define CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_MASK)
  3956. #define CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_MASK (0x2000U)
  3957. #define CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_SHIFT (13U)
  3958. #define CCM_ANALOG_PLL_AUDIO_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_MASK)
  3959. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  3960. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  3961. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_MASK)
  3962. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_MASK (0x10000U)
  3963. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_SHIFT (16U)
  3964. #define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_MASK)
  3965. #define CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_MASK (0x40000U)
  3966. #define CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_SHIFT (18U)
  3967. #define CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_MASK)
  3968. #define CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT_MASK (0x180000U)
  3969. #define CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT_SHIFT (19U)
  3970. #define CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SELECT_MASK)
  3971. #define CCM_ANALOG_PLL_AUDIO_CLR_LOCK_MASK (0x80000000U)
  3972. #define CCM_ANALOG_PLL_AUDIO_CLR_LOCK_SHIFT (31U)
  3973. #define CCM_ANALOG_PLL_AUDIO_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_AUDIO_CLR_LOCK_MASK)
  3974. /*! @name PLL_AUDIO_TOG - Analog Audio PLL control Register */
  3975. #define CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_MASK (0x7FU)
  3976. #define CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_SHIFT (0U)
  3977. #define CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_MASK)
  3978. #define CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_MASK (0x1000U)
  3979. #define CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_SHIFT (12U)
  3980. #define CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_MASK)
  3981. #define CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_MASK (0x2000U)
  3982. #define CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_SHIFT (13U)
  3983. #define CCM_ANALOG_PLL_AUDIO_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_MASK)
  3984. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  3985. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  3986. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_MASK)
  3987. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_MASK (0x10000U)
  3988. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_SHIFT (16U)
  3989. #define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_MASK)
  3990. #define CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_MASK (0x40000U)
  3991. #define CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_SHIFT (18U)
  3992. #define CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_MASK)
  3993. #define CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT_MASK (0x180000U)
  3994. #define CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT_SHIFT (19U)
  3995. #define CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SELECT_MASK)
  3996. #define CCM_ANALOG_PLL_AUDIO_TOG_LOCK_MASK (0x80000000U)
  3997. #define CCM_ANALOG_PLL_AUDIO_TOG_LOCK_SHIFT (31U)
  3998. #define CCM_ANALOG_PLL_AUDIO_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_AUDIO_TOG_LOCK_MASK)
  3999. /*! @name PLL_AUDIO_NUM - Numerator of Audio PLL Fractional Loop Divider Register */
  4000. #define CCM_ANALOG_PLL_AUDIO_NUM_A_MASK (0x3FFFFFFFU)
  4001. #define CCM_ANALOG_PLL_AUDIO_NUM_A_SHIFT (0U)
  4002. #define CCM_ANALOG_PLL_AUDIO_NUM_A(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_NUM_A_SHIFT)) & CCM_ANALOG_PLL_AUDIO_NUM_A_MASK)
  4003. /*! @name PLL_AUDIO_DENOM - Denominator of Audio PLL Fractional Loop Divider Register */
  4004. #define CCM_ANALOG_PLL_AUDIO_DENOM_B_MASK (0x3FFFFFFFU)
  4005. #define CCM_ANALOG_PLL_AUDIO_DENOM_B_SHIFT (0U)
  4006. #define CCM_ANALOG_PLL_AUDIO_DENOM_B(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_AUDIO_DENOM_B_SHIFT)) & CCM_ANALOG_PLL_AUDIO_DENOM_B_MASK)
  4007. /*! @name PLL_VIDEO - Analog Video PLL control Register */
  4008. #define CCM_ANALOG_PLL_VIDEO_DIV_SELECT_MASK (0x7FU)
  4009. #define CCM_ANALOG_PLL_VIDEO_DIV_SELECT_SHIFT (0U)
  4010. #define CCM_ANALOG_PLL_VIDEO_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_DIV_SELECT_MASK)
  4011. #define CCM_ANALOG_PLL_VIDEO_POWERDOWN_MASK (0x1000U)
  4012. #define CCM_ANALOG_PLL_VIDEO_POWERDOWN_SHIFT (12U)
  4013. #define CCM_ANALOG_PLL_VIDEO_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_POWERDOWN_MASK)
  4014. #define CCM_ANALOG_PLL_VIDEO_ENABLE_MASK (0x2000U)
  4015. #define CCM_ANALOG_PLL_VIDEO_ENABLE_SHIFT (13U)
  4016. #define CCM_ANALOG_PLL_VIDEO_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_ENABLE_SHIFT)) & CCM_ANALOG_PLL_VIDEO_ENABLE_MASK)
  4017. #define CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_MASK (0xC000U)
  4018. #define CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_SHIFT (14U)
  4019. #define CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_MASK)
  4020. #define CCM_ANALOG_PLL_VIDEO_BYPASS_MASK (0x10000U)
  4021. #define CCM_ANALOG_PLL_VIDEO_BYPASS_SHIFT (16U)
  4022. #define CCM_ANALOG_PLL_VIDEO_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_BYPASS_SHIFT)) & CCM_ANALOG_PLL_VIDEO_BYPASS_MASK)
  4023. #define CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_MASK (0x40000U)
  4024. #define CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_SHIFT (18U)
  4025. #define CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_MASK)
  4026. #define CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT_MASK (0x180000U)
  4027. #define CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT_SHIFT (19U)
  4028. #define CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_POST_DIV_SELECT_MASK)
  4029. #define CCM_ANALOG_PLL_VIDEO_LOCK_MASK (0x80000000U)
  4030. #define CCM_ANALOG_PLL_VIDEO_LOCK_SHIFT (31U)
  4031. #define CCM_ANALOG_PLL_VIDEO_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_LOCK_SHIFT)) & CCM_ANALOG_PLL_VIDEO_LOCK_MASK)
  4032. /*! @name PLL_VIDEO_SET - Analog Video PLL control Register */
  4033. #define CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_MASK (0x7FU)
  4034. #define CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_SHIFT (0U)
  4035. #define CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_MASK)
  4036. #define CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_MASK (0x1000U)
  4037. #define CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_SHIFT (12U)
  4038. #define CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_MASK)
  4039. #define CCM_ANALOG_PLL_VIDEO_SET_ENABLE_MASK (0x2000U)
  4040. #define CCM_ANALOG_PLL_VIDEO_SET_ENABLE_SHIFT (13U)
  4041. #define CCM_ANALOG_PLL_VIDEO_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_ENABLE_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_ENABLE_MASK)
  4042. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  4043. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_SHIFT (14U)
  4044. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_MASK)
  4045. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_MASK (0x10000U)
  4046. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_SHIFT (16U)
  4047. #define CCM_ANALOG_PLL_VIDEO_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_BYPASS_MASK)
  4048. #define CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_MASK (0x40000U)
  4049. #define CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_SHIFT (18U)
  4050. #define CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_MASK)
  4051. #define CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT_MASK (0x180000U)
  4052. #define CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT_SHIFT (19U)
  4053. #define CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SELECT_MASK)
  4054. #define CCM_ANALOG_PLL_VIDEO_SET_LOCK_MASK (0x80000000U)
  4055. #define CCM_ANALOG_PLL_VIDEO_SET_LOCK_SHIFT (31U)
  4056. #define CCM_ANALOG_PLL_VIDEO_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_VIDEO_SET_LOCK_MASK)
  4057. /*! @name PLL_VIDEO_CLR - Analog Video PLL control Register */
  4058. #define CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_MASK (0x7FU)
  4059. #define CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_SHIFT (0U)
  4060. #define CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_MASK)
  4061. #define CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_MASK (0x1000U)
  4062. #define CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_SHIFT (12U)
  4063. #define CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_MASK)
  4064. #define CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_MASK (0x2000U)
  4065. #define CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_SHIFT (13U)
  4066. #define CCM_ANALOG_PLL_VIDEO_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_MASK)
  4067. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  4068. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  4069. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_MASK)
  4070. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_MASK (0x10000U)
  4071. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_SHIFT (16U)
  4072. #define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_MASK)
  4073. #define CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_MASK (0x40000U)
  4074. #define CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_SHIFT (18U)
  4075. #define CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_MASK)
  4076. #define CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT_MASK (0x180000U)
  4077. #define CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT_SHIFT (19U)
  4078. #define CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SELECT_MASK)
  4079. #define CCM_ANALOG_PLL_VIDEO_CLR_LOCK_MASK (0x80000000U)
  4080. #define CCM_ANALOG_PLL_VIDEO_CLR_LOCK_SHIFT (31U)
  4081. #define CCM_ANALOG_PLL_VIDEO_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_VIDEO_CLR_LOCK_MASK)
  4082. /*! @name PLL_VIDEO_TOG - Analog Video PLL control Register */
  4083. #define CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_MASK (0x7FU)
  4084. #define CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_SHIFT (0U)
  4085. #define CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_MASK)
  4086. #define CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_MASK (0x1000U)
  4087. #define CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_SHIFT (12U)
  4088. #define CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_MASK)
  4089. #define CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_MASK (0x2000U)
  4090. #define CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_SHIFT (13U)
  4091. #define CCM_ANALOG_PLL_VIDEO_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_MASK)
  4092. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  4093. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  4094. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_MASK)
  4095. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_MASK (0x10000U)
  4096. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_SHIFT (16U)
  4097. #define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_MASK)
  4098. #define CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_MASK (0x40000U)
  4099. #define CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_SHIFT (18U)
  4100. #define CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_MASK)
  4101. #define CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT_MASK (0x180000U)
  4102. #define CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT_SHIFT (19U)
  4103. #define CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SELECT_MASK)
  4104. #define CCM_ANALOG_PLL_VIDEO_TOG_LOCK_MASK (0x80000000U)
  4105. #define CCM_ANALOG_PLL_VIDEO_TOG_LOCK_SHIFT (31U)
  4106. #define CCM_ANALOG_PLL_VIDEO_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_VIDEO_TOG_LOCK_MASK)
  4107. /*! @name PLL_VIDEO_NUM - Numerator of Video PLL Fractional Loop Divider Register */
  4108. #define CCM_ANALOG_PLL_VIDEO_NUM_A_MASK (0x3FFFFFFFU)
  4109. #define CCM_ANALOG_PLL_VIDEO_NUM_A_SHIFT (0U)
  4110. #define CCM_ANALOG_PLL_VIDEO_NUM_A(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_NUM_A_SHIFT)) & CCM_ANALOG_PLL_VIDEO_NUM_A_MASK)
  4111. /*! @name PLL_VIDEO_DENOM - Denominator of Video PLL Fractional Loop Divider Register */
  4112. #define CCM_ANALOG_PLL_VIDEO_DENOM_B_MASK (0x3FFFFFFFU)
  4113. #define CCM_ANALOG_PLL_VIDEO_DENOM_B_SHIFT (0U)
  4114. #define CCM_ANALOG_PLL_VIDEO_DENOM_B(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_VIDEO_DENOM_B_SHIFT)) & CCM_ANALOG_PLL_VIDEO_DENOM_B_MASK)
  4115. /*! @name PLL_ENET - Analog ENET PLL Control Register */
  4116. #define CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT_MASK (0x3U)
  4117. #define CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT_SHIFT (0U)
  4118. #define CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET0_DIV_SELECT_MASK)
  4119. #define CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT_MASK (0xCU)
  4120. #define CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT_SHIFT (2U)
  4121. #define CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET1_DIV_SELECT_MASK)
  4122. #define CCM_ANALOG_PLL_ENET_POWERDOWN_MASK (0x1000U)
  4123. #define CCM_ANALOG_PLL_ENET_POWERDOWN_SHIFT (12U)
  4124. #define CCM_ANALOG_PLL_ENET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ENET_POWERDOWN_MASK)
  4125. #define CCM_ANALOG_PLL_ENET_ENET1_125M_EN_MASK (0x2000U)
  4126. #define CCM_ANALOG_PLL_ENET_ENET1_125M_EN_SHIFT (13U)
  4127. #define CCM_ANALOG_PLL_ENET_ENET1_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET1_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET1_125M_EN_MASK)
  4128. #define CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_MASK (0xC000U)
  4129. #define CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_SHIFT (14U)
  4130. #define CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_MASK)
  4131. #define CCM_ANALOG_PLL_ENET_BYPASS_MASK (0x10000U)
  4132. #define CCM_ANALOG_PLL_ENET_BYPASS_SHIFT (16U)
  4133. #define CCM_ANALOG_PLL_ENET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ENET_BYPASS_MASK)
  4134. #define CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_MASK (0x40000U)
  4135. #define CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_SHIFT (18U)
  4136. #define CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_MASK)
  4137. #define CCM_ANALOG_PLL_ENET_ENABLE_125M_MASK (0x80000U)
  4138. #define CCM_ANALOG_PLL_ENET_ENABLE_125M_SHIFT (19U)
  4139. #define CCM_ANALOG_PLL_ENET_ENABLE_125M(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENABLE_125M_SHIFT)) & CCM_ANALOG_PLL_ENET_ENABLE_125M_MASK)
  4140. #define CCM_ANALOG_PLL_ENET_ENET2_125M_EN_MASK (0x100000U)
  4141. #define CCM_ANALOG_PLL_ENET_ENET2_125M_EN_SHIFT (20U)
  4142. #define CCM_ANALOG_PLL_ENET_ENET2_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET2_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET2_125M_EN_MASK)
  4143. #define CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN_MASK (0x200000U)
  4144. #define CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN_SHIFT (21U)
  4145. #define CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_ENET_25M_REF_EN_MASK)
  4146. #define CCM_ANALOG_PLL_ENET_LOCK_MASK (0x80000000U)
  4147. #define CCM_ANALOG_PLL_ENET_LOCK_SHIFT (31U)
  4148. #define CCM_ANALOG_PLL_ENET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_LOCK_SHIFT)) & CCM_ANALOG_PLL_ENET_LOCK_MASK)
  4149. /*! @name PLL_ENET_SET - Analog ENET PLL Control Register */
  4150. #define CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT_MASK (0x3U)
  4151. #define CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT_SHIFT (0U)
  4152. #define CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET0_DIV_SELECT_MASK)
  4153. #define CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT_MASK (0xCU)
  4154. #define CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT_SHIFT (2U)
  4155. #define CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET1_DIV_SELECT_MASK)
  4156. #define CCM_ANALOG_PLL_ENET_SET_POWERDOWN_MASK (0x1000U)
  4157. #define CCM_ANALOG_PLL_ENET_SET_POWERDOWN_SHIFT (12U)
  4158. #define CCM_ANALOG_PLL_ENET_SET_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_POWERDOWN_MASK)
  4159. #define CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN_MASK (0x2000U)
  4160. #define CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN_SHIFT (13U)
  4161. #define CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET1_125M_EN_MASK)
  4162. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC_MASK (0xC000U)
  4163. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC_SHIFT (14U)
  4164. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_BYPASS_CLK_SRC_MASK)
  4165. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_MASK (0x10000U)
  4166. #define CCM_ANALOG_PLL_ENET_SET_BYPASS_SHIFT (16U)
  4167. #define CCM_ANALOG_PLL_ENET_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_BYPASS_MASK)
  4168. #define CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN_MASK (0x40000U)
  4169. #define CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN_SHIFT (18U)
  4170. #define CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_PFD_OFFSET_EN_MASK)
  4171. #define CCM_ANALOG_PLL_ENET_SET_ENABLE_125M_MASK (0x80000U)
  4172. #define CCM_ANALOG_PLL_ENET_SET_ENABLE_125M_SHIFT (19U)
  4173. #define CCM_ANALOG_PLL_ENET_SET_ENABLE_125M(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENABLE_125M_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENABLE_125M_MASK)
  4174. #define CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN_MASK (0x100000U)
  4175. #define CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN_SHIFT (20U)
  4176. #define CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET2_125M_EN_MASK)
  4177. #define CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN_MASK (0x200000U)
  4178. #define CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN_SHIFT (21U)
  4179. #define CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_ENET_25M_REF_EN_MASK)
  4180. #define CCM_ANALOG_PLL_ENET_SET_LOCK_MASK (0x80000000U)
  4181. #define CCM_ANALOG_PLL_ENET_SET_LOCK_SHIFT (31U)
  4182. #define CCM_ANALOG_PLL_ENET_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_SET_LOCK_SHIFT)) & CCM_ANALOG_PLL_ENET_SET_LOCK_MASK)
  4183. /*! @name PLL_ENET_CLR - Analog ENET PLL Control Register */
  4184. #define CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT_MASK (0x3U)
  4185. #define CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT_SHIFT (0U)
  4186. #define CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET0_DIV_SELECT_MASK)
  4187. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT_MASK (0xCU)
  4188. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT_SHIFT (2U)
  4189. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET1_DIV_SELECT_MASK)
  4190. #define CCM_ANALOG_PLL_ENET_CLR_POWERDOWN_MASK (0x1000U)
  4191. #define CCM_ANALOG_PLL_ENET_CLR_POWERDOWN_SHIFT (12U)
  4192. #define CCM_ANALOG_PLL_ENET_CLR_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_POWERDOWN_MASK)
  4193. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN_MASK (0x2000U)
  4194. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN_SHIFT (13U)
  4195. #define CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET1_125M_EN_MASK)
  4196. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC_MASK (0xC000U)
  4197. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC_SHIFT (14U)
  4198. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_BYPASS_CLK_SRC_MASK)
  4199. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_MASK (0x10000U)
  4200. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS_SHIFT (16U)
  4201. #define CCM_ANALOG_PLL_ENET_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_BYPASS_MASK)
  4202. #define CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN_MASK (0x40000U)
  4203. #define CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN_SHIFT (18U)
  4204. #define CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_PFD_OFFSET_EN_MASK)
  4205. #define CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M_MASK (0x80000U)
  4206. #define CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M_SHIFT (19U)
  4207. #define CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENABLE_125M_MASK)
  4208. #define CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN_MASK (0x100000U)
  4209. #define CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN_SHIFT (20U)
  4210. #define CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET2_125M_EN_MASK)
  4211. #define CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN_MASK (0x200000U)
  4212. #define CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN_SHIFT (21U)
  4213. #define CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_ENET_25M_REF_EN_MASK)
  4214. #define CCM_ANALOG_PLL_ENET_CLR_LOCK_MASK (0x80000000U)
  4215. #define CCM_ANALOG_PLL_ENET_CLR_LOCK_SHIFT (31U)
  4216. #define CCM_ANALOG_PLL_ENET_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_CLR_LOCK_SHIFT)) & CCM_ANALOG_PLL_ENET_CLR_LOCK_MASK)
  4217. /*! @name PLL_ENET_TOG - Analog ENET PLL Control Register */
  4218. #define CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT_MASK (0x3U)
  4219. #define CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT_SHIFT (0U)
  4220. #define CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET0_DIV_SELECT_MASK)
  4221. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT_MASK (0xCU)
  4222. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT_SHIFT (2U)
  4223. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET1_DIV_SELECT_MASK)
  4224. #define CCM_ANALOG_PLL_ENET_TOG_POWERDOWN_MASK (0x1000U)
  4225. #define CCM_ANALOG_PLL_ENET_TOG_POWERDOWN_SHIFT (12U)
  4226. #define CCM_ANALOG_PLL_ENET_TOG_POWERDOWN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_POWERDOWN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_POWERDOWN_MASK)
  4227. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN_MASK (0x2000U)
  4228. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN_SHIFT (13U)
  4229. #define CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET1_125M_EN_MASK)
  4230. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC_MASK (0xC000U)
  4231. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC_SHIFT (14U)
  4232. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_BYPASS_CLK_SRC_MASK)
  4233. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_MASK (0x10000U)
  4234. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS_SHIFT (16U)
  4235. #define CCM_ANALOG_PLL_ENET_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_BYPASS_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_BYPASS_MASK)
  4236. #define CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN_MASK (0x40000U)
  4237. #define CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN_SHIFT (18U)
  4238. #define CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_PFD_OFFSET_EN_MASK)
  4239. #define CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M_MASK (0x80000U)
  4240. #define CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M_SHIFT (19U)
  4241. #define CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENABLE_125M_MASK)
  4242. #define CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN_MASK (0x100000U)
  4243. #define CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN_SHIFT (20U)
  4244. #define CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET2_125M_EN_MASK)
  4245. #define CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN_MASK (0x200000U)
  4246. #define CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN_SHIFT (21U)
  4247. #define CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_ENET_25M_REF_EN_MASK)
  4248. #define CCM_ANALOG_PLL_ENET_TOG_LOCK_MASK (0x80000000U)
  4249. #define CCM_ANALOG_PLL_ENET_TOG_LOCK_SHIFT (31U)
  4250. #define CCM_ANALOG_PLL_ENET_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PLL_ENET_TOG_LOCK_SHIFT)) & CCM_ANALOG_PLL_ENET_TOG_LOCK_MASK)
  4251. /*! @name PFD_480 - 480MHz Clock (PLL3) Phase Fractional Divider Control Register */
  4252. #define CCM_ANALOG_PFD_480_PFD0_FRAC_MASK (0x3FU)
  4253. #define CCM_ANALOG_PFD_480_PFD0_FRAC_SHIFT (0U)
  4254. #define CCM_ANALOG_PFD_480_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_PFD0_FRAC_MASK)
  4255. #define CCM_ANALOG_PFD_480_PFD0_STABLE_MASK (0x40U)
  4256. #define CCM_ANALOG_PFD_480_PFD0_STABLE_SHIFT (6U)
  4257. #define CCM_ANALOG_PFD_480_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_PFD0_STABLE_MASK)
  4258. #define CCM_ANALOG_PFD_480_PFD0_CLKGATE_MASK (0x80U)
  4259. #define CCM_ANALOG_PFD_480_PFD0_CLKGATE_SHIFT (7U)
  4260. #define CCM_ANALOG_PFD_480_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_PFD0_CLKGATE_MASK)
  4261. #define CCM_ANALOG_PFD_480_PFD1_FRAC_MASK (0x3F00U)
  4262. #define CCM_ANALOG_PFD_480_PFD1_FRAC_SHIFT (8U)
  4263. #define CCM_ANALOG_PFD_480_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_PFD1_FRAC_MASK)
  4264. #define CCM_ANALOG_PFD_480_PFD1_STABLE_MASK (0x4000U)
  4265. #define CCM_ANALOG_PFD_480_PFD1_STABLE_SHIFT (14U)
  4266. #define CCM_ANALOG_PFD_480_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_PFD1_STABLE_MASK)
  4267. #define CCM_ANALOG_PFD_480_PFD1_CLKGATE_MASK (0x8000U)
  4268. #define CCM_ANALOG_PFD_480_PFD1_CLKGATE_SHIFT (15U)
  4269. #define CCM_ANALOG_PFD_480_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_PFD1_CLKGATE_MASK)
  4270. #define CCM_ANALOG_PFD_480_PFD2_FRAC_MASK (0x3F0000U)
  4271. #define CCM_ANALOG_PFD_480_PFD2_FRAC_SHIFT (16U)
  4272. #define CCM_ANALOG_PFD_480_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_PFD2_FRAC_MASK)
  4273. #define CCM_ANALOG_PFD_480_PFD2_STABLE_MASK (0x400000U)
  4274. #define CCM_ANALOG_PFD_480_PFD2_STABLE_SHIFT (22U)
  4275. #define CCM_ANALOG_PFD_480_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_PFD2_STABLE_MASK)
  4276. #define CCM_ANALOG_PFD_480_PFD2_CLKGATE_MASK (0x800000U)
  4277. #define CCM_ANALOG_PFD_480_PFD2_CLKGATE_SHIFT (23U)
  4278. #define CCM_ANALOG_PFD_480_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_PFD2_CLKGATE_MASK)
  4279. #define CCM_ANALOG_PFD_480_PFD3_FRAC_MASK (0x3F000000U)
  4280. #define CCM_ANALOG_PFD_480_PFD3_FRAC_SHIFT (24U)
  4281. #define CCM_ANALOG_PFD_480_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_PFD3_FRAC_MASK)
  4282. #define CCM_ANALOG_PFD_480_PFD3_STABLE_MASK (0x40000000U)
  4283. #define CCM_ANALOG_PFD_480_PFD3_STABLE_SHIFT (30U)
  4284. #define CCM_ANALOG_PFD_480_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_PFD3_STABLE_MASK)
  4285. #define CCM_ANALOG_PFD_480_PFD3_CLKGATE_MASK (0x80000000U)
  4286. #define CCM_ANALOG_PFD_480_PFD3_CLKGATE_SHIFT (31U)
  4287. #define CCM_ANALOG_PFD_480_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_PFD3_CLKGATE_MASK)
  4288. /*! @name PFD_480_SET - 480MHz Clock (PLL3) Phase Fractional Divider Control Register */
  4289. #define CCM_ANALOG_PFD_480_SET_PFD0_FRAC_MASK (0x3FU)
  4290. #define CCM_ANALOG_PFD_480_SET_PFD0_FRAC_SHIFT (0U)
  4291. #define CCM_ANALOG_PFD_480_SET_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD0_FRAC_MASK)
  4292. #define CCM_ANALOG_PFD_480_SET_PFD0_STABLE_MASK (0x40U)
  4293. #define CCM_ANALOG_PFD_480_SET_PFD0_STABLE_SHIFT (6U)
  4294. #define CCM_ANALOG_PFD_480_SET_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD0_STABLE_MASK)
  4295. #define CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE_MASK (0x80U)
  4296. #define CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE_SHIFT (7U)
  4297. #define CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD0_CLKGATE_MASK)
  4298. #define CCM_ANALOG_PFD_480_SET_PFD1_FRAC_MASK (0x3F00U)
  4299. #define CCM_ANALOG_PFD_480_SET_PFD1_FRAC_SHIFT (8U)
  4300. #define CCM_ANALOG_PFD_480_SET_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD1_FRAC_MASK)
  4301. #define CCM_ANALOG_PFD_480_SET_PFD1_STABLE_MASK (0x4000U)
  4302. #define CCM_ANALOG_PFD_480_SET_PFD1_STABLE_SHIFT (14U)
  4303. #define CCM_ANALOG_PFD_480_SET_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD1_STABLE_MASK)
  4304. #define CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE_MASK (0x8000U)
  4305. #define CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE_SHIFT (15U)
  4306. #define CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD1_CLKGATE_MASK)
  4307. #define CCM_ANALOG_PFD_480_SET_PFD2_FRAC_MASK (0x3F0000U)
  4308. #define CCM_ANALOG_PFD_480_SET_PFD2_FRAC_SHIFT (16U)
  4309. #define CCM_ANALOG_PFD_480_SET_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD2_FRAC_MASK)
  4310. #define CCM_ANALOG_PFD_480_SET_PFD2_STABLE_MASK (0x400000U)
  4311. #define CCM_ANALOG_PFD_480_SET_PFD2_STABLE_SHIFT (22U)
  4312. #define CCM_ANALOG_PFD_480_SET_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD2_STABLE_MASK)
  4313. #define CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE_MASK (0x800000U)
  4314. #define CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE_SHIFT (23U)
  4315. #define CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD2_CLKGATE_MASK)
  4316. #define CCM_ANALOG_PFD_480_SET_PFD3_FRAC_MASK (0x3F000000U)
  4317. #define CCM_ANALOG_PFD_480_SET_PFD3_FRAC_SHIFT (24U)
  4318. #define CCM_ANALOG_PFD_480_SET_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD3_FRAC_MASK)
  4319. #define CCM_ANALOG_PFD_480_SET_PFD3_STABLE_MASK (0x40000000U)
  4320. #define CCM_ANALOG_PFD_480_SET_PFD3_STABLE_SHIFT (30U)
  4321. #define CCM_ANALOG_PFD_480_SET_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD3_STABLE_MASK)
  4322. #define CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE_MASK (0x80000000U)
  4323. #define CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE_SHIFT (31U)
  4324. #define CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_SET_PFD3_CLKGATE_MASK)
  4325. /*! @name PFD_480_CLR - 480MHz Clock (PLL3) Phase Fractional Divider Control Register */
  4326. #define CCM_ANALOG_PFD_480_CLR_PFD0_FRAC_MASK (0x3FU)
  4327. #define CCM_ANALOG_PFD_480_CLR_PFD0_FRAC_SHIFT (0U)
  4328. #define CCM_ANALOG_PFD_480_CLR_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD0_FRAC_MASK)
  4329. #define CCM_ANALOG_PFD_480_CLR_PFD0_STABLE_MASK (0x40U)
  4330. #define CCM_ANALOG_PFD_480_CLR_PFD0_STABLE_SHIFT (6U)
  4331. #define CCM_ANALOG_PFD_480_CLR_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD0_STABLE_MASK)
  4332. #define CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE_MASK (0x80U)
  4333. #define CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE_SHIFT (7U)
  4334. #define CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD0_CLKGATE_MASK)
  4335. #define CCM_ANALOG_PFD_480_CLR_PFD1_FRAC_MASK (0x3F00U)
  4336. #define CCM_ANALOG_PFD_480_CLR_PFD1_FRAC_SHIFT (8U)
  4337. #define CCM_ANALOG_PFD_480_CLR_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD1_FRAC_MASK)
  4338. #define CCM_ANALOG_PFD_480_CLR_PFD1_STABLE_MASK (0x4000U)
  4339. #define CCM_ANALOG_PFD_480_CLR_PFD1_STABLE_SHIFT (14U)
  4340. #define CCM_ANALOG_PFD_480_CLR_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD1_STABLE_MASK)
  4341. #define CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE_MASK (0x8000U)
  4342. #define CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE_SHIFT (15U)
  4343. #define CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD1_CLKGATE_MASK)
  4344. #define CCM_ANALOG_PFD_480_CLR_PFD2_FRAC_MASK (0x3F0000U)
  4345. #define CCM_ANALOG_PFD_480_CLR_PFD2_FRAC_SHIFT (16U)
  4346. #define CCM_ANALOG_PFD_480_CLR_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD2_FRAC_MASK)
  4347. #define CCM_ANALOG_PFD_480_CLR_PFD2_STABLE_MASK (0x400000U)
  4348. #define CCM_ANALOG_PFD_480_CLR_PFD2_STABLE_SHIFT (22U)
  4349. #define CCM_ANALOG_PFD_480_CLR_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD2_STABLE_MASK)
  4350. #define CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE_MASK (0x800000U)
  4351. #define CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE_SHIFT (23U)
  4352. #define CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD2_CLKGATE_MASK)
  4353. #define CCM_ANALOG_PFD_480_CLR_PFD3_FRAC_MASK (0x3F000000U)
  4354. #define CCM_ANALOG_PFD_480_CLR_PFD3_FRAC_SHIFT (24U)
  4355. #define CCM_ANALOG_PFD_480_CLR_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD3_FRAC_MASK)
  4356. #define CCM_ANALOG_PFD_480_CLR_PFD3_STABLE_MASK (0x40000000U)
  4357. #define CCM_ANALOG_PFD_480_CLR_PFD3_STABLE_SHIFT (30U)
  4358. #define CCM_ANALOG_PFD_480_CLR_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD3_STABLE_MASK)
  4359. #define CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE_MASK (0x80000000U)
  4360. #define CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE_SHIFT (31U)
  4361. #define CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_CLR_PFD3_CLKGATE_MASK)
  4362. /*! @name PFD_480_TOG - 480MHz Clock (PLL3) Phase Fractional Divider Control Register */
  4363. #define CCM_ANALOG_PFD_480_TOG_PFD0_FRAC_MASK (0x3FU)
  4364. #define CCM_ANALOG_PFD_480_TOG_PFD0_FRAC_SHIFT (0U)
  4365. #define CCM_ANALOG_PFD_480_TOG_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD0_FRAC_MASK)
  4366. #define CCM_ANALOG_PFD_480_TOG_PFD0_STABLE_MASK (0x40U)
  4367. #define CCM_ANALOG_PFD_480_TOG_PFD0_STABLE_SHIFT (6U)
  4368. #define CCM_ANALOG_PFD_480_TOG_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD0_STABLE_MASK)
  4369. #define CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE_MASK (0x80U)
  4370. #define CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE_SHIFT (7U)
  4371. #define CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD0_CLKGATE_MASK)
  4372. #define CCM_ANALOG_PFD_480_TOG_PFD1_FRAC_MASK (0x3F00U)
  4373. #define CCM_ANALOG_PFD_480_TOG_PFD1_FRAC_SHIFT (8U)
  4374. #define CCM_ANALOG_PFD_480_TOG_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD1_FRAC_MASK)
  4375. #define CCM_ANALOG_PFD_480_TOG_PFD1_STABLE_MASK (0x4000U)
  4376. #define CCM_ANALOG_PFD_480_TOG_PFD1_STABLE_SHIFT (14U)
  4377. #define CCM_ANALOG_PFD_480_TOG_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD1_STABLE_MASK)
  4378. #define CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE_MASK (0x8000U)
  4379. #define CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE_SHIFT (15U)
  4380. #define CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD1_CLKGATE_MASK)
  4381. #define CCM_ANALOG_PFD_480_TOG_PFD2_FRAC_MASK (0x3F0000U)
  4382. #define CCM_ANALOG_PFD_480_TOG_PFD2_FRAC_SHIFT (16U)
  4383. #define CCM_ANALOG_PFD_480_TOG_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD2_FRAC_MASK)
  4384. #define CCM_ANALOG_PFD_480_TOG_PFD2_STABLE_MASK (0x400000U)
  4385. #define CCM_ANALOG_PFD_480_TOG_PFD2_STABLE_SHIFT (22U)
  4386. #define CCM_ANALOG_PFD_480_TOG_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD2_STABLE_MASK)
  4387. #define CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE_MASK (0x800000U)
  4388. #define CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE_SHIFT (23U)
  4389. #define CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD2_CLKGATE_MASK)
  4390. #define CCM_ANALOG_PFD_480_TOG_PFD3_FRAC_MASK (0x3F000000U)
  4391. #define CCM_ANALOG_PFD_480_TOG_PFD3_FRAC_SHIFT (24U)
  4392. #define CCM_ANALOG_PFD_480_TOG_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD3_FRAC_MASK)
  4393. #define CCM_ANALOG_PFD_480_TOG_PFD3_STABLE_MASK (0x40000000U)
  4394. #define CCM_ANALOG_PFD_480_TOG_PFD3_STABLE_SHIFT (30U)
  4395. #define CCM_ANALOG_PFD_480_TOG_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD3_STABLE_MASK)
  4396. #define CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE_MASK (0x80000000U)
  4397. #define CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE_SHIFT (31U)
  4398. #define CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_480_TOG_PFD3_CLKGATE_MASK)
  4399. /*! @name PFD_528 - 528MHz Clock (PLL2) Phase Fractional Divider Control Register */
  4400. #define CCM_ANALOG_PFD_528_PFD0_FRAC_MASK (0x3FU)
  4401. #define CCM_ANALOG_PFD_528_PFD0_FRAC_SHIFT (0U)
  4402. #define CCM_ANALOG_PFD_528_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_PFD0_FRAC_MASK)
  4403. #define CCM_ANALOG_PFD_528_PFD0_STABLE_MASK (0x40U)
  4404. #define CCM_ANALOG_PFD_528_PFD0_STABLE_SHIFT (6U)
  4405. #define CCM_ANALOG_PFD_528_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_PFD0_STABLE_MASK)
  4406. #define CCM_ANALOG_PFD_528_PFD0_CLKGATE_MASK (0x80U)
  4407. #define CCM_ANALOG_PFD_528_PFD0_CLKGATE_SHIFT (7U)
  4408. #define CCM_ANALOG_PFD_528_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_PFD0_CLKGATE_MASK)
  4409. #define CCM_ANALOG_PFD_528_PFD1_FRAC_MASK (0x3F00U)
  4410. #define CCM_ANALOG_PFD_528_PFD1_FRAC_SHIFT (8U)
  4411. #define CCM_ANALOG_PFD_528_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_PFD1_FRAC_MASK)
  4412. #define CCM_ANALOG_PFD_528_PFD1_STABLE_MASK (0x4000U)
  4413. #define CCM_ANALOG_PFD_528_PFD1_STABLE_SHIFT (14U)
  4414. #define CCM_ANALOG_PFD_528_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_PFD1_STABLE_MASK)
  4415. #define CCM_ANALOG_PFD_528_PFD1_CLKGATE_MASK (0x8000U)
  4416. #define CCM_ANALOG_PFD_528_PFD1_CLKGATE_SHIFT (15U)
  4417. #define CCM_ANALOG_PFD_528_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_PFD1_CLKGATE_MASK)
  4418. #define CCM_ANALOG_PFD_528_PFD2_FRAC_MASK (0x3F0000U)
  4419. #define CCM_ANALOG_PFD_528_PFD2_FRAC_SHIFT (16U)
  4420. #define CCM_ANALOG_PFD_528_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_PFD2_FRAC_MASK)
  4421. #define CCM_ANALOG_PFD_528_PFD2_STABLE_MASK (0x400000U)
  4422. #define CCM_ANALOG_PFD_528_PFD2_STABLE_SHIFT (22U)
  4423. #define CCM_ANALOG_PFD_528_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_PFD2_STABLE_MASK)
  4424. #define CCM_ANALOG_PFD_528_PFD2_CLKGATE_MASK (0x800000U)
  4425. #define CCM_ANALOG_PFD_528_PFD2_CLKGATE_SHIFT (23U)
  4426. #define CCM_ANALOG_PFD_528_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_PFD2_CLKGATE_MASK)
  4427. #define CCM_ANALOG_PFD_528_PFD3_FRAC_MASK (0x3F000000U)
  4428. #define CCM_ANALOG_PFD_528_PFD3_FRAC_SHIFT (24U)
  4429. #define CCM_ANALOG_PFD_528_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_PFD3_FRAC_MASK)
  4430. #define CCM_ANALOG_PFD_528_PFD3_STABLE_MASK (0x40000000U)
  4431. #define CCM_ANALOG_PFD_528_PFD3_STABLE_SHIFT (30U)
  4432. #define CCM_ANALOG_PFD_528_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_PFD3_STABLE_MASK)
  4433. #define CCM_ANALOG_PFD_528_PFD3_CLKGATE_MASK (0x80000000U)
  4434. #define CCM_ANALOG_PFD_528_PFD3_CLKGATE_SHIFT (31U)
  4435. #define CCM_ANALOG_PFD_528_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_PFD3_CLKGATE_MASK)
  4436. /*! @name PFD_528_SET - 528MHz Clock (PLL2) Phase Fractional Divider Control Register */
  4437. #define CCM_ANALOG_PFD_528_SET_PFD0_FRAC_MASK (0x3FU)
  4438. #define CCM_ANALOG_PFD_528_SET_PFD0_FRAC_SHIFT (0U)
  4439. #define CCM_ANALOG_PFD_528_SET_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD0_FRAC_MASK)
  4440. #define CCM_ANALOG_PFD_528_SET_PFD0_STABLE_MASK (0x40U)
  4441. #define CCM_ANALOG_PFD_528_SET_PFD0_STABLE_SHIFT (6U)
  4442. #define CCM_ANALOG_PFD_528_SET_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD0_STABLE_MASK)
  4443. #define CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE_MASK (0x80U)
  4444. #define CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE_SHIFT (7U)
  4445. #define CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD0_CLKGATE_MASK)
  4446. #define CCM_ANALOG_PFD_528_SET_PFD1_FRAC_MASK (0x3F00U)
  4447. #define CCM_ANALOG_PFD_528_SET_PFD1_FRAC_SHIFT (8U)
  4448. #define CCM_ANALOG_PFD_528_SET_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD1_FRAC_MASK)
  4449. #define CCM_ANALOG_PFD_528_SET_PFD1_STABLE_MASK (0x4000U)
  4450. #define CCM_ANALOG_PFD_528_SET_PFD1_STABLE_SHIFT (14U)
  4451. #define CCM_ANALOG_PFD_528_SET_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD1_STABLE_MASK)
  4452. #define CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE_MASK (0x8000U)
  4453. #define CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE_SHIFT (15U)
  4454. #define CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD1_CLKGATE_MASK)
  4455. #define CCM_ANALOG_PFD_528_SET_PFD2_FRAC_MASK (0x3F0000U)
  4456. #define CCM_ANALOG_PFD_528_SET_PFD2_FRAC_SHIFT (16U)
  4457. #define CCM_ANALOG_PFD_528_SET_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD2_FRAC_MASK)
  4458. #define CCM_ANALOG_PFD_528_SET_PFD2_STABLE_MASK (0x400000U)
  4459. #define CCM_ANALOG_PFD_528_SET_PFD2_STABLE_SHIFT (22U)
  4460. #define CCM_ANALOG_PFD_528_SET_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD2_STABLE_MASK)
  4461. #define CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE_MASK (0x800000U)
  4462. #define CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE_SHIFT (23U)
  4463. #define CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD2_CLKGATE_MASK)
  4464. #define CCM_ANALOG_PFD_528_SET_PFD3_FRAC_MASK (0x3F000000U)
  4465. #define CCM_ANALOG_PFD_528_SET_PFD3_FRAC_SHIFT (24U)
  4466. #define CCM_ANALOG_PFD_528_SET_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD3_FRAC_MASK)
  4467. #define CCM_ANALOG_PFD_528_SET_PFD3_STABLE_MASK (0x40000000U)
  4468. #define CCM_ANALOG_PFD_528_SET_PFD3_STABLE_SHIFT (30U)
  4469. #define CCM_ANALOG_PFD_528_SET_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD3_STABLE_MASK)
  4470. #define CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE_MASK (0x80000000U)
  4471. #define CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE_SHIFT (31U)
  4472. #define CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_SET_PFD3_CLKGATE_MASK)
  4473. /*! @name PFD_528_CLR - 528MHz Clock (PLL2) Phase Fractional Divider Control Register */
  4474. #define CCM_ANALOG_PFD_528_CLR_PFD0_FRAC_MASK (0x3FU)
  4475. #define CCM_ANALOG_PFD_528_CLR_PFD0_FRAC_SHIFT (0U)
  4476. #define CCM_ANALOG_PFD_528_CLR_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD0_FRAC_MASK)
  4477. #define CCM_ANALOG_PFD_528_CLR_PFD0_STABLE_MASK (0x40U)
  4478. #define CCM_ANALOG_PFD_528_CLR_PFD0_STABLE_SHIFT (6U)
  4479. #define CCM_ANALOG_PFD_528_CLR_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD0_STABLE_MASK)
  4480. #define CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE_MASK (0x80U)
  4481. #define CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE_SHIFT (7U)
  4482. #define CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD0_CLKGATE_MASK)
  4483. #define CCM_ANALOG_PFD_528_CLR_PFD1_FRAC_MASK (0x3F00U)
  4484. #define CCM_ANALOG_PFD_528_CLR_PFD1_FRAC_SHIFT (8U)
  4485. #define CCM_ANALOG_PFD_528_CLR_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD1_FRAC_MASK)
  4486. #define CCM_ANALOG_PFD_528_CLR_PFD1_STABLE_MASK (0x4000U)
  4487. #define CCM_ANALOG_PFD_528_CLR_PFD1_STABLE_SHIFT (14U)
  4488. #define CCM_ANALOG_PFD_528_CLR_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD1_STABLE_MASK)
  4489. #define CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE_MASK (0x8000U)
  4490. #define CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE_SHIFT (15U)
  4491. #define CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD1_CLKGATE_MASK)
  4492. #define CCM_ANALOG_PFD_528_CLR_PFD2_FRAC_MASK (0x3F0000U)
  4493. #define CCM_ANALOG_PFD_528_CLR_PFD2_FRAC_SHIFT (16U)
  4494. #define CCM_ANALOG_PFD_528_CLR_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD2_FRAC_MASK)
  4495. #define CCM_ANALOG_PFD_528_CLR_PFD2_STABLE_MASK (0x400000U)
  4496. #define CCM_ANALOG_PFD_528_CLR_PFD2_STABLE_SHIFT (22U)
  4497. #define CCM_ANALOG_PFD_528_CLR_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD2_STABLE_MASK)
  4498. #define CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE_MASK (0x800000U)
  4499. #define CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE_SHIFT (23U)
  4500. #define CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD2_CLKGATE_MASK)
  4501. #define CCM_ANALOG_PFD_528_CLR_PFD3_FRAC_MASK (0x3F000000U)
  4502. #define CCM_ANALOG_PFD_528_CLR_PFD3_FRAC_SHIFT (24U)
  4503. #define CCM_ANALOG_PFD_528_CLR_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD3_FRAC_MASK)
  4504. #define CCM_ANALOG_PFD_528_CLR_PFD3_STABLE_MASK (0x40000000U)
  4505. #define CCM_ANALOG_PFD_528_CLR_PFD3_STABLE_SHIFT (30U)
  4506. #define CCM_ANALOG_PFD_528_CLR_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD3_STABLE_MASK)
  4507. #define CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE_MASK (0x80000000U)
  4508. #define CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE_SHIFT (31U)
  4509. #define CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_CLR_PFD3_CLKGATE_MASK)
  4510. /*! @name PFD_528_TOG - 528MHz Clock (PLL2) Phase Fractional Divider Control Register */
  4511. #define CCM_ANALOG_PFD_528_TOG_PFD0_FRAC_MASK (0x3FU)
  4512. #define CCM_ANALOG_PFD_528_TOG_PFD0_FRAC_SHIFT (0U)
  4513. #define CCM_ANALOG_PFD_528_TOG_PFD0_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD0_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD0_FRAC_MASK)
  4514. #define CCM_ANALOG_PFD_528_TOG_PFD0_STABLE_MASK (0x40U)
  4515. #define CCM_ANALOG_PFD_528_TOG_PFD0_STABLE_SHIFT (6U)
  4516. #define CCM_ANALOG_PFD_528_TOG_PFD0_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD0_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD0_STABLE_MASK)
  4517. #define CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE_MASK (0x80U)
  4518. #define CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE_SHIFT (7U)
  4519. #define CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD0_CLKGATE_MASK)
  4520. #define CCM_ANALOG_PFD_528_TOG_PFD1_FRAC_MASK (0x3F00U)
  4521. #define CCM_ANALOG_PFD_528_TOG_PFD1_FRAC_SHIFT (8U)
  4522. #define CCM_ANALOG_PFD_528_TOG_PFD1_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD1_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD1_FRAC_MASK)
  4523. #define CCM_ANALOG_PFD_528_TOG_PFD1_STABLE_MASK (0x4000U)
  4524. #define CCM_ANALOG_PFD_528_TOG_PFD1_STABLE_SHIFT (14U)
  4525. #define CCM_ANALOG_PFD_528_TOG_PFD1_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD1_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD1_STABLE_MASK)
  4526. #define CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE_MASK (0x8000U)
  4527. #define CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE_SHIFT (15U)
  4528. #define CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD1_CLKGATE_MASK)
  4529. #define CCM_ANALOG_PFD_528_TOG_PFD2_FRAC_MASK (0x3F0000U)
  4530. #define CCM_ANALOG_PFD_528_TOG_PFD2_FRAC_SHIFT (16U)
  4531. #define CCM_ANALOG_PFD_528_TOG_PFD2_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD2_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD2_FRAC_MASK)
  4532. #define CCM_ANALOG_PFD_528_TOG_PFD2_STABLE_MASK (0x400000U)
  4533. #define CCM_ANALOG_PFD_528_TOG_PFD2_STABLE_SHIFT (22U)
  4534. #define CCM_ANALOG_PFD_528_TOG_PFD2_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD2_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD2_STABLE_MASK)
  4535. #define CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE_MASK (0x800000U)
  4536. #define CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE_SHIFT (23U)
  4537. #define CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD2_CLKGATE_MASK)
  4538. #define CCM_ANALOG_PFD_528_TOG_PFD3_FRAC_MASK (0x3F000000U)
  4539. #define CCM_ANALOG_PFD_528_TOG_PFD3_FRAC_SHIFT (24U)
  4540. #define CCM_ANALOG_PFD_528_TOG_PFD3_FRAC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD3_FRAC_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD3_FRAC_MASK)
  4541. #define CCM_ANALOG_PFD_528_TOG_PFD3_STABLE_MASK (0x40000000U)
  4542. #define CCM_ANALOG_PFD_528_TOG_PFD3_STABLE_SHIFT (30U)
  4543. #define CCM_ANALOG_PFD_528_TOG_PFD3_STABLE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD3_STABLE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD3_STABLE_MASK)
  4544. #define CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE_MASK (0x80000000U)
  4545. #define CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE_SHIFT (31U)
  4546. #define CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE_SHIFT)) & CCM_ANALOG_PFD_528_TOG_PFD3_CLKGATE_MASK)
  4547. /*! @name MISC0 - Miscellaneous Register 0 */
  4548. #define CCM_ANALOG_MISC0_REFTOP_PWD_MASK (0x1U)
  4549. #define CCM_ANALOG_MISC0_REFTOP_PWD_SHIFT (0U)
  4550. #define CCM_ANALOG_MISC0_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_REFTOP_PWD_SHIFT)) & CCM_ANALOG_MISC0_REFTOP_PWD_MASK)
  4551. #define CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF_MASK (0x8U)
  4552. #define CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF_SHIFT (3U)
  4553. #define CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF_SHIFT)) & CCM_ANALOG_MISC0_REFTOP_SELFBIASOFF_MASK)
  4554. #define CCM_ANALOG_MISC0_REFTOP_VBGADJ_MASK (0x70U)
  4555. #define CCM_ANALOG_MISC0_REFTOP_VBGADJ_SHIFT (4U)
  4556. #define CCM_ANALOG_MISC0_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_REFTOP_VBGADJ_SHIFT)) & CCM_ANALOG_MISC0_REFTOP_VBGADJ_MASK)
  4557. #define CCM_ANALOG_MISC0_REFTOP_VBGUP_MASK (0x80U)
  4558. #define CCM_ANALOG_MISC0_REFTOP_VBGUP_SHIFT (7U)
  4559. #define CCM_ANALOG_MISC0_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_REFTOP_VBGUP_SHIFT)) & CCM_ANALOG_MISC0_REFTOP_VBGUP_MASK)
  4560. #define CCM_ANALOG_MISC0_STOP_MODE_CONFIG_MASK (0xC00U)
  4561. #define CCM_ANALOG_MISC0_STOP_MODE_CONFIG_SHIFT (10U)
  4562. #define CCM_ANALOG_MISC0_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_STOP_MODE_CONFIG_SHIFT)) & CCM_ANALOG_MISC0_STOP_MODE_CONFIG_MASK)
  4563. #define CCM_ANALOG_MISC0_DISCON_HIGH_SNVS_MASK (0x1000U)
  4564. #define CCM_ANALOG_MISC0_DISCON_HIGH_SNVS_SHIFT (12U)
  4565. #define CCM_ANALOG_MISC0_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_DISCON_HIGH_SNVS_SHIFT)) & CCM_ANALOG_MISC0_DISCON_HIGH_SNVS_MASK)
  4566. #define CCM_ANALOG_MISC0_OSC_I_MASK (0x6000U)
  4567. #define CCM_ANALOG_MISC0_OSC_I_SHIFT (13U)
  4568. #define CCM_ANALOG_MISC0_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_OSC_I_SHIFT)) & CCM_ANALOG_MISC0_OSC_I_MASK)
  4569. #define CCM_ANALOG_MISC0_OSC_XTALOK_MASK (0x8000U)
  4570. #define CCM_ANALOG_MISC0_OSC_XTALOK_SHIFT (15U)
  4571. #define CCM_ANALOG_MISC0_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_OSC_XTALOK_SHIFT)) & CCM_ANALOG_MISC0_OSC_XTALOK_MASK)
  4572. #define CCM_ANALOG_MISC0_OSC_XTALOK_EN_MASK (0x10000U)
  4573. #define CCM_ANALOG_MISC0_OSC_XTALOK_EN_SHIFT (16U)
  4574. #define CCM_ANALOG_MISC0_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_OSC_XTALOK_EN_SHIFT)) & CCM_ANALOG_MISC0_OSC_XTALOK_EN_MASK)
  4575. #define CCM_ANALOG_MISC0_CLKGATE_CTRL_MASK (0x2000000U)
  4576. #define CCM_ANALOG_MISC0_CLKGATE_CTRL_SHIFT (25U)
  4577. #define CCM_ANALOG_MISC0_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLKGATE_CTRL_SHIFT)) & CCM_ANALOG_MISC0_CLKGATE_CTRL_MASK)
  4578. #define CCM_ANALOG_MISC0_CLKGATE_DELAY_MASK (0x1C000000U)
  4579. #define CCM_ANALOG_MISC0_CLKGATE_DELAY_SHIFT (26U)
  4580. #define CCM_ANALOG_MISC0_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLKGATE_DELAY_SHIFT)) & CCM_ANALOG_MISC0_CLKGATE_DELAY_MASK)
  4581. #define CCM_ANALOG_MISC0_RTC_XTAL_SOURCE_MASK (0x20000000U)
  4582. #define CCM_ANALOG_MISC0_RTC_XTAL_SOURCE_SHIFT (29U)
  4583. #define CCM_ANALOG_MISC0_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_RTC_XTAL_SOURCE_SHIFT)) & CCM_ANALOG_MISC0_RTC_XTAL_SOURCE_MASK)
  4584. #define CCM_ANALOG_MISC0_XTAL_24M_PWD_MASK (0x40000000U)
  4585. #define CCM_ANALOG_MISC0_XTAL_24M_PWD_SHIFT (30U)
  4586. #define CCM_ANALOG_MISC0_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_XTAL_24M_PWD_SHIFT)) & CCM_ANALOG_MISC0_XTAL_24M_PWD_MASK)
  4587. #define CCM_ANALOG_MISC0_VID_PLL_PREDIV_MASK (0x80000000U)
  4588. #define CCM_ANALOG_MISC0_VID_PLL_PREDIV_SHIFT (31U)
  4589. #define CCM_ANALOG_MISC0_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_VID_PLL_PREDIV_SHIFT)) & CCM_ANALOG_MISC0_VID_PLL_PREDIV_MASK)
  4590. /*! @name MISC0_SET - Miscellaneous Register 0 */
  4591. #define CCM_ANALOG_MISC0_SET_REFTOP_PWD_MASK (0x1U)
  4592. #define CCM_ANALOG_MISC0_SET_REFTOP_PWD_SHIFT (0U)
  4593. #define CCM_ANALOG_MISC0_SET_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_REFTOP_PWD_SHIFT)) & CCM_ANALOG_MISC0_SET_REFTOP_PWD_MASK)
  4594. #define CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF_MASK (0x8U)
  4595. #define CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT (3U)
  4596. #define CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT)) & CCM_ANALOG_MISC0_SET_REFTOP_SELFBIASOFF_MASK)
  4597. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ_MASK (0x70U)
  4598. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ_SHIFT (4U)
  4599. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ_SHIFT)) & CCM_ANALOG_MISC0_SET_REFTOP_VBGADJ_MASK)
  4600. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGUP_MASK (0x80U)
  4601. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGUP_SHIFT (7U)
  4602. #define CCM_ANALOG_MISC0_SET_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_REFTOP_VBGUP_SHIFT)) & CCM_ANALOG_MISC0_SET_REFTOP_VBGUP_MASK)
  4603. #define CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG_MASK (0xC00U)
  4604. #define CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG_SHIFT (10U)
  4605. #define CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG_SHIFT)) & CCM_ANALOG_MISC0_SET_STOP_MODE_CONFIG_MASK)
  4606. #define CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS_MASK (0x1000U)
  4607. #define CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS_SHIFT (12U)
  4608. #define CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS_SHIFT)) & CCM_ANALOG_MISC0_SET_DISCON_HIGH_SNVS_MASK)
  4609. #define CCM_ANALOG_MISC0_SET_OSC_I_MASK (0x6000U)
  4610. #define CCM_ANALOG_MISC0_SET_OSC_I_SHIFT (13U)
  4611. #define CCM_ANALOG_MISC0_SET_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_OSC_I_SHIFT)) & CCM_ANALOG_MISC0_SET_OSC_I_MASK)
  4612. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_MASK (0x8000U)
  4613. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_SHIFT (15U)
  4614. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_OSC_XTALOK_SHIFT)) & CCM_ANALOG_MISC0_SET_OSC_XTALOK_MASK)
  4615. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN_MASK (0x10000U)
  4616. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN_SHIFT (16U)
  4617. #define CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN_SHIFT)) & CCM_ANALOG_MISC0_SET_OSC_XTALOK_EN_MASK)
  4618. #define CCM_ANALOG_MISC0_SET_CLKGATE_CTRL_MASK (0x2000000U)
  4619. #define CCM_ANALOG_MISC0_SET_CLKGATE_CTRL_SHIFT (25U)
  4620. #define CCM_ANALOG_MISC0_SET_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_CLKGATE_CTRL_SHIFT)) & CCM_ANALOG_MISC0_SET_CLKGATE_CTRL_MASK)
  4621. #define CCM_ANALOG_MISC0_SET_CLKGATE_DELAY_MASK (0x1C000000U)
  4622. #define CCM_ANALOG_MISC0_SET_CLKGATE_DELAY_SHIFT (26U)
  4623. #define CCM_ANALOG_MISC0_SET_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_CLKGATE_DELAY_SHIFT)) & CCM_ANALOG_MISC0_SET_CLKGATE_DELAY_MASK)
  4624. #define CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE_MASK (0x20000000U)
  4625. #define CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE_SHIFT (29U)
  4626. #define CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE_SHIFT)) & CCM_ANALOG_MISC0_SET_RTC_XTAL_SOURCE_MASK)
  4627. #define CCM_ANALOG_MISC0_SET_XTAL_24M_PWD_MASK (0x40000000U)
  4628. #define CCM_ANALOG_MISC0_SET_XTAL_24M_PWD_SHIFT (30U)
  4629. #define CCM_ANALOG_MISC0_SET_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_XTAL_24M_PWD_SHIFT)) & CCM_ANALOG_MISC0_SET_XTAL_24M_PWD_MASK)
  4630. #define CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV_MASK (0x80000000U)
  4631. #define CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV_SHIFT (31U)
  4632. #define CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV_SHIFT)) & CCM_ANALOG_MISC0_SET_VID_PLL_PREDIV_MASK)
  4633. /*! @name MISC0_CLR - Miscellaneous Register 0 */
  4634. #define CCM_ANALOG_MISC0_CLR_REFTOP_PWD_MASK (0x1U)
  4635. #define CCM_ANALOG_MISC0_CLR_REFTOP_PWD_SHIFT (0U)
  4636. #define CCM_ANALOG_MISC0_CLR_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_REFTOP_PWD_SHIFT)) & CCM_ANALOG_MISC0_CLR_REFTOP_PWD_MASK)
  4637. #define CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF_MASK (0x8U)
  4638. #define CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT (3U)
  4639. #define CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT)) & CCM_ANALOG_MISC0_CLR_REFTOP_SELFBIASOFF_MASK)
  4640. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ_MASK (0x70U)
  4641. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ_SHIFT (4U)
  4642. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ_SHIFT)) & CCM_ANALOG_MISC0_CLR_REFTOP_VBGADJ_MASK)
  4643. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP_MASK (0x80U)
  4644. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP_SHIFT (7U)
  4645. #define CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP_SHIFT)) & CCM_ANALOG_MISC0_CLR_REFTOP_VBGUP_MASK)
  4646. #define CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG_MASK (0xC00U)
  4647. #define CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG_SHIFT (10U)
  4648. #define CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG_SHIFT)) & CCM_ANALOG_MISC0_CLR_STOP_MODE_CONFIG_MASK)
  4649. #define CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS_MASK (0x1000U)
  4650. #define CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT (12U)
  4651. #define CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT)) & CCM_ANALOG_MISC0_CLR_DISCON_HIGH_SNVS_MASK)
  4652. #define CCM_ANALOG_MISC0_CLR_OSC_I_MASK (0x6000U)
  4653. #define CCM_ANALOG_MISC0_CLR_OSC_I_SHIFT (13U)
  4654. #define CCM_ANALOG_MISC0_CLR_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_OSC_I_SHIFT)) & CCM_ANALOG_MISC0_CLR_OSC_I_MASK)
  4655. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_MASK (0x8000U)
  4656. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_SHIFT (15U)
  4657. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_OSC_XTALOK_SHIFT)) & CCM_ANALOG_MISC0_CLR_OSC_XTALOK_MASK)
  4658. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN_MASK (0x10000U)
  4659. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN_SHIFT (16U)
  4660. #define CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN_SHIFT)) & CCM_ANALOG_MISC0_CLR_OSC_XTALOK_EN_MASK)
  4661. #define CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL_MASK (0x2000000U)
  4662. #define CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL_SHIFT (25U)
  4663. #define CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL_SHIFT)) & CCM_ANALOG_MISC0_CLR_CLKGATE_CTRL_MASK)
  4664. #define CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY_MASK (0x1C000000U)
  4665. #define CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY_SHIFT (26U)
  4666. #define CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY_SHIFT)) & CCM_ANALOG_MISC0_CLR_CLKGATE_DELAY_MASK)
  4667. #define CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE_MASK (0x20000000U)
  4668. #define CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT (29U)
  4669. #define CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT)) & CCM_ANALOG_MISC0_CLR_RTC_XTAL_SOURCE_MASK)
  4670. #define CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD_MASK (0x40000000U)
  4671. #define CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD_SHIFT (30U)
  4672. #define CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD_SHIFT)) & CCM_ANALOG_MISC0_CLR_XTAL_24M_PWD_MASK)
  4673. #define CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV_MASK (0x80000000U)
  4674. #define CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV_SHIFT (31U)
  4675. #define CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV_SHIFT)) & CCM_ANALOG_MISC0_CLR_VID_PLL_PREDIV_MASK)
  4676. /*! @name MISC0_TOG - Miscellaneous Register 0 */
  4677. #define CCM_ANALOG_MISC0_TOG_REFTOP_PWD_MASK (0x1U)
  4678. #define CCM_ANALOG_MISC0_TOG_REFTOP_PWD_SHIFT (0U)
  4679. #define CCM_ANALOG_MISC0_TOG_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_REFTOP_PWD_SHIFT)) & CCM_ANALOG_MISC0_TOG_REFTOP_PWD_MASK)
  4680. #define CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF_MASK (0x8U)
  4681. #define CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT (3U)
  4682. #define CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT)) & CCM_ANALOG_MISC0_TOG_REFTOP_SELFBIASOFF_MASK)
  4683. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ_MASK (0x70U)
  4684. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ_SHIFT (4U)
  4685. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ_SHIFT)) & CCM_ANALOG_MISC0_TOG_REFTOP_VBGADJ_MASK)
  4686. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP_MASK (0x80U)
  4687. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP_SHIFT (7U)
  4688. #define CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP_SHIFT)) & CCM_ANALOG_MISC0_TOG_REFTOP_VBGUP_MASK)
  4689. #define CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG_MASK (0xC00U)
  4690. #define CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG_SHIFT (10U)
  4691. #define CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG_SHIFT)) & CCM_ANALOG_MISC0_TOG_STOP_MODE_CONFIG_MASK)
  4692. #define CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS_MASK (0x1000U)
  4693. #define CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT (12U)
  4694. #define CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT)) & CCM_ANALOG_MISC0_TOG_DISCON_HIGH_SNVS_MASK)
  4695. #define CCM_ANALOG_MISC0_TOG_OSC_I_MASK (0x6000U)
  4696. #define CCM_ANALOG_MISC0_TOG_OSC_I_SHIFT (13U)
  4697. #define CCM_ANALOG_MISC0_TOG_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_OSC_I_SHIFT)) & CCM_ANALOG_MISC0_TOG_OSC_I_MASK)
  4698. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_MASK (0x8000U)
  4699. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_SHIFT (15U)
  4700. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_OSC_XTALOK_SHIFT)) & CCM_ANALOG_MISC0_TOG_OSC_XTALOK_MASK)
  4701. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN_MASK (0x10000U)
  4702. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN_SHIFT (16U)
  4703. #define CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN_SHIFT)) & CCM_ANALOG_MISC0_TOG_OSC_XTALOK_EN_MASK)
  4704. #define CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL_MASK (0x2000000U)
  4705. #define CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL_SHIFT (25U)
  4706. #define CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL_SHIFT)) & CCM_ANALOG_MISC0_TOG_CLKGATE_CTRL_MASK)
  4707. #define CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY_MASK (0x1C000000U)
  4708. #define CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY_SHIFT (26U)
  4709. #define CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY_SHIFT)) & CCM_ANALOG_MISC0_TOG_CLKGATE_DELAY_MASK)
  4710. #define CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE_MASK (0x20000000U)
  4711. #define CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT (29U)
  4712. #define CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT)) & CCM_ANALOG_MISC0_TOG_RTC_XTAL_SOURCE_MASK)
  4713. #define CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD_MASK (0x40000000U)
  4714. #define CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD_SHIFT (30U)
  4715. #define CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD_SHIFT)) & CCM_ANALOG_MISC0_TOG_XTAL_24M_PWD_MASK)
  4716. #define CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV_MASK (0x80000000U)
  4717. #define CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV_SHIFT (31U)
  4718. #define CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV_SHIFT)) & CCM_ANALOG_MISC0_TOG_VID_PLL_PREDIV_MASK)
  4719. /*! @name MISC1 - Miscellaneous Register 1 */
  4720. #define CCM_ANALOG_MISC1_LVDS1_CLK_SEL_MASK (0x1FU)
  4721. #define CCM_ANALOG_MISC1_LVDS1_CLK_SEL_SHIFT (0U)
  4722. #define CCM_ANALOG_MISC1_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_LVDS1_CLK_SEL_SHIFT)) & CCM_ANALOG_MISC1_LVDS1_CLK_SEL_MASK)
  4723. #define CCM_ANALOG_MISC1_LVDSCLK1_OBEN_MASK (0x400U)
  4724. #define CCM_ANALOG_MISC1_LVDSCLK1_OBEN_SHIFT (10U)
  4725. #define CCM_ANALOG_MISC1_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_LVDSCLK1_OBEN_SHIFT)) & CCM_ANALOG_MISC1_LVDSCLK1_OBEN_MASK)
  4726. #define CCM_ANALOG_MISC1_LVDSCLK1_IBEN_MASK (0x1000U)
  4727. #define CCM_ANALOG_MISC1_LVDSCLK1_IBEN_SHIFT (12U)
  4728. #define CCM_ANALOG_MISC1_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_LVDSCLK1_IBEN_SHIFT)) & CCM_ANALOG_MISC1_LVDSCLK1_IBEN_MASK)
  4729. #define CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  4730. #define CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN_SHIFT (16U)
  4731. #define CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_PFD_480_AUTOGATE_EN_MASK)
  4732. #define CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  4733. #define CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN_SHIFT (17U)
  4734. #define CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_PFD_528_AUTOGATE_EN_MASK)
  4735. #define CCM_ANALOG_MISC1_IRQ_TEMPPANIC_MASK (0x8000000U)
  4736. #define CCM_ANALOG_MISC1_IRQ_TEMPPANIC_SHIFT (27U)
  4737. #define CCM_ANALOG_MISC1_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_TEMPPANIC_SHIFT)) & CCM_ANALOG_MISC1_IRQ_TEMPPANIC_MASK)
  4738. #define CCM_ANALOG_MISC1_IRQ_TEMPLOW_MASK (0x10000000U)
  4739. #define CCM_ANALOG_MISC1_IRQ_TEMPLOW_SHIFT (28U)
  4740. #define CCM_ANALOG_MISC1_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_TEMPLOW_SHIFT)) & CCM_ANALOG_MISC1_IRQ_TEMPLOW_MASK)
  4741. #define CCM_ANALOG_MISC1_IRQ_TEMPHIGH_MASK (0x20000000U)
  4742. #define CCM_ANALOG_MISC1_IRQ_TEMPHIGH_SHIFT (29U)
  4743. #define CCM_ANALOG_MISC1_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_TEMPHIGH_SHIFT)) & CCM_ANALOG_MISC1_IRQ_TEMPHIGH_MASK)
  4744. #define CCM_ANALOG_MISC1_IRQ_ANA_BO_MASK (0x40000000U)
  4745. #define CCM_ANALOG_MISC1_IRQ_ANA_BO_SHIFT (30U)
  4746. #define CCM_ANALOG_MISC1_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_ANA_BO_SHIFT)) & CCM_ANALOG_MISC1_IRQ_ANA_BO_MASK)
  4747. #define CCM_ANALOG_MISC1_IRQ_DIG_BO_MASK (0x80000000U)
  4748. #define CCM_ANALOG_MISC1_IRQ_DIG_BO_SHIFT (31U)
  4749. #define CCM_ANALOG_MISC1_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_IRQ_DIG_BO_SHIFT)) & CCM_ANALOG_MISC1_IRQ_DIG_BO_MASK)
  4750. /*! @name MISC1_SET - Miscellaneous Register 1 */
  4751. #define CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL_MASK (0x1FU)
  4752. #define CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL_SHIFT (0U)
  4753. #define CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL_SHIFT)) & CCM_ANALOG_MISC1_SET_LVDS1_CLK_SEL_MASK)
  4754. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN_MASK (0x400U)
  4755. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN_SHIFT (10U)
  4756. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN_SHIFT)) & CCM_ANALOG_MISC1_SET_LVDSCLK1_OBEN_MASK)
  4757. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN_MASK (0x1000U)
  4758. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN_SHIFT (12U)
  4759. #define CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN_SHIFT)) & CCM_ANALOG_MISC1_SET_LVDSCLK1_IBEN_MASK)
  4760. #define CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  4761. #define CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN_SHIFT (16U)
  4762. #define CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_SET_PFD_480_AUTOGATE_EN_MASK)
  4763. #define CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  4764. #define CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN_SHIFT (17U)
  4765. #define CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_SET_PFD_528_AUTOGATE_EN_MASK)
  4766. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC_MASK (0x8000000U)
  4767. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC_SHIFT (27U)
  4768. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_TEMPPANIC_MASK)
  4769. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW_MASK (0x10000000U)
  4770. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW_SHIFT (28U)
  4771. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_TEMPLOW_MASK)
  4772. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH_MASK (0x20000000U)
  4773. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH_SHIFT (29U)
  4774. #define CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_TEMPHIGH_MASK)
  4775. #define CCM_ANALOG_MISC1_SET_IRQ_ANA_BO_MASK (0x40000000U)
  4776. #define CCM_ANALOG_MISC1_SET_IRQ_ANA_BO_SHIFT (30U)
  4777. #define CCM_ANALOG_MISC1_SET_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_ANA_BO_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_ANA_BO_MASK)
  4778. #define CCM_ANALOG_MISC1_SET_IRQ_DIG_BO_MASK (0x80000000U)
  4779. #define CCM_ANALOG_MISC1_SET_IRQ_DIG_BO_SHIFT (31U)
  4780. #define CCM_ANALOG_MISC1_SET_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_SET_IRQ_DIG_BO_SHIFT)) & CCM_ANALOG_MISC1_SET_IRQ_DIG_BO_MASK)
  4781. /*! @name MISC1_CLR - Miscellaneous Register 1 */
  4782. #define CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL_MASK (0x1FU)
  4783. #define CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL_SHIFT (0U)
  4784. #define CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL_SHIFT)) & CCM_ANALOG_MISC1_CLR_LVDS1_CLK_SEL_MASK)
  4785. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN_MASK (0x400U)
  4786. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN_SHIFT (10U)
  4787. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN_SHIFT)) & CCM_ANALOG_MISC1_CLR_LVDSCLK1_OBEN_MASK)
  4788. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN_MASK (0x1000U)
  4789. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN_SHIFT (12U)
  4790. #define CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN_SHIFT)) & CCM_ANALOG_MISC1_CLR_LVDSCLK1_IBEN_MASK)
  4791. #define CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  4792. #define CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN_SHIFT (16U)
  4793. #define CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_CLR_PFD_480_AUTOGATE_EN_MASK)
  4794. #define CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  4795. #define CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN_SHIFT (17U)
  4796. #define CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_CLR_PFD_528_AUTOGATE_EN_MASK)
  4797. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC_MASK (0x8000000U)
  4798. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC_SHIFT (27U)
  4799. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_TEMPPANIC_MASK)
  4800. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW_MASK (0x10000000U)
  4801. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW_SHIFT (28U)
  4802. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_TEMPLOW_MASK)
  4803. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH_MASK (0x20000000U)
  4804. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH_SHIFT (29U)
  4805. #define CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_TEMPHIGH_MASK)
  4806. #define CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO_MASK (0x40000000U)
  4807. #define CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO_SHIFT (30U)
  4808. #define CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_ANA_BO_MASK)
  4809. #define CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO_MASK (0x80000000U)
  4810. #define CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO_SHIFT (31U)
  4811. #define CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO_SHIFT)) & CCM_ANALOG_MISC1_CLR_IRQ_DIG_BO_MASK)
  4812. /*! @name MISC1_TOG - Miscellaneous Register 1 */
  4813. #define CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL_MASK (0x1FU)
  4814. #define CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL_SHIFT (0U)
  4815. #define CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL_SHIFT)) & CCM_ANALOG_MISC1_TOG_LVDS1_CLK_SEL_MASK)
  4816. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN_MASK (0x400U)
  4817. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN_SHIFT (10U)
  4818. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN_SHIFT)) & CCM_ANALOG_MISC1_TOG_LVDSCLK1_OBEN_MASK)
  4819. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN_MASK (0x1000U)
  4820. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN_SHIFT (12U)
  4821. #define CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN_SHIFT)) & CCM_ANALOG_MISC1_TOG_LVDSCLK1_IBEN_MASK)
  4822. #define CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  4823. #define CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN_SHIFT (16U)
  4824. #define CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_TOG_PFD_480_AUTOGATE_EN_MASK)
  4825. #define CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  4826. #define CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN_SHIFT (17U)
  4827. #define CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN_SHIFT)) & CCM_ANALOG_MISC1_TOG_PFD_528_AUTOGATE_EN_MASK)
  4828. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC_MASK (0x8000000U)
  4829. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC_SHIFT (27U)
  4830. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_TEMPPANIC_MASK)
  4831. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW_MASK (0x10000000U)
  4832. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW_SHIFT (28U)
  4833. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_TEMPLOW_MASK)
  4834. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH_MASK (0x20000000U)
  4835. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH_SHIFT (29U)
  4836. #define CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_TEMPHIGH_MASK)
  4837. #define CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO_MASK (0x40000000U)
  4838. #define CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO_SHIFT (30U)
  4839. #define CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_ANA_BO_MASK)
  4840. #define CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO_MASK (0x80000000U)
  4841. #define CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO_SHIFT (31U)
  4842. #define CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO_SHIFT)) & CCM_ANALOG_MISC1_TOG_IRQ_DIG_BO_MASK)
  4843. /*! @name MISC2 - Miscellaneous Register 2 */
  4844. #define CCM_ANALOG_MISC2_REG0_BO_OFFSET_MASK (0x7U)
  4845. #define CCM_ANALOG_MISC2_REG0_BO_OFFSET_SHIFT (0U)
  4846. #define CCM_ANALOG_MISC2_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_REG0_BO_OFFSET_MASK)
  4847. #define CCM_ANALOG_MISC2_REG0_BO_STATUS_MASK (0x8U)
  4848. #define CCM_ANALOG_MISC2_REG0_BO_STATUS_SHIFT (3U)
  4849. #define CCM_ANALOG_MISC2_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_REG0_BO_STATUS_MASK)
  4850. #define CCM_ANALOG_MISC2_REG0_ENABLE_BO_MASK (0x20U)
  4851. #define CCM_ANALOG_MISC2_REG0_ENABLE_BO_SHIFT (5U)
  4852. #define CCM_ANALOG_MISC2_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_REG0_ENABLE_BO_MASK)
  4853. #define CCM_ANALOG_MISC2_REG0_OK_MASK (0x40U)
  4854. #define CCM_ANALOG_MISC2_REG0_OK_SHIFT (6U)
  4855. #define CCM_ANALOG_MISC2_REG0_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_OK_SHIFT)) & CCM_ANALOG_MISC2_REG0_OK_MASK)
  4856. #define CCM_ANALOG_MISC2_PLL3_disable_MASK (0x80U)
  4857. #define CCM_ANALOG_MISC2_PLL3_disable_SHIFT (7U)
  4858. #define CCM_ANALOG_MISC2_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_PLL3_disable_SHIFT)) & CCM_ANALOG_MISC2_PLL3_disable_MASK)
  4859. #define CCM_ANALOG_MISC2_REG1_BO_OFFSET_MASK (0x700U)
  4860. #define CCM_ANALOG_MISC2_REG1_BO_OFFSET_SHIFT (8U)
  4861. #define CCM_ANALOG_MISC2_REG1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_REG1_BO_OFFSET_MASK)
  4862. #define CCM_ANALOG_MISC2_REG1_BO_STATUS_MASK (0x800U)
  4863. #define CCM_ANALOG_MISC2_REG1_BO_STATUS_SHIFT (11U)
  4864. #define CCM_ANALOG_MISC2_REG1_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_REG1_BO_STATUS_MASK)
  4865. #define CCM_ANALOG_MISC2_REG1_ENABLE_BO_MASK (0x2000U)
  4866. #define CCM_ANALOG_MISC2_REG1_ENABLE_BO_SHIFT (13U)
  4867. #define CCM_ANALOG_MISC2_REG1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_REG1_ENABLE_BO_MASK)
  4868. #define CCM_ANALOG_MISC2_REG1_OK_MASK (0x4000U)
  4869. #define CCM_ANALOG_MISC2_REG1_OK_SHIFT (14U)
  4870. #define CCM_ANALOG_MISC2_REG1_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_OK_SHIFT)) & CCM_ANALOG_MISC2_REG1_OK_MASK)
  4871. #define CCM_ANALOG_MISC2_AUDIO_DIV_LSB_MASK (0x8000U)
  4872. #define CCM_ANALOG_MISC2_AUDIO_DIV_LSB_SHIFT (15U)
  4873. #define CCM_ANALOG_MISC2_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_AUDIO_DIV_LSB_SHIFT)) & CCM_ANALOG_MISC2_AUDIO_DIV_LSB_MASK)
  4874. #define CCM_ANALOG_MISC2_REG2_BO_OFFSET_MASK (0x70000U)
  4875. #define CCM_ANALOG_MISC2_REG2_BO_OFFSET_SHIFT (16U)
  4876. #define CCM_ANALOG_MISC2_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_REG2_BO_OFFSET_MASK)
  4877. #define CCM_ANALOG_MISC2_REG2_BO_STATUS_MASK (0x80000U)
  4878. #define CCM_ANALOG_MISC2_REG2_BO_STATUS_SHIFT (19U)
  4879. #define CCM_ANALOG_MISC2_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_REG2_BO_STATUS_MASK)
  4880. #define CCM_ANALOG_MISC2_REG2_ENABLE_BO_MASK (0x200000U)
  4881. #define CCM_ANALOG_MISC2_REG2_ENABLE_BO_SHIFT (21U)
  4882. #define CCM_ANALOG_MISC2_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_REG2_ENABLE_BO_MASK)
  4883. #define CCM_ANALOG_MISC2_REG2_OK_MASK (0x400000U)
  4884. #define CCM_ANALOG_MISC2_REG2_OK_SHIFT (22U)
  4885. #define CCM_ANALOG_MISC2_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_OK_SHIFT)) & CCM_ANALOG_MISC2_REG2_OK_MASK)
  4886. #define CCM_ANALOG_MISC2_AUDIO_DIV_MSB_MASK (0x800000U)
  4887. #define CCM_ANALOG_MISC2_AUDIO_DIV_MSB_SHIFT (23U)
  4888. #define CCM_ANALOG_MISC2_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_AUDIO_DIV_MSB_SHIFT)) & CCM_ANALOG_MISC2_AUDIO_DIV_MSB_MASK)
  4889. #define CCM_ANALOG_MISC2_REG0_STEP_TIME_MASK (0x3000000U)
  4890. #define CCM_ANALOG_MISC2_REG0_STEP_TIME_SHIFT (24U)
  4891. #define CCM_ANALOG_MISC2_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG0_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_REG0_STEP_TIME_MASK)
  4892. #define CCM_ANALOG_MISC2_REG1_STEP_TIME_MASK (0xC000000U)
  4893. #define CCM_ANALOG_MISC2_REG1_STEP_TIME_SHIFT (26U)
  4894. #define CCM_ANALOG_MISC2_REG1_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG1_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_REG1_STEP_TIME_MASK)
  4895. #define CCM_ANALOG_MISC2_REG2_STEP_TIME_MASK (0x30000000U)
  4896. #define CCM_ANALOG_MISC2_REG2_STEP_TIME_SHIFT (28U)
  4897. #define CCM_ANALOG_MISC2_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_REG2_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_REG2_STEP_TIME_MASK)
  4898. #define CCM_ANALOG_MISC2_VIDEO_DIV_MASK (0xC0000000U)
  4899. #define CCM_ANALOG_MISC2_VIDEO_DIV_SHIFT (30U)
  4900. #define CCM_ANALOG_MISC2_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_VIDEO_DIV_SHIFT)) & CCM_ANALOG_MISC2_VIDEO_DIV_MASK)
  4901. /*! @name MISC2_SET - Miscellaneous Register 2 */
  4902. #define CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET_MASK (0x7U)
  4903. #define CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET_SHIFT (0U)
  4904. #define CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_BO_OFFSET_MASK)
  4905. #define CCM_ANALOG_MISC2_SET_REG0_BO_STATUS_MASK (0x8U)
  4906. #define CCM_ANALOG_MISC2_SET_REG0_BO_STATUS_SHIFT (3U)
  4907. #define CCM_ANALOG_MISC2_SET_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_BO_STATUS_MASK)
  4908. #define CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO_MASK (0x20U)
  4909. #define CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO_SHIFT (5U)
  4910. #define CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_ENABLE_BO_MASK)
  4911. #define CCM_ANALOG_MISC2_SET_REG0_OK_MASK (0x40U)
  4912. #define CCM_ANALOG_MISC2_SET_REG0_OK_SHIFT (6U)
  4913. #define CCM_ANALOG_MISC2_SET_REG0_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_OK_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_OK_MASK)
  4914. #define CCM_ANALOG_MISC2_SET_PLL3_disable_MASK (0x80U)
  4915. #define CCM_ANALOG_MISC2_SET_PLL3_disable_SHIFT (7U)
  4916. #define CCM_ANALOG_MISC2_SET_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_PLL3_disable_SHIFT)) & CCM_ANALOG_MISC2_SET_PLL3_disable_MASK)
  4917. #define CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET_MASK (0x700U)
  4918. #define CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET_SHIFT (8U)
  4919. #define CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_BO_OFFSET_MASK)
  4920. #define CCM_ANALOG_MISC2_SET_REG1_BO_STATUS_MASK (0x800U)
  4921. #define CCM_ANALOG_MISC2_SET_REG1_BO_STATUS_SHIFT (11U)
  4922. #define CCM_ANALOG_MISC2_SET_REG1_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_BO_STATUS_MASK)
  4923. #define CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO_MASK (0x2000U)
  4924. #define CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO_SHIFT (13U)
  4925. #define CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_ENABLE_BO_MASK)
  4926. #define CCM_ANALOG_MISC2_SET_REG1_OK_MASK (0x4000U)
  4927. #define CCM_ANALOG_MISC2_SET_REG1_OK_SHIFT (14U)
  4928. #define CCM_ANALOG_MISC2_SET_REG1_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_OK_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_OK_MASK)
  4929. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB_MASK (0x8000U)
  4930. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB_SHIFT (15U)
  4931. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB_SHIFT)) & CCM_ANALOG_MISC2_SET_AUDIO_DIV_LSB_MASK)
  4932. #define CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET_MASK (0x70000U)
  4933. #define CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET_SHIFT (16U)
  4934. #define CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_BO_OFFSET_MASK)
  4935. #define CCM_ANALOG_MISC2_SET_REG2_BO_STATUS_MASK (0x80000U)
  4936. #define CCM_ANALOG_MISC2_SET_REG2_BO_STATUS_SHIFT (19U)
  4937. #define CCM_ANALOG_MISC2_SET_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_BO_STATUS_MASK)
  4938. #define CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO_MASK (0x200000U)
  4939. #define CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO_SHIFT (21U)
  4940. #define CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_ENABLE_BO_MASK)
  4941. #define CCM_ANALOG_MISC2_SET_REG2_OK_MASK (0x400000U)
  4942. #define CCM_ANALOG_MISC2_SET_REG2_OK_SHIFT (22U)
  4943. #define CCM_ANALOG_MISC2_SET_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_OK_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_OK_MASK)
  4944. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB_MASK (0x800000U)
  4945. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB_SHIFT (23U)
  4946. #define CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB_SHIFT)) & CCM_ANALOG_MISC2_SET_AUDIO_DIV_MSB_MASK)
  4947. #define CCM_ANALOG_MISC2_SET_REG0_STEP_TIME_MASK (0x3000000U)
  4948. #define CCM_ANALOG_MISC2_SET_REG0_STEP_TIME_SHIFT (24U)
  4949. #define CCM_ANALOG_MISC2_SET_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG0_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_SET_REG0_STEP_TIME_MASK)
  4950. #define CCM_ANALOG_MISC2_SET_REG1_STEP_TIME_MASK (0xC000000U)
  4951. #define CCM_ANALOG_MISC2_SET_REG1_STEP_TIME_SHIFT (26U)
  4952. #define CCM_ANALOG_MISC2_SET_REG1_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG1_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_SET_REG1_STEP_TIME_MASK)
  4953. #define CCM_ANALOG_MISC2_SET_REG2_STEP_TIME_MASK (0x30000000U)
  4954. #define CCM_ANALOG_MISC2_SET_REG2_STEP_TIME_SHIFT (28U)
  4955. #define CCM_ANALOG_MISC2_SET_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_REG2_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_SET_REG2_STEP_TIME_MASK)
  4956. #define CCM_ANALOG_MISC2_SET_VIDEO_DIV_MASK (0xC0000000U)
  4957. #define CCM_ANALOG_MISC2_SET_VIDEO_DIV_SHIFT (30U)
  4958. #define CCM_ANALOG_MISC2_SET_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_SET_VIDEO_DIV_SHIFT)) & CCM_ANALOG_MISC2_SET_VIDEO_DIV_MASK)
  4959. /*! @name MISC2_CLR - Miscellaneous Register 2 */
  4960. #define CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET_MASK (0x7U)
  4961. #define CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET_SHIFT (0U)
  4962. #define CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_BO_OFFSET_MASK)
  4963. #define CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS_MASK (0x8U)
  4964. #define CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS_SHIFT (3U)
  4965. #define CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_BO_STATUS_MASK)
  4966. #define CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO_MASK (0x20U)
  4967. #define CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO_SHIFT (5U)
  4968. #define CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_ENABLE_BO_MASK)
  4969. #define CCM_ANALOG_MISC2_CLR_REG0_OK_MASK (0x40U)
  4970. #define CCM_ANALOG_MISC2_CLR_REG0_OK_SHIFT (6U)
  4971. #define CCM_ANALOG_MISC2_CLR_REG0_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_OK_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_OK_MASK)
  4972. #define CCM_ANALOG_MISC2_CLR_PLL3_disable_MASK (0x80U)
  4973. #define CCM_ANALOG_MISC2_CLR_PLL3_disable_SHIFT (7U)
  4974. #define CCM_ANALOG_MISC2_CLR_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_PLL3_disable_SHIFT)) & CCM_ANALOG_MISC2_CLR_PLL3_disable_MASK)
  4975. #define CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET_MASK (0x700U)
  4976. #define CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET_SHIFT (8U)
  4977. #define CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_BO_OFFSET_MASK)
  4978. #define CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS_MASK (0x800U)
  4979. #define CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS_SHIFT (11U)
  4980. #define CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_BO_STATUS_MASK)
  4981. #define CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO_MASK (0x2000U)
  4982. #define CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO_SHIFT (13U)
  4983. #define CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_ENABLE_BO_MASK)
  4984. #define CCM_ANALOG_MISC2_CLR_REG1_OK_MASK (0x4000U)
  4985. #define CCM_ANALOG_MISC2_CLR_REG1_OK_SHIFT (14U)
  4986. #define CCM_ANALOG_MISC2_CLR_REG1_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_OK_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_OK_MASK)
  4987. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB_MASK (0x8000U)
  4988. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB_SHIFT (15U)
  4989. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB_SHIFT)) & CCM_ANALOG_MISC2_CLR_AUDIO_DIV_LSB_MASK)
  4990. #define CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET_MASK (0x70000U)
  4991. #define CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET_SHIFT (16U)
  4992. #define CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_BO_OFFSET_MASK)
  4993. #define CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS_MASK (0x80000U)
  4994. #define CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS_SHIFT (19U)
  4995. #define CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_BO_STATUS_MASK)
  4996. #define CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO_MASK (0x200000U)
  4997. #define CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO_SHIFT (21U)
  4998. #define CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_ENABLE_BO_MASK)
  4999. #define CCM_ANALOG_MISC2_CLR_REG2_OK_MASK (0x400000U)
  5000. #define CCM_ANALOG_MISC2_CLR_REG2_OK_SHIFT (22U)
  5001. #define CCM_ANALOG_MISC2_CLR_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_OK_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_OK_MASK)
  5002. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB_MASK (0x800000U)
  5003. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB_SHIFT (23U)
  5004. #define CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB_SHIFT)) & CCM_ANALOG_MISC2_CLR_AUDIO_DIV_MSB_MASK)
  5005. #define CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME_MASK (0x3000000U)
  5006. #define CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME_SHIFT (24U)
  5007. #define CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG0_STEP_TIME_MASK)
  5008. #define CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME_MASK (0xC000000U)
  5009. #define CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME_SHIFT (26U)
  5010. #define CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG1_STEP_TIME_MASK)
  5011. #define CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME_MASK (0x30000000U)
  5012. #define CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME_SHIFT (28U)
  5013. #define CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_CLR_REG2_STEP_TIME_MASK)
  5014. #define CCM_ANALOG_MISC2_CLR_VIDEO_DIV_MASK (0xC0000000U)
  5015. #define CCM_ANALOG_MISC2_CLR_VIDEO_DIV_SHIFT (30U)
  5016. #define CCM_ANALOG_MISC2_CLR_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_CLR_VIDEO_DIV_SHIFT)) & CCM_ANALOG_MISC2_CLR_VIDEO_DIV_MASK)
  5017. /*! @name MISC2_TOG - Miscellaneous Register 2 */
  5018. #define CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET_MASK (0x7U)
  5019. #define CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET_SHIFT (0U)
  5020. #define CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_BO_OFFSET_MASK)
  5021. #define CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS_MASK (0x8U)
  5022. #define CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS_SHIFT (3U)
  5023. #define CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_BO_STATUS_MASK)
  5024. #define CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO_MASK (0x20U)
  5025. #define CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO_SHIFT (5U)
  5026. #define CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_ENABLE_BO_MASK)
  5027. #define CCM_ANALOG_MISC2_TOG_REG0_OK_MASK (0x40U)
  5028. #define CCM_ANALOG_MISC2_TOG_REG0_OK_SHIFT (6U)
  5029. #define CCM_ANALOG_MISC2_TOG_REG0_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_OK_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_OK_MASK)
  5030. #define CCM_ANALOG_MISC2_TOG_PLL3_disable_MASK (0x80U)
  5031. #define CCM_ANALOG_MISC2_TOG_PLL3_disable_SHIFT (7U)
  5032. #define CCM_ANALOG_MISC2_TOG_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_PLL3_disable_SHIFT)) & CCM_ANALOG_MISC2_TOG_PLL3_disable_MASK)
  5033. #define CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET_MASK (0x700U)
  5034. #define CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET_SHIFT (8U)
  5035. #define CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_BO_OFFSET_MASK)
  5036. #define CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS_MASK (0x800U)
  5037. #define CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS_SHIFT (11U)
  5038. #define CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_BO_STATUS_MASK)
  5039. #define CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO_MASK (0x2000U)
  5040. #define CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO_SHIFT (13U)
  5041. #define CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_ENABLE_BO_MASK)
  5042. #define CCM_ANALOG_MISC2_TOG_REG1_OK_MASK (0x4000U)
  5043. #define CCM_ANALOG_MISC2_TOG_REG1_OK_SHIFT (14U)
  5044. #define CCM_ANALOG_MISC2_TOG_REG1_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_OK_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_OK_MASK)
  5045. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB_MASK (0x8000U)
  5046. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB_SHIFT (15U)
  5047. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB_SHIFT)) & CCM_ANALOG_MISC2_TOG_AUDIO_DIV_LSB_MASK)
  5048. #define CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET_MASK (0x70000U)
  5049. #define CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET_SHIFT (16U)
  5050. #define CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_BO_OFFSET_MASK)
  5051. #define CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS_MASK (0x80000U)
  5052. #define CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS_SHIFT (19U)
  5053. #define CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_BO_STATUS_MASK)
  5054. #define CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO_MASK (0x200000U)
  5055. #define CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO_SHIFT (21U)
  5056. #define CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_ENABLE_BO_MASK)
  5057. #define CCM_ANALOG_MISC2_TOG_REG2_OK_MASK (0x400000U)
  5058. #define CCM_ANALOG_MISC2_TOG_REG2_OK_SHIFT (22U)
  5059. #define CCM_ANALOG_MISC2_TOG_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_OK_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_OK_MASK)
  5060. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB_MASK (0x800000U)
  5061. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB_SHIFT (23U)
  5062. #define CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB_SHIFT)) & CCM_ANALOG_MISC2_TOG_AUDIO_DIV_MSB_MASK)
  5063. #define CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME_MASK (0x3000000U)
  5064. #define CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME_SHIFT (24U)
  5065. #define CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG0_STEP_TIME_MASK)
  5066. #define CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME_MASK (0xC000000U)
  5067. #define CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME_SHIFT (26U)
  5068. #define CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG1_STEP_TIME_MASK)
  5069. #define CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME_MASK (0x30000000U)
  5070. #define CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME_SHIFT (28U)
  5071. #define CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME_SHIFT)) & CCM_ANALOG_MISC2_TOG_REG2_STEP_TIME_MASK)
  5072. #define CCM_ANALOG_MISC2_TOG_VIDEO_DIV_MASK (0xC0000000U)
  5073. #define CCM_ANALOG_MISC2_TOG_VIDEO_DIV_SHIFT (30U)
  5074. #define CCM_ANALOG_MISC2_TOG_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << CCM_ANALOG_MISC2_TOG_VIDEO_DIV_SHIFT)) & CCM_ANALOG_MISC2_TOG_VIDEO_DIV_MASK)
  5075. /*!
  5076. * @}
  5077. */ /* end of group CCM_ANALOG_Register_Masks */
  5078. /* CCM_ANALOG - Peripheral instance base addresses */
  5079. /** Peripheral CCM_ANALOG base address */
  5080. #define CCM_ANALOG_BASE (0x400D8000u)
  5081. /** Peripheral CCM_ANALOG base pointer */
  5082. #define CCM_ANALOG ((CCM_ANALOG_Type *)CCM_ANALOG_BASE)
  5083. /** Array initializer of CCM_ANALOG peripheral base addresses */
  5084. #define CCM_ANALOG_BASE_ADDRS { CCM_ANALOG_BASE }
  5085. /** Array initializer of CCM_ANALOG peripheral base pointers */
  5086. #define CCM_ANALOG_BASE_PTRS { CCM_ANALOG }
  5087. /*!
  5088. * @}
  5089. */ /* end of group CCM_ANALOG_Peripheral_Access_Layer */
  5090. /* ----------------------------------------------------------------------------
  5091. -- CMP Peripheral Access Layer
  5092. ---------------------------------------------------------------------------- */
  5093. /*!
  5094. * @addtogroup CMP_Peripheral_Access_Layer CMP Peripheral Access Layer
  5095. * @{
  5096. */
  5097. /** CMP - Register Layout Typedef */
  5098. typedef struct {
  5099. __IO uint8_t CR0; /**< CMP Control Register 0, offset: 0x0 */
  5100. __IO uint8_t CR1; /**< CMP Control Register 1, offset: 0x1 */
  5101. __IO uint8_t FPR; /**< CMP Filter Period Register, offset: 0x2 */
  5102. __IO uint8_t SCR; /**< CMP Status and Control Register, offset: 0x3 */
  5103. __IO uint8_t DACCR; /**< DAC Control Register, offset: 0x4 */
  5104. __IO uint8_t MUXCR; /**< MUX Control Register, offset: 0x5 */
  5105. } CMP_Type;
  5106. /* ----------------------------------------------------------------------------
  5107. -- CMP Register Masks
  5108. ---------------------------------------------------------------------------- */
  5109. /*!
  5110. * @addtogroup CMP_Register_Masks CMP Register Masks
  5111. * @{
  5112. */
  5113. /*! @name CR0 - CMP Control Register 0 */
  5114. #define CMP_CR0_HYSTCTR_MASK (0x3U)
  5115. #define CMP_CR0_HYSTCTR_SHIFT (0U)
  5116. #define CMP_CR0_HYSTCTR(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR0_HYSTCTR_SHIFT)) & CMP_CR0_HYSTCTR_MASK)
  5117. #define CMP_CR0_FILTER_CNT_MASK (0x70U)
  5118. #define CMP_CR0_FILTER_CNT_SHIFT (4U)
  5119. #define CMP_CR0_FILTER_CNT(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR0_FILTER_CNT_SHIFT)) & CMP_CR0_FILTER_CNT_MASK)
  5120. /*! @name CR1 - CMP Control Register 1 */
  5121. #define CMP_CR1_EN_MASK (0x1U)
  5122. #define CMP_CR1_EN_SHIFT (0U)
  5123. #define CMP_CR1_EN(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_EN_SHIFT)) & CMP_CR1_EN_MASK)
  5124. #define CMP_CR1_OPE_MASK (0x2U)
  5125. #define CMP_CR1_OPE_SHIFT (1U)
  5126. #define CMP_CR1_OPE(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_OPE_SHIFT)) & CMP_CR1_OPE_MASK)
  5127. #define CMP_CR1_COS_MASK (0x4U)
  5128. #define CMP_CR1_COS_SHIFT (2U)
  5129. #define CMP_CR1_COS(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_COS_SHIFT)) & CMP_CR1_COS_MASK)
  5130. #define CMP_CR1_INV_MASK (0x8U)
  5131. #define CMP_CR1_INV_SHIFT (3U)
  5132. #define CMP_CR1_INV(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_INV_SHIFT)) & CMP_CR1_INV_MASK)
  5133. #define CMP_CR1_PMODE_MASK (0x10U)
  5134. #define CMP_CR1_PMODE_SHIFT (4U)
  5135. #define CMP_CR1_PMODE(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_PMODE_SHIFT)) & CMP_CR1_PMODE_MASK)
  5136. #define CMP_CR1_WE_MASK (0x40U)
  5137. #define CMP_CR1_WE_SHIFT (6U)
  5138. #define CMP_CR1_WE(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_WE_SHIFT)) & CMP_CR1_WE_MASK)
  5139. #define CMP_CR1_SE_MASK (0x80U)
  5140. #define CMP_CR1_SE_SHIFT (7U)
  5141. #define CMP_CR1_SE(x) (((uint8_t)(((uint8_t)(x)) << CMP_CR1_SE_SHIFT)) & CMP_CR1_SE_MASK)
  5142. /*! @name FPR - CMP Filter Period Register */
  5143. #define CMP_FPR_FILT_PER_MASK (0xFFU)
  5144. #define CMP_FPR_FILT_PER_SHIFT (0U)
  5145. #define CMP_FPR_FILT_PER(x) (((uint8_t)(((uint8_t)(x)) << CMP_FPR_FILT_PER_SHIFT)) & CMP_FPR_FILT_PER_MASK)
  5146. /*! @name SCR - CMP Status and Control Register */
  5147. #define CMP_SCR_COUT_MASK (0x1U)
  5148. #define CMP_SCR_COUT_SHIFT (0U)
  5149. #define CMP_SCR_COUT(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_COUT_SHIFT)) & CMP_SCR_COUT_MASK)
  5150. #define CMP_SCR_CFF_MASK (0x2U)
  5151. #define CMP_SCR_CFF_SHIFT (1U)
  5152. #define CMP_SCR_CFF(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_CFF_SHIFT)) & CMP_SCR_CFF_MASK)
  5153. #define CMP_SCR_CFR_MASK (0x4U)
  5154. #define CMP_SCR_CFR_SHIFT (2U)
  5155. #define CMP_SCR_CFR(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_CFR_SHIFT)) & CMP_SCR_CFR_MASK)
  5156. #define CMP_SCR_IEF_MASK (0x8U)
  5157. #define CMP_SCR_IEF_SHIFT (3U)
  5158. #define CMP_SCR_IEF(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_IEF_SHIFT)) & CMP_SCR_IEF_MASK)
  5159. #define CMP_SCR_IER_MASK (0x10U)
  5160. #define CMP_SCR_IER_SHIFT (4U)
  5161. #define CMP_SCR_IER(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_IER_SHIFT)) & CMP_SCR_IER_MASK)
  5162. #define CMP_SCR_DMAEN_MASK (0x40U)
  5163. #define CMP_SCR_DMAEN_SHIFT (6U)
  5164. #define CMP_SCR_DMAEN(x) (((uint8_t)(((uint8_t)(x)) << CMP_SCR_DMAEN_SHIFT)) & CMP_SCR_DMAEN_MASK)
  5165. /*! @name DACCR - DAC Control Register */
  5166. #define CMP_DACCR_VOSEL_MASK (0x3FU)
  5167. #define CMP_DACCR_VOSEL_SHIFT (0U)
  5168. #define CMP_DACCR_VOSEL(x) (((uint8_t)(((uint8_t)(x)) << CMP_DACCR_VOSEL_SHIFT)) & CMP_DACCR_VOSEL_MASK)
  5169. #define CMP_DACCR_VRSEL_MASK (0x40U)
  5170. #define CMP_DACCR_VRSEL_SHIFT (6U)
  5171. #define CMP_DACCR_VRSEL(x) (((uint8_t)(((uint8_t)(x)) << CMP_DACCR_VRSEL_SHIFT)) & CMP_DACCR_VRSEL_MASK)
  5172. #define CMP_DACCR_DACEN_MASK (0x80U)
  5173. #define CMP_DACCR_DACEN_SHIFT (7U)
  5174. #define CMP_DACCR_DACEN(x) (((uint8_t)(((uint8_t)(x)) << CMP_DACCR_DACEN_SHIFT)) & CMP_DACCR_DACEN_MASK)
  5175. /*! @name MUXCR - MUX Control Register */
  5176. #define CMP_MUXCR_MSEL_MASK (0x7U)
  5177. #define CMP_MUXCR_MSEL_SHIFT (0U)
  5178. #define CMP_MUXCR_MSEL(x) (((uint8_t)(((uint8_t)(x)) << CMP_MUXCR_MSEL_SHIFT)) & CMP_MUXCR_MSEL_MASK)
  5179. #define CMP_MUXCR_PSEL_MASK (0x38U)
  5180. #define CMP_MUXCR_PSEL_SHIFT (3U)
  5181. #define CMP_MUXCR_PSEL(x) (((uint8_t)(((uint8_t)(x)) << CMP_MUXCR_PSEL_SHIFT)) & CMP_MUXCR_PSEL_MASK)
  5182. /*!
  5183. * @}
  5184. */ /* end of group CMP_Register_Masks */
  5185. /* CMP - Peripheral instance base addresses */
  5186. /** Peripheral CMP1 base address */
  5187. #define CMP1_BASE (0x40094000u)
  5188. /** Peripheral CMP1 base pointer */
  5189. #define CMP1 ((CMP_Type *)CMP1_BASE)
  5190. /** Peripheral CMP2 base address */
  5191. #define CMP2_BASE (0x40094008u)
  5192. /** Peripheral CMP2 base pointer */
  5193. #define CMP2 ((CMP_Type *)CMP2_BASE)
  5194. /** Peripheral CMP3 base address */
  5195. #define CMP3_BASE (0x40094010u)
  5196. /** Peripheral CMP3 base pointer */
  5197. #define CMP3 ((CMP_Type *)CMP3_BASE)
  5198. /** Peripheral CMP4 base address */
  5199. #define CMP4_BASE (0x40094018u)
  5200. /** Peripheral CMP4 base pointer */
  5201. #define CMP4 ((CMP_Type *)CMP4_BASE)
  5202. /** Array initializer of CMP peripheral base addresses */
  5203. #define CMP_BASE_ADDRS { 0u, CMP1_BASE, CMP2_BASE, CMP3_BASE, CMP4_BASE }
  5204. /** Array initializer of CMP peripheral base pointers */
  5205. #define CMP_BASE_PTRS { (CMP_Type *)0u, CMP1, CMP2, CMP3, CMP4 }
  5206. /** Interrupt vectors for the CMP peripheral type */
  5207. #define CMP_IRQS { NotAvail_IRQn, ACMP1_IRQn, ACMP2_IRQn, ACMP3_IRQn, ACMP4_IRQn }
  5208. /*!
  5209. * @}
  5210. */ /* end of group CMP_Peripheral_Access_Layer */
  5211. /* ----------------------------------------------------------------------------
  5212. -- CSI Peripheral Access Layer
  5213. ---------------------------------------------------------------------------- */
  5214. /*!
  5215. * @addtogroup CSI_Peripheral_Access_Layer CSI Peripheral Access Layer
  5216. * @{
  5217. */
  5218. /** CSI - Register Layout Typedef */
  5219. typedef struct {
  5220. __IO uint32_t CSICR1; /**< CSI Control Register 1, offset: 0x0 */
  5221. __IO uint32_t CSICR2; /**< CSI Control Register 2, offset: 0x4 */
  5222. __IO uint32_t CSICR3; /**< CSI Control Register 3, offset: 0x8 */
  5223. __I uint32_t CSISTATFIFO; /**< CSI Statistic FIFO Register, offset: 0xC */
  5224. __I uint32_t CSIRFIFO; /**< CSI RX FIFO Register, offset: 0x10 */
  5225. __IO uint32_t CSIRXCNT; /**< CSI RX Count Register, offset: 0x14 */
  5226. __IO uint32_t CSISR; /**< CSI Status Register, offset: 0x18 */
  5227. uint8_t RESERVED_0[4];
  5228. __IO uint32_t CSIDMASA_STATFIFO; /**< CSI DMA Start Address Register - for STATFIFO, offset: 0x20 */
  5229. __IO uint32_t CSIDMATS_STATFIFO; /**< CSI DMA Transfer Size Register - for STATFIFO, offset: 0x24 */
  5230. __IO uint32_t CSIDMASA_FB1; /**< CSI DMA Start Address Register - for Frame Buffer1, offset: 0x28 */
  5231. __IO uint32_t CSIDMASA_FB2; /**< CSI DMA Transfer Size Register - for Frame Buffer2, offset: 0x2C */
  5232. __IO uint32_t CSIFBUF_PARA; /**< CSI Frame Buffer Parameter Register, offset: 0x30 */
  5233. __IO uint32_t CSIIMAG_PARA; /**< CSI Image Parameter Register, offset: 0x34 */
  5234. uint8_t RESERVED_1[16];
  5235. __IO uint32_t CSICR18; /**< CSI Control Register 18, offset: 0x48 */
  5236. __IO uint32_t CSICR19; /**< CSI Control Register 19, offset: 0x4C */
  5237. } CSI_Type;
  5238. /* ----------------------------------------------------------------------------
  5239. -- CSI Register Masks
  5240. ---------------------------------------------------------------------------- */
  5241. /*!
  5242. * @addtogroup CSI_Register_Masks CSI Register Masks
  5243. * @{
  5244. */
  5245. /*! @name CSICR1 - CSI Control Register 1 */
  5246. #define CSI_CSICR1_PIXEL_BIT_MASK (0x1U)
  5247. #define CSI_CSICR1_PIXEL_BIT_SHIFT (0U)
  5248. #define CSI_CSICR1_PIXEL_BIT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_PIXEL_BIT_SHIFT)) & CSI_CSICR1_PIXEL_BIT_MASK)
  5249. #define CSI_CSICR1_REDGE_MASK (0x2U)
  5250. #define CSI_CSICR1_REDGE_SHIFT (1U)
  5251. #define CSI_CSICR1_REDGE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_REDGE_SHIFT)) & CSI_CSICR1_REDGE_MASK)
  5252. #define CSI_CSICR1_INV_PCLK_MASK (0x4U)
  5253. #define CSI_CSICR1_INV_PCLK_SHIFT (2U)
  5254. #define CSI_CSICR1_INV_PCLK(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_INV_PCLK_SHIFT)) & CSI_CSICR1_INV_PCLK_MASK)
  5255. #define CSI_CSICR1_INV_DATA_MASK (0x8U)
  5256. #define CSI_CSICR1_INV_DATA_SHIFT (3U)
  5257. #define CSI_CSICR1_INV_DATA(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_INV_DATA_SHIFT)) & CSI_CSICR1_INV_DATA_MASK)
  5258. #define CSI_CSICR1_GCLK_MODE_MASK (0x10U)
  5259. #define CSI_CSICR1_GCLK_MODE_SHIFT (4U)
  5260. #define CSI_CSICR1_GCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_GCLK_MODE_SHIFT)) & CSI_CSICR1_GCLK_MODE_MASK)
  5261. #define CSI_CSICR1_CLR_RXFIFO_MASK (0x20U)
  5262. #define CSI_CSICR1_CLR_RXFIFO_SHIFT (5U)
  5263. #define CSI_CSICR1_CLR_RXFIFO(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_CLR_RXFIFO_SHIFT)) & CSI_CSICR1_CLR_RXFIFO_MASK)
  5264. #define CSI_CSICR1_CLR_STATFIFO_MASK (0x40U)
  5265. #define CSI_CSICR1_CLR_STATFIFO_SHIFT (6U)
  5266. #define CSI_CSICR1_CLR_STATFIFO(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_CLR_STATFIFO_SHIFT)) & CSI_CSICR1_CLR_STATFIFO_MASK)
  5267. #define CSI_CSICR1_PACK_DIR_MASK (0x80U)
  5268. #define CSI_CSICR1_PACK_DIR_SHIFT (7U)
  5269. #define CSI_CSICR1_PACK_DIR(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_PACK_DIR_SHIFT)) & CSI_CSICR1_PACK_DIR_MASK)
  5270. #define CSI_CSICR1_FCC_MASK (0x100U)
  5271. #define CSI_CSICR1_FCC_SHIFT (8U)
  5272. #define CSI_CSICR1_FCC(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_FCC_SHIFT)) & CSI_CSICR1_FCC_MASK)
  5273. #define CSI_CSICR1_CCIR_EN_MASK (0x400U)
  5274. #define CSI_CSICR1_CCIR_EN_SHIFT (10U)
  5275. #define CSI_CSICR1_CCIR_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_CCIR_EN_SHIFT)) & CSI_CSICR1_CCIR_EN_MASK)
  5276. #define CSI_CSICR1_HSYNC_POL_MASK (0x800U)
  5277. #define CSI_CSICR1_HSYNC_POL_SHIFT (11U)
  5278. #define CSI_CSICR1_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_HSYNC_POL_SHIFT)) & CSI_CSICR1_HSYNC_POL_MASK)
  5279. #define CSI_CSICR1_SOF_INTEN_MASK (0x10000U)
  5280. #define CSI_CSICR1_SOF_INTEN_SHIFT (16U)
  5281. #define CSI_CSICR1_SOF_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SOF_INTEN_SHIFT)) & CSI_CSICR1_SOF_INTEN_MASK)
  5282. #define CSI_CSICR1_SOF_POL_MASK (0x20000U)
  5283. #define CSI_CSICR1_SOF_POL_SHIFT (17U)
  5284. #define CSI_CSICR1_SOF_POL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SOF_POL_SHIFT)) & CSI_CSICR1_SOF_POL_MASK)
  5285. #define CSI_CSICR1_RXFF_INTEN_MASK (0x40000U)
  5286. #define CSI_CSICR1_RXFF_INTEN_SHIFT (18U)
  5287. #define CSI_CSICR1_RXFF_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_RXFF_INTEN_SHIFT)) & CSI_CSICR1_RXFF_INTEN_MASK)
  5288. #define CSI_CSICR1_FB1_DMA_DONE_INTEN_MASK (0x80000U)
  5289. #define CSI_CSICR1_FB1_DMA_DONE_INTEN_SHIFT (19U)
  5290. #define CSI_CSICR1_FB1_DMA_DONE_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_FB1_DMA_DONE_INTEN_SHIFT)) & CSI_CSICR1_FB1_DMA_DONE_INTEN_MASK)
  5291. #define CSI_CSICR1_FB2_DMA_DONE_INTEN_MASK (0x100000U)
  5292. #define CSI_CSICR1_FB2_DMA_DONE_INTEN_SHIFT (20U)
  5293. #define CSI_CSICR1_FB2_DMA_DONE_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_FB2_DMA_DONE_INTEN_SHIFT)) & CSI_CSICR1_FB2_DMA_DONE_INTEN_MASK)
  5294. #define CSI_CSICR1_STATFF_INTEN_MASK (0x200000U)
  5295. #define CSI_CSICR1_STATFF_INTEN_SHIFT (21U)
  5296. #define CSI_CSICR1_STATFF_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_STATFF_INTEN_SHIFT)) & CSI_CSICR1_STATFF_INTEN_MASK)
  5297. #define CSI_CSICR1_SFF_DMA_DONE_INTEN_MASK (0x400000U)
  5298. #define CSI_CSICR1_SFF_DMA_DONE_INTEN_SHIFT (22U)
  5299. #define CSI_CSICR1_SFF_DMA_DONE_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SFF_DMA_DONE_INTEN_SHIFT)) & CSI_CSICR1_SFF_DMA_DONE_INTEN_MASK)
  5300. #define CSI_CSICR1_RF_OR_INTEN_MASK (0x1000000U)
  5301. #define CSI_CSICR1_RF_OR_INTEN_SHIFT (24U)
  5302. #define CSI_CSICR1_RF_OR_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_RF_OR_INTEN_SHIFT)) & CSI_CSICR1_RF_OR_INTEN_MASK)
  5303. #define CSI_CSICR1_SF_OR_INTEN_MASK (0x2000000U)
  5304. #define CSI_CSICR1_SF_OR_INTEN_SHIFT (25U)
  5305. #define CSI_CSICR1_SF_OR_INTEN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SF_OR_INTEN_SHIFT)) & CSI_CSICR1_SF_OR_INTEN_MASK)
  5306. #define CSI_CSICR1_COF_INT_EN_MASK (0x4000000U)
  5307. #define CSI_CSICR1_COF_INT_EN_SHIFT (26U)
  5308. #define CSI_CSICR1_COF_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_COF_INT_EN_SHIFT)) & CSI_CSICR1_COF_INT_EN_MASK)
  5309. #define CSI_CSICR1_CCIR_MODE_MASK (0x8000000U)
  5310. #define CSI_CSICR1_CCIR_MODE_SHIFT (27U)
  5311. #define CSI_CSICR1_CCIR_MODE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_CCIR_MODE_SHIFT)) & CSI_CSICR1_CCIR_MODE_MASK)
  5312. #define CSI_CSICR1_PrP_IF_EN_MASK (0x10000000U)
  5313. #define CSI_CSICR1_PrP_IF_EN_SHIFT (28U)
  5314. #define CSI_CSICR1_PrP_IF_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_PrP_IF_EN_SHIFT)) & CSI_CSICR1_PrP_IF_EN_MASK)
  5315. #define CSI_CSICR1_EOF_INT_EN_MASK (0x20000000U)
  5316. #define CSI_CSICR1_EOF_INT_EN_SHIFT (29U)
  5317. #define CSI_CSICR1_EOF_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_EOF_INT_EN_SHIFT)) & CSI_CSICR1_EOF_INT_EN_MASK)
  5318. #define CSI_CSICR1_EXT_VSYNC_MASK (0x40000000U)
  5319. #define CSI_CSICR1_EXT_VSYNC_SHIFT (30U)
  5320. #define CSI_CSICR1_EXT_VSYNC(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_EXT_VSYNC_SHIFT)) & CSI_CSICR1_EXT_VSYNC_MASK)
  5321. #define CSI_CSICR1_SWAP16_EN_MASK (0x80000000U)
  5322. #define CSI_CSICR1_SWAP16_EN_SHIFT (31U)
  5323. #define CSI_CSICR1_SWAP16_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR1_SWAP16_EN_SHIFT)) & CSI_CSICR1_SWAP16_EN_MASK)
  5324. /*! @name CSICR2 - CSI Control Register 2 */
  5325. #define CSI_CSICR2_HSC_MASK (0xFFU)
  5326. #define CSI_CSICR2_HSC_SHIFT (0U)
  5327. #define CSI_CSICR2_HSC(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_HSC_SHIFT)) & CSI_CSICR2_HSC_MASK)
  5328. #define CSI_CSICR2_VSC_MASK (0xFF00U)
  5329. #define CSI_CSICR2_VSC_SHIFT (8U)
  5330. #define CSI_CSICR2_VSC(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_VSC_SHIFT)) & CSI_CSICR2_VSC_MASK)
  5331. #define CSI_CSICR2_LVRM_MASK (0x70000U)
  5332. #define CSI_CSICR2_LVRM_SHIFT (16U)
  5333. #define CSI_CSICR2_LVRM(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_LVRM_SHIFT)) & CSI_CSICR2_LVRM_MASK)
  5334. #define CSI_CSICR2_BTS_MASK (0x180000U)
  5335. #define CSI_CSICR2_BTS_SHIFT (19U)
  5336. #define CSI_CSICR2_BTS(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_BTS_SHIFT)) & CSI_CSICR2_BTS_MASK)
  5337. #define CSI_CSICR2_SCE_MASK (0x800000U)
  5338. #define CSI_CSICR2_SCE_SHIFT (23U)
  5339. #define CSI_CSICR2_SCE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_SCE_SHIFT)) & CSI_CSICR2_SCE_MASK)
  5340. #define CSI_CSICR2_AFS_MASK (0x3000000U)
  5341. #define CSI_CSICR2_AFS_SHIFT (24U)
  5342. #define CSI_CSICR2_AFS(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_AFS_SHIFT)) & CSI_CSICR2_AFS_MASK)
  5343. #define CSI_CSICR2_DRM_MASK (0x4000000U)
  5344. #define CSI_CSICR2_DRM_SHIFT (26U)
  5345. #define CSI_CSICR2_DRM(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_DRM_SHIFT)) & CSI_CSICR2_DRM_MASK)
  5346. #define CSI_CSICR2_DMA_BURST_TYPE_SFF_MASK (0x30000000U)
  5347. #define CSI_CSICR2_DMA_BURST_TYPE_SFF_SHIFT (28U)
  5348. #define CSI_CSICR2_DMA_BURST_TYPE_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_DMA_BURST_TYPE_SFF_SHIFT)) & CSI_CSICR2_DMA_BURST_TYPE_SFF_MASK)
  5349. #define CSI_CSICR2_DMA_BURST_TYPE_RFF_MASK (0xC0000000U)
  5350. #define CSI_CSICR2_DMA_BURST_TYPE_RFF_SHIFT (30U)
  5351. #define CSI_CSICR2_DMA_BURST_TYPE_RFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR2_DMA_BURST_TYPE_RFF_SHIFT)) & CSI_CSICR2_DMA_BURST_TYPE_RFF_MASK)
  5352. /*! @name CSICR3 - CSI Control Register 3 */
  5353. #define CSI_CSICR3_ECC_AUTO_EN_MASK (0x1U)
  5354. #define CSI_CSICR3_ECC_AUTO_EN_SHIFT (0U)
  5355. #define CSI_CSICR3_ECC_AUTO_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_ECC_AUTO_EN_SHIFT)) & CSI_CSICR3_ECC_AUTO_EN_MASK)
  5356. #define CSI_CSICR3_ECC_INT_EN_MASK (0x2U)
  5357. #define CSI_CSICR3_ECC_INT_EN_SHIFT (1U)
  5358. #define CSI_CSICR3_ECC_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_ECC_INT_EN_SHIFT)) & CSI_CSICR3_ECC_INT_EN_MASK)
  5359. #define CSI_CSICR3_ZERO_PACK_EN_MASK (0x4U)
  5360. #define CSI_CSICR3_ZERO_PACK_EN_SHIFT (2U)
  5361. #define CSI_CSICR3_ZERO_PACK_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_ZERO_PACK_EN_SHIFT)) & CSI_CSICR3_ZERO_PACK_EN_MASK)
  5362. #define CSI_CSICR3_TWO_8BIT_SENSOR_MASK (0x8U)
  5363. #define CSI_CSICR3_TWO_8BIT_SENSOR_SHIFT (3U)
  5364. #define CSI_CSICR3_TWO_8BIT_SENSOR(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_TWO_8BIT_SENSOR_SHIFT)) & CSI_CSICR3_TWO_8BIT_SENSOR_MASK)
  5365. #define CSI_CSICR3_RxFF_LEVEL_MASK (0x70U)
  5366. #define CSI_CSICR3_RxFF_LEVEL_SHIFT (4U)
  5367. #define CSI_CSICR3_RxFF_LEVEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_RxFF_LEVEL_SHIFT)) & CSI_CSICR3_RxFF_LEVEL_MASK)
  5368. #define CSI_CSICR3_HRESP_ERR_EN_MASK (0x80U)
  5369. #define CSI_CSICR3_HRESP_ERR_EN_SHIFT (7U)
  5370. #define CSI_CSICR3_HRESP_ERR_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_HRESP_ERR_EN_SHIFT)) & CSI_CSICR3_HRESP_ERR_EN_MASK)
  5371. #define CSI_CSICR3_STATFF_LEVEL_MASK (0x700U)
  5372. #define CSI_CSICR3_STATFF_LEVEL_SHIFT (8U)
  5373. #define CSI_CSICR3_STATFF_LEVEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_STATFF_LEVEL_SHIFT)) & CSI_CSICR3_STATFF_LEVEL_MASK)
  5374. #define CSI_CSICR3_DMA_REQ_EN_SFF_MASK (0x800U)
  5375. #define CSI_CSICR3_DMA_REQ_EN_SFF_SHIFT (11U)
  5376. #define CSI_CSICR3_DMA_REQ_EN_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_DMA_REQ_EN_SFF_SHIFT)) & CSI_CSICR3_DMA_REQ_EN_SFF_MASK)
  5377. #define CSI_CSICR3_DMA_REQ_EN_RFF_MASK (0x1000U)
  5378. #define CSI_CSICR3_DMA_REQ_EN_RFF_SHIFT (12U)
  5379. #define CSI_CSICR3_DMA_REQ_EN_RFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_DMA_REQ_EN_RFF_SHIFT)) & CSI_CSICR3_DMA_REQ_EN_RFF_MASK)
  5380. #define CSI_CSICR3_DMA_REFLASH_SFF_MASK (0x2000U)
  5381. #define CSI_CSICR3_DMA_REFLASH_SFF_SHIFT (13U)
  5382. #define CSI_CSICR3_DMA_REFLASH_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_DMA_REFLASH_SFF_SHIFT)) & CSI_CSICR3_DMA_REFLASH_SFF_MASK)
  5383. #define CSI_CSICR3_DMA_REFLASH_RFF_MASK (0x4000U)
  5384. #define CSI_CSICR3_DMA_REFLASH_RFF_SHIFT (14U)
  5385. #define CSI_CSICR3_DMA_REFLASH_RFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_DMA_REFLASH_RFF_SHIFT)) & CSI_CSICR3_DMA_REFLASH_RFF_MASK)
  5386. #define CSI_CSICR3_FRMCNT_RST_MASK (0x8000U)
  5387. #define CSI_CSICR3_FRMCNT_RST_SHIFT (15U)
  5388. #define CSI_CSICR3_FRMCNT_RST(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_FRMCNT_RST_SHIFT)) & CSI_CSICR3_FRMCNT_RST_MASK)
  5389. #define CSI_CSICR3_FRMCNT_MASK (0xFFFF0000U)
  5390. #define CSI_CSICR3_FRMCNT_SHIFT (16U)
  5391. #define CSI_CSICR3_FRMCNT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR3_FRMCNT_SHIFT)) & CSI_CSICR3_FRMCNT_MASK)
  5392. /*! @name CSISTATFIFO - CSI Statistic FIFO Register */
  5393. #define CSI_CSISTATFIFO_STAT_MASK (0xFFFFFFFFU)
  5394. #define CSI_CSISTATFIFO_STAT_SHIFT (0U)
  5395. #define CSI_CSISTATFIFO_STAT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISTATFIFO_STAT_SHIFT)) & CSI_CSISTATFIFO_STAT_MASK)
  5396. /*! @name CSIRFIFO - CSI RX FIFO Register */
  5397. #define CSI_CSIRFIFO_IMAGE_MASK (0xFFFFFFFFU)
  5398. #define CSI_CSIRFIFO_IMAGE_SHIFT (0U)
  5399. #define CSI_CSIRFIFO_IMAGE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIRFIFO_IMAGE_SHIFT)) & CSI_CSIRFIFO_IMAGE_MASK)
  5400. /*! @name CSIRXCNT - CSI RX Count Register */
  5401. #define CSI_CSIRXCNT_RXCNT_MASK (0x3FFFFFU)
  5402. #define CSI_CSIRXCNT_RXCNT_SHIFT (0U)
  5403. #define CSI_CSIRXCNT_RXCNT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIRXCNT_RXCNT_SHIFT)) & CSI_CSIRXCNT_RXCNT_MASK)
  5404. /*! @name CSISR - CSI Status Register */
  5405. #define CSI_CSISR_DRDY_MASK (0x1U)
  5406. #define CSI_CSISR_DRDY_SHIFT (0U)
  5407. #define CSI_CSISR_DRDY(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DRDY_SHIFT)) & CSI_CSISR_DRDY_MASK)
  5408. #define CSI_CSISR_ECC_INT_MASK (0x2U)
  5409. #define CSI_CSISR_ECC_INT_SHIFT (1U)
  5410. #define CSI_CSISR_ECC_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_ECC_INT_SHIFT)) & CSI_CSISR_ECC_INT_MASK)
  5411. #define CSI_CSISR_HRESP_ERR_INT_MASK (0x80U)
  5412. #define CSI_CSISR_HRESP_ERR_INT_SHIFT (7U)
  5413. #define CSI_CSISR_HRESP_ERR_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_HRESP_ERR_INT_SHIFT)) & CSI_CSISR_HRESP_ERR_INT_MASK)
  5414. #define CSI_CSISR_COF_INT_MASK (0x2000U)
  5415. #define CSI_CSISR_COF_INT_SHIFT (13U)
  5416. #define CSI_CSISR_COF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_COF_INT_SHIFT)) & CSI_CSISR_COF_INT_MASK)
  5417. #define CSI_CSISR_F1_INT_MASK (0x4000U)
  5418. #define CSI_CSISR_F1_INT_SHIFT (14U)
  5419. #define CSI_CSISR_F1_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_F1_INT_SHIFT)) & CSI_CSISR_F1_INT_MASK)
  5420. #define CSI_CSISR_F2_INT_MASK (0x8000U)
  5421. #define CSI_CSISR_F2_INT_SHIFT (15U)
  5422. #define CSI_CSISR_F2_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_F2_INT_SHIFT)) & CSI_CSISR_F2_INT_MASK)
  5423. #define CSI_CSISR_SOF_INT_MASK (0x10000U)
  5424. #define CSI_CSISR_SOF_INT_SHIFT (16U)
  5425. #define CSI_CSISR_SOF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_SOF_INT_SHIFT)) & CSI_CSISR_SOF_INT_MASK)
  5426. #define CSI_CSISR_EOF_INT_MASK (0x20000U)
  5427. #define CSI_CSISR_EOF_INT_SHIFT (17U)
  5428. #define CSI_CSISR_EOF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_EOF_INT_SHIFT)) & CSI_CSISR_EOF_INT_MASK)
  5429. #define CSI_CSISR_RxFF_INT_MASK (0x40000U)
  5430. #define CSI_CSISR_RxFF_INT_SHIFT (18U)
  5431. #define CSI_CSISR_RxFF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_RxFF_INT_SHIFT)) & CSI_CSISR_RxFF_INT_MASK)
  5432. #define CSI_CSISR_DMA_TSF_DONE_FB1_MASK (0x80000U)
  5433. #define CSI_CSISR_DMA_TSF_DONE_FB1_SHIFT (19U)
  5434. #define CSI_CSISR_DMA_TSF_DONE_FB1(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_TSF_DONE_FB1_SHIFT)) & CSI_CSISR_DMA_TSF_DONE_FB1_MASK)
  5435. #define CSI_CSISR_DMA_TSF_DONE_FB2_MASK (0x100000U)
  5436. #define CSI_CSISR_DMA_TSF_DONE_FB2_SHIFT (20U)
  5437. #define CSI_CSISR_DMA_TSF_DONE_FB2(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_TSF_DONE_FB2_SHIFT)) & CSI_CSISR_DMA_TSF_DONE_FB2_MASK)
  5438. #define CSI_CSISR_STATFF_INT_MASK (0x200000U)
  5439. #define CSI_CSISR_STATFF_INT_SHIFT (21U)
  5440. #define CSI_CSISR_STATFF_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_STATFF_INT_SHIFT)) & CSI_CSISR_STATFF_INT_MASK)
  5441. #define CSI_CSISR_DMA_TSF_DONE_SFF_MASK (0x400000U)
  5442. #define CSI_CSISR_DMA_TSF_DONE_SFF_SHIFT (22U)
  5443. #define CSI_CSISR_DMA_TSF_DONE_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_TSF_DONE_SFF_SHIFT)) & CSI_CSISR_DMA_TSF_DONE_SFF_MASK)
  5444. #define CSI_CSISR_RF_OR_INT_MASK (0x1000000U)
  5445. #define CSI_CSISR_RF_OR_INT_SHIFT (24U)
  5446. #define CSI_CSISR_RF_OR_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_RF_OR_INT_SHIFT)) & CSI_CSISR_RF_OR_INT_MASK)
  5447. #define CSI_CSISR_SF_OR_INT_MASK (0x2000000U)
  5448. #define CSI_CSISR_SF_OR_INT_SHIFT (25U)
  5449. #define CSI_CSISR_SF_OR_INT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_SF_OR_INT_SHIFT)) & CSI_CSISR_SF_OR_INT_MASK)
  5450. #define CSI_CSISR_DMA_FIELD1_DONE_MASK (0x4000000U)
  5451. #define CSI_CSISR_DMA_FIELD1_DONE_SHIFT (26U)
  5452. #define CSI_CSISR_DMA_FIELD1_DONE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_FIELD1_DONE_SHIFT)) & CSI_CSISR_DMA_FIELD1_DONE_MASK)
  5453. #define CSI_CSISR_DMA_FIELD0_DONE_MASK (0x8000000U)
  5454. #define CSI_CSISR_DMA_FIELD0_DONE_SHIFT (27U)
  5455. #define CSI_CSISR_DMA_FIELD0_DONE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_DMA_FIELD0_DONE_SHIFT)) & CSI_CSISR_DMA_FIELD0_DONE_MASK)
  5456. #define CSI_CSISR_BASEADDR_CHHANGE_ERROR_MASK (0x10000000U)
  5457. #define CSI_CSISR_BASEADDR_CHHANGE_ERROR_SHIFT (28U)
  5458. #define CSI_CSISR_BASEADDR_CHHANGE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSISR_BASEADDR_CHHANGE_ERROR_SHIFT)) & CSI_CSISR_BASEADDR_CHHANGE_ERROR_MASK)
  5459. /*! @name CSIDMASA_STATFIFO - CSI DMA Start Address Register - for STATFIFO */
  5460. #define CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF_MASK (0xFFFFFFFCU)
  5461. #define CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF_SHIFT (2U)
  5462. #define CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF_SHIFT)) & CSI_CSIDMASA_STATFIFO_DMA_START_ADDR_SFF_MASK)
  5463. /*! @name CSIDMATS_STATFIFO - CSI DMA Transfer Size Register - for STATFIFO */
  5464. #define CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF_MASK (0xFFFFFFFFU)
  5465. #define CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF_SHIFT (0U)
  5466. #define CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF_SHIFT)) & CSI_CSIDMATS_STATFIFO_DMA_TSF_SIZE_SFF_MASK)
  5467. /*! @name CSIDMASA_FB1 - CSI DMA Start Address Register - for Frame Buffer1 */
  5468. #define CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1_MASK (0xFFFFFFFCU)
  5469. #define CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1_SHIFT (2U)
  5470. #define CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1_SHIFT)) & CSI_CSIDMASA_FB1_DMA_START_ADDR_FB1_MASK)
  5471. /*! @name CSIDMASA_FB2 - CSI DMA Transfer Size Register - for Frame Buffer2 */
  5472. #define CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2_MASK (0xFFFFFFFCU)
  5473. #define CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2_SHIFT (2U)
  5474. #define CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2_SHIFT)) & CSI_CSIDMASA_FB2_DMA_START_ADDR_FB2_MASK)
  5475. /*! @name CSIFBUF_PARA - CSI Frame Buffer Parameter Register */
  5476. #define CSI_CSIFBUF_PARA_FBUF_STRIDE_MASK (0xFFFFU)
  5477. #define CSI_CSIFBUF_PARA_FBUF_STRIDE_SHIFT (0U)
  5478. #define CSI_CSIFBUF_PARA_FBUF_STRIDE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIFBUF_PARA_FBUF_STRIDE_SHIFT)) & CSI_CSIFBUF_PARA_FBUF_STRIDE_MASK)
  5479. #define CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE_MASK (0xFFFF0000U)
  5480. #define CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE_SHIFT (16U)
  5481. #define CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE_SHIFT)) & CSI_CSIFBUF_PARA_DEINTERLACE_STRIDE_MASK)
  5482. /*! @name CSIIMAG_PARA - CSI Image Parameter Register */
  5483. #define CSI_CSIIMAG_PARA_IMAGE_HEIGHT_MASK (0xFFFFU)
  5484. #define CSI_CSIIMAG_PARA_IMAGE_HEIGHT_SHIFT (0U)
  5485. #define CSI_CSIIMAG_PARA_IMAGE_HEIGHT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIIMAG_PARA_IMAGE_HEIGHT_SHIFT)) & CSI_CSIIMAG_PARA_IMAGE_HEIGHT_MASK)
  5486. #define CSI_CSIIMAG_PARA_IMAGE_WIDTH_MASK (0xFFFF0000U)
  5487. #define CSI_CSIIMAG_PARA_IMAGE_WIDTH_SHIFT (16U)
  5488. #define CSI_CSIIMAG_PARA_IMAGE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSIIMAG_PARA_IMAGE_WIDTH_SHIFT)) & CSI_CSIIMAG_PARA_IMAGE_WIDTH_MASK)
  5489. /*! @name CSICR18 - CSI Control Register 18 */
  5490. #define CSI_CSICR18_DEINTERLACE_EN_MASK (0x4U)
  5491. #define CSI_CSICR18_DEINTERLACE_EN_SHIFT (2U)
  5492. #define CSI_CSICR18_DEINTERLACE_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_DEINTERLACE_EN_SHIFT)) & CSI_CSICR18_DEINTERLACE_EN_MASK)
  5493. #define CSI_CSICR18_PARALLEL24_EN_MASK (0x8U)
  5494. #define CSI_CSICR18_PARALLEL24_EN_SHIFT (3U)
  5495. #define CSI_CSICR18_PARALLEL24_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_PARALLEL24_EN_SHIFT)) & CSI_CSICR18_PARALLEL24_EN_MASK)
  5496. #define CSI_CSICR18_BASEADDR_SWITCH_EN_MASK (0x10U)
  5497. #define CSI_CSICR18_BASEADDR_SWITCH_EN_SHIFT (4U)
  5498. #define CSI_CSICR18_BASEADDR_SWITCH_EN(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_BASEADDR_SWITCH_EN_SHIFT)) & CSI_CSICR18_BASEADDR_SWITCH_EN_MASK)
  5499. #define CSI_CSICR18_BASEADDR_SWITCH_SEL_MASK (0x20U)
  5500. #define CSI_CSICR18_BASEADDR_SWITCH_SEL_SHIFT (5U)
  5501. #define CSI_CSICR18_BASEADDR_SWITCH_SEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_BASEADDR_SWITCH_SEL_SHIFT)) & CSI_CSICR18_BASEADDR_SWITCH_SEL_MASK)
  5502. #define CSI_CSICR18_FIELD0_DONE_IE_MASK (0x40U)
  5503. #define CSI_CSICR18_FIELD0_DONE_IE_SHIFT (6U)
  5504. #define CSI_CSICR18_FIELD0_DONE_IE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_FIELD0_DONE_IE_SHIFT)) & CSI_CSICR18_FIELD0_DONE_IE_MASK)
  5505. #define CSI_CSICR18_DMA_FIELD1_DONE_IE_MASK (0x80U)
  5506. #define CSI_CSICR18_DMA_FIELD1_DONE_IE_SHIFT (7U)
  5507. #define CSI_CSICR18_DMA_FIELD1_DONE_IE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_DMA_FIELD1_DONE_IE_SHIFT)) & CSI_CSICR18_DMA_FIELD1_DONE_IE_MASK)
  5508. #define CSI_CSICR18_LAST_DMA_REQ_SEL_MASK (0x100U)
  5509. #define CSI_CSICR18_LAST_DMA_REQ_SEL_SHIFT (8U)
  5510. #define CSI_CSICR18_LAST_DMA_REQ_SEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_LAST_DMA_REQ_SEL_SHIFT)) & CSI_CSICR18_LAST_DMA_REQ_SEL_MASK)
  5511. #define CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE_MASK (0x200U)
  5512. #define CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE_SHIFT (9U)
  5513. #define CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE_SHIFT)) & CSI_CSICR18_BASEADDR_CHANGE_ERROR_IE_MASK)
  5514. #define CSI_CSICR18_RGB888A_FORMAT_SEL_MASK (0x400U)
  5515. #define CSI_CSICR18_RGB888A_FORMAT_SEL_SHIFT (10U)
  5516. #define CSI_CSICR18_RGB888A_FORMAT_SEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_RGB888A_FORMAT_SEL_SHIFT)) & CSI_CSICR18_RGB888A_FORMAT_SEL_MASK)
  5517. #define CSI_CSICR18_AHB_HPROT_MASK (0xF000U)
  5518. #define CSI_CSICR18_AHB_HPROT_SHIFT (12U)
  5519. #define CSI_CSICR18_AHB_HPROT(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_AHB_HPROT_SHIFT)) & CSI_CSICR18_AHB_HPROT_MASK)
  5520. #define CSI_CSICR18_CSI_LCDIF_BUFFER_LINES_MASK (0x30000U)
  5521. #define CSI_CSICR18_CSI_LCDIF_BUFFER_LINES_SHIFT (16U)
  5522. #define CSI_CSICR18_CSI_LCDIF_BUFFER_LINES(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_CSI_LCDIF_BUFFER_LINES_SHIFT)) & CSI_CSICR18_CSI_LCDIF_BUFFER_LINES_MASK)
  5523. #define CSI_CSICR18_MASK_OPTION_MASK (0xC0000U)
  5524. #define CSI_CSICR18_MASK_OPTION_SHIFT (18U)
  5525. #define CSI_CSICR18_MASK_OPTION(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_MASK_OPTION_SHIFT)) & CSI_CSICR18_MASK_OPTION_MASK)
  5526. #define CSI_CSICR18_CSI_ENABLE_MASK (0x80000000U)
  5527. #define CSI_CSICR18_CSI_ENABLE_SHIFT (31U)
  5528. #define CSI_CSICR18_CSI_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR18_CSI_ENABLE_SHIFT)) & CSI_CSICR18_CSI_ENABLE_MASK)
  5529. /*! @name CSICR19 - CSI Control Register 19 */
  5530. #define CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL_MASK (0xFFU)
  5531. #define CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL_SHIFT (0U)
  5532. #define CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL(x) (((uint32_t)(((uint32_t)(x)) << CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL_SHIFT)) & CSI_CSICR19_DMA_RFIFO_HIGHEST_FIFO_LEVEL_MASK)
  5533. /*!
  5534. * @}
  5535. */ /* end of group CSI_Register_Masks */
  5536. /* CSI - Peripheral instance base addresses */
  5537. /** Peripheral CSI base address */
  5538. #define CSI_BASE (0x402BC000u)
  5539. /** Peripheral CSI base pointer */
  5540. #define CSI ((CSI_Type *)CSI_BASE)
  5541. /** Array initializer of CSI peripheral base addresses */
  5542. #define CSI_BASE_ADDRS { CSI_BASE }
  5543. /** Array initializer of CSI peripheral base pointers */
  5544. #define CSI_BASE_PTRS { CSI }
  5545. /** Interrupt vectors for the CSI peripheral type */
  5546. #define CSI_IRQS { CSI_IRQn }
  5547. /*!
  5548. * @}
  5549. */ /* end of group CSI_Peripheral_Access_Layer */
  5550. /* ----------------------------------------------------------------------------
  5551. -- CSU Peripheral Access Layer
  5552. ---------------------------------------------------------------------------- */
  5553. /*!
  5554. * @addtogroup CSU_Peripheral_Access_Layer CSU Peripheral Access Layer
  5555. * @{
  5556. */
  5557. /** CSU - Register Layout Typedef */
  5558. typedef struct {
  5559. __IO uint32_t CSL[32]; /**< Config security level register, array offset: 0x0, array step: 0x4 */
  5560. uint8_t RESERVED_0[384];
  5561. __IO uint32_t HP0; /**< HP0 register, offset: 0x200 */
  5562. uint8_t RESERVED_1[20];
  5563. __IO uint32_t SA; /**< Secure access register, offset: 0x218 */
  5564. uint8_t RESERVED_2[316];
  5565. __IO uint32_t HPCONTROL0; /**< HPCONTROL0 register, offset: 0x358 */
  5566. } CSU_Type;
  5567. /* ----------------------------------------------------------------------------
  5568. -- CSU Register Masks
  5569. ---------------------------------------------------------------------------- */
  5570. /*!
  5571. * @addtogroup CSU_Register_Masks CSU Register Masks
  5572. * @{
  5573. */
  5574. /*! @name CSL - Config security level register */
  5575. #define CSU_CSL_SUR_S2_MASK (0x1U)
  5576. #define CSU_CSL_SUR_S2_SHIFT (0U)
  5577. #define CSU_CSL_SUR_S2(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_SUR_S2_SHIFT)) & CSU_CSL_SUR_S2_MASK)
  5578. #define CSU_CSL_SSR_S2_MASK (0x2U)
  5579. #define CSU_CSL_SSR_S2_SHIFT (1U)
  5580. #define CSU_CSL_SSR_S2(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_SSR_S2_SHIFT)) & CSU_CSL_SSR_S2_MASK)
  5581. #define CSU_CSL_NUR_S2_MASK (0x4U)
  5582. #define CSU_CSL_NUR_S2_SHIFT (2U)
  5583. #define CSU_CSL_NUR_S2(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_NUR_S2_SHIFT)) & CSU_CSL_NUR_S2_MASK)
  5584. #define CSU_CSL_NSR_S2_MASK (0x8U)
  5585. #define CSU_CSL_NSR_S2_SHIFT (3U)
  5586. #define CSU_CSL_NSR_S2(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_NSR_S2_SHIFT)) & CSU_CSL_NSR_S2_MASK)
  5587. #define CSU_CSL_SUW_S2_MASK (0x10U)
  5588. #define CSU_CSL_SUW_S2_SHIFT (4U)
  5589. #define CSU_CSL_SUW_S2(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_SUW_S2_SHIFT)) & CSU_CSL_SUW_S2_MASK)
  5590. #define CSU_CSL_SSW_S2_MASK (0x20U)
  5591. #define CSU_CSL_SSW_S2_SHIFT (5U)
  5592. #define CSU_CSL_SSW_S2(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_SSW_S2_SHIFT)) & CSU_CSL_SSW_S2_MASK)
  5593. #define CSU_CSL_NUW_S2_MASK (0x40U)
  5594. #define CSU_CSL_NUW_S2_SHIFT (6U)
  5595. #define CSU_CSL_NUW_S2(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_NUW_S2_SHIFT)) & CSU_CSL_NUW_S2_MASK)
  5596. #define CSU_CSL_NSW_S2_MASK (0x80U)
  5597. #define CSU_CSL_NSW_S2_SHIFT (7U)
  5598. #define CSU_CSL_NSW_S2(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_NSW_S2_SHIFT)) & CSU_CSL_NSW_S2_MASK)
  5599. #define CSU_CSL_LOCK_S2_MASK (0x100U)
  5600. #define CSU_CSL_LOCK_S2_SHIFT (8U)
  5601. #define CSU_CSL_LOCK_S2(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_LOCK_S2_SHIFT)) & CSU_CSL_LOCK_S2_MASK)
  5602. #define CSU_CSL_SUR_S1_MASK (0x10000U)
  5603. #define CSU_CSL_SUR_S1_SHIFT (16U)
  5604. #define CSU_CSL_SUR_S1(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_SUR_S1_SHIFT)) & CSU_CSL_SUR_S1_MASK)
  5605. #define CSU_CSL_SSR_S1_MASK (0x20000U)
  5606. #define CSU_CSL_SSR_S1_SHIFT (17U)
  5607. #define CSU_CSL_SSR_S1(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_SSR_S1_SHIFT)) & CSU_CSL_SSR_S1_MASK)
  5608. #define CSU_CSL_NUR_S1_MASK (0x40000U)
  5609. #define CSU_CSL_NUR_S1_SHIFT (18U)
  5610. #define CSU_CSL_NUR_S1(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_NUR_S1_SHIFT)) & CSU_CSL_NUR_S1_MASK)
  5611. #define CSU_CSL_NSR_S1_MASK (0x80000U)
  5612. #define CSU_CSL_NSR_S1_SHIFT (19U)
  5613. #define CSU_CSL_NSR_S1(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_NSR_S1_SHIFT)) & CSU_CSL_NSR_S1_MASK)
  5614. #define CSU_CSL_SUW_S1_MASK (0x100000U)
  5615. #define CSU_CSL_SUW_S1_SHIFT (20U)
  5616. #define CSU_CSL_SUW_S1(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_SUW_S1_SHIFT)) & CSU_CSL_SUW_S1_MASK)
  5617. #define CSU_CSL_SSW_S1_MASK (0x200000U)
  5618. #define CSU_CSL_SSW_S1_SHIFT (21U)
  5619. #define CSU_CSL_SSW_S1(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_SSW_S1_SHIFT)) & CSU_CSL_SSW_S1_MASK)
  5620. #define CSU_CSL_NUW_S1_MASK (0x400000U)
  5621. #define CSU_CSL_NUW_S1_SHIFT (22U)
  5622. #define CSU_CSL_NUW_S1(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_NUW_S1_SHIFT)) & CSU_CSL_NUW_S1_MASK)
  5623. #define CSU_CSL_NSW_S1_MASK (0x800000U)
  5624. #define CSU_CSL_NSW_S1_SHIFT (23U)
  5625. #define CSU_CSL_NSW_S1(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_NSW_S1_SHIFT)) & CSU_CSL_NSW_S1_MASK)
  5626. #define CSU_CSL_LOCK_S1_MASK (0x1000000U)
  5627. #define CSU_CSL_LOCK_S1_SHIFT (24U)
  5628. #define CSU_CSL_LOCK_S1(x) (((uint32_t)(((uint32_t)(x)) << CSU_CSL_LOCK_S1_SHIFT)) & CSU_CSL_LOCK_S1_MASK)
  5629. /* The count of CSU_CSL */
  5630. #define CSU_CSL_COUNT (32U)
  5631. /*! @name HP0 - HP0 register */
  5632. #define CSU_HP0_HP_DMA_MASK (0x4U)
  5633. #define CSU_HP0_HP_DMA_SHIFT (2U)
  5634. #define CSU_HP0_HP_DMA(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_DMA_SHIFT)) & CSU_HP0_HP_DMA_MASK)
  5635. #define CSU_HP0_L_DMA_MASK (0x8U)
  5636. #define CSU_HP0_L_DMA_SHIFT (3U)
  5637. #define CSU_HP0_L_DMA(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_DMA_SHIFT)) & CSU_HP0_L_DMA_MASK)
  5638. #define CSU_HP0_HP_LCDIF_MASK (0x10U)
  5639. #define CSU_HP0_HP_LCDIF_SHIFT (4U)
  5640. #define CSU_HP0_HP_LCDIF(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_LCDIF_SHIFT)) & CSU_HP0_HP_LCDIF_MASK)
  5641. #define CSU_HP0_L_LCDIF_MASK (0x20U)
  5642. #define CSU_HP0_L_LCDIF_SHIFT (5U)
  5643. #define CSU_HP0_L_LCDIF(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_LCDIF_SHIFT)) & CSU_HP0_L_LCDIF_MASK)
  5644. #define CSU_HP0_HP_CSI_MASK (0x40U)
  5645. #define CSU_HP0_HP_CSI_SHIFT (6U)
  5646. #define CSU_HP0_HP_CSI(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_CSI_SHIFT)) & CSU_HP0_HP_CSI_MASK)
  5647. #define CSU_HP0_L_CSI_MASK (0x80U)
  5648. #define CSU_HP0_L_CSI_SHIFT (7U)
  5649. #define CSU_HP0_L_CSI(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_CSI_SHIFT)) & CSU_HP0_L_CSI_MASK)
  5650. #define CSU_HP0_HP_PXP_MASK (0x100U)
  5651. #define CSU_HP0_HP_PXP_SHIFT (8U)
  5652. #define CSU_HP0_HP_PXP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_PXP_SHIFT)) & CSU_HP0_HP_PXP_MASK)
  5653. #define CSU_HP0_L_PXP_MASK (0x200U)
  5654. #define CSU_HP0_L_PXP_SHIFT (9U)
  5655. #define CSU_HP0_L_PXP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_PXP_SHIFT)) & CSU_HP0_L_PXP_MASK)
  5656. #define CSU_HP0_HP_DCP_MASK (0x400U)
  5657. #define CSU_HP0_HP_DCP_SHIFT (10U)
  5658. #define CSU_HP0_HP_DCP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_DCP_SHIFT)) & CSU_HP0_HP_DCP_MASK)
  5659. #define CSU_HP0_L_DCP_MASK (0x800U)
  5660. #define CSU_HP0_L_DCP_SHIFT (11U)
  5661. #define CSU_HP0_L_DCP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_DCP_SHIFT)) & CSU_HP0_L_DCP_MASK)
  5662. #define CSU_HP0_HP_ENET_MASK (0x4000U)
  5663. #define CSU_HP0_HP_ENET_SHIFT (14U)
  5664. #define CSU_HP0_HP_ENET(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_ENET_SHIFT)) & CSU_HP0_HP_ENET_MASK)
  5665. #define CSU_HP0_L_ENET_MASK (0x8000U)
  5666. #define CSU_HP0_L_ENET_SHIFT (15U)
  5667. #define CSU_HP0_L_ENET(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_ENET_SHIFT)) & CSU_HP0_L_ENET_MASK)
  5668. #define CSU_HP0_HP_USDHC1_MASK (0x10000U)
  5669. #define CSU_HP0_HP_USDHC1_SHIFT (16U)
  5670. #define CSU_HP0_HP_USDHC1(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_USDHC1_SHIFT)) & CSU_HP0_HP_USDHC1_MASK)
  5671. #define CSU_HP0_L_USDHC1_MASK (0x20000U)
  5672. #define CSU_HP0_L_USDHC1_SHIFT (17U)
  5673. #define CSU_HP0_L_USDHC1(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_USDHC1_SHIFT)) & CSU_HP0_L_USDHC1_MASK)
  5674. #define CSU_HP0_HP_USDHC2_MASK (0x40000U)
  5675. #define CSU_HP0_HP_USDHC2_SHIFT (18U)
  5676. #define CSU_HP0_HP_USDHC2(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_USDHC2_SHIFT)) & CSU_HP0_HP_USDHC2_MASK)
  5677. #define CSU_HP0_L_USDHC2_MASK (0x80000U)
  5678. #define CSU_HP0_L_USDHC2_SHIFT (19U)
  5679. #define CSU_HP0_L_USDHC2(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_USDHC2_SHIFT)) & CSU_HP0_L_USDHC2_MASK)
  5680. #define CSU_HP0_HP_TPSMP_MASK (0x100000U)
  5681. #define CSU_HP0_HP_TPSMP_SHIFT (20U)
  5682. #define CSU_HP0_HP_TPSMP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_TPSMP_SHIFT)) & CSU_HP0_HP_TPSMP_MASK)
  5683. #define CSU_HP0_L_TPSMP_MASK (0x200000U)
  5684. #define CSU_HP0_L_TPSMP_SHIFT (21U)
  5685. #define CSU_HP0_L_TPSMP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_TPSMP_SHIFT)) & CSU_HP0_L_TPSMP_MASK)
  5686. #define CSU_HP0_HP_USB_MASK (0x400000U)
  5687. #define CSU_HP0_HP_USB_SHIFT (22U)
  5688. #define CSU_HP0_HP_USB(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_HP_USB_SHIFT)) & CSU_HP0_HP_USB_MASK)
  5689. #define CSU_HP0_L_USB_MASK (0x800000U)
  5690. #define CSU_HP0_L_USB_SHIFT (23U)
  5691. #define CSU_HP0_L_USB(x) (((uint32_t)(((uint32_t)(x)) << CSU_HP0_L_USB_SHIFT)) & CSU_HP0_L_USB_MASK)
  5692. /*! @name SA - Secure access register */
  5693. #define CSU_SA_NSA_DMA_MASK (0x4U)
  5694. #define CSU_SA_NSA_DMA_SHIFT (2U)
  5695. #define CSU_SA_NSA_DMA(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_DMA_SHIFT)) & CSU_SA_NSA_DMA_MASK)
  5696. #define CSU_SA_L_DMA_MASK (0x8U)
  5697. #define CSU_SA_L_DMA_SHIFT (3U)
  5698. #define CSU_SA_L_DMA(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_DMA_SHIFT)) & CSU_SA_L_DMA_MASK)
  5699. #define CSU_SA_NSA_LCDIF_MASK (0x10U)
  5700. #define CSU_SA_NSA_LCDIF_SHIFT (4U)
  5701. #define CSU_SA_NSA_LCDIF(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_LCDIF_SHIFT)) & CSU_SA_NSA_LCDIF_MASK)
  5702. #define CSU_SA_L_LCDIF_MASK (0x20U)
  5703. #define CSU_SA_L_LCDIF_SHIFT (5U)
  5704. #define CSU_SA_L_LCDIF(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_LCDIF_SHIFT)) & CSU_SA_L_LCDIF_MASK)
  5705. #define CSU_SA_NSA_CSI_MASK (0x40U)
  5706. #define CSU_SA_NSA_CSI_SHIFT (6U)
  5707. #define CSU_SA_NSA_CSI(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_CSI_SHIFT)) & CSU_SA_NSA_CSI_MASK)
  5708. #define CSU_SA_L_CSI_MASK (0x80U)
  5709. #define CSU_SA_L_CSI_SHIFT (7U)
  5710. #define CSU_SA_L_CSI(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_CSI_SHIFT)) & CSU_SA_L_CSI_MASK)
  5711. #define CSU_SA_NSA_PXP_MASK (0x100U)
  5712. #define CSU_SA_NSA_PXP_SHIFT (8U)
  5713. #define CSU_SA_NSA_PXP(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_PXP_SHIFT)) & CSU_SA_NSA_PXP_MASK)
  5714. #define CSU_SA_L_PXP_MASK (0x200U)
  5715. #define CSU_SA_L_PXP_SHIFT (9U)
  5716. #define CSU_SA_L_PXP(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_PXP_SHIFT)) & CSU_SA_L_PXP_MASK)
  5717. #define CSU_SA_NSA_DCP_MASK (0x400U)
  5718. #define CSU_SA_NSA_DCP_SHIFT (10U)
  5719. #define CSU_SA_NSA_DCP(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_DCP_SHIFT)) & CSU_SA_NSA_DCP_MASK)
  5720. #define CSU_SA_L_DCP_MASK (0x800U)
  5721. #define CSU_SA_L_DCP_SHIFT (11U)
  5722. #define CSU_SA_L_DCP(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_DCP_SHIFT)) & CSU_SA_L_DCP_MASK)
  5723. #define CSU_SA_NSA_ENET_MASK (0x4000U)
  5724. #define CSU_SA_NSA_ENET_SHIFT (14U)
  5725. #define CSU_SA_NSA_ENET(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_ENET_SHIFT)) & CSU_SA_NSA_ENET_MASK)
  5726. #define CSU_SA_L_ENET_MASK (0x8000U)
  5727. #define CSU_SA_L_ENET_SHIFT (15U)
  5728. #define CSU_SA_L_ENET(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_ENET_SHIFT)) & CSU_SA_L_ENET_MASK)
  5729. #define CSU_SA_NSA_USDHC1_MASK (0x10000U)
  5730. #define CSU_SA_NSA_USDHC1_SHIFT (16U)
  5731. #define CSU_SA_NSA_USDHC1(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_USDHC1_SHIFT)) & CSU_SA_NSA_USDHC1_MASK)
  5732. #define CSU_SA_L_USDHC1_MASK (0x20000U)
  5733. #define CSU_SA_L_USDHC1_SHIFT (17U)
  5734. #define CSU_SA_L_USDHC1(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_USDHC1_SHIFT)) & CSU_SA_L_USDHC1_MASK)
  5735. #define CSU_SA_NSA_USDHC2_MASK (0x40000U)
  5736. #define CSU_SA_NSA_USDHC2_SHIFT (18U)
  5737. #define CSU_SA_NSA_USDHC2(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_USDHC2_SHIFT)) & CSU_SA_NSA_USDHC2_MASK)
  5738. #define CSU_SA_L_USDHC2_MASK (0x80000U)
  5739. #define CSU_SA_L_USDHC2_SHIFT (19U)
  5740. #define CSU_SA_L_USDHC2(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_USDHC2_SHIFT)) & CSU_SA_L_USDHC2_MASK)
  5741. #define CSU_SA_NSA_TPSMP_MASK (0x100000U)
  5742. #define CSU_SA_NSA_TPSMP_SHIFT (20U)
  5743. #define CSU_SA_NSA_TPSMP(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_TPSMP_SHIFT)) & CSU_SA_NSA_TPSMP_MASK)
  5744. #define CSU_SA_L_TPSMP_MASK (0x200000U)
  5745. #define CSU_SA_L_TPSMP_SHIFT (21U)
  5746. #define CSU_SA_L_TPSMP(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_TPSMP_SHIFT)) & CSU_SA_L_TPSMP_MASK)
  5747. #define CSU_SA_NSA_USB_MASK (0x400000U)
  5748. #define CSU_SA_NSA_USB_SHIFT (22U)
  5749. #define CSU_SA_NSA_USB(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_NSA_USB_SHIFT)) & CSU_SA_NSA_USB_MASK)
  5750. #define CSU_SA_L_USB_MASK (0x800000U)
  5751. #define CSU_SA_L_USB_SHIFT (23U)
  5752. #define CSU_SA_L_USB(x) (((uint32_t)(((uint32_t)(x)) << CSU_SA_L_USB_SHIFT)) & CSU_SA_L_USB_MASK)
  5753. /*! @name HPCONTROL0 - HPCONTROL0 register */
  5754. #define CSU_HPCONTROL0_HPC_DMA_MASK (0x4U)
  5755. #define CSU_HPCONTROL0_HPC_DMA_SHIFT (2U)
  5756. #define CSU_HPCONTROL0_HPC_DMA(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_DMA_SHIFT)) & CSU_HPCONTROL0_HPC_DMA_MASK)
  5757. #define CSU_HPCONTROL0_L_DMA_MASK (0x8U)
  5758. #define CSU_HPCONTROL0_L_DMA_SHIFT (3U)
  5759. #define CSU_HPCONTROL0_L_DMA(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_DMA_SHIFT)) & CSU_HPCONTROL0_L_DMA_MASK)
  5760. #define CSU_HPCONTROL0_HPC_LCDIF_MASK (0x10U)
  5761. #define CSU_HPCONTROL0_HPC_LCDIF_SHIFT (4U)
  5762. #define CSU_HPCONTROL0_HPC_LCDIF(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_LCDIF_SHIFT)) & CSU_HPCONTROL0_HPC_LCDIF_MASK)
  5763. #define CSU_HPCONTROL0_L_LCDIF_MASK (0x20U)
  5764. #define CSU_HPCONTROL0_L_LCDIF_SHIFT (5U)
  5765. #define CSU_HPCONTROL0_L_LCDIF(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_LCDIF_SHIFT)) & CSU_HPCONTROL0_L_LCDIF_MASK)
  5766. #define CSU_HPCONTROL0_HPC_CSI_MASK (0x40U)
  5767. #define CSU_HPCONTROL0_HPC_CSI_SHIFT (6U)
  5768. #define CSU_HPCONTROL0_HPC_CSI(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_CSI_SHIFT)) & CSU_HPCONTROL0_HPC_CSI_MASK)
  5769. #define CSU_HPCONTROL0_L_CSI_MASK (0x80U)
  5770. #define CSU_HPCONTROL0_L_CSI_SHIFT (7U)
  5771. #define CSU_HPCONTROL0_L_CSI(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_CSI_SHIFT)) & CSU_HPCONTROL0_L_CSI_MASK)
  5772. #define CSU_HPCONTROL0_HPC_PXP_MASK (0x100U)
  5773. #define CSU_HPCONTROL0_HPC_PXP_SHIFT (8U)
  5774. #define CSU_HPCONTROL0_HPC_PXP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_PXP_SHIFT)) & CSU_HPCONTROL0_HPC_PXP_MASK)
  5775. #define CSU_HPCONTROL0_L_PXP_MASK (0x200U)
  5776. #define CSU_HPCONTROL0_L_PXP_SHIFT (9U)
  5777. #define CSU_HPCONTROL0_L_PXP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_PXP_SHIFT)) & CSU_HPCONTROL0_L_PXP_MASK)
  5778. #define CSU_HPCONTROL0_HPC_DCP_MASK (0x400U)
  5779. #define CSU_HPCONTROL0_HPC_DCP_SHIFT (10U)
  5780. #define CSU_HPCONTROL0_HPC_DCP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_DCP_SHIFT)) & CSU_HPCONTROL0_HPC_DCP_MASK)
  5781. #define CSU_HPCONTROL0_L_DCP_MASK (0x800U)
  5782. #define CSU_HPCONTROL0_L_DCP_SHIFT (11U)
  5783. #define CSU_HPCONTROL0_L_DCP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_DCP_SHIFT)) & CSU_HPCONTROL0_L_DCP_MASK)
  5784. #define CSU_HPCONTROL0_HPC_ENET_MASK (0x4000U)
  5785. #define CSU_HPCONTROL0_HPC_ENET_SHIFT (14U)
  5786. #define CSU_HPCONTROL0_HPC_ENET(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_ENET_SHIFT)) & CSU_HPCONTROL0_HPC_ENET_MASK)
  5787. #define CSU_HPCONTROL0_L_ENET_MASK (0x8000U)
  5788. #define CSU_HPCONTROL0_L_ENET_SHIFT (15U)
  5789. #define CSU_HPCONTROL0_L_ENET(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_ENET_SHIFT)) & CSU_HPCONTROL0_L_ENET_MASK)
  5790. #define CSU_HPCONTROL0_HPC_USDHC1_MASK (0x10000U)
  5791. #define CSU_HPCONTROL0_HPC_USDHC1_SHIFT (16U)
  5792. #define CSU_HPCONTROL0_HPC_USDHC1(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_USDHC1_SHIFT)) & CSU_HPCONTROL0_HPC_USDHC1_MASK)
  5793. #define CSU_HPCONTROL0_L_USDHC1_MASK (0x20000U)
  5794. #define CSU_HPCONTROL0_L_USDHC1_SHIFT (17U)
  5795. #define CSU_HPCONTROL0_L_USDHC1(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_USDHC1_SHIFT)) & CSU_HPCONTROL0_L_USDHC1_MASK)
  5796. #define CSU_HPCONTROL0_HPC_USDHC2_MASK (0x40000U)
  5797. #define CSU_HPCONTROL0_HPC_USDHC2_SHIFT (18U)
  5798. #define CSU_HPCONTROL0_HPC_USDHC2(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_USDHC2_SHIFT)) & CSU_HPCONTROL0_HPC_USDHC2_MASK)
  5799. #define CSU_HPCONTROL0_L_USDHC2_MASK (0x80000U)
  5800. #define CSU_HPCONTROL0_L_USDHC2_SHIFT (19U)
  5801. #define CSU_HPCONTROL0_L_USDHC2(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_USDHC2_SHIFT)) & CSU_HPCONTROL0_L_USDHC2_MASK)
  5802. #define CSU_HPCONTROL0_HPC_TPSMP_MASK (0x100000U)
  5803. #define CSU_HPCONTROL0_HPC_TPSMP_SHIFT (20U)
  5804. #define CSU_HPCONTROL0_HPC_TPSMP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_TPSMP_SHIFT)) & CSU_HPCONTROL0_HPC_TPSMP_MASK)
  5805. #define CSU_HPCONTROL0_L_TPSMP_MASK (0x200000U)
  5806. #define CSU_HPCONTROL0_L_TPSMP_SHIFT (21U)
  5807. #define CSU_HPCONTROL0_L_TPSMP(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_TPSMP_SHIFT)) & CSU_HPCONTROL0_L_TPSMP_MASK)
  5808. #define CSU_HPCONTROL0_HPC_USB_MASK (0x400000U)
  5809. #define CSU_HPCONTROL0_HPC_USB_SHIFT (22U)
  5810. #define CSU_HPCONTROL0_HPC_USB(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_HPC_USB_SHIFT)) & CSU_HPCONTROL0_HPC_USB_MASK)
  5811. #define CSU_HPCONTROL0_L_USB_MASK (0x800000U)
  5812. #define CSU_HPCONTROL0_L_USB_SHIFT (23U)
  5813. #define CSU_HPCONTROL0_L_USB(x) (((uint32_t)(((uint32_t)(x)) << CSU_HPCONTROL0_L_USB_SHIFT)) & CSU_HPCONTROL0_L_USB_MASK)
  5814. /*!
  5815. * @}
  5816. */ /* end of group CSU_Register_Masks */
  5817. /* CSU - Peripheral instance base addresses */
  5818. /** Peripheral CSU base address */
  5819. #define CSU_BASE (0x400DC000u)
  5820. /** Peripheral CSU base pointer */
  5821. #define CSU ((CSU_Type *)CSU_BASE)
  5822. /** Array initializer of CSU peripheral base addresses */
  5823. #define CSU_BASE_ADDRS { CSU_BASE }
  5824. /** Array initializer of CSU peripheral base pointers */
  5825. #define CSU_BASE_PTRS { CSU }
  5826. /*!
  5827. * @}
  5828. */ /* end of group CSU_Peripheral_Access_Layer */
  5829. /* ----------------------------------------------------------------------------
  5830. -- DCDC Peripheral Access Layer
  5831. ---------------------------------------------------------------------------- */
  5832. /*!
  5833. * @addtogroup DCDC_Peripheral_Access_Layer DCDC Peripheral Access Layer
  5834. * @{
  5835. */
  5836. /** DCDC - Register Layout Typedef */
  5837. typedef struct {
  5838. __IO uint32_t REG0; /**< DCDC Register 0, offset: 0x0 */
  5839. __IO uint32_t REG1; /**< DCDC Register 1, offset: 0x4 */
  5840. __IO uint32_t REG2; /**< DCDC Register 2, offset: 0x8 */
  5841. __IO uint32_t REG3; /**< DCDC Register 3, offset: 0xC */
  5842. } DCDC_Type;
  5843. /* ----------------------------------------------------------------------------
  5844. -- DCDC Register Masks
  5845. ---------------------------------------------------------------------------- */
  5846. /*!
  5847. * @addtogroup DCDC_Register_Masks DCDC Register Masks
  5848. * @{
  5849. */
  5850. /*! @name REG0 - DCDC Register 0 */
  5851. #define DCDC_REG0_PWD_ZCD_MASK (0x1U)
  5852. #define DCDC_REG0_PWD_ZCD_SHIFT (0U)
  5853. #define DCDC_REG0_PWD_ZCD(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_ZCD_SHIFT)) & DCDC_REG0_PWD_ZCD_MASK)
  5854. #define DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_MASK (0x2U)
  5855. #define DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_SHIFT (1U)
  5856. #define DCDC_REG0_DISABLE_AUTO_CLK_SWITCH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_SHIFT)) & DCDC_REG0_DISABLE_AUTO_CLK_SWITCH_MASK)
  5857. #define DCDC_REG0_SEL_CLK_MASK (0x4U)
  5858. #define DCDC_REG0_SEL_CLK_SHIFT (2U)
  5859. #define DCDC_REG0_SEL_CLK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_SEL_CLK_SHIFT)) & DCDC_REG0_SEL_CLK_MASK)
  5860. #define DCDC_REG0_PWD_OSC_INT_MASK (0x8U)
  5861. #define DCDC_REG0_PWD_OSC_INT_SHIFT (3U)
  5862. #define DCDC_REG0_PWD_OSC_INT(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_OSC_INT_SHIFT)) & DCDC_REG0_PWD_OSC_INT_MASK)
  5863. #define DCDC_REG0_PWD_CUR_SNS_CMP_MASK (0x10U)
  5864. #define DCDC_REG0_PWD_CUR_SNS_CMP_SHIFT (4U)
  5865. #define DCDC_REG0_PWD_CUR_SNS_CMP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CUR_SNS_CMP_SHIFT)) & DCDC_REG0_PWD_CUR_SNS_CMP_MASK)
  5866. #define DCDC_REG0_CUR_SNS_THRSH_MASK (0xE0U)
  5867. #define DCDC_REG0_CUR_SNS_THRSH_SHIFT (5U)
  5868. #define DCDC_REG0_CUR_SNS_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_CUR_SNS_THRSH_SHIFT)) & DCDC_REG0_CUR_SNS_THRSH_MASK)
  5869. #define DCDC_REG0_PWD_OVERCUR_DET_MASK (0x100U)
  5870. #define DCDC_REG0_PWD_OVERCUR_DET_SHIFT (8U)
  5871. #define DCDC_REG0_PWD_OVERCUR_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_OVERCUR_DET_SHIFT)) & DCDC_REG0_PWD_OVERCUR_DET_MASK)
  5872. #define DCDC_REG0_OVERCUR_TRIG_ADJ_MASK (0x600U)
  5873. #define DCDC_REG0_OVERCUR_TRIG_ADJ_SHIFT (9U)
  5874. #define DCDC_REG0_OVERCUR_TRIG_ADJ(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_OVERCUR_TRIG_ADJ_SHIFT)) & DCDC_REG0_OVERCUR_TRIG_ADJ_MASK)
  5875. #define DCDC_REG0_PWD_CMP_BATT_DET_MASK (0x800U)
  5876. #define DCDC_REG0_PWD_CMP_BATT_DET_SHIFT (11U)
  5877. #define DCDC_REG0_PWD_CMP_BATT_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CMP_BATT_DET_SHIFT)) & DCDC_REG0_PWD_CMP_BATT_DET_MASK)
  5878. #define DCDC_REG0_ADJ_POSLIMIT_BUCK_MASK (0xF000U)
  5879. #define DCDC_REG0_ADJ_POSLIMIT_BUCK_SHIFT (12U)
  5880. #define DCDC_REG0_ADJ_POSLIMIT_BUCK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_ADJ_POSLIMIT_BUCK_SHIFT)) & DCDC_REG0_ADJ_POSLIMIT_BUCK_MASK)
  5881. #define DCDC_REG0_EN_LP_OVERLOAD_SNS_MASK (0x10000U)
  5882. #define DCDC_REG0_EN_LP_OVERLOAD_SNS_SHIFT (16U)
  5883. #define DCDC_REG0_EN_LP_OVERLOAD_SNS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_EN_LP_OVERLOAD_SNS_SHIFT)) & DCDC_REG0_EN_LP_OVERLOAD_SNS_MASK)
  5884. #define DCDC_REG0_PWD_HIGH_VOLT_DET_MASK (0x20000U)
  5885. #define DCDC_REG0_PWD_HIGH_VOLT_DET_SHIFT (17U)
  5886. #define DCDC_REG0_PWD_HIGH_VOLT_DET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_HIGH_VOLT_DET_SHIFT)) & DCDC_REG0_PWD_HIGH_VOLT_DET_MASK)
  5887. #define DCDC_REG0_LP_OVERLOAD_THRSH_MASK (0xC0000U)
  5888. #define DCDC_REG0_LP_OVERLOAD_THRSH_SHIFT (18U)
  5889. #define DCDC_REG0_LP_OVERLOAD_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_LP_OVERLOAD_THRSH_SHIFT)) & DCDC_REG0_LP_OVERLOAD_THRSH_MASK)
  5890. #define DCDC_REG0_LP_OVERLOAD_FREQ_SEL_MASK (0x100000U)
  5891. #define DCDC_REG0_LP_OVERLOAD_FREQ_SEL_SHIFT (20U)
  5892. #define DCDC_REG0_LP_OVERLOAD_FREQ_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_LP_OVERLOAD_FREQ_SEL_SHIFT)) & DCDC_REG0_LP_OVERLOAD_FREQ_SEL_MASK)
  5893. #define DCDC_REG0_LP_HIGH_HYS_MASK (0x200000U)
  5894. #define DCDC_REG0_LP_HIGH_HYS_SHIFT (21U)
  5895. #define DCDC_REG0_LP_HIGH_HYS(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_LP_HIGH_HYS_SHIFT)) & DCDC_REG0_LP_HIGH_HYS_MASK)
  5896. #define DCDC_REG0_PWD_CMP_OFFSET_MASK (0x4000000U)
  5897. #define DCDC_REG0_PWD_CMP_OFFSET_SHIFT (26U)
  5898. #define DCDC_REG0_PWD_CMP_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_PWD_CMP_OFFSET_SHIFT)) & DCDC_REG0_PWD_CMP_OFFSET_MASK)
  5899. #define DCDC_REG0_XTALOK_DISABLE_MASK (0x8000000U)
  5900. #define DCDC_REG0_XTALOK_DISABLE_SHIFT (27U)
  5901. #define DCDC_REG0_XTALOK_DISABLE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_XTALOK_DISABLE_SHIFT)) & DCDC_REG0_XTALOK_DISABLE_MASK)
  5902. #define DCDC_REG0_CURRENT_ALERT_RESET_MASK (0x10000000U)
  5903. #define DCDC_REG0_CURRENT_ALERT_RESET_SHIFT (28U)
  5904. #define DCDC_REG0_CURRENT_ALERT_RESET(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_CURRENT_ALERT_RESET_SHIFT)) & DCDC_REG0_CURRENT_ALERT_RESET_MASK)
  5905. #define DCDC_REG0_XTAL_24M_OK_MASK (0x20000000U)
  5906. #define DCDC_REG0_XTAL_24M_OK_SHIFT (29U)
  5907. #define DCDC_REG0_XTAL_24M_OK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_XTAL_24M_OK_SHIFT)) & DCDC_REG0_XTAL_24M_OK_MASK)
  5908. #define DCDC_REG0_STS_DC_OK_MASK (0x80000000U)
  5909. #define DCDC_REG0_STS_DC_OK_SHIFT (31U)
  5910. #define DCDC_REG0_STS_DC_OK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG0_STS_DC_OK_SHIFT)) & DCDC_REG0_STS_DC_OK_MASK)
  5911. /*! @name REG1 - DCDC Register 1 */
  5912. #define DCDC_REG1_REG_FBK_SEL_MASK (0x180U)
  5913. #define DCDC_REG1_REG_FBK_SEL_SHIFT (7U)
  5914. #define DCDC_REG1_REG_FBK_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_REG_FBK_SEL_SHIFT)) & DCDC_REG1_REG_FBK_SEL_MASK)
  5915. #define DCDC_REG1_REG_RLOAD_SW_MASK (0x200U)
  5916. #define DCDC_REG1_REG_RLOAD_SW_SHIFT (9U)
  5917. #define DCDC_REG1_REG_RLOAD_SW(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_REG_RLOAD_SW_SHIFT)) & DCDC_REG1_REG_RLOAD_SW_MASK)
  5918. #define DCDC_REG1_LP_CMP_ISRC_SEL_MASK (0x3000U)
  5919. #define DCDC_REG1_LP_CMP_ISRC_SEL_SHIFT (12U)
  5920. #define DCDC_REG1_LP_CMP_ISRC_SEL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LP_CMP_ISRC_SEL_SHIFT)) & DCDC_REG1_LP_CMP_ISRC_SEL_MASK)
  5921. #define DCDC_REG1_LOOPCTRL_HST_THRESH_MASK (0x200000U)
  5922. #define DCDC_REG1_LOOPCTRL_HST_THRESH_SHIFT (21U)
  5923. #define DCDC_REG1_LOOPCTRL_HST_THRESH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_HST_THRESH_SHIFT)) & DCDC_REG1_LOOPCTRL_HST_THRESH_MASK)
  5924. #define DCDC_REG1_LOOPCTRL_EN_HYST_MASK (0x800000U)
  5925. #define DCDC_REG1_LOOPCTRL_EN_HYST_SHIFT (23U)
  5926. #define DCDC_REG1_LOOPCTRL_EN_HYST(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_LOOPCTRL_EN_HYST_SHIFT)) & DCDC_REG1_LOOPCTRL_EN_HYST_MASK)
  5927. #define DCDC_REG1_VBG_TRIM_MASK (0x1F000000U)
  5928. #define DCDC_REG1_VBG_TRIM_SHIFT (24U)
  5929. #define DCDC_REG1_VBG_TRIM(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG1_VBG_TRIM_SHIFT)) & DCDC_REG1_VBG_TRIM_MASK)
  5930. /*! @name REG2 - DCDC Register 2 */
  5931. #define DCDC_REG2_LOOPCTRL_DC_C_MASK (0x3U)
  5932. #define DCDC_REG2_LOOPCTRL_DC_C_SHIFT (0U)
  5933. #define DCDC_REG2_LOOPCTRL_DC_C(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_C_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_C_MASK)
  5934. #define DCDC_REG2_LOOPCTRL_DC_R_MASK (0x3CU)
  5935. #define DCDC_REG2_LOOPCTRL_DC_R_SHIFT (2U)
  5936. #define DCDC_REG2_LOOPCTRL_DC_R(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_R_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_R_MASK)
  5937. #define DCDC_REG2_LOOPCTRL_DC_FF_MASK (0x1C0U)
  5938. #define DCDC_REG2_LOOPCTRL_DC_FF_SHIFT (6U)
  5939. #define DCDC_REG2_LOOPCTRL_DC_FF(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_DC_FF_SHIFT)) & DCDC_REG2_LOOPCTRL_DC_FF_MASK)
  5940. #define DCDC_REG2_LOOPCTRL_EN_RCSCALE_MASK (0xE00U)
  5941. #define DCDC_REG2_LOOPCTRL_EN_RCSCALE_SHIFT (9U)
  5942. #define DCDC_REG2_LOOPCTRL_EN_RCSCALE(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_EN_RCSCALE_SHIFT)) & DCDC_REG2_LOOPCTRL_EN_RCSCALE_MASK)
  5943. #define DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_MASK (0x1000U)
  5944. #define DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_SHIFT (12U)
  5945. #define DCDC_REG2_LOOPCTRL_RCSCALE_THRSH(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_SHIFT)) & DCDC_REG2_LOOPCTRL_RCSCALE_THRSH_MASK)
  5946. #define DCDC_REG2_LOOPCTRL_HYST_SIGN_MASK (0x2000U)
  5947. #define DCDC_REG2_LOOPCTRL_HYST_SIGN_SHIFT (13U)
  5948. #define DCDC_REG2_LOOPCTRL_HYST_SIGN(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_LOOPCTRL_HYST_SIGN_SHIFT)) & DCDC_REG2_LOOPCTRL_HYST_SIGN_MASK)
  5949. #define DCDC_REG2_DISABLE_PULSE_SKIP_MASK (0x8000000U)
  5950. #define DCDC_REG2_DISABLE_PULSE_SKIP_SHIFT (27U)
  5951. #define DCDC_REG2_DISABLE_PULSE_SKIP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_DISABLE_PULSE_SKIP_SHIFT)) & DCDC_REG2_DISABLE_PULSE_SKIP_MASK)
  5952. #define DCDC_REG2_DCM_SET_CTRL_MASK (0x10000000U)
  5953. #define DCDC_REG2_DCM_SET_CTRL_SHIFT (28U)
  5954. #define DCDC_REG2_DCM_SET_CTRL(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG2_DCM_SET_CTRL_SHIFT)) & DCDC_REG2_DCM_SET_CTRL_MASK)
  5955. /*! @name REG3 - DCDC Register 3 */
  5956. #define DCDC_REG3_TRG_MASK (0x1FU)
  5957. #define DCDC_REG3_TRG_SHIFT (0U)
  5958. #define DCDC_REG3_TRG(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_TRG_SHIFT)) & DCDC_REG3_TRG_MASK)
  5959. #define DCDC_REG3_TARGET_LP_MASK (0x700U)
  5960. #define DCDC_REG3_TARGET_LP_SHIFT (8U)
  5961. #define DCDC_REG3_TARGET_LP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_TARGET_LP_SHIFT)) & DCDC_REG3_TARGET_LP_MASK)
  5962. #define DCDC_REG3_MINPWR_DC_HALFCLK_MASK (0x1000000U)
  5963. #define DCDC_REG3_MINPWR_DC_HALFCLK_SHIFT (24U)
  5964. #define DCDC_REG3_MINPWR_DC_HALFCLK(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_MINPWR_DC_HALFCLK_SHIFT)) & DCDC_REG3_MINPWR_DC_HALFCLK_MASK)
  5965. #define DCDC_REG3_MISC_DELAY_TIMING_MASK (0x8000000U)
  5966. #define DCDC_REG3_MISC_DELAY_TIMING_SHIFT (27U)
  5967. #define DCDC_REG3_MISC_DELAY_TIMING(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_MISC_DELAY_TIMING_SHIFT)) & DCDC_REG3_MISC_DELAY_TIMING_MASK)
  5968. #define DCDC_REG3_MISC_DISABLEFET_LOGIC_MASK (0x10000000U)
  5969. #define DCDC_REG3_MISC_DISABLEFET_LOGIC_SHIFT (28U)
  5970. #define DCDC_REG3_MISC_DISABLEFET_LOGIC(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_MISC_DISABLEFET_LOGIC_SHIFT)) & DCDC_REG3_MISC_DISABLEFET_LOGIC_MASK)
  5971. #define DCDC_REG3_DISABLE_STEP_MASK (0x40000000U)
  5972. #define DCDC_REG3_DISABLE_STEP_SHIFT (30U)
  5973. #define DCDC_REG3_DISABLE_STEP(x) (((uint32_t)(((uint32_t)(x)) << DCDC_REG3_DISABLE_STEP_SHIFT)) & DCDC_REG3_DISABLE_STEP_MASK)
  5974. /*!
  5975. * @}
  5976. */ /* end of group DCDC_Register_Masks */
  5977. /* DCDC - Peripheral instance base addresses */
  5978. /** Peripheral DCDC base address */
  5979. #define DCDC_BASE (0x40080000u)
  5980. /** Peripheral DCDC base pointer */
  5981. #define DCDC ((DCDC_Type *)DCDC_BASE)
  5982. /** Array initializer of DCDC peripheral base addresses */
  5983. #define DCDC_BASE_ADDRS { DCDC_BASE }
  5984. /** Array initializer of DCDC peripheral base pointers */
  5985. #define DCDC_BASE_PTRS { DCDC }
  5986. /** Interrupt vectors for the DCDC peripheral type */
  5987. #define DCDC_IRQS { DCDC_IRQn }
  5988. /*!
  5989. * @}
  5990. */ /* end of group DCDC_Peripheral_Access_Layer */
  5991. /* ----------------------------------------------------------------------------
  5992. -- DCP Peripheral Access Layer
  5993. ---------------------------------------------------------------------------- */
  5994. /*!
  5995. * @addtogroup DCP_Peripheral_Access_Layer DCP Peripheral Access Layer
  5996. * @{
  5997. */
  5998. /** DCP - Register Layout Typedef */
  5999. typedef struct {
  6000. __IO uint32_t CTRL; /**< DCP control register 0, offset: 0x0 */
  6001. uint8_t RESERVED_0[12];
  6002. __IO uint32_t STAT; /**< DCP status register, offset: 0x10 */
  6003. uint8_t RESERVED_1[12];
  6004. __IO uint32_t CHANNELCTRL; /**< DCP channel control register, offset: 0x20 */
  6005. uint8_t RESERVED_2[12];
  6006. __IO uint32_t CAPABILITY0; /**< DCP capability 0 register, offset: 0x30 */
  6007. uint8_t RESERVED_3[12];
  6008. __I uint32_t CAPABILITY1; /**< DCP capability 1 register, offset: 0x40 */
  6009. uint8_t RESERVED_4[12];
  6010. __IO uint32_t CONTEXT; /**< DCP context buffer pointer, offset: 0x50 */
  6011. uint8_t RESERVED_5[12];
  6012. __IO uint32_t KEY; /**< DCP key index, offset: 0x60 */
  6013. uint8_t RESERVED_6[12];
  6014. __IO uint32_t KEYDATA; /**< DCP key data, offset: 0x70 */
  6015. uint8_t RESERVED_7[12];
  6016. __I uint32_t PACKET0; /**< DCP work packet 0 status register, offset: 0x80 */
  6017. uint8_t RESERVED_8[12];
  6018. __I uint32_t PACKET1; /**< DCP work packet 1 status register, offset: 0x90 */
  6019. uint8_t RESERVED_9[12];
  6020. __I uint32_t PACKET2; /**< DCP work packet 2 status register, offset: 0xA0 */
  6021. uint8_t RESERVED_10[12];
  6022. __I uint32_t PACKET3; /**< DCP work packet 3 status register, offset: 0xB0 */
  6023. uint8_t RESERVED_11[12];
  6024. __I uint32_t PACKET4; /**< DCP work packet 4 status register, offset: 0xC0 */
  6025. uint8_t RESERVED_12[12];
  6026. __I uint32_t PACKET5; /**< DCP work packet 5 status register, offset: 0xD0 */
  6027. uint8_t RESERVED_13[12];
  6028. __I uint32_t PACKET6; /**< DCP work packet 6 status register, offset: 0xE0 */
  6029. uint8_t RESERVED_14[28];
  6030. __IO uint32_t CH0CMDPTR; /**< DCP channel 0 command pointer address register, offset: 0x100 */
  6031. uint8_t RESERVED_15[12];
  6032. __IO uint32_t CH0SEMA; /**< DCP channel 0 semaphore register, offset: 0x110 */
  6033. uint8_t RESERVED_16[12];
  6034. __IO uint32_t CH0STAT; /**< DCP channel 0 status register, offset: 0x120 */
  6035. uint8_t RESERVED_17[12];
  6036. __IO uint32_t CH0OPTS; /**< DCP channel 0 options register, offset: 0x130 */
  6037. uint8_t RESERVED_18[12];
  6038. __IO uint32_t CH1CMDPTR; /**< DCP channel 1 command pointer address register, offset: 0x140 */
  6039. uint8_t RESERVED_19[12];
  6040. __IO uint32_t CH1SEMA; /**< DCP channel 1 semaphore register, offset: 0x150 */
  6041. uint8_t RESERVED_20[12];
  6042. __IO uint32_t CH1STAT; /**< DCP channel 1 status register, offset: 0x160 */
  6043. uint8_t RESERVED_21[12];
  6044. __IO uint32_t CH1OPTS; /**< DCP channel 1 options register, offset: 0x170 */
  6045. uint8_t RESERVED_22[12];
  6046. __IO uint32_t CH2CMDPTR; /**< DCP channel 2 command pointer address register, offset: 0x180 */
  6047. uint8_t RESERVED_23[12];
  6048. __IO uint32_t CH2SEMA; /**< DCP channel 2 semaphore register, offset: 0x190 */
  6049. uint8_t RESERVED_24[12];
  6050. __IO uint32_t CH2STAT; /**< DCP channel 2 status register, offset: 0x1A0 */
  6051. uint8_t RESERVED_25[12];
  6052. __IO uint32_t CH2OPTS; /**< DCP channel 2 options register, offset: 0x1B0 */
  6053. uint8_t RESERVED_26[12];
  6054. __IO uint32_t CH3CMDPTR; /**< DCP channel 3 command pointer address register, offset: 0x1C0 */
  6055. uint8_t RESERVED_27[12];
  6056. __IO uint32_t CH3SEMA; /**< DCP channel 3 semaphore register, offset: 0x1D0 */
  6057. uint8_t RESERVED_28[12];
  6058. __IO uint32_t CH3STAT; /**< DCP channel 3 status register, offset: 0x1E0 */
  6059. uint8_t RESERVED_29[12];
  6060. __IO uint32_t CH3OPTS; /**< DCP channel 3 options register, offset: 0x1F0 */
  6061. uint8_t RESERVED_30[524];
  6062. __IO uint32_t DBGSELECT; /**< DCP debug select register, offset: 0x400 */
  6063. uint8_t RESERVED_31[12];
  6064. __I uint32_t DBGDATA; /**< DCP debug data register, offset: 0x410 */
  6065. uint8_t RESERVED_32[12];
  6066. __IO uint32_t PAGETABLE; /**< DCP page table register, offset: 0x420 */
  6067. uint8_t RESERVED_33[12];
  6068. __I uint32_t VERSION; /**< DCP version register, offset: 0x430 */
  6069. } DCP_Type;
  6070. /* ----------------------------------------------------------------------------
  6071. -- DCP Register Masks
  6072. ---------------------------------------------------------------------------- */
  6073. /*!
  6074. * @addtogroup DCP_Register_Masks DCP Register Masks
  6075. * @{
  6076. */
  6077. /*! @name CTRL - DCP control register 0 */
  6078. #define DCP_CTRL_CHANNEL_INTERRUPT_ENABLE_MASK (0xFFU)
  6079. #define DCP_CTRL_CHANNEL_INTERRUPT_ENABLE_SHIFT (0U)
  6080. #define DCP_CTRL_CHANNEL_INTERRUPT_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_CHANNEL_INTERRUPT_ENABLE_SHIFT)) & DCP_CTRL_CHANNEL_INTERRUPT_ENABLE_MASK)
  6081. #define DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE_MASK (0x100U)
  6082. #define DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE_SHIFT (8U)
  6083. #define DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE_SHIFT)) & DCP_CTRL_RSVD_CSC_INTERRUPT_ENABLE_MASK)
  6084. #define DCP_CTRL_ENABLE_CONTEXT_SWITCHING_MASK (0x200000U)
  6085. #define DCP_CTRL_ENABLE_CONTEXT_SWITCHING_SHIFT (21U)
  6086. #define DCP_CTRL_ENABLE_CONTEXT_SWITCHING(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_ENABLE_CONTEXT_SWITCHING_SHIFT)) & DCP_CTRL_ENABLE_CONTEXT_SWITCHING_MASK)
  6087. #define DCP_CTRL_ENABLE_CONTEXT_CACHING_MASK (0x400000U)
  6088. #define DCP_CTRL_ENABLE_CONTEXT_CACHING_SHIFT (22U)
  6089. #define DCP_CTRL_ENABLE_CONTEXT_CACHING(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_ENABLE_CONTEXT_CACHING_SHIFT)) & DCP_CTRL_ENABLE_CONTEXT_CACHING_MASK)
  6090. #define DCP_CTRL_GATHER_RESIDUAL_WRITES_MASK (0x800000U)
  6091. #define DCP_CTRL_GATHER_RESIDUAL_WRITES_SHIFT (23U)
  6092. #define DCP_CTRL_GATHER_RESIDUAL_WRITES(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_GATHER_RESIDUAL_WRITES_SHIFT)) & DCP_CTRL_GATHER_RESIDUAL_WRITES_MASK)
  6093. #define DCP_CTRL_PRESENT_SHA_MASK (0x10000000U)
  6094. #define DCP_CTRL_PRESENT_SHA_SHIFT (28U)
  6095. #define DCP_CTRL_PRESENT_SHA(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_PRESENT_SHA_SHIFT)) & DCP_CTRL_PRESENT_SHA_MASK)
  6096. #define DCP_CTRL_PRESENT_CRYPTO_MASK (0x20000000U)
  6097. #define DCP_CTRL_PRESENT_CRYPTO_SHIFT (29U)
  6098. #define DCP_CTRL_PRESENT_CRYPTO(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_PRESENT_CRYPTO_SHIFT)) & DCP_CTRL_PRESENT_CRYPTO_MASK)
  6099. #define DCP_CTRL_CLKGATE_MASK (0x40000000U)
  6100. #define DCP_CTRL_CLKGATE_SHIFT (30U)
  6101. #define DCP_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_CLKGATE_SHIFT)) & DCP_CTRL_CLKGATE_MASK)
  6102. #define DCP_CTRL_SFTRST_MASK (0x80000000U)
  6103. #define DCP_CTRL_SFTRST_SHIFT (31U)
  6104. #define DCP_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CTRL_SFTRST_SHIFT)) & DCP_CTRL_SFTRST_MASK)
  6105. /*! @name STAT - DCP status register */
  6106. #define DCP_STAT_IRQ_MASK (0xFU)
  6107. #define DCP_STAT_IRQ_SHIFT (0U)
  6108. #define DCP_STAT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_IRQ_SHIFT)) & DCP_STAT_IRQ_MASK)
  6109. #define DCP_STAT_RSVD_IRQ_MASK (0x100U)
  6110. #define DCP_STAT_RSVD_IRQ_SHIFT (8U)
  6111. #define DCP_STAT_RSVD_IRQ(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_RSVD_IRQ_SHIFT)) & DCP_STAT_RSVD_IRQ_MASK)
  6112. #define DCP_STAT_READY_CHANNELS_MASK (0xFF0000U)
  6113. #define DCP_STAT_READY_CHANNELS_SHIFT (16U)
  6114. #define DCP_STAT_READY_CHANNELS(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_READY_CHANNELS_SHIFT)) & DCP_STAT_READY_CHANNELS_MASK)
  6115. #define DCP_STAT_CUR_CHANNEL_MASK (0xF000000U)
  6116. #define DCP_STAT_CUR_CHANNEL_SHIFT (24U)
  6117. #define DCP_STAT_CUR_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_CUR_CHANNEL_SHIFT)) & DCP_STAT_CUR_CHANNEL_MASK)
  6118. #define DCP_STAT_OTP_KEY_READY_MASK (0x10000000U)
  6119. #define DCP_STAT_OTP_KEY_READY_SHIFT (28U)
  6120. #define DCP_STAT_OTP_KEY_READY(x) (((uint32_t)(((uint32_t)(x)) << DCP_STAT_OTP_KEY_READY_SHIFT)) & DCP_STAT_OTP_KEY_READY_MASK)
  6121. /*! @name CHANNELCTRL - DCP channel control register */
  6122. #define DCP_CHANNELCTRL_ENABLE_CHANNEL_MASK (0xFFU)
  6123. #define DCP_CHANNELCTRL_ENABLE_CHANNEL_SHIFT (0U)
  6124. #define DCP_CHANNELCTRL_ENABLE_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << DCP_CHANNELCTRL_ENABLE_CHANNEL_SHIFT)) & DCP_CHANNELCTRL_ENABLE_CHANNEL_MASK)
  6125. #define DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL_MASK (0xFF00U)
  6126. #define DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL_SHIFT (8U)
  6127. #define DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL(x) (((uint32_t)(((uint32_t)(x)) << DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL_SHIFT)) & DCP_CHANNELCTRL_HIGH_PRIORITY_CHANNEL_MASK)
  6128. #define DCP_CHANNELCTRL_CH0_IRQ_MERGED_MASK (0x10000U)
  6129. #define DCP_CHANNELCTRL_CH0_IRQ_MERGED_SHIFT (16U)
  6130. #define DCP_CHANNELCTRL_CH0_IRQ_MERGED(x) (((uint32_t)(((uint32_t)(x)) << DCP_CHANNELCTRL_CH0_IRQ_MERGED_SHIFT)) & DCP_CHANNELCTRL_CH0_IRQ_MERGED_MASK)
  6131. #define DCP_CHANNELCTRL_RSVD_MASK (0xFFFE0000U)
  6132. #define DCP_CHANNELCTRL_RSVD_SHIFT (17U)
  6133. #define DCP_CHANNELCTRL_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CHANNELCTRL_RSVD_SHIFT)) & DCP_CHANNELCTRL_RSVD_MASK)
  6134. /*! @name CAPABILITY0 - DCP capability 0 register */
  6135. #define DCP_CAPABILITY0_NUM_KEYS_MASK (0xFFU)
  6136. #define DCP_CAPABILITY0_NUM_KEYS_SHIFT (0U)
  6137. #define DCP_CAPABILITY0_NUM_KEYS(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_NUM_KEYS_SHIFT)) & DCP_CAPABILITY0_NUM_KEYS_MASK)
  6138. #define DCP_CAPABILITY0_NUM_CHANNELS_MASK (0xF00U)
  6139. #define DCP_CAPABILITY0_NUM_CHANNELS_SHIFT (8U)
  6140. #define DCP_CAPABILITY0_NUM_CHANNELS(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_NUM_CHANNELS_SHIFT)) & DCP_CAPABILITY0_NUM_CHANNELS_MASK)
  6141. #define DCP_CAPABILITY0_RSVD_MASK (0x1FFFF000U)
  6142. #define DCP_CAPABILITY0_RSVD_SHIFT (12U)
  6143. #define DCP_CAPABILITY0_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_RSVD_SHIFT)) & DCP_CAPABILITY0_RSVD_MASK)
  6144. #define DCP_CAPABILITY0_DISABLE_UNIQUE_KEY_MASK (0x20000000U)
  6145. #define DCP_CAPABILITY0_DISABLE_UNIQUE_KEY_SHIFT (29U)
  6146. #define DCP_CAPABILITY0_DISABLE_UNIQUE_KEY(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_DISABLE_UNIQUE_KEY_SHIFT)) & DCP_CAPABILITY0_DISABLE_UNIQUE_KEY_MASK)
  6147. #define DCP_CAPABILITY0_DISABLE_DECRYPT_MASK (0x80000000U)
  6148. #define DCP_CAPABILITY0_DISABLE_DECRYPT_SHIFT (31U)
  6149. #define DCP_CAPABILITY0_DISABLE_DECRYPT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY0_DISABLE_DECRYPT_SHIFT)) & DCP_CAPABILITY0_DISABLE_DECRYPT_MASK)
  6150. /*! @name CAPABILITY1 - DCP capability 1 register */
  6151. #define DCP_CAPABILITY1_CIPHER_ALGORITHMS_MASK (0xFFFFU)
  6152. #define DCP_CAPABILITY1_CIPHER_ALGORITHMS_SHIFT (0U)
  6153. #define DCP_CAPABILITY1_CIPHER_ALGORITHMS(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY1_CIPHER_ALGORITHMS_SHIFT)) & DCP_CAPABILITY1_CIPHER_ALGORITHMS_MASK)
  6154. #define DCP_CAPABILITY1_HASH_ALGORITHMS_MASK (0xFFFF0000U)
  6155. #define DCP_CAPABILITY1_HASH_ALGORITHMS_SHIFT (16U)
  6156. #define DCP_CAPABILITY1_HASH_ALGORITHMS(x) (((uint32_t)(((uint32_t)(x)) << DCP_CAPABILITY1_HASH_ALGORITHMS_SHIFT)) & DCP_CAPABILITY1_HASH_ALGORITHMS_MASK)
  6157. /*! @name CONTEXT - DCP context buffer pointer */
  6158. #define DCP_CONTEXT_ADDR_MASK (0xFFFFFFFFU)
  6159. #define DCP_CONTEXT_ADDR_SHIFT (0U)
  6160. #define DCP_CONTEXT_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CONTEXT_ADDR_SHIFT)) & DCP_CONTEXT_ADDR_MASK)
  6161. /*! @name KEY - DCP key index */
  6162. #define DCP_KEY_SUBWORD_MASK (0x3U)
  6163. #define DCP_KEY_SUBWORD_SHIFT (0U)
  6164. #define DCP_KEY_SUBWORD(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_SUBWORD_SHIFT)) & DCP_KEY_SUBWORD_MASK)
  6165. #define DCP_KEY_RSVD_SUBWORD_MASK (0xCU)
  6166. #define DCP_KEY_RSVD_SUBWORD_SHIFT (2U)
  6167. #define DCP_KEY_RSVD_SUBWORD(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_RSVD_SUBWORD_SHIFT)) & DCP_KEY_RSVD_SUBWORD_MASK)
  6168. #define DCP_KEY_INDEX_MASK (0x30U)
  6169. #define DCP_KEY_INDEX_SHIFT (4U)
  6170. #define DCP_KEY_INDEX(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_INDEX_SHIFT)) & DCP_KEY_INDEX_MASK)
  6171. #define DCP_KEY_RSVD_INDEX_MASK (0xC0U)
  6172. #define DCP_KEY_RSVD_INDEX_SHIFT (6U)
  6173. #define DCP_KEY_RSVD_INDEX(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_RSVD_INDEX_SHIFT)) & DCP_KEY_RSVD_INDEX_MASK)
  6174. #define DCP_KEY_RSVD_MASK (0xFFFFFF00U)
  6175. #define DCP_KEY_RSVD_SHIFT (8U)
  6176. #define DCP_KEY_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEY_RSVD_SHIFT)) & DCP_KEY_RSVD_MASK)
  6177. /*! @name KEYDATA - DCP key data */
  6178. #define DCP_KEYDATA_DATA_MASK (0xFFFFFFFFU)
  6179. #define DCP_KEYDATA_DATA_SHIFT (0U)
  6180. #define DCP_KEYDATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << DCP_KEYDATA_DATA_SHIFT)) & DCP_KEYDATA_DATA_MASK)
  6181. /*! @name PACKET0 - DCP work packet 0 status register */
  6182. #define DCP_PACKET0_ADDR_MASK (0xFFFFFFFFU)
  6183. #define DCP_PACKET0_ADDR_SHIFT (0U)
  6184. #define DCP_PACKET0_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET0_ADDR_SHIFT)) & DCP_PACKET0_ADDR_MASK)
  6185. /*! @name PACKET1 - DCP work packet 1 status register */
  6186. #define DCP_PACKET1_INTERRUPT_MASK (0x1U)
  6187. #define DCP_PACKET1_INTERRUPT_SHIFT (0U)
  6188. #define DCP_PACKET1_INTERRUPT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_INTERRUPT_SHIFT)) & DCP_PACKET1_INTERRUPT_MASK)
  6189. #define DCP_PACKET1_DECR_SEMAPHORE_MASK (0x2U)
  6190. #define DCP_PACKET1_DECR_SEMAPHORE_SHIFT (1U)
  6191. #define DCP_PACKET1_DECR_SEMAPHORE(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_DECR_SEMAPHORE_SHIFT)) & DCP_PACKET1_DECR_SEMAPHORE_MASK)
  6192. #define DCP_PACKET1_CHAIN_MASK (0x4U)
  6193. #define DCP_PACKET1_CHAIN_SHIFT (2U)
  6194. #define DCP_PACKET1_CHAIN(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CHAIN_SHIFT)) & DCP_PACKET1_CHAIN_MASK)
  6195. #define DCP_PACKET1_CHAIN_CONTIGUOUS_MASK (0x8U)
  6196. #define DCP_PACKET1_CHAIN_CONTIGUOUS_SHIFT (3U)
  6197. #define DCP_PACKET1_CHAIN_CONTIGUOUS(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CHAIN_CONTIGUOUS_SHIFT)) & DCP_PACKET1_CHAIN_CONTIGUOUS_MASK)
  6198. #define DCP_PACKET1_ENABLE_MEMCOPY_MASK (0x10U)
  6199. #define DCP_PACKET1_ENABLE_MEMCOPY_SHIFT (4U)
  6200. #define DCP_PACKET1_ENABLE_MEMCOPY(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_ENABLE_MEMCOPY_SHIFT)) & DCP_PACKET1_ENABLE_MEMCOPY_MASK)
  6201. #define DCP_PACKET1_ENABLE_CIPHER_MASK (0x20U)
  6202. #define DCP_PACKET1_ENABLE_CIPHER_SHIFT (5U)
  6203. #define DCP_PACKET1_ENABLE_CIPHER(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_ENABLE_CIPHER_SHIFT)) & DCP_PACKET1_ENABLE_CIPHER_MASK)
  6204. #define DCP_PACKET1_ENABLE_HASH_MASK (0x40U)
  6205. #define DCP_PACKET1_ENABLE_HASH_SHIFT (6U)
  6206. #define DCP_PACKET1_ENABLE_HASH(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_ENABLE_HASH_SHIFT)) & DCP_PACKET1_ENABLE_HASH_MASK)
  6207. #define DCP_PACKET1_ENABLE_BLIT_MASK (0x80U)
  6208. #define DCP_PACKET1_ENABLE_BLIT_SHIFT (7U)
  6209. #define DCP_PACKET1_ENABLE_BLIT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_ENABLE_BLIT_SHIFT)) & DCP_PACKET1_ENABLE_BLIT_MASK)
  6210. #define DCP_PACKET1_CIPHER_ENCRYPT_MASK (0x100U)
  6211. #define DCP_PACKET1_CIPHER_ENCRYPT_SHIFT (8U)
  6212. #define DCP_PACKET1_CIPHER_ENCRYPT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CIPHER_ENCRYPT_SHIFT)) & DCP_PACKET1_CIPHER_ENCRYPT_MASK)
  6213. #define DCP_PACKET1_CIPHER_INIT_MASK (0x200U)
  6214. #define DCP_PACKET1_CIPHER_INIT_SHIFT (9U)
  6215. #define DCP_PACKET1_CIPHER_INIT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CIPHER_INIT_SHIFT)) & DCP_PACKET1_CIPHER_INIT_MASK)
  6216. #define DCP_PACKET1_OTP_KEY_MASK (0x400U)
  6217. #define DCP_PACKET1_OTP_KEY_SHIFT (10U)
  6218. #define DCP_PACKET1_OTP_KEY(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_OTP_KEY_SHIFT)) & DCP_PACKET1_OTP_KEY_MASK)
  6219. #define DCP_PACKET1_PAYLOAD_KEY_MASK (0x800U)
  6220. #define DCP_PACKET1_PAYLOAD_KEY_SHIFT (11U)
  6221. #define DCP_PACKET1_PAYLOAD_KEY(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_PAYLOAD_KEY_SHIFT)) & DCP_PACKET1_PAYLOAD_KEY_MASK)
  6222. #define DCP_PACKET1_HASH_INIT_MASK (0x1000U)
  6223. #define DCP_PACKET1_HASH_INIT_SHIFT (12U)
  6224. #define DCP_PACKET1_HASH_INIT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_HASH_INIT_SHIFT)) & DCP_PACKET1_HASH_INIT_MASK)
  6225. #define DCP_PACKET1_HASH_TERM_MASK (0x2000U)
  6226. #define DCP_PACKET1_HASH_TERM_SHIFT (13U)
  6227. #define DCP_PACKET1_HASH_TERM(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_HASH_TERM_SHIFT)) & DCP_PACKET1_HASH_TERM_MASK)
  6228. #define DCP_PACKET1_CHECK_HASH_MASK (0x4000U)
  6229. #define DCP_PACKET1_CHECK_HASH_SHIFT (14U)
  6230. #define DCP_PACKET1_CHECK_HASH(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CHECK_HASH_SHIFT)) & DCP_PACKET1_CHECK_HASH_MASK)
  6231. #define DCP_PACKET1_HASH_OUTPUT_MASK (0x8000U)
  6232. #define DCP_PACKET1_HASH_OUTPUT_SHIFT (15U)
  6233. #define DCP_PACKET1_HASH_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_HASH_OUTPUT_SHIFT)) & DCP_PACKET1_HASH_OUTPUT_MASK)
  6234. #define DCP_PACKET1_CONSTANT_FILL_MASK (0x10000U)
  6235. #define DCP_PACKET1_CONSTANT_FILL_SHIFT (16U)
  6236. #define DCP_PACKET1_CONSTANT_FILL(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_CONSTANT_FILL_SHIFT)) & DCP_PACKET1_CONSTANT_FILL_MASK)
  6237. #define DCP_PACKET1_TEST_SEMA_IRQ_MASK (0x20000U)
  6238. #define DCP_PACKET1_TEST_SEMA_IRQ_SHIFT (17U)
  6239. #define DCP_PACKET1_TEST_SEMA_IRQ(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_TEST_SEMA_IRQ_SHIFT)) & DCP_PACKET1_TEST_SEMA_IRQ_MASK)
  6240. #define DCP_PACKET1_KEY_BYTESWAP_MASK (0x40000U)
  6241. #define DCP_PACKET1_KEY_BYTESWAP_SHIFT (18U)
  6242. #define DCP_PACKET1_KEY_BYTESWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_KEY_BYTESWAP_SHIFT)) & DCP_PACKET1_KEY_BYTESWAP_MASK)
  6243. #define DCP_PACKET1_KEY_WORDSWAP_MASK (0x80000U)
  6244. #define DCP_PACKET1_KEY_WORDSWAP_SHIFT (19U)
  6245. #define DCP_PACKET1_KEY_WORDSWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_KEY_WORDSWAP_SHIFT)) & DCP_PACKET1_KEY_WORDSWAP_MASK)
  6246. #define DCP_PACKET1_INPUT_BYTESWAP_MASK (0x100000U)
  6247. #define DCP_PACKET1_INPUT_BYTESWAP_SHIFT (20U)
  6248. #define DCP_PACKET1_INPUT_BYTESWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_INPUT_BYTESWAP_SHIFT)) & DCP_PACKET1_INPUT_BYTESWAP_MASK)
  6249. #define DCP_PACKET1_INPUT_WORDSWAP_MASK (0x200000U)
  6250. #define DCP_PACKET1_INPUT_WORDSWAP_SHIFT (21U)
  6251. #define DCP_PACKET1_INPUT_WORDSWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_INPUT_WORDSWAP_SHIFT)) & DCP_PACKET1_INPUT_WORDSWAP_MASK)
  6252. #define DCP_PACKET1_OUTPUT_BYTESWAP_MASK (0x400000U)
  6253. #define DCP_PACKET1_OUTPUT_BYTESWAP_SHIFT (22U)
  6254. #define DCP_PACKET1_OUTPUT_BYTESWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_OUTPUT_BYTESWAP_SHIFT)) & DCP_PACKET1_OUTPUT_BYTESWAP_MASK)
  6255. #define DCP_PACKET1_OUTPUT_WORDSWAP_MASK (0x800000U)
  6256. #define DCP_PACKET1_OUTPUT_WORDSWAP_SHIFT (23U)
  6257. #define DCP_PACKET1_OUTPUT_WORDSWAP(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_OUTPUT_WORDSWAP_SHIFT)) & DCP_PACKET1_OUTPUT_WORDSWAP_MASK)
  6258. #define DCP_PACKET1_TAG_MASK (0xFF000000U)
  6259. #define DCP_PACKET1_TAG_SHIFT (24U)
  6260. #define DCP_PACKET1_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET1_TAG_SHIFT)) & DCP_PACKET1_TAG_MASK)
  6261. /*! @name PACKET2 - DCP work packet 2 status register */
  6262. #define DCP_PACKET2_CIPHER_SELECT_MASK (0xFU)
  6263. #define DCP_PACKET2_CIPHER_SELECT_SHIFT (0U)
  6264. #define DCP_PACKET2_CIPHER_SELECT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_CIPHER_SELECT_SHIFT)) & DCP_PACKET2_CIPHER_SELECT_MASK)
  6265. #define DCP_PACKET2_CIPHER_MODE_MASK (0xF0U)
  6266. #define DCP_PACKET2_CIPHER_MODE_SHIFT (4U)
  6267. #define DCP_PACKET2_CIPHER_MODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_CIPHER_MODE_SHIFT)) & DCP_PACKET2_CIPHER_MODE_MASK)
  6268. #define DCP_PACKET2_KEY_SELECT_MASK (0xFF00U)
  6269. #define DCP_PACKET2_KEY_SELECT_SHIFT (8U)
  6270. #define DCP_PACKET2_KEY_SELECT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_KEY_SELECT_SHIFT)) & DCP_PACKET2_KEY_SELECT_MASK)
  6271. #define DCP_PACKET2_HASH_SELECT_MASK (0xF0000U)
  6272. #define DCP_PACKET2_HASH_SELECT_SHIFT (16U)
  6273. #define DCP_PACKET2_HASH_SELECT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_HASH_SELECT_SHIFT)) & DCP_PACKET2_HASH_SELECT_MASK)
  6274. #define DCP_PACKET2_RSVD_MASK (0xF00000U)
  6275. #define DCP_PACKET2_RSVD_SHIFT (20U)
  6276. #define DCP_PACKET2_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_RSVD_SHIFT)) & DCP_PACKET2_RSVD_MASK)
  6277. #define DCP_PACKET2_CIPHER_CFG_MASK (0xFF000000U)
  6278. #define DCP_PACKET2_CIPHER_CFG_SHIFT (24U)
  6279. #define DCP_PACKET2_CIPHER_CFG(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET2_CIPHER_CFG_SHIFT)) & DCP_PACKET2_CIPHER_CFG_MASK)
  6280. /*! @name PACKET3 - DCP work packet 3 status register */
  6281. #define DCP_PACKET3_ADDR_MASK (0xFFFFFFFFU)
  6282. #define DCP_PACKET3_ADDR_SHIFT (0U)
  6283. #define DCP_PACKET3_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET3_ADDR_SHIFT)) & DCP_PACKET3_ADDR_MASK)
  6284. /*! @name PACKET4 - DCP work packet 4 status register */
  6285. #define DCP_PACKET4_ADDR_MASK (0xFFFFFFFFU)
  6286. #define DCP_PACKET4_ADDR_SHIFT (0U)
  6287. #define DCP_PACKET4_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET4_ADDR_SHIFT)) & DCP_PACKET4_ADDR_MASK)
  6288. /*! @name PACKET5 - DCP work packet 5 status register */
  6289. #define DCP_PACKET5_COUNT_MASK (0xFFFFFFFFU)
  6290. #define DCP_PACKET5_COUNT_SHIFT (0U)
  6291. #define DCP_PACKET5_COUNT(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET5_COUNT_SHIFT)) & DCP_PACKET5_COUNT_MASK)
  6292. /*! @name PACKET6 - DCP work packet 6 status register */
  6293. #define DCP_PACKET6_ADDR_MASK (0xFFFFFFFFU)
  6294. #define DCP_PACKET6_ADDR_SHIFT (0U)
  6295. #define DCP_PACKET6_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_PACKET6_ADDR_SHIFT)) & DCP_PACKET6_ADDR_MASK)
  6296. /*! @name CH0CMDPTR - DCP channel 0 command pointer address register */
  6297. #define DCP_CH0CMDPTR_ADDR_MASK (0xFFFFFFFFU)
  6298. #define DCP_CH0CMDPTR_ADDR_SHIFT (0U)
  6299. #define DCP_CH0CMDPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0CMDPTR_ADDR_SHIFT)) & DCP_CH0CMDPTR_ADDR_MASK)
  6300. /*! @name CH0SEMA - DCP channel 0 semaphore register */
  6301. #define DCP_CH0SEMA_INCREMENT_MASK (0xFFU)
  6302. #define DCP_CH0SEMA_INCREMENT_SHIFT (0U)
  6303. #define DCP_CH0SEMA_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0SEMA_INCREMENT_SHIFT)) & DCP_CH0SEMA_INCREMENT_MASK)
  6304. #define DCP_CH0SEMA_VALUE_MASK (0xFF0000U)
  6305. #define DCP_CH0SEMA_VALUE_SHIFT (16U)
  6306. #define DCP_CH0SEMA_VALUE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0SEMA_VALUE_SHIFT)) & DCP_CH0SEMA_VALUE_MASK)
  6307. /*! @name CH0STAT - DCP channel 0 status register */
  6308. #define DCP_CH0STAT_RSVD_COMPLETE_MASK (0x1U)
  6309. #define DCP_CH0STAT_RSVD_COMPLETE_SHIFT (0U)
  6310. #define DCP_CH0STAT_RSVD_COMPLETE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_RSVD_COMPLETE_SHIFT)) & DCP_CH0STAT_RSVD_COMPLETE_MASK)
  6311. #define DCP_CH0STAT_HASH_MISMATCH_MASK (0x2U)
  6312. #define DCP_CH0STAT_HASH_MISMATCH_SHIFT (1U)
  6313. #define DCP_CH0STAT_HASH_MISMATCH(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_HASH_MISMATCH_SHIFT)) & DCP_CH0STAT_HASH_MISMATCH_MASK)
  6314. #define DCP_CH0STAT_ERROR_SETUP_MASK (0x4U)
  6315. #define DCP_CH0STAT_ERROR_SETUP_SHIFT (2U)
  6316. #define DCP_CH0STAT_ERROR_SETUP(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_SETUP_SHIFT)) & DCP_CH0STAT_ERROR_SETUP_MASK)
  6317. #define DCP_CH0STAT_ERROR_PACKET_MASK (0x8U)
  6318. #define DCP_CH0STAT_ERROR_PACKET_SHIFT (3U)
  6319. #define DCP_CH0STAT_ERROR_PACKET(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_PACKET_SHIFT)) & DCP_CH0STAT_ERROR_PACKET_MASK)
  6320. #define DCP_CH0STAT_ERROR_SRC_MASK (0x10U)
  6321. #define DCP_CH0STAT_ERROR_SRC_SHIFT (4U)
  6322. #define DCP_CH0STAT_ERROR_SRC(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_SRC_SHIFT)) & DCP_CH0STAT_ERROR_SRC_MASK)
  6323. #define DCP_CH0STAT_ERROR_DST_MASK (0x20U)
  6324. #define DCP_CH0STAT_ERROR_DST_SHIFT (5U)
  6325. #define DCP_CH0STAT_ERROR_DST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_DST_SHIFT)) & DCP_CH0STAT_ERROR_DST_MASK)
  6326. #define DCP_CH0STAT_ERROR_PAGEFAULT_MASK (0x40U)
  6327. #define DCP_CH0STAT_ERROR_PAGEFAULT_SHIFT (6U)
  6328. #define DCP_CH0STAT_ERROR_PAGEFAULT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_PAGEFAULT_SHIFT)) & DCP_CH0STAT_ERROR_PAGEFAULT_MASK)
  6329. #define DCP_CH0STAT_ERROR_CODE_MASK (0xFF0000U)
  6330. #define DCP_CH0STAT_ERROR_CODE_SHIFT (16U)
  6331. #define DCP_CH0STAT_ERROR_CODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_ERROR_CODE_SHIFT)) & DCP_CH0STAT_ERROR_CODE_MASK)
  6332. #define DCP_CH0STAT_TAG_MASK (0xFF000000U)
  6333. #define DCP_CH0STAT_TAG_SHIFT (24U)
  6334. #define DCP_CH0STAT_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0STAT_TAG_SHIFT)) & DCP_CH0STAT_TAG_MASK)
  6335. /*! @name CH0OPTS - DCP channel 0 options register */
  6336. #define DCP_CH0OPTS_RECOVERY_TIMER_MASK (0xFFFFU)
  6337. #define DCP_CH0OPTS_RECOVERY_TIMER_SHIFT (0U)
  6338. #define DCP_CH0OPTS_RECOVERY_TIMER(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0OPTS_RECOVERY_TIMER_SHIFT)) & DCP_CH0OPTS_RECOVERY_TIMER_MASK)
  6339. #define DCP_CH0OPTS_RSVD_MASK (0xFFFF0000U)
  6340. #define DCP_CH0OPTS_RSVD_SHIFT (16U)
  6341. #define DCP_CH0OPTS_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH0OPTS_RSVD_SHIFT)) & DCP_CH0OPTS_RSVD_MASK)
  6342. /*! @name CH1CMDPTR - DCP channel 1 command pointer address register */
  6343. #define DCP_CH1CMDPTR_ADDR_MASK (0xFFFFFFFFU)
  6344. #define DCP_CH1CMDPTR_ADDR_SHIFT (0U)
  6345. #define DCP_CH1CMDPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1CMDPTR_ADDR_SHIFT)) & DCP_CH1CMDPTR_ADDR_MASK)
  6346. /*! @name CH1SEMA - DCP channel 1 semaphore register */
  6347. #define DCP_CH1SEMA_INCREMENT_MASK (0xFFU)
  6348. #define DCP_CH1SEMA_INCREMENT_SHIFT (0U)
  6349. #define DCP_CH1SEMA_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1SEMA_INCREMENT_SHIFT)) & DCP_CH1SEMA_INCREMENT_MASK)
  6350. #define DCP_CH1SEMA_VALUE_MASK (0xFF0000U)
  6351. #define DCP_CH1SEMA_VALUE_SHIFT (16U)
  6352. #define DCP_CH1SEMA_VALUE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1SEMA_VALUE_SHIFT)) & DCP_CH1SEMA_VALUE_MASK)
  6353. /*! @name CH1STAT - DCP channel 1 status register */
  6354. #define DCP_CH1STAT_RSVD_COMPLETE_MASK (0x1U)
  6355. #define DCP_CH1STAT_RSVD_COMPLETE_SHIFT (0U)
  6356. #define DCP_CH1STAT_RSVD_COMPLETE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_RSVD_COMPLETE_SHIFT)) & DCP_CH1STAT_RSVD_COMPLETE_MASK)
  6357. #define DCP_CH1STAT_HASH_MISMATCH_MASK (0x2U)
  6358. #define DCP_CH1STAT_HASH_MISMATCH_SHIFT (1U)
  6359. #define DCP_CH1STAT_HASH_MISMATCH(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_HASH_MISMATCH_SHIFT)) & DCP_CH1STAT_HASH_MISMATCH_MASK)
  6360. #define DCP_CH1STAT_ERROR_SETUP_MASK (0x4U)
  6361. #define DCP_CH1STAT_ERROR_SETUP_SHIFT (2U)
  6362. #define DCP_CH1STAT_ERROR_SETUP(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_SETUP_SHIFT)) & DCP_CH1STAT_ERROR_SETUP_MASK)
  6363. #define DCP_CH1STAT_ERROR_PACKET_MASK (0x8U)
  6364. #define DCP_CH1STAT_ERROR_PACKET_SHIFT (3U)
  6365. #define DCP_CH1STAT_ERROR_PACKET(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_PACKET_SHIFT)) & DCP_CH1STAT_ERROR_PACKET_MASK)
  6366. #define DCP_CH1STAT_ERROR_SRC_MASK (0x10U)
  6367. #define DCP_CH1STAT_ERROR_SRC_SHIFT (4U)
  6368. #define DCP_CH1STAT_ERROR_SRC(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_SRC_SHIFT)) & DCP_CH1STAT_ERROR_SRC_MASK)
  6369. #define DCP_CH1STAT_ERROR_DST_MASK (0x20U)
  6370. #define DCP_CH1STAT_ERROR_DST_SHIFT (5U)
  6371. #define DCP_CH1STAT_ERROR_DST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_DST_SHIFT)) & DCP_CH1STAT_ERROR_DST_MASK)
  6372. #define DCP_CH1STAT_ERROR_PAGEFAULT_MASK (0x40U)
  6373. #define DCP_CH1STAT_ERROR_PAGEFAULT_SHIFT (6U)
  6374. #define DCP_CH1STAT_ERROR_PAGEFAULT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_PAGEFAULT_SHIFT)) & DCP_CH1STAT_ERROR_PAGEFAULT_MASK)
  6375. #define DCP_CH1STAT_ERROR_CODE_MASK (0xFF0000U)
  6376. #define DCP_CH1STAT_ERROR_CODE_SHIFT (16U)
  6377. #define DCP_CH1STAT_ERROR_CODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_ERROR_CODE_SHIFT)) & DCP_CH1STAT_ERROR_CODE_MASK)
  6378. #define DCP_CH1STAT_TAG_MASK (0xFF000000U)
  6379. #define DCP_CH1STAT_TAG_SHIFT (24U)
  6380. #define DCP_CH1STAT_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1STAT_TAG_SHIFT)) & DCP_CH1STAT_TAG_MASK)
  6381. /*! @name CH1OPTS - DCP channel 1 options register */
  6382. #define DCP_CH1OPTS_RECOVERY_TIMER_MASK (0xFFFFU)
  6383. #define DCP_CH1OPTS_RECOVERY_TIMER_SHIFT (0U)
  6384. #define DCP_CH1OPTS_RECOVERY_TIMER(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1OPTS_RECOVERY_TIMER_SHIFT)) & DCP_CH1OPTS_RECOVERY_TIMER_MASK)
  6385. #define DCP_CH1OPTS_RSVD_MASK (0xFFFF0000U)
  6386. #define DCP_CH1OPTS_RSVD_SHIFT (16U)
  6387. #define DCP_CH1OPTS_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH1OPTS_RSVD_SHIFT)) & DCP_CH1OPTS_RSVD_MASK)
  6388. /*! @name CH2CMDPTR - DCP channel 2 command pointer address register */
  6389. #define DCP_CH2CMDPTR_ADDR_MASK (0xFFFFFFFFU)
  6390. #define DCP_CH2CMDPTR_ADDR_SHIFT (0U)
  6391. #define DCP_CH2CMDPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2CMDPTR_ADDR_SHIFT)) & DCP_CH2CMDPTR_ADDR_MASK)
  6392. /*! @name CH2SEMA - DCP channel 2 semaphore register */
  6393. #define DCP_CH2SEMA_INCREMENT_MASK (0xFFU)
  6394. #define DCP_CH2SEMA_INCREMENT_SHIFT (0U)
  6395. #define DCP_CH2SEMA_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2SEMA_INCREMENT_SHIFT)) & DCP_CH2SEMA_INCREMENT_MASK)
  6396. #define DCP_CH2SEMA_VALUE_MASK (0xFF0000U)
  6397. #define DCP_CH2SEMA_VALUE_SHIFT (16U)
  6398. #define DCP_CH2SEMA_VALUE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2SEMA_VALUE_SHIFT)) & DCP_CH2SEMA_VALUE_MASK)
  6399. /*! @name CH2STAT - DCP channel 2 status register */
  6400. #define DCP_CH2STAT_RSVD_COMPLETE_MASK (0x1U)
  6401. #define DCP_CH2STAT_RSVD_COMPLETE_SHIFT (0U)
  6402. #define DCP_CH2STAT_RSVD_COMPLETE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_RSVD_COMPLETE_SHIFT)) & DCP_CH2STAT_RSVD_COMPLETE_MASK)
  6403. #define DCP_CH2STAT_HASH_MISMATCH_MASK (0x2U)
  6404. #define DCP_CH2STAT_HASH_MISMATCH_SHIFT (1U)
  6405. #define DCP_CH2STAT_HASH_MISMATCH(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_HASH_MISMATCH_SHIFT)) & DCP_CH2STAT_HASH_MISMATCH_MASK)
  6406. #define DCP_CH2STAT_ERROR_SETUP_MASK (0x4U)
  6407. #define DCP_CH2STAT_ERROR_SETUP_SHIFT (2U)
  6408. #define DCP_CH2STAT_ERROR_SETUP(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_SETUP_SHIFT)) & DCP_CH2STAT_ERROR_SETUP_MASK)
  6409. #define DCP_CH2STAT_ERROR_PACKET_MASK (0x8U)
  6410. #define DCP_CH2STAT_ERROR_PACKET_SHIFT (3U)
  6411. #define DCP_CH2STAT_ERROR_PACKET(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_PACKET_SHIFT)) & DCP_CH2STAT_ERROR_PACKET_MASK)
  6412. #define DCP_CH2STAT_ERROR_SRC_MASK (0x10U)
  6413. #define DCP_CH2STAT_ERROR_SRC_SHIFT (4U)
  6414. #define DCP_CH2STAT_ERROR_SRC(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_SRC_SHIFT)) & DCP_CH2STAT_ERROR_SRC_MASK)
  6415. #define DCP_CH2STAT_ERROR_DST_MASK (0x20U)
  6416. #define DCP_CH2STAT_ERROR_DST_SHIFT (5U)
  6417. #define DCP_CH2STAT_ERROR_DST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_DST_SHIFT)) & DCP_CH2STAT_ERROR_DST_MASK)
  6418. #define DCP_CH2STAT_ERROR_PAGEFAULT_MASK (0x40U)
  6419. #define DCP_CH2STAT_ERROR_PAGEFAULT_SHIFT (6U)
  6420. #define DCP_CH2STAT_ERROR_PAGEFAULT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_PAGEFAULT_SHIFT)) & DCP_CH2STAT_ERROR_PAGEFAULT_MASK)
  6421. #define DCP_CH2STAT_ERROR_CODE_MASK (0xFF0000U)
  6422. #define DCP_CH2STAT_ERROR_CODE_SHIFT (16U)
  6423. #define DCP_CH2STAT_ERROR_CODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_ERROR_CODE_SHIFT)) & DCP_CH2STAT_ERROR_CODE_MASK)
  6424. #define DCP_CH2STAT_TAG_MASK (0xFF000000U)
  6425. #define DCP_CH2STAT_TAG_SHIFT (24U)
  6426. #define DCP_CH2STAT_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2STAT_TAG_SHIFT)) & DCP_CH2STAT_TAG_MASK)
  6427. /*! @name CH2OPTS - DCP channel 2 options register */
  6428. #define DCP_CH2OPTS_RECOVERY_TIMER_MASK (0xFFFFU)
  6429. #define DCP_CH2OPTS_RECOVERY_TIMER_SHIFT (0U)
  6430. #define DCP_CH2OPTS_RECOVERY_TIMER(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2OPTS_RECOVERY_TIMER_SHIFT)) & DCP_CH2OPTS_RECOVERY_TIMER_MASK)
  6431. #define DCP_CH2OPTS_RSVD_MASK (0xFFFF0000U)
  6432. #define DCP_CH2OPTS_RSVD_SHIFT (16U)
  6433. #define DCP_CH2OPTS_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH2OPTS_RSVD_SHIFT)) & DCP_CH2OPTS_RSVD_MASK)
  6434. /*! @name CH3CMDPTR - DCP channel 3 command pointer address register */
  6435. #define DCP_CH3CMDPTR_ADDR_MASK (0xFFFFFFFFU)
  6436. #define DCP_CH3CMDPTR_ADDR_SHIFT (0U)
  6437. #define DCP_CH3CMDPTR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3CMDPTR_ADDR_SHIFT)) & DCP_CH3CMDPTR_ADDR_MASK)
  6438. /*! @name CH3SEMA - DCP channel 3 semaphore register */
  6439. #define DCP_CH3SEMA_INCREMENT_MASK (0xFFU)
  6440. #define DCP_CH3SEMA_INCREMENT_SHIFT (0U)
  6441. #define DCP_CH3SEMA_INCREMENT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3SEMA_INCREMENT_SHIFT)) & DCP_CH3SEMA_INCREMENT_MASK)
  6442. #define DCP_CH3SEMA_VALUE_MASK (0xFF0000U)
  6443. #define DCP_CH3SEMA_VALUE_SHIFT (16U)
  6444. #define DCP_CH3SEMA_VALUE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3SEMA_VALUE_SHIFT)) & DCP_CH3SEMA_VALUE_MASK)
  6445. /*! @name CH3STAT - DCP channel 3 status register */
  6446. #define DCP_CH3STAT_RSVD_COMPLETE_MASK (0x1U)
  6447. #define DCP_CH3STAT_RSVD_COMPLETE_SHIFT (0U)
  6448. #define DCP_CH3STAT_RSVD_COMPLETE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_RSVD_COMPLETE_SHIFT)) & DCP_CH3STAT_RSVD_COMPLETE_MASK)
  6449. #define DCP_CH3STAT_HASH_MISMATCH_MASK (0x2U)
  6450. #define DCP_CH3STAT_HASH_MISMATCH_SHIFT (1U)
  6451. #define DCP_CH3STAT_HASH_MISMATCH(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_HASH_MISMATCH_SHIFT)) & DCP_CH3STAT_HASH_MISMATCH_MASK)
  6452. #define DCP_CH3STAT_ERROR_SETUP_MASK (0x4U)
  6453. #define DCP_CH3STAT_ERROR_SETUP_SHIFT (2U)
  6454. #define DCP_CH3STAT_ERROR_SETUP(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_SETUP_SHIFT)) & DCP_CH3STAT_ERROR_SETUP_MASK)
  6455. #define DCP_CH3STAT_ERROR_PACKET_MASK (0x8U)
  6456. #define DCP_CH3STAT_ERROR_PACKET_SHIFT (3U)
  6457. #define DCP_CH3STAT_ERROR_PACKET(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_PACKET_SHIFT)) & DCP_CH3STAT_ERROR_PACKET_MASK)
  6458. #define DCP_CH3STAT_ERROR_SRC_MASK (0x10U)
  6459. #define DCP_CH3STAT_ERROR_SRC_SHIFT (4U)
  6460. #define DCP_CH3STAT_ERROR_SRC(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_SRC_SHIFT)) & DCP_CH3STAT_ERROR_SRC_MASK)
  6461. #define DCP_CH3STAT_ERROR_DST_MASK (0x20U)
  6462. #define DCP_CH3STAT_ERROR_DST_SHIFT (5U)
  6463. #define DCP_CH3STAT_ERROR_DST(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_DST_SHIFT)) & DCP_CH3STAT_ERROR_DST_MASK)
  6464. #define DCP_CH3STAT_ERROR_PAGEFAULT_MASK (0x40U)
  6465. #define DCP_CH3STAT_ERROR_PAGEFAULT_SHIFT (6U)
  6466. #define DCP_CH3STAT_ERROR_PAGEFAULT(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_PAGEFAULT_SHIFT)) & DCP_CH3STAT_ERROR_PAGEFAULT_MASK)
  6467. #define DCP_CH3STAT_ERROR_CODE_MASK (0xFF0000U)
  6468. #define DCP_CH3STAT_ERROR_CODE_SHIFT (16U)
  6469. #define DCP_CH3STAT_ERROR_CODE(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_ERROR_CODE_SHIFT)) & DCP_CH3STAT_ERROR_CODE_MASK)
  6470. #define DCP_CH3STAT_TAG_MASK (0xFF000000U)
  6471. #define DCP_CH3STAT_TAG_SHIFT (24U)
  6472. #define DCP_CH3STAT_TAG(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3STAT_TAG_SHIFT)) & DCP_CH3STAT_TAG_MASK)
  6473. /*! @name CH3OPTS - DCP channel 3 options register */
  6474. #define DCP_CH3OPTS_RECOVERY_TIMER_MASK (0xFFFFU)
  6475. #define DCP_CH3OPTS_RECOVERY_TIMER_SHIFT (0U)
  6476. #define DCP_CH3OPTS_RECOVERY_TIMER(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3OPTS_RECOVERY_TIMER_SHIFT)) & DCP_CH3OPTS_RECOVERY_TIMER_MASK)
  6477. #define DCP_CH3OPTS_RSVD_MASK (0xFFFF0000U)
  6478. #define DCP_CH3OPTS_RSVD_SHIFT (16U)
  6479. #define DCP_CH3OPTS_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_CH3OPTS_RSVD_SHIFT)) & DCP_CH3OPTS_RSVD_MASK)
  6480. /*! @name DBGSELECT - DCP debug select register */
  6481. #define DCP_DBGSELECT_INDEX_MASK (0xFFU)
  6482. #define DCP_DBGSELECT_INDEX_SHIFT (0U)
  6483. #define DCP_DBGSELECT_INDEX(x) (((uint32_t)(((uint32_t)(x)) << DCP_DBGSELECT_INDEX_SHIFT)) & DCP_DBGSELECT_INDEX_MASK)
  6484. #define DCP_DBGSELECT_RSVD_MASK (0xFFFFFF00U)
  6485. #define DCP_DBGSELECT_RSVD_SHIFT (8U)
  6486. #define DCP_DBGSELECT_RSVD(x) (((uint32_t)(((uint32_t)(x)) << DCP_DBGSELECT_RSVD_SHIFT)) & DCP_DBGSELECT_RSVD_MASK)
  6487. /*! @name DBGDATA - DCP debug data register */
  6488. #define DCP_DBGDATA_DATA_MASK (0xFFFFFFFFU)
  6489. #define DCP_DBGDATA_DATA_SHIFT (0U)
  6490. #define DCP_DBGDATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << DCP_DBGDATA_DATA_SHIFT)) & DCP_DBGDATA_DATA_MASK)
  6491. /*! @name PAGETABLE - DCP page table register */
  6492. #define DCP_PAGETABLE_ENABLE_MASK (0x1U)
  6493. #define DCP_PAGETABLE_ENABLE_SHIFT (0U)
  6494. #define DCP_PAGETABLE_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << DCP_PAGETABLE_ENABLE_SHIFT)) & DCP_PAGETABLE_ENABLE_MASK)
  6495. #define DCP_PAGETABLE_FLUSH_MASK (0x2U)
  6496. #define DCP_PAGETABLE_FLUSH_SHIFT (1U)
  6497. #define DCP_PAGETABLE_FLUSH(x) (((uint32_t)(((uint32_t)(x)) << DCP_PAGETABLE_FLUSH_SHIFT)) & DCP_PAGETABLE_FLUSH_MASK)
  6498. #define DCP_PAGETABLE_BASE_MASK (0xFFFFFFFCU)
  6499. #define DCP_PAGETABLE_BASE_SHIFT (2U)
  6500. #define DCP_PAGETABLE_BASE(x) (((uint32_t)(((uint32_t)(x)) << DCP_PAGETABLE_BASE_SHIFT)) & DCP_PAGETABLE_BASE_MASK)
  6501. /*! @name VERSION - DCP version register */
  6502. #define DCP_VERSION_STEP_MASK (0xFFFFU)
  6503. #define DCP_VERSION_STEP_SHIFT (0U)
  6504. #define DCP_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << DCP_VERSION_STEP_SHIFT)) & DCP_VERSION_STEP_MASK)
  6505. #define DCP_VERSION_MINOR_MASK (0xFF0000U)
  6506. #define DCP_VERSION_MINOR_SHIFT (16U)
  6507. #define DCP_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << DCP_VERSION_MINOR_SHIFT)) & DCP_VERSION_MINOR_MASK)
  6508. #define DCP_VERSION_MAJOR_MASK (0xFF000000U)
  6509. #define DCP_VERSION_MAJOR_SHIFT (24U)
  6510. #define DCP_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << DCP_VERSION_MAJOR_SHIFT)) & DCP_VERSION_MAJOR_MASK)
  6511. /*!
  6512. * @}
  6513. */ /* end of group DCP_Register_Masks */
  6514. /* DCP - Peripheral instance base addresses */
  6515. /** Peripheral DCP base address */
  6516. #define DCP_BASE (0x402FC000u)
  6517. /** Peripheral DCP base pointer */
  6518. #define DCP ((DCP_Type *)DCP_BASE)
  6519. /** Array initializer of DCP peripheral base addresses */
  6520. #define DCP_BASE_ADDRS { DCP_BASE }
  6521. /** Array initializer of DCP peripheral base pointers */
  6522. #define DCP_BASE_PTRS { DCP }
  6523. /** Interrupt vectors for the DCP peripheral type */
  6524. #define DCP_IRQS { DCP_IRQn }
  6525. #define DCP_VMI_IRQS { DCP_VMI_IRQn }
  6526. /*!
  6527. * @}
  6528. */ /* end of group DCP_Peripheral_Access_Layer */
  6529. /* ----------------------------------------------------------------------------
  6530. -- DMA Peripheral Access Layer
  6531. ---------------------------------------------------------------------------- */
  6532. /*!
  6533. * @addtogroup DMA_Peripheral_Access_Layer DMA Peripheral Access Layer
  6534. * @{
  6535. */
  6536. /** DMA - Register Layout Typedef */
  6537. typedef struct {
  6538. __IO uint32_t CR; /**< Control Register, offset: 0x0 */
  6539. __I uint32_t ES; /**< Error Status Register, offset: 0x4 */
  6540. uint8_t RESERVED_0[4];
  6541. __IO uint32_t ERQ; /**< Enable Request Register, offset: 0xC */
  6542. uint8_t RESERVED_1[4];
  6543. __IO uint32_t EEI; /**< Enable Error Interrupt Register, offset: 0x14 */
  6544. __O uint8_t CEEI; /**< Clear Enable Error Interrupt Register, offset: 0x18 */
  6545. __O uint8_t SEEI; /**< Set Enable Error Interrupt Register, offset: 0x19 */
  6546. __O uint8_t CERQ; /**< Clear Enable Request Register, offset: 0x1A */
  6547. __O uint8_t SERQ; /**< Set Enable Request Register, offset: 0x1B */
  6548. __O uint8_t CDNE; /**< Clear DONE Status Bit Register, offset: 0x1C */
  6549. __O uint8_t SSRT; /**< Set START Bit Register, offset: 0x1D */
  6550. __O uint8_t CERR; /**< Clear Error Register, offset: 0x1E */
  6551. __O uint8_t CINT; /**< Clear Interrupt Request Register, offset: 0x1F */
  6552. uint8_t RESERVED_2[4];
  6553. __IO uint32_t INT; /**< Interrupt Request Register, offset: 0x24 */
  6554. uint8_t RESERVED_3[4];
  6555. __IO uint32_t ERR; /**< Error Register, offset: 0x2C */
  6556. uint8_t RESERVED_4[4];
  6557. __I uint32_t HRS; /**< Hardware Request Status Register, offset: 0x34 */
  6558. uint8_t RESERVED_5[12];
  6559. __IO uint32_t EARS; /**< Enable Asynchronous Request in Stop Register, offset: 0x44 */
  6560. uint8_t RESERVED_6[184];
  6561. __IO uint8_t DCHPRI3; /**< Channel n Priority Register, offset: 0x100 */
  6562. __IO uint8_t DCHPRI2; /**< Channel n Priority Register, offset: 0x101 */
  6563. __IO uint8_t DCHPRI1; /**< Channel n Priority Register, offset: 0x102 */
  6564. __IO uint8_t DCHPRI0; /**< Channel n Priority Register, offset: 0x103 */
  6565. __IO uint8_t DCHPRI7; /**< Channel n Priority Register, offset: 0x104 */
  6566. __IO uint8_t DCHPRI6; /**< Channel n Priority Register, offset: 0x105 */
  6567. __IO uint8_t DCHPRI5; /**< Channel n Priority Register, offset: 0x106 */
  6568. __IO uint8_t DCHPRI4; /**< Channel n Priority Register, offset: 0x107 */
  6569. __IO uint8_t DCHPRI11; /**< Channel n Priority Register, offset: 0x108 */
  6570. __IO uint8_t DCHPRI10; /**< Channel n Priority Register, offset: 0x109 */
  6571. __IO uint8_t DCHPRI9; /**< Channel n Priority Register, offset: 0x10A */
  6572. __IO uint8_t DCHPRI8; /**< Channel n Priority Register, offset: 0x10B */
  6573. __IO uint8_t DCHPRI15; /**< Channel n Priority Register, offset: 0x10C */
  6574. __IO uint8_t DCHPRI14; /**< Channel n Priority Register, offset: 0x10D */
  6575. __IO uint8_t DCHPRI13; /**< Channel n Priority Register, offset: 0x10E */
  6576. __IO uint8_t DCHPRI12; /**< Channel n Priority Register, offset: 0x10F */
  6577. __IO uint8_t DCHPRI19; /**< Channel n Priority Register, offset: 0x110 */
  6578. __IO uint8_t DCHPRI18; /**< Channel n Priority Register, offset: 0x111 */
  6579. __IO uint8_t DCHPRI17; /**< Channel n Priority Register, offset: 0x112 */
  6580. __IO uint8_t DCHPRI16; /**< Channel n Priority Register, offset: 0x113 */
  6581. __IO uint8_t DCHPRI23; /**< Channel n Priority Register, offset: 0x114 */
  6582. __IO uint8_t DCHPRI22; /**< Channel n Priority Register, offset: 0x115 */
  6583. __IO uint8_t DCHPRI21; /**< Channel n Priority Register, offset: 0x116 */
  6584. __IO uint8_t DCHPRI20; /**< Channel n Priority Register, offset: 0x117 */
  6585. __IO uint8_t DCHPRI27; /**< Channel n Priority Register, offset: 0x118 */
  6586. __IO uint8_t DCHPRI26; /**< Channel n Priority Register, offset: 0x119 */
  6587. __IO uint8_t DCHPRI25; /**< Channel n Priority Register, offset: 0x11A */
  6588. __IO uint8_t DCHPRI24; /**< Channel n Priority Register, offset: 0x11B */
  6589. __IO uint8_t DCHPRI31; /**< Channel n Priority Register, offset: 0x11C */
  6590. __IO uint8_t DCHPRI30; /**< Channel n Priority Register, offset: 0x11D */
  6591. __IO uint8_t DCHPRI29; /**< Channel n Priority Register, offset: 0x11E */
  6592. __IO uint8_t DCHPRI28; /**< Channel n Priority Register, offset: 0x11F */
  6593. uint8_t RESERVED_7[3808];
  6594. struct { /* offset: 0x1000, array step: 0x20 */
  6595. __IO uint32_t SADDR; /**< TCD Source Address, array offset: 0x1000, array step: 0x20 */
  6596. __IO uint16_t SOFF; /**< TCD Signed Source Address Offset, array offset: 0x1004, array step: 0x20 */
  6597. __IO uint16_t ATTR; /**< TCD Transfer Attributes, array offset: 0x1006, array step: 0x20 */
  6598. union { /* offset: 0x1008, array step: 0x20 */
  6599. __IO uint32_t NBYTES_MLNO; /**< TCD Minor Byte Count (Minor Loop Mapping Disabled), array offset: 0x1008, array step: 0x20 */
  6600. __IO uint32_t NBYTES_MLOFFNO; /**< TCD Signed Minor Loop Offset (Minor Loop Mapping Enabled and Offset Disabled), array offset: 0x1008, array step: 0x20 */
  6601. __IO uint32_t NBYTES_MLOFFYES; /**< TCD Signed Minor Loop Offset (Minor Loop Mapping and Offset Enabled), array offset: 0x1008, array step: 0x20 */
  6602. };
  6603. __IO uint32_t SLAST; /**< TCD Last Source Address Adjustment, array offset: 0x100C, array step: 0x20 */
  6604. __IO uint32_t DADDR; /**< TCD Destination Address, array offset: 0x1010, array step: 0x20 */
  6605. __IO uint16_t DOFF; /**< TCD Signed Destination Address Offset, array offset: 0x1014, array step: 0x20 */
  6606. union { /* offset: 0x1016, array step: 0x20 */
  6607. __IO uint16_t CITER_ELINKNO; /**< TCD Current Minor Loop Link, Major Loop Count (Channel Linking Disabled), array offset: 0x1016, array step: 0x20 */
  6608. __IO uint16_t CITER_ELINKYES; /**< TCD Current Minor Loop Link, Major Loop Count (Channel Linking Enabled), array offset: 0x1016, array step: 0x20 */
  6609. };
  6610. __IO uint32_t DLAST_SGA; /**< TCD Last Destination Address Adjustment/Scatter Gather Address, array offset: 0x1018, array step: 0x20 */
  6611. __IO uint16_t CSR; /**< TCD Control and Status, array offset: 0x101C, array step: 0x20 */
  6612. union { /* offset: 0x101E, array step: 0x20 */
  6613. __IO uint16_t BITER_ELINKNO; /**< TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Disabled), array offset: 0x101E, array step: 0x20 */
  6614. __IO uint16_t BITER_ELINKYES; /**< TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Enabled), array offset: 0x101E, array step: 0x20 */
  6615. };
  6616. } TCD[32];
  6617. } DMA_Type;
  6618. /* ----------------------------------------------------------------------------
  6619. -- DMA Register Masks
  6620. ---------------------------------------------------------------------------- */
  6621. /*!
  6622. * @addtogroup DMA_Register_Masks DMA Register Masks
  6623. * @{
  6624. */
  6625. /*! @name CR - Control Register */
  6626. #define DMA_CR_EDBG_MASK (0x2U)
  6627. #define DMA_CR_EDBG_SHIFT (1U)
  6628. #define DMA_CR_EDBG(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_EDBG_SHIFT)) & DMA_CR_EDBG_MASK)
  6629. #define DMA_CR_ERCA_MASK (0x4U)
  6630. #define DMA_CR_ERCA_SHIFT (2U)
  6631. #define DMA_CR_ERCA(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_ERCA_SHIFT)) & DMA_CR_ERCA_MASK)
  6632. #define DMA_CR_ERGA_MASK (0x8U)
  6633. #define DMA_CR_ERGA_SHIFT (3U)
  6634. #define DMA_CR_ERGA(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_ERGA_SHIFT)) & DMA_CR_ERGA_MASK)
  6635. #define DMA_CR_HOE_MASK (0x10U)
  6636. #define DMA_CR_HOE_SHIFT (4U)
  6637. #define DMA_CR_HOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_HOE_SHIFT)) & DMA_CR_HOE_MASK)
  6638. #define DMA_CR_HALT_MASK (0x20U)
  6639. #define DMA_CR_HALT_SHIFT (5U)
  6640. #define DMA_CR_HALT(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_HALT_SHIFT)) & DMA_CR_HALT_MASK)
  6641. #define DMA_CR_CLM_MASK (0x40U)
  6642. #define DMA_CR_CLM_SHIFT (6U)
  6643. #define DMA_CR_CLM(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_CLM_SHIFT)) & DMA_CR_CLM_MASK)
  6644. #define DMA_CR_EMLM_MASK (0x80U)
  6645. #define DMA_CR_EMLM_SHIFT (7U)
  6646. #define DMA_CR_EMLM(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_EMLM_SHIFT)) & DMA_CR_EMLM_MASK)
  6647. #define DMA_CR_GRP0PRI_MASK (0x100U)
  6648. #define DMA_CR_GRP0PRI_SHIFT (8U)
  6649. #define DMA_CR_GRP0PRI(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_GRP0PRI_SHIFT)) & DMA_CR_GRP0PRI_MASK)
  6650. #define DMA_CR_GRP1PRI_MASK (0x400U)
  6651. #define DMA_CR_GRP1PRI_SHIFT (10U)
  6652. #define DMA_CR_GRP1PRI(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_GRP1PRI_SHIFT)) & DMA_CR_GRP1PRI_MASK)
  6653. #define DMA_CR_ECX_MASK (0x10000U)
  6654. #define DMA_CR_ECX_SHIFT (16U)
  6655. #define DMA_CR_ECX(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_ECX_SHIFT)) & DMA_CR_ECX_MASK)
  6656. #define DMA_CR_CX_MASK (0x20000U)
  6657. #define DMA_CR_CX_SHIFT (17U)
  6658. #define DMA_CR_CX(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_CX_SHIFT)) & DMA_CR_CX_MASK)
  6659. #define DMA_CR_ACTIVE_MASK (0x80000000U)
  6660. #define DMA_CR_ACTIVE_SHIFT (31U)
  6661. #define DMA_CR_ACTIVE(x) (((uint32_t)(((uint32_t)(x)) << DMA_CR_ACTIVE_SHIFT)) & DMA_CR_ACTIVE_MASK)
  6662. /*! @name ES - Error Status Register */
  6663. #define DMA_ES_DBE_MASK (0x1U)
  6664. #define DMA_ES_DBE_SHIFT (0U)
  6665. #define DMA_ES_DBE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_DBE_SHIFT)) & DMA_ES_DBE_MASK)
  6666. #define DMA_ES_SBE_MASK (0x2U)
  6667. #define DMA_ES_SBE_SHIFT (1U)
  6668. #define DMA_ES_SBE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_SBE_SHIFT)) & DMA_ES_SBE_MASK)
  6669. #define DMA_ES_SGE_MASK (0x4U)
  6670. #define DMA_ES_SGE_SHIFT (2U)
  6671. #define DMA_ES_SGE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_SGE_SHIFT)) & DMA_ES_SGE_MASK)
  6672. #define DMA_ES_NCE_MASK (0x8U)
  6673. #define DMA_ES_NCE_SHIFT (3U)
  6674. #define DMA_ES_NCE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_NCE_SHIFT)) & DMA_ES_NCE_MASK)
  6675. #define DMA_ES_DOE_MASK (0x10U)
  6676. #define DMA_ES_DOE_SHIFT (4U)
  6677. #define DMA_ES_DOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_DOE_SHIFT)) & DMA_ES_DOE_MASK)
  6678. #define DMA_ES_DAE_MASK (0x20U)
  6679. #define DMA_ES_DAE_SHIFT (5U)
  6680. #define DMA_ES_DAE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_DAE_SHIFT)) & DMA_ES_DAE_MASK)
  6681. #define DMA_ES_SOE_MASK (0x40U)
  6682. #define DMA_ES_SOE_SHIFT (6U)
  6683. #define DMA_ES_SOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_SOE_SHIFT)) & DMA_ES_SOE_MASK)
  6684. #define DMA_ES_SAE_MASK (0x80U)
  6685. #define DMA_ES_SAE_SHIFT (7U)
  6686. #define DMA_ES_SAE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_SAE_SHIFT)) & DMA_ES_SAE_MASK)
  6687. #define DMA_ES_ERRCHN_MASK (0x1F00U)
  6688. #define DMA_ES_ERRCHN_SHIFT (8U)
  6689. #define DMA_ES_ERRCHN(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_ERRCHN_SHIFT)) & DMA_ES_ERRCHN_MASK)
  6690. #define DMA_ES_CPE_MASK (0x4000U)
  6691. #define DMA_ES_CPE_SHIFT (14U)
  6692. #define DMA_ES_CPE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_CPE_SHIFT)) & DMA_ES_CPE_MASK)
  6693. #define DMA_ES_GPE_MASK (0x8000U)
  6694. #define DMA_ES_GPE_SHIFT (15U)
  6695. #define DMA_ES_GPE(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_GPE_SHIFT)) & DMA_ES_GPE_MASK)
  6696. #define DMA_ES_ECX_MASK (0x10000U)
  6697. #define DMA_ES_ECX_SHIFT (16U)
  6698. #define DMA_ES_ECX(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_ECX_SHIFT)) & DMA_ES_ECX_MASK)
  6699. #define DMA_ES_VLD_MASK (0x80000000U)
  6700. #define DMA_ES_VLD_SHIFT (31U)
  6701. #define DMA_ES_VLD(x) (((uint32_t)(((uint32_t)(x)) << DMA_ES_VLD_SHIFT)) & DMA_ES_VLD_MASK)
  6702. /*! @name ERQ - Enable Request Register */
  6703. #define DMA_ERQ_ERQ0_MASK (0x1U)
  6704. #define DMA_ERQ_ERQ0_SHIFT (0U)
  6705. #define DMA_ERQ_ERQ0(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ0_SHIFT)) & DMA_ERQ_ERQ0_MASK)
  6706. #define DMA_ERQ_ERQ1_MASK (0x2U)
  6707. #define DMA_ERQ_ERQ1_SHIFT (1U)
  6708. #define DMA_ERQ_ERQ1(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ1_SHIFT)) & DMA_ERQ_ERQ1_MASK)
  6709. #define DMA_ERQ_ERQ2_MASK (0x4U)
  6710. #define DMA_ERQ_ERQ2_SHIFT (2U)
  6711. #define DMA_ERQ_ERQ2(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ2_SHIFT)) & DMA_ERQ_ERQ2_MASK)
  6712. #define DMA_ERQ_ERQ3_MASK (0x8U)
  6713. #define DMA_ERQ_ERQ3_SHIFT (3U)
  6714. #define DMA_ERQ_ERQ3(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ3_SHIFT)) & DMA_ERQ_ERQ3_MASK)
  6715. #define DMA_ERQ_ERQ4_MASK (0x10U)
  6716. #define DMA_ERQ_ERQ4_SHIFT (4U)
  6717. #define DMA_ERQ_ERQ4(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ4_SHIFT)) & DMA_ERQ_ERQ4_MASK)
  6718. #define DMA_ERQ_ERQ5_MASK (0x20U)
  6719. #define DMA_ERQ_ERQ5_SHIFT (5U)
  6720. #define DMA_ERQ_ERQ5(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ5_SHIFT)) & DMA_ERQ_ERQ5_MASK)
  6721. #define DMA_ERQ_ERQ6_MASK (0x40U)
  6722. #define DMA_ERQ_ERQ6_SHIFT (6U)
  6723. #define DMA_ERQ_ERQ6(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ6_SHIFT)) & DMA_ERQ_ERQ6_MASK)
  6724. #define DMA_ERQ_ERQ7_MASK (0x80U)
  6725. #define DMA_ERQ_ERQ7_SHIFT (7U)
  6726. #define DMA_ERQ_ERQ7(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ7_SHIFT)) & DMA_ERQ_ERQ7_MASK)
  6727. #define DMA_ERQ_ERQ8_MASK (0x100U)
  6728. #define DMA_ERQ_ERQ8_SHIFT (8U)
  6729. #define DMA_ERQ_ERQ8(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ8_SHIFT)) & DMA_ERQ_ERQ8_MASK)
  6730. #define DMA_ERQ_ERQ9_MASK (0x200U)
  6731. #define DMA_ERQ_ERQ9_SHIFT (9U)
  6732. #define DMA_ERQ_ERQ9(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ9_SHIFT)) & DMA_ERQ_ERQ9_MASK)
  6733. #define DMA_ERQ_ERQ10_MASK (0x400U)
  6734. #define DMA_ERQ_ERQ10_SHIFT (10U)
  6735. #define DMA_ERQ_ERQ10(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ10_SHIFT)) & DMA_ERQ_ERQ10_MASK)
  6736. #define DMA_ERQ_ERQ11_MASK (0x800U)
  6737. #define DMA_ERQ_ERQ11_SHIFT (11U)
  6738. #define DMA_ERQ_ERQ11(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ11_SHIFT)) & DMA_ERQ_ERQ11_MASK)
  6739. #define DMA_ERQ_ERQ12_MASK (0x1000U)
  6740. #define DMA_ERQ_ERQ12_SHIFT (12U)
  6741. #define DMA_ERQ_ERQ12(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ12_SHIFT)) & DMA_ERQ_ERQ12_MASK)
  6742. #define DMA_ERQ_ERQ13_MASK (0x2000U)
  6743. #define DMA_ERQ_ERQ13_SHIFT (13U)
  6744. #define DMA_ERQ_ERQ13(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ13_SHIFT)) & DMA_ERQ_ERQ13_MASK)
  6745. #define DMA_ERQ_ERQ14_MASK (0x4000U)
  6746. #define DMA_ERQ_ERQ14_SHIFT (14U)
  6747. #define DMA_ERQ_ERQ14(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ14_SHIFT)) & DMA_ERQ_ERQ14_MASK)
  6748. #define DMA_ERQ_ERQ15_MASK (0x8000U)
  6749. #define DMA_ERQ_ERQ15_SHIFT (15U)
  6750. #define DMA_ERQ_ERQ15(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ15_SHIFT)) & DMA_ERQ_ERQ15_MASK)
  6751. #define DMA_ERQ_ERQ16_MASK (0x10000U)
  6752. #define DMA_ERQ_ERQ16_SHIFT (16U)
  6753. #define DMA_ERQ_ERQ16(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ16_SHIFT)) & DMA_ERQ_ERQ16_MASK)
  6754. #define DMA_ERQ_ERQ17_MASK (0x20000U)
  6755. #define DMA_ERQ_ERQ17_SHIFT (17U)
  6756. #define DMA_ERQ_ERQ17(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ17_SHIFT)) & DMA_ERQ_ERQ17_MASK)
  6757. #define DMA_ERQ_ERQ18_MASK (0x40000U)
  6758. #define DMA_ERQ_ERQ18_SHIFT (18U)
  6759. #define DMA_ERQ_ERQ18(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ18_SHIFT)) & DMA_ERQ_ERQ18_MASK)
  6760. #define DMA_ERQ_ERQ19_MASK (0x80000U)
  6761. #define DMA_ERQ_ERQ19_SHIFT (19U)
  6762. #define DMA_ERQ_ERQ19(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ19_SHIFT)) & DMA_ERQ_ERQ19_MASK)
  6763. #define DMA_ERQ_ERQ20_MASK (0x100000U)
  6764. #define DMA_ERQ_ERQ20_SHIFT (20U)
  6765. #define DMA_ERQ_ERQ20(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ20_SHIFT)) & DMA_ERQ_ERQ20_MASK)
  6766. #define DMA_ERQ_ERQ21_MASK (0x200000U)
  6767. #define DMA_ERQ_ERQ21_SHIFT (21U)
  6768. #define DMA_ERQ_ERQ21(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ21_SHIFT)) & DMA_ERQ_ERQ21_MASK)
  6769. #define DMA_ERQ_ERQ22_MASK (0x400000U)
  6770. #define DMA_ERQ_ERQ22_SHIFT (22U)
  6771. #define DMA_ERQ_ERQ22(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ22_SHIFT)) & DMA_ERQ_ERQ22_MASK)
  6772. #define DMA_ERQ_ERQ23_MASK (0x800000U)
  6773. #define DMA_ERQ_ERQ23_SHIFT (23U)
  6774. #define DMA_ERQ_ERQ23(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ23_SHIFT)) & DMA_ERQ_ERQ23_MASK)
  6775. #define DMA_ERQ_ERQ24_MASK (0x1000000U)
  6776. #define DMA_ERQ_ERQ24_SHIFT (24U)
  6777. #define DMA_ERQ_ERQ24(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ24_SHIFT)) & DMA_ERQ_ERQ24_MASK)
  6778. #define DMA_ERQ_ERQ25_MASK (0x2000000U)
  6779. #define DMA_ERQ_ERQ25_SHIFT (25U)
  6780. #define DMA_ERQ_ERQ25(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ25_SHIFT)) & DMA_ERQ_ERQ25_MASK)
  6781. #define DMA_ERQ_ERQ26_MASK (0x4000000U)
  6782. #define DMA_ERQ_ERQ26_SHIFT (26U)
  6783. #define DMA_ERQ_ERQ26(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ26_SHIFT)) & DMA_ERQ_ERQ26_MASK)
  6784. #define DMA_ERQ_ERQ27_MASK (0x8000000U)
  6785. #define DMA_ERQ_ERQ27_SHIFT (27U)
  6786. #define DMA_ERQ_ERQ27(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ27_SHIFT)) & DMA_ERQ_ERQ27_MASK)
  6787. #define DMA_ERQ_ERQ28_MASK (0x10000000U)
  6788. #define DMA_ERQ_ERQ28_SHIFT (28U)
  6789. #define DMA_ERQ_ERQ28(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ28_SHIFT)) & DMA_ERQ_ERQ28_MASK)
  6790. #define DMA_ERQ_ERQ29_MASK (0x20000000U)
  6791. #define DMA_ERQ_ERQ29_SHIFT (29U)
  6792. #define DMA_ERQ_ERQ29(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ29_SHIFT)) & DMA_ERQ_ERQ29_MASK)
  6793. #define DMA_ERQ_ERQ30_MASK (0x40000000U)
  6794. #define DMA_ERQ_ERQ30_SHIFT (30U)
  6795. #define DMA_ERQ_ERQ30(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ30_SHIFT)) & DMA_ERQ_ERQ30_MASK)
  6796. #define DMA_ERQ_ERQ31_MASK (0x80000000U)
  6797. #define DMA_ERQ_ERQ31_SHIFT (31U)
  6798. #define DMA_ERQ_ERQ31(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERQ_ERQ31_SHIFT)) & DMA_ERQ_ERQ31_MASK)
  6799. /*! @name EEI - Enable Error Interrupt Register */
  6800. #define DMA_EEI_EEI0_MASK (0x1U)
  6801. #define DMA_EEI_EEI0_SHIFT (0U)
  6802. #define DMA_EEI_EEI0(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI0_SHIFT)) & DMA_EEI_EEI0_MASK)
  6803. #define DMA_EEI_EEI1_MASK (0x2U)
  6804. #define DMA_EEI_EEI1_SHIFT (1U)
  6805. #define DMA_EEI_EEI1(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI1_SHIFT)) & DMA_EEI_EEI1_MASK)
  6806. #define DMA_EEI_EEI2_MASK (0x4U)
  6807. #define DMA_EEI_EEI2_SHIFT (2U)
  6808. #define DMA_EEI_EEI2(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI2_SHIFT)) & DMA_EEI_EEI2_MASK)
  6809. #define DMA_EEI_EEI3_MASK (0x8U)
  6810. #define DMA_EEI_EEI3_SHIFT (3U)
  6811. #define DMA_EEI_EEI3(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI3_SHIFT)) & DMA_EEI_EEI3_MASK)
  6812. #define DMA_EEI_EEI4_MASK (0x10U)
  6813. #define DMA_EEI_EEI4_SHIFT (4U)
  6814. #define DMA_EEI_EEI4(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI4_SHIFT)) & DMA_EEI_EEI4_MASK)
  6815. #define DMA_EEI_EEI5_MASK (0x20U)
  6816. #define DMA_EEI_EEI5_SHIFT (5U)
  6817. #define DMA_EEI_EEI5(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI5_SHIFT)) & DMA_EEI_EEI5_MASK)
  6818. #define DMA_EEI_EEI6_MASK (0x40U)
  6819. #define DMA_EEI_EEI6_SHIFT (6U)
  6820. #define DMA_EEI_EEI6(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI6_SHIFT)) & DMA_EEI_EEI6_MASK)
  6821. #define DMA_EEI_EEI7_MASK (0x80U)
  6822. #define DMA_EEI_EEI7_SHIFT (7U)
  6823. #define DMA_EEI_EEI7(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI7_SHIFT)) & DMA_EEI_EEI7_MASK)
  6824. #define DMA_EEI_EEI8_MASK (0x100U)
  6825. #define DMA_EEI_EEI8_SHIFT (8U)
  6826. #define DMA_EEI_EEI8(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI8_SHIFT)) & DMA_EEI_EEI8_MASK)
  6827. #define DMA_EEI_EEI9_MASK (0x200U)
  6828. #define DMA_EEI_EEI9_SHIFT (9U)
  6829. #define DMA_EEI_EEI9(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI9_SHIFT)) & DMA_EEI_EEI9_MASK)
  6830. #define DMA_EEI_EEI10_MASK (0x400U)
  6831. #define DMA_EEI_EEI10_SHIFT (10U)
  6832. #define DMA_EEI_EEI10(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI10_SHIFT)) & DMA_EEI_EEI10_MASK)
  6833. #define DMA_EEI_EEI11_MASK (0x800U)
  6834. #define DMA_EEI_EEI11_SHIFT (11U)
  6835. #define DMA_EEI_EEI11(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI11_SHIFT)) & DMA_EEI_EEI11_MASK)
  6836. #define DMA_EEI_EEI12_MASK (0x1000U)
  6837. #define DMA_EEI_EEI12_SHIFT (12U)
  6838. #define DMA_EEI_EEI12(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI12_SHIFT)) & DMA_EEI_EEI12_MASK)
  6839. #define DMA_EEI_EEI13_MASK (0x2000U)
  6840. #define DMA_EEI_EEI13_SHIFT (13U)
  6841. #define DMA_EEI_EEI13(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI13_SHIFT)) & DMA_EEI_EEI13_MASK)
  6842. #define DMA_EEI_EEI14_MASK (0x4000U)
  6843. #define DMA_EEI_EEI14_SHIFT (14U)
  6844. #define DMA_EEI_EEI14(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI14_SHIFT)) & DMA_EEI_EEI14_MASK)
  6845. #define DMA_EEI_EEI15_MASK (0x8000U)
  6846. #define DMA_EEI_EEI15_SHIFT (15U)
  6847. #define DMA_EEI_EEI15(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI15_SHIFT)) & DMA_EEI_EEI15_MASK)
  6848. #define DMA_EEI_EEI16_MASK (0x10000U)
  6849. #define DMA_EEI_EEI16_SHIFT (16U)
  6850. #define DMA_EEI_EEI16(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI16_SHIFT)) & DMA_EEI_EEI16_MASK)
  6851. #define DMA_EEI_EEI17_MASK (0x20000U)
  6852. #define DMA_EEI_EEI17_SHIFT (17U)
  6853. #define DMA_EEI_EEI17(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI17_SHIFT)) & DMA_EEI_EEI17_MASK)
  6854. #define DMA_EEI_EEI18_MASK (0x40000U)
  6855. #define DMA_EEI_EEI18_SHIFT (18U)
  6856. #define DMA_EEI_EEI18(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI18_SHIFT)) & DMA_EEI_EEI18_MASK)
  6857. #define DMA_EEI_EEI19_MASK (0x80000U)
  6858. #define DMA_EEI_EEI19_SHIFT (19U)
  6859. #define DMA_EEI_EEI19(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI19_SHIFT)) & DMA_EEI_EEI19_MASK)
  6860. #define DMA_EEI_EEI20_MASK (0x100000U)
  6861. #define DMA_EEI_EEI20_SHIFT (20U)
  6862. #define DMA_EEI_EEI20(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI20_SHIFT)) & DMA_EEI_EEI20_MASK)
  6863. #define DMA_EEI_EEI21_MASK (0x200000U)
  6864. #define DMA_EEI_EEI21_SHIFT (21U)
  6865. #define DMA_EEI_EEI21(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI21_SHIFT)) & DMA_EEI_EEI21_MASK)
  6866. #define DMA_EEI_EEI22_MASK (0x400000U)
  6867. #define DMA_EEI_EEI22_SHIFT (22U)
  6868. #define DMA_EEI_EEI22(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI22_SHIFT)) & DMA_EEI_EEI22_MASK)
  6869. #define DMA_EEI_EEI23_MASK (0x800000U)
  6870. #define DMA_EEI_EEI23_SHIFT (23U)
  6871. #define DMA_EEI_EEI23(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI23_SHIFT)) & DMA_EEI_EEI23_MASK)
  6872. #define DMA_EEI_EEI24_MASK (0x1000000U)
  6873. #define DMA_EEI_EEI24_SHIFT (24U)
  6874. #define DMA_EEI_EEI24(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI24_SHIFT)) & DMA_EEI_EEI24_MASK)
  6875. #define DMA_EEI_EEI25_MASK (0x2000000U)
  6876. #define DMA_EEI_EEI25_SHIFT (25U)
  6877. #define DMA_EEI_EEI25(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI25_SHIFT)) & DMA_EEI_EEI25_MASK)
  6878. #define DMA_EEI_EEI26_MASK (0x4000000U)
  6879. #define DMA_EEI_EEI26_SHIFT (26U)
  6880. #define DMA_EEI_EEI26(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI26_SHIFT)) & DMA_EEI_EEI26_MASK)
  6881. #define DMA_EEI_EEI27_MASK (0x8000000U)
  6882. #define DMA_EEI_EEI27_SHIFT (27U)
  6883. #define DMA_EEI_EEI27(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI27_SHIFT)) & DMA_EEI_EEI27_MASK)
  6884. #define DMA_EEI_EEI28_MASK (0x10000000U)
  6885. #define DMA_EEI_EEI28_SHIFT (28U)
  6886. #define DMA_EEI_EEI28(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI28_SHIFT)) & DMA_EEI_EEI28_MASK)
  6887. #define DMA_EEI_EEI29_MASK (0x20000000U)
  6888. #define DMA_EEI_EEI29_SHIFT (29U)
  6889. #define DMA_EEI_EEI29(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI29_SHIFT)) & DMA_EEI_EEI29_MASK)
  6890. #define DMA_EEI_EEI30_MASK (0x40000000U)
  6891. #define DMA_EEI_EEI30_SHIFT (30U)
  6892. #define DMA_EEI_EEI30(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI30_SHIFT)) & DMA_EEI_EEI30_MASK)
  6893. #define DMA_EEI_EEI31_MASK (0x80000000U)
  6894. #define DMA_EEI_EEI31_SHIFT (31U)
  6895. #define DMA_EEI_EEI31(x) (((uint32_t)(((uint32_t)(x)) << DMA_EEI_EEI31_SHIFT)) & DMA_EEI_EEI31_MASK)
  6896. /*! @name CEEI - Clear Enable Error Interrupt Register */
  6897. #define DMA_CEEI_CEEI_MASK (0x1FU)
  6898. #define DMA_CEEI_CEEI_SHIFT (0U)
  6899. #define DMA_CEEI_CEEI(x) (((uint8_t)(((uint8_t)(x)) << DMA_CEEI_CEEI_SHIFT)) & DMA_CEEI_CEEI_MASK)
  6900. #define DMA_CEEI_CAEE_MASK (0x40U)
  6901. #define DMA_CEEI_CAEE_SHIFT (6U)
  6902. #define DMA_CEEI_CAEE(x) (((uint8_t)(((uint8_t)(x)) << DMA_CEEI_CAEE_SHIFT)) & DMA_CEEI_CAEE_MASK)
  6903. #define DMA_CEEI_NOP_MASK (0x80U)
  6904. #define DMA_CEEI_NOP_SHIFT (7U)
  6905. #define DMA_CEEI_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CEEI_NOP_SHIFT)) & DMA_CEEI_NOP_MASK)
  6906. /*! @name SEEI - Set Enable Error Interrupt Register */
  6907. #define DMA_SEEI_SEEI_MASK (0x1FU)
  6908. #define DMA_SEEI_SEEI_SHIFT (0U)
  6909. #define DMA_SEEI_SEEI(x) (((uint8_t)(((uint8_t)(x)) << DMA_SEEI_SEEI_SHIFT)) & DMA_SEEI_SEEI_MASK)
  6910. #define DMA_SEEI_SAEE_MASK (0x40U)
  6911. #define DMA_SEEI_SAEE_SHIFT (6U)
  6912. #define DMA_SEEI_SAEE(x) (((uint8_t)(((uint8_t)(x)) << DMA_SEEI_SAEE_SHIFT)) & DMA_SEEI_SAEE_MASK)
  6913. #define DMA_SEEI_NOP_MASK (0x80U)
  6914. #define DMA_SEEI_NOP_SHIFT (7U)
  6915. #define DMA_SEEI_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_SEEI_NOP_SHIFT)) & DMA_SEEI_NOP_MASK)
  6916. /*! @name CERQ - Clear Enable Request Register */
  6917. #define DMA_CERQ_CERQ_MASK (0x1FU)
  6918. #define DMA_CERQ_CERQ_SHIFT (0U)
  6919. #define DMA_CERQ_CERQ(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERQ_CERQ_SHIFT)) & DMA_CERQ_CERQ_MASK)
  6920. #define DMA_CERQ_CAER_MASK (0x40U)
  6921. #define DMA_CERQ_CAER_SHIFT (6U)
  6922. #define DMA_CERQ_CAER(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERQ_CAER_SHIFT)) & DMA_CERQ_CAER_MASK)
  6923. #define DMA_CERQ_NOP_MASK (0x80U)
  6924. #define DMA_CERQ_NOP_SHIFT (7U)
  6925. #define DMA_CERQ_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERQ_NOP_SHIFT)) & DMA_CERQ_NOP_MASK)
  6926. /*! @name SERQ - Set Enable Request Register */
  6927. #define DMA_SERQ_SERQ_MASK (0x1FU)
  6928. #define DMA_SERQ_SERQ_SHIFT (0U)
  6929. #define DMA_SERQ_SERQ(x) (((uint8_t)(((uint8_t)(x)) << DMA_SERQ_SERQ_SHIFT)) & DMA_SERQ_SERQ_MASK)
  6930. #define DMA_SERQ_SAER_MASK (0x40U)
  6931. #define DMA_SERQ_SAER_SHIFT (6U)
  6932. #define DMA_SERQ_SAER(x) (((uint8_t)(((uint8_t)(x)) << DMA_SERQ_SAER_SHIFT)) & DMA_SERQ_SAER_MASK)
  6933. #define DMA_SERQ_NOP_MASK (0x80U)
  6934. #define DMA_SERQ_NOP_SHIFT (7U)
  6935. #define DMA_SERQ_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_SERQ_NOP_SHIFT)) & DMA_SERQ_NOP_MASK)
  6936. /*! @name CDNE - Clear DONE Status Bit Register */
  6937. #define DMA_CDNE_CDNE_MASK (0x1FU)
  6938. #define DMA_CDNE_CDNE_SHIFT (0U)
  6939. #define DMA_CDNE_CDNE(x) (((uint8_t)(((uint8_t)(x)) << DMA_CDNE_CDNE_SHIFT)) & DMA_CDNE_CDNE_MASK)
  6940. #define DMA_CDNE_CADN_MASK (0x40U)
  6941. #define DMA_CDNE_CADN_SHIFT (6U)
  6942. #define DMA_CDNE_CADN(x) (((uint8_t)(((uint8_t)(x)) << DMA_CDNE_CADN_SHIFT)) & DMA_CDNE_CADN_MASK)
  6943. #define DMA_CDNE_NOP_MASK (0x80U)
  6944. #define DMA_CDNE_NOP_SHIFT (7U)
  6945. #define DMA_CDNE_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CDNE_NOP_SHIFT)) & DMA_CDNE_NOP_MASK)
  6946. /*! @name SSRT - Set START Bit Register */
  6947. #define DMA_SSRT_SSRT_MASK (0x1FU)
  6948. #define DMA_SSRT_SSRT_SHIFT (0U)
  6949. #define DMA_SSRT_SSRT(x) (((uint8_t)(((uint8_t)(x)) << DMA_SSRT_SSRT_SHIFT)) & DMA_SSRT_SSRT_MASK)
  6950. #define DMA_SSRT_SAST_MASK (0x40U)
  6951. #define DMA_SSRT_SAST_SHIFT (6U)
  6952. #define DMA_SSRT_SAST(x) (((uint8_t)(((uint8_t)(x)) << DMA_SSRT_SAST_SHIFT)) & DMA_SSRT_SAST_MASK)
  6953. #define DMA_SSRT_NOP_MASK (0x80U)
  6954. #define DMA_SSRT_NOP_SHIFT (7U)
  6955. #define DMA_SSRT_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_SSRT_NOP_SHIFT)) & DMA_SSRT_NOP_MASK)
  6956. /*! @name CERR - Clear Error Register */
  6957. #define DMA_CERR_CERR_MASK (0x1FU)
  6958. #define DMA_CERR_CERR_SHIFT (0U)
  6959. #define DMA_CERR_CERR(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERR_CERR_SHIFT)) & DMA_CERR_CERR_MASK)
  6960. #define DMA_CERR_CAEI_MASK (0x40U)
  6961. #define DMA_CERR_CAEI_SHIFT (6U)
  6962. #define DMA_CERR_CAEI(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERR_CAEI_SHIFT)) & DMA_CERR_CAEI_MASK)
  6963. #define DMA_CERR_NOP_MASK (0x80U)
  6964. #define DMA_CERR_NOP_SHIFT (7U)
  6965. #define DMA_CERR_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CERR_NOP_SHIFT)) & DMA_CERR_NOP_MASK)
  6966. /*! @name CINT - Clear Interrupt Request Register */
  6967. #define DMA_CINT_CINT_MASK (0x1FU)
  6968. #define DMA_CINT_CINT_SHIFT (0U)
  6969. #define DMA_CINT_CINT(x) (((uint8_t)(((uint8_t)(x)) << DMA_CINT_CINT_SHIFT)) & DMA_CINT_CINT_MASK)
  6970. #define DMA_CINT_CAIR_MASK (0x40U)
  6971. #define DMA_CINT_CAIR_SHIFT (6U)
  6972. #define DMA_CINT_CAIR(x) (((uint8_t)(((uint8_t)(x)) << DMA_CINT_CAIR_SHIFT)) & DMA_CINT_CAIR_MASK)
  6973. #define DMA_CINT_NOP_MASK (0x80U)
  6974. #define DMA_CINT_NOP_SHIFT (7U)
  6975. #define DMA_CINT_NOP(x) (((uint8_t)(((uint8_t)(x)) << DMA_CINT_NOP_SHIFT)) & DMA_CINT_NOP_MASK)
  6976. /*! @name INT - Interrupt Request Register */
  6977. #define DMA_INT_INT0_MASK (0x1U)
  6978. #define DMA_INT_INT0_SHIFT (0U)
  6979. #define DMA_INT_INT0(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT0_SHIFT)) & DMA_INT_INT0_MASK)
  6980. #define DMA_INT_INT1_MASK (0x2U)
  6981. #define DMA_INT_INT1_SHIFT (1U)
  6982. #define DMA_INT_INT1(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT1_SHIFT)) & DMA_INT_INT1_MASK)
  6983. #define DMA_INT_INT2_MASK (0x4U)
  6984. #define DMA_INT_INT2_SHIFT (2U)
  6985. #define DMA_INT_INT2(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT2_SHIFT)) & DMA_INT_INT2_MASK)
  6986. #define DMA_INT_INT3_MASK (0x8U)
  6987. #define DMA_INT_INT3_SHIFT (3U)
  6988. #define DMA_INT_INT3(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT3_SHIFT)) & DMA_INT_INT3_MASK)
  6989. #define DMA_INT_INT4_MASK (0x10U)
  6990. #define DMA_INT_INT4_SHIFT (4U)
  6991. #define DMA_INT_INT4(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT4_SHIFT)) & DMA_INT_INT4_MASK)
  6992. #define DMA_INT_INT5_MASK (0x20U)
  6993. #define DMA_INT_INT5_SHIFT (5U)
  6994. #define DMA_INT_INT5(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT5_SHIFT)) & DMA_INT_INT5_MASK)
  6995. #define DMA_INT_INT6_MASK (0x40U)
  6996. #define DMA_INT_INT6_SHIFT (6U)
  6997. #define DMA_INT_INT6(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT6_SHIFT)) & DMA_INT_INT6_MASK)
  6998. #define DMA_INT_INT7_MASK (0x80U)
  6999. #define DMA_INT_INT7_SHIFT (7U)
  7000. #define DMA_INT_INT7(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT7_SHIFT)) & DMA_INT_INT7_MASK)
  7001. #define DMA_INT_INT8_MASK (0x100U)
  7002. #define DMA_INT_INT8_SHIFT (8U)
  7003. #define DMA_INT_INT8(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT8_SHIFT)) & DMA_INT_INT8_MASK)
  7004. #define DMA_INT_INT9_MASK (0x200U)
  7005. #define DMA_INT_INT9_SHIFT (9U)
  7006. #define DMA_INT_INT9(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT9_SHIFT)) & DMA_INT_INT9_MASK)
  7007. #define DMA_INT_INT10_MASK (0x400U)
  7008. #define DMA_INT_INT10_SHIFT (10U)
  7009. #define DMA_INT_INT10(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT10_SHIFT)) & DMA_INT_INT10_MASK)
  7010. #define DMA_INT_INT11_MASK (0x800U)
  7011. #define DMA_INT_INT11_SHIFT (11U)
  7012. #define DMA_INT_INT11(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT11_SHIFT)) & DMA_INT_INT11_MASK)
  7013. #define DMA_INT_INT12_MASK (0x1000U)
  7014. #define DMA_INT_INT12_SHIFT (12U)
  7015. #define DMA_INT_INT12(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT12_SHIFT)) & DMA_INT_INT12_MASK)
  7016. #define DMA_INT_INT13_MASK (0x2000U)
  7017. #define DMA_INT_INT13_SHIFT (13U)
  7018. #define DMA_INT_INT13(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT13_SHIFT)) & DMA_INT_INT13_MASK)
  7019. #define DMA_INT_INT14_MASK (0x4000U)
  7020. #define DMA_INT_INT14_SHIFT (14U)
  7021. #define DMA_INT_INT14(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT14_SHIFT)) & DMA_INT_INT14_MASK)
  7022. #define DMA_INT_INT15_MASK (0x8000U)
  7023. #define DMA_INT_INT15_SHIFT (15U)
  7024. #define DMA_INT_INT15(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT15_SHIFT)) & DMA_INT_INT15_MASK)
  7025. #define DMA_INT_INT16_MASK (0x10000U)
  7026. #define DMA_INT_INT16_SHIFT (16U)
  7027. #define DMA_INT_INT16(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT16_SHIFT)) & DMA_INT_INT16_MASK)
  7028. #define DMA_INT_INT17_MASK (0x20000U)
  7029. #define DMA_INT_INT17_SHIFT (17U)
  7030. #define DMA_INT_INT17(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT17_SHIFT)) & DMA_INT_INT17_MASK)
  7031. #define DMA_INT_INT18_MASK (0x40000U)
  7032. #define DMA_INT_INT18_SHIFT (18U)
  7033. #define DMA_INT_INT18(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT18_SHIFT)) & DMA_INT_INT18_MASK)
  7034. #define DMA_INT_INT19_MASK (0x80000U)
  7035. #define DMA_INT_INT19_SHIFT (19U)
  7036. #define DMA_INT_INT19(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT19_SHIFT)) & DMA_INT_INT19_MASK)
  7037. #define DMA_INT_INT20_MASK (0x100000U)
  7038. #define DMA_INT_INT20_SHIFT (20U)
  7039. #define DMA_INT_INT20(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT20_SHIFT)) & DMA_INT_INT20_MASK)
  7040. #define DMA_INT_INT21_MASK (0x200000U)
  7041. #define DMA_INT_INT21_SHIFT (21U)
  7042. #define DMA_INT_INT21(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT21_SHIFT)) & DMA_INT_INT21_MASK)
  7043. #define DMA_INT_INT22_MASK (0x400000U)
  7044. #define DMA_INT_INT22_SHIFT (22U)
  7045. #define DMA_INT_INT22(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT22_SHIFT)) & DMA_INT_INT22_MASK)
  7046. #define DMA_INT_INT23_MASK (0x800000U)
  7047. #define DMA_INT_INT23_SHIFT (23U)
  7048. #define DMA_INT_INT23(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT23_SHIFT)) & DMA_INT_INT23_MASK)
  7049. #define DMA_INT_INT24_MASK (0x1000000U)
  7050. #define DMA_INT_INT24_SHIFT (24U)
  7051. #define DMA_INT_INT24(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT24_SHIFT)) & DMA_INT_INT24_MASK)
  7052. #define DMA_INT_INT25_MASK (0x2000000U)
  7053. #define DMA_INT_INT25_SHIFT (25U)
  7054. #define DMA_INT_INT25(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT25_SHIFT)) & DMA_INT_INT25_MASK)
  7055. #define DMA_INT_INT26_MASK (0x4000000U)
  7056. #define DMA_INT_INT26_SHIFT (26U)
  7057. #define DMA_INT_INT26(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT26_SHIFT)) & DMA_INT_INT26_MASK)
  7058. #define DMA_INT_INT27_MASK (0x8000000U)
  7059. #define DMA_INT_INT27_SHIFT (27U)
  7060. #define DMA_INT_INT27(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT27_SHIFT)) & DMA_INT_INT27_MASK)
  7061. #define DMA_INT_INT28_MASK (0x10000000U)
  7062. #define DMA_INT_INT28_SHIFT (28U)
  7063. #define DMA_INT_INT28(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT28_SHIFT)) & DMA_INT_INT28_MASK)
  7064. #define DMA_INT_INT29_MASK (0x20000000U)
  7065. #define DMA_INT_INT29_SHIFT (29U)
  7066. #define DMA_INT_INT29(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT29_SHIFT)) & DMA_INT_INT29_MASK)
  7067. #define DMA_INT_INT30_MASK (0x40000000U)
  7068. #define DMA_INT_INT30_SHIFT (30U)
  7069. #define DMA_INT_INT30(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT30_SHIFT)) & DMA_INT_INT30_MASK)
  7070. #define DMA_INT_INT31_MASK (0x80000000U)
  7071. #define DMA_INT_INT31_SHIFT (31U)
  7072. #define DMA_INT_INT31(x) (((uint32_t)(((uint32_t)(x)) << DMA_INT_INT31_SHIFT)) & DMA_INT_INT31_MASK)
  7073. /*! @name ERR - Error Register */
  7074. #define DMA_ERR_ERR0_MASK (0x1U)
  7075. #define DMA_ERR_ERR0_SHIFT (0U)
  7076. #define DMA_ERR_ERR0(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR0_SHIFT)) & DMA_ERR_ERR0_MASK)
  7077. #define DMA_ERR_ERR1_MASK (0x2U)
  7078. #define DMA_ERR_ERR1_SHIFT (1U)
  7079. #define DMA_ERR_ERR1(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR1_SHIFT)) & DMA_ERR_ERR1_MASK)
  7080. #define DMA_ERR_ERR2_MASK (0x4U)
  7081. #define DMA_ERR_ERR2_SHIFT (2U)
  7082. #define DMA_ERR_ERR2(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR2_SHIFT)) & DMA_ERR_ERR2_MASK)
  7083. #define DMA_ERR_ERR3_MASK (0x8U)
  7084. #define DMA_ERR_ERR3_SHIFT (3U)
  7085. #define DMA_ERR_ERR3(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR3_SHIFT)) & DMA_ERR_ERR3_MASK)
  7086. #define DMA_ERR_ERR4_MASK (0x10U)
  7087. #define DMA_ERR_ERR4_SHIFT (4U)
  7088. #define DMA_ERR_ERR4(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR4_SHIFT)) & DMA_ERR_ERR4_MASK)
  7089. #define DMA_ERR_ERR5_MASK (0x20U)
  7090. #define DMA_ERR_ERR5_SHIFT (5U)
  7091. #define DMA_ERR_ERR5(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR5_SHIFT)) & DMA_ERR_ERR5_MASK)
  7092. #define DMA_ERR_ERR6_MASK (0x40U)
  7093. #define DMA_ERR_ERR6_SHIFT (6U)
  7094. #define DMA_ERR_ERR6(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR6_SHIFT)) & DMA_ERR_ERR6_MASK)
  7095. #define DMA_ERR_ERR7_MASK (0x80U)
  7096. #define DMA_ERR_ERR7_SHIFT (7U)
  7097. #define DMA_ERR_ERR7(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR7_SHIFT)) & DMA_ERR_ERR7_MASK)
  7098. #define DMA_ERR_ERR8_MASK (0x100U)
  7099. #define DMA_ERR_ERR8_SHIFT (8U)
  7100. #define DMA_ERR_ERR8(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR8_SHIFT)) & DMA_ERR_ERR8_MASK)
  7101. #define DMA_ERR_ERR9_MASK (0x200U)
  7102. #define DMA_ERR_ERR9_SHIFT (9U)
  7103. #define DMA_ERR_ERR9(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR9_SHIFT)) & DMA_ERR_ERR9_MASK)
  7104. #define DMA_ERR_ERR10_MASK (0x400U)
  7105. #define DMA_ERR_ERR10_SHIFT (10U)
  7106. #define DMA_ERR_ERR10(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR10_SHIFT)) & DMA_ERR_ERR10_MASK)
  7107. #define DMA_ERR_ERR11_MASK (0x800U)
  7108. #define DMA_ERR_ERR11_SHIFT (11U)
  7109. #define DMA_ERR_ERR11(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR11_SHIFT)) & DMA_ERR_ERR11_MASK)
  7110. #define DMA_ERR_ERR12_MASK (0x1000U)
  7111. #define DMA_ERR_ERR12_SHIFT (12U)
  7112. #define DMA_ERR_ERR12(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR12_SHIFT)) & DMA_ERR_ERR12_MASK)
  7113. #define DMA_ERR_ERR13_MASK (0x2000U)
  7114. #define DMA_ERR_ERR13_SHIFT (13U)
  7115. #define DMA_ERR_ERR13(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR13_SHIFT)) & DMA_ERR_ERR13_MASK)
  7116. #define DMA_ERR_ERR14_MASK (0x4000U)
  7117. #define DMA_ERR_ERR14_SHIFT (14U)
  7118. #define DMA_ERR_ERR14(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR14_SHIFT)) & DMA_ERR_ERR14_MASK)
  7119. #define DMA_ERR_ERR15_MASK (0x8000U)
  7120. #define DMA_ERR_ERR15_SHIFT (15U)
  7121. #define DMA_ERR_ERR15(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR15_SHIFT)) & DMA_ERR_ERR15_MASK)
  7122. #define DMA_ERR_ERR16_MASK (0x10000U)
  7123. #define DMA_ERR_ERR16_SHIFT (16U)
  7124. #define DMA_ERR_ERR16(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR16_SHIFT)) & DMA_ERR_ERR16_MASK)
  7125. #define DMA_ERR_ERR17_MASK (0x20000U)
  7126. #define DMA_ERR_ERR17_SHIFT (17U)
  7127. #define DMA_ERR_ERR17(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR17_SHIFT)) & DMA_ERR_ERR17_MASK)
  7128. #define DMA_ERR_ERR18_MASK (0x40000U)
  7129. #define DMA_ERR_ERR18_SHIFT (18U)
  7130. #define DMA_ERR_ERR18(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR18_SHIFT)) & DMA_ERR_ERR18_MASK)
  7131. #define DMA_ERR_ERR19_MASK (0x80000U)
  7132. #define DMA_ERR_ERR19_SHIFT (19U)
  7133. #define DMA_ERR_ERR19(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR19_SHIFT)) & DMA_ERR_ERR19_MASK)
  7134. #define DMA_ERR_ERR20_MASK (0x100000U)
  7135. #define DMA_ERR_ERR20_SHIFT (20U)
  7136. #define DMA_ERR_ERR20(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR20_SHIFT)) & DMA_ERR_ERR20_MASK)
  7137. #define DMA_ERR_ERR21_MASK (0x200000U)
  7138. #define DMA_ERR_ERR21_SHIFT (21U)
  7139. #define DMA_ERR_ERR21(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR21_SHIFT)) & DMA_ERR_ERR21_MASK)
  7140. #define DMA_ERR_ERR22_MASK (0x400000U)
  7141. #define DMA_ERR_ERR22_SHIFT (22U)
  7142. #define DMA_ERR_ERR22(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR22_SHIFT)) & DMA_ERR_ERR22_MASK)
  7143. #define DMA_ERR_ERR23_MASK (0x800000U)
  7144. #define DMA_ERR_ERR23_SHIFT (23U)
  7145. #define DMA_ERR_ERR23(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR23_SHIFT)) & DMA_ERR_ERR23_MASK)
  7146. #define DMA_ERR_ERR24_MASK (0x1000000U)
  7147. #define DMA_ERR_ERR24_SHIFT (24U)
  7148. #define DMA_ERR_ERR24(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR24_SHIFT)) & DMA_ERR_ERR24_MASK)
  7149. #define DMA_ERR_ERR25_MASK (0x2000000U)
  7150. #define DMA_ERR_ERR25_SHIFT (25U)
  7151. #define DMA_ERR_ERR25(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR25_SHIFT)) & DMA_ERR_ERR25_MASK)
  7152. #define DMA_ERR_ERR26_MASK (0x4000000U)
  7153. #define DMA_ERR_ERR26_SHIFT (26U)
  7154. #define DMA_ERR_ERR26(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR26_SHIFT)) & DMA_ERR_ERR26_MASK)
  7155. #define DMA_ERR_ERR27_MASK (0x8000000U)
  7156. #define DMA_ERR_ERR27_SHIFT (27U)
  7157. #define DMA_ERR_ERR27(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR27_SHIFT)) & DMA_ERR_ERR27_MASK)
  7158. #define DMA_ERR_ERR28_MASK (0x10000000U)
  7159. #define DMA_ERR_ERR28_SHIFT (28U)
  7160. #define DMA_ERR_ERR28(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR28_SHIFT)) & DMA_ERR_ERR28_MASK)
  7161. #define DMA_ERR_ERR29_MASK (0x20000000U)
  7162. #define DMA_ERR_ERR29_SHIFT (29U)
  7163. #define DMA_ERR_ERR29(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR29_SHIFT)) & DMA_ERR_ERR29_MASK)
  7164. #define DMA_ERR_ERR30_MASK (0x40000000U)
  7165. #define DMA_ERR_ERR30_SHIFT (30U)
  7166. #define DMA_ERR_ERR30(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR30_SHIFT)) & DMA_ERR_ERR30_MASK)
  7167. #define DMA_ERR_ERR31_MASK (0x80000000U)
  7168. #define DMA_ERR_ERR31_SHIFT (31U)
  7169. #define DMA_ERR_ERR31(x) (((uint32_t)(((uint32_t)(x)) << DMA_ERR_ERR31_SHIFT)) & DMA_ERR_ERR31_MASK)
  7170. /*! @name HRS - Hardware Request Status Register */
  7171. #define DMA_HRS_HRS0_MASK (0x1U)
  7172. #define DMA_HRS_HRS0_SHIFT (0U)
  7173. #define DMA_HRS_HRS0(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS0_SHIFT)) & DMA_HRS_HRS0_MASK)
  7174. #define DMA_HRS_HRS1_MASK (0x2U)
  7175. #define DMA_HRS_HRS1_SHIFT (1U)
  7176. #define DMA_HRS_HRS1(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS1_SHIFT)) & DMA_HRS_HRS1_MASK)
  7177. #define DMA_HRS_HRS2_MASK (0x4U)
  7178. #define DMA_HRS_HRS2_SHIFT (2U)
  7179. #define DMA_HRS_HRS2(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS2_SHIFT)) & DMA_HRS_HRS2_MASK)
  7180. #define DMA_HRS_HRS3_MASK (0x8U)
  7181. #define DMA_HRS_HRS3_SHIFT (3U)
  7182. #define DMA_HRS_HRS3(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS3_SHIFT)) & DMA_HRS_HRS3_MASK)
  7183. #define DMA_HRS_HRS4_MASK (0x10U)
  7184. #define DMA_HRS_HRS4_SHIFT (4U)
  7185. #define DMA_HRS_HRS4(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS4_SHIFT)) & DMA_HRS_HRS4_MASK)
  7186. #define DMA_HRS_HRS5_MASK (0x20U)
  7187. #define DMA_HRS_HRS5_SHIFT (5U)
  7188. #define DMA_HRS_HRS5(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS5_SHIFT)) & DMA_HRS_HRS5_MASK)
  7189. #define DMA_HRS_HRS6_MASK (0x40U)
  7190. #define DMA_HRS_HRS6_SHIFT (6U)
  7191. #define DMA_HRS_HRS6(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS6_SHIFT)) & DMA_HRS_HRS6_MASK)
  7192. #define DMA_HRS_HRS7_MASK (0x80U)
  7193. #define DMA_HRS_HRS7_SHIFT (7U)
  7194. #define DMA_HRS_HRS7(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS7_SHIFT)) & DMA_HRS_HRS7_MASK)
  7195. #define DMA_HRS_HRS8_MASK (0x100U)
  7196. #define DMA_HRS_HRS8_SHIFT (8U)
  7197. #define DMA_HRS_HRS8(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS8_SHIFT)) & DMA_HRS_HRS8_MASK)
  7198. #define DMA_HRS_HRS9_MASK (0x200U)
  7199. #define DMA_HRS_HRS9_SHIFT (9U)
  7200. #define DMA_HRS_HRS9(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS9_SHIFT)) & DMA_HRS_HRS9_MASK)
  7201. #define DMA_HRS_HRS10_MASK (0x400U)
  7202. #define DMA_HRS_HRS10_SHIFT (10U)
  7203. #define DMA_HRS_HRS10(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS10_SHIFT)) & DMA_HRS_HRS10_MASK)
  7204. #define DMA_HRS_HRS11_MASK (0x800U)
  7205. #define DMA_HRS_HRS11_SHIFT (11U)
  7206. #define DMA_HRS_HRS11(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS11_SHIFT)) & DMA_HRS_HRS11_MASK)
  7207. #define DMA_HRS_HRS12_MASK (0x1000U)
  7208. #define DMA_HRS_HRS12_SHIFT (12U)
  7209. #define DMA_HRS_HRS12(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS12_SHIFT)) & DMA_HRS_HRS12_MASK)
  7210. #define DMA_HRS_HRS13_MASK (0x2000U)
  7211. #define DMA_HRS_HRS13_SHIFT (13U)
  7212. #define DMA_HRS_HRS13(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS13_SHIFT)) & DMA_HRS_HRS13_MASK)
  7213. #define DMA_HRS_HRS14_MASK (0x4000U)
  7214. #define DMA_HRS_HRS14_SHIFT (14U)
  7215. #define DMA_HRS_HRS14(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS14_SHIFT)) & DMA_HRS_HRS14_MASK)
  7216. #define DMA_HRS_HRS15_MASK (0x8000U)
  7217. #define DMA_HRS_HRS15_SHIFT (15U)
  7218. #define DMA_HRS_HRS15(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS15_SHIFT)) & DMA_HRS_HRS15_MASK)
  7219. #define DMA_HRS_HRS16_MASK (0x10000U)
  7220. #define DMA_HRS_HRS16_SHIFT (16U)
  7221. #define DMA_HRS_HRS16(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS16_SHIFT)) & DMA_HRS_HRS16_MASK)
  7222. #define DMA_HRS_HRS17_MASK (0x20000U)
  7223. #define DMA_HRS_HRS17_SHIFT (17U)
  7224. #define DMA_HRS_HRS17(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS17_SHIFT)) & DMA_HRS_HRS17_MASK)
  7225. #define DMA_HRS_HRS18_MASK (0x40000U)
  7226. #define DMA_HRS_HRS18_SHIFT (18U)
  7227. #define DMA_HRS_HRS18(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS18_SHIFT)) & DMA_HRS_HRS18_MASK)
  7228. #define DMA_HRS_HRS19_MASK (0x80000U)
  7229. #define DMA_HRS_HRS19_SHIFT (19U)
  7230. #define DMA_HRS_HRS19(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS19_SHIFT)) & DMA_HRS_HRS19_MASK)
  7231. #define DMA_HRS_HRS20_MASK (0x100000U)
  7232. #define DMA_HRS_HRS20_SHIFT (20U)
  7233. #define DMA_HRS_HRS20(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS20_SHIFT)) & DMA_HRS_HRS20_MASK)
  7234. #define DMA_HRS_HRS21_MASK (0x200000U)
  7235. #define DMA_HRS_HRS21_SHIFT (21U)
  7236. #define DMA_HRS_HRS21(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS21_SHIFT)) & DMA_HRS_HRS21_MASK)
  7237. #define DMA_HRS_HRS22_MASK (0x400000U)
  7238. #define DMA_HRS_HRS22_SHIFT (22U)
  7239. #define DMA_HRS_HRS22(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS22_SHIFT)) & DMA_HRS_HRS22_MASK)
  7240. #define DMA_HRS_HRS23_MASK (0x800000U)
  7241. #define DMA_HRS_HRS23_SHIFT (23U)
  7242. #define DMA_HRS_HRS23(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS23_SHIFT)) & DMA_HRS_HRS23_MASK)
  7243. #define DMA_HRS_HRS24_MASK (0x1000000U)
  7244. #define DMA_HRS_HRS24_SHIFT (24U)
  7245. #define DMA_HRS_HRS24(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS24_SHIFT)) & DMA_HRS_HRS24_MASK)
  7246. #define DMA_HRS_HRS25_MASK (0x2000000U)
  7247. #define DMA_HRS_HRS25_SHIFT (25U)
  7248. #define DMA_HRS_HRS25(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS25_SHIFT)) & DMA_HRS_HRS25_MASK)
  7249. #define DMA_HRS_HRS26_MASK (0x4000000U)
  7250. #define DMA_HRS_HRS26_SHIFT (26U)
  7251. #define DMA_HRS_HRS26(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS26_SHIFT)) & DMA_HRS_HRS26_MASK)
  7252. #define DMA_HRS_HRS27_MASK (0x8000000U)
  7253. #define DMA_HRS_HRS27_SHIFT (27U)
  7254. #define DMA_HRS_HRS27(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS27_SHIFT)) & DMA_HRS_HRS27_MASK)
  7255. #define DMA_HRS_HRS28_MASK (0x10000000U)
  7256. #define DMA_HRS_HRS28_SHIFT (28U)
  7257. #define DMA_HRS_HRS28(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS28_SHIFT)) & DMA_HRS_HRS28_MASK)
  7258. #define DMA_HRS_HRS29_MASK (0x20000000U)
  7259. #define DMA_HRS_HRS29_SHIFT (29U)
  7260. #define DMA_HRS_HRS29(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS29_SHIFT)) & DMA_HRS_HRS29_MASK)
  7261. #define DMA_HRS_HRS30_MASK (0x40000000U)
  7262. #define DMA_HRS_HRS30_SHIFT (30U)
  7263. #define DMA_HRS_HRS30(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS30_SHIFT)) & DMA_HRS_HRS30_MASK)
  7264. #define DMA_HRS_HRS31_MASK (0x80000000U)
  7265. #define DMA_HRS_HRS31_SHIFT (31U)
  7266. #define DMA_HRS_HRS31(x) (((uint32_t)(((uint32_t)(x)) << DMA_HRS_HRS31_SHIFT)) & DMA_HRS_HRS31_MASK)
  7267. /*! @name EARS - Enable Asynchronous Request in Stop Register */
  7268. #define DMA_EARS_EDREQ_0_MASK (0x1U)
  7269. #define DMA_EARS_EDREQ_0_SHIFT (0U)
  7270. #define DMA_EARS_EDREQ_0(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_0_SHIFT)) & DMA_EARS_EDREQ_0_MASK)
  7271. #define DMA_EARS_EDREQ_1_MASK (0x2U)
  7272. #define DMA_EARS_EDREQ_1_SHIFT (1U)
  7273. #define DMA_EARS_EDREQ_1(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_1_SHIFT)) & DMA_EARS_EDREQ_1_MASK)
  7274. #define DMA_EARS_EDREQ_2_MASK (0x4U)
  7275. #define DMA_EARS_EDREQ_2_SHIFT (2U)
  7276. #define DMA_EARS_EDREQ_2(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_2_SHIFT)) & DMA_EARS_EDREQ_2_MASK)
  7277. #define DMA_EARS_EDREQ_3_MASK (0x8U)
  7278. #define DMA_EARS_EDREQ_3_SHIFT (3U)
  7279. #define DMA_EARS_EDREQ_3(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_3_SHIFT)) & DMA_EARS_EDREQ_3_MASK)
  7280. #define DMA_EARS_EDREQ_4_MASK (0x10U)
  7281. #define DMA_EARS_EDREQ_4_SHIFT (4U)
  7282. #define DMA_EARS_EDREQ_4(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_4_SHIFT)) & DMA_EARS_EDREQ_4_MASK)
  7283. #define DMA_EARS_EDREQ_5_MASK (0x20U)
  7284. #define DMA_EARS_EDREQ_5_SHIFT (5U)
  7285. #define DMA_EARS_EDREQ_5(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_5_SHIFT)) & DMA_EARS_EDREQ_5_MASK)
  7286. #define DMA_EARS_EDREQ_6_MASK (0x40U)
  7287. #define DMA_EARS_EDREQ_6_SHIFT (6U)
  7288. #define DMA_EARS_EDREQ_6(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_6_SHIFT)) & DMA_EARS_EDREQ_6_MASK)
  7289. #define DMA_EARS_EDREQ_7_MASK (0x80U)
  7290. #define DMA_EARS_EDREQ_7_SHIFT (7U)
  7291. #define DMA_EARS_EDREQ_7(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_7_SHIFT)) & DMA_EARS_EDREQ_7_MASK)
  7292. #define DMA_EARS_EDREQ_8_MASK (0x100U)
  7293. #define DMA_EARS_EDREQ_8_SHIFT (8U)
  7294. #define DMA_EARS_EDREQ_8(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_8_SHIFT)) & DMA_EARS_EDREQ_8_MASK)
  7295. #define DMA_EARS_EDREQ_9_MASK (0x200U)
  7296. #define DMA_EARS_EDREQ_9_SHIFT (9U)
  7297. #define DMA_EARS_EDREQ_9(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_9_SHIFT)) & DMA_EARS_EDREQ_9_MASK)
  7298. #define DMA_EARS_EDREQ_10_MASK (0x400U)
  7299. #define DMA_EARS_EDREQ_10_SHIFT (10U)
  7300. #define DMA_EARS_EDREQ_10(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_10_SHIFT)) & DMA_EARS_EDREQ_10_MASK)
  7301. #define DMA_EARS_EDREQ_11_MASK (0x800U)
  7302. #define DMA_EARS_EDREQ_11_SHIFT (11U)
  7303. #define DMA_EARS_EDREQ_11(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_11_SHIFT)) & DMA_EARS_EDREQ_11_MASK)
  7304. #define DMA_EARS_EDREQ_12_MASK (0x1000U)
  7305. #define DMA_EARS_EDREQ_12_SHIFT (12U)
  7306. #define DMA_EARS_EDREQ_12(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_12_SHIFT)) & DMA_EARS_EDREQ_12_MASK)
  7307. #define DMA_EARS_EDREQ_13_MASK (0x2000U)
  7308. #define DMA_EARS_EDREQ_13_SHIFT (13U)
  7309. #define DMA_EARS_EDREQ_13(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_13_SHIFT)) & DMA_EARS_EDREQ_13_MASK)
  7310. #define DMA_EARS_EDREQ_14_MASK (0x4000U)
  7311. #define DMA_EARS_EDREQ_14_SHIFT (14U)
  7312. #define DMA_EARS_EDREQ_14(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_14_SHIFT)) & DMA_EARS_EDREQ_14_MASK)
  7313. #define DMA_EARS_EDREQ_15_MASK (0x8000U)
  7314. #define DMA_EARS_EDREQ_15_SHIFT (15U)
  7315. #define DMA_EARS_EDREQ_15(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_15_SHIFT)) & DMA_EARS_EDREQ_15_MASK)
  7316. #define DMA_EARS_EDREQ_16_MASK (0x10000U)
  7317. #define DMA_EARS_EDREQ_16_SHIFT (16U)
  7318. #define DMA_EARS_EDREQ_16(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_16_SHIFT)) & DMA_EARS_EDREQ_16_MASK)
  7319. #define DMA_EARS_EDREQ_17_MASK (0x20000U)
  7320. #define DMA_EARS_EDREQ_17_SHIFT (17U)
  7321. #define DMA_EARS_EDREQ_17(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_17_SHIFT)) & DMA_EARS_EDREQ_17_MASK)
  7322. #define DMA_EARS_EDREQ_18_MASK (0x40000U)
  7323. #define DMA_EARS_EDREQ_18_SHIFT (18U)
  7324. #define DMA_EARS_EDREQ_18(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_18_SHIFT)) & DMA_EARS_EDREQ_18_MASK)
  7325. #define DMA_EARS_EDREQ_19_MASK (0x80000U)
  7326. #define DMA_EARS_EDREQ_19_SHIFT (19U)
  7327. #define DMA_EARS_EDREQ_19(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_19_SHIFT)) & DMA_EARS_EDREQ_19_MASK)
  7328. #define DMA_EARS_EDREQ_20_MASK (0x100000U)
  7329. #define DMA_EARS_EDREQ_20_SHIFT (20U)
  7330. #define DMA_EARS_EDREQ_20(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_20_SHIFT)) & DMA_EARS_EDREQ_20_MASK)
  7331. #define DMA_EARS_EDREQ_21_MASK (0x200000U)
  7332. #define DMA_EARS_EDREQ_21_SHIFT (21U)
  7333. #define DMA_EARS_EDREQ_21(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_21_SHIFT)) & DMA_EARS_EDREQ_21_MASK)
  7334. #define DMA_EARS_EDREQ_22_MASK (0x400000U)
  7335. #define DMA_EARS_EDREQ_22_SHIFT (22U)
  7336. #define DMA_EARS_EDREQ_22(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_22_SHIFT)) & DMA_EARS_EDREQ_22_MASK)
  7337. #define DMA_EARS_EDREQ_23_MASK (0x800000U)
  7338. #define DMA_EARS_EDREQ_23_SHIFT (23U)
  7339. #define DMA_EARS_EDREQ_23(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_23_SHIFT)) & DMA_EARS_EDREQ_23_MASK)
  7340. #define DMA_EARS_EDREQ_24_MASK (0x1000000U)
  7341. #define DMA_EARS_EDREQ_24_SHIFT (24U)
  7342. #define DMA_EARS_EDREQ_24(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_24_SHIFT)) & DMA_EARS_EDREQ_24_MASK)
  7343. #define DMA_EARS_EDREQ_25_MASK (0x2000000U)
  7344. #define DMA_EARS_EDREQ_25_SHIFT (25U)
  7345. #define DMA_EARS_EDREQ_25(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_25_SHIFT)) & DMA_EARS_EDREQ_25_MASK)
  7346. #define DMA_EARS_EDREQ_26_MASK (0x4000000U)
  7347. #define DMA_EARS_EDREQ_26_SHIFT (26U)
  7348. #define DMA_EARS_EDREQ_26(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_26_SHIFT)) & DMA_EARS_EDREQ_26_MASK)
  7349. #define DMA_EARS_EDREQ_27_MASK (0x8000000U)
  7350. #define DMA_EARS_EDREQ_27_SHIFT (27U)
  7351. #define DMA_EARS_EDREQ_27(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_27_SHIFT)) & DMA_EARS_EDREQ_27_MASK)
  7352. #define DMA_EARS_EDREQ_28_MASK (0x10000000U)
  7353. #define DMA_EARS_EDREQ_28_SHIFT (28U)
  7354. #define DMA_EARS_EDREQ_28(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_28_SHIFT)) & DMA_EARS_EDREQ_28_MASK)
  7355. #define DMA_EARS_EDREQ_29_MASK (0x20000000U)
  7356. #define DMA_EARS_EDREQ_29_SHIFT (29U)
  7357. #define DMA_EARS_EDREQ_29(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_29_SHIFT)) & DMA_EARS_EDREQ_29_MASK)
  7358. #define DMA_EARS_EDREQ_30_MASK (0x40000000U)
  7359. #define DMA_EARS_EDREQ_30_SHIFT (30U)
  7360. #define DMA_EARS_EDREQ_30(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_30_SHIFT)) & DMA_EARS_EDREQ_30_MASK)
  7361. #define DMA_EARS_EDREQ_31_MASK (0x80000000U)
  7362. #define DMA_EARS_EDREQ_31_SHIFT (31U)
  7363. #define DMA_EARS_EDREQ_31(x) (((uint32_t)(((uint32_t)(x)) << DMA_EARS_EDREQ_31_SHIFT)) & DMA_EARS_EDREQ_31_MASK)
  7364. /*! @name DCHPRI3 - Channel n Priority Register */
  7365. #define DMA_DCHPRI3_CHPRI_MASK (0xFU)
  7366. #define DMA_DCHPRI3_CHPRI_SHIFT (0U)
  7367. #define DMA_DCHPRI3_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI3_CHPRI_SHIFT)) & DMA_DCHPRI3_CHPRI_MASK)
  7368. #define DMA_DCHPRI3_GRPPRI_MASK (0x30U)
  7369. #define DMA_DCHPRI3_GRPPRI_SHIFT (4U)
  7370. #define DMA_DCHPRI3_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI3_GRPPRI_SHIFT)) & DMA_DCHPRI3_GRPPRI_MASK)
  7371. #define DMA_DCHPRI3_DPA_MASK (0x40U)
  7372. #define DMA_DCHPRI3_DPA_SHIFT (6U)
  7373. #define DMA_DCHPRI3_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI3_DPA_SHIFT)) & DMA_DCHPRI3_DPA_MASK)
  7374. #define DMA_DCHPRI3_ECP_MASK (0x80U)
  7375. #define DMA_DCHPRI3_ECP_SHIFT (7U)
  7376. #define DMA_DCHPRI3_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI3_ECP_SHIFT)) & DMA_DCHPRI3_ECP_MASK)
  7377. /*! @name DCHPRI2 - Channel n Priority Register */
  7378. #define DMA_DCHPRI2_CHPRI_MASK (0xFU)
  7379. #define DMA_DCHPRI2_CHPRI_SHIFT (0U)
  7380. #define DMA_DCHPRI2_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI2_CHPRI_SHIFT)) & DMA_DCHPRI2_CHPRI_MASK)
  7381. #define DMA_DCHPRI2_GRPPRI_MASK (0x30U)
  7382. #define DMA_DCHPRI2_GRPPRI_SHIFT (4U)
  7383. #define DMA_DCHPRI2_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI2_GRPPRI_SHIFT)) & DMA_DCHPRI2_GRPPRI_MASK)
  7384. #define DMA_DCHPRI2_DPA_MASK (0x40U)
  7385. #define DMA_DCHPRI2_DPA_SHIFT (6U)
  7386. #define DMA_DCHPRI2_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI2_DPA_SHIFT)) & DMA_DCHPRI2_DPA_MASK)
  7387. #define DMA_DCHPRI2_ECP_MASK (0x80U)
  7388. #define DMA_DCHPRI2_ECP_SHIFT (7U)
  7389. #define DMA_DCHPRI2_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI2_ECP_SHIFT)) & DMA_DCHPRI2_ECP_MASK)
  7390. /*! @name DCHPRI1 - Channel n Priority Register */
  7391. #define DMA_DCHPRI1_CHPRI_MASK (0xFU)
  7392. #define DMA_DCHPRI1_CHPRI_SHIFT (0U)
  7393. #define DMA_DCHPRI1_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI1_CHPRI_SHIFT)) & DMA_DCHPRI1_CHPRI_MASK)
  7394. #define DMA_DCHPRI1_GRPPRI_MASK (0x30U)
  7395. #define DMA_DCHPRI1_GRPPRI_SHIFT (4U)
  7396. #define DMA_DCHPRI1_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI1_GRPPRI_SHIFT)) & DMA_DCHPRI1_GRPPRI_MASK)
  7397. #define DMA_DCHPRI1_DPA_MASK (0x40U)
  7398. #define DMA_DCHPRI1_DPA_SHIFT (6U)
  7399. #define DMA_DCHPRI1_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI1_DPA_SHIFT)) & DMA_DCHPRI1_DPA_MASK)
  7400. #define DMA_DCHPRI1_ECP_MASK (0x80U)
  7401. #define DMA_DCHPRI1_ECP_SHIFT (7U)
  7402. #define DMA_DCHPRI1_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI1_ECP_SHIFT)) & DMA_DCHPRI1_ECP_MASK)
  7403. /*! @name DCHPRI0 - Channel n Priority Register */
  7404. #define DMA_DCHPRI0_CHPRI_MASK (0xFU)
  7405. #define DMA_DCHPRI0_CHPRI_SHIFT (0U)
  7406. #define DMA_DCHPRI0_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI0_CHPRI_SHIFT)) & DMA_DCHPRI0_CHPRI_MASK)
  7407. #define DMA_DCHPRI0_GRPPRI_MASK (0x30U)
  7408. #define DMA_DCHPRI0_GRPPRI_SHIFT (4U)
  7409. #define DMA_DCHPRI0_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI0_GRPPRI_SHIFT)) & DMA_DCHPRI0_GRPPRI_MASK)
  7410. #define DMA_DCHPRI0_DPA_MASK (0x40U)
  7411. #define DMA_DCHPRI0_DPA_SHIFT (6U)
  7412. #define DMA_DCHPRI0_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI0_DPA_SHIFT)) & DMA_DCHPRI0_DPA_MASK)
  7413. #define DMA_DCHPRI0_ECP_MASK (0x80U)
  7414. #define DMA_DCHPRI0_ECP_SHIFT (7U)
  7415. #define DMA_DCHPRI0_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI0_ECP_SHIFT)) & DMA_DCHPRI0_ECP_MASK)
  7416. /*! @name DCHPRI7 - Channel n Priority Register */
  7417. #define DMA_DCHPRI7_CHPRI_MASK (0xFU)
  7418. #define DMA_DCHPRI7_CHPRI_SHIFT (0U)
  7419. #define DMA_DCHPRI7_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI7_CHPRI_SHIFT)) & DMA_DCHPRI7_CHPRI_MASK)
  7420. #define DMA_DCHPRI7_GRPPRI_MASK (0x30U)
  7421. #define DMA_DCHPRI7_GRPPRI_SHIFT (4U)
  7422. #define DMA_DCHPRI7_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI7_GRPPRI_SHIFT)) & DMA_DCHPRI7_GRPPRI_MASK)
  7423. #define DMA_DCHPRI7_DPA_MASK (0x40U)
  7424. #define DMA_DCHPRI7_DPA_SHIFT (6U)
  7425. #define DMA_DCHPRI7_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI7_DPA_SHIFT)) & DMA_DCHPRI7_DPA_MASK)
  7426. #define DMA_DCHPRI7_ECP_MASK (0x80U)
  7427. #define DMA_DCHPRI7_ECP_SHIFT (7U)
  7428. #define DMA_DCHPRI7_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI7_ECP_SHIFT)) & DMA_DCHPRI7_ECP_MASK)
  7429. /*! @name DCHPRI6 - Channel n Priority Register */
  7430. #define DMA_DCHPRI6_CHPRI_MASK (0xFU)
  7431. #define DMA_DCHPRI6_CHPRI_SHIFT (0U)
  7432. #define DMA_DCHPRI6_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI6_CHPRI_SHIFT)) & DMA_DCHPRI6_CHPRI_MASK)
  7433. #define DMA_DCHPRI6_GRPPRI_MASK (0x30U)
  7434. #define DMA_DCHPRI6_GRPPRI_SHIFT (4U)
  7435. #define DMA_DCHPRI6_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI6_GRPPRI_SHIFT)) & DMA_DCHPRI6_GRPPRI_MASK)
  7436. #define DMA_DCHPRI6_DPA_MASK (0x40U)
  7437. #define DMA_DCHPRI6_DPA_SHIFT (6U)
  7438. #define DMA_DCHPRI6_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI6_DPA_SHIFT)) & DMA_DCHPRI6_DPA_MASK)
  7439. #define DMA_DCHPRI6_ECP_MASK (0x80U)
  7440. #define DMA_DCHPRI6_ECP_SHIFT (7U)
  7441. #define DMA_DCHPRI6_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI6_ECP_SHIFT)) & DMA_DCHPRI6_ECP_MASK)
  7442. /*! @name DCHPRI5 - Channel n Priority Register */
  7443. #define DMA_DCHPRI5_CHPRI_MASK (0xFU)
  7444. #define DMA_DCHPRI5_CHPRI_SHIFT (0U)
  7445. #define DMA_DCHPRI5_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI5_CHPRI_SHIFT)) & DMA_DCHPRI5_CHPRI_MASK)
  7446. #define DMA_DCHPRI5_GRPPRI_MASK (0x30U)
  7447. #define DMA_DCHPRI5_GRPPRI_SHIFT (4U)
  7448. #define DMA_DCHPRI5_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI5_GRPPRI_SHIFT)) & DMA_DCHPRI5_GRPPRI_MASK)
  7449. #define DMA_DCHPRI5_DPA_MASK (0x40U)
  7450. #define DMA_DCHPRI5_DPA_SHIFT (6U)
  7451. #define DMA_DCHPRI5_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI5_DPA_SHIFT)) & DMA_DCHPRI5_DPA_MASK)
  7452. #define DMA_DCHPRI5_ECP_MASK (0x80U)
  7453. #define DMA_DCHPRI5_ECP_SHIFT (7U)
  7454. #define DMA_DCHPRI5_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI5_ECP_SHIFT)) & DMA_DCHPRI5_ECP_MASK)
  7455. /*! @name DCHPRI4 - Channel n Priority Register */
  7456. #define DMA_DCHPRI4_CHPRI_MASK (0xFU)
  7457. #define DMA_DCHPRI4_CHPRI_SHIFT (0U)
  7458. #define DMA_DCHPRI4_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI4_CHPRI_SHIFT)) & DMA_DCHPRI4_CHPRI_MASK)
  7459. #define DMA_DCHPRI4_GRPPRI_MASK (0x30U)
  7460. #define DMA_DCHPRI4_GRPPRI_SHIFT (4U)
  7461. #define DMA_DCHPRI4_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI4_GRPPRI_SHIFT)) & DMA_DCHPRI4_GRPPRI_MASK)
  7462. #define DMA_DCHPRI4_DPA_MASK (0x40U)
  7463. #define DMA_DCHPRI4_DPA_SHIFT (6U)
  7464. #define DMA_DCHPRI4_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI4_DPA_SHIFT)) & DMA_DCHPRI4_DPA_MASK)
  7465. #define DMA_DCHPRI4_ECP_MASK (0x80U)
  7466. #define DMA_DCHPRI4_ECP_SHIFT (7U)
  7467. #define DMA_DCHPRI4_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI4_ECP_SHIFT)) & DMA_DCHPRI4_ECP_MASK)
  7468. /*! @name DCHPRI11 - Channel n Priority Register */
  7469. #define DMA_DCHPRI11_CHPRI_MASK (0xFU)
  7470. #define DMA_DCHPRI11_CHPRI_SHIFT (0U)
  7471. #define DMA_DCHPRI11_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI11_CHPRI_SHIFT)) & DMA_DCHPRI11_CHPRI_MASK)
  7472. #define DMA_DCHPRI11_GRPPRI_MASK (0x30U)
  7473. #define DMA_DCHPRI11_GRPPRI_SHIFT (4U)
  7474. #define DMA_DCHPRI11_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI11_GRPPRI_SHIFT)) & DMA_DCHPRI11_GRPPRI_MASK)
  7475. #define DMA_DCHPRI11_DPA_MASK (0x40U)
  7476. #define DMA_DCHPRI11_DPA_SHIFT (6U)
  7477. #define DMA_DCHPRI11_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI11_DPA_SHIFT)) & DMA_DCHPRI11_DPA_MASK)
  7478. #define DMA_DCHPRI11_ECP_MASK (0x80U)
  7479. #define DMA_DCHPRI11_ECP_SHIFT (7U)
  7480. #define DMA_DCHPRI11_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI11_ECP_SHIFT)) & DMA_DCHPRI11_ECP_MASK)
  7481. /*! @name DCHPRI10 - Channel n Priority Register */
  7482. #define DMA_DCHPRI10_CHPRI_MASK (0xFU)
  7483. #define DMA_DCHPRI10_CHPRI_SHIFT (0U)
  7484. #define DMA_DCHPRI10_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI10_CHPRI_SHIFT)) & DMA_DCHPRI10_CHPRI_MASK)
  7485. #define DMA_DCHPRI10_GRPPRI_MASK (0x30U)
  7486. #define DMA_DCHPRI10_GRPPRI_SHIFT (4U)
  7487. #define DMA_DCHPRI10_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI10_GRPPRI_SHIFT)) & DMA_DCHPRI10_GRPPRI_MASK)
  7488. #define DMA_DCHPRI10_DPA_MASK (0x40U)
  7489. #define DMA_DCHPRI10_DPA_SHIFT (6U)
  7490. #define DMA_DCHPRI10_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI10_DPA_SHIFT)) & DMA_DCHPRI10_DPA_MASK)
  7491. #define DMA_DCHPRI10_ECP_MASK (0x80U)
  7492. #define DMA_DCHPRI10_ECP_SHIFT (7U)
  7493. #define DMA_DCHPRI10_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI10_ECP_SHIFT)) & DMA_DCHPRI10_ECP_MASK)
  7494. /*! @name DCHPRI9 - Channel n Priority Register */
  7495. #define DMA_DCHPRI9_CHPRI_MASK (0xFU)
  7496. #define DMA_DCHPRI9_CHPRI_SHIFT (0U)
  7497. #define DMA_DCHPRI9_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI9_CHPRI_SHIFT)) & DMA_DCHPRI9_CHPRI_MASK)
  7498. #define DMA_DCHPRI9_GRPPRI_MASK (0x30U)
  7499. #define DMA_DCHPRI9_GRPPRI_SHIFT (4U)
  7500. #define DMA_DCHPRI9_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI9_GRPPRI_SHIFT)) & DMA_DCHPRI9_GRPPRI_MASK)
  7501. #define DMA_DCHPRI9_DPA_MASK (0x40U)
  7502. #define DMA_DCHPRI9_DPA_SHIFT (6U)
  7503. #define DMA_DCHPRI9_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI9_DPA_SHIFT)) & DMA_DCHPRI9_DPA_MASK)
  7504. #define DMA_DCHPRI9_ECP_MASK (0x80U)
  7505. #define DMA_DCHPRI9_ECP_SHIFT (7U)
  7506. #define DMA_DCHPRI9_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI9_ECP_SHIFT)) & DMA_DCHPRI9_ECP_MASK)
  7507. /*! @name DCHPRI8 - Channel n Priority Register */
  7508. #define DMA_DCHPRI8_CHPRI_MASK (0xFU)
  7509. #define DMA_DCHPRI8_CHPRI_SHIFT (0U)
  7510. #define DMA_DCHPRI8_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI8_CHPRI_SHIFT)) & DMA_DCHPRI8_CHPRI_MASK)
  7511. #define DMA_DCHPRI8_GRPPRI_MASK (0x30U)
  7512. #define DMA_DCHPRI8_GRPPRI_SHIFT (4U)
  7513. #define DMA_DCHPRI8_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI8_GRPPRI_SHIFT)) & DMA_DCHPRI8_GRPPRI_MASK)
  7514. #define DMA_DCHPRI8_DPA_MASK (0x40U)
  7515. #define DMA_DCHPRI8_DPA_SHIFT (6U)
  7516. #define DMA_DCHPRI8_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI8_DPA_SHIFT)) & DMA_DCHPRI8_DPA_MASK)
  7517. #define DMA_DCHPRI8_ECP_MASK (0x80U)
  7518. #define DMA_DCHPRI8_ECP_SHIFT (7U)
  7519. #define DMA_DCHPRI8_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI8_ECP_SHIFT)) & DMA_DCHPRI8_ECP_MASK)
  7520. /*! @name DCHPRI15 - Channel n Priority Register */
  7521. #define DMA_DCHPRI15_CHPRI_MASK (0xFU)
  7522. #define DMA_DCHPRI15_CHPRI_SHIFT (0U)
  7523. #define DMA_DCHPRI15_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI15_CHPRI_SHIFT)) & DMA_DCHPRI15_CHPRI_MASK)
  7524. #define DMA_DCHPRI15_GRPPRI_MASK (0x30U)
  7525. #define DMA_DCHPRI15_GRPPRI_SHIFT (4U)
  7526. #define DMA_DCHPRI15_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI15_GRPPRI_SHIFT)) & DMA_DCHPRI15_GRPPRI_MASK)
  7527. #define DMA_DCHPRI15_DPA_MASK (0x40U)
  7528. #define DMA_DCHPRI15_DPA_SHIFT (6U)
  7529. #define DMA_DCHPRI15_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI15_DPA_SHIFT)) & DMA_DCHPRI15_DPA_MASK)
  7530. #define DMA_DCHPRI15_ECP_MASK (0x80U)
  7531. #define DMA_DCHPRI15_ECP_SHIFT (7U)
  7532. #define DMA_DCHPRI15_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI15_ECP_SHIFT)) & DMA_DCHPRI15_ECP_MASK)
  7533. /*! @name DCHPRI14 - Channel n Priority Register */
  7534. #define DMA_DCHPRI14_CHPRI_MASK (0xFU)
  7535. #define DMA_DCHPRI14_CHPRI_SHIFT (0U)
  7536. #define DMA_DCHPRI14_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI14_CHPRI_SHIFT)) & DMA_DCHPRI14_CHPRI_MASK)
  7537. #define DMA_DCHPRI14_GRPPRI_MASK (0x30U)
  7538. #define DMA_DCHPRI14_GRPPRI_SHIFT (4U)
  7539. #define DMA_DCHPRI14_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI14_GRPPRI_SHIFT)) & DMA_DCHPRI14_GRPPRI_MASK)
  7540. #define DMA_DCHPRI14_DPA_MASK (0x40U)
  7541. #define DMA_DCHPRI14_DPA_SHIFT (6U)
  7542. #define DMA_DCHPRI14_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI14_DPA_SHIFT)) & DMA_DCHPRI14_DPA_MASK)
  7543. #define DMA_DCHPRI14_ECP_MASK (0x80U)
  7544. #define DMA_DCHPRI14_ECP_SHIFT (7U)
  7545. #define DMA_DCHPRI14_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI14_ECP_SHIFT)) & DMA_DCHPRI14_ECP_MASK)
  7546. /*! @name DCHPRI13 - Channel n Priority Register */
  7547. #define DMA_DCHPRI13_CHPRI_MASK (0xFU)
  7548. #define DMA_DCHPRI13_CHPRI_SHIFT (0U)
  7549. #define DMA_DCHPRI13_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI13_CHPRI_SHIFT)) & DMA_DCHPRI13_CHPRI_MASK)
  7550. #define DMA_DCHPRI13_GRPPRI_MASK (0x30U)
  7551. #define DMA_DCHPRI13_GRPPRI_SHIFT (4U)
  7552. #define DMA_DCHPRI13_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI13_GRPPRI_SHIFT)) & DMA_DCHPRI13_GRPPRI_MASK)
  7553. #define DMA_DCHPRI13_DPA_MASK (0x40U)
  7554. #define DMA_DCHPRI13_DPA_SHIFT (6U)
  7555. #define DMA_DCHPRI13_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI13_DPA_SHIFT)) & DMA_DCHPRI13_DPA_MASK)
  7556. #define DMA_DCHPRI13_ECP_MASK (0x80U)
  7557. #define DMA_DCHPRI13_ECP_SHIFT (7U)
  7558. #define DMA_DCHPRI13_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI13_ECP_SHIFT)) & DMA_DCHPRI13_ECP_MASK)
  7559. /*! @name DCHPRI12 - Channel n Priority Register */
  7560. #define DMA_DCHPRI12_CHPRI_MASK (0xFU)
  7561. #define DMA_DCHPRI12_CHPRI_SHIFT (0U)
  7562. #define DMA_DCHPRI12_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI12_CHPRI_SHIFT)) & DMA_DCHPRI12_CHPRI_MASK)
  7563. #define DMA_DCHPRI12_GRPPRI_MASK (0x30U)
  7564. #define DMA_DCHPRI12_GRPPRI_SHIFT (4U)
  7565. #define DMA_DCHPRI12_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI12_GRPPRI_SHIFT)) & DMA_DCHPRI12_GRPPRI_MASK)
  7566. #define DMA_DCHPRI12_DPA_MASK (0x40U)
  7567. #define DMA_DCHPRI12_DPA_SHIFT (6U)
  7568. #define DMA_DCHPRI12_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI12_DPA_SHIFT)) & DMA_DCHPRI12_DPA_MASK)
  7569. #define DMA_DCHPRI12_ECP_MASK (0x80U)
  7570. #define DMA_DCHPRI12_ECP_SHIFT (7U)
  7571. #define DMA_DCHPRI12_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI12_ECP_SHIFT)) & DMA_DCHPRI12_ECP_MASK)
  7572. /*! @name DCHPRI19 - Channel n Priority Register */
  7573. #define DMA_DCHPRI19_CHPRI_MASK (0xFU)
  7574. #define DMA_DCHPRI19_CHPRI_SHIFT (0U)
  7575. #define DMA_DCHPRI19_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI19_CHPRI_SHIFT)) & DMA_DCHPRI19_CHPRI_MASK)
  7576. #define DMA_DCHPRI19_GRPPRI_MASK (0x30U)
  7577. #define DMA_DCHPRI19_GRPPRI_SHIFT (4U)
  7578. #define DMA_DCHPRI19_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI19_GRPPRI_SHIFT)) & DMA_DCHPRI19_GRPPRI_MASK)
  7579. #define DMA_DCHPRI19_DPA_MASK (0x40U)
  7580. #define DMA_DCHPRI19_DPA_SHIFT (6U)
  7581. #define DMA_DCHPRI19_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI19_DPA_SHIFT)) & DMA_DCHPRI19_DPA_MASK)
  7582. #define DMA_DCHPRI19_ECP_MASK (0x80U)
  7583. #define DMA_DCHPRI19_ECP_SHIFT (7U)
  7584. #define DMA_DCHPRI19_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI19_ECP_SHIFT)) & DMA_DCHPRI19_ECP_MASK)
  7585. /*! @name DCHPRI18 - Channel n Priority Register */
  7586. #define DMA_DCHPRI18_CHPRI_MASK (0xFU)
  7587. #define DMA_DCHPRI18_CHPRI_SHIFT (0U)
  7588. #define DMA_DCHPRI18_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI18_CHPRI_SHIFT)) & DMA_DCHPRI18_CHPRI_MASK)
  7589. #define DMA_DCHPRI18_GRPPRI_MASK (0x30U)
  7590. #define DMA_DCHPRI18_GRPPRI_SHIFT (4U)
  7591. #define DMA_DCHPRI18_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI18_GRPPRI_SHIFT)) & DMA_DCHPRI18_GRPPRI_MASK)
  7592. #define DMA_DCHPRI18_DPA_MASK (0x40U)
  7593. #define DMA_DCHPRI18_DPA_SHIFT (6U)
  7594. #define DMA_DCHPRI18_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI18_DPA_SHIFT)) & DMA_DCHPRI18_DPA_MASK)
  7595. #define DMA_DCHPRI18_ECP_MASK (0x80U)
  7596. #define DMA_DCHPRI18_ECP_SHIFT (7U)
  7597. #define DMA_DCHPRI18_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI18_ECP_SHIFT)) & DMA_DCHPRI18_ECP_MASK)
  7598. /*! @name DCHPRI17 - Channel n Priority Register */
  7599. #define DMA_DCHPRI17_CHPRI_MASK (0xFU)
  7600. #define DMA_DCHPRI17_CHPRI_SHIFT (0U)
  7601. #define DMA_DCHPRI17_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI17_CHPRI_SHIFT)) & DMA_DCHPRI17_CHPRI_MASK)
  7602. #define DMA_DCHPRI17_GRPPRI_MASK (0x30U)
  7603. #define DMA_DCHPRI17_GRPPRI_SHIFT (4U)
  7604. #define DMA_DCHPRI17_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI17_GRPPRI_SHIFT)) & DMA_DCHPRI17_GRPPRI_MASK)
  7605. #define DMA_DCHPRI17_DPA_MASK (0x40U)
  7606. #define DMA_DCHPRI17_DPA_SHIFT (6U)
  7607. #define DMA_DCHPRI17_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI17_DPA_SHIFT)) & DMA_DCHPRI17_DPA_MASK)
  7608. #define DMA_DCHPRI17_ECP_MASK (0x80U)
  7609. #define DMA_DCHPRI17_ECP_SHIFT (7U)
  7610. #define DMA_DCHPRI17_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI17_ECP_SHIFT)) & DMA_DCHPRI17_ECP_MASK)
  7611. /*! @name DCHPRI16 - Channel n Priority Register */
  7612. #define DMA_DCHPRI16_CHPRI_MASK (0xFU)
  7613. #define DMA_DCHPRI16_CHPRI_SHIFT (0U)
  7614. #define DMA_DCHPRI16_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI16_CHPRI_SHIFT)) & DMA_DCHPRI16_CHPRI_MASK)
  7615. #define DMA_DCHPRI16_GRPPRI_MASK (0x30U)
  7616. #define DMA_DCHPRI16_GRPPRI_SHIFT (4U)
  7617. #define DMA_DCHPRI16_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI16_GRPPRI_SHIFT)) & DMA_DCHPRI16_GRPPRI_MASK)
  7618. #define DMA_DCHPRI16_DPA_MASK (0x40U)
  7619. #define DMA_DCHPRI16_DPA_SHIFT (6U)
  7620. #define DMA_DCHPRI16_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI16_DPA_SHIFT)) & DMA_DCHPRI16_DPA_MASK)
  7621. #define DMA_DCHPRI16_ECP_MASK (0x80U)
  7622. #define DMA_DCHPRI16_ECP_SHIFT (7U)
  7623. #define DMA_DCHPRI16_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI16_ECP_SHIFT)) & DMA_DCHPRI16_ECP_MASK)
  7624. /*! @name DCHPRI23 - Channel n Priority Register */
  7625. #define DMA_DCHPRI23_CHPRI_MASK (0xFU)
  7626. #define DMA_DCHPRI23_CHPRI_SHIFT (0U)
  7627. #define DMA_DCHPRI23_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI23_CHPRI_SHIFT)) & DMA_DCHPRI23_CHPRI_MASK)
  7628. #define DMA_DCHPRI23_GRPPRI_MASK (0x30U)
  7629. #define DMA_DCHPRI23_GRPPRI_SHIFT (4U)
  7630. #define DMA_DCHPRI23_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI23_GRPPRI_SHIFT)) & DMA_DCHPRI23_GRPPRI_MASK)
  7631. #define DMA_DCHPRI23_DPA_MASK (0x40U)
  7632. #define DMA_DCHPRI23_DPA_SHIFT (6U)
  7633. #define DMA_DCHPRI23_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI23_DPA_SHIFT)) & DMA_DCHPRI23_DPA_MASK)
  7634. #define DMA_DCHPRI23_ECP_MASK (0x80U)
  7635. #define DMA_DCHPRI23_ECP_SHIFT (7U)
  7636. #define DMA_DCHPRI23_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI23_ECP_SHIFT)) & DMA_DCHPRI23_ECP_MASK)
  7637. /*! @name DCHPRI22 - Channel n Priority Register */
  7638. #define DMA_DCHPRI22_CHPRI_MASK (0xFU)
  7639. #define DMA_DCHPRI22_CHPRI_SHIFT (0U)
  7640. #define DMA_DCHPRI22_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI22_CHPRI_SHIFT)) & DMA_DCHPRI22_CHPRI_MASK)
  7641. #define DMA_DCHPRI22_GRPPRI_MASK (0x30U)
  7642. #define DMA_DCHPRI22_GRPPRI_SHIFT (4U)
  7643. #define DMA_DCHPRI22_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI22_GRPPRI_SHIFT)) & DMA_DCHPRI22_GRPPRI_MASK)
  7644. #define DMA_DCHPRI22_DPA_MASK (0x40U)
  7645. #define DMA_DCHPRI22_DPA_SHIFT (6U)
  7646. #define DMA_DCHPRI22_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI22_DPA_SHIFT)) & DMA_DCHPRI22_DPA_MASK)
  7647. #define DMA_DCHPRI22_ECP_MASK (0x80U)
  7648. #define DMA_DCHPRI22_ECP_SHIFT (7U)
  7649. #define DMA_DCHPRI22_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI22_ECP_SHIFT)) & DMA_DCHPRI22_ECP_MASK)
  7650. /*! @name DCHPRI21 - Channel n Priority Register */
  7651. #define DMA_DCHPRI21_CHPRI_MASK (0xFU)
  7652. #define DMA_DCHPRI21_CHPRI_SHIFT (0U)
  7653. #define DMA_DCHPRI21_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI21_CHPRI_SHIFT)) & DMA_DCHPRI21_CHPRI_MASK)
  7654. #define DMA_DCHPRI21_GRPPRI_MASK (0x30U)
  7655. #define DMA_DCHPRI21_GRPPRI_SHIFT (4U)
  7656. #define DMA_DCHPRI21_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI21_GRPPRI_SHIFT)) & DMA_DCHPRI21_GRPPRI_MASK)
  7657. #define DMA_DCHPRI21_DPA_MASK (0x40U)
  7658. #define DMA_DCHPRI21_DPA_SHIFT (6U)
  7659. #define DMA_DCHPRI21_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI21_DPA_SHIFT)) & DMA_DCHPRI21_DPA_MASK)
  7660. #define DMA_DCHPRI21_ECP_MASK (0x80U)
  7661. #define DMA_DCHPRI21_ECP_SHIFT (7U)
  7662. #define DMA_DCHPRI21_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI21_ECP_SHIFT)) & DMA_DCHPRI21_ECP_MASK)
  7663. /*! @name DCHPRI20 - Channel n Priority Register */
  7664. #define DMA_DCHPRI20_CHPRI_MASK (0xFU)
  7665. #define DMA_DCHPRI20_CHPRI_SHIFT (0U)
  7666. #define DMA_DCHPRI20_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI20_CHPRI_SHIFT)) & DMA_DCHPRI20_CHPRI_MASK)
  7667. #define DMA_DCHPRI20_GRPPRI_MASK (0x30U)
  7668. #define DMA_DCHPRI20_GRPPRI_SHIFT (4U)
  7669. #define DMA_DCHPRI20_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI20_GRPPRI_SHIFT)) & DMA_DCHPRI20_GRPPRI_MASK)
  7670. #define DMA_DCHPRI20_DPA_MASK (0x40U)
  7671. #define DMA_DCHPRI20_DPA_SHIFT (6U)
  7672. #define DMA_DCHPRI20_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI20_DPA_SHIFT)) & DMA_DCHPRI20_DPA_MASK)
  7673. #define DMA_DCHPRI20_ECP_MASK (0x80U)
  7674. #define DMA_DCHPRI20_ECP_SHIFT (7U)
  7675. #define DMA_DCHPRI20_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI20_ECP_SHIFT)) & DMA_DCHPRI20_ECP_MASK)
  7676. /*! @name DCHPRI27 - Channel n Priority Register */
  7677. #define DMA_DCHPRI27_CHPRI_MASK (0xFU)
  7678. #define DMA_DCHPRI27_CHPRI_SHIFT (0U)
  7679. #define DMA_DCHPRI27_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI27_CHPRI_SHIFT)) & DMA_DCHPRI27_CHPRI_MASK)
  7680. #define DMA_DCHPRI27_GRPPRI_MASK (0x30U)
  7681. #define DMA_DCHPRI27_GRPPRI_SHIFT (4U)
  7682. #define DMA_DCHPRI27_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI27_GRPPRI_SHIFT)) & DMA_DCHPRI27_GRPPRI_MASK)
  7683. #define DMA_DCHPRI27_DPA_MASK (0x40U)
  7684. #define DMA_DCHPRI27_DPA_SHIFT (6U)
  7685. #define DMA_DCHPRI27_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI27_DPA_SHIFT)) & DMA_DCHPRI27_DPA_MASK)
  7686. #define DMA_DCHPRI27_ECP_MASK (0x80U)
  7687. #define DMA_DCHPRI27_ECP_SHIFT (7U)
  7688. #define DMA_DCHPRI27_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI27_ECP_SHIFT)) & DMA_DCHPRI27_ECP_MASK)
  7689. /*! @name DCHPRI26 - Channel n Priority Register */
  7690. #define DMA_DCHPRI26_CHPRI_MASK (0xFU)
  7691. #define DMA_DCHPRI26_CHPRI_SHIFT (0U)
  7692. #define DMA_DCHPRI26_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI26_CHPRI_SHIFT)) & DMA_DCHPRI26_CHPRI_MASK)
  7693. #define DMA_DCHPRI26_GRPPRI_MASK (0x30U)
  7694. #define DMA_DCHPRI26_GRPPRI_SHIFT (4U)
  7695. #define DMA_DCHPRI26_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI26_GRPPRI_SHIFT)) & DMA_DCHPRI26_GRPPRI_MASK)
  7696. #define DMA_DCHPRI26_DPA_MASK (0x40U)
  7697. #define DMA_DCHPRI26_DPA_SHIFT (6U)
  7698. #define DMA_DCHPRI26_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI26_DPA_SHIFT)) & DMA_DCHPRI26_DPA_MASK)
  7699. #define DMA_DCHPRI26_ECP_MASK (0x80U)
  7700. #define DMA_DCHPRI26_ECP_SHIFT (7U)
  7701. #define DMA_DCHPRI26_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI26_ECP_SHIFT)) & DMA_DCHPRI26_ECP_MASK)
  7702. /*! @name DCHPRI25 - Channel n Priority Register */
  7703. #define DMA_DCHPRI25_CHPRI_MASK (0xFU)
  7704. #define DMA_DCHPRI25_CHPRI_SHIFT (0U)
  7705. #define DMA_DCHPRI25_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI25_CHPRI_SHIFT)) & DMA_DCHPRI25_CHPRI_MASK)
  7706. #define DMA_DCHPRI25_GRPPRI_MASK (0x30U)
  7707. #define DMA_DCHPRI25_GRPPRI_SHIFT (4U)
  7708. #define DMA_DCHPRI25_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI25_GRPPRI_SHIFT)) & DMA_DCHPRI25_GRPPRI_MASK)
  7709. #define DMA_DCHPRI25_DPA_MASK (0x40U)
  7710. #define DMA_DCHPRI25_DPA_SHIFT (6U)
  7711. #define DMA_DCHPRI25_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI25_DPA_SHIFT)) & DMA_DCHPRI25_DPA_MASK)
  7712. #define DMA_DCHPRI25_ECP_MASK (0x80U)
  7713. #define DMA_DCHPRI25_ECP_SHIFT (7U)
  7714. #define DMA_DCHPRI25_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI25_ECP_SHIFT)) & DMA_DCHPRI25_ECP_MASK)
  7715. /*! @name DCHPRI24 - Channel n Priority Register */
  7716. #define DMA_DCHPRI24_CHPRI_MASK (0xFU)
  7717. #define DMA_DCHPRI24_CHPRI_SHIFT (0U)
  7718. #define DMA_DCHPRI24_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI24_CHPRI_SHIFT)) & DMA_DCHPRI24_CHPRI_MASK)
  7719. #define DMA_DCHPRI24_GRPPRI_MASK (0x30U)
  7720. #define DMA_DCHPRI24_GRPPRI_SHIFT (4U)
  7721. #define DMA_DCHPRI24_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI24_GRPPRI_SHIFT)) & DMA_DCHPRI24_GRPPRI_MASK)
  7722. #define DMA_DCHPRI24_DPA_MASK (0x40U)
  7723. #define DMA_DCHPRI24_DPA_SHIFT (6U)
  7724. #define DMA_DCHPRI24_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI24_DPA_SHIFT)) & DMA_DCHPRI24_DPA_MASK)
  7725. #define DMA_DCHPRI24_ECP_MASK (0x80U)
  7726. #define DMA_DCHPRI24_ECP_SHIFT (7U)
  7727. #define DMA_DCHPRI24_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI24_ECP_SHIFT)) & DMA_DCHPRI24_ECP_MASK)
  7728. /*! @name DCHPRI31 - Channel n Priority Register */
  7729. #define DMA_DCHPRI31_CHPRI_MASK (0xFU)
  7730. #define DMA_DCHPRI31_CHPRI_SHIFT (0U)
  7731. #define DMA_DCHPRI31_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI31_CHPRI_SHIFT)) & DMA_DCHPRI31_CHPRI_MASK)
  7732. #define DMA_DCHPRI31_GRPPRI_MASK (0x30U)
  7733. #define DMA_DCHPRI31_GRPPRI_SHIFT (4U)
  7734. #define DMA_DCHPRI31_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI31_GRPPRI_SHIFT)) & DMA_DCHPRI31_GRPPRI_MASK)
  7735. #define DMA_DCHPRI31_DPA_MASK (0x40U)
  7736. #define DMA_DCHPRI31_DPA_SHIFT (6U)
  7737. #define DMA_DCHPRI31_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI31_DPA_SHIFT)) & DMA_DCHPRI31_DPA_MASK)
  7738. #define DMA_DCHPRI31_ECP_MASK (0x80U)
  7739. #define DMA_DCHPRI31_ECP_SHIFT (7U)
  7740. #define DMA_DCHPRI31_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI31_ECP_SHIFT)) & DMA_DCHPRI31_ECP_MASK)
  7741. /*! @name DCHPRI30 - Channel n Priority Register */
  7742. #define DMA_DCHPRI30_CHPRI_MASK (0xFU)
  7743. #define DMA_DCHPRI30_CHPRI_SHIFT (0U)
  7744. #define DMA_DCHPRI30_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI30_CHPRI_SHIFT)) & DMA_DCHPRI30_CHPRI_MASK)
  7745. #define DMA_DCHPRI30_GRPPRI_MASK (0x30U)
  7746. #define DMA_DCHPRI30_GRPPRI_SHIFT (4U)
  7747. #define DMA_DCHPRI30_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI30_GRPPRI_SHIFT)) & DMA_DCHPRI30_GRPPRI_MASK)
  7748. #define DMA_DCHPRI30_DPA_MASK (0x40U)
  7749. #define DMA_DCHPRI30_DPA_SHIFT (6U)
  7750. #define DMA_DCHPRI30_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI30_DPA_SHIFT)) & DMA_DCHPRI30_DPA_MASK)
  7751. #define DMA_DCHPRI30_ECP_MASK (0x80U)
  7752. #define DMA_DCHPRI30_ECP_SHIFT (7U)
  7753. #define DMA_DCHPRI30_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI30_ECP_SHIFT)) & DMA_DCHPRI30_ECP_MASK)
  7754. /*! @name DCHPRI29 - Channel n Priority Register */
  7755. #define DMA_DCHPRI29_CHPRI_MASK (0xFU)
  7756. #define DMA_DCHPRI29_CHPRI_SHIFT (0U)
  7757. #define DMA_DCHPRI29_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI29_CHPRI_SHIFT)) & DMA_DCHPRI29_CHPRI_MASK)
  7758. #define DMA_DCHPRI29_GRPPRI_MASK (0x30U)
  7759. #define DMA_DCHPRI29_GRPPRI_SHIFT (4U)
  7760. #define DMA_DCHPRI29_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI29_GRPPRI_SHIFT)) & DMA_DCHPRI29_GRPPRI_MASK)
  7761. #define DMA_DCHPRI29_DPA_MASK (0x40U)
  7762. #define DMA_DCHPRI29_DPA_SHIFT (6U)
  7763. #define DMA_DCHPRI29_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI29_DPA_SHIFT)) & DMA_DCHPRI29_DPA_MASK)
  7764. #define DMA_DCHPRI29_ECP_MASK (0x80U)
  7765. #define DMA_DCHPRI29_ECP_SHIFT (7U)
  7766. #define DMA_DCHPRI29_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI29_ECP_SHIFT)) & DMA_DCHPRI29_ECP_MASK)
  7767. /*! @name DCHPRI28 - Channel n Priority Register */
  7768. #define DMA_DCHPRI28_CHPRI_MASK (0xFU)
  7769. #define DMA_DCHPRI28_CHPRI_SHIFT (0U)
  7770. #define DMA_DCHPRI28_CHPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI28_CHPRI_SHIFT)) & DMA_DCHPRI28_CHPRI_MASK)
  7771. #define DMA_DCHPRI28_GRPPRI_MASK (0x30U)
  7772. #define DMA_DCHPRI28_GRPPRI_SHIFT (4U)
  7773. #define DMA_DCHPRI28_GRPPRI(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI28_GRPPRI_SHIFT)) & DMA_DCHPRI28_GRPPRI_MASK)
  7774. #define DMA_DCHPRI28_DPA_MASK (0x40U)
  7775. #define DMA_DCHPRI28_DPA_SHIFT (6U)
  7776. #define DMA_DCHPRI28_DPA(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI28_DPA_SHIFT)) & DMA_DCHPRI28_DPA_MASK)
  7777. #define DMA_DCHPRI28_ECP_MASK (0x80U)
  7778. #define DMA_DCHPRI28_ECP_SHIFT (7U)
  7779. #define DMA_DCHPRI28_ECP(x) (((uint8_t)(((uint8_t)(x)) << DMA_DCHPRI28_ECP_SHIFT)) & DMA_DCHPRI28_ECP_MASK)
  7780. /*! @name SADDR - TCD Source Address */
  7781. #define DMA_SADDR_SADDR_MASK (0xFFFFFFFFU)
  7782. #define DMA_SADDR_SADDR_SHIFT (0U)
  7783. #define DMA_SADDR_SADDR(x) (((uint32_t)(((uint32_t)(x)) << DMA_SADDR_SADDR_SHIFT)) & DMA_SADDR_SADDR_MASK)
  7784. /* The count of DMA_SADDR */
  7785. #define DMA_SADDR_COUNT (32U)
  7786. /*! @name SOFF - TCD Signed Source Address Offset */
  7787. #define DMA_SOFF_SOFF_MASK (0xFFFFU)
  7788. #define DMA_SOFF_SOFF_SHIFT (0U)
  7789. #define DMA_SOFF_SOFF(x) (((uint16_t)(((uint16_t)(x)) << DMA_SOFF_SOFF_SHIFT)) & DMA_SOFF_SOFF_MASK)
  7790. /* The count of DMA_SOFF */
  7791. #define DMA_SOFF_COUNT (32U)
  7792. /*! @name ATTR - TCD Transfer Attributes */
  7793. #define DMA_ATTR_DSIZE_MASK (0x7U)
  7794. #define DMA_ATTR_DSIZE_SHIFT (0U)
  7795. #define DMA_ATTR_DSIZE(x) (((uint16_t)(((uint16_t)(x)) << DMA_ATTR_DSIZE_SHIFT)) & DMA_ATTR_DSIZE_MASK)
  7796. #define DMA_ATTR_DMOD_MASK (0xF8U)
  7797. #define DMA_ATTR_DMOD_SHIFT (3U)
  7798. #define DMA_ATTR_DMOD(x) (((uint16_t)(((uint16_t)(x)) << DMA_ATTR_DMOD_SHIFT)) & DMA_ATTR_DMOD_MASK)
  7799. #define DMA_ATTR_SSIZE_MASK (0x700U)
  7800. #define DMA_ATTR_SSIZE_SHIFT (8U)
  7801. #define DMA_ATTR_SSIZE(x) (((uint16_t)(((uint16_t)(x)) << DMA_ATTR_SSIZE_SHIFT)) & DMA_ATTR_SSIZE_MASK)
  7802. #define DMA_ATTR_SMOD_MASK (0xF800U)
  7803. #define DMA_ATTR_SMOD_SHIFT (11U)
  7804. #define DMA_ATTR_SMOD(x) (((uint16_t)(((uint16_t)(x)) << DMA_ATTR_SMOD_SHIFT)) & DMA_ATTR_SMOD_MASK)
  7805. /* The count of DMA_ATTR */
  7806. #define DMA_ATTR_COUNT (32U)
  7807. /*! @name NBYTES_MLNO - TCD Minor Byte Count (Minor Loop Mapping Disabled) */
  7808. #define DMA_NBYTES_MLNO_NBYTES_MASK (0xFFFFFFFFU)
  7809. #define DMA_NBYTES_MLNO_NBYTES_SHIFT (0U)
  7810. #define DMA_NBYTES_MLNO_NBYTES(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLNO_NBYTES_SHIFT)) & DMA_NBYTES_MLNO_NBYTES_MASK)
  7811. /* The count of DMA_NBYTES_MLNO */
  7812. #define DMA_NBYTES_MLNO_COUNT (32U)
  7813. /*! @name NBYTES_MLOFFNO - TCD Signed Minor Loop Offset (Minor Loop Mapping Enabled and Offset Disabled) */
  7814. #define DMA_NBYTES_MLOFFNO_NBYTES_MASK (0x3FFFFFFFU)
  7815. #define DMA_NBYTES_MLOFFNO_NBYTES_SHIFT (0U)
  7816. #define DMA_NBYTES_MLOFFNO_NBYTES(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFNO_NBYTES_SHIFT)) & DMA_NBYTES_MLOFFNO_NBYTES_MASK)
  7817. #define DMA_NBYTES_MLOFFNO_DMLOE_MASK (0x40000000U)
  7818. #define DMA_NBYTES_MLOFFNO_DMLOE_SHIFT (30U)
  7819. #define DMA_NBYTES_MLOFFNO_DMLOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFNO_DMLOE_SHIFT)) & DMA_NBYTES_MLOFFNO_DMLOE_MASK)
  7820. #define DMA_NBYTES_MLOFFNO_SMLOE_MASK (0x80000000U)
  7821. #define DMA_NBYTES_MLOFFNO_SMLOE_SHIFT (31U)
  7822. #define DMA_NBYTES_MLOFFNO_SMLOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFNO_SMLOE_SHIFT)) & DMA_NBYTES_MLOFFNO_SMLOE_MASK)
  7823. /* The count of DMA_NBYTES_MLOFFNO */
  7824. #define DMA_NBYTES_MLOFFNO_COUNT (32U)
  7825. /*! @name NBYTES_MLOFFYES - TCD Signed Minor Loop Offset (Minor Loop Mapping and Offset Enabled) */
  7826. #define DMA_NBYTES_MLOFFYES_NBYTES_MASK (0x3FFU)
  7827. #define DMA_NBYTES_MLOFFYES_NBYTES_SHIFT (0U)
  7828. #define DMA_NBYTES_MLOFFYES_NBYTES(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFYES_NBYTES_SHIFT)) & DMA_NBYTES_MLOFFYES_NBYTES_MASK)
  7829. #define DMA_NBYTES_MLOFFYES_MLOFF_MASK (0x3FFFFC00U)
  7830. #define DMA_NBYTES_MLOFFYES_MLOFF_SHIFT (10U)
  7831. #define DMA_NBYTES_MLOFFYES_MLOFF(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFYES_MLOFF_SHIFT)) & DMA_NBYTES_MLOFFYES_MLOFF_MASK)
  7832. #define DMA_NBYTES_MLOFFYES_DMLOE_MASK (0x40000000U)
  7833. #define DMA_NBYTES_MLOFFYES_DMLOE_SHIFT (30U)
  7834. #define DMA_NBYTES_MLOFFYES_DMLOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFYES_DMLOE_SHIFT)) & DMA_NBYTES_MLOFFYES_DMLOE_MASK)
  7835. #define DMA_NBYTES_MLOFFYES_SMLOE_MASK (0x80000000U)
  7836. #define DMA_NBYTES_MLOFFYES_SMLOE_SHIFT (31U)
  7837. #define DMA_NBYTES_MLOFFYES_SMLOE(x) (((uint32_t)(((uint32_t)(x)) << DMA_NBYTES_MLOFFYES_SMLOE_SHIFT)) & DMA_NBYTES_MLOFFYES_SMLOE_MASK)
  7838. /* The count of DMA_NBYTES_MLOFFYES */
  7839. #define DMA_NBYTES_MLOFFYES_COUNT (32U)
  7840. /*! @name SLAST - TCD Last Source Address Adjustment */
  7841. #define DMA_SLAST_SLAST_MASK (0xFFFFFFFFU)
  7842. #define DMA_SLAST_SLAST_SHIFT (0U)
  7843. #define DMA_SLAST_SLAST(x) (((uint32_t)(((uint32_t)(x)) << DMA_SLAST_SLAST_SHIFT)) & DMA_SLAST_SLAST_MASK)
  7844. /* The count of DMA_SLAST */
  7845. #define DMA_SLAST_COUNT (32U)
  7846. /*! @name DADDR - TCD Destination Address */
  7847. #define DMA_DADDR_DADDR_MASK (0xFFFFFFFFU)
  7848. #define DMA_DADDR_DADDR_SHIFT (0U)
  7849. #define DMA_DADDR_DADDR(x) (((uint32_t)(((uint32_t)(x)) << DMA_DADDR_DADDR_SHIFT)) & DMA_DADDR_DADDR_MASK)
  7850. /* The count of DMA_DADDR */
  7851. #define DMA_DADDR_COUNT (32U)
  7852. /*! @name DOFF - TCD Signed Destination Address Offset */
  7853. #define DMA_DOFF_DOFF_MASK (0xFFFFU)
  7854. #define DMA_DOFF_DOFF_SHIFT (0U)
  7855. #define DMA_DOFF_DOFF(x) (((uint16_t)(((uint16_t)(x)) << DMA_DOFF_DOFF_SHIFT)) & DMA_DOFF_DOFF_MASK)
  7856. /* The count of DMA_DOFF */
  7857. #define DMA_DOFF_COUNT (32U)
  7858. /*! @name CITER_ELINKNO - TCD Current Minor Loop Link, Major Loop Count (Channel Linking Disabled) */
  7859. #define DMA_CITER_ELINKNO_CITER_MASK (0x7FFFU)
  7860. #define DMA_CITER_ELINKNO_CITER_SHIFT (0U)
  7861. #define DMA_CITER_ELINKNO_CITER(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKNO_CITER_SHIFT)) & DMA_CITER_ELINKNO_CITER_MASK)
  7862. #define DMA_CITER_ELINKNO_ELINK_MASK (0x8000U)
  7863. #define DMA_CITER_ELINKNO_ELINK_SHIFT (15U)
  7864. #define DMA_CITER_ELINKNO_ELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKNO_ELINK_SHIFT)) & DMA_CITER_ELINKNO_ELINK_MASK)
  7865. /* The count of DMA_CITER_ELINKNO */
  7866. #define DMA_CITER_ELINKNO_COUNT (32U)
  7867. /*! @name CITER_ELINKYES - TCD Current Minor Loop Link, Major Loop Count (Channel Linking Enabled) */
  7868. #define DMA_CITER_ELINKYES_CITER_MASK (0x1FFU)
  7869. #define DMA_CITER_ELINKYES_CITER_SHIFT (0U)
  7870. #define DMA_CITER_ELINKYES_CITER(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKYES_CITER_SHIFT)) & DMA_CITER_ELINKYES_CITER_MASK)
  7871. #define DMA_CITER_ELINKYES_LINKCH_MASK (0x3E00U)
  7872. #define DMA_CITER_ELINKYES_LINKCH_SHIFT (9U)
  7873. #define DMA_CITER_ELINKYES_LINKCH(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKYES_LINKCH_SHIFT)) & DMA_CITER_ELINKYES_LINKCH_MASK)
  7874. #define DMA_CITER_ELINKYES_ELINK_MASK (0x8000U)
  7875. #define DMA_CITER_ELINKYES_ELINK_SHIFT (15U)
  7876. #define DMA_CITER_ELINKYES_ELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_CITER_ELINKYES_ELINK_SHIFT)) & DMA_CITER_ELINKYES_ELINK_MASK)
  7877. /* The count of DMA_CITER_ELINKYES */
  7878. #define DMA_CITER_ELINKYES_COUNT (32U)
  7879. /*! @name DLAST_SGA - TCD Last Destination Address Adjustment/Scatter Gather Address */
  7880. #define DMA_DLAST_SGA_DLASTSGA_MASK (0xFFFFFFFFU)
  7881. #define DMA_DLAST_SGA_DLASTSGA_SHIFT (0U)
  7882. #define DMA_DLAST_SGA_DLASTSGA(x) (((uint32_t)(((uint32_t)(x)) << DMA_DLAST_SGA_DLASTSGA_SHIFT)) & DMA_DLAST_SGA_DLASTSGA_MASK)
  7883. /* The count of DMA_DLAST_SGA */
  7884. #define DMA_DLAST_SGA_COUNT (32U)
  7885. /*! @name CSR - TCD Control and Status */
  7886. #define DMA_CSR_START_MASK (0x1U)
  7887. #define DMA_CSR_START_SHIFT (0U)
  7888. #define DMA_CSR_START(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_START_SHIFT)) & DMA_CSR_START_MASK)
  7889. #define DMA_CSR_INTMAJOR_MASK (0x2U)
  7890. #define DMA_CSR_INTMAJOR_SHIFT (1U)
  7891. #define DMA_CSR_INTMAJOR(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_INTMAJOR_SHIFT)) & DMA_CSR_INTMAJOR_MASK)
  7892. #define DMA_CSR_INTHALF_MASK (0x4U)
  7893. #define DMA_CSR_INTHALF_SHIFT (2U)
  7894. #define DMA_CSR_INTHALF(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_INTHALF_SHIFT)) & DMA_CSR_INTHALF_MASK)
  7895. #define DMA_CSR_DREQ_MASK (0x8U)
  7896. #define DMA_CSR_DREQ_SHIFT (3U)
  7897. #define DMA_CSR_DREQ(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_DREQ_SHIFT)) & DMA_CSR_DREQ_MASK)
  7898. #define DMA_CSR_ESG_MASK (0x10U)
  7899. #define DMA_CSR_ESG_SHIFT (4U)
  7900. #define DMA_CSR_ESG(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_ESG_SHIFT)) & DMA_CSR_ESG_MASK)
  7901. #define DMA_CSR_MAJORELINK_MASK (0x20U)
  7902. #define DMA_CSR_MAJORELINK_SHIFT (5U)
  7903. #define DMA_CSR_MAJORELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_MAJORELINK_SHIFT)) & DMA_CSR_MAJORELINK_MASK)
  7904. #define DMA_CSR_ACTIVE_MASK (0x40U)
  7905. #define DMA_CSR_ACTIVE_SHIFT (6U)
  7906. #define DMA_CSR_ACTIVE(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_ACTIVE_SHIFT)) & DMA_CSR_ACTIVE_MASK)
  7907. #define DMA_CSR_DONE_MASK (0x80U)
  7908. #define DMA_CSR_DONE_SHIFT (7U)
  7909. #define DMA_CSR_DONE(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_DONE_SHIFT)) & DMA_CSR_DONE_MASK)
  7910. #define DMA_CSR_MAJORLINKCH_MASK (0x1F00U)
  7911. #define DMA_CSR_MAJORLINKCH_SHIFT (8U)
  7912. #define DMA_CSR_MAJORLINKCH(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_MAJORLINKCH_SHIFT)) & DMA_CSR_MAJORLINKCH_MASK)
  7913. #define DMA_CSR_BWC_MASK (0xC000U)
  7914. #define DMA_CSR_BWC_SHIFT (14U)
  7915. #define DMA_CSR_BWC(x) (((uint16_t)(((uint16_t)(x)) << DMA_CSR_BWC_SHIFT)) & DMA_CSR_BWC_MASK)
  7916. /* The count of DMA_CSR */
  7917. #define DMA_CSR_COUNT (32U)
  7918. /*! @name BITER_ELINKNO - TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Disabled) */
  7919. #define DMA_BITER_ELINKNO_BITER_MASK (0x7FFFU)
  7920. #define DMA_BITER_ELINKNO_BITER_SHIFT (0U)
  7921. #define DMA_BITER_ELINKNO_BITER(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKNO_BITER_SHIFT)) & DMA_BITER_ELINKNO_BITER_MASK)
  7922. #define DMA_BITER_ELINKNO_ELINK_MASK (0x8000U)
  7923. #define DMA_BITER_ELINKNO_ELINK_SHIFT (15U)
  7924. #define DMA_BITER_ELINKNO_ELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKNO_ELINK_SHIFT)) & DMA_BITER_ELINKNO_ELINK_MASK)
  7925. /* The count of DMA_BITER_ELINKNO */
  7926. #define DMA_BITER_ELINKNO_COUNT (32U)
  7927. /*! @name BITER_ELINKYES - TCD Beginning Minor Loop Link, Major Loop Count (Channel Linking Enabled) */
  7928. #define DMA_BITER_ELINKYES_BITER_MASK (0x1FFU)
  7929. #define DMA_BITER_ELINKYES_BITER_SHIFT (0U)
  7930. #define DMA_BITER_ELINKYES_BITER(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKYES_BITER_SHIFT)) & DMA_BITER_ELINKYES_BITER_MASK)
  7931. #define DMA_BITER_ELINKYES_LINKCH_MASK (0x3E00U)
  7932. #define DMA_BITER_ELINKYES_LINKCH_SHIFT (9U)
  7933. #define DMA_BITER_ELINKYES_LINKCH(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKYES_LINKCH_SHIFT)) & DMA_BITER_ELINKYES_LINKCH_MASK)
  7934. #define DMA_BITER_ELINKYES_ELINK_MASK (0x8000U)
  7935. #define DMA_BITER_ELINKYES_ELINK_SHIFT (15U)
  7936. #define DMA_BITER_ELINKYES_ELINK(x) (((uint16_t)(((uint16_t)(x)) << DMA_BITER_ELINKYES_ELINK_SHIFT)) & DMA_BITER_ELINKYES_ELINK_MASK)
  7937. /* The count of DMA_BITER_ELINKYES */
  7938. #define DMA_BITER_ELINKYES_COUNT (32U)
  7939. /*!
  7940. * @}
  7941. */ /* end of group DMA_Register_Masks */
  7942. /* DMA - Peripheral instance base addresses */
  7943. /** Peripheral DMA0 base address */
  7944. #define DMA0_BASE (0x400E8000u)
  7945. /** Peripheral DMA0 base pointer */
  7946. #define DMA0 ((DMA_Type *)DMA0_BASE)
  7947. /** Array initializer of DMA peripheral base addresses */
  7948. #define DMA_BASE_ADDRS { DMA0_BASE }
  7949. /** Array initializer of DMA peripheral base pointers */
  7950. #define DMA_BASE_PTRS { DMA0 }
  7951. /** Interrupt vectors for the DMA peripheral type */
  7952. #define DMA_CHN_IRQS { { DMA0_DMA16_IRQn, DMA1_DMA17_IRQn, DMA2_DMA18_IRQn, DMA3_DMA19_IRQn, DMA4_DMA20_IRQn, DMA5_DMA21_IRQn, DMA6_DMA22_IRQn, DMA7_DMA23_IRQn, DMA8_DMA24_IRQn, DMA9_DMA25_IRQn, DMA10_DMA26_IRQn, DMA11_DMA27_IRQn, DMA12_DMA28_IRQn, DMA13_DMA29_IRQn, DMA14_DMA30_IRQn, DMA15_DMA31_IRQn, DMA0_DMA16_IRQn, DMA1_DMA17_IRQn, DMA2_DMA18_IRQn, DMA3_DMA19_IRQn, DMA4_DMA20_IRQn, DMA5_DMA21_IRQn, DMA6_DMA22_IRQn, DMA7_DMA23_IRQn, DMA8_DMA24_IRQn, DMA9_DMA25_IRQn, DMA10_DMA26_IRQn, DMA11_DMA27_IRQn, DMA12_DMA28_IRQn, DMA13_DMA29_IRQn, DMA14_DMA30_IRQn, DMA15_DMA31_IRQn } }
  7953. #define DMA_ERROR_IRQS { DMA_ERROR_IRQn }
  7954. /*!
  7955. * @}
  7956. */ /* end of group DMA_Peripheral_Access_Layer */
  7957. /* ----------------------------------------------------------------------------
  7958. -- DMAMUX Peripheral Access Layer
  7959. ---------------------------------------------------------------------------- */
  7960. /*!
  7961. * @addtogroup DMAMUX_Peripheral_Access_Layer DMAMUX Peripheral Access Layer
  7962. * @{
  7963. */
  7964. /** DMAMUX - Register Layout Typedef */
  7965. typedef struct {
  7966. __IO uint32_t CHCFG[32]; /**<
  7967. Channel 0 Configuration Register
  7968. ..
  7969. Channel 31 Configuration Register
  7970. , array offset: 0x0, array step: 0x4 */
  7971. } DMAMUX_Type;
  7972. /* ----------------------------------------------------------------------------
  7973. -- DMAMUX Register Masks
  7974. ---------------------------------------------------------------------------- */
  7975. /*!
  7976. * @addtogroup DMAMUX_Register_Masks DMAMUX Register Masks
  7977. * @{
  7978. */
  7979. /*! @name CHCFG -
  7980. Channel 0 Configuration Register
  7981. ..
  7982. Channel 31 Configuration Register
  7983. */
  7984. #define DMAMUX_CHCFG_SOURCE_MASK (0x7FU)
  7985. #define DMAMUX_CHCFG_SOURCE_SHIFT (0U)
  7986. #define DMAMUX_CHCFG_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << DMAMUX_CHCFG_SOURCE_SHIFT)) & DMAMUX_CHCFG_SOURCE_MASK)
  7987. #define DMAMUX_CHCFG_A_ON_MASK (0x20000000U)
  7988. #define DMAMUX_CHCFG_A_ON_SHIFT (29U)
  7989. #define DMAMUX_CHCFG_A_ON(x) (((uint32_t)(((uint32_t)(x)) << DMAMUX_CHCFG_A_ON_SHIFT)) & DMAMUX_CHCFG_A_ON_MASK)
  7990. #define DMAMUX_CHCFG_TRIG_MASK (0x40000000U)
  7991. #define DMAMUX_CHCFG_TRIG_SHIFT (30U)
  7992. #define DMAMUX_CHCFG_TRIG(x) (((uint32_t)(((uint32_t)(x)) << DMAMUX_CHCFG_TRIG_SHIFT)) & DMAMUX_CHCFG_TRIG_MASK)
  7993. #define DMAMUX_CHCFG_ENBL_MASK (0x80000000U)
  7994. #define DMAMUX_CHCFG_ENBL_SHIFT (31U)
  7995. #define DMAMUX_CHCFG_ENBL(x) (((uint32_t)(((uint32_t)(x)) << DMAMUX_CHCFG_ENBL_SHIFT)) & DMAMUX_CHCFG_ENBL_MASK)
  7996. /* The count of DMAMUX_CHCFG */
  7997. #define DMAMUX_CHCFG_COUNT (32U)
  7998. /*!
  7999. * @}
  8000. */ /* end of group DMAMUX_Register_Masks */
  8001. /* DMAMUX - Peripheral instance base addresses */
  8002. /** Peripheral DMAMUX base address */
  8003. #define DMAMUX_BASE (0x400EC000u)
  8004. /** Peripheral DMAMUX base pointer */
  8005. #define DMAMUX ((DMAMUX_Type *)DMAMUX_BASE)
  8006. /** Array initializer of DMAMUX peripheral base addresses */
  8007. #define DMAMUX_BASE_ADDRS { DMAMUX_BASE }
  8008. /** Array initializer of DMAMUX peripheral base pointers */
  8009. #define DMAMUX_BASE_PTRS { DMAMUX }
  8010. /*!
  8011. * @}
  8012. */ /* end of group DMAMUX_Peripheral_Access_Layer */
  8013. /* ----------------------------------------------------------------------------
  8014. -- ENC Peripheral Access Layer
  8015. ---------------------------------------------------------------------------- */
  8016. /*!
  8017. * @addtogroup ENC_Peripheral_Access_Layer ENC Peripheral Access Layer
  8018. * @{
  8019. */
  8020. /** ENC - Register Layout Typedef */
  8021. typedef struct {
  8022. __IO uint16_t CTRL; /**< Control Register, offset: 0x0 */
  8023. __IO uint16_t FILT; /**< Input Filter Register, offset: 0x2 */
  8024. __IO uint16_t WTR; /**< Watchdog Timeout Register, offset: 0x4 */
  8025. __IO uint16_t POSD; /**< Position Difference Counter Register, offset: 0x6 */
  8026. __I uint16_t POSDH; /**< Position Difference Hold Register, offset: 0x8 */
  8027. __IO uint16_t REV; /**< Revolution Counter Register, offset: 0xA */
  8028. __I uint16_t REVH; /**< Revolution Hold Register, offset: 0xC */
  8029. __IO uint16_t UPOS; /**< Upper Position Counter Register, offset: 0xE */
  8030. __IO uint16_t LPOS; /**< Lower Position Counter Register, offset: 0x10 */
  8031. __I uint16_t UPOSH; /**< Upper Position Hold Register, offset: 0x12 */
  8032. __I uint16_t LPOSH; /**< Lower Position Hold Register, offset: 0x14 */
  8033. __IO uint16_t UINIT; /**< Upper Initialization Register, offset: 0x16 */
  8034. __IO uint16_t LINIT; /**< Lower Initialization Register, offset: 0x18 */
  8035. __I uint16_t IMR; /**< Input Monitor Register, offset: 0x1A */
  8036. __IO uint16_t TST; /**< Test Register, offset: 0x1C */
  8037. __IO uint16_t CTRL2; /**< Control 2 Register, offset: 0x1E */
  8038. __IO uint16_t UMOD; /**< Upper Modulus Register, offset: 0x20 */
  8039. __IO uint16_t LMOD; /**< Lower Modulus Register, offset: 0x22 */
  8040. __IO uint16_t UCOMP; /**< Upper Position Compare Register, offset: 0x24 */
  8041. __IO uint16_t LCOMP; /**< Lower Position Compare Register, offset: 0x26 */
  8042. } ENC_Type;
  8043. /* ----------------------------------------------------------------------------
  8044. -- ENC Register Masks
  8045. ---------------------------------------------------------------------------- */
  8046. /*!
  8047. * @addtogroup ENC_Register_Masks ENC Register Masks
  8048. * @{
  8049. */
  8050. /*! @name CTRL - Control Register */
  8051. #define ENC_CTRL_CMPIE_MASK (0x1U)
  8052. #define ENC_CTRL_CMPIE_SHIFT (0U)
  8053. #define ENC_CTRL_CMPIE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_CMPIE_SHIFT)) & ENC_CTRL_CMPIE_MASK)
  8054. #define ENC_CTRL_CMPIRQ_MASK (0x2U)
  8055. #define ENC_CTRL_CMPIRQ_SHIFT (1U)
  8056. #define ENC_CTRL_CMPIRQ(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_CMPIRQ_SHIFT)) & ENC_CTRL_CMPIRQ_MASK)
  8057. #define ENC_CTRL_WDE_MASK (0x4U)
  8058. #define ENC_CTRL_WDE_SHIFT (2U)
  8059. #define ENC_CTRL_WDE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_WDE_SHIFT)) & ENC_CTRL_WDE_MASK)
  8060. #define ENC_CTRL_DIE_MASK (0x8U)
  8061. #define ENC_CTRL_DIE_SHIFT (3U)
  8062. #define ENC_CTRL_DIE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_DIE_SHIFT)) & ENC_CTRL_DIE_MASK)
  8063. #define ENC_CTRL_DIRQ_MASK (0x10U)
  8064. #define ENC_CTRL_DIRQ_SHIFT (4U)
  8065. #define ENC_CTRL_DIRQ(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_DIRQ_SHIFT)) & ENC_CTRL_DIRQ_MASK)
  8066. #define ENC_CTRL_XNE_MASK (0x20U)
  8067. #define ENC_CTRL_XNE_SHIFT (5U)
  8068. #define ENC_CTRL_XNE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_XNE_SHIFT)) & ENC_CTRL_XNE_MASK)
  8069. #define ENC_CTRL_XIP_MASK (0x40U)
  8070. #define ENC_CTRL_XIP_SHIFT (6U)
  8071. #define ENC_CTRL_XIP(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_XIP_SHIFT)) & ENC_CTRL_XIP_MASK)
  8072. #define ENC_CTRL_XIE_MASK (0x80U)
  8073. #define ENC_CTRL_XIE_SHIFT (7U)
  8074. #define ENC_CTRL_XIE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_XIE_SHIFT)) & ENC_CTRL_XIE_MASK)
  8075. #define ENC_CTRL_XIRQ_MASK (0x100U)
  8076. #define ENC_CTRL_XIRQ_SHIFT (8U)
  8077. #define ENC_CTRL_XIRQ(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_XIRQ_SHIFT)) & ENC_CTRL_XIRQ_MASK)
  8078. #define ENC_CTRL_PH1_MASK (0x200U)
  8079. #define ENC_CTRL_PH1_SHIFT (9U)
  8080. #define ENC_CTRL_PH1(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_PH1_SHIFT)) & ENC_CTRL_PH1_MASK)
  8081. #define ENC_CTRL_REV_MASK (0x400U)
  8082. #define ENC_CTRL_REV_SHIFT (10U)
  8083. #define ENC_CTRL_REV(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_REV_SHIFT)) & ENC_CTRL_REV_MASK)
  8084. #define ENC_CTRL_SWIP_MASK (0x800U)
  8085. #define ENC_CTRL_SWIP_SHIFT (11U)
  8086. #define ENC_CTRL_SWIP(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_SWIP_SHIFT)) & ENC_CTRL_SWIP_MASK)
  8087. #define ENC_CTRL_HNE_MASK (0x1000U)
  8088. #define ENC_CTRL_HNE_SHIFT (12U)
  8089. #define ENC_CTRL_HNE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_HNE_SHIFT)) & ENC_CTRL_HNE_MASK)
  8090. #define ENC_CTRL_HIP_MASK (0x2000U)
  8091. #define ENC_CTRL_HIP_SHIFT (13U)
  8092. #define ENC_CTRL_HIP(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_HIP_SHIFT)) & ENC_CTRL_HIP_MASK)
  8093. #define ENC_CTRL_HIE_MASK (0x4000U)
  8094. #define ENC_CTRL_HIE_SHIFT (14U)
  8095. #define ENC_CTRL_HIE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_HIE_SHIFT)) & ENC_CTRL_HIE_MASK)
  8096. #define ENC_CTRL_HIRQ_MASK (0x8000U)
  8097. #define ENC_CTRL_HIRQ_SHIFT (15U)
  8098. #define ENC_CTRL_HIRQ(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL_HIRQ_SHIFT)) & ENC_CTRL_HIRQ_MASK)
  8099. /*! @name FILT - Input Filter Register */
  8100. #define ENC_FILT_FILT_PER_MASK (0xFFU)
  8101. #define ENC_FILT_FILT_PER_SHIFT (0U)
  8102. #define ENC_FILT_FILT_PER(x) (((uint16_t)(((uint16_t)(x)) << ENC_FILT_FILT_PER_SHIFT)) & ENC_FILT_FILT_PER_MASK)
  8103. #define ENC_FILT_FILT_CNT_MASK (0x700U)
  8104. #define ENC_FILT_FILT_CNT_SHIFT (8U)
  8105. #define ENC_FILT_FILT_CNT(x) (((uint16_t)(((uint16_t)(x)) << ENC_FILT_FILT_CNT_SHIFT)) & ENC_FILT_FILT_CNT_MASK)
  8106. /*! @name WTR - Watchdog Timeout Register */
  8107. #define ENC_WTR_WDOG_MASK (0xFFFFU)
  8108. #define ENC_WTR_WDOG_SHIFT (0U)
  8109. #define ENC_WTR_WDOG(x) (((uint16_t)(((uint16_t)(x)) << ENC_WTR_WDOG_SHIFT)) & ENC_WTR_WDOG_MASK)
  8110. /*! @name POSD - Position Difference Counter Register */
  8111. #define ENC_POSD_POSD_MASK (0xFFFFU)
  8112. #define ENC_POSD_POSD_SHIFT (0U)
  8113. #define ENC_POSD_POSD(x) (((uint16_t)(((uint16_t)(x)) << ENC_POSD_POSD_SHIFT)) & ENC_POSD_POSD_MASK)
  8114. /*! @name POSDH - Position Difference Hold Register */
  8115. #define ENC_POSDH_POSDH_MASK (0xFFFFU)
  8116. #define ENC_POSDH_POSDH_SHIFT (0U)
  8117. #define ENC_POSDH_POSDH(x) (((uint16_t)(((uint16_t)(x)) << ENC_POSDH_POSDH_SHIFT)) & ENC_POSDH_POSDH_MASK)
  8118. /*! @name REV - Revolution Counter Register */
  8119. #define ENC_REV_REV_MASK (0xFFFFU)
  8120. #define ENC_REV_REV_SHIFT (0U)
  8121. #define ENC_REV_REV(x) (((uint16_t)(((uint16_t)(x)) << ENC_REV_REV_SHIFT)) & ENC_REV_REV_MASK)
  8122. /*! @name REVH - Revolution Hold Register */
  8123. #define ENC_REVH_REVH_MASK (0xFFFFU)
  8124. #define ENC_REVH_REVH_SHIFT (0U)
  8125. #define ENC_REVH_REVH(x) (((uint16_t)(((uint16_t)(x)) << ENC_REVH_REVH_SHIFT)) & ENC_REVH_REVH_MASK)
  8126. /*! @name UPOS - Upper Position Counter Register */
  8127. #define ENC_UPOS_POS_MASK (0xFFFFU)
  8128. #define ENC_UPOS_POS_SHIFT (0U)
  8129. #define ENC_UPOS_POS(x) (((uint16_t)(((uint16_t)(x)) << ENC_UPOS_POS_SHIFT)) & ENC_UPOS_POS_MASK)
  8130. /*! @name LPOS - Lower Position Counter Register */
  8131. #define ENC_LPOS_POS_MASK (0xFFFFU)
  8132. #define ENC_LPOS_POS_SHIFT (0U)
  8133. #define ENC_LPOS_POS(x) (((uint16_t)(((uint16_t)(x)) << ENC_LPOS_POS_SHIFT)) & ENC_LPOS_POS_MASK)
  8134. /*! @name UPOSH - Upper Position Hold Register */
  8135. #define ENC_UPOSH_POSH_MASK (0xFFFFU)
  8136. #define ENC_UPOSH_POSH_SHIFT (0U)
  8137. #define ENC_UPOSH_POSH(x) (((uint16_t)(((uint16_t)(x)) << ENC_UPOSH_POSH_SHIFT)) & ENC_UPOSH_POSH_MASK)
  8138. /*! @name LPOSH - Lower Position Hold Register */
  8139. #define ENC_LPOSH_POSH_MASK (0xFFFFU)
  8140. #define ENC_LPOSH_POSH_SHIFT (0U)
  8141. #define ENC_LPOSH_POSH(x) (((uint16_t)(((uint16_t)(x)) << ENC_LPOSH_POSH_SHIFT)) & ENC_LPOSH_POSH_MASK)
  8142. /*! @name UINIT - Upper Initialization Register */
  8143. #define ENC_UINIT_INIT_MASK (0xFFFFU)
  8144. #define ENC_UINIT_INIT_SHIFT (0U)
  8145. #define ENC_UINIT_INIT(x) (((uint16_t)(((uint16_t)(x)) << ENC_UINIT_INIT_SHIFT)) & ENC_UINIT_INIT_MASK)
  8146. /*! @name LINIT - Lower Initialization Register */
  8147. #define ENC_LINIT_INIT_MASK (0xFFFFU)
  8148. #define ENC_LINIT_INIT_SHIFT (0U)
  8149. #define ENC_LINIT_INIT(x) (((uint16_t)(((uint16_t)(x)) << ENC_LINIT_INIT_SHIFT)) & ENC_LINIT_INIT_MASK)
  8150. /*! @name IMR - Input Monitor Register */
  8151. #define ENC_IMR_HOME_MASK (0x1U)
  8152. #define ENC_IMR_HOME_SHIFT (0U)
  8153. #define ENC_IMR_HOME(x) (((uint16_t)(((uint16_t)(x)) << ENC_IMR_HOME_SHIFT)) & ENC_IMR_HOME_MASK)
  8154. #define ENC_IMR_INDEX_MASK (0x2U)
  8155. #define ENC_IMR_INDEX_SHIFT (1U)
  8156. #define ENC_IMR_INDEX(x) (((uint16_t)(((uint16_t)(x)) << ENC_IMR_INDEX_SHIFT)) & ENC_IMR_INDEX_MASK)
  8157. #define ENC_IMR_PHB_MASK (0x4U)
  8158. #define ENC_IMR_PHB_SHIFT (2U)
  8159. #define ENC_IMR_PHB(x) (((uint16_t)(((uint16_t)(x)) << ENC_IMR_PHB_SHIFT)) & ENC_IMR_PHB_MASK)
  8160. #define ENC_IMR_PHA_MASK (0x8U)
  8161. #define ENC_IMR_PHA_SHIFT (3U)
  8162. #define ENC_IMR_PHA(x) (((uint16_t)(((uint16_t)(x)) << ENC_IMR_PHA_SHIFT)) & ENC_IMR_PHA_MASK)
  8163. #define ENC_IMR_FHOM_MASK (0x10U)
  8164. #define ENC_IMR_FHOM_SHIFT (4U)
  8165. #define ENC_IMR_FHOM(x) (((uint16_t)(((uint16_t)(x)) << ENC_IMR_FHOM_SHIFT)) & ENC_IMR_FHOM_MASK)
  8166. #define ENC_IMR_FIND_MASK (0x20U)
  8167. #define ENC_IMR_FIND_SHIFT (5U)
  8168. #define ENC_IMR_FIND(x) (((uint16_t)(((uint16_t)(x)) << ENC_IMR_FIND_SHIFT)) & ENC_IMR_FIND_MASK)
  8169. #define ENC_IMR_FPHB_MASK (0x40U)
  8170. #define ENC_IMR_FPHB_SHIFT (6U)
  8171. #define ENC_IMR_FPHB(x) (((uint16_t)(((uint16_t)(x)) << ENC_IMR_FPHB_SHIFT)) & ENC_IMR_FPHB_MASK)
  8172. #define ENC_IMR_FPHA_MASK (0x80U)
  8173. #define ENC_IMR_FPHA_SHIFT (7U)
  8174. #define ENC_IMR_FPHA(x) (((uint16_t)(((uint16_t)(x)) << ENC_IMR_FPHA_SHIFT)) & ENC_IMR_FPHA_MASK)
  8175. /*! @name TST - Test Register */
  8176. #define ENC_TST_TEST_COUNT_MASK (0xFFU)
  8177. #define ENC_TST_TEST_COUNT_SHIFT (0U)
  8178. #define ENC_TST_TEST_COUNT(x) (((uint16_t)(((uint16_t)(x)) << ENC_TST_TEST_COUNT_SHIFT)) & ENC_TST_TEST_COUNT_MASK)
  8179. #define ENC_TST_TEST_PERIOD_MASK (0x1F00U)
  8180. #define ENC_TST_TEST_PERIOD_SHIFT (8U)
  8181. #define ENC_TST_TEST_PERIOD(x) (((uint16_t)(((uint16_t)(x)) << ENC_TST_TEST_PERIOD_SHIFT)) & ENC_TST_TEST_PERIOD_MASK)
  8182. #define ENC_TST_QDN_MASK (0x2000U)
  8183. #define ENC_TST_QDN_SHIFT (13U)
  8184. #define ENC_TST_QDN(x) (((uint16_t)(((uint16_t)(x)) << ENC_TST_QDN_SHIFT)) & ENC_TST_QDN_MASK)
  8185. #define ENC_TST_TCE_MASK (0x4000U)
  8186. #define ENC_TST_TCE_SHIFT (14U)
  8187. #define ENC_TST_TCE(x) (((uint16_t)(((uint16_t)(x)) << ENC_TST_TCE_SHIFT)) & ENC_TST_TCE_MASK)
  8188. #define ENC_TST_TEN_MASK (0x8000U)
  8189. #define ENC_TST_TEN_SHIFT (15U)
  8190. #define ENC_TST_TEN(x) (((uint16_t)(((uint16_t)(x)) << ENC_TST_TEN_SHIFT)) & ENC_TST_TEN_MASK)
  8191. /*! @name CTRL2 - Control 2 Register */
  8192. #define ENC_CTRL2_UPDHLD_MASK (0x1U)
  8193. #define ENC_CTRL2_UPDHLD_SHIFT (0U)
  8194. #define ENC_CTRL2_UPDHLD(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_UPDHLD_SHIFT)) & ENC_CTRL2_UPDHLD_MASK)
  8195. #define ENC_CTRL2_UPDPOS_MASK (0x2U)
  8196. #define ENC_CTRL2_UPDPOS_SHIFT (1U)
  8197. #define ENC_CTRL2_UPDPOS(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_UPDPOS_SHIFT)) & ENC_CTRL2_UPDPOS_MASK)
  8198. #define ENC_CTRL2_MOD_MASK (0x4U)
  8199. #define ENC_CTRL2_MOD_SHIFT (2U)
  8200. #define ENC_CTRL2_MOD(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_MOD_SHIFT)) & ENC_CTRL2_MOD_MASK)
  8201. #define ENC_CTRL2_DIR_MASK (0x8U)
  8202. #define ENC_CTRL2_DIR_SHIFT (3U)
  8203. #define ENC_CTRL2_DIR(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_DIR_SHIFT)) & ENC_CTRL2_DIR_MASK)
  8204. #define ENC_CTRL2_RUIE_MASK (0x10U)
  8205. #define ENC_CTRL2_RUIE_SHIFT (4U)
  8206. #define ENC_CTRL2_RUIE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_RUIE_SHIFT)) & ENC_CTRL2_RUIE_MASK)
  8207. #define ENC_CTRL2_RUIRQ_MASK (0x20U)
  8208. #define ENC_CTRL2_RUIRQ_SHIFT (5U)
  8209. #define ENC_CTRL2_RUIRQ(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_RUIRQ_SHIFT)) & ENC_CTRL2_RUIRQ_MASK)
  8210. #define ENC_CTRL2_ROIE_MASK (0x40U)
  8211. #define ENC_CTRL2_ROIE_SHIFT (6U)
  8212. #define ENC_CTRL2_ROIE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_ROIE_SHIFT)) & ENC_CTRL2_ROIE_MASK)
  8213. #define ENC_CTRL2_ROIRQ_MASK (0x80U)
  8214. #define ENC_CTRL2_ROIRQ_SHIFT (7U)
  8215. #define ENC_CTRL2_ROIRQ(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_ROIRQ_SHIFT)) & ENC_CTRL2_ROIRQ_MASK)
  8216. #define ENC_CTRL2_REVMOD_MASK (0x100U)
  8217. #define ENC_CTRL2_REVMOD_SHIFT (8U)
  8218. #define ENC_CTRL2_REVMOD(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_REVMOD_SHIFT)) & ENC_CTRL2_REVMOD_MASK)
  8219. #define ENC_CTRL2_OUTCTL_MASK (0x200U)
  8220. #define ENC_CTRL2_OUTCTL_SHIFT (9U)
  8221. #define ENC_CTRL2_OUTCTL(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_OUTCTL_SHIFT)) & ENC_CTRL2_OUTCTL_MASK)
  8222. #define ENC_CTRL2_SABIE_MASK (0x400U)
  8223. #define ENC_CTRL2_SABIE_SHIFT (10U)
  8224. #define ENC_CTRL2_SABIE(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_SABIE_SHIFT)) & ENC_CTRL2_SABIE_MASK)
  8225. #define ENC_CTRL2_SABIRQ_MASK (0x800U)
  8226. #define ENC_CTRL2_SABIRQ_SHIFT (11U)
  8227. #define ENC_CTRL2_SABIRQ(x) (((uint16_t)(((uint16_t)(x)) << ENC_CTRL2_SABIRQ_SHIFT)) & ENC_CTRL2_SABIRQ_MASK)
  8228. /*! @name UMOD - Upper Modulus Register */
  8229. #define ENC_UMOD_MOD_MASK (0xFFFFU)
  8230. #define ENC_UMOD_MOD_SHIFT (0U)
  8231. #define ENC_UMOD_MOD(x) (((uint16_t)(((uint16_t)(x)) << ENC_UMOD_MOD_SHIFT)) & ENC_UMOD_MOD_MASK)
  8232. /*! @name LMOD - Lower Modulus Register */
  8233. #define ENC_LMOD_MOD_MASK (0xFFFFU)
  8234. #define ENC_LMOD_MOD_SHIFT (0U)
  8235. #define ENC_LMOD_MOD(x) (((uint16_t)(((uint16_t)(x)) << ENC_LMOD_MOD_SHIFT)) & ENC_LMOD_MOD_MASK)
  8236. /*! @name UCOMP - Upper Position Compare Register */
  8237. #define ENC_UCOMP_COMP_MASK (0xFFFFU)
  8238. #define ENC_UCOMP_COMP_SHIFT (0U)
  8239. #define ENC_UCOMP_COMP(x) (((uint16_t)(((uint16_t)(x)) << ENC_UCOMP_COMP_SHIFT)) & ENC_UCOMP_COMP_MASK)
  8240. /*! @name LCOMP - Lower Position Compare Register */
  8241. #define ENC_LCOMP_COMP_MASK (0xFFFFU)
  8242. #define ENC_LCOMP_COMP_SHIFT (0U)
  8243. #define ENC_LCOMP_COMP(x) (((uint16_t)(((uint16_t)(x)) << ENC_LCOMP_COMP_SHIFT)) & ENC_LCOMP_COMP_MASK)
  8244. /*!
  8245. * @}
  8246. */ /* end of group ENC_Register_Masks */
  8247. /* ENC - Peripheral instance base addresses */
  8248. /** Peripheral ENC1 base address */
  8249. #define ENC1_BASE (0x403C8000u)
  8250. /** Peripheral ENC1 base pointer */
  8251. #define ENC1 ((ENC_Type *)ENC1_BASE)
  8252. /** Peripheral ENC2 base address */
  8253. #define ENC2_BASE (0x403CC000u)
  8254. /** Peripheral ENC2 base pointer */
  8255. #define ENC2 ((ENC_Type *)ENC2_BASE)
  8256. /** Peripheral ENC3 base address */
  8257. #define ENC3_BASE (0x403D0000u)
  8258. /** Peripheral ENC3 base pointer */
  8259. #define ENC3 ((ENC_Type *)ENC3_BASE)
  8260. /** Peripheral ENC4 base address */
  8261. #define ENC4_BASE (0x403D4000u)
  8262. /** Peripheral ENC4 base pointer */
  8263. #define ENC4 ((ENC_Type *)ENC4_BASE)
  8264. /** Array initializer of ENC peripheral base addresses */
  8265. #define ENC_BASE_ADDRS { 0u, ENC1_BASE, ENC2_BASE, ENC3_BASE, ENC4_BASE }
  8266. /** Array initializer of ENC peripheral base pointers */
  8267. #define ENC_BASE_PTRS { (ENC_Type *)0u, ENC1, ENC2, ENC3, ENC4 }
  8268. /** Interrupt vectors for the ENC peripheral type */
  8269. #define ENC_COMPARE_IRQS { NotAvail_IRQn, ENC1_IRQn, ENC2_IRQn, ENC3_IRQn, ENC4_IRQn }
  8270. #define ENC_HOME_IRQS { NotAvail_IRQn, ENC1_IRQn, ENC2_IRQn, ENC3_IRQn, ENC4_IRQn }
  8271. #define ENC_WDOG_IRQS { NotAvail_IRQn, ENC1_IRQn, ENC2_IRQn, ENC3_IRQn, ENC4_IRQn }
  8272. #define ENC_INDEX_IRQS { NotAvail_IRQn, ENC1_IRQn, ENC2_IRQn, ENC3_IRQn, ENC4_IRQn }
  8273. #define ENC_INPUT_SWITCH_IRQS { NotAvail_IRQn, ENC1_IRQn, ENC2_IRQn, ENC3_IRQn, ENC4_IRQn }
  8274. /*!
  8275. * @}
  8276. */ /* end of group ENC_Peripheral_Access_Layer */
  8277. /* ----------------------------------------------------------------------------
  8278. -- ENET Peripheral Access Layer
  8279. ---------------------------------------------------------------------------- */
  8280. /*!
  8281. * @addtogroup ENET_Peripheral_Access_Layer ENET Peripheral Access Layer
  8282. * @{
  8283. */
  8284. /** ENET - Register Layout Typedef */
  8285. typedef struct {
  8286. uint8_t RESERVED_0[4];
  8287. __IO uint32_t EIR; /**< Interrupt Event Register, offset: 0x4 */
  8288. __IO uint32_t EIMR; /**< Interrupt Mask Register, offset: 0x8 */
  8289. uint8_t RESERVED_1[4];
  8290. __IO uint32_t RDAR; /**< Receive Descriptor Active Register, offset: 0x10 */
  8291. __IO uint32_t TDAR; /**< Transmit Descriptor Active Register, offset: 0x14 */
  8292. uint8_t RESERVED_2[12];
  8293. __IO uint32_t ECR; /**< Ethernet Control Register, offset: 0x24 */
  8294. uint8_t RESERVED_3[24];
  8295. __IO uint32_t MMFR; /**< MII Management Frame Register, offset: 0x40 */
  8296. __IO uint32_t MSCR; /**< MII Speed Control Register, offset: 0x44 */
  8297. uint8_t RESERVED_4[28];
  8298. __IO uint32_t MIBC; /**< MIB Control Register, offset: 0x64 */
  8299. uint8_t RESERVED_5[28];
  8300. __IO uint32_t RCR; /**< Receive Control Register, offset: 0x84 */
  8301. uint8_t RESERVED_6[60];
  8302. __IO uint32_t TCR; /**< Transmit Control Register, offset: 0xC4 */
  8303. uint8_t RESERVED_7[28];
  8304. __IO uint32_t PALR; /**< Physical Address Lower Register, offset: 0xE4 */
  8305. __IO uint32_t PAUR; /**< Physical Address Upper Register, offset: 0xE8 */
  8306. __IO uint32_t OPD; /**< Opcode/Pause Duration Register, offset: 0xEC */
  8307. __IO uint32_t TXIC; /**< Transmit Interrupt Coalescing Register, offset: 0xF0 */
  8308. uint8_t RESERVED_8[12];
  8309. __IO uint32_t RXIC; /**< Receive Interrupt Coalescing Register, offset: 0x100 */
  8310. uint8_t RESERVED_9[20];
  8311. __IO uint32_t IAUR; /**< Descriptor Individual Upper Address Register, offset: 0x118 */
  8312. __IO uint32_t IALR; /**< Descriptor Individual Lower Address Register, offset: 0x11C */
  8313. __IO uint32_t GAUR; /**< Descriptor Group Upper Address Register, offset: 0x120 */
  8314. __IO uint32_t GALR; /**< Descriptor Group Lower Address Register, offset: 0x124 */
  8315. uint8_t RESERVED_10[28];
  8316. __IO uint32_t TFWR; /**< Transmit FIFO Watermark Register, offset: 0x144 */
  8317. uint8_t RESERVED_11[56];
  8318. __IO uint32_t RDSR; /**< Receive Descriptor Ring Start Register, offset: 0x180 */
  8319. __IO uint32_t TDSR; /**< Transmit Buffer Descriptor Ring Start Register, offset: 0x184 */
  8320. __IO uint32_t MRBR; /**< Maximum Receive Buffer Size Register, offset: 0x188 */
  8321. uint8_t RESERVED_12[4];
  8322. __IO uint32_t RSFL; /**< Receive FIFO Section Full Threshold, offset: 0x190 */
  8323. __IO uint32_t RSEM; /**< Receive FIFO Section Empty Threshold, offset: 0x194 */
  8324. __IO uint32_t RAEM; /**< Receive FIFO Almost Empty Threshold, offset: 0x198 */
  8325. __IO uint32_t RAFL; /**< Receive FIFO Almost Full Threshold, offset: 0x19C */
  8326. __IO uint32_t TSEM; /**< Transmit FIFO Section Empty Threshold, offset: 0x1A0 */
  8327. __IO uint32_t TAEM; /**< Transmit FIFO Almost Empty Threshold, offset: 0x1A4 */
  8328. __IO uint32_t TAFL; /**< Transmit FIFO Almost Full Threshold, offset: 0x1A8 */
  8329. __IO uint32_t TIPG; /**< Transmit Inter-Packet Gap, offset: 0x1AC */
  8330. __IO uint32_t FTRL; /**< Frame Truncation Length, offset: 0x1B0 */
  8331. uint8_t RESERVED_13[12];
  8332. __IO uint32_t TACC; /**< Transmit Accelerator Function Configuration, offset: 0x1C0 */
  8333. __IO uint32_t RACC; /**< Receive Accelerator Function Configuration, offset: 0x1C4 */
  8334. uint8_t RESERVED_14[56];
  8335. uint32_t RMON_T_DROP; /**< Reserved Statistic Register, offset: 0x200 */
  8336. __I uint32_t RMON_T_PACKETS; /**< Tx Packet Count Statistic Register, offset: 0x204 */
  8337. __I uint32_t RMON_T_BC_PKT; /**< Tx Broadcast Packets Statistic Register, offset: 0x208 */
  8338. __I uint32_t RMON_T_MC_PKT; /**< Tx Multicast Packets Statistic Register, offset: 0x20C */
  8339. __I uint32_t RMON_T_CRC_ALIGN; /**< Tx Packets with CRC/Align Error Statistic Register, offset: 0x210 */
  8340. __I uint32_t RMON_T_UNDERSIZE; /**< Tx Packets Less Than Bytes and Good CRC Statistic Register, offset: 0x214 */
  8341. __I uint32_t RMON_T_OVERSIZE; /**< Tx Packets GT MAX_FL bytes and Good CRC Statistic Register, offset: 0x218 */
  8342. __I uint32_t RMON_T_FRAG; /**< Tx Packets Less Than 64 Bytes and Bad CRC Statistic Register, offset: 0x21C */
  8343. __I uint32_t RMON_T_JAB; /**< Tx Packets Greater Than MAX_FL bytes and Bad CRC Statistic Register, offset: 0x220 */
  8344. __I uint32_t RMON_T_COL; /**< Tx Collision Count Statistic Register, offset: 0x224 */
  8345. __I uint32_t RMON_T_P64; /**< Tx 64-Byte Packets Statistic Register, offset: 0x228 */
  8346. __I uint32_t RMON_T_P65TO127; /**< Tx 65- to 127-byte Packets Statistic Register, offset: 0x22C */
  8347. __I uint32_t RMON_T_P128TO255; /**< Tx 128- to 255-byte Packets Statistic Register, offset: 0x230 */
  8348. __I uint32_t RMON_T_P256TO511; /**< Tx 256- to 511-byte Packets Statistic Register, offset: 0x234 */
  8349. __I uint32_t RMON_T_P512TO1023; /**< Tx 512- to 1023-byte Packets Statistic Register, offset: 0x238 */
  8350. __I uint32_t RMON_T_P1024TO2047; /**< Tx 1024- to 2047-byte Packets Statistic Register, offset: 0x23C */
  8351. __I uint32_t RMON_T_P_GTE2048; /**< Tx Packets Greater Than 2048 Bytes Statistic Register, offset: 0x240 */
  8352. __I uint32_t RMON_T_OCTETS; /**< Tx Octets Statistic Register, offset: 0x244 */
  8353. uint32_t IEEE_T_DROP; /**< Reserved Statistic Register, offset: 0x248 */
  8354. __I uint32_t IEEE_T_FRAME_OK; /**< Frames Transmitted OK Statistic Register, offset: 0x24C */
  8355. __I uint32_t IEEE_T_1COL; /**< Frames Transmitted with Single Collision Statistic Register, offset: 0x250 */
  8356. __I uint32_t IEEE_T_MCOL; /**< Frames Transmitted with Multiple Collisions Statistic Register, offset: 0x254 */
  8357. __I uint32_t IEEE_T_DEF; /**< Frames Transmitted after Deferral Delay Statistic Register, offset: 0x258 */
  8358. __I uint32_t IEEE_T_LCOL; /**< Frames Transmitted with Late Collision Statistic Register, offset: 0x25C */
  8359. __I uint32_t IEEE_T_EXCOL; /**< Frames Transmitted with Excessive Collisions Statistic Register, offset: 0x260 */
  8360. __I uint32_t IEEE_T_MACERR; /**< Frames Transmitted with Tx FIFO Underrun Statistic Register, offset: 0x264 */
  8361. __I uint32_t IEEE_T_CSERR; /**< Frames Transmitted with Carrier Sense Error Statistic Register, offset: 0x268 */
  8362. __I uint32_t IEEE_T_SQE; /**< Reserved Statistic Register, offset: 0x26C */
  8363. __I uint32_t IEEE_T_FDXFC; /**< Flow Control Pause Frames Transmitted Statistic Register, offset: 0x270 */
  8364. __I uint32_t IEEE_T_OCTETS_OK; /**< Octet Count for Frames Transmitted w/o Error Statistic Register, offset: 0x274 */
  8365. uint8_t RESERVED_15[12];
  8366. __I uint32_t RMON_R_PACKETS; /**< Rx Packet Count Statistic Register, offset: 0x284 */
  8367. __I uint32_t RMON_R_BC_PKT; /**< Rx Broadcast Packets Statistic Register, offset: 0x288 */
  8368. __I uint32_t RMON_R_MC_PKT; /**< Rx Multicast Packets Statistic Register, offset: 0x28C */
  8369. __I uint32_t RMON_R_CRC_ALIGN; /**< Rx Packets with CRC/Align Error Statistic Register, offset: 0x290 */
  8370. __I uint32_t RMON_R_UNDERSIZE; /**< Rx Packets with Less Than 64 Bytes and Good CRC Statistic Register, offset: 0x294 */
  8371. __I uint32_t RMON_R_OVERSIZE; /**< Rx Packets Greater Than MAX_FL and Good CRC Statistic Register, offset: 0x298 */
  8372. __I uint32_t RMON_R_FRAG; /**< Rx Packets Less Than 64 Bytes and Bad CRC Statistic Register, offset: 0x29C */
  8373. __I uint32_t RMON_R_JAB; /**< Rx Packets Greater Than MAX_FL Bytes and Bad CRC Statistic Register, offset: 0x2A0 */
  8374. uint32_t RMON_R_RESVD_0; /**< Reserved Statistic Register, offset: 0x2A4 */
  8375. __I uint32_t RMON_R_P64; /**< Rx 64-Byte Packets Statistic Register, offset: 0x2A8 */
  8376. __I uint32_t RMON_R_P65TO127; /**< Rx 65- to 127-Byte Packets Statistic Register, offset: 0x2AC */
  8377. __I uint32_t RMON_R_P128TO255; /**< Rx 128- to 255-Byte Packets Statistic Register, offset: 0x2B0 */
  8378. __I uint32_t RMON_R_P256TO511; /**< Rx 256- to 511-Byte Packets Statistic Register, offset: 0x2B4 */
  8379. __I uint32_t RMON_R_P512TO1023; /**< Rx 512- to 1023-Byte Packets Statistic Register, offset: 0x2B8 */
  8380. __I uint32_t RMON_R_P1024TO2047; /**< Rx 1024- to 2047-Byte Packets Statistic Register, offset: 0x2BC */
  8381. __I uint32_t RMON_R_P_GTE2048; /**< Rx Packets Greater than 2048 Bytes Statistic Register, offset: 0x2C0 */
  8382. __I uint32_t RMON_R_OCTETS; /**< Rx Octets Statistic Register, offset: 0x2C4 */
  8383. __I uint32_t IEEE_R_DROP; /**< Frames not Counted Correctly Statistic Register, offset: 0x2C8 */
  8384. __I uint32_t IEEE_R_FRAME_OK; /**< Frames Received OK Statistic Register, offset: 0x2CC */
  8385. __I uint32_t IEEE_R_CRC; /**< Frames Received with CRC Error Statistic Register, offset: 0x2D0 */
  8386. __I uint32_t IEEE_R_ALIGN; /**< Frames Received with Alignment Error Statistic Register, offset: 0x2D4 */
  8387. __I uint32_t IEEE_R_MACERR; /**< Receive FIFO Overflow Count Statistic Register, offset: 0x2D8 */
  8388. __I uint32_t IEEE_R_FDXFC; /**< Flow Control Pause Frames Received Statistic Register, offset: 0x2DC */
  8389. __I uint32_t IEEE_R_OCTETS_OK; /**< Octet Count for Frames Received without Error Statistic Register, offset: 0x2E0 */
  8390. uint8_t RESERVED_16[284];
  8391. __IO uint32_t ATCR; /**< Adjustable Timer Control Register, offset: 0x400 */
  8392. __IO uint32_t ATVR; /**< Timer Value Register, offset: 0x404 */
  8393. __IO uint32_t ATOFF; /**< Timer Offset Register, offset: 0x408 */
  8394. __IO uint32_t ATPER; /**< Timer Period Register, offset: 0x40C */
  8395. __IO uint32_t ATCOR; /**< Timer Correction Register, offset: 0x410 */
  8396. __IO uint32_t ATINC; /**< Time-Stamping Clock Period Register, offset: 0x414 */
  8397. __I uint32_t ATSTMP; /**< Timestamp of Last Transmitted Frame, offset: 0x418 */
  8398. uint8_t RESERVED_17[488];
  8399. __IO uint32_t TGSR; /**< Timer Global Status Register, offset: 0x604 */
  8400. struct { /* offset: 0x608, array step: 0x8 */
  8401. __IO uint32_t TCSR; /**< Timer Control Status Register, array offset: 0x608, array step: 0x8 */
  8402. __IO uint32_t TCCR; /**< Timer Compare Capture Register, array offset: 0x60C, array step: 0x8 */
  8403. } CHANNEL[4];
  8404. } ENET_Type;
  8405. /* ----------------------------------------------------------------------------
  8406. -- ENET Register Masks
  8407. ---------------------------------------------------------------------------- */
  8408. /*!
  8409. * @addtogroup ENET_Register_Masks ENET Register Masks
  8410. * @{
  8411. */
  8412. /*! @name EIR - Interrupt Event Register */
  8413. #define ENET_EIR_TS_TIMER_MASK (0x8000U)
  8414. #define ENET_EIR_TS_TIMER_SHIFT (15U)
  8415. #define ENET_EIR_TS_TIMER(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TS_TIMER_SHIFT)) & ENET_EIR_TS_TIMER_MASK)
  8416. #define ENET_EIR_TS_AVAIL_MASK (0x10000U)
  8417. #define ENET_EIR_TS_AVAIL_SHIFT (16U)
  8418. #define ENET_EIR_TS_AVAIL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TS_AVAIL_SHIFT)) & ENET_EIR_TS_AVAIL_MASK)
  8419. #define ENET_EIR_WAKEUP_MASK (0x20000U)
  8420. #define ENET_EIR_WAKEUP_SHIFT (17U)
  8421. #define ENET_EIR_WAKEUP(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_WAKEUP_SHIFT)) & ENET_EIR_WAKEUP_MASK)
  8422. #define ENET_EIR_PLR_MASK (0x40000U)
  8423. #define ENET_EIR_PLR_SHIFT (18U)
  8424. #define ENET_EIR_PLR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_PLR_SHIFT)) & ENET_EIR_PLR_MASK)
  8425. #define ENET_EIR_UN_MASK (0x80000U)
  8426. #define ENET_EIR_UN_SHIFT (19U)
  8427. #define ENET_EIR_UN(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_UN_SHIFT)) & ENET_EIR_UN_MASK)
  8428. #define ENET_EIR_RL_MASK (0x100000U)
  8429. #define ENET_EIR_RL_SHIFT (20U)
  8430. #define ENET_EIR_RL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_RL_SHIFT)) & ENET_EIR_RL_MASK)
  8431. #define ENET_EIR_LC_MASK (0x200000U)
  8432. #define ENET_EIR_LC_SHIFT (21U)
  8433. #define ENET_EIR_LC(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_LC_SHIFT)) & ENET_EIR_LC_MASK)
  8434. #define ENET_EIR_EBERR_MASK (0x400000U)
  8435. #define ENET_EIR_EBERR_SHIFT (22U)
  8436. #define ENET_EIR_EBERR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_EBERR_SHIFT)) & ENET_EIR_EBERR_MASK)
  8437. #define ENET_EIR_MII_MASK (0x800000U)
  8438. #define ENET_EIR_MII_SHIFT (23U)
  8439. #define ENET_EIR_MII(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_MII_SHIFT)) & ENET_EIR_MII_MASK)
  8440. #define ENET_EIR_RXB_MASK (0x1000000U)
  8441. #define ENET_EIR_RXB_SHIFT (24U)
  8442. #define ENET_EIR_RXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_RXB_SHIFT)) & ENET_EIR_RXB_MASK)
  8443. #define ENET_EIR_RXF_MASK (0x2000000U)
  8444. #define ENET_EIR_RXF_SHIFT (25U)
  8445. #define ENET_EIR_RXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_RXF_SHIFT)) & ENET_EIR_RXF_MASK)
  8446. #define ENET_EIR_TXB_MASK (0x4000000U)
  8447. #define ENET_EIR_TXB_SHIFT (26U)
  8448. #define ENET_EIR_TXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TXB_SHIFT)) & ENET_EIR_TXB_MASK)
  8449. #define ENET_EIR_TXF_MASK (0x8000000U)
  8450. #define ENET_EIR_TXF_SHIFT (27U)
  8451. #define ENET_EIR_TXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_TXF_SHIFT)) & ENET_EIR_TXF_MASK)
  8452. #define ENET_EIR_GRA_MASK (0x10000000U)
  8453. #define ENET_EIR_GRA_SHIFT (28U)
  8454. #define ENET_EIR_GRA(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_GRA_SHIFT)) & ENET_EIR_GRA_MASK)
  8455. #define ENET_EIR_BABT_MASK (0x20000000U)
  8456. #define ENET_EIR_BABT_SHIFT (29U)
  8457. #define ENET_EIR_BABT(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_BABT_SHIFT)) & ENET_EIR_BABT_MASK)
  8458. #define ENET_EIR_BABR_MASK (0x40000000U)
  8459. #define ENET_EIR_BABR_SHIFT (30U)
  8460. #define ENET_EIR_BABR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIR_BABR_SHIFT)) & ENET_EIR_BABR_MASK)
  8461. /*! @name EIMR - Interrupt Mask Register */
  8462. #define ENET_EIMR_TS_TIMER_MASK (0x8000U)
  8463. #define ENET_EIMR_TS_TIMER_SHIFT (15U)
  8464. #define ENET_EIMR_TS_TIMER(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TS_TIMER_SHIFT)) & ENET_EIMR_TS_TIMER_MASK)
  8465. #define ENET_EIMR_TS_AVAIL_MASK (0x10000U)
  8466. #define ENET_EIMR_TS_AVAIL_SHIFT (16U)
  8467. #define ENET_EIMR_TS_AVAIL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TS_AVAIL_SHIFT)) & ENET_EIMR_TS_AVAIL_MASK)
  8468. #define ENET_EIMR_WAKEUP_MASK (0x20000U)
  8469. #define ENET_EIMR_WAKEUP_SHIFT (17U)
  8470. #define ENET_EIMR_WAKEUP(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_WAKEUP_SHIFT)) & ENET_EIMR_WAKEUP_MASK)
  8471. #define ENET_EIMR_PLR_MASK (0x40000U)
  8472. #define ENET_EIMR_PLR_SHIFT (18U)
  8473. #define ENET_EIMR_PLR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_PLR_SHIFT)) & ENET_EIMR_PLR_MASK)
  8474. #define ENET_EIMR_UN_MASK (0x80000U)
  8475. #define ENET_EIMR_UN_SHIFT (19U)
  8476. #define ENET_EIMR_UN(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_UN_SHIFT)) & ENET_EIMR_UN_MASK)
  8477. #define ENET_EIMR_RL_MASK (0x100000U)
  8478. #define ENET_EIMR_RL_SHIFT (20U)
  8479. #define ENET_EIMR_RL(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_RL_SHIFT)) & ENET_EIMR_RL_MASK)
  8480. #define ENET_EIMR_LC_MASK (0x200000U)
  8481. #define ENET_EIMR_LC_SHIFT (21U)
  8482. #define ENET_EIMR_LC(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_LC_SHIFT)) & ENET_EIMR_LC_MASK)
  8483. #define ENET_EIMR_EBERR_MASK (0x400000U)
  8484. #define ENET_EIMR_EBERR_SHIFT (22U)
  8485. #define ENET_EIMR_EBERR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_EBERR_SHIFT)) & ENET_EIMR_EBERR_MASK)
  8486. #define ENET_EIMR_MII_MASK (0x800000U)
  8487. #define ENET_EIMR_MII_SHIFT (23U)
  8488. #define ENET_EIMR_MII(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_MII_SHIFT)) & ENET_EIMR_MII_MASK)
  8489. #define ENET_EIMR_RXB_MASK (0x1000000U)
  8490. #define ENET_EIMR_RXB_SHIFT (24U)
  8491. #define ENET_EIMR_RXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_RXB_SHIFT)) & ENET_EIMR_RXB_MASK)
  8492. #define ENET_EIMR_RXF_MASK (0x2000000U)
  8493. #define ENET_EIMR_RXF_SHIFT (25U)
  8494. #define ENET_EIMR_RXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_RXF_SHIFT)) & ENET_EIMR_RXF_MASK)
  8495. #define ENET_EIMR_TXB_MASK (0x4000000U)
  8496. #define ENET_EIMR_TXB_SHIFT (26U)
  8497. #define ENET_EIMR_TXB(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TXB_SHIFT)) & ENET_EIMR_TXB_MASK)
  8498. #define ENET_EIMR_TXF_MASK (0x8000000U)
  8499. #define ENET_EIMR_TXF_SHIFT (27U)
  8500. #define ENET_EIMR_TXF(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_TXF_SHIFT)) & ENET_EIMR_TXF_MASK)
  8501. #define ENET_EIMR_GRA_MASK (0x10000000U)
  8502. #define ENET_EIMR_GRA_SHIFT (28U)
  8503. #define ENET_EIMR_GRA(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_GRA_SHIFT)) & ENET_EIMR_GRA_MASK)
  8504. #define ENET_EIMR_BABT_MASK (0x20000000U)
  8505. #define ENET_EIMR_BABT_SHIFT (29U)
  8506. #define ENET_EIMR_BABT(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_BABT_SHIFT)) & ENET_EIMR_BABT_MASK)
  8507. #define ENET_EIMR_BABR_MASK (0x40000000U)
  8508. #define ENET_EIMR_BABR_SHIFT (30U)
  8509. #define ENET_EIMR_BABR(x) (((uint32_t)(((uint32_t)(x)) << ENET_EIMR_BABR_SHIFT)) & ENET_EIMR_BABR_MASK)
  8510. /*! @name RDAR - Receive Descriptor Active Register */
  8511. #define ENET_RDAR_RDAR_MASK (0x1000000U)
  8512. #define ENET_RDAR_RDAR_SHIFT (24U)
  8513. #define ENET_RDAR_RDAR(x) (((uint32_t)(((uint32_t)(x)) << ENET_RDAR_RDAR_SHIFT)) & ENET_RDAR_RDAR_MASK)
  8514. /*! @name TDAR - Transmit Descriptor Active Register */
  8515. #define ENET_TDAR_TDAR_MASK (0x1000000U)
  8516. #define ENET_TDAR_TDAR_SHIFT (24U)
  8517. #define ENET_TDAR_TDAR(x) (((uint32_t)(((uint32_t)(x)) << ENET_TDAR_TDAR_SHIFT)) & ENET_TDAR_TDAR_MASK)
  8518. /*! @name ECR - Ethernet Control Register */
  8519. #define ENET_ECR_RESET_MASK (0x1U)
  8520. #define ENET_ECR_RESET_SHIFT (0U)
  8521. #define ENET_ECR_RESET(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_RESET_SHIFT)) & ENET_ECR_RESET_MASK)
  8522. #define ENET_ECR_ETHEREN_MASK (0x2U)
  8523. #define ENET_ECR_ETHEREN_SHIFT (1U)
  8524. #define ENET_ECR_ETHEREN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_ETHEREN_SHIFT)) & ENET_ECR_ETHEREN_MASK)
  8525. #define ENET_ECR_MAGICEN_MASK (0x4U)
  8526. #define ENET_ECR_MAGICEN_SHIFT (2U)
  8527. #define ENET_ECR_MAGICEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_MAGICEN_SHIFT)) & ENET_ECR_MAGICEN_MASK)
  8528. #define ENET_ECR_SLEEP_MASK (0x8U)
  8529. #define ENET_ECR_SLEEP_SHIFT (3U)
  8530. #define ENET_ECR_SLEEP(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_SLEEP_SHIFT)) & ENET_ECR_SLEEP_MASK)
  8531. #define ENET_ECR_EN1588_MASK (0x10U)
  8532. #define ENET_ECR_EN1588_SHIFT (4U)
  8533. #define ENET_ECR_EN1588(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_EN1588_SHIFT)) & ENET_ECR_EN1588_MASK)
  8534. #define ENET_ECR_DBGEN_MASK (0x40U)
  8535. #define ENET_ECR_DBGEN_SHIFT (6U)
  8536. #define ENET_ECR_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_DBGEN_SHIFT)) & ENET_ECR_DBGEN_MASK)
  8537. #define ENET_ECR_DBSWP_MASK (0x100U)
  8538. #define ENET_ECR_DBSWP_SHIFT (8U)
  8539. #define ENET_ECR_DBSWP(x) (((uint32_t)(((uint32_t)(x)) << ENET_ECR_DBSWP_SHIFT)) & ENET_ECR_DBSWP_MASK)
  8540. /*! @name MMFR - MII Management Frame Register */
  8541. #define ENET_MMFR_DATA_MASK (0xFFFFU)
  8542. #define ENET_MMFR_DATA_SHIFT (0U)
  8543. #define ENET_MMFR_DATA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_DATA_SHIFT)) & ENET_MMFR_DATA_MASK)
  8544. #define ENET_MMFR_TA_MASK (0x30000U)
  8545. #define ENET_MMFR_TA_SHIFT (16U)
  8546. #define ENET_MMFR_TA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_TA_SHIFT)) & ENET_MMFR_TA_MASK)
  8547. #define ENET_MMFR_RA_MASK (0x7C0000U)
  8548. #define ENET_MMFR_RA_SHIFT (18U)
  8549. #define ENET_MMFR_RA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_RA_SHIFT)) & ENET_MMFR_RA_MASK)
  8550. #define ENET_MMFR_PA_MASK (0xF800000U)
  8551. #define ENET_MMFR_PA_SHIFT (23U)
  8552. #define ENET_MMFR_PA(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_PA_SHIFT)) & ENET_MMFR_PA_MASK)
  8553. #define ENET_MMFR_OP_MASK (0x30000000U)
  8554. #define ENET_MMFR_OP_SHIFT (28U)
  8555. #define ENET_MMFR_OP(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_OP_SHIFT)) & ENET_MMFR_OP_MASK)
  8556. #define ENET_MMFR_ST_MASK (0xC0000000U)
  8557. #define ENET_MMFR_ST_SHIFT (30U)
  8558. #define ENET_MMFR_ST(x) (((uint32_t)(((uint32_t)(x)) << ENET_MMFR_ST_SHIFT)) & ENET_MMFR_ST_MASK)
  8559. /*! @name MSCR - MII Speed Control Register */
  8560. #define ENET_MSCR_MII_SPEED_MASK (0x7EU)
  8561. #define ENET_MSCR_MII_SPEED_SHIFT (1U)
  8562. #define ENET_MSCR_MII_SPEED(x) (((uint32_t)(((uint32_t)(x)) << ENET_MSCR_MII_SPEED_SHIFT)) & ENET_MSCR_MII_SPEED_MASK)
  8563. #define ENET_MSCR_DIS_PRE_MASK (0x80U)
  8564. #define ENET_MSCR_DIS_PRE_SHIFT (7U)
  8565. #define ENET_MSCR_DIS_PRE(x) (((uint32_t)(((uint32_t)(x)) << ENET_MSCR_DIS_PRE_SHIFT)) & ENET_MSCR_DIS_PRE_MASK)
  8566. #define ENET_MSCR_HOLDTIME_MASK (0x700U)
  8567. #define ENET_MSCR_HOLDTIME_SHIFT (8U)
  8568. #define ENET_MSCR_HOLDTIME(x) (((uint32_t)(((uint32_t)(x)) << ENET_MSCR_HOLDTIME_SHIFT)) & ENET_MSCR_HOLDTIME_MASK)
  8569. /*! @name MIBC - MIB Control Register */
  8570. #define ENET_MIBC_MIB_CLEAR_MASK (0x20000000U)
  8571. #define ENET_MIBC_MIB_CLEAR_SHIFT (29U)
  8572. #define ENET_MIBC_MIB_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << ENET_MIBC_MIB_CLEAR_SHIFT)) & ENET_MIBC_MIB_CLEAR_MASK)
  8573. #define ENET_MIBC_MIB_IDLE_MASK (0x40000000U)
  8574. #define ENET_MIBC_MIB_IDLE_SHIFT (30U)
  8575. #define ENET_MIBC_MIB_IDLE(x) (((uint32_t)(((uint32_t)(x)) << ENET_MIBC_MIB_IDLE_SHIFT)) & ENET_MIBC_MIB_IDLE_MASK)
  8576. #define ENET_MIBC_MIB_DIS_MASK (0x80000000U)
  8577. #define ENET_MIBC_MIB_DIS_SHIFT (31U)
  8578. #define ENET_MIBC_MIB_DIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_MIBC_MIB_DIS_SHIFT)) & ENET_MIBC_MIB_DIS_MASK)
  8579. /*! @name RCR - Receive Control Register */
  8580. #define ENET_RCR_LOOP_MASK (0x1U)
  8581. #define ENET_RCR_LOOP_SHIFT (0U)
  8582. #define ENET_RCR_LOOP(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_LOOP_SHIFT)) & ENET_RCR_LOOP_MASK)
  8583. #define ENET_RCR_DRT_MASK (0x2U)
  8584. #define ENET_RCR_DRT_SHIFT (1U)
  8585. #define ENET_RCR_DRT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_DRT_SHIFT)) & ENET_RCR_DRT_MASK)
  8586. #define ENET_RCR_MII_MODE_MASK (0x4U)
  8587. #define ENET_RCR_MII_MODE_SHIFT (2U)
  8588. #define ENET_RCR_MII_MODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_MII_MODE_SHIFT)) & ENET_RCR_MII_MODE_MASK)
  8589. #define ENET_RCR_PROM_MASK (0x8U)
  8590. #define ENET_RCR_PROM_SHIFT (3U)
  8591. #define ENET_RCR_PROM(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_PROM_SHIFT)) & ENET_RCR_PROM_MASK)
  8592. #define ENET_RCR_BC_REJ_MASK (0x10U)
  8593. #define ENET_RCR_BC_REJ_SHIFT (4U)
  8594. #define ENET_RCR_BC_REJ(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_BC_REJ_SHIFT)) & ENET_RCR_BC_REJ_MASK)
  8595. #define ENET_RCR_FCE_MASK (0x20U)
  8596. #define ENET_RCR_FCE_SHIFT (5U)
  8597. #define ENET_RCR_FCE(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_FCE_SHIFT)) & ENET_RCR_FCE_MASK)
  8598. #define ENET_RCR_RMII_MODE_MASK (0x100U)
  8599. #define ENET_RCR_RMII_MODE_SHIFT (8U)
  8600. #define ENET_RCR_RMII_MODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_RMII_MODE_SHIFT)) & ENET_RCR_RMII_MODE_MASK)
  8601. #define ENET_RCR_RMII_10T_MASK (0x200U)
  8602. #define ENET_RCR_RMII_10T_SHIFT (9U)
  8603. #define ENET_RCR_RMII_10T(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_RMII_10T_SHIFT)) & ENET_RCR_RMII_10T_MASK)
  8604. #define ENET_RCR_PADEN_MASK (0x1000U)
  8605. #define ENET_RCR_PADEN_SHIFT (12U)
  8606. #define ENET_RCR_PADEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_PADEN_SHIFT)) & ENET_RCR_PADEN_MASK)
  8607. #define ENET_RCR_PAUFWD_MASK (0x2000U)
  8608. #define ENET_RCR_PAUFWD_SHIFT (13U)
  8609. #define ENET_RCR_PAUFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_PAUFWD_SHIFT)) & ENET_RCR_PAUFWD_MASK)
  8610. #define ENET_RCR_CRCFWD_MASK (0x4000U)
  8611. #define ENET_RCR_CRCFWD_SHIFT (14U)
  8612. #define ENET_RCR_CRCFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_CRCFWD_SHIFT)) & ENET_RCR_CRCFWD_MASK)
  8613. #define ENET_RCR_CFEN_MASK (0x8000U)
  8614. #define ENET_RCR_CFEN_SHIFT (15U)
  8615. #define ENET_RCR_CFEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_CFEN_SHIFT)) & ENET_RCR_CFEN_MASK)
  8616. #define ENET_RCR_MAX_FL_MASK (0x3FFF0000U)
  8617. #define ENET_RCR_MAX_FL_SHIFT (16U)
  8618. #define ENET_RCR_MAX_FL(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_MAX_FL_SHIFT)) & ENET_RCR_MAX_FL_MASK)
  8619. #define ENET_RCR_NLC_MASK (0x40000000U)
  8620. #define ENET_RCR_NLC_SHIFT (30U)
  8621. #define ENET_RCR_NLC(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_NLC_SHIFT)) & ENET_RCR_NLC_MASK)
  8622. #define ENET_RCR_GRS_MASK (0x80000000U)
  8623. #define ENET_RCR_GRS_SHIFT (31U)
  8624. #define ENET_RCR_GRS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RCR_GRS_SHIFT)) & ENET_RCR_GRS_MASK)
  8625. /*! @name TCR - Transmit Control Register */
  8626. #define ENET_TCR_GTS_MASK (0x1U)
  8627. #define ENET_TCR_GTS_SHIFT (0U)
  8628. #define ENET_TCR_GTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_GTS_SHIFT)) & ENET_TCR_GTS_MASK)
  8629. #define ENET_TCR_FDEN_MASK (0x4U)
  8630. #define ENET_TCR_FDEN_SHIFT (2U)
  8631. #define ENET_TCR_FDEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_FDEN_SHIFT)) & ENET_TCR_FDEN_MASK)
  8632. #define ENET_TCR_TFC_PAUSE_MASK (0x8U)
  8633. #define ENET_TCR_TFC_PAUSE_SHIFT (3U)
  8634. #define ENET_TCR_TFC_PAUSE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_TFC_PAUSE_SHIFT)) & ENET_TCR_TFC_PAUSE_MASK)
  8635. #define ENET_TCR_RFC_PAUSE_MASK (0x10U)
  8636. #define ENET_TCR_RFC_PAUSE_SHIFT (4U)
  8637. #define ENET_TCR_RFC_PAUSE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_RFC_PAUSE_SHIFT)) & ENET_TCR_RFC_PAUSE_MASK)
  8638. #define ENET_TCR_ADDSEL_MASK (0xE0U)
  8639. #define ENET_TCR_ADDSEL_SHIFT (5U)
  8640. #define ENET_TCR_ADDSEL(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_ADDSEL_SHIFT)) & ENET_TCR_ADDSEL_MASK)
  8641. #define ENET_TCR_ADDINS_MASK (0x100U)
  8642. #define ENET_TCR_ADDINS_SHIFT (8U)
  8643. #define ENET_TCR_ADDINS(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_ADDINS_SHIFT)) & ENET_TCR_ADDINS_MASK)
  8644. #define ENET_TCR_CRCFWD_MASK (0x200U)
  8645. #define ENET_TCR_CRCFWD_SHIFT (9U)
  8646. #define ENET_TCR_CRCFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCR_CRCFWD_SHIFT)) & ENET_TCR_CRCFWD_MASK)
  8647. /*! @name PALR - Physical Address Lower Register */
  8648. #define ENET_PALR_PADDR1_MASK (0xFFFFFFFFU)
  8649. #define ENET_PALR_PADDR1_SHIFT (0U)
  8650. #define ENET_PALR_PADDR1(x) (((uint32_t)(((uint32_t)(x)) << ENET_PALR_PADDR1_SHIFT)) & ENET_PALR_PADDR1_MASK)
  8651. /*! @name PAUR - Physical Address Upper Register */
  8652. #define ENET_PAUR_TYPE_MASK (0xFFFFU)
  8653. #define ENET_PAUR_TYPE_SHIFT (0U)
  8654. #define ENET_PAUR_TYPE(x) (((uint32_t)(((uint32_t)(x)) << ENET_PAUR_TYPE_SHIFT)) & ENET_PAUR_TYPE_MASK)
  8655. #define ENET_PAUR_PADDR2_MASK (0xFFFF0000U)
  8656. #define ENET_PAUR_PADDR2_SHIFT (16U)
  8657. #define ENET_PAUR_PADDR2(x) (((uint32_t)(((uint32_t)(x)) << ENET_PAUR_PADDR2_SHIFT)) & ENET_PAUR_PADDR2_MASK)
  8658. /*! @name OPD - Opcode/Pause Duration Register */
  8659. #define ENET_OPD_PAUSE_DUR_MASK (0xFFFFU)
  8660. #define ENET_OPD_PAUSE_DUR_SHIFT (0U)
  8661. #define ENET_OPD_PAUSE_DUR(x) (((uint32_t)(((uint32_t)(x)) << ENET_OPD_PAUSE_DUR_SHIFT)) & ENET_OPD_PAUSE_DUR_MASK)
  8662. #define ENET_OPD_OPCODE_MASK (0xFFFF0000U)
  8663. #define ENET_OPD_OPCODE_SHIFT (16U)
  8664. #define ENET_OPD_OPCODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_OPD_OPCODE_SHIFT)) & ENET_OPD_OPCODE_MASK)
  8665. /*! @name TXIC - Transmit Interrupt Coalescing Register */
  8666. #define ENET_TXIC_ICTT_MASK (0xFFFFU)
  8667. #define ENET_TXIC_ICTT_SHIFT (0U)
  8668. #define ENET_TXIC_ICTT(x) (((uint32_t)(((uint32_t)(x)) << ENET_TXIC_ICTT_SHIFT)) & ENET_TXIC_ICTT_MASK)
  8669. #define ENET_TXIC_ICFT_MASK (0xFF00000U)
  8670. #define ENET_TXIC_ICFT_SHIFT (20U)
  8671. #define ENET_TXIC_ICFT(x) (((uint32_t)(((uint32_t)(x)) << ENET_TXIC_ICFT_SHIFT)) & ENET_TXIC_ICFT_MASK)
  8672. #define ENET_TXIC_ICCS_MASK (0x40000000U)
  8673. #define ENET_TXIC_ICCS_SHIFT (30U)
  8674. #define ENET_TXIC_ICCS(x) (((uint32_t)(((uint32_t)(x)) << ENET_TXIC_ICCS_SHIFT)) & ENET_TXIC_ICCS_MASK)
  8675. #define ENET_TXIC_ICEN_MASK (0x80000000U)
  8676. #define ENET_TXIC_ICEN_SHIFT (31U)
  8677. #define ENET_TXIC_ICEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_TXIC_ICEN_SHIFT)) & ENET_TXIC_ICEN_MASK)
  8678. /*! @name RXIC - Receive Interrupt Coalescing Register */
  8679. #define ENET_RXIC_ICTT_MASK (0xFFFFU)
  8680. #define ENET_RXIC_ICTT_SHIFT (0U)
  8681. #define ENET_RXIC_ICTT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RXIC_ICTT_SHIFT)) & ENET_RXIC_ICTT_MASK)
  8682. #define ENET_RXIC_ICFT_MASK (0xFF00000U)
  8683. #define ENET_RXIC_ICFT_SHIFT (20U)
  8684. #define ENET_RXIC_ICFT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RXIC_ICFT_SHIFT)) & ENET_RXIC_ICFT_MASK)
  8685. #define ENET_RXIC_ICCS_MASK (0x40000000U)
  8686. #define ENET_RXIC_ICCS_SHIFT (30U)
  8687. #define ENET_RXIC_ICCS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RXIC_ICCS_SHIFT)) & ENET_RXIC_ICCS_MASK)
  8688. #define ENET_RXIC_ICEN_MASK (0x80000000U)
  8689. #define ENET_RXIC_ICEN_SHIFT (31U)
  8690. #define ENET_RXIC_ICEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_RXIC_ICEN_SHIFT)) & ENET_RXIC_ICEN_MASK)
  8691. /*! @name IAUR - Descriptor Individual Upper Address Register */
  8692. #define ENET_IAUR_IADDR1_MASK (0xFFFFFFFFU)
  8693. #define ENET_IAUR_IADDR1_SHIFT (0U)
  8694. #define ENET_IAUR_IADDR1(x) (((uint32_t)(((uint32_t)(x)) << ENET_IAUR_IADDR1_SHIFT)) & ENET_IAUR_IADDR1_MASK)
  8695. /*! @name IALR - Descriptor Individual Lower Address Register */
  8696. #define ENET_IALR_IADDR2_MASK (0xFFFFFFFFU)
  8697. #define ENET_IALR_IADDR2_SHIFT (0U)
  8698. #define ENET_IALR_IADDR2(x) (((uint32_t)(((uint32_t)(x)) << ENET_IALR_IADDR2_SHIFT)) & ENET_IALR_IADDR2_MASK)
  8699. /*! @name GAUR - Descriptor Group Upper Address Register */
  8700. #define ENET_GAUR_GADDR1_MASK (0xFFFFFFFFU)
  8701. #define ENET_GAUR_GADDR1_SHIFT (0U)
  8702. #define ENET_GAUR_GADDR1(x) (((uint32_t)(((uint32_t)(x)) << ENET_GAUR_GADDR1_SHIFT)) & ENET_GAUR_GADDR1_MASK)
  8703. /*! @name GALR - Descriptor Group Lower Address Register */
  8704. #define ENET_GALR_GADDR2_MASK (0xFFFFFFFFU)
  8705. #define ENET_GALR_GADDR2_SHIFT (0U)
  8706. #define ENET_GALR_GADDR2(x) (((uint32_t)(((uint32_t)(x)) << ENET_GALR_GADDR2_SHIFT)) & ENET_GALR_GADDR2_MASK)
  8707. /*! @name TFWR - Transmit FIFO Watermark Register */
  8708. #define ENET_TFWR_TFWR_MASK (0x3FU)
  8709. #define ENET_TFWR_TFWR_SHIFT (0U)
  8710. #define ENET_TFWR_TFWR(x) (((uint32_t)(((uint32_t)(x)) << ENET_TFWR_TFWR_SHIFT)) & ENET_TFWR_TFWR_MASK)
  8711. #define ENET_TFWR_STRFWD_MASK (0x100U)
  8712. #define ENET_TFWR_STRFWD_SHIFT (8U)
  8713. #define ENET_TFWR_STRFWD(x) (((uint32_t)(((uint32_t)(x)) << ENET_TFWR_STRFWD_SHIFT)) & ENET_TFWR_STRFWD_MASK)
  8714. /*! @name RDSR - Receive Descriptor Ring Start Register */
  8715. #define ENET_RDSR_R_DES_START_MASK (0xFFFFFFF8U)
  8716. #define ENET_RDSR_R_DES_START_SHIFT (3U)
  8717. #define ENET_RDSR_R_DES_START(x) (((uint32_t)(((uint32_t)(x)) << ENET_RDSR_R_DES_START_SHIFT)) & ENET_RDSR_R_DES_START_MASK)
  8718. /*! @name TDSR - Transmit Buffer Descriptor Ring Start Register */
  8719. #define ENET_TDSR_X_DES_START_MASK (0xFFFFFFF8U)
  8720. #define ENET_TDSR_X_DES_START_SHIFT (3U)
  8721. #define ENET_TDSR_X_DES_START(x) (((uint32_t)(((uint32_t)(x)) << ENET_TDSR_X_DES_START_SHIFT)) & ENET_TDSR_X_DES_START_MASK)
  8722. /*! @name MRBR - Maximum Receive Buffer Size Register */
  8723. #define ENET_MRBR_R_BUF_SIZE_MASK (0x3FF0U)
  8724. #define ENET_MRBR_R_BUF_SIZE_SHIFT (4U)
  8725. #define ENET_MRBR_R_BUF_SIZE(x) (((uint32_t)(((uint32_t)(x)) << ENET_MRBR_R_BUF_SIZE_SHIFT)) & ENET_MRBR_R_BUF_SIZE_MASK)
  8726. /*! @name RSFL - Receive FIFO Section Full Threshold */
  8727. #define ENET_RSFL_RX_SECTION_FULL_MASK (0xFFU)
  8728. #define ENET_RSFL_RX_SECTION_FULL_SHIFT (0U)
  8729. #define ENET_RSFL_RX_SECTION_FULL(x) (((uint32_t)(((uint32_t)(x)) << ENET_RSFL_RX_SECTION_FULL_SHIFT)) & ENET_RSFL_RX_SECTION_FULL_MASK)
  8730. /*! @name RSEM - Receive FIFO Section Empty Threshold */
  8731. #define ENET_RSEM_RX_SECTION_EMPTY_MASK (0xFFU)
  8732. #define ENET_RSEM_RX_SECTION_EMPTY_SHIFT (0U)
  8733. #define ENET_RSEM_RX_SECTION_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_RSEM_RX_SECTION_EMPTY_SHIFT)) & ENET_RSEM_RX_SECTION_EMPTY_MASK)
  8734. #define ENET_RSEM_STAT_SECTION_EMPTY_MASK (0x1F0000U)
  8735. #define ENET_RSEM_STAT_SECTION_EMPTY_SHIFT (16U)
  8736. #define ENET_RSEM_STAT_SECTION_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_RSEM_STAT_SECTION_EMPTY_SHIFT)) & ENET_RSEM_STAT_SECTION_EMPTY_MASK)
  8737. /*! @name RAEM - Receive FIFO Almost Empty Threshold */
  8738. #define ENET_RAEM_RX_ALMOST_EMPTY_MASK (0xFFU)
  8739. #define ENET_RAEM_RX_ALMOST_EMPTY_SHIFT (0U)
  8740. #define ENET_RAEM_RX_ALMOST_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_RAEM_RX_ALMOST_EMPTY_SHIFT)) & ENET_RAEM_RX_ALMOST_EMPTY_MASK)
  8741. /*! @name RAFL - Receive FIFO Almost Full Threshold */
  8742. #define ENET_RAFL_RX_ALMOST_FULL_MASK (0xFFU)
  8743. #define ENET_RAFL_RX_ALMOST_FULL_SHIFT (0U)
  8744. #define ENET_RAFL_RX_ALMOST_FULL(x) (((uint32_t)(((uint32_t)(x)) << ENET_RAFL_RX_ALMOST_FULL_SHIFT)) & ENET_RAFL_RX_ALMOST_FULL_MASK)
  8745. /*! @name TSEM - Transmit FIFO Section Empty Threshold */
  8746. #define ENET_TSEM_TX_SECTION_EMPTY_MASK (0xFFU)
  8747. #define ENET_TSEM_TX_SECTION_EMPTY_SHIFT (0U)
  8748. #define ENET_TSEM_TX_SECTION_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_TSEM_TX_SECTION_EMPTY_SHIFT)) & ENET_TSEM_TX_SECTION_EMPTY_MASK)
  8749. /*! @name TAEM - Transmit FIFO Almost Empty Threshold */
  8750. #define ENET_TAEM_TX_ALMOST_EMPTY_MASK (0xFFU)
  8751. #define ENET_TAEM_TX_ALMOST_EMPTY_SHIFT (0U)
  8752. #define ENET_TAEM_TX_ALMOST_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << ENET_TAEM_TX_ALMOST_EMPTY_SHIFT)) & ENET_TAEM_TX_ALMOST_EMPTY_MASK)
  8753. /*! @name TAFL - Transmit FIFO Almost Full Threshold */
  8754. #define ENET_TAFL_TX_ALMOST_FULL_MASK (0xFFU)
  8755. #define ENET_TAFL_TX_ALMOST_FULL_SHIFT (0U)
  8756. #define ENET_TAFL_TX_ALMOST_FULL(x) (((uint32_t)(((uint32_t)(x)) << ENET_TAFL_TX_ALMOST_FULL_SHIFT)) & ENET_TAFL_TX_ALMOST_FULL_MASK)
  8757. /*! @name TIPG - Transmit Inter-Packet Gap */
  8758. #define ENET_TIPG_IPG_MASK (0x1FU)
  8759. #define ENET_TIPG_IPG_SHIFT (0U)
  8760. #define ENET_TIPG_IPG(x) (((uint32_t)(((uint32_t)(x)) << ENET_TIPG_IPG_SHIFT)) & ENET_TIPG_IPG_MASK)
  8761. /*! @name FTRL - Frame Truncation Length */
  8762. #define ENET_FTRL_TRUNC_FL_MASK (0x3FFFU)
  8763. #define ENET_FTRL_TRUNC_FL_SHIFT (0U)
  8764. #define ENET_FTRL_TRUNC_FL(x) (((uint32_t)(((uint32_t)(x)) << ENET_FTRL_TRUNC_FL_SHIFT)) & ENET_FTRL_TRUNC_FL_MASK)
  8765. /*! @name TACC - Transmit Accelerator Function Configuration */
  8766. #define ENET_TACC_SHIFT16_MASK (0x1U)
  8767. #define ENET_TACC_SHIFT16_SHIFT (0U)
  8768. #define ENET_TACC_SHIFT16(x) (((uint32_t)(((uint32_t)(x)) << ENET_TACC_SHIFT16_SHIFT)) & ENET_TACC_SHIFT16_MASK)
  8769. #define ENET_TACC_IPCHK_MASK (0x8U)
  8770. #define ENET_TACC_IPCHK_SHIFT (3U)
  8771. #define ENET_TACC_IPCHK(x) (((uint32_t)(((uint32_t)(x)) << ENET_TACC_IPCHK_SHIFT)) & ENET_TACC_IPCHK_MASK)
  8772. #define ENET_TACC_PROCHK_MASK (0x10U)
  8773. #define ENET_TACC_PROCHK_SHIFT (4U)
  8774. #define ENET_TACC_PROCHK(x) (((uint32_t)(((uint32_t)(x)) << ENET_TACC_PROCHK_SHIFT)) & ENET_TACC_PROCHK_MASK)
  8775. /*! @name RACC - Receive Accelerator Function Configuration */
  8776. #define ENET_RACC_PADREM_MASK (0x1U)
  8777. #define ENET_RACC_PADREM_SHIFT (0U)
  8778. #define ENET_RACC_PADREM(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_PADREM_SHIFT)) & ENET_RACC_PADREM_MASK)
  8779. #define ENET_RACC_IPDIS_MASK (0x2U)
  8780. #define ENET_RACC_IPDIS_SHIFT (1U)
  8781. #define ENET_RACC_IPDIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_IPDIS_SHIFT)) & ENET_RACC_IPDIS_MASK)
  8782. #define ENET_RACC_PRODIS_MASK (0x4U)
  8783. #define ENET_RACC_PRODIS_SHIFT (2U)
  8784. #define ENET_RACC_PRODIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_PRODIS_SHIFT)) & ENET_RACC_PRODIS_MASK)
  8785. #define ENET_RACC_LINEDIS_MASK (0x40U)
  8786. #define ENET_RACC_LINEDIS_SHIFT (6U)
  8787. #define ENET_RACC_LINEDIS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_LINEDIS_SHIFT)) & ENET_RACC_LINEDIS_MASK)
  8788. #define ENET_RACC_SHIFT16_MASK (0x80U)
  8789. #define ENET_RACC_SHIFT16_SHIFT (7U)
  8790. #define ENET_RACC_SHIFT16(x) (((uint32_t)(((uint32_t)(x)) << ENET_RACC_SHIFT16_SHIFT)) & ENET_RACC_SHIFT16_MASK)
  8791. /*! @name RMON_T_PACKETS - Tx Packet Count Statistic Register */
  8792. #define ENET_RMON_T_PACKETS_TXPKTS_MASK (0xFFFFU)
  8793. #define ENET_RMON_T_PACKETS_TXPKTS_SHIFT (0U)
  8794. #define ENET_RMON_T_PACKETS_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_PACKETS_TXPKTS_SHIFT)) & ENET_RMON_T_PACKETS_TXPKTS_MASK)
  8795. /*! @name RMON_T_BC_PKT - Tx Broadcast Packets Statistic Register */
  8796. #define ENET_RMON_T_BC_PKT_TXPKTS_MASK (0xFFFFU)
  8797. #define ENET_RMON_T_BC_PKT_TXPKTS_SHIFT (0U)
  8798. #define ENET_RMON_T_BC_PKT_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_BC_PKT_TXPKTS_SHIFT)) & ENET_RMON_T_BC_PKT_TXPKTS_MASK)
  8799. /*! @name RMON_T_MC_PKT - Tx Multicast Packets Statistic Register */
  8800. #define ENET_RMON_T_MC_PKT_TXPKTS_MASK (0xFFFFU)
  8801. #define ENET_RMON_T_MC_PKT_TXPKTS_SHIFT (0U)
  8802. #define ENET_RMON_T_MC_PKT_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_MC_PKT_TXPKTS_SHIFT)) & ENET_RMON_T_MC_PKT_TXPKTS_MASK)
  8803. /*! @name RMON_T_CRC_ALIGN - Tx Packets with CRC/Align Error Statistic Register */
  8804. #define ENET_RMON_T_CRC_ALIGN_TXPKTS_MASK (0xFFFFU)
  8805. #define ENET_RMON_T_CRC_ALIGN_TXPKTS_SHIFT (0U)
  8806. #define ENET_RMON_T_CRC_ALIGN_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_CRC_ALIGN_TXPKTS_SHIFT)) & ENET_RMON_T_CRC_ALIGN_TXPKTS_MASK)
  8807. /*! @name RMON_T_UNDERSIZE - Tx Packets Less Than Bytes and Good CRC Statistic Register */
  8808. #define ENET_RMON_T_UNDERSIZE_TXPKTS_MASK (0xFFFFU)
  8809. #define ENET_RMON_T_UNDERSIZE_TXPKTS_SHIFT (0U)
  8810. #define ENET_RMON_T_UNDERSIZE_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_UNDERSIZE_TXPKTS_SHIFT)) & ENET_RMON_T_UNDERSIZE_TXPKTS_MASK)
  8811. /*! @name RMON_T_OVERSIZE - Tx Packets GT MAX_FL bytes and Good CRC Statistic Register */
  8812. #define ENET_RMON_T_OVERSIZE_TXPKTS_MASK (0xFFFFU)
  8813. #define ENET_RMON_T_OVERSIZE_TXPKTS_SHIFT (0U)
  8814. #define ENET_RMON_T_OVERSIZE_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_OVERSIZE_TXPKTS_SHIFT)) & ENET_RMON_T_OVERSIZE_TXPKTS_MASK)
  8815. /*! @name RMON_T_FRAG - Tx Packets Less Than 64 Bytes and Bad CRC Statistic Register */
  8816. #define ENET_RMON_T_FRAG_TXPKTS_MASK (0xFFFFU)
  8817. #define ENET_RMON_T_FRAG_TXPKTS_SHIFT (0U)
  8818. #define ENET_RMON_T_FRAG_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_FRAG_TXPKTS_SHIFT)) & ENET_RMON_T_FRAG_TXPKTS_MASK)
  8819. /*! @name RMON_T_JAB - Tx Packets Greater Than MAX_FL bytes and Bad CRC Statistic Register */
  8820. #define ENET_RMON_T_JAB_TXPKTS_MASK (0xFFFFU)
  8821. #define ENET_RMON_T_JAB_TXPKTS_SHIFT (0U)
  8822. #define ENET_RMON_T_JAB_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_JAB_TXPKTS_SHIFT)) & ENET_RMON_T_JAB_TXPKTS_MASK)
  8823. /*! @name RMON_T_COL - Tx Collision Count Statistic Register */
  8824. #define ENET_RMON_T_COL_TXPKTS_MASK (0xFFFFU)
  8825. #define ENET_RMON_T_COL_TXPKTS_SHIFT (0U)
  8826. #define ENET_RMON_T_COL_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_COL_TXPKTS_SHIFT)) & ENET_RMON_T_COL_TXPKTS_MASK)
  8827. /*! @name RMON_T_P64 - Tx 64-Byte Packets Statistic Register */
  8828. #define ENET_RMON_T_P64_TXPKTS_MASK (0xFFFFU)
  8829. #define ENET_RMON_T_P64_TXPKTS_SHIFT (0U)
  8830. #define ENET_RMON_T_P64_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P64_TXPKTS_SHIFT)) & ENET_RMON_T_P64_TXPKTS_MASK)
  8831. /*! @name RMON_T_P65TO127 - Tx 65- to 127-byte Packets Statistic Register */
  8832. #define ENET_RMON_T_P65TO127_TXPKTS_MASK (0xFFFFU)
  8833. #define ENET_RMON_T_P65TO127_TXPKTS_SHIFT (0U)
  8834. #define ENET_RMON_T_P65TO127_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P65TO127_TXPKTS_SHIFT)) & ENET_RMON_T_P65TO127_TXPKTS_MASK)
  8835. /*! @name RMON_T_P128TO255 - Tx 128- to 255-byte Packets Statistic Register */
  8836. #define ENET_RMON_T_P128TO255_TXPKTS_MASK (0xFFFFU)
  8837. #define ENET_RMON_T_P128TO255_TXPKTS_SHIFT (0U)
  8838. #define ENET_RMON_T_P128TO255_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P128TO255_TXPKTS_SHIFT)) & ENET_RMON_T_P128TO255_TXPKTS_MASK)
  8839. /*! @name RMON_T_P256TO511 - Tx 256- to 511-byte Packets Statistic Register */
  8840. #define ENET_RMON_T_P256TO511_TXPKTS_MASK (0xFFFFU)
  8841. #define ENET_RMON_T_P256TO511_TXPKTS_SHIFT (0U)
  8842. #define ENET_RMON_T_P256TO511_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P256TO511_TXPKTS_SHIFT)) & ENET_RMON_T_P256TO511_TXPKTS_MASK)
  8843. /*! @name RMON_T_P512TO1023 - Tx 512- to 1023-byte Packets Statistic Register */
  8844. #define ENET_RMON_T_P512TO1023_TXPKTS_MASK (0xFFFFU)
  8845. #define ENET_RMON_T_P512TO1023_TXPKTS_SHIFT (0U)
  8846. #define ENET_RMON_T_P512TO1023_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P512TO1023_TXPKTS_SHIFT)) & ENET_RMON_T_P512TO1023_TXPKTS_MASK)
  8847. /*! @name RMON_T_P1024TO2047 - Tx 1024- to 2047-byte Packets Statistic Register */
  8848. #define ENET_RMON_T_P1024TO2047_TXPKTS_MASK (0xFFFFU)
  8849. #define ENET_RMON_T_P1024TO2047_TXPKTS_SHIFT (0U)
  8850. #define ENET_RMON_T_P1024TO2047_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P1024TO2047_TXPKTS_SHIFT)) & ENET_RMON_T_P1024TO2047_TXPKTS_MASK)
  8851. /*! @name RMON_T_P_GTE2048 - Tx Packets Greater Than 2048 Bytes Statistic Register */
  8852. #define ENET_RMON_T_P_GTE2048_TXPKTS_MASK (0xFFFFU)
  8853. #define ENET_RMON_T_P_GTE2048_TXPKTS_SHIFT (0U)
  8854. #define ENET_RMON_T_P_GTE2048_TXPKTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_P_GTE2048_TXPKTS_SHIFT)) & ENET_RMON_T_P_GTE2048_TXPKTS_MASK)
  8855. /*! @name RMON_T_OCTETS - Tx Octets Statistic Register */
  8856. #define ENET_RMON_T_OCTETS_TXOCTS_MASK (0xFFFFFFFFU)
  8857. #define ENET_RMON_T_OCTETS_TXOCTS_SHIFT (0U)
  8858. #define ENET_RMON_T_OCTETS_TXOCTS(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_T_OCTETS_TXOCTS_SHIFT)) & ENET_RMON_T_OCTETS_TXOCTS_MASK)
  8859. /*! @name IEEE_T_FRAME_OK - Frames Transmitted OK Statistic Register */
  8860. #define ENET_IEEE_T_FRAME_OK_COUNT_MASK (0xFFFFU)
  8861. #define ENET_IEEE_T_FRAME_OK_COUNT_SHIFT (0U)
  8862. #define ENET_IEEE_T_FRAME_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_FRAME_OK_COUNT_SHIFT)) & ENET_IEEE_T_FRAME_OK_COUNT_MASK)
  8863. /*! @name IEEE_T_1COL - Frames Transmitted with Single Collision Statistic Register */
  8864. #define ENET_IEEE_T_1COL_COUNT_MASK (0xFFFFU)
  8865. #define ENET_IEEE_T_1COL_COUNT_SHIFT (0U)
  8866. #define ENET_IEEE_T_1COL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_1COL_COUNT_SHIFT)) & ENET_IEEE_T_1COL_COUNT_MASK)
  8867. /*! @name IEEE_T_MCOL - Frames Transmitted with Multiple Collisions Statistic Register */
  8868. #define ENET_IEEE_T_MCOL_COUNT_MASK (0xFFFFU)
  8869. #define ENET_IEEE_T_MCOL_COUNT_SHIFT (0U)
  8870. #define ENET_IEEE_T_MCOL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_MCOL_COUNT_SHIFT)) & ENET_IEEE_T_MCOL_COUNT_MASK)
  8871. /*! @name IEEE_T_DEF - Frames Transmitted after Deferral Delay Statistic Register */
  8872. #define ENET_IEEE_T_DEF_COUNT_MASK (0xFFFFU)
  8873. #define ENET_IEEE_T_DEF_COUNT_SHIFT (0U)
  8874. #define ENET_IEEE_T_DEF_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_DEF_COUNT_SHIFT)) & ENET_IEEE_T_DEF_COUNT_MASK)
  8875. /*! @name IEEE_T_LCOL - Frames Transmitted with Late Collision Statistic Register */
  8876. #define ENET_IEEE_T_LCOL_COUNT_MASK (0xFFFFU)
  8877. #define ENET_IEEE_T_LCOL_COUNT_SHIFT (0U)
  8878. #define ENET_IEEE_T_LCOL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_LCOL_COUNT_SHIFT)) & ENET_IEEE_T_LCOL_COUNT_MASK)
  8879. /*! @name IEEE_T_EXCOL - Frames Transmitted with Excessive Collisions Statistic Register */
  8880. #define ENET_IEEE_T_EXCOL_COUNT_MASK (0xFFFFU)
  8881. #define ENET_IEEE_T_EXCOL_COUNT_SHIFT (0U)
  8882. #define ENET_IEEE_T_EXCOL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_EXCOL_COUNT_SHIFT)) & ENET_IEEE_T_EXCOL_COUNT_MASK)
  8883. /*! @name IEEE_T_MACERR - Frames Transmitted with Tx FIFO Underrun Statistic Register */
  8884. #define ENET_IEEE_T_MACERR_COUNT_MASK (0xFFFFU)
  8885. #define ENET_IEEE_T_MACERR_COUNT_SHIFT (0U)
  8886. #define ENET_IEEE_T_MACERR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_MACERR_COUNT_SHIFT)) & ENET_IEEE_T_MACERR_COUNT_MASK)
  8887. /*! @name IEEE_T_CSERR - Frames Transmitted with Carrier Sense Error Statistic Register */
  8888. #define ENET_IEEE_T_CSERR_COUNT_MASK (0xFFFFU)
  8889. #define ENET_IEEE_T_CSERR_COUNT_SHIFT (0U)
  8890. #define ENET_IEEE_T_CSERR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_CSERR_COUNT_SHIFT)) & ENET_IEEE_T_CSERR_COUNT_MASK)
  8891. /*! @name IEEE_T_SQE - Reserved Statistic Register */
  8892. #define ENET_IEEE_T_SQE_COUNT_MASK (0xFFFFU)
  8893. #define ENET_IEEE_T_SQE_COUNT_SHIFT (0U)
  8894. #define ENET_IEEE_T_SQE_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_SQE_COUNT_SHIFT)) & ENET_IEEE_T_SQE_COUNT_MASK)
  8895. /*! @name IEEE_T_FDXFC - Flow Control Pause Frames Transmitted Statistic Register */
  8896. #define ENET_IEEE_T_FDXFC_COUNT_MASK (0xFFFFU)
  8897. #define ENET_IEEE_T_FDXFC_COUNT_SHIFT (0U)
  8898. #define ENET_IEEE_T_FDXFC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_FDXFC_COUNT_SHIFT)) & ENET_IEEE_T_FDXFC_COUNT_MASK)
  8899. /*! @name IEEE_T_OCTETS_OK - Octet Count for Frames Transmitted w/o Error Statistic Register */
  8900. #define ENET_IEEE_T_OCTETS_OK_COUNT_MASK (0xFFFFFFFFU)
  8901. #define ENET_IEEE_T_OCTETS_OK_COUNT_SHIFT (0U)
  8902. #define ENET_IEEE_T_OCTETS_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_T_OCTETS_OK_COUNT_SHIFT)) & ENET_IEEE_T_OCTETS_OK_COUNT_MASK)
  8903. /*! @name RMON_R_PACKETS - Rx Packet Count Statistic Register */
  8904. #define ENET_RMON_R_PACKETS_COUNT_MASK (0xFFFFU)
  8905. #define ENET_RMON_R_PACKETS_COUNT_SHIFT (0U)
  8906. #define ENET_RMON_R_PACKETS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_PACKETS_COUNT_SHIFT)) & ENET_RMON_R_PACKETS_COUNT_MASK)
  8907. /*! @name RMON_R_BC_PKT - Rx Broadcast Packets Statistic Register */
  8908. #define ENET_RMON_R_BC_PKT_COUNT_MASK (0xFFFFU)
  8909. #define ENET_RMON_R_BC_PKT_COUNT_SHIFT (0U)
  8910. #define ENET_RMON_R_BC_PKT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_BC_PKT_COUNT_SHIFT)) & ENET_RMON_R_BC_PKT_COUNT_MASK)
  8911. /*! @name RMON_R_MC_PKT - Rx Multicast Packets Statistic Register */
  8912. #define ENET_RMON_R_MC_PKT_COUNT_MASK (0xFFFFU)
  8913. #define ENET_RMON_R_MC_PKT_COUNT_SHIFT (0U)
  8914. #define ENET_RMON_R_MC_PKT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_MC_PKT_COUNT_SHIFT)) & ENET_RMON_R_MC_PKT_COUNT_MASK)
  8915. /*! @name RMON_R_CRC_ALIGN - Rx Packets with CRC/Align Error Statistic Register */
  8916. #define ENET_RMON_R_CRC_ALIGN_COUNT_MASK (0xFFFFU)
  8917. #define ENET_RMON_R_CRC_ALIGN_COUNT_SHIFT (0U)
  8918. #define ENET_RMON_R_CRC_ALIGN_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_CRC_ALIGN_COUNT_SHIFT)) & ENET_RMON_R_CRC_ALIGN_COUNT_MASK)
  8919. /*! @name RMON_R_UNDERSIZE - Rx Packets with Less Than 64 Bytes and Good CRC Statistic Register */
  8920. #define ENET_RMON_R_UNDERSIZE_COUNT_MASK (0xFFFFU)
  8921. #define ENET_RMON_R_UNDERSIZE_COUNT_SHIFT (0U)
  8922. #define ENET_RMON_R_UNDERSIZE_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_UNDERSIZE_COUNT_SHIFT)) & ENET_RMON_R_UNDERSIZE_COUNT_MASK)
  8923. /*! @name RMON_R_OVERSIZE - Rx Packets Greater Than MAX_FL and Good CRC Statistic Register */
  8924. #define ENET_RMON_R_OVERSIZE_COUNT_MASK (0xFFFFU)
  8925. #define ENET_RMON_R_OVERSIZE_COUNT_SHIFT (0U)
  8926. #define ENET_RMON_R_OVERSIZE_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_OVERSIZE_COUNT_SHIFT)) & ENET_RMON_R_OVERSIZE_COUNT_MASK)
  8927. /*! @name RMON_R_FRAG - Rx Packets Less Than 64 Bytes and Bad CRC Statistic Register */
  8928. #define ENET_RMON_R_FRAG_COUNT_MASK (0xFFFFU)
  8929. #define ENET_RMON_R_FRAG_COUNT_SHIFT (0U)
  8930. #define ENET_RMON_R_FRAG_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_FRAG_COUNT_SHIFT)) & ENET_RMON_R_FRAG_COUNT_MASK)
  8931. /*! @name RMON_R_JAB - Rx Packets Greater Than MAX_FL Bytes and Bad CRC Statistic Register */
  8932. #define ENET_RMON_R_JAB_COUNT_MASK (0xFFFFU)
  8933. #define ENET_RMON_R_JAB_COUNT_SHIFT (0U)
  8934. #define ENET_RMON_R_JAB_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_JAB_COUNT_SHIFT)) & ENET_RMON_R_JAB_COUNT_MASK)
  8935. /*! @name RMON_R_P64 - Rx 64-Byte Packets Statistic Register */
  8936. #define ENET_RMON_R_P64_COUNT_MASK (0xFFFFU)
  8937. #define ENET_RMON_R_P64_COUNT_SHIFT (0U)
  8938. #define ENET_RMON_R_P64_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P64_COUNT_SHIFT)) & ENET_RMON_R_P64_COUNT_MASK)
  8939. /*! @name RMON_R_P65TO127 - Rx 65- to 127-Byte Packets Statistic Register */
  8940. #define ENET_RMON_R_P65TO127_COUNT_MASK (0xFFFFU)
  8941. #define ENET_RMON_R_P65TO127_COUNT_SHIFT (0U)
  8942. #define ENET_RMON_R_P65TO127_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P65TO127_COUNT_SHIFT)) & ENET_RMON_R_P65TO127_COUNT_MASK)
  8943. /*! @name RMON_R_P128TO255 - Rx 128- to 255-Byte Packets Statistic Register */
  8944. #define ENET_RMON_R_P128TO255_COUNT_MASK (0xFFFFU)
  8945. #define ENET_RMON_R_P128TO255_COUNT_SHIFT (0U)
  8946. #define ENET_RMON_R_P128TO255_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P128TO255_COUNT_SHIFT)) & ENET_RMON_R_P128TO255_COUNT_MASK)
  8947. /*! @name RMON_R_P256TO511 - Rx 256- to 511-Byte Packets Statistic Register */
  8948. #define ENET_RMON_R_P256TO511_COUNT_MASK (0xFFFFU)
  8949. #define ENET_RMON_R_P256TO511_COUNT_SHIFT (0U)
  8950. #define ENET_RMON_R_P256TO511_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P256TO511_COUNT_SHIFT)) & ENET_RMON_R_P256TO511_COUNT_MASK)
  8951. /*! @name RMON_R_P512TO1023 - Rx 512- to 1023-Byte Packets Statistic Register */
  8952. #define ENET_RMON_R_P512TO1023_COUNT_MASK (0xFFFFU)
  8953. #define ENET_RMON_R_P512TO1023_COUNT_SHIFT (0U)
  8954. #define ENET_RMON_R_P512TO1023_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P512TO1023_COUNT_SHIFT)) & ENET_RMON_R_P512TO1023_COUNT_MASK)
  8955. /*! @name RMON_R_P1024TO2047 - Rx 1024- to 2047-Byte Packets Statistic Register */
  8956. #define ENET_RMON_R_P1024TO2047_COUNT_MASK (0xFFFFU)
  8957. #define ENET_RMON_R_P1024TO2047_COUNT_SHIFT (0U)
  8958. #define ENET_RMON_R_P1024TO2047_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P1024TO2047_COUNT_SHIFT)) & ENET_RMON_R_P1024TO2047_COUNT_MASK)
  8959. /*! @name RMON_R_P_GTE2048 - Rx Packets Greater than 2048 Bytes Statistic Register */
  8960. #define ENET_RMON_R_P_GTE2048_COUNT_MASK (0xFFFFU)
  8961. #define ENET_RMON_R_P_GTE2048_COUNT_SHIFT (0U)
  8962. #define ENET_RMON_R_P_GTE2048_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_P_GTE2048_COUNT_SHIFT)) & ENET_RMON_R_P_GTE2048_COUNT_MASK)
  8963. /*! @name RMON_R_OCTETS - Rx Octets Statistic Register */
  8964. #define ENET_RMON_R_OCTETS_COUNT_MASK (0xFFFFFFFFU)
  8965. #define ENET_RMON_R_OCTETS_COUNT_SHIFT (0U)
  8966. #define ENET_RMON_R_OCTETS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_RMON_R_OCTETS_COUNT_SHIFT)) & ENET_RMON_R_OCTETS_COUNT_MASK)
  8967. /*! @name IEEE_R_DROP - Frames not Counted Correctly Statistic Register */
  8968. #define ENET_IEEE_R_DROP_COUNT_MASK (0xFFFFU)
  8969. #define ENET_IEEE_R_DROP_COUNT_SHIFT (0U)
  8970. #define ENET_IEEE_R_DROP_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_DROP_COUNT_SHIFT)) & ENET_IEEE_R_DROP_COUNT_MASK)
  8971. /*! @name IEEE_R_FRAME_OK - Frames Received OK Statistic Register */
  8972. #define ENET_IEEE_R_FRAME_OK_COUNT_MASK (0xFFFFU)
  8973. #define ENET_IEEE_R_FRAME_OK_COUNT_SHIFT (0U)
  8974. #define ENET_IEEE_R_FRAME_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_FRAME_OK_COUNT_SHIFT)) & ENET_IEEE_R_FRAME_OK_COUNT_MASK)
  8975. /*! @name IEEE_R_CRC - Frames Received with CRC Error Statistic Register */
  8976. #define ENET_IEEE_R_CRC_COUNT_MASK (0xFFFFU)
  8977. #define ENET_IEEE_R_CRC_COUNT_SHIFT (0U)
  8978. #define ENET_IEEE_R_CRC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_CRC_COUNT_SHIFT)) & ENET_IEEE_R_CRC_COUNT_MASK)
  8979. /*! @name IEEE_R_ALIGN - Frames Received with Alignment Error Statistic Register */
  8980. #define ENET_IEEE_R_ALIGN_COUNT_MASK (0xFFFFU)
  8981. #define ENET_IEEE_R_ALIGN_COUNT_SHIFT (0U)
  8982. #define ENET_IEEE_R_ALIGN_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_ALIGN_COUNT_SHIFT)) & ENET_IEEE_R_ALIGN_COUNT_MASK)
  8983. /*! @name IEEE_R_MACERR - Receive FIFO Overflow Count Statistic Register */
  8984. #define ENET_IEEE_R_MACERR_COUNT_MASK (0xFFFFU)
  8985. #define ENET_IEEE_R_MACERR_COUNT_SHIFT (0U)
  8986. #define ENET_IEEE_R_MACERR_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_MACERR_COUNT_SHIFT)) & ENET_IEEE_R_MACERR_COUNT_MASK)
  8987. /*! @name IEEE_R_FDXFC - Flow Control Pause Frames Received Statistic Register */
  8988. #define ENET_IEEE_R_FDXFC_COUNT_MASK (0xFFFFU)
  8989. #define ENET_IEEE_R_FDXFC_COUNT_SHIFT (0U)
  8990. #define ENET_IEEE_R_FDXFC_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_FDXFC_COUNT_SHIFT)) & ENET_IEEE_R_FDXFC_COUNT_MASK)
  8991. /*! @name IEEE_R_OCTETS_OK - Octet Count for Frames Received without Error Statistic Register */
  8992. #define ENET_IEEE_R_OCTETS_OK_COUNT_MASK (0xFFFFFFFFU)
  8993. #define ENET_IEEE_R_OCTETS_OK_COUNT_SHIFT (0U)
  8994. #define ENET_IEEE_R_OCTETS_OK_COUNT(x) (((uint32_t)(((uint32_t)(x)) << ENET_IEEE_R_OCTETS_OK_COUNT_SHIFT)) & ENET_IEEE_R_OCTETS_OK_COUNT_MASK)
  8995. /*! @name ATCR - Adjustable Timer Control Register */
  8996. #define ENET_ATCR_EN_MASK (0x1U)
  8997. #define ENET_ATCR_EN_SHIFT (0U)
  8998. #define ENET_ATCR_EN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_EN_SHIFT)) & ENET_ATCR_EN_MASK)
  8999. #define ENET_ATCR_OFFEN_MASK (0x4U)
  9000. #define ENET_ATCR_OFFEN_SHIFT (2U)
  9001. #define ENET_ATCR_OFFEN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_OFFEN_SHIFT)) & ENET_ATCR_OFFEN_MASK)
  9002. #define ENET_ATCR_OFFRST_MASK (0x8U)
  9003. #define ENET_ATCR_OFFRST_SHIFT (3U)
  9004. #define ENET_ATCR_OFFRST(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_OFFRST_SHIFT)) & ENET_ATCR_OFFRST_MASK)
  9005. #define ENET_ATCR_PEREN_MASK (0x10U)
  9006. #define ENET_ATCR_PEREN_SHIFT (4U)
  9007. #define ENET_ATCR_PEREN(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_PEREN_SHIFT)) & ENET_ATCR_PEREN_MASK)
  9008. #define ENET_ATCR_PINPER_MASK (0x80U)
  9009. #define ENET_ATCR_PINPER_SHIFT (7U)
  9010. #define ENET_ATCR_PINPER(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_PINPER_SHIFT)) & ENET_ATCR_PINPER_MASK)
  9011. #define ENET_ATCR_RESTART_MASK (0x200U)
  9012. #define ENET_ATCR_RESTART_SHIFT (9U)
  9013. #define ENET_ATCR_RESTART(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_RESTART_SHIFT)) & ENET_ATCR_RESTART_MASK)
  9014. #define ENET_ATCR_CAPTURE_MASK (0x800U)
  9015. #define ENET_ATCR_CAPTURE_SHIFT (11U)
  9016. #define ENET_ATCR_CAPTURE(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_CAPTURE_SHIFT)) & ENET_ATCR_CAPTURE_MASK)
  9017. #define ENET_ATCR_SLAVE_MASK (0x2000U)
  9018. #define ENET_ATCR_SLAVE_SHIFT (13U)
  9019. #define ENET_ATCR_SLAVE(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCR_SLAVE_SHIFT)) & ENET_ATCR_SLAVE_MASK)
  9020. /*! @name ATVR - Timer Value Register */
  9021. #define ENET_ATVR_ATIME_MASK (0xFFFFFFFFU)
  9022. #define ENET_ATVR_ATIME_SHIFT (0U)
  9023. #define ENET_ATVR_ATIME(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATVR_ATIME_SHIFT)) & ENET_ATVR_ATIME_MASK)
  9024. /*! @name ATOFF - Timer Offset Register */
  9025. #define ENET_ATOFF_OFFSET_MASK (0xFFFFFFFFU)
  9026. #define ENET_ATOFF_OFFSET_SHIFT (0U)
  9027. #define ENET_ATOFF_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATOFF_OFFSET_SHIFT)) & ENET_ATOFF_OFFSET_MASK)
  9028. /*! @name ATPER - Timer Period Register */
  9029. #define ENET_ATPER_PERIOD_MASK (0xFFFFFFFFU)
  9030. #define ENET_ATPER_PERIOD_SHIFT (0U)
  9031. #define ENET_ATPER_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATPER_PERIOD_SHIFT)) & ENET_ATPER_PERIOD_MASK)
  9032. /*! @name ATCOR - Timer Correction Register */
  9033. #define ENET_ATCOR_COR_MASK (0x7FFFFFFFU)
  9034. #define ENET_ATCOR_COR_SHIFT (0U)
  9035. #define ENET_ATCOR_COR(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATCOR_COR_SHIFT)) & ENET_ATCOR_COR_MASK)
  9036. /*! @name ATINC - Time-Stamping Clock Period Register */
  9037. #define ENET_ATINC_INC_MASK (0x7FU)
  9038. #define ENET_ATINC_INC_SHIFT (0U)
  9039. #define ENET_ATINC_INC(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATINC_INC_SHIFT)) & ENET_ATINC_INC_MASK)
  9040. #define ENET_ATINC_INC_CORR_MASK (0x7F00U)
  9041. #define ENET_ATINC_INC_CORR_SHIFT (8U)
  9042. #define ENET_ATINC_INC_CORR(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATINC_INC_CORR_SHIFT)) & ENET_ATINC_INC_CORR_MASK)
  9043. /*! @name ATSTMP - Timestamp of Last Transmitted Frame */
  9044. #define ENET_ATSTMP_TIMESTAMP_MASK (0xFFFFFFFFU)
  9045. #define ENET_ATSTMP_TIMESTAMP_SHIFT (0U)
  9046. #define ENET_ATSTMP_TIMESTAMP(x) (((uint32_t)(((uint32_t)(x)) << ENET_ATSTMP_TIMESTAMP_SHIFT)) & ENET_ATSTMP_TIMESTAMP_MASK)
  9047. /*! @name TGSR - Timer Global Status Register */
  9048. #define ENET_TGSR_TF0_MASK (0x1U)
  9049. #define ENET_TGSR_TF0_SHIFT (0U)
  9050. #define ENET_TGSR_TF0(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF0_SHIFT)) & ENET_TGSR_TF0_MASK)
  9051. #define ENET_TGSR_TF1_MASK (0x2U)
  9052. #define ENET_TGSR_TF1_SHIFT (1U)
  9053. #define ENET_TGSR_TF1(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF1_SHIFT)) & ENET_TGSR_TF1_MASK)
  9054. #define ENET_TGSR_TF2_MASK (0x4U)
  9055. #define ENET_TGSR_TF2_SHIFT (2U)
  9056. #define ENET_TGSR_TF2(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF2_SHIFT)) & ENET_TGSR_TF2_MASK)
  9057. #define ENET_TGSR_TF3_MASK (0x8U)
  9058. #define ENET_TGSR_TF3_SHIFT (3U)
  9059. #define ENET_TGSR_TF3(x) (((uint32_t)(((uint32_t)(x)) << ENET_TGSR_TF3_SHIFT)) & ENET_TGSR_TF3_MASK)
  9060. /*! @name TCSR - Timer Control Status Register */
  9061. #define ENET_TCSR_TDRE_MASK (0x1U)
  9062. #define ENET_TCSR_TDRE_SHIFT (0U)
  9063. #define ENET_TCSR_TDRE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TDRE_SHIFT)) & ENET_TCSR_TDRE_MASK)
  9064. #define ENET_TCSR_TMODE_MASK (0x3CU)
  9065. #define ENET_TCSR_TMODE_SHIFT (2U)
  9066. #define ENET_TCSR_TMODE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TMODE_SHIFT)) & ENET_TCSR_TMODE_MASK)
  9067. #define ENET_TCSR_TIE_MASK (0x40U)
  9068. #define ENET_TCSR_TIE_SHIFT (6U)
  9069. #define ENET_TCSR_TIE(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TIE_SHIFT)) & ENET_TCSR_TIE_MASK)
  9070. #define ENET_TCSR_TF_MASK (0x80U)
  9071. #define ENET_TCSR_TF_SHIFT (7U)
  9072. #define ENET_TCSR_TF(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TF_SHIFT)) & ENET_TCSR_TF_MASK)
  9073. #define ENET_TCSR_TPWC_MASK (0xF800U)
  9074. #define ENET_TCSR_TPWC_SHIFT (11U)
  9075. #define ENET_TCSR_TPWC(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCSR_TPWC_SHIFT)) & ENET_TCSR_TPWC_MASK)
  9076. /* The count of ENET_TCSR */
  9077. #define ENET_TCSR_COUNT (4U)
  9078. /*! @name TCCR - Timer Compare Capture Register */
  9079. #define ENET_TCCR_TCC_MASK (0xFFFFFFFFU)
  9080. #define ENET_TCCR_TCC_SHIFT (0U)
  9081. #define ENET_TCCR_TCC(x) (((uint32_t)(((uint32_t)(x)) << ENET_TCCR_TCC_SHIFT)) & ENET_TCCR_TCC_MASK)
  9082. /* The count of ENET_TCCR */
  9083. #define ENET_TCCR_COUNT (4U)
  9084. /*!
  9085. * @}
  9086. */ /* end of group ENET_Register_Masks */
  9087. /* ENET - Peripheral instance base addresses */
  9088. /** Peripheral ENET base address */
  9089. #define ENET_BASE (0x402D8000u)
  9090. /** Peripheral ENET base pointer */
  9091. #define ENET ((ENET_Type *)ENET_BASE)
  9092. /** Array initializer of ENET peripheral base addresses */
  9093. #define ENET_BASE_ADDRS { ENET_BASE }
  9094. /** Array initializer of ENET peripheral base pointers */
  9095. #define ENET_BASE_PTRS { ENET }
  9096. /** Interrupt vectors for the ENET peripheral type */
  9097. #define ENET_Transmit_IRQS { ENET_IRQn }
  9098. #define ENET_Receive_IRQS { ENET_IRQn }
  9099. #define ENET_Error_IRQS { ENET_IRQn }
  9100. #define ENET_1588_Timer_IRQS { ENET_1588_Timer_IRQn }
  9101. /* ENET Buffer Descriptor and Buffer Address Alignment. */
  9102. #define ENET_BUFF_ALIGNMENT (64U)
  9103. /*!
  9104. * @}
  9105. */ /* end of group ENET_Peripheral_Access_Layer */
  9106. /* ----------------------------------------------------------------------------
  9107. -- EWM Peripheral Access Layer
  9108. ---------------------------------------------------------------------------- */
  9109. /*!
  9110. * @addtogroup EWM_Peripheral_Access_Layer EWM Peripheral Access Layer
  9111. * @{
  9112. */
  9113. /** EWM - Register Layout Typedef */
  9114. typedef struct {
  9115. __IO uint8_t CTRL; /**< Control Register, offset: 0x0 */
  9116. __O uint8_t SERV; /**< Service Register, offset: 0x1 */
  9117. __IO uint8_t CMPL; /**< Compare Low Register, offset: 0x2 */
  9118. __IO uint8_t CMPH; /**< Compare High Register, offset: 0x3 */
  9119. __IO uint8_t CLKCTRL; /**< Clock Control Register, offset: 0x4 */
  9120. __IO uint8_t CLKPRESCALER; /**< Clock Prescaler Register, offset: 0x5 */
  9121. } EWM_Type;
  9122. /* ----------------------------------------------------------------------------
  9123. -- EWM Register Masks
  9124. ---------------------------------------------------------------------------- */
  9125. /*!
  9126. * @addtogroup EWM_Register_Masks EWM Register Masks
  9127. * @{
  9128. */
  9129. /*! @name CTRL - Control Register */
  9130. #define EWM_CTRL_EWMEN_MASK (0x1U)
  9131. #define EWM_CTRL_EWMEN_SHIFT (0U)
  9132. #define EWM_CTRL_EWMEN(x) (((uint8_t)(((uint8_t)(x)) << EWM_CTRL_EWMEN_SHIFT)) & EWM_CTRL_EWMEN_MASK)
  9133. #define EWM_CTRL_ASSIN_MASK (0x2U)
  9134. #define EWM_CTRL_ASSIN_SHIFT (1U)
  9135. #define EWM_CTRL_ASSIN(x) (((uint8_t)(((uint8_t)(x)) << EWM_CTRL_ASSIN_SHIFT)) & EWM_CTRL_ASSIN_MASK)
  9136. #define EWM_CTRL_INEN_MASK (0x4U)
  9137. #define EWM_CTRL_INEN_SHIFT (2U)
  9138. #define EWM_CTRL_INEN(x) (((uint8_t)(((uint8_t)(x)) << EWM_CTRL_INEN_SHIFT)) & EWM_CTRL_INEN_MASK)
  9139. #define EWM_CTRL_INTEN_MASK (0x8U)
  9140. #define EWM_CTRL_INTEN_SHIFT (3U)
  9141. #define EWM_CTRL_INTEN(x) (((uint8_t)(((uint8_t)(x)) << EWM_CTRL_INTEN_SHIFT)) & EWM_CTRL_INTEN_MASK)
  9142. /*! @name SERV - Service Register */
  9143. #define EWM_SERV_SERVICE_MASK (0xFFU)
  9144. #define EWM_SERV_SERVICE_SHIFT (0U)
  9145. #define EWM_SERV_SERVICE(x) (((uint8_t)(((uint8_t)(x)) << EWM_SERV_SERVICE_SHIFT)) & EWM_SERV_SERVICE_MASK)
  9146. /*! @name CMPL - Compare Low Register */
  9147. #define EWM_CMPL_COMPAREL_MASK (0xFFU)
  9148. #define EWM_CMPL_COMPAREL_SHIFT (0U)
  9149. #define EWM_CMPL_COMPAREL(x) (((uint8_t)(((uint8_t)(x)) << EWM_CMPL_COMPAREL_SHIFT)) & EWM_CMPL_COMPAREL_MASK)
  9150. /*! @name CMPH - Compare High Register */
  9151. #define EWM_CMPH_COMPAREH_MASK (0xFFU)
  9152. #define EWM_CMPH_COMPAREH_SHIFT (0U)
  9153. #define EWM_CMPH_COMPAREH(x) (((uint8_t)(((uint8_t)(x)) << EWM_CMPH_COMPAREH_SHIFT)) & EWM_CMPH_COMPAREH_MASK)
  9154. /*! @name CLKCTRL - Clock Control Register */
  9155. #define EWM_CLKCTRL_CLKSEL_MASK (0x3U)
  9156. #define EWM_CLKCTRL_CLKSEL_SHIFT (0U)
  9157. #define EWM_CLKCTRL_CLKSEL(x) (((uint8_t)(((uint8_t)(x)) << EWM_CLKCTRL_CLKSEL_SHIFT)) & EWM_CLKCTRL_CLKSEL_MASK)
  9158. /*! @name CLKPRESCALER - Clock Prescaler Register */
  9159. #define EWM_CLKPRESCALER_CLK_DIV_MASK (0xFFU)
  9160. #define EWM_CLKPRESCALER_CLK_DIV_SHIFT (0U)
  9161. #define EWM_CLKPRESCALER_CLK_DIV(x) (((uint8_t)(((uint8_t)(x)) << EWM_CLKPRESCALER_CLK_DIV_SHIFT)) & EWM_CLKPRESCALER_CLK_DIV_MASK)
  9162. /*!
  9163. * @}
  9164. */ /* end of group EWM_Register_Masks */
  9165. /* EWM - Peripheral instance base addresses */
  9166. /** Peripheral EWM base address */
  9167. #define EWM_BASE (0x400B4000u)
  9168. /** Peripheral EWM base pointer */
  9169. #define EWM ((EWM_Type *)EWM_BASE)
  9170. /** Array initializer of EWM peripheral base addresses */
  9171. #define EWM_BASE_ADDRS { EWM_BASE }
  9172. /** Array initializer of EWM peripheral base pointers */
  9173. #define EWM_BASE_PTRS { EWM }
  9174. /** Interrupt vectors for the EWM peripheral type */
  9175. #define EWM_IRQS { EWM_IRQn }
  9176. /*!
  9177. * @}
  9178. */ /* end of group EWM_Peripheral_Access_Layer */
  9179. /* ----------------------------------------------------------------------------
  9180. -- FLEXIO Peripheral Access Layer
  9181. ---------------------------------------------------------------------------- */
  9182. /*!
  9183. * @addtogroup FLEXIO_Peripheral_Access_Layer FLEXIO Peripheral Access Layer
  9184. * @{
  9185. */
  9186. /** FLEXIO - Register Layout Typedef */
  9187. typedef struct {
  9188. __I uint32_t VERID; /**< Version ID Register, offset: 0x0 */
  9189. __I uint32_t PARAM; /**< Parameter Register, offset: 0x4 */
  9190. __IO uint32_t CTRL; /**< FlexIO Control Register, offset: 0x8 */
  9191. __I uint32_t PIN; /**< Pin State Register, offset: 0xC */
  9192. __IO uint32_t SHIFTSTAT; /**< Shifter Status Register, offset: 0x10 */
  9193. __IO uint32_t SHIFTERR; /**< Shifter Error Register, offset: 0x14 */
  9194. __IO uint32_t TIMSTAT; /**< Timer Status Register, offset: 0x18 */
  9195. uint8_t RESERVED_0[4];
  9196. __IO uint32_t SHIFTSIEN; /**< Shifter Status Interrupt Enable, offset: 0x20 */
  9197. __IO uint32_t SHIFTEIEN; /**< Shifter Error Interrupt Enable, offset: 0x24 */
  9198. __IO uint32_t TIMIEN; /**< Timer Interrupt Enable Register, offset: 0x28 */
  9199. uint8_t RESERVED_1[4];
  9200. __IO uint32_t SHIFTSDEN; /**< Shifter Status DMA Enable, offset: 0x30 */
  9201. uint8_t RESERVED_2[12];
  9202. __IO uint32_t SHIFTSTATE; /**< Shifter State Register, offset: 0x40 */
  9203. uint8_t RESERVED_3[60];
  9204. __IO uint32_t SHIFTCTL[4]; /**< Shifter Control N Register, array offset: 0x80, array step: 0x4 */
  9205. uint8_t RESERVED_4[112];
  9206. __IO uint32_t SHIFTCFG[4]; /**< Shifter Configuration N Register, array offset: 0x100, array step: 0x4 */
  9207. uint8_t RESERVED_5[240];
  9208. __IO uint32_t SHIFTBUF[4]; /**< Shifter Buffer N Register, array offset: 0x200, array step: 0x4 */
  9209. uint8_t RESERVED_6[112];
  9210. __IO uint32_t SHIFTBUFBIS[4]; /**< Shifter Buffer N Bit Swapped Register, array offset: 0x280, array step: 0x4 */
  9211. uint8_t RESERVED_7[112];
  9212. __IO uint32_t SHIFTBUFBYS[4]; /**< Shifter Buffer N Byte Swapped Register, array offset: 0x300, array step: 0x4 */
  9213. uint8_t RESERVED_8[112];
  9214. __IO uint32_t SHIFTBUFBBS[4]; /**< Shifter Buffer N Bit Byte Swapped Register, array offset: 0x380, array step: 0x4 */
  9215. uint8_t RESERVED_9[112];
  9216. __IO uint32_t TIMCTL[4]; /**< Timer Control N Register, array offset: 0x400, array step: 0x4 */
  9217. uint8_t RESERVED_10[112];
  9218. __IO uint32_t TIMCFG[4]; /**< Timer Configuration N Register, array offset: 0x480, array step: 0x4 */
  9219. uint8_t RESERVED_11[112];
  9220. __IO uint32_t TIMCMP[4]; /**< Timer Compare N Register, array offset: 0x500, array step: 0x4 */
  9221. uint8_t RESERVED_12[368];
  9222. __IO uint32_t SHIFTBUFNBS[4]; /**< Shifter Buffer N Nibble Byte Swapped Register, array offset: 0x680, array step: 0x4 */
  9223. uint8_t RESERVED_13[112];
  9224. __IO uint32_t SHIFTBUFHWS[4]; /**< Shifter Buffer N Half Word Swapped Register, array offset: 0x700, array step: 0x4 */
  9225. uint8_t RESERVED_14[112];
  9226. __IO uint32_t SHIFTBUFNIS[4]; /**< Shifter Buffer N Nibble Swapped Register, array offset: 0x780, array step: 0x4 */
  9227. } FLEXIO_Type;
  9228. /* ----------------------------------------------------------------------------
  9229. -- FLEXIO Register Masks
  9230. ---------------------------------------------------------------------------- */
  9231. /*!
  9232. * @addtogroup FLEXIO_Register_Masks FLEXIO Register Masks
  9233. * @{
  9234. */
  9235. /*! @name VERID - Version ID Register */
  9236. #define FLEXIO_VERID_FEATURE_MASK (0xFFFFU)
  9237. #define FLEXIO_VERID_FEATURE_SHIFT (0U)
  9238. #define FLEXIO_VERID_FEATURE(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_VERID_FEATURE_SHIFT)) & FLEXIO_VERID_FEATURE_MASK)
  9239. #define FLEXIO_VERID_MINOR_MASK (0xFF0000U)
  9240. #define FLEXIO_VERID_MINOR_SHIFT (16U)
  9241. #define FLEXIO_VERID_MINOR(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_VERID_MINOR_SHIFT)) & FLEXIO_VERID_MINOR_MASK)
  9242. #define FLEXIO_VERID_MAJOR_MASK (0xFF000000U)
  9243. #define FLEXIO_VERID_MAJOR_SHIFT (24U)
  9244. #define FLEXIO_VERID_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_VERID_MAJOR_SHIFT)) & FLEXIO_VERID_MAJOR_MASK)
  9245. /*! @name PARAM - Parameter Register */
  9246. #define FLEXIO_PARAM_SHIFTER_MASK (0xFFU)
  9247. #define FLEXIO_PARAM_SHIFTER_SHIFT (0U)
  9248. #define FLEXIO_PARAM_SHIFTER(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_PARAM_SHIFTER_SHIFT)) & FLEXIO_PARAM_SHIFTER_MASK)
  9249. #define FLEXIO_PARAM_TIMER_MASK (0xFF00U)
  9250. #define FLEXIO_PARAM_TIMER_SHIFT (8U)
  9251. #define FLEXIO_PARAM_TIMER(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_PARAM_TIMER_SHIFT)) & FLEXIO_PARAM_TIMER_MASK)
  9252. #define FLEXIO_PARAM_PIN_MASK (0xFF0000U)
  9253. #define FLEXIO_PARAM_PIN_SHIFT (16U)
  9254. #define FLEXIO_PARAM_PIN(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_PARAM_PIN_SHIFT)) & FLEXIO_PARAM_PIN_MASK)
  9255. #define FLEXIO_PARAM_TRIGGER_MASK (0xFF000000U)
  9256. #define FLEXIO_PARAM_TRIGGER_SHIFT (24U)
  9257. #define FLEXIO_PARAM_TRIGGER(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_PARAM_TRIGGER_SHIFT)) & FLEXIO_PARAM_TRIGGER_MASK)
  9258. /*! @name CTRL - FlexIO Control Register */
  9259. #define FLEXIO_CTRL_FLEXEN_MASK (0x1U)
  9260. #define FLEXIO_CTRL_FLEXEN_SHIFT (0U)
  9261. #define FLEXIO_CTRL_FLEXEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_CTRL_FLEXEN_SHIFT)) & FLEXIO_CTRL_FLEXEN_MASK)
  9262. #define FLEXIO_CTRL_SWRST_MASK (0x2U)
  9263. #define FLEXIO_CTRL_SWRST_SHIFT (1U)
  9264. #define FLEXIO_CTRL_SWRST(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_CTRL_SWRST_SHIFT)) & FLEXIO_CTRL_SWRST_MASK)
  9265. #define FLEXIO_CTRL_FASTACC_MASK (0x4U)
  9266. #define FLEXIO_CTRL_FASTACC_SHIFT (2U)
  9267. #define FLEXIO_CTRL_FASTACC(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_CTRL_FASTACC_SHIFT)) & FLEXIO_CTRL_FASTACC_MASK)
  9268. #define FLEXIO_CTRL_DBGE_MASK (0x40000000U)
  9269. #define FLEXIO_CTRL_DBGE_SHIFT (30U)
  9270. #define FLEXIO_CTRL_DBGE(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_CTRL_DBGE_SHIFT)) & FLEXIO_CTRL_DBGE_MASK)
  9271. #define FLEXIO_CTRL_DOZEN_MASK (0x80000000U)
  9272. #define FLEXIO_CTRL_DOZEN_SHIFT (31U)
  9273. #define FLEXIO_CTRL_DOZEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_CTRL_DOZEN_SHIFT)) & FLEXIO_CTRL_DOZEN_MASK)
  9274. /*! @name PIN - Pin State Register */
  9275. #define FLEXIO_PIN_PDI_MASK (0xFFFFFFFFU)
  9276. #define FLEXIO_PIN_PDI_SHIFT (0U)
  9277. #define FLEXIO_PIN_PDI(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_PIN_PDI_SHIFT)) & FLEXIO_PIN_PDI_MASK)
  9278. /*! @name SHIFTSTAT - Shifter Status Register */
  9279. #define FLEXIO_SHIFTSTAT_SSF_MASK (0xFU)
  9280. #define FLEXIO_SHIFTSTAT_SSF_SHIFT (0U)
  9281. #define FLEXIO_SHIFTSTAT_SSF(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTSTAT_SSF_SHIFT)) & FLEXIO_SHIFTSTAT_SSF_MASK)
  9282. /*! @name SHIFTERR - Shifter Error Register */
  9283. #define FLEXIO_SHIFTERR_SEF_MASK (0xFU)
  9284. #define FLEXIO_SHIFTERR_SEF_SHIFT (0U)
  9285. #define FLEXIO_SHIFTERR_SEF(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTERR_SEF_SHIFT)) & FLEXIO_SHIFTERR_SEF_MASK)
  9286. /*! @name TIMSTAT - Timer Status Register */
  9287. #define FLEXIO_TIMSTAT_TSF_MASK (0xFU)
  9288. #define FLEXIO_TIMSTAT_TSF_SHIFT (0U)
  9289. #define FLEXIO_TIMSTAT_TSF(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMSTAT_TSF_SHIFT)) & FLEXIO_TIMSTAT_TSF_MASK)
  9290. /*! @name SHIFTSIEN - Shifter Status Interrupt Enable */
  9291. #define FLEXIO_SHIFTSIEN_SSIE_MASK (0xFU)
  9292. #define FLEXIO_SHIFTSIEN_SSIE_SHIFT (0U)
  9293. #define FLEXIO_SHIFTSIEN_SSIE(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTSIEN_SSIE_SHIFT)) & FLEXIO_SHIFTSIEN_SSIE_MASK)
  9294. /*! @name SHIFTEIEN - Shifter Error Interrupt Enable */
  9295. #define FLEXIO_SHIFTEIEN_SEIE_MASK (0xFU)
  9296. #define FLEXIO_SHIFTEIEN_SEIE_SHIFT (0U)
  9297. #define FLEXIO_SHIFTEIEN_SEIE(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTEIEN_SEIE_SHIFT)) & FLEXIO_SHIFTEIEN_SEIE_MASK)
  9298. /*! @name TIMIEN - Timer Interrupt Enable Register */
  9299. #define FLEXIO_TIMIEN_TEIE_MASK (0xFU)
  9300. #define FLEXIO_TIMIEN_TEIE_SHIFT (0U)
  9301. #define FLEXIO_TIMIEN_TEIE(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMIEN_TEIE_SHIFT)) & FLEXIO_TIMIEN_TEIE_MASK)
  9302. /*! @name SHIFTSDEN - Shifter Status DMA Enable */
  9303. #define FLEXIO_SHIFTSDEN_SSDE_MASK (0xFU)
  9304. #define FLEXIO_SHIFTSDEN_SSDE_SHIFT (0U)
  9305. #define FLEXIO_SHIFTSDEN_SSDE(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTSDEN_SSDE_SHIFT)) & FLEXIO_SHIFTSDEN_SSDE_MASK)
  9306. /*! @name SHIFTSTATE - Shifter State Register */
  9307. #define FLEXIO_SHIFTSTATE_STATE_MASK (0x7U)
  9308. #define FLEXIO_SHIFTSTATE_STATE_SHIFT (0U)
  9309. #define FLEXIO_SHIFTSTATE_STATE(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTSTATE_STATE_SHIFT)) & FLEXIO_SHIFTSTATE_STATE_MASK)
  9310. /*! @name SHIFTCTL - Shifter Control N Register */
  9311. #define FLEXIO_SHIFTCTL_SMOD_MASK (0x7U)
  9312. #define FLEXIO_SHIFTCTL_SMOD_SHIFT (0U)
  9313. #define FLEXIO_SHIFTCTL_SMOD(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCTL_SMOD_SHIFT)) & FLEXIO_SHIFTCTL_SMOD_MASK)
  9314. #define FLEXIO_SHIFTCTL_PINPOL_MASK (0x80U)
  9315. #define FLEXIO_SHIFTCTL_PINPOL_SHIFT (7U)
  9316. #define FLEXIO_SHIFTCTL_PINPOL(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCTL_PINPOL_SHIFT)) & FLEXIO_SHIFTCTL_PINPOL_MASK)
  9317. #define FLEXIO_SHIFTCTL_PINSEL_MASK (0x1F00U)
  9318. #define FLEXIO_SHIFTCTL_PINSEL_SHIFT (8U)
  9319. #define FLEXIO_SHIFTCTL_PINSEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCTL_PINSEL_SHIFT)) & FLEXIO_SHIFTCTL_PINSEL_MASK)
  9320. #define FLEXIO_SHIFTCTL_PINCFG_MASK (0x30000U)
  9321. #define FLEXIO_SHIFTCTL_PINCFG_SHIFT (16U)
  9322. #define FLEXIO_SHIFTCTL_PINCFG(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCTL_PINCFG_SHIFT)) & FLEXIO_SHIFTCTL_PINCFG_MASK)
  9323. #define FLEXIO_SHIFTCTL_TIMPOL_MASK (0x800000U)
  9324. #define FLEXIO_SHIFTCTL_TIMPOL_SHIFT (23U)
  9325. #define FLEXIO_SHIFTCTL_TIMPOL(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCTL_TIMPOL_SHIFT)) & FLEXIO_SHIFTCTL_TIMPOL_MASK)
  9326. #define FLEXIO_SHIFTCTL_TIMSEL_MASK (0x3000000U)
  9327. #define FLEXIO_SHIFTCTL_TIMSEL_SHIFT (24U)
  9328. #define FLEXIO_SHIFTCTL_TIMSEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCTL_TIMSEL_SHIFT)) & FLEXIO_SHIFTCTL_TIMSEL_MASK)
  9329. /* The count of FLEXIO_SHIFTCTL */
  9330. #define FLEXIO_SHIFTCTL_COUNT (4U)
  9331. /*! @name SHIFTCFG - Shifter Configuration N Register */
  9332. #define FLEXIO_SHIFTCFG_SSTART_MASK (0x3U)
  9333. #define FLEXIO_SHIFTCFG_SSTART_SHIFT (0U)
  9334. #define FLEXIO_SHIFTCFG_SSTART(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCFG_SSTART_SHIFT)) & FLEXIO_SHIFTCFG_SSTART_MASK)
  9335. #define FLEXIO_SHIFTCFG_SSTOP_MASK (0x30U)
  9336. #define FLEXIO_SHIFTCFG_SSTOP_SHIFT (4U)
  9337. #define FLEXIO_SHIFTCFG_SSTOP(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCFG_SSTOP_SHIFT)) & FLEXIO_SHIFTCFG_SSTOP_MASK)
  9338. #define FLEXIO_SHIFTCFG_INSRC_MASK (0x100U)
  9339. #define FLEXIO_SHIFTCFG_INSRC_SHIFT (8U)
  9340. #define FLEXIO_SHIFTCFG_INSRC(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCFG_INSRC_SHIFT)) & FLEXIO_SHIFTCFG_INSRC_MASK)
  9341. #define FLEXIO_SHIFTCFG_PWIDTH_MASK (0x1F0000U)
  9342. #define FLEXIO_SHIFTCFG_PWIDTH_SHIFT (16U)
  9343. #define FLEXIO_SHIFTCFG_PWIDTH(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTCFG_PWIDTH_SHIFT)) & FLEXIO_SHIFTCFG_PWIDTH_MASK)
  9344. /* The count of FLEXIO_SHIFTCFG */
  9345. #define FLEXIO_SHIFTCFG_COUNT (4U)
  9346. /*! @name SHIFTBUF - Shifter Buffer N Register */
  9347. #define FLEXIO_SHIFTBUF_SHIFTBUF_MASK (0xFFFFFFFFU)
  9348. #define FLEXIO_SHIFTBUF_SHIFTBUF_SHIFT (0U)
  9349. #define FLEXIO_SHIFTBUF_SHIFTBUF(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTBUF_SHIFTBUF_SHIFT)) & FLEXIO_SHIFTBUF_SHIFTBUF_MASK)
  9350. /* The count of FLEXIO_SHIFTBUF */
  9351. #define FLEXIO_SHIFTBUF_COUNT (4U)
  9352. /*! @name SHIFTBUFBIS - Shifter Buffer N Bit Swapped Register */
  9353. #define FLEXIO_SHIFTBUFBIS_SHIFTBUFBIS_MASK (0xFFFFFFFFU)
  9354. #define FLEXIO_SHIFTBUFBIS_SHIFTBUFBIS_SHIFT (0U)
  9355. #define FLEXIO_SHIFTBUFBIS_SHIFTBUFBIS(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTBUFBIS_SHIFTBUFBIS_SHIFT)) & FLEXIO_SHIFTBUFBIS_SHIFTBUFBIS_MASK)
  9356. /* The count of FLEXIO_SHIFTBUFBIS */
  9357. #define FLEXIO_SHIFTBUFBIS_COUNT (4U)
  9358. /*! @name SHIFTBUFBYS - Shifter Buffer N Byte Swapped Register */
  9359. #define FLEXIO_SHIFTBUFBYS_SHIFTBUFBYS_MASK (0xFFFFFFFFU)
  9360. #define FLEXIO_SHIFTBUFBYS_SHIFTBUFBYS_SHIFT (0U)
  9361. #define FLEXIO_SHIFTBUFBYS_SHIFTBUFBYS(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTBUFBYS_SHIFTBUFBYS_SHIFT)) & FLEXIO_SHIFTBUFBYS_SHIFTBUFBYS_MASK)
  9362. /* The count of FLEXIO_SHIFTBUFBYS */
  9363. #define FLEXIO_SHIFTBUFBYS_COUNT (4U)
  9364. /*! @name SHIFTBUFBBS - Shifter Buffer N Bit Byte Swapped Register */
  9365. #define FLEXIO_SHIFTBUFBBS_SHIFTBUFBBS_MASK (0xFFFFFFFFU)
  9366. #define FLEXIO_SHIFTBUFBBS_SHIFTBUFBBS_SHIFT (0U)
  9367. #define FLEXIO_SHIFTBUFBBS_SHIFTBUFBBS(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTBUFBBS_SHIFTBUFBBS_SHIFT)) & FLEXIO_SHIFTBUFBBS_SHIFTBUFBBS_MASK)
  9368. /* The count of FLEXIO_SHIFTBUFBBS */
  9369. #define FLEXIO_SHIFTBUFBBS_COUNT (4U)
  9370. /*! @name TIMCTL - Timer Control N Register */
  9371. #define FLEXIO_TIMCTL_TIMOD_MASK (0x3U)
  9372. #define FLEXIO_TIMCTL_TIMOD_SHIFT (0U)
  9373. #define FLEXIO_TIMCTL_TIMOD(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCTL_TIMOD_SHIFT)) & FLEXIO_TIMCTL_TIMOD_MASK)
  9374. #define FLEXIO_TIMCTL_PINPOL_MASK (0x80U)
  9375. #define FLEXIO_TIMCTL_PINPOL_SHIFT (7U)
  9376. #define FLEXIO_TIMCTL_PINPOL(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCTL_PINPOL_SHIFT)) & FLEXIO_TIMCTL_PINPOL_MASK)
  9377. #define FLEXIO_TIMCTL_PINSEL_MASK (0x1F00U)
  9378. #define FLEXIO_TIMCTL_PINSEL_SHIFT (8U)
  9379. #define FLEXIO_TIMCTL_PINSEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCTL_PINSEL_SHIFT)) & FLEXIO_TIMCTL_PINSEL_MASK)
  9380. #define FLEXIO_TIMCTL_PINCFG_MASK (0x30000U)
  9381. #define FLEXIO_TIMCTL_PINCFG_SHIFT (16U)
  9382. #define FLEXIO_TIMCTL_PINCFG(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCTL_PINCFG_SHIFT)) & FLEXIO_TIMCTL_PINCFG_MASK)
  9383. #define FLEXIO_TIMCTL_TRGSRC_MASK (0x400000U)
  9384. #define FLEXIO_TIMCTL_TRGSRC_SHIFT (22U)
  9385. #define FLEXIO_TIMCTL_TRGSRC(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCTL_TRGSRC_SHIFT)) & FLEXIO_TIMCTL_TRGSRC_MASK)
  9386. #define FLEXIO_TIMCTL_TRGPOL_MASK (0x800000U)
  9387. #define FLEXIO_TIMCTL_TRGPOL_SHIFT (23U)
  9388. #define FLEXIO_TIMCTL_TRGPOL(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCTL_TRGPOL_SHIFT)) & FLEXIO_TIMCTL_TRGPOL_MASK)
  9389. #define FLEXIO_TIMCTL_TRGSEL_MASK (0x3F000000U)
  9390. #define FLEXIO_TIMCTL_TRGSEL_SHIFT (24U)
  9391. #define FLEXIO_TIMCTL_TRGSEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCTL_TRGSEL_SHIFT)) & FLEXIO_TIMCTL_TRGSEL_MASK)
  9392. /* The count of FLEXIO_TIMCTL */
  9393. #define FLEXIO_TIMCTL_COUNT (4U)
  9394. /*! @name TIMCFG - Timer Configuration N Register */
  9395. #define FLEXIO_TIMCFG_TSTART_MASK (0x2U)
  9396. #define FLEXIO_TIMCFG_TSTART_SHIFT (1U)
  9397. #define FLEXIO_TIMCFG_TSTART(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCFG_TSTART_SHIFT)) & FLEXIO_TIMCFG_TSTART_MASK)
  9398. #define FLEXIO_TIMCFG_TSTOP_MASK (0x30U)
  9399. #define FLEXIO_TIMCFG_TSTOP_SHIFT (4U)
  9400. #define FLEXIO_TIMCFG_TSTOP(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCFG_TSTOP_SHIFT)) & FLEXIO_TIMCFG_TSTOP_MASK)
  9401. #define FLEXIO_TIMCFG_TIMENA_MASK (0x700U)
  9402. #define FLEXIO_TIMCFG_TIMENA_SHIFT (8U)
  9403. #define FLEXIO_TIMCFG_TIMENA(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCFG_TIMENA_SHIFT)) & FLEXIO_TIMCFG_TIMENA_MASK)
  9404. #define FLEXIO_TIMCFG_TIMDIS_MASK (0x7000U)
  9405. #define FLEXIO_TIMCFG_TIMDIS_SHIFT (12U)
  9406. #define FLEXIO_TIMCFG_TIMDIS(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCFG_TIMDIS_SHIFT)) & FLEXIO_TIMCFG_TIMDIS_MASK)
  9407. #define FLEXIO_TIMCFG_TIMRST_MASK (0x70000U)
  9408. #define FLEXIO_TIMCFG_TIMRST_SHIFT (16U)
  9409. #define FLEXIO_TIMCFG_TIMRST(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCFG_TIMRST_SHIFT)) & FLEXIO_TIMCFG_TIMRST_MASK)
  9410. #define FLEXIO_TIMCFG_TIMDEC_MASK (0x300000U)
  9411. #define FLEXIO_TIMCFG_TIMDEC_SHIFT (20U)
  9412. #define FLEXIO_TIMCFG_TIMDEC(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCFG_TIMDEC_SHIFT)) & FLEXIO_TIMCFG_TIMDEC_MASK)
  9413. #define FLEXIO_TIMCFG_TIMOUT_MASK (0x3000000U)
  9414. #define FLEXIO_TIMCFG_TIMOUT_SHIFT (24U)
  9415. #define FLEXIO_TIMCFG_TIMOUT(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCFG_TIMOUT_SHIFT)) & FLEXIO_TIMCFG_TIMOUT_MASK)
  9416. /* The count of FLEXIO_TIMCFG */
  9417. #define FLEXIO_TIMCFG_COUNT (4U)
  9418. /*! @name TIMCMP - Timer Compare N Register */
  9419. #define FLEXIO_TIMCMP_CMP_MASK (0xFFFFU)
  9420. #define FLEXIO_TIMCMP_CMP_SHIFT (0U)
  9421. #define FLEXIO_TIMCMP_CMP(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_TIMCMP_CMP_SHIFT)) & FLEXIO_TIMCMP_CMP_MASK)
  9422. /* The count of FLEXIO_TIMCMP */
  9423. #define FLEXIO_TIMCMP_COUNT (4U)
  9424. /*! @name SHIFTBUFNBS - Shifter Buffer N Nibble Byte Swapped Register */
  9425. #define FLEXIO_SHIFTBUFNBS_SHIFTBUFNBS_MASK (0xFFFFFFFFU)
  9426. #define FLEXIO_SHIFTBUFNBS_SHIFTBUFNBS_SHIFT (0U)
  9427. #define FLEXIO_SHIFTBUFNBS_SHIFTBUFNBS(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTBUFNBS_SHIFTBUFNBS_SHIFT)) & FLEXIO_SHIFTBUFNBS_SHIFTBUFNBS_MASK)
  9428. /* The count of FLEXIO_SHIFTBUFNBS */
  9429. #define FLEXIO_SHIFTBUFNBS_COUNT (4U)
  9430. /*! @name SHIFTBUFHWS - Shifter Buffer N Half Word Swapped Register */
  9431. #define FLEXIO_SHIFTBUFHWS_SHIFTBUFHWS_MASK (0xFFFFFFFFU)
  9432. #define FLEXIO_SHIFTBUFHWS_SHIFTBUFHWS_SHIFT (0U)
  9433. #define FLEXIO_SHIFTBUFHWS_SHIFTBUFHWS(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTBUFHWS_SHIFTBUFHWS_SHIFT)) & FLEXIO_SHIFTBUFHWS_SHIFTBUFHWS_MASK)
  9434. /* The count of FLEXIO_SHIFTBUFHWS */
  9435. #define FLEXIO_SHIFTBUFHWS_COUNT (4U)
  9436. /*! @name SHIFTBUFNIS - Shifter Buffer N Nibble Swapped Register */
  9437. #define FLEXIO_SHIFTBUFNIS_SHIFTBUFNIS_MASK (0xFFFFFFFFU)
  9438. #define FLEXIO_SHIFTBUFNIS_SHIFTBUFNIS_SHIFT (0U)
  9439. #define FLEXIO_SHIFTBUFNIS_SHIFTBUFNIS(x) (((uint32_t)(((uint32_t)(x)) << FLEXIO_SHIFTBUFNIS_SHIFTBUFNIS_SHIFT)) & FLEXIO_SHIFTBUFNIS_SHIFTBUFNIS_MASK)
  9440. /* The count of FLEXIO_SHIFTBUFNIS */
  9441. #define FLEXIO_SHIFTBUFNIS_COUNT (4U)
  9442. /*!
  9443. * @}
  9444. */ /* end of group FLEXIO_Register_Masks */
  9445. /* FLEXIO - Peripheral instance base addresses */
  9446. /** Peripheral FLEXIO1 base address */
  9447. #define FLEXIO1_BASE (0x401AC000u)
  9448. /** Peripheral FLEXIO1 base pointer */
  9449. #define FLEXIO1 ((FLEXIO_Type *)FLEXIO1_BASE)
  9450. /** Peripheral FLEXIO2 base address */
  9451. #define FLEXIO2_BASE (0x401B0000u)
  9452. /** Peripheral FLEXIO2 base pointer */
  9453. #define FLEXIO2 ((FLEXIO_Type *)FLEXIO2_BASE)
  9454. /** Array initializer of FLEXIO peripheral base addresses */
  9455. #define FLEXIO_BASE_ADDRS { 0u, FLEXIO1_BASE, FLEXIO2_BASE }
  9456. /** Array initializer of FLEXIO peripheral base pointers */
  9457. #define FLEXIO_BASE_PTRS { (FLEXIO_Type *)0u, FLEXIO1, FLEXIO2 }
  9458. /** Interrupt vectors for the FLEXIO peripheral type */
  9459. #define FLEXIO_IRQS { NotAvail_IRQn, FLEXIO1_IRQn, FLEXIO2_IRQn }
  9460. /*!
  9461. * @}
  9462. */ /* end of group FLEXIO_Peripheral_Access_Layer */
  9463. /* ----------------------------------------------------------------------------
  9464. -- FLEXRAM Peripheral Access Layer
  9465. ---------------------------------------------------------------------------- */
  9466. /*!
  9467. * @addtogroup FLEXRAM_Peripheral_Access_Layer FLEXRAM Peripheral Access Layer
  9468. * @{
  9469. */
  9470. /** FLEXRAM - Register Layout Typedef */
  9471. typedef struct {
  9472. __IO uint32_t TCM_CTRL; /**< TCM CRTL Register, offset: 0x0 */
  9473. __IO uint32_t OCRAM_MAGIC_ADDR; /**< OCRAM Magic Address Register, offset: 0x4 */
  9474. __IO uint32_t DTCM_MAGIC_ADDR; /**< DTCM Magic Address Register, offset: 0x8 */
  9475. __IO uint32_t ITCM_MAGIC_ADDR; /**< ITCM Magic Address Register, offset: 0xC */
  9476. __IO uint32_t INT_STATUS; /**< Interrupt Status Register, offset: 0x10 */
  9477. __IO uint32_t INT_STAT_EN; /**< Interrupt Status Enable Register, offset: 0x14 */
  9478. __IO uint32_t INT_SIG_EN; /**< Interrupt Enable Register, offset: 0x18 */
  9479. } FLEXRAM_Type;
  9480. /* ----------------------------------------------------------------------------
  9481. -- FLEXRAM Register Masks
  9482. ---------------------------------------------------------------------------- */
  9483. /*!
  9484. * @addtogroup FLEXRAM_Register_Masks FLEXRAM Register Masks
  9485. * @{
  9486. */
  9487. /*! @name TCM_CTRL - TCM CRTL Register */
  9488. #define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK (0x1U)
  9489. #define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT (0U)
  9490. #define FLEXRAM_TCM_CTRL_TCM_WWAIT_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK)
  9491. #define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK (0x2U)
  9492. #define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT (1U)
  9493. #define FLEXRAM_TCM_CTRL_TCM_RWAIT_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_SHIFT)) & FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK)
  9494. #define FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK (0x4U)
  9495. #define FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT (2U)
  9496. #define FLEXRAM_TCM_CTRL_FORCE_CLK_ON(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_FORCE_CLK_ON_SHIFT)) & FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK)
  9497. #define FLEXRAM_TCM_CTRL_Reserved_MASK (0xFFFFFFF8U)
  9498. #define FLEXRAM_TCM_CTRL_Reserved_SHIFT (3U)
  9499. #define FLEXRAM_TCM_CTRL_Reserved(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_TCM_CTRL_Reserved_SHIFT)) & FLEXRAM_TCM_CTRL_Reserved_MASK)
  9500. /*! @name OCRAM_MAGIC_ADDR - OCRAM Magic Address Register */
  9501. #define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_MASK (0x1U)
  9502. #define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_SHIFT (0U)
  9503. #define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL_MASK)
  9504. #define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_MASK (0x1FFFEU)
  9505. #define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_SHIFT (1U)
  9506. #define FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR_MASK)
  9507. #define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_MASK (0xFFFE0000U)
  9508. #define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_SHIFT (17U)
  9509. #define FLEXRAM_OCRAM_MAGIC_ADDR_Reserved(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_OCRAM_MAGIC_ADDR_Reserved_MASK)
  9510. /*! @name DTCM_MAGIC_ADDR - DTCM Magic Address Register */
  9511. #define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_MASK (0x1U)
  9512. #define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_SHIFT (0U)
  9513. #define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL_MASK)
  9514. #define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_MASK (0x1FFFEU)
  9515. #define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_SHIFT (1U)
  9516. #define FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR_MASK)
  9517. #define FLEXRAM_DTCM_MAGIC_ADDR_Reserved_MASK (0xFFFE0000U)
  9518. #define FLEXRAM_DTCM_MAGIC_ADDR_Reserved_SHIFT (17U)
  9519. #define FLEXRAM_DTCM_MAGIC_ADDR_Reserved(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_DTCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_DTCM_MAGIC_ADDR_Reserved_MASK)
  9520. /*! @name ITCM_MAGIC_ADDR - ITCM Magic Address Register */
  9521. #define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_MASK (0x1U)
  9522. #define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_SHIFT (0U)
  9523. #define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL_MASK)
  9524. #define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_MASK (0x1FFFEU)
  9525. #define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_SHIFT (1U)
  9526. #define FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR_MASK)
  9527. #define FLEXRAM_ITCM_MAGIC_ADDR_Reserved_MASK (0xFFFE0000U)
  9528. #define FLEXRAM_ITCM_MAGIC_ADDR_Reserved_SHIFT (17U)
  9529. #define FLEXRAM_ITCM_MAGIC_ADDR_Reserved(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_ITCM_MAGIC_ADDR_Reserved_SHIFT)) & FLEXRAM_ITCM_MAGIC_ADDR_Reserved_MASK)
  9530. /*! @name INT_STATUS - Interrupt Status Register */
  9531. #define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_MASK (0x1U)
  9532. #define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_SHIFT (0U)
  9533. #define FLEXRAM_INT_STATUS_ITCM_MAM_STATUS(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_MASK)
  9534. #define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_MASK (0x2U)
  9535. #define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_SHIFT (1U)
  9536. #define FLEXRAM_INT_STATUS_DTCM_MAM_STATUS(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_MASK)
  9537. #define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_MASK (0x4U)
  9538. #define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_SHIFT (2U)
  9539. #define FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_MASK)
  9540. #define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK (0x8U)
  9541. #define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT (3U)
  9542. #define FLEXRAM_INT_STATUS_ITCM_ERR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK)
  9543. #define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK (0x10U)
  9544. #define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT (4U)
  9545. #define FLEXRAM_INT_STATUS_DTCM_ERR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK)
  9546. #define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK (0x20U)
  9547. #define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT (5U)
  9548. #define FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_SHIFT)) & FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK)
  9549. #define FLEXRAM_INT_STATUS_Reserved_MASK (0xFFFFFFC0U)
  9550. #define FLEXRAM_INT_STATUS_Reserved_SHIFT (6U)
  9551. #define FLEXRAM_INT_STATUS_Reserved(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STATUS_Reserved_SHIFT)) & FLEXRAM_INT_STATUS_Reserved_MASK)
  9552. /*! @name INT_STAT_EN - Interrupt Status Enable Register */
  9553. #define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_MASK (0x1U)
  9554. #define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_SHIFT (0U)
  9555. #define FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_MAM_STAT_EN_MASK)
  9556. #define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_MASK (0x2U)
  9557. #define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_SHIFT (1U)
  9558. #define FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_MAM_STAT_EN_MASK)
  9559. #define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_MASK (0x4U)
  9560. #define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_SHIFT (2U)
  9561. #define FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_MAM_STAT_EN_MASK)
  9562. #define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK (0x8U)
  9563. #define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT (3U)
  9564. #define FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_ITCM_ERR_STAT_EN_MASK)
  9565. #define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK (0x10U)
  9566. #define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT (4U)
  9567. #define FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_DTCM_ERR_STAT_EN_MASK)
  9568. #define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK (0x20U)
  9569. #define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT (5U)
  9570. #define FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_SHIFT)) & FLEXRAM_INT_STAT_EN_OCRAM_ERR_STAT_EN_MASK)
  9571. #define FLEXRAM_INT_STAT_EN_Reserved_MASK (0xFFFFFFC0U)
  9572. #define FLEXRAM_INT_STAT_EN_Reserved_SHIFT (6U)
  9573. #define FLEXRAM_INT_STAT_EN_Reserved(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_STAT_EN_Reserved_SHIFT)) & FLEXRAM_INT_STAT_EN_Reserved_MASK)
  9574. /*! @name INT_SIG_EN - Interrupt Enable Register */
  9575. #define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_MASK (0x1U)
  9576. #define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_SHIFT (0U)
  9577. #define FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_MAM_SIG_EN_MASK)
  9578. #define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_MASK (0x2U)
  9579. #define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_SHIFT (1U)
  9580. #define FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_MAM_SIG_EN_MASK)
  9581. #define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_MASK (0x4U)
  9582. #define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_SHIFT (2U)
  9583. #define FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_MAM_SIG_EN_MASK)
  9584. #define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK (0x8U)
  9585. #define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT (3U)
  9586. #define FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_ITCM_ERR_SIG_EN_MASK)
  9587. #define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK (0x10U)
  9588. #define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT (4U)
  9589. #define FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_DTCM_ERR_SIG_EN_MASK)
  9590. #define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK (0x20U)
  9591. #define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT (5U)
  9592. #define FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_SHIFT)) & FLEXRAM_INT_SIG_EN_OCRAM_ERR_SIG_EN_MASK)
  9593. #define FLEXRAM_INT_SIG_EN_Reserved_MASK (0xFFFFFFC0U)
  9594. #define FLEXRAM_INT_SIG_EN_Reserved_SHIFT (6U)
  9595. #define FLEXRAM_INT_SIG_EN_Reserved(x) (((uint32_t)(((uint32_t)(x)) << FLEXRAM_INT_SIG_EN_Reserved_SHIFT)) & FLEXRAM_INT_SIG_EN_Reserved_MASK)
  9596. /*!
  9597. * @}
  9598. */ /* end of group FLEXRAM_Register_Masks */
  9599. /* FLEXRAM - Peripheral instance base addresses */
  9600. /** Peripheral FLEXRAM base address */
  9601. #define FLEXRAM_BASE (0x400B0000u)
  9602. /** Peripheral FLEXRAM base pointer */
  9603. #define FLEXRAM ((FLEXRAM_Type *)FLEXRAM_BASE)
  9604. /** Array initializer of FLEXRAM peripheral base addresses */
  9605. #define FLEXRAM_BASE_ADDRS { FLEXRAM_BASE }
  9606. /** Array initializer of FLEXRAM peripheral base pointers */
  9607. #define FLEXRAM_BASE_PTRS { FLEXRAM }
  9608. /** Interrupt vectors for the FLEXRAM peripheral type */
  9609. #define FLEXRAM_IRQS { FLEXRAM_IRQn }
  9610. /*!
  9611. * @}
  9612. */ /* end of group FLEXRAM_Peripheral_Access_Layer */
  9613. /* ----------------------------------------------------------------------------
  9614. -- FLEXSPI Peripheral Access Layer
  9615. ---------------------------------------------------------------------------- */
  9616. /*!
  9617. * @addtogroup FLEXSPI_Peripheral_Access_Layer FLEXSPI Peripheral Access Layer
  9618. * @{
  9619. */
  9620. /** FLEXSPI - Register Layout Typedef */
  9621. typedef struct {
  9622. __IO uint32_t MCR0; /**< Module Control Register 0, offset: 0x0 */
  9623. __IO uint32_t MCR1; /**< Module Control Register 1, offset: 0x4 */
  9624. __IO uint32_t MCR2; /**< Module Control Register 2, offset: 0x8 */
  9625. __IO uint32_t AHBCR; /**< AHB Bus Control Register, offset: 0xC */
  9626. __IO uint32_t INTEN; /**< Interrupt Enable Register, offset: 0x10 */
  9627. __IO uint32_t INTR; /**< Interrupt Register, offset: 0x14 */
  9628. __IO uint32_t LUTKEY; /**< LUT Key Register, offset: 0x18 */
  9629. __IO uint32_t LUTCR; /**< LUT Control Register, offset: 0x1C */
  9630. __IO uint32_t AHBRXBUFCR0[4]; /**< AHB RX Buffer 0 Control Register 0..AHB RX Buffer 3 Control Register 0, array offset: 0x20, array step: 0x4 */
  9631. uint8_t RESERVED_0[48];
  9632. __IO uint32_t FLSHCR0[4]; /**< Flash A1 Control Register 0..Flash B2 Control Register 0, array offset: 0x60, array step: 0x4 */
  9633. __IO uint32_t FLSHCR1[4]; /**< Flash A1 Control Register 1..Flash B2 Control Register 1, array offset: 0x70, array step: 0x4 */
  9634. __IO uint32_t FLSHCR2[4]; /**< Flash A1 Control Register 2..Flash B2 Control Register 2, array offset: 0x80, array step: 0x4 */
  9635. uint8_t RESERVED_1[4];
  9636. __IO uint32_t FLSHCR4; /**< Flash Control Register 4, offset: 0x94 */
  9637. uint8_t RESERVED_2[8];
  9638. __IO uint32_t IPCR0; /**< IP Control Register 0, offset: 0xA0 */
  9639. __IO uint32_t IPCR1; /**< IP Control Register 1, offset: 0xA4 */
  9640. uint8_t RESERVED_3[8];
  9641. __IO uint32_t IPCMD; /**< IP Command Register, offset: 0xB0 */
  9642. uint8_t RESERVED_4[4];
  9643. __IO uint32_t IPRXFCR; /**< IP RX FIFO Control Register, offset: 0xB8 */
  9644. __IO uint32_t IPTXFCR; /**< IP TX FIFO Control Register, offset: 0xBC */
  9645. __IO uint32_t DLLCR[2]; /**< DLL Control Register 0, array offset: 0xC0, array step: 0x4 */
  9646. uint8_t RESERVED_5[24];
  9647. __I uint32_t STS0; /**< Status Register 0, offset: 0xE0 */
  9648. __I uint32_t STS1; /**< Status Register 1, offset: 0xE4 */
  9649. __I uint32_t STS2; /**< Status Register 2, offset: 0xE8 */
  9650. __I uint32_t AHBSPNDSTS; /**< AHB Suspend Status Register, offset: 0xEC */
  9651. __I uint32_t IPRXFSTS; /**< IP RX FIFO Status Register, offset: 0xF0 */
  9652. __I uint32_t IPTXFSTS; /**< IP TX FIFO Status Register, offset: 0xF4 */
  9653. uint8_t RESERVED_6[8];
  9654. __I uint32_t RFDR[32]; /**< IP RX FIFO Data Register 0..IP RX FIFO Data Register 31, array offset: 0x100, array step: 0x4 */
  9655. __O uint32_t TFDR[32]; /**< IP TX FIFO Data Register 0..IP TX FIFO Data Register 31, array offset: 0x180, array step: 0x4 */
  9656. __IO uint32_t LUT[64]; /**< LUT 0..LUT 63, array offset: 0x200, array step: 0x4 */
  9657. } FLEXSPI_Type;
  9658. /* ----------------------------------------------------------------------------
  9659. -- FLEXSPI Register Masks
  9660. ---------------------------------------------------------------------------- */
  9661. /*!
  9662. * @addtogroup FLEXSPI_Register_Masks FLEXSPI Register Masks
  9663. * @{
  9664. */
  9665. /*! @name MCR0 - Module Control Register 0 */
  9666. #define FLEXSPI_MCR0_SWRESET_MASK (0x1U)
  9667. #define FLEXSPI_MCR0_SWRESET_SHIFT (0U)
  9668. #define FLEXSPI_MCR0_SWRESET(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_SWRESET_SHIFT)) & FLEXSPI_MCR0_SWRESET_MASK)
  9669. #define FLEXSPI_MCR0_MDIS_MASK (0x2U)
  9670. #define FLEXSPI_MCR0_MDIS_SHIFT (1U)
  9671. #define FLEXSPI_MCR0_MDIS(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_MDIS_SHIFT)) & FLEXSPI_MCR0_MDIS_MASK)
  9672. #define FLEXSPI_MCR0_RXCLKSRC_MASK (0x30U)
  9673. #define FLEXSPI_MCR0_RXCLKSRC_SHIFT (4U)
  9674. #define FLEXSPI_MCR0_RXCLKSRC(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_RXCLKSRC_SHIFT)) & FLEXSPI_MCR0_RXCLKSRC_MASK)
  9675. #define FLEXSPI_MCR0_ARDFEN_MASK (0x40U)
  9676. #define FLEXSPI_MCR0_ARDFEN_SHIFT (6U)
  9677. #define FLEXSPI_MCR0_ARDFEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_ARDFEN_SHIFT)) & FLEXSPI_MCR0_ARDFEN_MASK)
  9678. #define FLEXSPI_MCR0_ATDFEN_MASK (0x80U)
  9679. #define FLEXSPI_MCR0_ATDFEN_SHIFT (7U)
  9680. #define FLEXSPI_MCR0_ATDFEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_ATDFEN_SHIFT)) & FLEXSPI_MCR0_ATDFEN_MASK)
  9681. #define FLEXSPI_MCR0_HSEN_MASK (0x800U)
  9682. #define FLEXSPI_MCR0_HSEN_SHIFT (11U)
  9683. #define FLEXSPI_MCR0_HSEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_HSEN_SHIFT)) & FLEXSPI_MCR0_HSEN_MASK)
  9684. #define FLEXSPI_MCR0_DOZEEN_MASK (0x1000U)
  9685. #define FLEXSPI_MCR0_DOZEEN_SHIFT (12U)
  9686. #define FLEXSPI_MCR0_DOZEEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_DOZEEN_SHIFT)) & FLEXSPI_MCR0_DOZEEN_MASK)
  9687. #define FLEXSPI_MCR0_COMBINATIONEN_MASK (0x2000U)
  9688. #define FLEXSPI_MCR0_COMBINATIONEN_SHIFT (13U)
  9689. #define FLEXSPI_MCR0_COMBINATIONEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_COMBINATIONEN_SHIFT)) & FLEXSPI_MCR0_COMBINATIONEN_MASK)
  9690. #define FLEXSPI_MCR0_SCKFREERUNEN_MASK (0x4000U)
  9691. #define FLEXSPI_MCR0_SCKFREERUNEN_SHIFT (14U)
  9692. #define FLEXSPI_MCR0_SCKFREERUNEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_SCKFREERUNEN_SHIFT)) & FLEXSPI_MCR0_SCKFREERUNEN_MASK)
  9693. #define FLEXSPI_MCR0_IPGRANTWAIT_MASK (0xFF0000U)
  9694. #define FLEXSPI_MCR0_IPGRANTWAIT_SHIFT (16U)
  9695. #define FLEXSPI_MCR0_IPGRANTWAIT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_IPGRANTWAIT_SHIFT)) & FLEXSPI_MCR0_IPGRANTWAIT_MASK)
  9696. #define FLEXSPI_MCR0_AHBGRANTWAIT_MASK (0xFF000000U)
  9697. #define FLEXSPI_MCR0_AHBGRANTWAIT_SHIFT (24U)
  9698. #define FLEXSPI_MCR0_AHBGRANTWAIT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR0_AHBGRANTWAIT_SHIFT)) & FLEXSPI_MCR0_AHBGRANTWAIT_MASK)
  9699. /*! @name MCR1 - Module Control Register 1 */
  9700. #define FLEXSPI_MCR1_AHBBUSWAIT_MASK (0xFFFFU)
  9701. #define FLEXSPI_MCR1_AHBBUSWAIT_SHIFT (0U)
  9702. #define FLEXSPI_MCR1_AHBBUSWAIT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR1_AHBBUSWAIT_SHIFT)) & FLEXSPI_MCR1_AHBBUSWAIT_MASK)
  9703. #define FLEXSPI_MCR1_SEQWAIT_MASK (0xFFFF0000U)
  9704. #define FLEXSPI_MCR1_SEQWAIT_SHIFT (16U)
  9705. #define FLEXSPI_MCR1_SEQWAIT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR1_SEQWAIT_SHIFT)) & FLEXSPI_MCR1_SEQWAIT_MASK)
  9706. /*! @name MCR2 - Module Control Register 2 */
  9707. #define FLEXSPI_MCR2_CLRAHBBUFOPT_MASK (0x800U)
  9708. #define FLEXSPI_MCR2_CLRAHBBUFOPT_SHIFT (11U)
  9709. #define FLEXSPI_MCR2_CLRAHBBUFOPT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR2_CLRAHBBUFOPT_SHIFT)) & FLEXSPI_MCR2_CLRAHBBUFOPT_MASK)
  9710. #define FLEXSPI_MCR2_CLRLEARNPHASE_MASK (0x4000U)
  9711. #define FLEXSPI_MCR2_CLRLEARNPHASE_SHIFT (14U)
  9712. #define FLEXSPI_MCR2_CLRLEARNPHASE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR2_CLRLEARNPHASE_SHIFT)) & FLEXSPI_MCR2_CLRLEARNPHASE_MASK)
  9713. #define FLEXSPI_MCR2_SAMEDEVICEEN_MASK (0x8000U)
  9714. #define FLEXSPI_MCR2_SAMEDEVICEEN_SHIFT (15U)
  9715. #define FLEXSPI_MCR2_SAMEDEVICEEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR2_SAMEDEVICEEN_SHIFT)) & FLEXSPI_MCR2_SAMEDEVICEEN_MASK)
  9716. #define FLEXSPI_MCR2_SCKBDIFFOPT_MASK (0x80000U)
  9717. #define FLEXSPI_MCR2_SCKBDIFFOPT_SHIFT (19U)
  9718. #define FLEXSPI_MCR2_SCKBDIFFOPT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR2_SCKBDIFFOPT_SHIFT)) & FLEXSPI_MCR2_SCKBDIFFOPT_MASK)
  9719. #define FLEXSPI_MCR2_RESUMEWAIT_MASK (0xFF000000U)
  9720. #define FLEXSPI_MCR2_RESUMEWAIT_SHIFT (24U)
  9721. #define FLEXSPI_MCR2_RESUMEWAIT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_MCR2_RESUMEWAIT_SHIFT)) & FLEXSPI_MCR2_RESUMEWAIT_MASK)
  9722. /*! @name AHBCR - AHB Bus Control Register */
  9723. #define FLEXSPI_AHBCR_APAREN_MASK (0x1U)
  9724. #define FLEXSPI_AHBCR_APAREN_SHIFT (0U)
  9725. #define FLEXSPI_AHBCR_APAREN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBCR_APAREN_SHIFT)) & FLEXSPI_AHBCR_APAREN_MASK)
  9726. #define FLEXSPI_AHBCR_CACHABLEEN_MASK (0x8U)
  9727. #define FLEXSPI_AHBCR_CACHABLEEN_SHIFT (3U)
  9728. #define FLEXSPI_AHBCR_CACHABLEEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBCR_CACHABLEEN_SHIFT)) & FLEXSPI_AHBCR_CACHABLEEN_MASK)
  9729. #define FLEXSPI_AHBCR_BUFFERABLEEN_MASK (0x10U)
  9730. #define FLEXSPI_AHBCR_BUFFERABLEEN_SHIFT (4U)
  9731. #define FLEXSPI_AHBCR_BUFFERABLEEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBCR_BUFFERABLEEN_SHIFT)) & FLEXSPI_AHBCR_BUFFERABLEEN_MASK)
  9732. #define FLEXSPI_AHBCR_PREFETCHEN_MASK (0x20U)
  9733. #define FLEXSPI_AHBCR_PREFETCHEN_SHIFT (5U)
  9734. #define FLEXSPI_AHBCR_PREFETCHEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBCR_PREFETCHEN_SHIFT)) & FLEXSPI_AHBCR_PREFETCHEN_MASK)
  9735. #define FLEXSPI_AHBCR_READADDROPT_MASK (0x40U)
  9736. #define FLEXSPI_AHBCR_READADDROPT_SHIFT (6U)
  9737. #define FLEXSPI_AHBCR_READADDROPT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBCR_READADDROPT_SHIFT)) & FLEXSPI_AHBCR_READADDROPT_MASK)
  9738. /*! @name INTEN - Interrupt Enable Register */
  9739. #define FLEXSPI_INTEN_IPCMDDONEEN_MASK (0x1U)
  9740. #define FLEXSPI_INTEN_IPCMDDONEEN_SHIFT (0U)
  9741. #define FLEXSPI_INTEN_IPCMDDONEEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_IPCMDDONEEN_SHIFT)) & FLEXSPI_INTEN_IPCMDDONEEN_MASK)
  9742. #define FLEXSPI_INTEN_IPCMDGEEN_MASK (0x2U)
  9743. #define FLEXSPI_INTEN_IPCMDGEEN_SHIFT (1U)
  9744. #define FLEXSPI_INTEN_IPCMDGEEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_IPCMDGEEN_SHIFT)) & FLEXSPI_INTEN_IPCMDGEEN_MASK)
  9745. #define FLEXSPI_INTEN_AHBCMDGEEN_MASK (0x4U)
  9746. #define FLEXSPI_INTEN_AHBCMDGEEN_SHIFT (2U)
  9747. #define FLEXSPI_INTEN_AHBCMDGEEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_AHBCMDGEEN_SHIFT)) & FLEXSPI_INTEN_AHBCMDGEEN_MASK)
  9748. #define FLEXSPI_INTEN_IPCMDERREN_MASK (0x8U)
  9749. #define FLEXSPI_INTEN_IPCMDERREN_SHIFT (3U)
  9750. #define FLEXSPI_INTEN_IPCMDERREN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_IPCMDERREN_SHIFT)) & FLEXSPI_INTEN_IPCMDERREN_MASK)
  9751. #define FLEXSPI_INTEN_AHBCMDERREN_MASK (0x10U)
  9752. #define FLEXSPI_INTEN_AHBCMDERREN_SHIFT (4U)
  9753. #define FLEXSPI_INTEN_AHBCMDERREN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_AHBCMDERREN_SHIFT)) & FLEXSPI_INTEN_AHBCMDERREN_MASK)
  9754. #define FLEXSPI_INTEN_IPRXWAEN_MASK (0x20U)
  9755. #define FLEXSPI_INTEN_IPRXWAEN_SHIFT (5U)
  9756. #define FLEXSPI_INTEN_IPRXWAEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_IPRXWAEN_SHIFT)) & FLEXSPI_INTEN_IPRXWAEN_MASK)
  9757. #define FLEXSPI_INTEN_IPTXWEEN_MASK (0x40U)
  9758. #define FLEXSPI_INTEN_IPTXWEEN_SHIFT (6U)
  9759. #define FLEXSPI_INTEN_IPTXWEEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_IPTXWEEN_SHIFT)) & FLEXSPI_INTEN_IPTXWEEN_MASK)
  9760. #define FLEXSPI_INTEN_SCKSTOPBYRDEN_MASK (0x100U)
  9761. #define FLEXSPI_INTEN_SCKSTOPBYRDEN_SHIFT (8U)
  9762. #define FLEXSPI_INTEN_SCKSTOPBYRDEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_SCKSTOPBYRDEN_SHIFT)) & FLEXSPI_INTEN_SCKSTOPBYRDEN_MASK)
  9763. #define FLEXSPI_INTEN_SCKSTOPBYWREN_MASK (0x200U)
  9764. #define FLEXSPI_INTEN_SCKSTOPBYWREN_SHIFT (9U)
  9765. #define FLEXSPI_INTEN_SCKSTOPBYWREN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_SCKSTOPBYWREN_SHIFT)) & FLEXSPI_INTEN_SCKSTOPBYWREN_MASK)
  9766. #define FLEXSPI_INTEN_AHBBUSTIMEOUTEN_MASK (0x400U)
  9767. #define FLEXSPI_INTEN_AHBBUSTIMEOUTEN_SHIFT (10U)
  9768. #define FLEXSPI_INTEN_AHBBUSTIMEOUTEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_AHBBUSTIMEOUTEN_SHIFT)) & FLEXSPI_INTEN_AHBBUSTIMEOUTEN_MASK)
  9769. #define FLEXSPI_INTEN_SEQTIMEOUTEN_MASK (0x800U)
  9770. #define FLEXSPI_INTEN_SEQTIMEOUTEN_SHIFT (11U)
  9771. #define FLEXSPI_INTEN_SEQTIMEOUTEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTEN_SEQTIMEOUTEN_SHIFT)) & FLEXSPI_INTEN_SEQTIMEOUTEN_MASK)
  9772. /*! @name INTR - Interrupt Register */
  9773. #define FLEXSPI_INTR_IPCMDDONE_MASK (0x1U)
  9774. #define FLEXSPI_INTR_IPCMDDONE_SHIFT (0U)
  9775. #define FLEXSPI_INTR_IPCMDDONE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_IPCMDDONE_SHIFT)) & FLEXSPI_INTR_IPCMDDONE_MASK)
  9776. #define FLEXSPI_INTR_IPCMDGE_MASK (0x2U)
  9777. #define FLEXSPI_INTR_IPCMDGE_SHIFT (1U)
  9778. #define FLEXSPI_INTR_IPCMDGE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_IPCMDGE_SHIFT)) & FLEXSPI_INTR_IPCMDGE_MASK)
  9779. #define FLEXSPI_INTR_AHBCMDGE_MASK (0x4U)
  9780. #define FLEXSPI_INTR_AHBCMDGE_SHIFT (2U)
  9781. #define FLEXSPI_INTR_AHBCMDGE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_AHBCMDGE_SHIFT)) & FLEXSPI_INTR_AHBCMDGE_MASK)
  9782. #define FLEXSPI_INTR_IPCMDERR_MASK (0x8U)
  9783. #define FLEXSPI_INTR_IPCMDERR_SHIFT (3U)
  9784. #define FLEXSPI_INTR_IPCMDERR(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_IPCMDERR_SHIFT)) & FLEXSPI_INTR_IPCMDERR_MASK)
  9785. #define FLEXSPI_INTR_AHBCMDERR_MASK (0x10U)
  9786. #define FLEXSPI_INTR_AHBCMDERR_SHIFT (4U)
  9787. #define FLEXSPI_INTR_AHBCMDERR(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_AHBCMDERR_SHIFT)) & FLEXSPI_INTR_AHBCMDERR_MASK)
  9788. #define FLEXSPI_INTR_IPRXWA_MASK (0x20U)
  9789. #define FLEXSPI_INTR_IPRXWA_SHIFT (5U)
  9790. #define FLEXSPI_INTR_IPRXWA(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_IPRXWA_SHIFT)) & FLEXSPI_INTR_IPRXWA_MASK)
  9791. #define FLEXSPI_INTR_IPTXWE_MASK (0x40U)
  9792. #define FLEXSPI_INTR_IPTXWE_SHIFT (6U)
  9793. #define FLEXSPI_INTR_IPTXWE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_IPTXWE_SHIFT)) & FLEXSPI_INTR_IPTXWE_MASK)
  9794. #define FLEXSPI_INTR_SCKSTOPBYRD_MASK (0x100U)
  9795. #define FLEXSPI_INTR_SCKSTOPBYRD_SHIFT (8U)
  9796. #define FLEXSPI_INTR_SCKSTOPBYRD(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_SCKSTOPBYRD_SHIFT)) & FLEXSPI_INTR_SCKSTOPBYRD_MASK)
  9797. #define FLEXSPI_INTR_SCKSTOPBYWR_MASK (0x200U)
  9798. #define FLEXSPI_INTR_SCKSTOPBYWR_SHIFT (9U)
  9799. #define FLEXSPI_INTR_SCKSTOPBYWR(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_SCKSTOPBYWR_SHIFT)) & FLEXSPI_INTR_SCKSTOPBYWR_MASK)
  9800. #define FLEXSPI_INTR_AHBBUSTIMEOUT_MASK (0x400U)
  9801. #define FLEXSPI_INTR_AHBBUSTIMEOUT_SHIFT (10U)
  9802. #define FLEXSPI_INTR_AHBBUSTIMEOUT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_AHBBUSTIMEOUT_SHIFT)) & FLEXSPI_INTR_AHBBUSTIMEOUT_MASK)
  9803. #define FLEXSPI_INTR_SEQTIMEOUT_MASK (0x800U)
  9804. #define FLEXSPI_INTR_SEQTIMEOUT_SHIFT (11U)
  9805. #define FLEXSPI_INTR_SEQTIMEOUT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_INTR_SEQTIMEOUT_SHIFT)) & FLEXSPI_INTR_SEQTIMEOUT_MASK)
  9806. /*! @name LUTKEY - LUT Key Register */
  9807. #define FLEXSPI_LUTKEY_KEY_MASK (0xFFFFFFFFU)
  9808. #define FLEXSPI_LUTKEY_KEY_SHIFT (0U)
  9809. #define FLEXSPI_LUTKEY_KEY(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_LUTKEY_KEY_SHIFT)) & FLEXSPI_LUTKEY_KEY_MASK)
  9810. /*! @name LUTCR - LUT Control Register */
  9811. #define FLEXSPI_LUTCR_LOCK_MASK (0x1U)
  9812. #define FLEXSPI_LUTCR_LOCK_SHIFT (0U)
  9813. #define FLEXSPI_LUTCR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_LUTCR_LOCK_SHIFT)) & FLEXSPI_LUTCR_LOCK_MASK)
  9814. #define FLEXSPI_LUTCR_UNLOCK_MASK (0x2U)
  9815. #define FLEXSPI_LUTCR_UNLOCK_SHIFT (1U)
  9816. #define FLEXSPI_LUTCR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_LUTCR_UNLOCK_SHIFT)) & FLEXSPI_LUTCR_UNLOCK_MASK)
  9817. /*! @name AHBRXBUFCR0 - AHB RX Buffer 0 Control Register 0..AHB RX Buffer 3 Control Register 0 */
  9818. #define FLEXSPI_AHBRXBUFCR0_BUFSZ_MASK (0xFFU)
  9819. #define FLEXSPI_AHBRXBUFCR0_BUFSZ_SHIFT (0U)
  9820. #define FLEXSPI_AHBRXBUFCR0_BUFSZ(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBRXBUFCR0_BUFSZ_SHIFT)) & FLEXSPI_AHBRXBUFCR0_BUFSZ_MASK)
  9821. #define FLEXSPI_AHBRXBUFCR0_MSTRID_MASK (0xF0000U)
  9822. #define FLEXSPI_AHBRXBUFCR0_MSTRID_SHIFT (16U)
  9823. #define FLEXSPI_AHBRXBUFCR0_MSTRID(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBRXBUFCR0_MSTRID_SHIFT)) & FLEXSPI_AHBRXBUFCR0_MSTRID_MASK)
  9824. #define FLEXSPI_AHBRXBUFCR0_PRIORITY_MASK (0x3000000U)
  9825. #define FLEXSPI_AHBRXBUFCR0_PRIORITY_SHIFT (24U)
  9826. #define FLEXSPI_AHBRXBUFCR0_PRIORITY(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBRXBUFCR0_PRIORITY_SHIFT)) & FLEXSPI_AHBRXBUFCR0_PRIORITY_MASK)
  9827. /* The count of FLEXSPI_AHBRXBUFCR0 */
  9828. #define FLEXSPI_AHBRXBUFCR0_COUNT (4U)
  9829. /*! @name FLSHCR0 - Flash A1 Control Register 0..Flash B2 Control Register 0 */
  9830. #define FLEXSPI_FLSHCR0_FLSHSZ_MASK (0x7FFFFFU)
  9831. #define FLEXSPI_FLSHCR0_FLSHSZ_SHIFT (0U)
  9832. #define FLEXSPI_FLSHCR0_FLSHSZ(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR0_FLSHSZ_SHIFT)) & FLEXSPI_FLSHCR0_FLSHSZ_MASK)
  9833. /* The count of FLEXSPI_FLSHCR0 */
  9834. #define FLEXSPI_FLSHCR0_COUNT (4U)
  9835. /*! @name FLSHCR1 - Flash A1 Control Register 1..Flash B2 Control Register 1 */
  9836. #define FLEXSPI_FLSHCR1_TCSS_MASK (0x1FU)
  9837. #define FLEXSPI_FLSHCR1_TCSS_SHIFT (0U)
  9838. #define FLEXSPI_FLSHCR1_TCSS(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR1_TCSS_SHIFT)) & FLEXSPI_FLSHCR1_TCSS_MASK)
  9839. #define FLEXSPI_FLSHCR1_TCSH_MASK (0x3E0U)
  9840. #define FLEXSPI_FLSHCR1_TCSH_SHIFT (5U)
  9841. #define FLEXSPI_FLSHCR1_TCSH(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR1_TCSH_SHIFT)) & FLEXSPI_FLSHCR1_TCSH_MASK)
  9842. #define FLEXSPI_FLSHCR1_WA_MASK (0x400U)
  9843. #define FLEXSPI_FLSHCR1_WA_SHIFT (10U)
  9844. #define FLEXSPI_FLSHCR1_WA(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR1_WA_SHIFT)) & FLEXSPI_FLSHCR1_WA_MASK)
  9845. #define FLEXSPI_FLSHCR1_CAS_MASK (0x7800U)
  9846. #define FLEXSPI_FLSHCR1_CAS_SHIFT (11U)
  9847. #define FLEXSPI_FLSHCR1_CAS(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR1_CAS_SHIFT)) & FLEXSPI_FLSHCR1_CAS_MASK)
  9848. #define FLEXSPI_FLSHCR1_CSINTERVALUNIT_MASK (0x8000U)
  9849. #define FLEXSPI_FLSHCR1_CSINTERVALUNIT_SHIFT (15U)
  9850. #define FLEXSPI_FLSHCR1_CSINTERVALUNIT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR1_CSINTERVALUNIT_SHIFT)) & FLEXSPI_FLSHCR1_CSINTERVALUNIT_MASK)
  9851. #define FLEXSPI_FLSHCR1_CSINTERVAL_MASK (0xFFFF0000U)
  9852. #define FLEXSPI_FLSHCR1_CSINTERVAL_SHIFT (16U)
  9853. #define FLEXSPI_FLSHCR1_CSINTERVAL(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR1_CSINTERVAL_SHIFT)) & FLEXSPI_FLSHCR1_CSINTERVAL_MASK)
  9854. /* The count of FLEXSPI_FLSHCR1 */
  9855. #define FLEXSPI_FLSHCR1_COUNT (4U)
  9856. /*! @name FLSHCR2 - Flash A1 Control Register 2..Flash B2 Control Register 2 */
  9857. #define FLEXSPI_FLSHCR2_ARDSEQID_MASK (0xFU)
  9858. #define FLEXSPI_FLSHCR2_ARDSEQID_SHIFT (0U)
  9859. #define FLEXSPI_FLSHCR2_ARDSEQID(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR2_ARDSEQID_SHIFT)) & FLEXSPI_FLSHCR2_ARDSEQID_MASK)
  9860. #define FLEXSPI_FLSHCR2_ARDSEQNUM_MASK (0xE0U)
  9861. #define FLEXSPI_FLSHCR2_ARDSEQNUM_SHIFT (5U)
  9862. #define FLEXSPI_FLSHCR2_ARDSEQNUM(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR2_ARDSEQNUM_SHIFT)) & FLEXSPI_FLSHCR2_ARDSEQNUM_MASK)
  9863. #define FLEXSPI_FLSHCR2_AWRSEQID_MASK (0xF00U)
  9864. #define FLEXSPI_FLSHCR2_AWRSEQID_SHIFT (8U)
  9865. #define FLEXSPI_FLSHCR2_AWRSEQID(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR2_AWRSEQID_SHIFT)) & FLEXSPI_FLSHCR2_AWRSEQID_MASK)
  9866. #define FLEXSPI_FLSHCR2_AWRSEQNUM_MASK (0xE000U)
  9867. #define FLEXSPI_FLSHCR2_AWRSEQNUM_SHIFT (13U)
  9868. #define FLEXSPI_FLSHCR2_AWRSEQNUM(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR2_AWRSEQNUM_SHIFT)) & FLEXSPI_FLSHCR2_AWRSEQNUM_MASK)
  9869. #define FLEXSPI_FLSHCR2_AWRWAIT_MASK (0xFFF0000U)
  9870. #define FLEXSPI_FLSHCR2_AWRWAIT_SHIFT (16U)
  9871. #define FLEXSPI_FLSHCR2_AWRWAIT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR2_AWRWAIT_SHIFT)) & FLEXSPI_FLSHCR2_AWRWAIT_MASK)
  9872. #define FLEXSPI_FLSHCR2_AWRWAITUNIT_MASK (0x70000000U)
  9873. #define FLEXSPI_FLSHCR2_AWRWAITUNIT_SHIFT (28U)
  9874. #define FLEXSPI_FLSHCR2_AWRWAITUNIT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR2_AWRWAITUNIT_SHIFT)) & FLEXSPI_FLSHCR2_AWRWAITUNIT_MASK)
  9875. #define FLEXSPI_FLSHCR2_CLRINSTRPTR_MASK (0x80000000U)
  9876. #define FLEXSPI_FLSHCR2_CLRINSTRPTR_SHIFT (31U)
  9877. #define FLEXSPI_FLSHCR2_CLRINSTRPTR(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR2_CLRINSTRPTR_SHIFT)) & FLEXSPI_FLSHCR2_CLRINSTRPTR_MASK)
  9878. /* The count of FLEXSPI_FLSHCR2 */
  9879. #define FLEXSPI_FLSHCR2_COUNT (4U)
  9880. /*! @name FLSHCR4 - Flash Control Register 4 */
  9881. #define FLEXSPI_FLSHCR4_WMOPT1_MASK (0x1U)
  9882. #define FLEXSPI_FLSHCR4_WMOPT1_SHIFT (0U)
  9883. #define FLEXSPI_FLSHCR4_WMOPT1(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR4_WMOPT1_SHIFT)) & FLEXSPI_FLSHCR4_WMOPT1_MASK)
  9884. #define FLEXSPI_FLSHCR4_WMENA_MASK (0x4U)
  9885. #define FLEXSPI_FLSHCR4_WMENA_SHIFT (2U)
  9886. #define FLEXSPI_FLSHCR4_WMENA(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR4_WMENA_SHIFT)) & FLEXSPI_FLSHCR4_WMENA_MASK)
  9887. #define FLEXSPI_FLSHCR4_WMENB_MASK (0x8U)
  9888. #define FLEXSPI_FLSHCR4_WMENB_SHIFT (3U)
  9889. #define FLEXSPI_FLSHCR4_WMENB(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_FLSHCR4_WMENB_SHIFT)) & FLEXSPI_FLSHCR4_WMENB_MASK)
  9890. /*! @name IPCR0 - IP Control Register 0 */
  9891. #define FLEXSPI_IPCR0_SFAR_MASK (0xFFFFFFFFU)
  9892. #define FLEXSPI_IPCR0_SFAR_SHIFT (0U)
  9893. #define FLEXSPI_IPCR0_SFAR(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPCR0_SFAR_SHIFT)) & FLEXSPI_IPCR0_SFAR_MASK)
  9894. /*! @name IPCR1 - IP Control Register 1 */
  9895. #define FLEXSPI_IPCR1_IDATSZ_MASK (0xFFFFU)
  9896. #define FLEXSPI_IPCR1_IDATSZ_SHIFT (0U)
  9897. #define FLEXSPI_IPCR1_IDATSZ(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPCR1_IDATSZ_SHIFT)) & FLEXSPI_IPCR1_IDATSZ_MASK)
  9898. #define FLEXSPI_IPCR1_ISEQID_MASK (0xF0000U)
  9899. #define FLEXSPI_IPCR1_ISEQID_SHIFT (16U)
  9900. #define FLEXSPI_IPCR1_ISEQID(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPCR1_ISEQID_SHIFT)) & FLEXSPI_IPCR1_ISEQID_MASK)
  9901. #define FLEXSPI_IPCR1_ISEQNUM_MASK (0x7000000U)
  9902. #define FLEXSPI_IPCR1_ISEQNUM_SHIFT (24U)
  9903. #define FLEXSPI_IPCR1_ISEQNUM(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPCR1_ISEQNUM_SHIFT)) & FLEXSPI_IPCR1_ISEQNUM_MASK)
  9904. #define FLEXSPI_IPCR1_IPAREN_MASK (0x80000000U)
  9905. #define FLEXSPI_IPCR1_IPAREN_SHIFT (31U)
  9906. #define FLEXSPI_IPCR1_IPAREN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPCR1_IPAREN_SHIFT)) & FLEXSPI_IPCR1_IPAREN_MASK)
  9907. /*! @name IPCMD - IP Command Register */
  9908. #define FLEXSPI_IPCMD_TRG_MASK (0x1U)
  9909. #define FLEXSPI_IPCMD_TRG_SHIFT (0U)
  9910. #define FLEXSPI_IPCMD_TRG(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPCMD_TRG_SHIFT)) & FLEXSPI_IPCMD_TRG_MASK)
  9911. /*! @name IPRXFCR - IP RX FIFO Control Register */
  9912. #define FLEXSPI_IPRXFCR_CLRIPRXF_MASK (0x1U)
  9913. #define FLEXSPI_IPRXFCR_CLRIPRXF_SHIFT (0U)
  9914. #define FLEXSPI_IPRXFCR_CLRIPRXF(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPRXFCR_CLRIPRXF_SHIFT)) & FLEXSPI_IPRXFCR_CLRIPRXF_MASK)
  9915. #define FLEXSPI_IPRXFCR_RXDMAEN_MASK (0x2U)
  9916. #define FLEXSPI_IPRXFCR_RXDMAEN_SHIFT (1U)
  9917. #define FLEXSPI_IPRXFCR_RXDMAEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPRXFCR_RXDMAEN_SHIFT)) & FLEXSPI_IPRXFCR_RXDMAEN_MASK)
  9918. #define FLEXSPI_IPRXFCR_RXWMRK_MASK (0x3CU)
  9919. #define FLEXSPI_IPRXFCR_RXWMRK_SHIFT (2U)
  9920. #define FLEXSPI_IPRXFCR_RXWMRK(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPRXFCR_RXWMRK_SHIFT)) & FLEXSPI_IPRXFCR_RXWMRK_MASK)
  9921. /*! @name IPTXFCR - IP TX FIFO Control Register */
  9922. #define FLEXSPI_IPTXFCR_CLRIPTXF_MASK (0x1U)
  9923. #define FLEXSPI_IPTXFCR_CLRIPTXF_SHIFT (0U)
  9924. #define FLEXSPI_IPTXFCR_CLRIPTXF(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPTXFCR_CLRIPTXF_SHIFT)) & FLEXSPI_IPTXFCR_CLRIPTXF_MASK)
  9925. #define FLEXSPI_IPTXFCR_TXDMAEN_MASK (0x2U)
  9926. #define FLEXSPI_IPTXFCR_TXDMAEN_SHIFT (1U)
  9927. #define FLEXSPI_IPTXFCR_TXDMAEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPTXFCR_TXDMAEN_SHIFT)) & FLEXSPI_IPTXFCR_TXDMAEN_MASK)
  9928. #define FLEXSPI_IPTXFCR_TXWMRK_MASK (0x3CU)
  9929. #define FLEXSPI_IPTXFCR_TXWMRK_SHIFT (2U)
  9930. #define FLEXSPI_IPTXFCR_TXWMRK(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPTXFCR_TXWMRK_SHIFT)) & FLEXSPI_IPTXFCR_TXWMRK_MASK)
  9931. /*! @name DLLCR - DLL Control Register 0 */
  9932. #define FLEXSPI_DLLCR_DLLEN_MASK (0x1U)
  9933. #define FLEXSPI_DLLCR_DLLEN_SHIFT (0U)
  9934. #define FLEXSPI_DLLCR_DLLEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_DLLCR_DLLEN_SHIFT)) & FLEXSPI_DLLCR_DLLEN_MASK)
  9935. #define FLEXSPI_DLLCR_DLLRESET_MASK (0x2U)
  9936. #define FLEXSPI_DLLCR_DLLRESET_SHIFT (1U)
  9937. #define FLEXSPI_DLLCR_DLLRESET(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_DLLCR_DLLRESET_SHIFT)) & FLEXSPI_DLLCR_DLLRESET_MASK)
  9938. #define FLEXSPI_DLLCR_SLVDLYTARGET_MASK (0x78U)
  9939. #define FLEXSPI_DLLCR_SLVDLYTARGET_SHIFT (3U)
  9940. #define FLEXSPI_DLLCR_SLVDLYTARGET(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_DLLCR_SLVDLYTARGET_SHIFT)) & FLEXSPI_DLLCR_SLVDLYTARGET_MASK)
  9941. #define FLEXSPI_DLLCR_OVRDEN_MASK (0x100U)
  9942. #define FLEXSPI_DLLCR_OVRDEN_SHIFT (8U)
  9943. #define FLEXSPI_DLLCR_OVRDEN(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_DLLCR_OVRDEN_SHIFT)) & FLEXSPI_DLLCR_OVRDEN_MASK)
  9944. #define FLEXSPI_DLLCR_OVRDVAL_MASK (0x7E00U)
  9945. #define FLEXSPI_DLLCR_OVRDVAL_SHIFT (9U)
  9946. #define FLEXSPI_DLLCR_OVRDVAL(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_DLLCR_OVRDVAL_SHIFT)) & FLEXSPI_DLLCR_OVRDVAL_MASK)
  9947. /* The count of FLEXSPI_DLLCR */
  9948. #define FLEXSPI_DLLCR_COUNT (2U)
  9949. /*! @name STS0 - Status Register 0 */
  9950. #define FLEXSPI_STS0_SEQIDLE_MASK (0x1U)
  9951. #define FLEXSPI_STS0_SEQIDLE_SHIFT (0U)
  9952. #define FLEXSPI_STS0_SEQIDLE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS0_SEQIDLE_SHIFT)) & FLEXSPI_STS0_SEQIDLE_MASK)
  9953. #define FLEXSPI_STS0_ARBIDLE_MASK (0x2U)
  9954. #define FLEXSPI_STS0_ARBIDLE_SHIFT (1U)
  9955. #define FLEXSPI_STS0_ARBIDLE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS0_ARBIDLE_SHIFT)) & FLEXSPI_STS0_ARBIDLE_MASK)
  9956. #define FLEXSPI_STS0_ARBCMDSRC_MASK (0xCU)
  9957. #define FLEXSPI_STS0_ARBCMDSRC_SHIFT (2U)
  9958. #define FLEXSPI_STS0_ARBCMDSRC(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS0_ARBCMDSRC_SHIFT)) & FLEXSPI_STS0_ARBCMDSRC_MASK)
  9959. /*! @name STS1 - Status Register 1 */
  9960. #define FLEXSPI_STS1_AHBCMDERRID_MASK (0xFU)
  9961. #define FLEXSPI_STS1_AHBCMDERRID_SHIFT (0U)
  9962. #define FLEXSPI_STS1_AHBCMDERRID(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS1_AHBCMDERRID_SHIFT)) & FLEXSPI_STS1_AHBCMDERRID_MASK)
  9963. #define FLEXSPI_STS1_AHBCMDERRCODE_MASK (0xF00U)
  9964. #define FLEXSPI_STS1_AHBCMDERRCODE_SHIFT (8U)
  9965. #define FLEXSPI_STS1_AHBCMDERRCODE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS1_AHBCMDERRCODE_SHIFT)) & FLEXSPI_STS1_AHBCMDERRCODE_MASK)
  9966. #define FLEXSPI_STS1_IPCMDERRID_MASK (0xF0000U)
  9967. #define FLEXSPI_STS1_IPCMDERRID_SHIFT (16U)
  9968. #define FLEXSPI_STS1_IPCMDERRID(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS1_IPCMDERRID_SHIFT)) & FLEXSPI_STS1_IPCMDERRID_MASK)
  9969. #define FLEXSPI_STS1_IPCMDERRCODE_MASK (0xF000000U)
  9970. #define FLEXSPI_STS1_IPCMDERRCODE_SHIFT (24U)
  9971. #define FLEXSPI_STS1_IPCMDERRCODE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS1_IPCMDERRCODE_SHIFT)) & FLEXSPI_STS1_IPCMDERRCODE_MASK)
  9972. /*! @name STS2 - Status Register 2 */
  9973. #define FLEXSPI_STS2_ASLVLOCK_MASK (0x1U)
  9974. #define FLEXSPI_STS2_ASLVLOCK_SHIFT (0U)
  9975. #define FLEXSPI_STS2_ASLVLOCK(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS2_ASLVLOCK_SHIFT)) & FLEXSPI_STS2_ASLVLOCK_MASK)
  9976. #define FLEXSPI_STS2_AREFLOCK_MASK (0x2U)
  9977. #define FLEXSPI_STS2_AREFLOCK_SHIFT (1U)
  9978. #define FLEXSPI_STS2_AREFLOCK(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS2_AREFLOCK_SHIFT)) & FLEXSPI_STS2_AREFLOCK_MASK)
  9979. #define FLEXSPI_STS2_ASLVSEL_MASK (0xFCU)
  9980. #define FLEXSPI_STS2_ASLVSEL_SHIFT (2U)
  9981. #define FLEXSPI_STS2_ASLVSEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS2_ASLVSEL_SHIFT)) & FLEXSPI_STS2_ASLVSEL_MASK)
  9982. #define FLEXSPI_STS2_AREFSEL_MASK (0x3F00U)
  9983. #define FLEXSPI_STS2_AREFSEL_SHIFT (8U)
  9984. #define FLEXSPI_STS2_AREFSEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS2_AREFSEL_SHIFT)) & FLEXSPI_STS2_AREFSEL_MASK)
  9985. #define FLEXSPI_STS2_BSLVLOCK_MASK (0x10000U)
  9986. #define FLEXSPI_STS2_BSLVLOCK_SHIFT (16U)
  9987. #define FLEXSPI_STS2_BSLVLOCK(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS2_BSLVLOCK_SHIFT)) & FLEXSPI_STS2_BSLVLOCK_MASK)
  9988. #define FLEXSPI_STS2_BREFLOCK_MASK (0x20000U)
  9989. #define FLEXSPI_STS2_BREFLOCK_SHIFT (17U)
  9990. #define FLEXSPI_STS2_BREFLOCK(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS2_BREFLOCK_SHIFT)) & FLEXSPI_STS2_BREFLOCK_MASK)
  9991. #define FLEXSPI_STS2_BSLVSEL_MASK (0xFC0000U)
  9992. #define FLEXSPI_STS2_BSLVSEL_SHIFT (18U)
  9993. #define FLEXSPI_STS2_BSLVSEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS2_BSLVSEL_SHIFT)) & FLEXSPI_STS2_BSLVSEL_MASK)
  9994. #define FLEXSPI_STS2_BREFSEL_MASK (0x3F000000U)
  9995. #define FLEXSPI_STS2_BREFSEL_SHIFT (24U)
  9996. #define FLEXSPI_STS2_BREFSEL(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_STS2_BREFSEL_SHIFT)) & FLEXSPI_STS2_BREFSEL_MASK)
  9997. /*! @name AHBSPNDSTS - AHB Suspend Status Register */
  9998. #define FLEXSPI_AHBSPNDSTS_ACTIVE_MASK (0x1U)
  9999. #define FLEXSPI_AHBSPNDSTS_ACTIVE_SHIFT (0U)
  10000. #define FLEXSPI_AHBSPNDSTS_ACTIVE(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBSPNDSTS_ACTIVE_SHIFT)) & FLEXSPI_AHBSPNDSTS_ACTIVE_MASK)
  10001. #define FLEXSPI_AHBSPNDSTS_BUFID_MASK (0xEU)
  10002. #define FLEXSPI_AHBSPNDSTS_BUFID_SHIFT (1U)
  10003. #define FLEXSPI_AHBSPNDSTS_BUFID(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBSPNDSTS_BUFID_SHIFT)) & FLEXSPI_AHBSPNDSTS_BUFID_MASK)
  10004. #define FLEXSPI_AHBSPNDSTS_DATLFT_MASK (0xFFFF0000U)
  10005. #define FLEXSPI_AHBSPNDSTS_DATLFT_SHIFT (16U)
  10006. #define FLEXSPI_AHBSPNDSTS_DATLFT(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_AHBSPNDSTS_DATLFT_SHIFT)) & FLEXSPI_AHBSPNDSTS_DATLFT_MASK)
  10007. /*! @name IPRXFSTS - IP RX FIFO Status Register */
  10008. #define FLEXSPI_IPRXFSTS_FILL_MASK (0xFFU)
  10009. #define FLEXSPI_IPRXFSTS_FILL_SHIFT (0U)
  10010. #define FLEXSPI_IPRXFSTS_FILL(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPRXFSTS_FILL_SHIFT)) & FLEXSPI_IPRXFSTS_FILL_MASK)
  10011. #define FLEXSPI_IPRXFSTS_RDCNTR_MASK (0xFFFF0000U)
  10012. #define FLEXSPI_IPRXFSTS_RDCNTR_SHIFT (16U)
  10013. #define FLEXSPI_IPRXFSTS_RDCNTR(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPRXFSTS_RDCNTR_SHIFT)) & FLEXSPI_IPRXFSTS_RDCNTR_MASK)
  10014. /*! @name IPTXFSTS - IP TX FIFO Status Register */
  10015. #define FLEXSPI_IPTXFSTS_FILL_MASK (0xFFU)
  10016. #define FLEXSPI_IPTXFSTS_FILL_SHIFT (0U)
  10017. #define FLEXSPI_IPTXFSTS_FILL(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPTXFSTS_FILL_SHIFT)) & FLEXSPI_IPTXFSTS_FILL_MASK)
  10018. #define FLEXSPI_IPTXFSTS_WRCNTR_MASK (0xFFFF0000U)
  10019. #define FLEXSPI_IPTXFSTS_WRCNTR_SHIFT (16U)
  10020. #define FLEXSPI_IPTXFSTS_WRCNTR(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_IPTXFSTS_WRCNTR_SHIFT)) & FLEXSPI_IPTXFSTS_WRCNTR_MASK)
  10021. /*! @name RFDR - IP RX FIFO Data Register 0..IP RX FIFO Data Register 31 */
  10022. #define FLEXSPI_RFDR_RXDATA_MASK (0xFFFFFFFFU)
  10023. #define FLEXSPI_RFDR_RXDATA_SHIFT (0U)
  10024. #define FLEXSPI_RFDR_RXDATA(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_RFDR_RXDATA_SHIFT)) & FLEXSPI_RFDR_RXDATA_MASK)
  10025. /* The count of FLEXSPI_RFDR */
  10026. #define FLEXSPI_RFDR_COUNT (32U)
  10027. /*! @name TFDR - IP TX FIFO Data Register 0..IP TX FIFO Data Register 31 */
  10028. #define FLEXSPI_TFDR_TXDATA_MASK (0xFFFFFFFFU)
  10029. #define FLEXSPI_TFDR_TXDATA_SHIFT (0U)
  10030. #define FLEXSPI_TFDR_TXDATA(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_TFDR_TXDATA_SHIFT)) & FLEXSPI_TFDR_TXDATA_MASK)
  10031. /* The count of FLEXSPI_TFDR */
  10032. #define FLEXSPI_TFDR_COUNT (32U)
  10033. /*! @name LUT - LUT 0..LUT 63 */
  10034. #define FLEXSPI_LUT_OPERAND0_MASK (0xFFU)
  10035. #define FLEXSPI_LUT_OPERAND0_SHIFT (0U)
  10036. #define FLEXSPI_LUT_OPERAND0(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_LUT_OPERAND0_SHIFT)) & FLEXSPI_LUT_OPERAND0_MASK)
  10037. #define FLEXSPI_LUT_NUM_PADS0_MASK (0x300U)
  10038. #define FLEXSPI_LUT_NUM_PADS0_SHIFT (8U)
  10039. #define FLEXSPI_LUT_NUM_PADS0(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_LUT_NUM_PADS0_SHIFT)) & FLEXSPI_LUT_NUM_PADS0_MASK)
  10040. #define FLEXSPI_LUT_OPCODE0_MASK (0xFC00U)
  10041. #define FLEXSPI_LUT_OPCODE0_SHIFT (10U)
  10042. #define FLEXSPI_LUT_OPCODE0(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_LUT_OPCODE0_SHIFT)) & FLEXSPI_LUT_OPCODE0_MASK)
  10043. #define FLEXSPI_LUT_OPERAND1_MASK (0xFF0000U)
  10044. #define FLEXSPI_LUT_OPERAND1_SHIFT (16U)
  10045. #define FLEXSPI_LUT_OPERAND1(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_LUT_OPERAND1_SHIFT)) & FLEXSPI_LUT_OPERAND1_MASK)
  10046. #define FLEXSPI_LUT_NUM_PADS1_MASK (0x3000000U)
  10047. #define FLEXSPI_LUT_NUM_PADS1_SHIFT (24U)
  10048. #define FLEXSPI_LUT_NUM_PADS1(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_LUT_NUM_PADS1_SHIFT)) & FLEXSPI_LUT_NUM_PADS1_MASK)
  10049. #define FLEXSPI_LUT_OPCODE1_MASK (0xFC000000U)
  10050. #define FLEXSPI_LUT_OPCODE1_SHIFT (26U)
  10051. #define FLEXSPI_LUT_OPCODE1(x) (((uint32_t)(((uint32_t)(x)) << FLEXSPI_LUT_OPCODE1_SHIFT)) & FLEXSPI_LUT_OPCODE1_MASK)
  10052. /* The count of FLEXSPI_LUT */
  10053. #define FLEXSPI_LUT_COUNT (64U)
  10054. /*!
  10055. * @}
  10056. */ /* end of group FLEXSPI_Register_Masks */
  10057. /* FLEXSPI - Peripheral instance base addresses */
  10058. /** Peripheral FLEXSPI base address */
  10059. #define FLEXSPI_BASE (0x402A8000u)
  10060. /** Peripheral FLEXSPI base pointer */
  10061. #define FLEXSPI ((FLEXSPI_Type *)FLEXSPI_BASE)
  10062. /** Array initializer of FLEXSPI peripheral base addresses */
  10063. #define FLEXSPI_BASE_ADDRS { FLEXSPI_BASE }
  10064. /** Array initializer of FLEXSPI peripheral base pointers */
  10065. #define FLEXSPI_BASE_PTRS { FLEXSPI }
  10066. /** Interrupt vectors for the FLEXSPI peripheral type */
  10067. #define FLEXSPI_IRQS { FLEXSPI_IRQn }
  10068. /* FlexSPI AMBA address. */
  10069. #define FlexSPI_AMBA_BASE (0x60000000U)
  10070. /* FlexSPI ASFM address. */
  10071. #define FlexSPI_ASFM_BASE (0x00000000U)
  10072. /* Base Address of AHB address space mapped to IP RX FIFO. */
  10073. #define FlexSPI_ARDF_BASE (0x7FC00000U)
  10074. /* Base Address of AHB address space mapped to IP TX FIFO. */
  10075. #define FlexSPI_ATDF_BASE (0x7F800000U)
  10076. /*!
  10077. * @}
  10078. */ /* end of group FLEXSPI_Peripheral_Access_Layer */
  10079. /* ----------------------------------------------------------------------------
  10080. -- GPC Peripheral Access Layer
  10081. ---------------------------------------------------------------------------- */
  10082. /*!
  10083. * @addtogroup GPC_Peripheral_Access_Layer GPC Peripheral Access Layer
  10084. * @{
  10085. */
  10086. /** GPC - Register Layout Typedef */
  10087. typedef struct {
  10088. __IO uint32_t CNTR; /**< GPC Interface control register, offset: 0x0 */
  10089. uint8_t RESERVED_0[4];
  10090. __IO uint32_t IMR[4]; /**< IRQ masking register 1..IRQ masking register 4, array offset: 0x8, array step: 0x4 */
  10091. __I uint32_t ISR[4]; /**< IRQ status resister 1..IRQ status resister 4, array offset: 0x18, array step: 0x4 */
  10092. uint8_t RESERVED_1[12];
  10093. __IO uint32_t IMR5; /**< IRQ masking register 5, offset: 0x34 */
  10094. __I uint32_t ISR5; /**< IRQ status resister 5, offset: 0x38 */
  10095. } GPC_Type;
  10096. /* ----------------------------------------------------------------------------
  10097. -- GPC Register Masks
  10098. ---------------------------------------------------------------------------- */
  10099. /*!
  10100. * @addtogroup GPC_Register_Masks GPC Register Masks
  10101. * @{
  10102. */
  10103. /*! @name CNTR - GPC Interface control register */
  10104. #define GPC_CNTR_MEGA_PDN_REQ_MASK (0x4U)
  10105. #define GPC_CNTR_MEGA_PDN_REQ_SHIFT (2U)
  10106. #define GPC_CNTR_MEGA_PDN_REQ(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_MEGA_PDN_REQ_SHIFT)) & GPC_CNTR_MEGA_PDN_REQ_MASK)
  10107. #define GPC_CNTR_MEGA_PUP_REQ_MASK (0x8U)
  10108. #define GPC_CNTR_MEGA_PUP_REQ_SHIFT (3U)
  10109. #define GPC_CNTR_MEGA_PUP_REQ(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_MEGA_PUP_REQ_SHIFT)) & GPC_CNTR_MEGA_PUP_REQ_MASK)
  10110. #define GPC_CNTR_PDRAM0_PGE_MASK (0x400000U)
  10111. #define GPC_CNTR_PDRAM0_PGE_SHIFT (22U)
  10112. #define GPC_CNTR_PDRAM0_PGE(x) (((uint32_t)(((uint32_t)(x)) << GPC_CNTR_PDRAM0_PGE_SHIFT)) & GPC_CNTR_PDRAM0_PGE_MASK)
  10113. /*! @name IMR - IRQ masking register 1..IRQ masking register 4 */
  10114. #define GPC_IMR_IMR1_MASK (0xFFFFFFFFU)
  10115. #define GPC_IMR_IMR1_SHIFT (0U)
  10116. #define GPC_IMR_IMR1(x) (((uint32_t)(((uint32_t)(x)) << GPC_IMR_IMR1_SHIFT)) & GPC_IMR_IMR1_MASK)
  10117. #define GPC_IMR_IMR2_MASK (0xFFFFFFFFU)
  10118. #define GPC_IMR_IMR2_SHIFT (0U)
  10119. #define GPC_IMR_IMR2(x) (((uint32_t)(((uint32_t)(x)) << GPC_IMR_IMR2_SHIFT)) & GPC_IMR_IMR2_MASK)
  10120. #define GPC_IMR_IMR3_MASK (0xFFFFFFFFU)
  10121. #define GPC_IMR_IMR3_SHIFT (0U)
  10122. #define GPC_IMR_IMR3(x) (((uint32_t)(((uint32_t)(x)) << GPC_IMR_IMR3_SHIFT)) & GPC_IMR_IMR3_MASK)
  10123. #define GPC_IMR_IMR4_MASK (0xFFFFFFFFU)
  10124. #define GPC_IMR_IMR4_SHIFT (0U)
  10125. #define GPC_IMR_IMR4(x) (((uint32_t)(((uint32_t)(x)) << GPC_IMR_IMR4_SHIFT)) & GPC_IMR_IMR4_MASK)
  10126. /* The count of GPC_IMR */
  10127. #define GPC_IMR_COUNT (4U)
  10128. /*! @name ISR - IRQ status resister 1..IRQ status resister 4 */
  10129. #define GPC_ISR_ISR1_MASK (0xFFFFFFFFU)
  10130. #define GPC_ISR_ISR1_SHIFT (0U)
  10131. #define GPC_ISR_ISR1(x) (((uint32_t)(((uint32_t)(x)) << GPC_ISR_ISR1_SHIFT)) & GPC_ISR_ISR1_MASK)
  10132. #define GPC_ISR_ISR2_MASK (0xFFFFFFFFU)
  10133. #define GPC_ISR_ISR2_SHIFT (0U)
  10134. #define GPC_ISR_ISR2(x) (((uint32_t)(((uint32_t)(x)) << GPC_ISR_ISR2_SHIFT)) & GPC_ISR_ISR2_MASK)
  10135. #define GPC_ISR_ISR3_MASK (0xFFFFFFFFU)
  10136. #define GPC_ISR_ISR3_SHIFT (0U)
  10137. #define GPC_ISR_ISR3(x) (((uint32_t)(((uint32_t)(x)) << GPC_ISR_ISR3_SHIFT)) & GPC_ISR_ISR3_MASK)
  10138. #define GPC_ISR_ISR4_MASK (0xFFFFFFFFU)
  10139. #define GPC_ISR_ISR4_SHIFT (0U)
  10140. #define GPC_ISR_ISR4(x) (((uint32_t)(((uint32_t)(x)) << GPC_ISR_ISR4_SHIFT)) & GPC_ISR_ISR4_MASK)
  10141. /* The count of GPC_ISR */
  10142. #define GPC_ISR_COUNT (4U)
  10143. /*! @name IMR5 - IRQ masking register 5 */
  10144. #define GPC_IMR5_IMR5_MASK (0xFFFFFFFFU)
  10145. #define GPC_IMR5_IMR5_SHIFT (0U)
  10146. #define GPC_IMR5_IMR5(x) (((uint32_t)(((uint32_t)(x)) << GPC_IMR5_IMR5_SHIFT)) & GPC_IMR5_IMR5_MASK)
  10147. /*! @name ISR5 - IRQ status resister 5 */
  10148. #define GPC_ISR5_ISR4_MASK (0xFFFFFFFFU)
  10149. #define GPC_ISR5_ISR4_SHIFT (0U)
  10150. #define GPC_ISR5_ISR4(x) (((uint32_t)(((uint32_t)(x)) << GPC_ISR5_ISR4_SHIFT)) & GPC_ISR5_ISR4_MASK)
  10151. /*!
  10152. * @}
  10153. */ /* end of group GPC_Register_Masks */
  10154. /* GPC - Peripheral instance base addresses */
  10155. /** Peripheral GPC base address */
  10156. #define GPC_BASE (0x400F4000u)
  10157. /** Peripheral GPC base pointer */
  10158. #define GPC ((GPC_Type *)GPC_BASE)
  10159. /** Array initializer of GPC peripheral base addresses */
  10160. #define GPC_BASE_ADDRS { GPC_BASE }
  10161. /** Array initializer of GPC peripheral base pointers */
  10162. #define GPC_BASE_PTRS { GPC }
  10163. /** Interrupt vectors for the GPC peripheral type */
  10164. #define GPC_IRQS { GPC_IRQn }
  10165. /*!
  10166. * @}
  10167. */ /* end of group GPC_Peripheral_Access_Layer */
  10168. /* ----------------------------------------------------------------------------
  10169. -- GPIO Peripheral Access Layer
  10170. ---------------------------------------------------------------------------- */
  10171. /*!
  10172. * @addtogroup GPIO_Peripheral_Access_Layer GPIO Peripheral Access Layer
  10173. * @{
  10174. */
  10175. /** GPIO - Register Layout Typedef */
  10176. typedef struct {
  10177. __IO uint32_t DR; /**< GPIO data register, offset: 0x0 */
  10178. __IO uint32_t GDIR; /**< GPIO direction register, offset: 0x4 */
  10179. __I uint32_t PSR; /**< GPIO pad status register, offset: 0x8 */
  10180. __IO uint32_t ICR1; /**< GPIO interrupt configuration register1, offset: 0xC */
  10181. __IO uint32_t ICR2; /**< GPIO interrupt configuration register2, offset: 0x10 */
  10182. __IO uint32_t IMR; /**< GPIO interrupt mask register, offset: 0x14 */
  10183. __IO uint32_t ISR; /**< GPIO interrupt status register, offset: 0x18 */
  10184. __IO uint32_t EDGE_SEL; /**< GPIO edge select register, offset: 0x1C */
  10185. } GPIO_Type;
  10186. /* ----------------------------------------------------------------------------
  10187. -- GPIO Register Masks
  10188. ---------------------------------------------------------------------------- */
  10189. /*!
  10190. * @addtogroup GPIO_Register_Masks GPIO Register Masks
  10191. * @{
  10192. */
  10193. /*! @name DR - GPIO data register */
  10194. #define GPIO_DR_DR_MASK (0xFFFFFFFFU)
  10195. #define GPIO_DR_DR_SHIFT (0U)
  10196. #define GPIO_DR_DR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_DR_DR_SHIFT)) & GPIO_DR_DR_MASK)
  10197. /*! @name GDIR - GPIO direction register */
  10198. #define GPIO_GDIR_GDIR_MASK (0xFFFFFFFFU)
  10199. #define GPIO_GDIR_GDIR_SHIFT (0U)
  10200. #define GPIO_GDIR_GDIR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_GDIR_GDIR_SHIFT)) & GPIO_GDIR_GDIR_MASK)
  10201. /*! @name PSR - GPIO pad status register */
  10202. #define GPIO_PSR_PSR_MASK (0xFFFFFFFFU)
  10203. #define GPIO_PSR_PSR_SHIFT (0U)
  10204. #define GPIO_PSR_PSR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_PSR_PSR_SHIFT)) & GPIO_PSR_PSR_MASK)
  10205. /*! @name ICR1 - GPIO interrupt configuration register1 */
  10206. #define GPIO_ICR1_ICR0_MASK (0x3U)
  10207. #define GPIO_ICR1_ICR0_SHIFT (0U)
  10208. #define GPIO_ICR1_ICR0(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR0_SHIFT)) & GPIO_ICR1_ICR0_MASK)
  10209. #define GPIO_ICR1_ICR1_MASK (0xCU)
  10210. #define GPIO_ICR1_ICR1_SHIFT (2U)
  10211. #define GPIO_ICR1_ICR1(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR1_SHIFT)) & GPIO_ICR1_ICR1_MASK)
  10212. #define GPIO_ICR1_ICR2_MASK (0x30U)
  10213. #define GPIO_ICR1_ICR2_SHIFT (4U)
  10214. #define GPIO_ICR1_ICR2(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR2_SHIFT)) & GPIO_ICR1_ICR2_MASK)
  10215. #define GPIO_ICR1_ICR3_MASK (0xC0U)
  10216. #define GPIO_ICR1_ICR3_SHIFT (6U)
  10217. #define GPIO_ICR1_ICR3(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR3_SHIFT)) & GPIO_ICR1_ICR3_MASK)
  10218. #define GPIO_ICR1_ICR4_MASK (0x300U)
  10219. #define GPIO_ICR1_ICR4_SHIFT (8U)
  10220. #define GPIO_ICR1_ICR4(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR4_SHIFT)) & GPIO_ICR1_ICR4_MASK)
  10221. #define GPIO_ICR1_ICR5_MASK (0xC00U)
  10222. #define GPIO_ICR1_ICR5_SHIFT (10U)
  10223. #define GPIO_ICR1_ICR5(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR5_SHIFT)) & GPIO_ICR1_ICR5_MASK)
  10224. #define GPIO_ICR1_ICR6_MASK (0x3000U)
  10225. #define GPIO_ICR1_ICR6_SHIFT (12U)
  10226. #define GPIO_ICR1_ICR6(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR6_SHIFT)) & GPIO_ICR1_ICR6_MASK)
  10227. #define GPIO_ICR1_ICR7_MASK (0xC000U)
  10228. #define GPIO_ICR1_ICR7_SHIFT (14U)
  10229. #define GPIO_ICR1_ICR7(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR7_SHIFT)) & GPIO_ICR1_ICR7_MASK)
  10230. #define GPIO_ICR1_ICR8_MASK (0x30000U)
  10231. #define GPIO_ICR1_ICR8_SHIFT (16U)
  10232. #define GPIO_ICR1_ICR8(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR8_SHIFT)) & GPIO_ICR1_ICR8_MASK)
  10233. #define GPIO_ICR1_ICR9_MASK (0xC0000U)
  10234. #define GPIO_ICR1_ICR9_SHIFT (18U)
  10235. #define GPIO_ICR1_ICR9(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR9_SHIFT)) & GPIO_ICR1_ICR9_MASK)
  10236. #define GPIO_ICR1_ICR10_MASK (0x300000U)
  10237. #define GPIO_ICR1_ICR10_SHIFT (20U)
  10238. #define GPIO_ICR1_ICR10(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR10_SHIFT)) & GPIO_ICR1_ICR10_MASK)
  10239. #define GPIO_ICR1_ICR11_MASK (0xC00000U)
  10240. #define GPIO_ICR1_ICR11_SHIFT (22U)
  10241. #define GPIO_ICR1_ICR11(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR11_SHIFT)) & GPIO_ICR1_ICR11_MASK)
  10242. #define GPIO_ICR1_ICR12_MASK (0x3000000U)
  10243. #define GPIO_ICR1_ICR12_SHIFT (24U)
  10244. #define GPIO_ICR1_ICR12(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR12_SHIFT)) & GPIO_ICR1_ICR12_MASK)
  10245. #define GPIO_ICR1_ICR13_MASK (0xC000000U)
  10246. #define GPIO_ICR1_ICR13_SHIFT (26U)
  10247. #define GPIO_ICR1_ICR13(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR13_SHIFT)) & GPIO_ICR1_ICR13_MASK)
  10248. #define GPIO_ICR1_ICR14_MASK (0x30000000U)
  10249. #define GPIO_ICR1_ICR14_SHIFT (28U)
  10250. #define GPIO_ICR1_ICR14(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR14_SHIFT)) & GPIO_ICR1_ICR14_MASK)
  10251. #define GPIO_ICR1_ICR15_MASK (0xC0000000U)
  10252. #define GPIO_ICR1_ICR15_SHIFT (30U)
  10253. #define GPIO_ICR1_ICR15(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR1_ICR15_SHIFT)) & GPIO_ICR1_ICR15_MASK)
  10254. /*! @name ICR2 - GPIO interrupt configuration register2 */
  10255. #define GPIO_ICR2_ICR16_MASK (0x3U)
  10256. #define GPIO_ICR2_ICR16_SHIFT (0U)
  10257. #define GPIO_ICR2_ICR16(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR16_SHIFT)) & GPIO_ICR2_ICR16_MASK)
  10258. #define GPIO_ICR2_ICR17_MASK (0xCU)
  10259. #define GPIO_ICR2_ICR17_SHIFT (2U)
  10260. #define GPIO_ICR2_ICR17(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR17_SHIFT)) & GPIO_ICR2_ICR17_MASK)
  10261. #define GPIO_ICR2_ICR18_MASK (0x30U)
  10262. #define GPIO_ICR2_ICR18_SHIFT (4U)
  10263. #define GPIO_ICR2_ICR18(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR18_SHIFT)) & GPIO_ICR2_ICR18_MASK)
  10264. #define GPIO_ICR2_ICR19_MASK (0xC0U)
  10265. #define GPIO_ICR2_ICR19_SHIFT (6U)
  10266. #define GPIO_ICR2_ICR19(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR19_SHIFT)) & GPIO_ICR2_ICR19_MASK)
  10267. #define GPIO_ICR2_ICR20_MASK (0x300U)
  10268. #define GPIO_ICR2_ICR20_SHIFT (8U)
  10269. #define GPIO_ICR2_ICR20(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR20_SHIFT)) & GPIO_ICR2_ICR20_MASK)
  10270. #define GPIO_ICR2_ICR21_MASK (0xC00U)
  10271. #define GPIO_ICR2_ICR21_SHIFT (10U)
  10272. #define GPIO_ICR2_ICR21(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR21_SHIFT)) & GPIO_ICR2_ICR21_MASK)
  10273. #define GPIO_ICR2_ICR22_MASK (0x3000U)
  10274. #define GPIO_ICR2_ICR22_SHIFT (12U)
  10275. #define GPIO_ICR2_ICR22(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR22_SHIFT)) & GPIO_ICR2_ICR22_MASK)
  10276. #define GPIO_ICR2_ICR23_MASK (0xC000U)
  10277. #define GPIO_ICR2_ICR23_SHIFT (14U)
  10278. #define GPIO_ICR2_ICR23(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR23_SHIFT)) & GPIO_ICR2_ICR23_MASK)
  10279. #define GPIO_ICR2_ICR24_MASK (0x30000U)
  10280. #define GPIO_ICR2_ICR24_SHIFT (16U)
  10281. #define GPIO_ICR2_ICR24(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR24_SHIFT)) & GPIO_ICR2_ICR24_MASK)
  10282. #define GPIO_ICR2_ICR25_MASK (0xC0000U)
  10283. #define GPIO_ICR2_ICR25_SHIFT (18U)
  10284. #define GPIO_ICR2_ICR25(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR25_SHIFT)) & GPIO_ICR2_ICR25_MASK)
  10285. #define GPIO_ICR2_ICR26_MASK (0x300000U)
  10286. #define GPIO_ICR2_ICR26_SHIFT (20U)
  10287. #define GPIO_ICR2_ICR26(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR26_SHIFT)) & GPIO_ICR2_ICR26_MASK)
  10288. #define GPIO_ICR2_ICR27_MASK (0xC00000U)
  10289. #define GPIO_ICR2_ICR27_SHIFT (22U)
  10290. #define GPIO_ICR2_ICR27(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR27_SHIFT)) & GPIO_ICR2_ICR27_MASK)
  10291. #define GPIO_ICR2_ICR28_MASK (0x3000000U)
  10292. #define GPIO_ICR2_ICR28_SHIFT (24U)
  10293. #define GPIO_ICR2_ICR28(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR28_SHIFT)) & GPIO_ICR2_ICR28_MASK)
  10294. #define GPIO_ICR2_ICR29_MASK (0xC000000U)
  10295. #define GPIO_ICR2_ICR29_SHIFT (26U)
  10296. #define GPIO_ICR2_ICR29(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR29_SHIFT)) & GPIO_ICR2_ICR29_MASK)
  10297. #define GPIO_ICR2_ICR30_MASK (0x30000000U)
  10298. #define GPIO_ICR2_ICR30_SHIFT (28U)
  10299. #define GPIO_ICR2_ICR30(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR30_SHIFT)) & GPIO_ICR2_ICR30_MASK)
  10300. #define GPIO_ICR2_ICR31_MASK (0xC0000000U)
  10301. #define GPIO_ICR2_ICR31_SHIFT (30U)
  10302. #define GPIO_ICR2_ICR31(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ICR2_ICR31_SHIFT)) & GPIO_ICR2_ICR31_MASK)
  10303. /*! @name IMR - GPIO interrupt mask register */
  10304. #define GPIO_IMR_IMR_MASK (0xFFFFFFFFU)
  10305. #define GPIO_IMR_IMR_SHIFT (0U)
  10306. #define GPIO_IMR_IMR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_IMR_IMR_SHIFT)) & GPIO_IMR_IMR_MASK)
  10307. /*! @name ISR - GPIO interrupt status register */
  10308. #define GPIO_ISR_ISR_MASK (0xFFFFFFFFU)
  10309. #define GPIO_ISR_ISR_SHIFT (0U)
  10310. #define GPIO_ISR_ISR(x) (((uint32_t)(((uint32_t)(x)) << GPIO_ISR_ISR_SHIFT)) & GPIO_ISR_ISR_MASK)
  10311. /*! @name EDGE_SEL - GPIO edge select register */
  10312. #define GPIO_EDGE_SEL_GPIO_EDGE_SEL_MASK (0xFFFFFFFFU)
  10313. #define GPIO_EDGE_SEL_GPIO_EDGE_SEL_SHIFT (0U)
  10314. #define GPIO_EDGE_SEL_GPIO_EDGE_SEL(x) (((uint32_t)(((uint32_t)(x)) << GPIO_EDGE_SEL_GPIO_EDGE_SEL_SHIFT)) & GPIO_EDGE_SEL_GPIO_EDGE_SEL_MASK)
  10315. /*!
  10316. * @}
  10317. */ /* end of group GPIO_Register_Masks */
  10318. /* GPIO - Peripheral instance base addresses */
  10319. /** Peripheral GPIO1 base address */
  10320. #define GPIO1_BASE (0x401B8000u)
  10321. /** Peripheral GPIO1 base pointer */
  10322. #define GPIO1 ((GPIO_Type *)GPIO1_BASE)
  10323. /** Peripheral GPIO2 base address */
  10324. #define GPIO2_BASE (0x401BC000u)
  10325. /** Peripheral GPIO2 base pointer */
  10326. #define GPIO2 ((GPIO_Type *)GPIO2_BASE)
  10327. /** Peripheral GPIO3 base address */
  10328. #define GPIO3_BASE (0x401C0000u)
  10329. /** Peripheral GPIO3 base pointer */
  10330. #define GPIO3 ((GPIO_Type *)GPIO3_BASE)
  10331. /** Peripheral GPIO4 base address */
  10332. #define GPIO4_BASE (0x401C4000u)
  10333. /** Peripheral GPIO4 base pointer */
  10334. #define GPIO4 ((GPIO_Type *)GPIO4_BASE)
  10335. /** Peripheral GPIO5 base address */
  10336. #define GPIO5_BASE (0x400C0000u)
  10337. /** Peripheral GPIO5 base pointer */
  10338. #define GPIO5 ((GPIO_Type *)GPIO5_BASE)
  10339. /** Array initializer of GPIO peripheral base addresses */
  10340. #define GPIO_BASE_ADDRS { 0u, GPIO1_BASE, GPIO2_BASE, GPIO3_BASE, GPIO4_BASE, GPIO5_BASE }
  10341. /** Array initializer of GPIO peripheral base pointers */
  10342. #define GPIO_BASE_PTRS { (GPIO_Type *)0u, GPIO1, GPIO2, GPIO3, GPIO4, GPIO5 }
  10343. /** Interrupt vectors for the GPIO peripheral type */
  10344. #define GPIO_IRQS { NotAvail_IRQn, GPIO1_INT0_IRQn, GPIO1_INT1_IRQn, GPIO1_INT2_IRQn, GPIO1_INT3_IRQn, GPIO1_INT4_IRQn, GPIO1_INT5_IRQn, GPIO1_INT6_IRQn, GPIO1_INT7_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn }
  10345. #define GPIO_COMBINED_IRQS { NotAvail_IRQn, GPIO1_Combined_16_31_IRQn, GPIO2_Combined_16_31_IRQn, GPIO2_Combined_0_15_IRQn, GPIO3_Combined_16_31_IRQn, GPIO3_Combined_0_15_IRQn, GPIO4_Combined_16_31_IRQn, GPIO4_Combined_0_15_IRQn, GPIO5_Combined_16_31_IRQn, GPIO5_Combined_0_15_IRQn }
  10346. /*!
  10347. * @}
  10348. */ /* end of group GPIO_Peripheral_Access_Layer */
  10349. /* ----------------------------------------------------------------------------
  10350. -- GPT Peripheral Access Layer
  10351. ---------------------------------------------------------------------------- */
  10352. /*!
  10353. * @addtogroup GPT_Peripheral_Access_Layer GPT Peripheral Access Layer
  10354. * @{
  10355. */
  10356. /** GPT - Register Layout Typedef */
  10357. typedef struct {
  10358. __IO uint32_t CR; /**< GPT Control Register, offset: 0x0 */
  10359. __IO uint32_t PR; /**< GPT Prescaler Register, offset: 0x4 */
  10360. __IO uint32_t SR; /**< GPT Status Register, offset: 0x8 */
  10361. __IO uint32_t IR; /**< GPT Interrupt Register, offset: 0xC */
  10362. __IO uint32_t OCR[3]; /**< GPT Output Compare Register 1..GPT Output Compare Register 3, array offset: 0x10, array step: 0x4 */
  10363. __I uint32_t ICR[2]; /**< GPT Input Capture Register 1..GPT Input Capture Register 2, array offset: 0x1C, array step: 0x4 */
  10364. __I uint32_t CNT; /**< GPT Counter Register, offset: 0x24 */
  10365. } GPT_Type;
  10366. /* ----------------------------------------------------------------------------
  10367. -- GPT Register Masks
  10368. ---------------------------------------------------------------------------- */
  10369. /*!
  10370. * @addtogroup GPT_Register_Masks GPT Register Masks
  10371. * @{
  10372. */
  10373. /*! @name CR - GPT Control Register */
  10374. #define GPT_CR_EN_MASK (0x1U)
  10375. #define GPT_CR_EN_SHIFT (0U)
  10376. #define GPT_CR_EN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_EN_SHIFT)) & GPT_CR_EN_MASK)
  10377. #define GPT_CR_ENMOD_MASK (0x2U)
  10378. #define GPT_CR_ENMOD_SHIFT (1U)
  10379. #define GPT_CR_ENMOD(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_ENMOD_SHIFT)) & GPT_CR_ENMOD_MASK)
  10380. #define GPT_CR_DBGEN_MASK (0x4U)
  10381. #define GPT_CR_DBGEN_SHIFT (2U)
  10382. #define GPT_CR_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_DBGEN_SHIFT)) & GPT_CR_DBGEN_MASK)
  10383. #define GPT_CR_WAITEN_MASK (0x8U)
  10384. #define GPT_CR_WAITEN_SHIFT (3U)
  10385. #define GPT_CR_WAITEN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_WAITEN_SHIFT)) & GPT_CR_WAITEN_MASK)
  10386. #define GPT_CR_DOZEEN_MASK (0x10U)
  10387. #define GPT_CR_DOZEEN_SHIFT (4U)
  10388. #define GPT_CR_DOZEEN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_DOZEEN_SHIFT)) & GPT_CR_DOZEEN_MASK)
  10389. #define GPT_CR_STOPEN_MASK (0x20U)
  10390. #define GPT_CR_STOPEN_SHIFT (5U)
  10391. #define GPT_CR_STOPEN(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_STOPEN_SHIFT)) & GPT_CR_STOPEN_MASK)
  10392. #define GPT_CR_CLKSRC_MASK (0x1C0U)
  10393. #define GPT_CR_CLKSRC_SHIFT (6U)
  10394. #define GPT_CR_CLKSRC(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_CLKSRC_SHIFT)) & GPT_CR_CLKSRC_MASK)
  10395. #define GPT_CR_FRR_MASK (0x200U)
  10396. #define GPT_CR_FRR_SHIFT (9U)
  10397. #define GPT_CR_FRR(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_FRR_SHIFT)) & GPT_CR_FRR_MASK)
  10398. #define GPT_CR_EN_24M_MASK (0x400U)
  10399. #define GPT_CR_EN_24M_SHIFT (10U)
  10400. #define GPT_CR_EN_24M(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_EN_24M_SHIFT)) & GPT_CR_EN_24M_MASK)
  10401. #define GPT_CR_SWR_MASK (0x8000U)
  10402. #define GPT_CR_SWR_SHIFT (15U)
  10403. #define GPT_CR_SWR(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_SWR_SHIFT)) & GPT_CR_SWR_MASK)
  10404. #define GPT_CR_IM1_MASK (0x30000U)
  10405. #define GPT_CR_IM1_SHIFT (16U)
  10406. #define GPT_CR_IM1(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_IM1_SHIFT)) & GPT_CR_IM1_MASK)
  10407. #define GPT_CR_IM2_MASK (0xC0000U)
  10408. #define GPT_CR_IM2_SHIFT (18U)
  10409. #define GPT_CR_IM2(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_IM2_SHIFT)) & GPT_CR_IM2_MASK)
  10410. #define GPT_CR_OM1_MASK (0x700000U)
  10411. #define GPT_CR_OM1_SHIFT (20U)
  10412. #define GPT_CR_OM1(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_OM1_SHIFT)) & GPT_CR_OM1_MASK)
  10413. #define GPT_CR_OM2_MASK (0x3800000U)
  10414. #define GPT_CR_OM2_SHIFT (23U)
  10415. #define GPT_CR_OM2(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_OM2_SHIFT)) & GPT_CR_OM2_MASK)
  10416. #define GPT_CR_OM3_MASK (0x1C000000U)
  10417. #define GPT_CR_OM3_SHIFT (26U)
  10418. #define GPT_CR_OM3(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_OM3_SHIFT)) & GPT_CR_OM3_MASK)
  10419. #define GPT_CR_FO1_MASK (0x20000000U)
  10420. #define GPT_CR_FO1_SHIFT (29U)
  10421. #define GPT_CR_FO1(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_FO1_SHIFT)) & GPT_CR_FO1_MASK)
  10422. #define GPT_CR_FO2_MASK (0x40000000U)
  10423. #define GPT_CR_FO2_SHIFT (30U)
  10424. #define GPT_CR_FO2(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_FO2_SHIFT)) & GPT_CR_FO2_MASK)
  10425. #define GPT_CR_FO3_MASK (0x80000000U)
  10426. #define GPT_CR_FO3_SHIFT (31U)
  10427. #define GPT_CR_FO3(x) (((uint32_t)(((uint32_t)(x)) << GPT_CR_FO3_SHIFT)) & GPT_CR_FO3_MASK)
  10428. /*! @name PR - GPT Prescaler Register */
  10429. #define GPT_PR_PRESCALER_MASK (0xFFFU)
  10430. #define GPT_PR_PRESCALER_SHIFT (0U)
  10431. #define GPT_PR_PRESCALER(x) (((uint32_t)(((uint32_t)(x)) << GPT_PR_PRESCALER_SHIFT)) & GPT_PR_PRESCALER_MASK)
  10432. #define GPT_PR_PRESCALER24M_MASK (0xF000U)
  10433. #define GPT_PR_PRESCALER24M_SHIFT (12U)
  10434. #define GPT_PR_PRESCALER24M(x) (((uint32_t)(((uint32_t)(x)) << GPT_PR_PRESCALER24M_SHIFT)) & GPT_PR_PRESCALER24M_MASK)
  10435. /*! @name SR - GPT Status Register */
  10436. #define GPT_SR_OF1_MASK (0x1U)
  10437. #define GPT_SR_OF1_SHIFT (0U)
  10438. #define GPT_SR_OF1(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_OF1_SHIFT)) & GPT_SR_OF1_MASK)
  10439. #define GPT_SR_OF2_MASK (0x2U)
  10440. #define GPT_SR_OF2_SHIFT (1U)
  10441. #define GPT_SR_OF2(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_OF2_SHIFT)) & GPT_SR_OF2_MASK)
  10442. #define GPT_SR_OF3_MASK (0x4U)
  10443. #define GPT_SR_OF3_SHIFT (2U)
  10444. #define GPT_SR_OF3(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_OF3_SHIFT)) & GPT_SR_OF3_MASK)
  10445. #define GPT_SR_IF1_MASK (0x8U)
  10446. #define GPT_SR_IF1_SHIFT (3U)
  10447. #define GPT_SR_IF1(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_IF1_SHIFT)) & GPT_SR_IF1_MASK)
  10448. #define GPT_SR_IF2_MASK (0x10U)
  10449. #define GPT_SR_IF2_SHIFT (4U)
  10450. #define GPT_SR_IF2(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_IF2_SHIFT)) & GPT_SR_IF2_MASK)
  10451. #define GPT_SR_ROV_MASK (0x20U)
  10452. #define GPT_SR_ROV_SHIFT (5U)
  10453. #define GPT_SR_ROV(x) (((uint32_t)(((uint32_t)(x)) << GPT_SR_ROV_SHIFT)) & GPT_SR_ROV_MASK)
  10454. /*! @name IR - GPT Interrupt Register */
  10455. #define GPT_IR_OF1IE_MASK (0x1U)
  10456. #define GPT_IR_OF1IE_SHIFT (0U)
  10457. #define GPT_IR_OF1IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_OF1IE_SHIFT)) & GPT_IR_OF1IE_MASK)
  10458. #define GPT_IR_OF2IE_MASK (0x2U)
  10459. #define GPT_IR_OF2IE_SHIFT (1U)
  10460. #define GPT_IR_OF2IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_OF2IE_SHIFT)) & GPT_IR_OF2IE_MASK)
  10461. #define GPT_IR_OF3IE_MASK (0x4U)
  10462. #define GPT_IR_OF3IE_SHIFT (2U)
  10463. #define GPT_IR_OF3IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_OF3IE_SHIFT)) & GPT_IR_OF3IE_MASK)
  10464. #define GPT_IR_IF1IE_MASK (0x8U)
  10465. #define GPT_IR_IF1IE_SHIFT (3U)
  10466. #define GPT_IR_IF1IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_IF1IE_SHIFT)) & GPT_IR_IF1IE_MASK)
  10467. #define GPT_IR_IF2IE_MASK (0x10U)
  10468. #define GPT_IR_IF2IE_SHIFT (4U)
  10469. #define GPT_IR_IF2IE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_IF2IE_SHIFT)) & GPT_IR_IF2IE_MASK)
  10470. #define GPT_IR_ROVIE_MASK (0x20U)
  10471. #define GPT_IR_ROVIE_SHIFT (5U)
  10472. #define GPT_IR_ROVIE(x) (((uint32_t)(((uint32_t)(x)) << GPT_IR_ROVIE_SHIFT)) & GPT_IR_ROVIE_MASK)
  10473. /*! @name OCR - GPT Output Compare Register 1..GPT Output Compare Register 3 */
  10474. #define GPT_OCR_COMP_MASK (0xFFFFFFFFU)
  10475. #define GPT_OCR_COMP_SHIFT (0U)
  10476. #define GPT_OCR_COMP(x) (((uint32_t)(((uint32_t)(x)) << GPT_OCR_COMP_SHIFT)) & GPT_OCR_COMP_MASK)
  10477. /* The count of GPT_OCR */
  10478. #define GPT_OCR_COUNT (3U)
  10479. /*! @name ICR - GPT Input Capture Register 1..GPT Input Capture Register 2 */
  10480. #define GPT_ICR_CAPT_MASK (0xFFFFFFFFU)
  10481. #define GPT_ICR_CAPT_SHIFT (0U)
  10482. #define GPT_ICR_CAPT(x) (((uint32_t)(((uint32_t)(x)) << GPT_ICR_CAPT_SHIFT)) & GPT_ICR_CAPT_MASK)
  10483. /* The count of GPT_ICR */
  10484. #define GPT_ICR_COUNT (2U)
  10485. /*! @name CNT - GPT Counter Register */
  10486. #define GPT_CNT_COUNT_MASK (0xFFFFFFFFU)
  10487. #define GPT_CNT_COUNT_SHIFT (0U)
  10488. #define GPT_CNT_COUNT(x) (((uint32_t)(((uint32_t)(x)) << GPT_CNT_COUNT_SHIFT)) & GPT_CNT_COUNT_MASK)
  10489. /*!
  10490. * @}
  10491. */ /* end of group GPT_Register_Masks */
  10492. /* GPT - Peripheral instance base addresses */
  10493. /** Peripheral GPT1 base address */
  10494. #define GPT1_BASE (0x401EC000u)
  10495. /** Peripheral GPT1 base pointer */
  10496. #define GPT1 ((GPT_Type *)GPT1_BASE)
  10497. /** Peripheral GPT2 base address */
  10498. #define GPT2_BASE (0x401F0000u)
  10499. /** Peripheral GPT2 base pointer */
  10500. #define GPT2 ((GPT_Type *)GPT2_BASE)
  10501. /** Array initializer of GPT peripheral base addresses */
  10502. #define GPT_BASE_ADDRS { 0u, GPT1_BASE, GPT2_BASE }
  10503. /** Array initializer of GPT peripheral base pointers */
  10504. #define GPT_BASE_PTRS { (GPT_Type *)0u, GPT1, GPT2 }
  10505. /** Interrupt vectors for the GPT peripheral type */
  10506. #define GPT_IRQS { NotAvail_IRQn, GPT1_IRQn, GPT2_IRQn }
  10507. /*!
  10508. * @}
  10509. */ /* end of group GPT_Peripheral_Access_Layer */
  10510. /* ----------------------------------------------------------------------------
  10511. -- I2S Peripheral Access Layer
  10512. ---------------------------------------------------------------------------- */
  10513. /*!
  10514. * @addtogroup I2S_Peripheral_Access_Layer I2S Peripheral Access Layer
  10515. * @{
  10516. */
  10517. /** I2S - Register Layout Typedef */
  10518. typedef struct {
  10519. __I uint32_t VERID; /**< Version ID Register, offset: 0x0 */
  10520. __I uint32_t PARAM; /**< Parameter Register, offset: 0x4 */
  10521. __IO uint32_t TCSR; /**< SAI Transmit Control Register, offset: 0x8 */
  10522. __IO uint32_t TCR1; /**< SAI Transmit Configuration 1 Register, offset: 0xC */
  10523. __IO uint32_t TCR2; /**< SAI Transmit Configuration 2 Register, offset: 0x10 */
  10524. __IO uint32_t TCR3; /**< SAI Transmit Configuration 3 Register, offset: 0x14 */
  10525. __IO uint32_t TCR4; /**< SAI Transmit Configuration 4 Register, offset: 0x18 */
  10526. __IO uint32_t TCR5; /**< SAI Transmit Configuration 5 Register, offset: 0x1C */
  10527. __O uint32_t TDR[4]; /**< SAI Transmit Data Register, array offset: 0x20, array step: 0x4 */
  10528. uint8_t RESERVED_0[16];
  10529. __I uint32_t TFR[4]; /**< SAI Transmit FIFO Register, array offset: 0x40, array step: 0x4 */
  10530. uint8_t RESERVED_1[16];
  10531. __IO uint32_t TMR; /**< SAI Transmit Mask Register, offset: 0x60 */
  10532. uint8_t RESERVED_2[36];
  10533. __IO uint32_t RCSR; /**< SAI Receive Control Register, offset: 0x88 */
  10534. __IO uint32_t RCR1; /**< SAI Receive Configuration 1 Register, offset: 0x8C */
  10535. __IO uint32_t RCR2; /**< SAI Receive Configuration 2 Register, offset: 0x90 */
  10536. __IO uint32_t RCR3; /**< SAI Receive Configuration 3 Register, offset: 0x94 */
  10537. __IO uint32_t RCR4; /**< SAI Receive Configuration 4 Register, offset: 0x98 */
  10538. __IO uint32_t RCR5; /**< SAI Receive Configuration 5 Register, offset: 0x9C */
  10539. __I uint32_t RDR[4]; /**< SAI Receive Data Register, array offset: 0xA0, array step: 0x4 */
  10540. uint8_t RESERVED_3[16];
  10541. __I uint32_t RFR[4]; /**< SAI Receive FIFO Register, array offset: 0xC0, array step: 0x4 */
  10542. uint8_t RESERVED_4[16];
  10543. __IO uint32_t RMR; /**< SAI Receive Mask Register, offset: 0xE0 */
  10544. } I2S_Type;
  10545. /* ----------------------------------------------------------------------------
  10546. -- I2S Register Masks
  10547. ---------------------------------------------------------------------------- */
  10548. /*!
  10549. * @addtogroup I2S_Register_Masks I2S Register Masks
  10550. * @{
  10551. */
  10552. /*! @name VERID - Version ID Register */
  10553. #define I2S_VERID_FEATURE_MASK (0xFFFFU)
  10554. #define I2S_VERID_FEATURE_SHIFT (0U)
  10555. #define I2S_VERID_FEATURE(x) (((uint32_t)(((uint32_t)(x)) << I2S_VERID_FEATURE_SHIFT)) & I2S_VERID_FEATURE_MASK)
  10556. #define I2S_VERID_MINOR_MASK (0xFF0000U)
  10557. #define I2S_VERID_MINOR_SHIFT (16U)
  10558. #define I2S_VERID_MINOR(x) (((uint32_t)(((uint32_t)(x)) << I2S_VERID_MINOR_SHIFT)) & I2S_VERID_MINOR_MASK)
  10559. #define I2S_VERID_MAJOR_MASK (0xFF000000U)
  10560. #define I2S_VERID_MAJOR_SHIFT (24U)
  10561. #define I2S_VERID_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << I2S_VERID_MAJOR_SHIFT)) & I2S_VERID_MAJOR_MASK)
  10562. /*! @name PARAM - Parameter Register */
  10563. #define I2S_PARAM_DATALINE_MASK (0xFU)
  10564. #define I2S_PARAM_DATALINE_SHIFT (0U)
  10565. #define I2S_PARAM_DATALINE(x) (((uint32_t)(((uint32_t)(x)) << I2S_PARAM_DATALINE_SHIFT)) & I2S_PARAM_DATALINE_MASK)
  10566. #define I2S_PARAM_FIFO_MASK (0xF00U)
  10567. #define I2S_PARAM_FIFO_SHIFT (8U)
  10568. #define I2S_PARAM_FIFO(x) (((uint32_t)(((uint32_t)(x)) << I2S_PARAM_FIFO_SHIFT)) & I2S_PARAM_FIFO_MASK)
  10569. #define I2S_PARAM_FRAME_MASK (0xF0000U)
  10570. #define I2S_PARAM_FRAME_SHIFT (16U)
  10571. #define I2S_PARAM_FRAME(x) (((uint32_t)(((uint32_t)(x)) << I2S_PARAM_FRAME_SHIFT)) & I2S_PARAM_FRAME_MASK)
  10572. /*! @name TCSR - SAI Transmit Control Register */
  10573. #define I2S_TCSR_FRDE_MASK (0x1U)
  10574. #define I2S_TCSR_FRDE_SHIFT (0U)
  10575. #define I2S_TCSR_FRDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FRDE_SHIFT)) & I2S_TCSR_FRDE_MASK)
  10576. #define I2S_TCSR_FWDE_MASK (0x2U)
  10577. #define I2S_TCSR_FWDE_SHIFT (1U)
  10578. #define I2S_TCSR_FWDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FWDE_SHIFT)) & I2S_TCSR_FWDE_MASK)
  10579. #define I2S_TCSR_FRIE_MASK (0x100U)
  10580. #define I2S_TCSR_FRIE_SHIFT (8U)
  10581. #define I2S_TCSR_FRIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FRIE_SHIFT)) & I2S_TCSR_FRIE_MASK)
  10582. #define I2S_TCSR_FWIE_MASK (0x200U)
  10583. #define I2S_TCSR_FWIE_SHIFT (9U)
  10584. #define I2S_TCSR_FWIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FWIE_SHIFT)) & I2S_TCSR_FWIE_MASK)
  10585. #define I2S_TCSR_FEIE_MASK (0x400U)
  10586. #define I2S_TCSR_FEIE_SHIFT (10U)
  10587. #define I2S_TCSR_FEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FEIE_SHIFT)) & I2S_TCSR_FEIE_MASK)
  10588. #define I2S_TCSR_SEIE_MASK (0x800U)
  10589. #define I2S_TCSR_SEIE_SHIFT (11U)
  10590. #define I2S_TCSR_SEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_SEIE_SHIFT)) & I2S_TCSR_SEIE_MASK)
  10591. #define I2S_TCSR_WSIE_MASK (0x1000U)
  10592. #define I2S_TCSR_WSIE_SHIFT (12U)
  10593. #define I2S_TCSR_WSIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_WSIE_SHIFT)) & I2S_TCSR_WSIE_MASK)
  10594. #define I2S_TCSR_FRF_MASK (0x10000U)
  10595. #define I2S_TCSR_FRF_SHIFT (16U)
  10596. #define I2S_TCSR_FRF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FRF_SHIFT)) & I2S_TCSR_FRF_MASK)
  10597. #define I2S_TCSR_FWF_MASK (0x20000U)
  10598. #define I2S_TCSR_FWF_SHIFT (17U)
  10599. #define I2S_TCSR_FWF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FWF_SHIFT)) & I2S_TCSR_FWF_MASK)
  10600. #define I2S_TCSR_FEF_MASK (0x40000U)
  10601. #define I2S_TCSR_FEF_SHIFT (18U)
  10602. #define I2S_TCSR_FEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FEF_SHIFT)) & I2S_TCSR_FEF_MASK)
  10603. #define I2S_TCSR_SEF_MASK (0x80000U)
  10604. #define I2S_TCSR_SEF_SHIFT (19U)
  10605. #define I2S_TCSR_SEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_SEF_SHIFT)) & I2S_TCSR_SEF_MASK)
  10606. #define I2S_TCSR_WSF_MASK (0x100000U)
  10607. #define I2S_TCSR_WSF_SHIFT (20U)
  10608. #define I2S_TCSR_WSF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_WSF_SHIFT)) & I2S_TCSR_WSF_MASK)
  10609. #define I2S_TCSR_SR_MASK (0x1000000U)
  10610. #define I2S_TCSR_SR_SHIFT (24U)
  10611. #define I2S_TCSR_SR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_SR_SHIFT)) & I2S_TCSR_SR_MASK)
  10612. #define I2S_TCSR_FR_MASK (0x2000000U)
  10613. #define I2S_TCSR_FR_SHIFT (25U)
  10614. #define I2S_TCSR_FR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_FR_SHIFT)) & I2S_TCSR_FR_MASK)
  10615. #define I2S_TCSR_BCE_MASK (0x10000000U)
  10616. #define I2S_TCSR_BCE_SHIFT (28U)
  10617. #define I2S_TCSR_BCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_BCE_SHIFT)) & I2S_TCSR_BCE_MASK)
  10618. #define I2S_TCSR_DBGE_MASK (0x20000000U)
  10619. #define I2S_TCSR_DBGE_SHIFT (29U)
  10620. #define I2S_TCSR_DBGE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_DBGE_SHIFT)) & I2S_TCSR_DBGE_MASK)
  10621. #define I2S_TCSR_STOPE_MASK (0x40000000U)
  10622. #define I2S_TCSR_STOPE_SHIFT (30U)
  10623. #define I2S_TCSR_STOPE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_STOPE_SHIFT)) & I2S_TCSR_STOPE_MASK)
  10624. #define I2S_TCSR_TE_MASK (0x80000000U)
  10625. #define I2S_TCSR_TE_SHIFT (31U)
  10626. #define I2S_TCSR_TE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCSR_TE_SHIFT)) & I2S_TCSR_TE_MASK)
  10627. /*! @name TCR1 - SAI Transmit Configuration 1 Register */
  10628. #define I2S_TCR1_TFW_MASK (0x1FU)
  10629. #define I2S_TCR1_TFW_SHIFT (0U)
  10630. #define I2S_TCR1_TFW(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR1_TFW_SHIFT)) & I2S_TCR1_TFW_MASK)
  10631. /*! @name TCR2 - SAI Transmit Configuration 2 Register */
  10632. #define I2S_TCR2_DIV_MASK (0xFFU)
  10633. #define I2S_TCR2_DIV_SHIFT (0U)
  10634. #define I2S_TCR2_DIV(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_DIV_SHIFT)) & I2S_TCR2_DIV_MASK)
  10635. #define I2S_TCR2_BCD_MASK (0x1000000U)
  10636. #define I2S_TCR2_BCD_SHIFT (24U)
  10637. #define I2S_TCR2_BCD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCD_SHIFT)) & I2S_TCR2_BCD_MASK)
  10638. #define I2S_TCR2_BCP_MASK (0x2000000U)
  10639. #define I2S_TCR2_BCP_SHIFT (25U)
  10640. #define I2S_TCR2_BCP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCP_SHIFT)) & I2S_TCR2_BCP_MASK)
  10641. #define I2S_TCR2_MSEL_MASK (0xC000000U)
  10642. #define I2S_TCR2_MSEL_SHIFT (26U)
  10643. #define I2S_TCR2_MSEL(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_MSEL_SHIFT)) & I2S_TCR2_MSEL_MASK)
  10644. #define I2S_TCR2_BCI_MASK (0x10000000U)
  10645. #define I2S_TCR2_BCI_SHIFT (28U)
  10646. #define I2S_TCR2_BCI(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCI_SHIFT)) & I2S_TCR2_BCI_MASK)
  10647. #define I2S_TCR2_BCS_MASK (0x20000000U)
  10648. #define I2S_TCR2_BCS_SHIFT (29U)
  10649. #define I2S_TCR2_BCS(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_BCS_SHIFT)) & I2S_TCR2_BCS_MASK)
  10650. #define I2S_TCR2_SYNC_MASK (0xC0000000U)
  10651. #define I2S_TCR2_SYNC_SHIFT (30U)
  10652. #define I2S_TCR2_SYNC(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR2_SYNC_SHIFT)) & I2S_TCR2_SYNC_MASK)
  10653. /*! @name TCR3 - SAI Transmit Configuration 3 Register */
  10654. #define I2S_TCR3_WDFL_MASK (0x1FU)
  10655. #define I2S_TCR3_WDFL_SHIFT (0U)
  10656. #define I2S_TCR3_WDFL(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR3_WDFL_SHIFT)) & I2S_TCR3_WDFL_MASK)
  10657. #define I2S_TCR3_TCE_MASK (0xF0000U)
  10658. #define I2S_TCR3_TCE_SHIFT (16U)
  10659. #define I2S_TCR3_TCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR3_TCE_SHIFT)) & I2S_TCR3_TCE_MASK)
  10660. #define I2S_TCR3_CFR_MASK (0xF000000U)
  10661. #define I2S_TCR3_CFR_SHIFT (24U)
  10662. #define I2S_TCR3_CFR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR3_CFR_SHIFT)) & I2S_TCR3_CFR_MASK)
  10663. /*! @name TCR4 - SAI Transmit Configuration 4 Register */
  10664. #define I2S_TCR4_FSD_MASK (0x1U)
  10665. #define I2S_TCR4_FSD_SHIFT (0U)
  10666. #define I2S_TCR4_FSD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FSD_SHIFT)) & I2S_TCR4_FSD_MASK)
  10667. #define I2S_TCR4_FSP_MASK (0x2U)
  10668. #define I2S_TCR4_FSP_SHIFT (1U)
  10669. #define I2S_TCR4_FSP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FSP_SHIFT)) & I2S_TCR4_FSP_MASK)
  10670. #define I2S_TCR4_ONDEM_MASK (0x4U)
  10671. #define I2S_TCR4_ONDEM_SHIFT (2U)
  10672. #define I2S_TCR4_ONDEM(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_ONDEM_SHIFT)) & I2S_TCR4_ONDEM_MASK)
  10673. #define I2S_TCR4_FSE_MASK (0x8U)
  10674. #define I2S_TCR4_FSE_SHIFT (3U)
  10675. #define I2S_TCR4_FSE(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FSE_SHIFT)) & I2S_TCR4_FSE_MASK)
  10676. #define I2S_TCR4_MF_MASK (0x10U)
  10677. #define I2S_TCR4_MF_SHIFT (4U)
  10678. #define I2S_TCR4_MF(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_MF_SHIFT)) & I2S_TCR4_MF_MASK)
  10679. #define I2S_TCR4_CHMOD_MASK (0x20U)
  10680. #define I2S_TCR4_CHMOD_SHIFT (5U)
  10681. #define I2S_TCR4_CHMOD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_CHMOD_SHIFT)) & I2S_TCR4_CHMOD_MASK)
  10682. #define I2S_TCR4_SYWD_MASK (0x1F00U)
  10683. #define I2S_TCR4_SYWD_SHIFT (8U)
  10684. #define I2S_TCR4_SYWD(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_SYWD_SHIFT)) & I2S_TCR4_SYWD_MASK)
  10685. #define I2S_TCR4_FRSZ_MASK (0x1F0000U)
  10686. #define I2S_TCR4_FRSZ_SHIFT (16U)
  10687. #define I2S_TCR4_FRSZ(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FRSZ_SHIFT)) & I2S_TCR4_FRSZ_MASK)
  10688. #define I2S_TCR4_FPACK_MASK (0x3000000U)
  10689. #define I2S_TCR4_FPACK_SHIFT (24U)
  10690. #define I2S_TCR4_FPACK(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FPACK_SHIFT)) & I2S_TCR4_FPACK_MASK)
  10691. #define I2S_TCR4_FCOMB_MASK (0xC000000U)
  10692. #define I2S_TCR4_FCOMB_SHIFT (26U)
  10693. #define I2S_TCR4_FCOMB(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FCOMB_SHIFT)) & I2S_TCR4_FCOMB_MASK)
  10694. #define I2S_TCR4_FCONT_MASK (0x10000000U)
  10695. #define I2S_TCR4_FCONT_SHIFT (28U)
  10696. #define I2S_TCR4_FCONT(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR4_FCONT_SHIFT)) & I2S_TCR4_FCONT_MASK)
  10697. /*! @name TCR5 - SAI Transmit Configuration 5 Register */
  10698. #define I2S_TCR5_FBT_MASK (0x1F00U)
  10699. #define I2S_TCR5_FBT_SHIFT (8U)
  10700. #define I2S_TCR5_FBT(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR5_FBT_SHIFT)) & I2S_TCR5_FBT_MASK)
  10701. #define I2S_TCR5_W0W_MASK (0x1F0000U)
  10702. #define I2S_TCR5_W0W_SHIFT (16U)
  10703. #define I2S_TCR5_W0W(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR5_W0W_SHIFT)) & I2S_TCR5_W0W_MASK)
  10704. #define I2S_TCR5_WNW_MASK (0x1F000000U)
  10705. #define I2S_TCR5_WNW_SHIFT (24U)
  10706. #define I2S_TCR5_WNW(x) (((uint32_t)(((uint32_t)(x)) << I2S_TCR5_WNW_SHIFT)) & I2S_TCR5_WNW_MASK)
  10707. /*! @name TDR - SAI Transmit Data Register */
  10708. #define I2S_TDR_TDR_MASK (0xFFFFFFFFU)
  10709. #define I2S_TDR_TDR_SHIFT (0U)
  10710. #define I2S_TDR_TDR(x) (((uint32_t)(((uint32_t)(x)) << I2S_TDR_TDR_SHIFT)) & I2S_TDR_TDR_MASK)
  10711. /* The count of I2S_TDR */
  10712. #define I2S_TDR_COUNT (4U)
  10713. /*! @name TFR - SAI Transmit FIFO Register */
  10714. #define I2S_TFR_RFP_MASK (0x3FU)
  10715. #define I2S_TFR_RFP_SHIFT (0U)
  10716. #define I2S_TFR_RFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TFR_RFP_SHIFT)) & I2S_TFR_RFP_MASK)
  10717. #define I2S_TFR_WFP_MASK (0x3F0000U)
  10718. #define I2S_TFR_WFP_SHIFT (16U)
  10719. #define I2S_TFR_WFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TFR_WFP_SHIFT)) & I2S_TFR_WFP_MASK)
  10720. #define I2S_TFR_WCP_MASK (0x80000000U)
  10721. #define I2S_TFR_WCP_SHIFT (31U)
  10722. #define I2S_TFR_WCP(x) (((uint32_t)(((uint32_t)(x)) << I2S_TFR_WCP_SHIFT)) & I2S_TFR_WCP_MASK)
  10723. /* The count of I2S_TFR */
  10724. #define I2S_TFR_COUNT (4U)
  10725. /*! @name TMR - SAI Transmit Mask Register */
  10726. #define I2S_TMR_TWM_MASK (0xFFFFFFFFU)
  10727. #define I2S_TMR_TWM_SHIFT (0U)
  10728. #define I2S_TMR_TWM(x) (((uint32_t)(((uint32_t)(x)) << I2S_TMR_TWM_SHIFT)) & I2S_TMR_TWM_MASK)
  10729. /*! @name RCSR - SAI Receive Control Register */
  10730. #define I2S_RCSR_FRDE_MASK (0x1U)
  10731. #define I2S_RCSR_FRDE_SHIFT (0U)
  10732. #define I2S_RCSR_FRDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FRDE_SHIFT)) & I2S_RCSR_FRDE_MASK)
  10733. #define I2S_RCSR_FWDE_MASK (0x2U)
  10734. #define I2S_RCSR_FWDE_SHIFT (1U)
  10735. #define I2S_RCSR_FWDE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FWDE_SHIFT)) & I2S_RCSR_FWDE_MASK)
  10736. #define I2S_RCSR_FRIE_MASK (0x100U)
  10737. #define I2S_RCSR_FRIE_SHIFT (8U)
  10738. #define I2S_RCSR_FRIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FRIE_SHIFT)) & I2S_RCSR_FRIE_MASK)
  10739. #define I2S_RCSR_FWIE_MASK (0x200U)
  10740. #define I2S_RCSR_FWIE_SHIFT (9U)
  10741. #define I2S_RCSR_FWIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FWIE_SHIFT)) & I2S_RCSR_FWIE_MASK)
  10742. #define I2S_RCSR_FEIE_MASK (0x400U)
  10743. #define I2S_RCSR_FEIE_SHIFT (10U)
  10744. #define I2S_RCSR_FEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FEIE_SHIFT)) & I2S_RCSR_FEIE_MASK)
  10745. #define I2S_RCSR_SEIE_MASK (0x800U)
  10746. #define I2S_RCSR_SEIE_SHIFT (11U)
  10747. #define I2S_RCSR_SEIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_SEIE_SHIFT)) & I2S_RCSR_SEIE_MASK)
  10748. #define I2S_RCSR_WSIE_MASK (0x1000U)
  10749. #define I2S_RCSR_WSIE_SHIFT (12U)
  10750. #define I2S_RCSR_WSIE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_WSIE_SHIFT)) & I2S_RCSR_WSIE_MASK)
  10751. #define I2S_RCSR_FRF_MASK (0x10000U)
  10752. #define I2S_RCSR_FRF_SHIFT (16U)
  10753. #define I2S_RCSR_FRF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FRF_SHIFT)) & I2S_RCSR_FRF_MASK)
  10754. #define I2S_RCSR_FWF_MASK (0x20000U)
  10755. #define I2S_RCSR_FWF_SHIFT (17U)
  10756. #define I2S_RCSR_FWF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FWF_SHIFT)) & I2S_RCSR_FWF_MASK)
  10757. #define I2S_RCSR_FEF_MASK (0x40000U)
  10758. #define I2S_RCSR_FEF_SHIFT (18U)
  10759. #define I2S_RCSR_FEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FEF_SHIFT)) & I2S_RCSR_FEF_MASK)
  10760. #define I2S_RCSR_SEF_MASK (0x80000U)
  10761. #define I2S_RCSR_SEF_SHIFT (19U)
  10762. #define I2S_RCSR_SEF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_SEF_SHIFT)) & I2S_RCSR_SEF_MASK)
  10763. #define I2S_RCSR_WSF_MASK (0x100000U)
  10764. #define I2S_RCSR_WSF_SHIFT (20U)
  10765. #define I2S_RCSR_WSF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_WSF_SHIFT)) & I2S_RCSR_WSF_MASK)
  10766. #define I2S_RCSR_SR_MASK (0x1000000U)
  10767. #define I2S_RCSR_SR_SHIFT (24U)
  10768. #define I2S_RCSR_SR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_SR_SHIFT)) & I2S_RCSR_SR_MASK)
  10769. #define I2S_RCSR_FR_MASK (0x2000000U)
  10770. #define I2S_RCSR_FR_SHIFT (25U)
  10771. #define I2S_RCSR_FR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_FR_SHIFT)) & I2S_RCSR_FR_MASK)
  10772. #define I2S_RCSR_BCE_MASK (0x10000000U)
  10773. #define I2S_RCSR_BCE_SHIFT (28U)
  10774. #define I2S_RCSR_BCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_BCE_SHIFT)) & I2S_RCSR_BCE_MASK)
  10775. #define I2S_RCSR_DBGE_MASK (0x20000000U)
  10776. #define I2S_RCSR_DBGE_SHIFT (29U)
  10777. #define I2S_RCSR_DBGE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_DBGE_SHIFT)) & I2S_RCSR_DBGE_MASK)
  10778. #define I2S_RCSR_STOPE_MASK (0x40000000U)
  10779. #define I2S_RCSR_STOPE_SHIFT (30U)
  10780. #define I2S_RCSR_STOPE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_STOPE_SHIFT)) & I2S_RCSR_STOPE_MASK)
  10781. #define I2S_RCSR_RE_MASK (0x80000000U)
  10782. #define I2S_RCSR_RE_SHIFT (31U)
  10783. #define I2S_RCSR_RE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCSR_RE_SHIFT)) & I2S_RCSR_RE_MASK)
  10784. /*! @name RCR1 - SAI Receive Configuration 1 Register */
  10785. #define I2S_RCR1_RFW_MASK (0x1FU)
  10786. #define I2S_RCR1_RFW_SHIFT (0U)
  10787. #define I2S_RCR1_RFW(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR1_RFW_SHIFT)) & I2S_RCR1_RFW_MASK)
  10788. /*! @name RCR2 - SAI Receive Configuration 2 Register */
  10789. #define I2S_RCR2_DIV_MASK (0xFFU)
  10790. #define I2S_RCR2_DIV_SHIFT (0U)
  10791. #define I2S_RCR2_DIV(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_DIV_SHIFT)) & I2S_RCR2_DIV_MASK)
  10792. #define I2S_RCR2_BCD_MASK (0x1000000U)
  10793. #define I2S_RCR2_BCD_SHIFT (24U)
  10794. #define I2S_RCR2_BCD(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCD_SHIFT)) & I2S_RCR2_BCD_MASK)
  10795. #define I2S_RCR2_BCP_MASK (0x2000000U)
  10796. #define I2S_RCR2_BCP_SHIFT (25U)
  10797. #define I2S_RCR2_BCP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCP_SHIFT)) & I2S_RCR2_BCP_MASK)
  10798. #define I2S_RCR2_MSEL_MASK (0xC000000U)
  10799. #define I2S_RCR2_MSEL_SHIFT (26U)
  10800. #define I2S_RCR2_MSEL(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_MSEL_SHIFT)) & I2S_RCR2_MSEL_MASK)
  10801. #define I2S_RCR2_BCI_MASK (0x10000000U)
  10802. #define I2S_RCR2_BCI_SHIFT (28U)
  10803. #define I2S_RCR2_BCI(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCI_SHIFT)) & I2S_RCR2_BCI_MASK)
  10804. #define I2S_RCR2_BCS_MASK (0x20000000U)
  10805. #define I2S_RCR2_BCS_SHIFT (29U)
  10806. #define I2S_RCR2_BCS(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_BCS_SHIFT)) & I2S_RCR2_BCS_MASK)
  10807. #define I2S_RCR2_SYNC_MASK (0xC0000000U)
  10808. #define I2S_RCR2_SYNC_SHIFT (30U)
  10809. #define I2S_RCR2_SYNC(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR2_SYNC_SHIFT)) & I2S_RCR2_SYNC_MASK)
  10810. /*! @name RCR3 - SAI Receive Configuration 3 Register */
  10811. #define I2S_RCR3_WDFL_MASK (0x1FU)
  10812. #define I2S_RCR3_WDFL_SHIFT (0U)
  10813. #define I2S_RCR3_WDFL(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR3_WDFL_SHIFT)) & I2S_RCR3_WDFL_MASK)
  10814. #define I2S_RCR3_RCE_MASK (0xF0000U)
  10815. #define I2S_RCR3_RCE_SHIFT (16U)
  10816. #define I2S_RCR3_RCE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR3_RCE_SHIFT)) & I2S_RCR3_RCE_MASK)
  10817. #define I2S_RCR3_CFR_MASK (0xF000000U)
  10818. #define I2S_RCR3_CFR_SHIFT (24U)
  10819. #define I2S_RCR3_CFR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR3_CFR_SHIFT)) & I2S_RCR3_CFR_MASK)
  10820. /*! @name RCR4 - SAI Receive Configuration 4 Register */
  10821. #define I2S_RCR4_FSD_MASK (0x1U)
  10822. #define I2S_RCR4_FSD_SHIFT (0U)
  10823. #define I2S_RCR4_FSD(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FSD_SHIFT)) & I2S_RCR4_FSD_MASK)
  10824. #define I2S_RCR4_FSP_MASK (0x2U)
  10825. #define I2S_RCR4_FSP_SHIFT (1U)
  10826. #define I2S_RCR4_FSP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FSP_SHIFT)) & I2S_RCR4_FSP_MASK)
  10827. #define I2S_RCR4_ONDEM_MASK (0x4U)
  10828. #define I2S_RCR4_ONDEM_SHIFT (2U)
  10829. #define I2S_RCR4_ONDEM(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_ONDEM_SHIFT)) & I2S_RCR4_ONDEM_MASK)
  10830. #define I2S_RCR4_FSE_MASK (0x8U)
  10831. #define I2S_RCR4_FSE_SHIFT (3U)
  10832. #define I2S_RCR4_FSE(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FSE_SHIFT)) & I2S_RCR4_FSE_MASK)
  10833. #define I2S_RCR4_MF_MASK (0x10U)
  10834. #define I2S_RCR4_MF_SHIFT (4U)
  10835. #define I2S_RCR4_MF(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_MF_SHIFT)) & I2S_RCR4_MF_MASK)
  10836. #define I2S_RCR4_SYWD_MASK (0x1F00U)
  10837. #define I2S_RCR4_SYWD_SHIFT (8U)
  10838. #define I2S_RCR4_SYWD(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_SYWD_SHIFT)) & I2S_RCR4_SYWD_MASK)
  10839. #define I2S_RCR4_FRSZ_MASK (0x1F0000U)
  10840. #define I2S_RCR4_FRSZ_SHIFT (16U)
  10841. #define I2S_RCR4_FRSZ(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FRSZ_SHIFT)) & I2S_RCR4_FRSZ_MASK)
  10842. #define I2S_RCR4_FPACK_MASK (0x3000000U)
  10843. #define I2S_RCR4_FPACK_SHIFT (24U)
  10844. #define I2S_RCR4_FPACK(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FPACK_SHIFT)) & I2S_RCR4_FPACK_MASK)
  10845. #define I2S_RCR4_FCOMB_MASK (0xC000000U)
  10846. #define I2S_RCR4_FCOMB_SHIFT (26U)
  10847. #define I2S_RCR4_FCOMB(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FCOMB_SHIFT)) & I2S_RCR4_FCOMB_MASK)
  10848. #define I2S_RCR4_FCONT_MASK (0x10000000U)
  10849. #define I2S_RCR4_FCONT_SHIFT (28U)
  10850. #define I2S_RCR4_FCONT(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR4_FCONT_SHIFT)) & I2S_RCR4_FCONT_MASK)
  10851. /*! @name RCR5 - SAI Receive Configuration 5 Register */
  10852. #define I2S_RCR5_FBT_MASK (0x1F00U)
  10853. #define I2S_RCR5_FBT_SHIFT (8U)
  10854. #define I2S_RCR5_FBT(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR5_FBT_SHIFT)) & I2S_RCR5_FBT_MASK)
  10855. #define I2S_RCR5_W0W_MASK (0x1F0000U)
  10856. #define I2S_RCR5_W0W_SHIFT (16U)
  10857. #define I2S_RCR5_W0W(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR5_W0W_SHIFT)) & I2S_RCR5_W0W_MASK)
  10858. #define I2S_RCR5_WNW_MASK (0x1F000000U)
  10859. #define I2S_RCR5_WNW_SHIFT (24U)
  10860. #define I2S_RCR5_WNW(x) (((uint32_t)(((uint32_t)(x)) << I2S_RCR5_WNW_SHIFT)) & I2S_RCR5_WNW_MASK)
  10861. /*! @name RDR - SAI Receive Data Register */
  10862. #define I2S_RDR_RDR_MASK (0xFFFFFFFFU)
  10863. #define I2S_RDR_RDR_SHIFT (0U)
  10864. #define I2S_RDR_RDR(x) (((uint32_t)(((uint32_t)(x)) << I2S_RDR_RDR_SHIFT)) & I2S_RDR_RDR_MASK)
  10865. /* The count of I2S_RDR */
  10866. #define I2S_RDR_COUNT (4U)
  10867. /*! @name RFR - SAI Receive FIFO Register */
  10868. #define I2S_RFR_RFP_MASK (0x3FU)
  10869. #define I2S_RFR_RFP_SHIFT (0U)
  10870. #define I2S_RFR_RFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RFR_RFP_SHIFT)) & I2S_RFR_RFP_MASK)
  10871. #define I2S_RFR_RCP_MASK (0x8000U)
  10872. #define I2S_RFR_RCP_SHIFT (15U)
  10873. #define I2S_RFR_RCP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RFR_RCP_SHIFT)) & I2S_RFR_RCP_MASK)
  10874. #define I2S_RFR_WFP_MASK (0x3F0000U)
  10875. #define I2S_RFR_WFP_SHIFT (16U)
  10876. #define I2S_RFR_WFP(x) (((uint32_t)(((uint32_t)(x)) << I2S_RFR_WFP_SHIFT)) & I2S_RFR_WFP_MASK)
  10877. /* The count of I2S_RFR */
  10878. #define I2S_RFR_COUNT (4U)
  10879. /*! @name RMR - SAI Receive Mask Register */
  10880. #define I2S_RMR_RWM_MASK (0xFFFFFFFFU)
  10881. #define I2S_RMR_RWM_SHIFT (0U)
  10882. #define I2S_RMR_RWM(x) (((uint32_t)(((uint32_t)(x)) << I2S_RMR_RWM_SHIFT)) & I2S_RMR_RWM_MASK)
  10883. /*!
  10884. * @}
  10885. */ /* end of group I2S_Register_Masks */
  10886. /* I2S - Peripheral instance base addresses */
  10887. /** Peripheral SAI1 base address */
  10888. #define SAI1_BASE (0x40384000u)
  10889. /** Peripheral SAI1 base pointer */
  10890. #define SAI1 ((I2S_Type *)SAI1_BASE)
  10891. /** Peripheral SAI2 base address */
  10892. #define SAI2_BASE (0x40388000u)
  10893. /** Peripheral SAI2 base pointer */
  10894. #define SAI2 ((I2S_Type *)SAI2_BASE)
  10895. /** Peripheral SAI3 base address */
  10896. #define SAI3_BASE (0x4038C000u)
  10897. /** Peripheral SAI3 base pointer */
  10898. #define SAI3 ((I2S_Type *)SAI3_BASE)
  10899. /** Array initializer of I2S peripheral base addresses */
  10900. #define I2S_BASE_ADDRS { 0u, SAI1_BASE, SAI2_BASE, SAI3_BASE }
  10901. /** Array initializer of I2S peripheral base pointers */
  10902. #define I2S_BASE_PTRS { (I2S_Type *)0u, SAI1, SAI2, SAI3 }
  10903. /** Interrupt vectors for the I2S peripheral type */
  10904. #define I2S_RX_IRQS { NotAvail_IRQn, SAI1_IRQn, SAI2_IRQn, SAI3_RX_IRQn }
  10905. #define I2S_TX_IRQS { NotAvail_IRQn, SAI1_IRQn, SAI2_IRQn, SAI3_TX_IRQn }
  10906. /*!
  10907. * @}
  10908. */ /* end of group I2S_Peripheral_Access_Layer */
  10909. /* ----------------------------------------------------------------------------
  10910. -- IOMUXC Peripheral Access Layer
  10911. ---------------------------------------------------------------------------- */
  10912. /*!
  10913. * @addtogroup IOMUXC_Peripheral_Access_Layer IOMUXC Peripheral Access Layer
  10914. * @{
  10915. */
  10916. /** IOMUXC - Register Layout Typedef */
  10917. typedef struct {
  10918. uint8_t RESERVED_0[20];
  10919. __IO uint32_t SW_MUX_CTL_PAD[124]; /**< SW_MUX_CTL_PAD_GPIO_EMC_00 SW MUX Control Register..SW_MUX_CTL_PAD_GPIO_SD_B1_11 SW MUX Control Register, array offset: 0x14, array step: 0x4 */
  10920. __IO uint32_t SW_PAD_CTL_PAD[124]; /**< SW_PAD_CTL_PAD_GPIO_EMC_00 SW PAD Control Register..SW_PAD_CTL_PAD_GPIO_SD_B1_11 SW PAD Control Register, array offset: 0x204, array step: 0x4 */
  10921. __IO uint32_t SELECT_INPUT[154]; /**< ANATOP_USB_OTG1_ID_SELECT_INPUT DAISY Register..XBAR1_IN23_SELECT_INPUT DAISY Register, array offset: 0x3F4, array step: 0x4 */
  10922. } IOMUXC_Type;
  10923. /* ----------------------------------------------------------------------------
  10924. -- IOMUXC Register Masks
  10925. ---------------------------------------------------------------------------- */
  10926. /*!
  10927. * @addtogroup IOMUXC_Register_Masks IOMUXC Register Masks
  10928. * @{
  10929. */
  10930. /*! @name SW_MUX_CTL_PAD - SW_MUX_CTL_PAD_GPIO_EMC_00 SW MUX Control Register..SW_MUX_CTL_PAD_GPIO_SD_B1_11 SW MUX Control Register */
  10931. #define IOMUXC_SW_MUX_CTL_PAD_MUX_MODE_MASK (0x7U)
  10932. #define IOMUXC_SW_MUX_CTL_PAD_MUX_MODE_SHIFT (0U)
  10933. #define IOMUXC_SW_MUX_CTL_PAD_MUX_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_MUX_CTL_PAD_MUX_MODE_SHIFT)) & IOMUXC_SW_MUX_CTL_PAD_MUX_MODE_MASK)
  10934. #define IOMUXC_SW_MUX_CTL_PAD_SION_MASK (0x10U)
  10935. #define IOMUXC_SW_MUX_CTL_PAD_SION_SHIFT (4U)
  10936. #define IOMUXC_SW_MUX_CTL_PAD_SION(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_MUX_CTL_PAD_SION_SHIFT)) & IOMUXC_SW_MUX_CTL_PAD_SION_MASK)
  10937. /* The count of IOMUXC_SW_MUX_CTL_PAD */
  10938. #define IOMUXC_SW_MUX_CTL_PAD_COUNT (124U)
  10939. /*! @name SW_PAD_CTL_PAD - SW_PAD_CTL_PAD_GPIO_EMC_00 SW PAD Control Register..SW_PAD_CTL_PAD_GPIO_SD_B1_11 SW PAD Control Register */
  10940. #define IOMUXC_SW_PAD_CTL_PAD_SRE_MASK (0x1U)
  10941. #define IOMUXC_SW_PAD_CTL_PAD_SRE_SHIFT (0U)
  10942. #define IOMUXC_SW_PAD_CTL_PAD_SRE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_SRE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_SRE_MASK)
  10943. #define IOMUXC_SW_PAD_CTL_PAD_DSE_MASK (0x38U)
  10944. #define IOMUXC_SW_PAD_CTL_PAD_DSE_SHIFT (3U)
  10945. #define IOMUXC_SW_PAD_CTL_PAD_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_DSE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_DSE_MASK)
  10946. #define IOMUXC_SW_PAD_CTL_PAD_SPEED_MASK (0xC0U)
  10947. #define IOMUXC_SW_PAD_CTL_PAD_SPEED_SHIFT (6U)
  10948. #define IOMUXC_SW_PAD_CTL_PAD_SPEED(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_SPEED_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_SPEED_MASK)
  10949. #define IOMUXC_SW_PAD_CTL_PAD_ODE_MASK (0x800U)
  10950. #define IOMUXC_SW_PAD_CTL_PAD_ODE_SHIFT (11U)
  10951. #define IOMUXC_SW_PAD_CTL_PAD_ODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_ODE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_ODE_MASK)
  10952. #define IOMUXC_SW_PAD_CTL_PAD_PKE_MASK (0x1000U)
  10953. #define IOMUXC_SW_PAD_CTL_PAD_PKE_SHIFT (12U)
  10954. #define IOMUXC_SW_PAD_CTL_PAD_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_PKE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_PKE_MASK)
  10955. #define IOMUXC_SW_PAD_CTL_PAD_PUE_MASK (0x2000U)
  10956. #define IOMUXC_SW_PAD_CTL_PAD_PUE_SHIFT (13U)
  10957. #define IOMUXC_SW_PAD_CTL_PAD_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_PUE_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_PUE_MASK)
  10958. #define IOMUXC_SW_PAD_CTL_PAD_PUS_MASK (0xC000U)
  10959. #define IOMUXC_SW_PAD_CTL_PAD_PUS_SHIFT (14U)
  10960. #define IOMUXC_SW_PAD_CTL_PAD_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_PUS_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_PUS_MASK)
  10961. #define IOMUXC_SW_PAD_CTL_PAD_HYS_MASK (0x10000U)
  10962. #define IOMUXC_SW_PAD_CTL_PAD_HYS_SHIFT (16U)
  10963. #define IOMUXC_SW_PAD_CTL_PAD_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SW_PAD_CTL_PAD_HYS_SHIFT)) & IOMUXC_SW_PAD_CTL_PAD_HYS_MASK)
  10964. /* The count of IOMUXC_SW_PAD_CTL_PAD */
  10965. #define IOMUXC_SW_PAD_CTL_PAD_COUNT (124U)
  10966. /*! @name SELECT_INPUT - ANATOP_USB_OTG1_ID_SELECT_INPUT DAISY Register..XBAR1_IN23_SELECT_INPUT DAISY Register */
  10967. #define IOMUXC_SELECT_INPUT_DAISY_MASK (0x7U) /* Merged from fields with different position or width, of widths (1, 2, 3), largest definition used */
  10968. #define IOMUXC_SELECT_INPUT_DAISY_SHIFT (0U)
  10969. #define IOMUXC_SELECT_INPUT_DAISY(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SELECT_INPUT_DAISY_SHIFT)) & IOMUXC_SELECT_INPUT_DAISY_MASK) /* Merged from fields with different position or width, of widths (1, 2, 3), largest definition used */
  10970. /* The count of IOMUXC_SELECT_INPUT */
  10971. #define IOMUXC_SELECT_INPUT_COUNT (154U)
  10972. /*!
  10973. * @}
  10974. */ /* end of group IOMUXC_Register_Masks */
  10975. /* IOMUXC - Peripheral instance base addresses */
  10976. /** Peripheral IOMUXC base address */
  10977. #define IOMUXC_BASE (0x401F8000u)
  10978. /** Peripheral IOMUXC base pointer */
  10979. #define IOMUXC ((IOMUXC_Type *)IOMUXC_BASE)
  10980. /** Array initializer of IOMUXC peripheral base addresses */
  10981. #define IOMUXC_BASE_ADDRS { IOMUXC_BASE }
  10982. /** Array initializer of IOMUXC peripheral base pointers */
  10983. #define IOMUXC_BASE_PTRS { IOMUXC }
  10984. /*!
  10985. * @}
  10986. */ /* end of group IOMUXC_Peripheral_Access_Layer */
  10987. /* ----------------------------------------------------------------------------
  10988. -- IOMUXC_GPR Peripheral Access Layer
  10989. ---------------------------------------------------------------------------- */
  10990. /*!
  10991. * @addtogroup IOMUXC_GPR_Peripheral_Access_Layer IOMUXC_GPR Peripheral Access Layer
  10992. * @{
  10993. */
  10994. /** IOMUXC_GPR - Register Layout Typedef */
  10995. typedef struct {
  10996. uint32_t GPR0; /**< GPR0 General Purpose Register, offset: 0x0 */
  10997. __IO uint32_t GPR1; /**< GPR1 General Purpose Register, offset: 0x4 */
  10998. __IO uint32_t GPR2; /**< GPR2 General Purpose Register, offset: 0x8 */
  10999. __IO uint32_t GPR3; /**< GPR3 General Purpose Register, offset: 0xC */
  11000. __IO uint32_t GPR4; /**< GPR4 General Purpose Register, offset: 0x10 */
  11001. __IO uint32_t GPR5; /**< GPR5 General Purpose Register, offset: 0x14 */
  11002. __IO uint32_t GPR6; /**< GPR6 General Purpose Register, offset: 0x18 */
  11003. __IO uint32_t GPR7; /**< GPR7 General Purpose Register, offset: 0x1C */
  11004. __IO uint32_t GPR8; /**< GPR8 General Purpose Register, offset: 0x20 */
  11005. uint32_t GPR9; /**< GPR9 General Purpose Register, offset: 0x24 */
  11006. __IO uint32_t GPR10; /**< GPR10 General Purpose Register, offset: 0x28 */
  11007. __IO uint32_t GPR11; /**< GPR11 General Purpose Register, offset: 0x2C */
  11008. __IO uint32_t GPR12; /**< GPR12 General Purpose Register, offset: 0x30 */
  11009. __IO uint32_t GPR13; /**< GPR13 General Purpose Register, offset: 0x34 */
  11010. __IO uint32_t GPR14; /**< GPR14 General Purpose Register, offset: 0x38 */
  11011. uint32_t GPR15; /**< GPR15 General Purpose Register, offset: 0x3C */
  11012. __IO uint32_t GPR16; /**< GPR16 General Purpose Register, offset: 0x40 */
  11013. __IO uint32_t GPR17; /**< GPR17 General Purpose Register, offset: 0x44 */
  11014. __IO uint32_t GPR18; /**< GPR18 General Purpose Register, offset: 0x48 */
  11015. __IO uint32_t GPR19; /**< GPR19 General Purpose Register, offset: 0x4C */
  11016. __IO uint32_t GPR20; /**< GPR20 General Purpose Register, offset: 0x50 */
  11017. __IO uint32_t GPR21; /**< GPR21 General Purpose Register, offset: 0x54 */
  11018. __IO uint32_t GPR22; /**< GPR22 General Purpose Register, offset: 0x58 */
  11019. __IO uint32_t GPR23; /**< GPR23 General Purpose Register, offset: 0x5C */
  11020. __IO uint32_t GPR24; /**< GPR24 General Purpose Register, offset: 0x60 */
  11021. __IO uint32_t GPR25; /**< GPR25 General Purpose Register, offset: 0x64 */
  11022. } IOMUXC_GPR_Type;
  11023. /* ----------------------------------------------------------------------------
  11024. -- IOMUXC_GPR Register Masks
  11025. ---------------------------------------------------------------------------- */
  11026. /*!
  11027. * @addtogroup IOMUXC_GPR_Register_Masks IOMUXC_GPR Register Masks
  11028. * @{
  11029. */
  11030. /*! @name GPR1 - GPR1 General Purpose Register */
  11031. #define IOMUXC_GPR_GPR1_SAI1_MCLK1_SEL_MASK (0x7U)
  11032. #define IOMUXC_GPR_GPR1_SAI1_MCLK1_SEL_SHIFT (0U)
  11033. #define IOMUXC_GPR_GPR1_SAI1_MCLK1_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI1_MCLK1_SEL_SHIFT)) & IOMUXC_GPR_GPR1_SAI1_MCLK1_SEL_MASK)
  11034. #define IOMUXC_GPR_GPR1_SAI1_MCLK2_SEL_MASK (0x38U)
  11035. #define IOMUXC_GPR_GPR1_SAI1_MCLK2_SEL_SHIFT (3U)
  11036. #define IOMUXC_GPR_GPR1_SAI1_MCLK2_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI1_MCLK2_SEL_SHIFT)) & IOMUXC_GPR_GPR1_SAI1_MCLK2_SEL_MASK)
  11037. #define IOMUXC_GPR_GPR1_SAI1_MCLK3_SEL_MASK (0xC0U)
  11038. #define IOMUXC_GPR_GPR1_SAI1_MCLK3_SEL_SHIFT (6U)
  11039. #define IOMUXC_GPR_GPR1_SAI1_MCLK3_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI1_MCLK3_SEL_SHIFT)) & IOMUXC_GPR_GPR1_SAI1_MCLK3_SEL_MASK)
  11040. #define IOMUXC_GPR_GPR1_SAI2_MCLK3_SEL_MASK (0x300U)
  11041. #define IOMUXC_GPR_GPR1_SAI2_MCLK3_SEL_SHIFT (8U)
  11042. #define IOMUXC_GPR_GPR1_SAI2_MCLK3_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI2_MCLK3_SEL_SHIFT)) & IOMUXC_GPR_GPR1_SAI2_MCLK3_SEL_MASK)
  11043. #define IOMUXC_GPR_GPR1_SAI3_MCLK3_SEL_MASK (0xC00U)
  11044. #define IOMUXC_GPR_GPR1_SAI3_MCLK3_SEL_SHIFT (10U)
  11045. #define IOMUXC_GPR_GPR1_SAI3_MCLK3_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI3_MCLK3_SEL_SHIFT)) & IOMUXC_GPR_GPR1_SAI3_MCLK3_SEL_MASK)
  11046. #define IOMUXC_GPR_GPR1_GINT_MASK (0x1000U)
  11047. #define IOMUXC_GPR_GPR1_GINT_SHIFT (12U)
  11048. #define IOMUXC_GPR_GPR1_GINT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_GINT_SHIFT)) & IOMUXC_GPR_GPR1_GINT_MASK)
  11049. #define IOMUXC_GPR_GPR1_ENET1_CLK_SEL_MASK (0x2000U)
  11050. #define IOMUXC_GPR_GPR1_ENET1_CLK_SEL_SHIFT (13U)
  11051. #define IOMUXC_GPR_GPR1_ENET1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ENET1_CLK_SEL_SHIFT)) & IOMUXC_GPR_GPR1_ENET1_CLK_SEL_MASK)
  11052. #define IOMUXC_GPR_GPR1_USB_EXP_MODE_MASK (0x8000U)
  11053. #define IOMUXC_GPR_GPR1_USB_EXP_MODE_SHIFT (15U)
  11054. #define IOMUXC_GPR_GPR1_USB_EXP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_USB_EXP_MODE_SHIFT)) & IOMUXC_GPR_GPR1_USB_EXP_MODE_MASK)
  11055. #define IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR_MASK (0x20000U)
  11056. #define IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR_SHIFT (17U)
  11057. #define IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR_SHIFT)) & IOMUXC_GPR_GPR1_ENET1_TX_CLK_DIR_MASK)
  11058. #define IOMUXC_GPR_GPR1_SAI1_MCLK_DIR_MASK (0x80000U)
  11059. #define IOMUXC_GPR_GPR1_SAI1_MCLK_DIR_SHIFT (19U)
  11060. #define IOMUXC_GPR_GPR1_SAI1_MCLK_DIR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI1_MCLK_DIR_SHIFT)) & IOMUXC_GPR_GPR1_SAI1_MCLK_DIR_MASK)
  11061. #define IOMUXC_GPR_GPR1_SAI2_MCLK_DIR_MASK (0x100000U)
  11062. #define IOMUXC_GPR_GPR1_SAI2_MCLK_DIR_SHIFT (20U)
  11063. #define IOMUXC_GPR_GPR1_SAI2_MCLK_DIR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI2_MCLK_DIR_SHIFT)) & IOMUXC_GPR_GPR1_SAI2_MCLK_DIR_MASK)
  11064. #define IOMUXC_GPR_GPR1_SAI3_MCLK_DIR_MASK (0x200000U)
  11065. #define IOMUXC_GPR_GPR1_SAI3_MCLK_DIR_SHIFT (21U)
  11066. #define IOMUXC_GPR_GPR1_SAI3_MCLK_DIR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_SAI3_MCLK_DIR_SHIFT)) & IOMUXC_GPR_GPR1_SAI3_MCLK_DIR_MASK)
  11067. #define IOMUXC_GPR_GPR1_EXC_MON_MASK (0x400000U)
  11068. #define IOMUXC_GPR_GPR1_EXC_MON_SHIFT (22U)
  11069. #define IOMUXC_GPR_GPR1_EXC_MON(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_EXC_MON_SHIFT)) & IOMUXC_GPR_GPR1_EXC_MON_MASK)
  11070. #define IOMUXC_GPR_GPR1_ENET_IPG_CLK_S_EN_MASK (0x800000U)
  11071. #define IOMUXC_GPR_GPR1_ENET_IPG_CLK_S_EN_SHIFT (23U)
  11072. #define IOMUXC_GPR_GPR1_ENET_IPG_CLK_S_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_ENET_IPG_CLK_S_EN_SHIFT)) & IOMUXC_GPR_GPR1_ENET_IPG_CLK_S_EN_MASK)
  11073. #define IOMUXC_GPR_GPR1_CM7_FORCE_HCLK_EN_MASK (0x80000000U)
  11074. #define IOMUXC_GPR_GPR1_CM7_FORCE_HCLK_EN_SHIFT (31U)
  11075. #define IOMUXC_GPR_GPR1_CM7_FORCE_HCLK_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR1_CM7_FORCE_HCLK_EN_SHIFT)) & IOMUXC_GPR_GPR1_CM7_FORCE_HCLK_EN_MASK)
  11076. /*! @name GPR2 - GPR2 General Purpose Register */
  11077. #define IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING_MASK (0x1000U)
  11078. #define IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING_SHIFT (12U)
  11079. #define IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING_SHIFT)) & IOMUXC_GPR_GPR2_L2_MEM_EN_POWERSAVING_MASK)
  11080. #define IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP_MASK (0x4000U)
  11081. #define IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP_SHIFT (14U)
  11082. #define IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP_SHIFT)) & IOMUXC_GPR_GPR2_L2_MEM_DEEPSLEEP_MASK)
  11083. #define IOMUXC_GPR_GPR2_MQS_CLK_DIV_MASK (0xFF0000U)
  11084. #define IOMUXC_GPR_GPR2_MQS_CLK_DIV_SHIFT (16U)
  11085. #define IOMUXC_GPR_GPR2_MQS_CLK_DIV(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_MQS_CLK_DIV_SHIFT)) & IOMUXC_GPR_GPR2_MQS_CLK_DIV_MASK)
  11086. #define IOMUXC_GPR_GPR2_MQS_SW_RST_MASK (0x1000000U)
  11087. #define IOMUXC_GPR_GPR2_MQS_SW_RST_SHIFT (24U)
  11088. #define IOMUXC_GPR_GPR2_MQS_SW_RST(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_MQS_SW_RST_SHIFT)) & IOMUXC_GPR_GPR2_MQS_SW_RST_MASK)
  11089. #define IOMUXC_GPR_GPR2_MQS_EN_MASK (0x2000000U)
  11090. #define IOMUXC_GPR_GPR2_MQS_EN_SHIFT (25U)
  11091. #define IOMUXC_GPR_GPR2_MQS_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_MQS_EN_SHIFT)) & IOMUXC_GPR_GPR2_MQS_EN_MASK)
  11092. #define IOMUXC_GPR_GPR2_MQS_OVERSAMPLE_MASK (0x4000000U)
  11093. #define IOMUXC_GPR_GPR2_MQS_OVERSAMPLE_SHIFT (26U)
  11094. #define IOMUXC_GPR_GPR2_MQS_OVERSAMPLE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_MQS_OVERSAMPLE_SHIFT)) & IOMUXC_GPR_GPR2_MQS_OVERSAMPLE_MASK)
  11095. #define IOMUXC_GPR_GPR2_QTIMER1_TMR_CNTS_FREEZE_MASK (0x10000000U)
  11096. #define IOMUXC_GPR_GPR2_QTIMER1_TMR_CNTS_FREEZE_SHIFT (28U)
  11097. #define IOMUXC_GPR_GPR2_QTIMER1_TMR_CNTS_FREEZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_QTIMER1_TMR_CNTS_FREEZE_SHIFT)) & IOMUXC_GPR_GPR2_QTIMER1_TMR_CNTS_FREEZE_MASK)
  11098. #define IOMUXC_GPR_GPR2_QTIMER2_TMR_CNTS_FREEZE_MASK (0x20000000U)
  11099. #define IOMUXC_GPR_GPR2_QTIMER2_TMR_CNTS_FREEZE_SHIFT (29U)
  11100. #define IOMUXC_GPR_GPR2_QTIMER2_TMR_CNTS_FREEZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_QTIMER2_TMR_CNTS_FREEZE_SHIFT)) & IOMUXC_GPR_GPR2_QTIMER2_TMR_CNTS_FREEZE_MASK)
  11101. #define IOMUXC_GPR_GPR2_QTIMER3_TMR_CNTS_FREEZE_MASK (0x40000000U)
  11102. #define IOMUXC_GPR_GPR2_QTIMER3_TMR_CNTS_FREEZE_SHIFT (30U)
  11103. #define IOMUXC_GPR_GPR2_QTIMER3_TMR_CNTS_FREEZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_QTIMER3_TMR_CNTS_FREEZE_SHIFT)) & IOMUXC_GPR_GPR2_QTIMER3_TMR_CNTS_FREEZE_MASK)
  11104. #define IOMUXC_GPR_GPR2_QTIMER4_TMR_CNTS_FREEZE_MASK (0x80000000U)
  11105. #define IOMUXC_GPR_GPR2_QTIMER4_TMR_CNTS_FREEZE_SHIFT (31U)
  11106. #define IOMUXC_GPR_GPR2_QTIMER4_TMR_CNTS_FREEZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR2_QTIMER4_TMR_CNTS_FREEZE_SHIFT)) & IOMUXC_GPR_GPR2_QTIMER4_TMR_CNTS_FREEZE_MASK)
  11107. /*! @name GPR3 - GPR3 General Purpose Register */
  11108. #define IOMUXC_GPR_GPR3_OCRAM_CTL_MASK (0xFU)
  11109. #define IOMUXC_GPR_GPR3_OCRAM_CTL_SHIFT (0U)
  11110. #define IOMUXC_GPR_GPR3_OCRAM_CTL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR3_OCRAM_CTL_SHIFT)) & IOMUXC_GPR_GPR3_OCRAM_CTL_MASK)
  11111. #define IOMUXC_GPR_GPR3_DCP_KEY_SEL_MASK (0x10U)
  11112. #define IOMUXC_GPR_GPR3_DCP_KEY_SEL_SHIFT (4U)
  11113. #define IOMUXC_GPR_GPR3_DCP_KEY_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR3_DCP_KEY_SEL_SHIFT)) & IOMUXC_GPR_GPR3_DCP_KEY_SEL_MASK)
  11114. #define IOMUXC_GPR_GPR3_OCRAM_STATUS_MASK (0xF0000U)
  11115. #define IOMUXC_GPR_GPR3_OCRAM_STATUS_SHIFT (16U)
  11116. #define IOMUXC_GPR_GPR3_OCRAM_STATUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR3_OCRAM_STATUS_SHIFT)) & IOMUXC_GPR_GPR3_OCRAM_STATUS_MASK)
  11117. /*! @name GPR4 - GPR4 General Purpose Register */
  11118. #define IOMUXC_GPR_GPR4_EDMA_STOP_REQ_MASK (0x1U)
  11119. #define IOMUXC_GPR_GPR4_EDMA_STOP_REQ_SHIFT (0U)
  11120. #define IOMUXC_GPR_GPR4_EDMA_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_EDMA_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_EDMA_STOP_REQ_MASK)
  11121. #define IOMUXC_GPR_GPR4_CAN1_STOP_REQ_MASK (0x2U)
  11122. #define IOMUXC_GPR_GPR4_CAN1_STOP_REQ_SHIFT (1U)
  11123. #define IOMUXC_GPR_GPR4_CAN1_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_CAN1_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_CAN1_STOP_REQ_MASK)
  11124. #define IOMUXC_GPR_GPR4_CAN2_STOP_REQ_MASK (0x4U)
  11125. #define IOMUXC_GPR_GPR4_CAN2_STOP_REQ_SHIFT (2U)
  11126. #define IOMUXC_GPR_GPR4_CAN2_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_CAN2_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_CAN2_STOP_REQ_MASK)
  11127. #define IOMUXC_GPR_GPR4_TRNG_STOP_REQ_MASK (0x8U)
  11128. #define IOMUXC_GPR_GPR4_TRNG_STOP_REQ_SHIFT (3U)
  11129. #define IOMUXC_GPR_GPR4_TRNG_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_TRNG_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_TRNG_STOP_REQ_MASK)
  11130. #define IOMUXC_GPR_GPR4_ENET_STOP_REQ_MASK (0x10U)
  11131. #define IOMUXC_GPR_GPR4_ENET_STOP_REQ_SHIFT (4U)
  11132. #define IOMUXC_GPR_GPR4_ENET_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_ENET_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_ENET_STOP_REQ_MASK)
  11133. #define IOMUXC_GPR_GPR4_SAI1_STOP_REQ_MASK (0x20U)
  11134. #define IOMUXC_GPR_GPR4_SAI1_STOP_REQ_SHIFT (5U)
  11135. #define IOMUXC_GPR_GPR4_SAI1_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI1_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_SAI1_STOP_REQ_MASK)
  11136. #define IOMUXC_GPR_GPR4_SAI2_STOP_REQ_MASK (0x40U)
  11137. #define IOMUXC_GPR_GPR4_SAI2_STOP_REQ_SHIFT (6U)
  11138. #define IOMUXC_GPR_GPR4_SAI2_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI2_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_SAI2_STOP_REQ_MASK)
  11139. #define IOMUXC_GPR_GPR4_SAI3_STOP_REQ_MASK (0x80U)
  11140. #define IOMUXC_GPR_GPR4_SAI3_STOP_REQ_SHIFT (7U)
  11141. #define IOMUXC_GPR_GPR4_SAI3_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI3_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_SAI3_STOP_REQ_MASK)
  11142. #define IOMUXC_GPR_GPR4_SEMC_STOP_REQ_MASK (0x200U)
  11143. #define IOMUXC_GPR_GPR4_SEMC_STOP_REQ_SHIFT (9U)
  11144. #define IOMUXC_GPR_GPR4_SEMC_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SEMC_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_SEMC_STOP_REQ_MASK)
  11145. #define IOMUXC_GPR_GPR4_PIT_STOP_REQ_MASK (0x400U)
  11146. #define IOMUXC_GPR_GPR4_PIT_STOP_REQ_SHIFT (10U)
  11147. #define IOMUXC_GPR_GPR4_PIT_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_PIT_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_PIT_STOP_REQ_MASK)
  11148. #define IOMUXC_GPR_GPR4_FLEXSPI_STOP_REQ_MASK (0x800U)
  11149. #define IOMUXC_GPR_GPR4_FLEXSPI_STOP_REQ_SHIFT (11U)
  11150. #define IOMUXC_GPR_GPR4_FLEXSPI_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_FLEXSPI_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_FLEXSPI_STOP_REQ_MASK)
  11151. #define IOMUXC_GPR_GPR4_FLEXIO1_STOP_REQ_MASK (0x1000U)
  11152. #define IOMUXC_GPR_GPR4_FLEXIO1_STOP_REQ_SHIFT (12U)
  11153. #define IOMUXC_GPR_GPR4_FLEXIO1_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_FLEXIO1_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_FLEXIO1_STOP_REQ_MASK)
  11154. #define IOMUXC_GPR_GPR4_FLEXIO2_STOP_REQ_MASK (0x2000U)
  11155. #define IOMUXC_GPR_GPR4_FLEXIO2_STOP_REQ_SHIFT (13U)
  11156. #define IOMUXC_GPR_GPR4_FLEXIO2_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_FLEXIO2_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR4_FLEXIO2_STOP_REQ_MASK)
  11157. #define IOMUXC_GPR_GPR4_EDMA_STOP_ACK_MASK (0x10000U)
  11158. #define IOMUXC_GPR_GPR4_EDMA_STOP_ACK_SHIFT (16U)
  11159. #define IOMUXC_GPR_GPR4_EDMA_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_EDMA_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_EDMA_STOP_ACK_MASK)
  11160. #define IOMUXC_GPR_GPR4_CAN1_STOP_ACK_MASK (0x20000U)
  11161. #define IOMUXC_GPR_GPR4_CAN1_STOP_ACK_SHIFT (17U)
  11162. #define IOMUXC_GPR_GPR4_CAN1_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_CAN1_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_CAN1_STOP_ACK_MASK)
  11163. #define IOMUXC_GPR_GPR4_CAN2_STOP_ACK_MASK (0x40000U)
  11164. #define IOMUXC_GPR_GPR4_CAN2_STOP_ACK_SHIFT (18U)
  11165. #define IOMUXC_GPR_GPR4_CAN2_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_CAN2_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_CAN2_STOP_ACK_MASK)
  11166. #define IOMUXC_GPR_GPR4_TRNG_STOP_ACK_MASK (0x80000U)
  11167. #define IOMUXC_GPR_GPR4_TRNG_STOP_ACK_SHIFT (19U)
  11168. #define IOMUXC_GPR_GPR4_TRNG_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_TRNG_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_TRNG_STOP_ACK_MASK)
  11169. #define IOMUXC_GPR_GPR4_ENET_STOP_ACK_MASK (0x100000U)
  11170. #define IOMUXC_GPR_GPR4_ENET_STOP_ACK_SHIFT (20U)
  11171. #define IOMUXC_GPR_GPR4_ENET_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_ENET_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_ENET_STOP_ACK_MASK)
  11172. #define IOMUXC_GPR_GPR4_SAI1_STOP_ACK_MASK (0x200000U)
  11173. #define IOMUXC_GPR_GPR4_SAI1_STOP_ACK_SHIFT (21U)
  11174. #define IOMUXC_GPR_GPR4_SAI1_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI1_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_SAI1_STOP_ACK_MASK)
  11175. #define IOMUXC_GPR_GPR4_SAI2_STOP_ACK_MASK (0x400000U)
  11176. #define IOMUXC_GPR_GPR4_SAI2_STOP_ACK_SHIFT (22U)
  11177. #define IOMUXC_GPR_GPR4_SAI2_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI2_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_SAI2_STOP_ACK_MASK)
  11178. #define IOMUXC_GPR_GPR4_SAI3_STOP_ACK_MASK (0x800000U)
  11179. #define IOMUXC_GPR_GPR4_SAI3_STOP_ACK_SHIFT (23U)
  11180. #define IOMUXC_GPR_GPR4_SAI3_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SAI3_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_SAI3_STOP_ACK_MASK)
  11181. #define IOMUXC_GPR_GPR4_SEMC_STOP_ACK_MASK (0x2000000U)
  11182. #define IOMUXC_GPR_GPR4_SEMC_STOP_ACK_SHIFT (25U)
  11183. #define IOMUXC_GPR_GPR4_SEMC_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_SEMC_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_SEMC_STOP_ACK_MASK)
  11184. #define IOMUXC_GPR_GPR4_PIT_STOP_ACK_MASK (0x4000000U)
  11185. #define IOMUXC_GPR_GPR4_PIT_STOP_ACK_SHIFT (26U)
  11186. #define IOMUXC_GPR_GPR4_PIT_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_PIT_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_PIT_STOP_ACK_MASK)
  11187. #define IOMUXC_GPR_GPR4_FLEXSPI_STOP_ACK_MASK (0x8000000U)
  11188. #define IOMUXC_GPR_GPR4_FLEXSPI_STOP_ACK_SHIFT (27U)
  11189. #define IOMUXC_GPR_GPR4_FLEXSPI_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_FLEXSPI_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_FLEXSPI_STOP_ACK_MASK)
  11190. #define IOMUXC_GPR_GPR4_FLEXIO1_STOP_ACK_MASK (0x10000000U)
  11191. #define IOMUXC_GPR_GPR4_FLEXIO1_STOP_ACK_SHIFT (28U)
  11192. #define IOMUXC_GPR_GPR4_FLEXIO1_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_FLEXIO1_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_FLEXIO1_STOP_ACK_MASK)
  11193. #define IOMUXC_GPR_GPR4_FLEXIO2_STOP_ACK_MASK (0x20000000U)
  11194. #define IOMUXC_GPR_GPR4_FLEXIO2_STOP_ACK_SHIFT (29U)
  11195. #define IOMUXC_GPR_GPR4_FLEXIO2_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR4_FLEXIO2_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR4_FLEXIO2_STOP_ACK_MASK)
  11196. /*! @name GPR5 - GPR5 General Purpose Register */
  11197. #define IOMUXC_GPR_GPR5_WDOG1_MASK_MASK (0x40U)
  11198. #define IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT (6U)
  11199. #define IOMUXC_GPR_GPR5_WDOG1_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG1_MASK_SHIFT)) & IOMUXC_GPR_GPR5_WDOG1_MASK_MASK)
  11200. #define IOMUXC_GPR_GPR5_WDOG2_MASK_MASK (0x80U)
  11201. #define IOMUXC_GPR_GPR5_WDOG2_MASK_SHIFT (7U)
  11202. #define IOMUXC_GPR_GPR5_WDOG2_MASK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_WDOG2_MASK_SHIFT)) & IOMUXC_GPR_GPR5_WDOG2_MASK_MASK)
  11203. #define IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL_MASK (0x800000U)
  11204. #define IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL_SHIFT (23U)
  11205. #define IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL_SHIFT)) & IOMUXC_GPR_GPR5_GPT2_CAPIN1_SEL_MASK)
  11206. #define IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL_MASK (0x1000000U)
  11207. #define IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL_SHIFT (24U)
  11208. #define IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL_SHIFT)) & IOMUXC_GPR_GPR5_GPT2_CAPIN2_SEL_MASK)
  11209. #define IOMUXC_GPR_GPR5_ENET_EVENT3IN_SEL_MASK (0x2000000U)
  11210. #define IOMUXC_GPR_GPR5_ENET_EVENT3IN_SEL_SHIFT (25U)
  11211. #define IOMUXC_GPR_GPR5_ENET_EVENT3IN_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_ENET_EVENT3IN_SEL_SHIFT)) & IOMUXC_GPR_GPR5_ENET_EVENT3IN_SEL_MASK)
  11212. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1_MASK (0x10000000U)
  11213. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1_SHIFT (28U)
  11214. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1_SHIFT)) & IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT1_MASK)
  11215. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2_MASK (0x20000000U)
  11216. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2_SHIFT (29U)
  11217. #define IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2_SHIFT)) & IOMUXC_GPR_GPR5_VREF_1M_CLK_GPT2_MASK)
  11218. /*! @name GPR6 - GPR6 General Purpose Register */
  11219. #define IOMUXC_GPR_GPR6_QTIMER1_TRM0_INPUT_SEL_MASK (0x1U)
  11220. #define IOMUXC_GPR_GPR6_QTIMER1_TRM0_INPUT_SEL_SHIFT (0U)
  11221. #define IOMUXC_GPR_GPR6_QTIMER1_TRM0_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER1_TRM0_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER1_TRM0_INPUT_SEL_MASK)
  11222. #define IOMUXC_GPR_GPR6_QTIMER1_TRM1_INPUT_SEL_MASK (0x2U)
  11223. #define IOMUXC_GPR_GPR6_QTIMER1_TRM1_INPUT_SEL_SHIFT (1U)
  11224. #define IOMUXC_GPR_GPR6_QTIMER1_TRM1_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER1_TRM1_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER1_TRM1_INPUT_SEL_MASK)
  11225. #define IOMUXC_GPR_GPR6_QTIMER1_TRM2_INPUT_SEL_MASK (0x4U)
  11226. #define IOMUXC_GPR_GPR6_QTIMER1_TRM2_INPUT_SEL_SHIFT (2U)
  11227. #define IOMUXC_GPR_GPR6_QTIMER1_TRM2_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER1_TRM2_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER1_TRM2_INPUT_SEL_MASK)
  11228. #define IOMUXC_GPR_GPR6_QTIMER1_TRM3_INPUT_SEL_MASK (0x8U)
  11229. #define IOMUXC_GPR_GPR6_QTIMER1_TRM3_INPUT_SEL_SHIFT (3U)
  11230. #define IOMUXC_GPR_GPR6_QTIMER1_TRM3_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER1_TRM3_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER1_TRM3_INPUT_SEL_MASK)
  11231. #define IOMUXC_GPR_GPR6_QTIMER2_TRM0_INPUT_SEL_MASK (0x10U)
  11232. #define IOMUXC_GPR_GPR6_QTIMER2_TRM0_INPUT_SEL_SHIFT (4U)
  11233. #define IOMUXC_GPR_GPR6_QTIMER2_TRM0_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER2_TRM0_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER2_TRM0_INPUT_SEL_MASK)
  11234. #define IOMUXC_GPR_GPR6_QTIMER2_TRM1_INPUT_SEL_MASK (0x20U)
  11235. #define IOMUXC_GPR_GPR6_QTIMER2_TRM1_INPUT_SEL_SHIFT (5U)
  11236. #define IOMUXC_GPR_GPR6_QTIMER2_TRM1_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER2_TRM1_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER2_TRM1_INPUT_SEL_MASK)
  11237. #define IOMUXC_GPR_GPR6_QTIMER2_TRM2_INPUT_SEL_MASK (0x40U)
  11238. #define IOMUXC_GPR_GPR6_QTIMER2_TRM2_INPUT_SEL_SHIFT (6U)
  11239. #define IOMUXC_GPR_GPR6_QTIMER2_TRM2_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER2_TRM2_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER2_TRM2_INPUT_SEL_MASK)
  11240. #define IOMUXC_GPR_GPR6_QTIMER2_TRM3_INPUT_SEL_MASK (0x80U)
  11241. #define IOMUXC_GPR_GPR6_QTIMER2_TRM3_INPUT_SEL_SHIFT (7U)
  11242. #define IOMUXC_GPR_GPR6_QTIMER2_TRM3_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER2_TRM3_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER2_TRM3_INPUT_SEL_MASK)
  11243. #define IOMUXC_GPR_GPR6_QTIMER3_TRM0_INPUT_SEL_MASK (0x100U)
  11244. #define IOMUXC_GPR_GPR6_QTIMER3_TRM0_INPUT_SEL_SHIFT (8U)
  11245. #define IOMUXC_GPR_GPR6_QTIMER3_TRM0_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER3_TRM0_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER3_TRM0_INPUT_SEL_MASK)
  11246. #define IOMUXC_GPR_GPR6_QTIMER3_TRM1_INPUT_SEL_MASK (0x200U)
  11247. #define IOMUXC_GPR_GPR6_QTIMER3_TRM1_INPUT_SEL_SHIFT (9U)
  11248. #define IOMUXC_GPR_GPR6_QTIMER3_TRM1_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER3_TRM1_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER3_TRM1_INPUT_SEL_MASK)
  11249. #define IOMUXC_GPR_GPR6_QTIMER3_TRM2_INPUT_SEL_MASK (0x400U)
  11250. #define IOMUXC_GPR_GPR6_QTIMER3_TRM2_INPUT_SEL_SHIFT (10U)
  11251. #define IOMUXC_GPR_GPR6_QTIMER3_TRM2_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER3_TRM2_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER3_TRM2_INPUT_SEL_MASK)
  11252. #define IOMUXC_GPR_GPR6_QTIMER3_TRM3_INPUT_SEL_MASK (0x800U)
  11253. #define IOMUXC_GPR_GPR6_QTIMER3_TRM3_INPUT_SEL_SHIFT (11U)
  11254. #define IOMUXC_GPR_GPR6_QTIMER3_TRM3_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER3_TRM3_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER3_TRM3_INPUT_SEL_MASK)
  11255. #define IOMUXC_GPR_GPR6_QTIMER4_TRM0_INPUT_SEL_MASK (0x1000U)
  11256. #define IOMUXC_GPR_GPR6_QTIMER4_TRM0_INPUT_SEL_SHIFT (12U)
  11257. #define IOMUXC_GPR_GPR6_QTIMER4_TRM0_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER4_TRM0_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER4_TRM0_INPUT_SEL_MASK)
  11258. #define IOMUXC_GPR_GPR6_QTIMER4_TRM1_INPUT_SEL_MASK (0x2000U)
  11259. #define IOMUXC_GPR_GPR6_QTIMER4_TRM1_INPUT_SEL_SHIFT (13U)
  11260. #define IOMUXC_GPR_GPR6_QTIMER4_TRM1_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER4_TRM1_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER4_TRM1_INPUT_SEL_MASK)
  11261. #define IOMUXC_GPR_GPR6_QTIMER4_TRM2_INPUT_SEL_MASK (0x4000U)
  11262. #define IOMUXC_GPR_GPR6_QTIMER4_TRM2_INPUT_SEL_SHIFT (14U)
  11263. #define IOMUXC_GPR_GPR6_QTIMER4_TRM2_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER4_TRM2_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER4_TRM2_INPUT_SEL_MASK)
  11264. #define IOMUXC_GPR_GPR6_QTIMER4_TRM3_INPUT_SEL_MASK (0x8000U)
  11265. #define IOMUXC_GPR_GPR6_QTIMER4_TRM3_INPUT_SEL_SHIFT (15U)
  11266. #define IOMUXC_GPR_GPR6_QTIMER4_TRM3_INPUT_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_QTIMER4_TRM3_INPUT_SEL_SHIFT)) & IOMUXC_GPR_GPR6_QTIMER4_TRM3_INPUT_SEL_MASK)
  11267. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_4_MASK (0x10000U)
  11268. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_4_SHIFT (16U)
  11269. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_4(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_4_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_4_MASK)
  11270. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_5_MASK (0x20000U)
  11271. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_5_SHIFT (17U)
  11272. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_5(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_5_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_5_MASK)
  11273. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_6_MASK (0x40000U)
  11274. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_6_SHIFT (18U)
  11275. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_6(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_6_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_6_MASK)
  11276. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_7_MASK (0x80000U)
  11277. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_7_SHIFT (19U)
  11278. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_7(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_7_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_7_MASK)
  11279. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_8_MASK (0x100000U)
  11280. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_8_SHIFT (20U)
  11281. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_8(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_8_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_8_MASK)
  11282. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_9_MASK (0x200000U)
  11283. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_9_SHIFT (21U)
  11284. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_9(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_9_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_9_MASK)
  11285. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_10_MASK (0x400000U)
  11286. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_10_SHIFT (22U)
  11287. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_10(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_10_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_10_MASK)
  11288. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_11_MASK (0x800000U)
  11289. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_11_SHIFT (23U)
  11290. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_11(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_11_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_11_MASK)
  11291. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_12_MASK (0x1000000U)
  11292. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_12_SHIFT (24U)
  11293. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_12(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_12_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_12_MASK)
  11294. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_13_MASK (0x2000000U)
  11295. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_13_SHIFT (25U)
  11296. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_13(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_13_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_13_MASK)
  11297. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_14_MASK (0x4000000U)
  11298. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_14_SHIFT (26U)
  11299. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_14(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_14_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_14_MASK)
  11300. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_15_MASK (0x8000000U)
  11301. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_15_SHIFT (27U)
  11302. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_15(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_15_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_15_MASK)
  11303. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_16_MASK (0x10000000U)
  11304. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_16_SHIFT (28U)
  11305. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_16(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_16_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_16_MASK)
  11306. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_17_MASK (0x20000000U)
  11307. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_17_SHIFT (29U)
  11308. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_17(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_17_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_17_MASK)
  11309. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_18_MASK (0x40000000U)
  11310. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_18_SHIFT (30U)
  11311. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_18(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_18_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_18_MASK)
  11312. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_19_MASK (0x80000000U)
  11313. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_19_SHIFT (31U)
  11314. #define IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_19(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_19_SHIFT)) & IOMUXC_GPR_GPR6_IOMUXC_XBAR_DIR_SEL_19_MASK)
  11315. /*! @name GPR7 - GPR7 General Purpose Register */
  11316. #define IOMUXC_GPR_GPR7_LPI2C1_STOP_REQ_MASK (0x1U)
  11317. #define IOMUXC_GPR_GPR7_LPI2C1_STOP_REQ_SHIFT (0U)
  11318. #define IOMUXC_GPR_GPR7_LPI2C1_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPI2C1_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPI2C1_STOP_REQ_MASK)
  11319. #define IOMUXC_GPR_GPR7_LPI2C2_STOP_REQ_MASK (0x2U)
  11320. #define IOMUXC_GPR_GPR7_LPI2C2_STOP_REQ_SHIFT (1U)
  11321. #define IOMUXC_GPR_GPR7_LPI2C2_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPI2C2_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPI2C2_STOP_REQ_MASK)
  11322. #define IOMUXC_GPR_GPR7_LPI2C3_STOP_REQ_MASK (0x4U)
  11323. #define IOMUXC_GPR_GPR7_LPI2C3_STOP_REQ_SHIFT (2U)
  11324. #define IOMUXC_GPR_GPR7_LPI2C3_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPI2C3_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPI2C3_STOP_REQ_MASK)
  11325. #define IOMUXC_GPR_GPR7_LPI2C4_STOP_REQ_MASK (0x8U)
  11326. #define IOMUXC_GPR_GPR7_LPI2C4_STOP_REQ_SHIFT (3U)
  11327. #define IOMUXC_GPR_GPR7_LPI2C4_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPI2C4_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPI2C4_STOP_REQ_MASK)
  11328. #define IOMUXC_GPR_GPR7_LPSPI1_STOP_REQ_MASK (0x10U)
  11329. #define IOMUXC_GPR_GPR7_LPSPI1_STOP_REQ_SHIFT (4U)
  11330. #define IOMUXC_GPR_GPR7_LPSPI1_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPSPI1_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPSPI1_STOP_REQ_MASK)
  11331. #define IOMUXC_GPR_GPR7_LPSPI2_STOP_REQ_MASK (0x20U)
  11332. #define IOMUXC_GPR_GPR7_LPSPI2_STOP_REQ_SHIFT (5U)
  11333. #define IOMUXC_GPR_GPR7_LPSPI2_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPSPI2_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPSPI2_STOP_REQ_MASK)
  11334. #define IOMUXC_GPR_GPR7_LPSPI3_STOP_REQ_MASK (0x40U)
  11335. #define IOMUXC_GPR_GPR7_LPSPI3_STOP_REQ_SHIFT (6U)
  11336. #define IOMUXC_GPR_GPR7_LPSPI3_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPSPI3_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPSPI3_STOP_REQ_MASK)
  11337. #define IOMUXC_GPR_GPR7_LPSPI4_STOP_REQ_MASK (0x80U)
  11338. #define IOMUXC_GPR_GPR7_LPSPI4_STOP_REQ_SHIFT (7U)
  11339. #define IOMUXC_GPR_GPR7_LPSPI4_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPSPI4_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPSPI4_STOP_REQ_MASK)
  11340. #define IOMUXC_GPR_GPR7_LPUART1_STOP_REQ_MASK (0x100U)
  11341. #define IOMUXC_GPR_GPR7_LPUART1_STOP_REQ_SHIFT (8U)
  11342. #define IOMUXC_GPR_GPR7_LPUART1_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART1_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPUART1_STOP_REQ_MASK)
  11343. #define IOMUXC_GPR_GPR7_LPUART2_STOP_REQ_MASK (0x200U)
  11344. #define IOMUXC_GPR_GPR7_LPUART2_STOP_REQ_SHIFT (9U)
  11345. #define IOMUXC_GPR_GPR7_LPUART2_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART2_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPUART2_STOP_REQ_MASK)
  11346. #define IOMUXC_GPR_GPR7_LPUART3_STOP_REQ_MASK (0x400U)
  11347. #define IOMUXC_GPR_GPR7_LPUART3_STOP_REQ_SHIFT (10U)
  11348. #define IOMUXC_GPR_GPR7_LPUART3_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART3_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPUART3_STOP_REQ_MASK)
  11349. #define IOMUXC_GPR_GPR7_LPUART4_STOP_REQ_MASK (0x800U)
  11350. #define IOMUXC_GPR_GPR7_LPUART4_STOP_REQ_SHIFT (11U)
  11351. #define IOMUXC_GPR_GPR7_LPUART4_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART4_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPUART4_STOP_REQ_MASK)
  11352. #define IOMUXC_GPR_GPR7_LPUART5_STOP_REQ_MASK (0x1000U)
  11353. #define IOMUXC_GPR_GPR7_LPUART5_STOP_REQ_SHIFT (12U)
  11354. #define IOMUXC_GPR_GPR7_LPUART5_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART5_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPUART5_STOP_REQ_MASK)
  11355. #define IOMUXC_GPR_GPR7_LPUART6_STOP_REQ_MASK (0x2000U)
  11356. #define IOMUXC_GPR_GPR7_LPUART6_STOP_REQ_SHIFT (13U)
  11357. #define IOMUXC_GPR_GPR7_LPUART6_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART6_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPUART6_STOP_REQ_MASK)
  11358. #define IOMUXC_GPR_GPR7_LPUART7_STOP_REQ_MASK (0x4000U)
  11359. #define IOMUXC_GPR_GPR7_LPUART7_STOP_REQ_SHIFT (14U)
  11360. #define IOMUXC_GPR_GPR7_LPUART7_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART7_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPUART7_STOP_REQ_MASK)
  11361. #define IOMUXC_GPR_GPR7_LPUART8_STOP_REQ_MASK (0x8000U)
  11362. #define IOMUXC_GPR_GPR7_LPUART8_STOP_REQ_SHIFT (15U)
  11363. #define IOMUXC_GPR_GPR7_LPUART8_STOP_REQ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART8_STOP_REQ_SHIFT)) & IOMUXC_GPR_GPR7_LPUART8_STOP_REQ_MASK)
  11364. #define IOMUXC_GPR_GPR7_LPI2C1_STOP_ACK_MASK (0x10000U)
  11365. #define IOMUXC_GPR_GPR7_LPI2C1_STOP_ACK_SHIFT (16U)
  11366. #define IOMUXC_GPR_GPR7_LPI2C1_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPI2C1_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPI2C1_STOP_ACK_MASK)
  11367. #define IOMUXC_GPR_GPR7_LPI2C2_STOP_ACK_MASK (0x20000U)
  11368. #define IOMUXC_GPR_GPR7_LPI2C2_STOP_ACK_SHIFT (17U)
  11369. #define IOMUXC_GPR_GPR7_LPI2C2_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPI2C2_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPI2C2_STOP_ACK_MASK)
  11370. #define IOMUXC_GPR_GPR7_LPI2C3_STOP_ACK_MASK (0x40000U)
  11371. #define IOMUXC_GPR_GPR7_LPI2C3_STOP_ACK_SHIFT (18U)
  11372. #define IOMUXC_GPR_GPR7_LPI2C3_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPI2C3_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPI2C3_STOP_ACK_MASK)
  11373. #define IOMUXC_GPR_GPR7_LPI2C4_STOP_ACK_MASK (0x80000U)
  11374. #define IOMUXC_GPR_GPR7_LPI2C4_STOP_ACK_SHIFT (19U)
  11375. #define IOMUXC_GPR_GPR7_LPI2C4_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPI2C4_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPI2C4_STOP_ACK_MASK)
  11376. #define IOMUXC_GPR_GPR7_LPSPI1_STOP_ACK_MASK (0x100000U)
  11377. #define IOMUXC_GPR_GPR7_LPSPI1_STOP_ACK_SHIFT (20U)
  11378. #define IOMUXC_GPR_GPR7_LPSPI1_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPSPI1_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPSPI1_STOP_ACK_MASK)
  11379. #define IOMUXC_GPR_GPR7_LPSPI2_STOP_ACK_MASK (0x200000U)
  11380. #define IOMUXC_GPR_GPR7_LPSPI2_STOP_ACK_SHIFT (21U)
  11381. #define IOMUXC_GPR_GPR7_LPSPI2_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPSPI2_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPSPI2_STOP_ACK_MASK)
  11382. #define IOMUXC_GPR_GPR7_LPSPI3_STOP_ACK_MASK (0x400000U)
  11383. #define IOMUXC_GPR_GPR7_LPSPI3_STOP_ACK_SHIFT (22U)
  11384. #define IOMUXC_GPR_GPR7_LPSPI3_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPSPI3_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPSPI3_STOP_ACK_MASK)
  11385. #define IOMUXC_GPR_GPR7_LPSPI4_STOP_ACK_MASK (0x800000U)
  11386. #define IOMUXC_GPR_GPR7_LPSPI4_STOP_ACK_SHIFT (23U)
  11387. #define IOMUXC_GPR_GPR7_LPSPI4_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPSPI4_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPSPI4_STOP_ACK_MASK)
  11388. #define IOMUXC_GPR_GPR7_LPUART1_STOP_ACK_MASK (0x1000000U)
  11389. #define IOMUXC_GPR_GPR7_LPUART1_STOP_ACK_SHIFT (24U)
  11390. #define IOMUXC_GPR_GPR7_LPUART1_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART1_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPUART1_STOP_ACK_MASK)
  11391. #define IOMUXC_GPR_GPR7_LPUART2_STOP_ACK_MASK (0x2000000U)
  11392. #define IOMUXC_GPR_GPR7_LPUART2_STOP_ACK_SHIFT (25U)
  11393. #define IOMUXC_GPR_GPR7_LPUART2_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART2_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPUART2_STOP_ACK_MASK)
  11394. #define IOMUXC_GPR_GPR7_LPUART3_STOP_ACK_MASK (0x4000000U)
  11395. #define IOMUXC_GPR_GPR7_LPUART3_STOP_ACK_SHIFT (26U)
  11396. #define IOMUXC_GPR_GPR7_LPUART3_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART3_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPUART3_STOP_ACK_MASK)
  11397. #define IOMUXC_GPR_GPR7_LPUART4_STOP_ACK_MASK (0x8000000U)
  11398. #define IOMUXC_GPR_GPR7_LPUART4_STOP_ACK_SHIFT (27U)
  11399. #define IOMUXC_GPR_GPR7_LPUART4_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART4_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPUART4_STOP_ACK_MASK)
  11400. #define IOMUXC_GPR_GPR7_LPUART5_STOP_ACK_MASK (0x10000000U)
  11401. #define IOMUXC_GPR_GPR7_LPUART5_STOP_ACK_SHIFT (28U)
  11402. #define IOMUXC_GPR_GPR7_LPUART5_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART5_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPUART5_STOP_ACK_MASK)
  11403. #define IOMUXC_GPR_GPR7_LPUART6_STOP_ACK_MASK (0x20000000U)
  11404. #define IOMUXC_GPR_GPR7_LPUART6_STOP_ACK_SHIFT (29U)
  11405. #define IOMUXC_GPR_GPR7_LPUART6_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART6_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPUART6_STOP_ACK_MASK)
  11406. #define IOMUXC_GPR_GPR7_LPUART7_STOP_ACK_MASK (0x40000000U)
  11407. #define IOMUXC_GPR_GPR7_LPUART7_STOP_ACK_SHIFT (30U)
  11408. #define IOMUXC_GPR_GPR7_LPUART7_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART7_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPUART7_STOP_ACK_MASK)
  11409. #define IOMUXC_GPR_GPR7_LPUART8_STOP_ACK_MASK (0x80000000U)
  11410. #define IOMUXC_GPR_GPR7_LPUART8_STOP_ACK_SHIFT (31U)
  11411. #define IOMUXC_GPR_GPR7_LPUART8_STOP_ACK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR7_LPUART8_STOP_ACK_SHIFT)) & IOMUXC_GPR_GPR7_LPUART8_STOP_ACK_MASK)
  11412. /*! @name GPR8 - GPR8 General Purpose Register */
  11413. #define IOMUXC_GPR_GPR8_LPI2C1_IPG_STOP_MODE_MASK (0x1U)
  11414. #define IOMUXC_GPR_GPR8_LPI2C1_IPG_STOP_MODE_SHIFT (0U)
  11415. #define IOMUXC_GPR_GPR8_LPI2C1_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPI2C1_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPI2C1_IPG_STOP_MODE_MASK)
  11416. #define IOMUXC_GPR_GPR8_LPI2C1_IPG_DOZE_MASK (0x2U)
  11417. #define IOMUXC_GPR_GPR8_LPI2C1_IPG_DOZE_SHIFT (1U)
  11418. #define IOMUXC_GPR_GPR8_LPI2C1_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPI2C1_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPI2C1_IPG_DOZE_MASK)
  11419. #define IOMUXC_GPR_GPR8_LPI2C2_IPG_STOP_MODE_MASK (0x4U)
  11420. #define IOMUXC_GPR_GPR8_LPI2C2_IPG_STOP_MODE_SHIFT (2U)
  11421. #define IOMUXC_GPR_GPR8_LPI2C2_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPI2C2_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPI2C2_IPG_STOP_MODE_MASK)
  11422. #define IOMUXC_GPR_GPR8_LPI2C2_IPG_DOZE_MASK (0x8U)
  11423. #define IOMUXC_GPR_GPR8_LPI2C2_IPG_DOZE_SHIFT (3U)
  11424. #define IOMUXC_GPR_GPR8_LPI2C2_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPI2C2_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPI2C2_IPG_DOZE_MASK)
  11425. #define IOMUXC_GPR_GPR8_LPI2C3_IPG_STOP_MODE_MASK (0x10U)
  11426. #define IOMUXC_GPR_GPR8_LPI2C3_IPG_STOP_MODE_SHIFT (4U)
  11427. #define IOMUXC_GPR_GPR8_LPI2C3_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPI2C3_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPI2C3_IPG_STOP_MODE_MASK)
  11428. #define IOMUXC_GPR_GPR8_LPI2C3_IPG_DOZE_MASK (0x20U)
  11429. #define IOMUXC_GPR_GPR8_LPI2C3_IPG_DOZE_SHIFT (5U)
  11430. #define IOMUXC_GPR_GPR8_LPI2C3_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPI2C3_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPI2C3_IPG_DOZE_MASK)
  11431. #define IOMUXC_GPR_GPR8_LPI2C4_IPG_STOP_MODE_MASK (0x40U)
  11432. #define IOMUXC_GPR_GPR8_LPI2C4_IPG_STOP_MODE_SHIFT (6U)
  11433. #define IOMUXC_GPR_GPR8_LPI2C4_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPI2C4_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPI2C4_IPG_STOP_MODE_MASK)
  11434. #define IOMUXC_GPR_GPR8_LPI2C4_IPG_DOZE_MASK (0x80U)
  11435. #define IOMUXC_GPR_GPR8_LPI2C4_IPG_DOZE_SHIFT (7U)
  11436. #define IOMUXC_GPR_GPR8_LPI2C4_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPI2C4_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPI2C4_IPG_DOZE_MASK)
  11437. #define IOMUXC_GPR_GPR8_LPSPI1_IPG_STOP_MODE_MASK (0x100U)
  11438. #define IOMUXC_GPR_GPR8_LPSPI1_IPG_STOP_MODE_SHIFT (8U)
  11439. #define IOMUXC_GPR_GPR8_LPSPI1_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPSPI1_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPSPI1_IPG_STOP_MODE_MASK)
  11440. #define IOMUXC_GPR_GPR8_LPSPI1_IPG_DOZE_MASK (0x200U)
  11441. #define IOMUXC_GPR_GPR8_LPSPI1_IPG_DOZE_SHIFT (9U)
  11442. #define IOMUXC_GPR_GPR8_LPSPI1_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPSPI1_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPSPI1_IPG_DOZE_MASK)
  11443. #define IOMUXC_GPR_GPR8_LPSPI2_IPG_STOP_MODE_MASK (0x400U)
  11444. #define IOMUXC_GPR_GPR8_LPSPI2_IPG_STOP_MODE_SHIFT (10U)
  11445. #define IOMUXC_GPR_GPR8_LPSPI2_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPSPI2_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPSPI2_IPG_STOP_MODE_MASK)
  11446. #define IOMUXC_GPR_GPR8_LPSPI2_IPG_DOZE_MASK (0x800U)
  11447. #define IOMUXC_GPR_GPR8_LPSPI2_IPG_DOZE_SHIFT (11U)
  11448. #define IOMUXC_GPR_GPR8_LPSPI2_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPSPI2_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPSPI2_IPG_DOZE_MASK)
  11449. #define IOMUXC_GPR_GPR8_LPSPI3_IPG_STOP_MODE_MASK (0x1000U)
  11450. #define IOMUXC_GPR_GPR8_LPSPI3_IPG_STOP_MODE_SHIFT (12U)
  11451. #define IOMUXC_GPR_GPR8_LPSPI3_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPSPI3_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPSPI3_IPG_STOP_MODE_MASK)
  11452. #define IOMUXC_GPR_GPR8_LPSPI3_IPG_DOZE_MASK (0x2000U)
  11453. #define IOMUXC_GPR_GPR8_LPSPI3_IPG_DOZE_SHIFT (13U)
  11454. #define IOMUXC_GPR_GPR8_LPSPI3_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPSPI3_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPSPI3_IPG_DOZE_MASK)
  11455. #define IOMUXC_GPR_GPR8_LPSPI4_IPG_STOP_MODE_MASK (0x4000U)
  11456. #define IOMUXC_GPR_GPR8_LPSPI4_IPG_STOP_MODE_SHIFT (14U)
  11457. #define IOMUXC_GPR_GPR8_LPSPI4_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPSPI4_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPSPI4_IPG_STOP_MODE_MASK)
  11458. #define IOMUXC_GPR_GPR8_LPSPI4_IPG_DOZE_MASK (0x8000U)
  11459. #define IOMUXC_GPR_GPR8_LPSPI4_IPG_DOZE_SHIFT (15U)
  11460. #define IOMUXC_GPR_GPR8_LPSPI4_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPSPI4_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPSPI4_IPG_DOZE_MASK)
  11461. #define IOMUXC_GPR_GPR8_LPUART1_IPG_STOP_MODE_MASK (0x10000U)
  11462. #define IOMUXC_GPR_GPR8_LPUART1_IPG_STOP_MODE_SHIFT (16U)
  11463. #define IOMUXC_GPR_GPR8_LPUART1_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART1_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART1_IPG_STOP_MODE_MASK)
  11464. #define IOMUXC_GPR_GPR8_LPUART1_IPG_DOZE_MASK (0x20000U)
  11465. #define IOMUXC_GPR_GPR8_LPUART1_IPG_DOZE_SHIFT (17U)
  11466. #define IOMUXC_GPR_GPR8_LPUART1_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART1_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART1_IPG_DOZE_MASK)
  11467. #define IOMUXC_GPR_GPR8_LPUART2_IPG_STOP_MODE_MASK (0x40000U)
  11468. #define IOMUXC_GPR_GPR8_LPUART2_IPG_STOP_MODE_SHIFT (18U)
  11469. #define IOMUXC_GPR_GPR8_LPUART2_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART2_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART2_IPG_STOP_MODE_MASK)
  11470. #define IOMUXC_GPR_GPR8_LPUART2_IPG_DOZE_MASK (0x80000U)
  11471. #define IOMUXC_GPR_GPR8_LPUART2_IPG_DOZE_SHIFT (19U)
  11472. #define IOMUXC_GPR_GPR8_LPUART2_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART2_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART2_IPG_DOZE_MASK)
  11473. #define IOMUXC_GPR_GPR8_LPUART3_IPG_STOP_MODE_MASK (0x100000U)
  11474. #define IOMUXC_GPR_GPR8_LPUART3_IPG_STOP_MODE_SHIFT (20U)
  11475. #define IOMUXC_GPR_GPR8_LPUART3_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART3_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART3_IPG_STOP_MODE_MASK)
  11476. #define IOMUXC_GPR_GPR8_LPUART3_IPG_DOZE_MASK (0x200000U)
  11477. #define IOMUXC_GPR_GPR8_LPUART3_IPG_DOZE_SHIFT (21U)
  11478. #define IOMUXC_GPR_GPR8_LPUART3_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART3_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART3_IPG_DOZE_MASK)
  11479. #define IOMUXC_GPR_GPR8_LPUART4_IPG_STOP_MODE_MASK (0x400000U)
  11480. #define IOMUXC_GPR_GPR8_LPUART4_IPG_STOP_MODE_SHIFT (22U)
  11481. #define IOMUXC_GPR_GPR8_LPUART4_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART4_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART4_IPG_STOP_MODE_MASK)
  11482. #define IOMUXC_GPR_GPR8_LPUART4_IPG_DOZE_MASK (0x800000U)
  11483. #define IOMUXC_GPR_GPR8_LPUART4_IPG_DOZE_SHIFT (23U)
  11484. #define IOMUXC_GPR_GPR8_LPUART4_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART4_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART4_IPG_DOZE_MASK)
  11485. #define IOMUXC_GPR_GPR8_LPUART5_IPG_STOP_MODE_MASK (0x1000000U)
  11486. #define IOMUXC_GPR_GPR8_LPUART5_IPG_STOP_MODE_SHIFT (24U)
  11487. #define IOMUXC_GPR_GPR8_LPUART5_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART5_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART5_IPG_STOP_MODE_MASK)
  11488. #define IOMUXC_GPR_GPR8_LPUART5_IPG_DOZE_MASK (0x2000000U)
  11489. #define IOMUXC_GPR_GPR8_LPUART5_IPG_DOZE_SHIFT (25U)
  11490. #define IOMUXC_GPR_GPR8_LPUART5_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART5_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART5_IPG_DOZE_MASK)
  11491. #define IOMUXC_GPR_GPR8_LPUART6_IPG_STOP_MODE_MASK (0x4000000U)
  11492. #define IOMUXC_GPR_GPR8_LPUART6_IPG_STOP_MODE_SHIFT (26U)
  11493. #define IOMUXC_GPR_GPR8_LPUART6_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART6_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART6_IPG_STOP_MODE_MASK)
  11494. #define IOMUXC_GPR_GPR8_LPUART6_IPG_DOZE_MASK (0x8000000U)
  11495. #define IOMUXC_GPR_GPR8_LPUART6_IPG_DOZE_SHIFT (27U)
  11496. #define IOMUXC_GPR_GPR8_LPUART6_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART6_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART6_IPG_DOZE_MASK)
  11497. #define IOMUXC_GPR_GPR8_LPUART7_IPG_STOP_MODE_MASK (0x10000000U)
  11498. #define IOMUXC_GPR_GPR8_LPUART7_IPG_STOP_MODE_SHIFT (28U)
  11499. #define IOMUXC_GPR_GPR8_LPUART7_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART7_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART7_IPG_STOP_MODE_MASK)
  11500. #define IOMUXC_GPR_GPR8_LPUART7_IPG_DOZE_MASK (0x20000000U)
  11501. #define IOMUXC_GPR_GPR8_LPUART7_IPG_DOZE_SHIFT (29U)
  11502. #define IOMUXC_GPR_GPR8_LPUART7_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART7_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART7_IPG_DOZE_MASK)
  11503. #define IOMUXC_GPR_GPR8_LPUART8_IPG_STOP_MODE_MASK (0x40000000U)
  11504. #define IOMUXC_GPR_GPR8_LPUART8_IPG_STOP_MODE_SHIFT (30U)
  11505. #define IOMUXC_GPR_GPR8_LPUART8_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART8_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART8_IPG_STOP_MODE_MASK)
  11506. #define IOMUXC_GPR_GPR8_LPUART8_IPG_DOZE_MASK (0x80000000U)
  11507. #define IOMUXC_GPR_GPR8_LPUART8_IPG_DOZE_SHIFT (31U)
  11508. #define IOMUXC_GPR_GPR8_LPUART8_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR8_LPUART8_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR8_LPUART8_IPG_DOZE_MASK)
  11509. /*! @name GPR10 - GPR10 General Purpose Register */
  11510. #define IOMUXC_GPR_GPR10_NIDEN_MASK (0x1U)
  11511. #define IOMUXC_GPR_GPR10_NIDEN_SHIFT (0U)
  11512. #define IOMUXC_GPR_GPR10_NIDEN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_NIDEN_SHIFT)) & IOMUXC_GPR_GPR10_NIDEN_MASK)
  11513. #define IOMUXC_GPR_GPR10_DBG_EN_MASK (0x2U)
  11514. #define IOMUXC_GPR_GPR10_DBG_EN_SHIFT (1U)
  11515. #define IOMUXC_GPR_GPR10_DBG_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_DBG_EN_SHIFT)) & IOMUXC_GPR_GPR10_DBG_EN_MASK)
  11516. #define IOMUXC_GPR_GPR10_SEC_ERR_RESP_MASK (0x4U)
  11517. #define IOMUXC_GPR_GPR10_SEC_ERR_RESP_SHIFT (2U)
  11518. #define IOMUXC_GPR_GPR10_SEC_ERR_RESP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_SEC_ERR_RESP_SHIFT)) & IOMUXC_GPR_GPR10_SEC_ERR_RESP_MASK)
  11519. #define IOMUXC_GPR_GPR10_DCPKEY_OCOTP_OR_KEYMUX_MASK (0x10U)
  11520. #define IOMUXC_GPR_GPR10_DCPKEY_OCOTP_OR_KEYMUX_SHIFT (4U)
  11521. #define IOMUXC_GPR_GPR10_DCPKEY_OCOTP_OR_KEYMUX(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_DCPKEY_OCOTP_OR_KEYMUX_SHIFT)) & IOMUXC_GPR_GPR10_DCPKEY_OCOTP_OR_KEYMUX_MASK)
  11522. #define IOMUXC_GPR_GPR10_OCRAM_TZ_EN_MASK (0x100U)
  11523. #define IOMUXC_GPR_GPR10_OCRAM_TZ_EN_SHIFT (8U)
  11524. #define IOMUXC_GPR_GPR10_OCRAM_TZ_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_OCRAM_TZ_EN_SHIFT)) & IOMUXC_GPR_GPR10_OCRAM_TZ_EN_MASK)
  11525. #define IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR_MASK (0xFE00U)
  11526. #define IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR_SHIFT (9U)
  11527. #define IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR_SHIFT)) & IOMUXC_GPR_GPR10_OCRAM_TZ_ADDR_MASK)
  11528. #define IOMUXC_GPR_GPR10_LOCK_NIDEN_MASK (0x10000U)
  11529. #define IOMUXC_GPR_GPR10_LOCK_NIDEN_SHIFT (16U)
  11530. #define IOMUXC_GPR_GPR10_LOCK_NIDEN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_LOCK_NIDEN_SHIFT)) & IOMUXC_GPR_GPR10_LOCK_NIDEN_MASK)
  11531. #define IOMUXC_GPR_GPR10_LOCK_DBG_EN_MASK (0x20000U)
  11532. #define IOMUXC_GPR_GPR10_LOCK_DBG_EN_SHIFT (17U)
  11533. #define IOMUXC_GPR_GPR10_LOCK_DBG_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_LOCK_DBG_EN_SHIFT)) & IOMUXC_GPR_GPR10_LOCK_DBG_EN_MASK)
  11534. #define IOMUXC_GPR_GPR10_LOCK_SEC_ERR_RESP_MASK (0x40000U)
  11535. #define IOMUXC_GPR_GPR10_LOCK_SEC_ERR_RESP_SHIFT (18U)
  11536. #define IOMUXC_GPR_GPR10_LOCK_SEC_ERR_RESP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_LOCK_SEC_ERR_RESP_SHIFT)) & IOMUXC_GPR_GPR10_LOCK_SEC_ERR_RESP_MASK)
  11537. #define IOMUXC_GPR_GPR10_LOCK_DCPKEY_OCOTP_OR_KEYMUX_MASK (0x100000U)
  11538. #define IOMUXC_GPR_GPR10_LOCK_DCPKEY_OCOTP_OR_KEYMUX_SHIFT (20U)
  11539. #define IOMUXC_GPR_GPR10_LOCK_DCPKEY_OCOTP_OR_KEYMUX(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_LOCK_DCPKEY_OCOTP_OR_KEYMUX_SHIFT)) & IOMUXC_GPR_GPR10_LOCK_DCPKEY_OCOTP_OR_KEYMUX_MASK)
  11540. #define IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_EN_MASK (0x1000000U)
  11541. #define IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_EN_SHIFT (24U)
  11542. #define IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_EN_SHIFT)) & IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_EN_MASK)
  11543. #define IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_ADDR_MASK (0xFE000000U)
  11544. #define IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_ADDR_SHIFT (25U)
  11545. #define IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_ADDR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_ADDR_SHIFT)) & IOMUXC_GPR_GPR10_LOCK_OCRAM_TZ_ADDR_MASK)
  11546. /*! @name GPR11 - GPR11 General Purpose Register */
  11547. #define IOMUXC_GPR_GPR11_M7_APC_AC_R0_CTRL_MASK (0x3U)
  11548. #define IOMUXC_GPR_GPR11_M7_APC_AC_R0_CTRL_SHIFT (0U)
  11549. #define IOMUXC_GPR_GPR11_M7_APC_AC_R0_CTRL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_M7_APC_AC_R0_CTRL_SHIFT)) & IOMUXC_GPR_GPR11_M7_APC_AC_R0_CTRL_MASK)
  11550. #define IOMUXC_GPR_GPR11_M7_APC_AC_R1_CTRL_MASK (0xCU)
  11551. #define IOMUXC_GPR_GPR11_M7_APC_AC_R1_CTRL_SHIFT (2U)
  11552. #define IOMUXC_GPR_GPR11_M7_APC_AC_R1_CTRL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_M7_APC_AC_R1_CTRL_SHIFT)) & IOMUXC_GPR_GPR11_M7_APC_AC_R1_CTRL_MASK)
  11553. #define IOMUXC_GPR_GPR11_M7_APC_AC_R2_CTRL_MASK (0x30U)
  11554. #define IOMUXC_GPR_GPR11_M7_APC_AC_R2_CTRL_SHIFT (4U)
  11555. #define IOMUXC_GPR_GPR11_M7_APC_AC_R2_CTRL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_M7_APC_AC_R2_CTRL_SHIFT)) & IOMUXC_GPR_GPR11_M7_APC_AC_R2_CTRL_MASK)
  11556. #define IOMUXC_GPR_GPR11_M7_APC_AC_R3_CTRL_MASK (0xC0U)
  11557. #define IOMUXC_GPR_GPR11_M7_APC_AC_R3_CTRL_SHIFT (6U)
  11558. #define IOMUXC_GPR_GPR11_M7_APC_AC_R3_CTRL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_M7_APC_AC_R3_CTRL_SHIFT)) & IOMUXC_GPR_GPR11_M7_APC_AC_R3_CTRL_MASK)
  11559. #define IOMUXC_GPR_GPR11_BEE_DE_RX_EN_MASK (0xF00U)
  11560. #define IOMUXC_GPR_GPR11_BEE_DE_RX_EN_SHIFT (8U)
  11561. #define IOMUXC_GPR_GPR11_BEE_DE_RX_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_BEE_DE_RX_EN_SHIFT)) & IOMUXC_GPR_GPR11_BEE_DE_RX_EN_MASK)
  11562. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R0_CTRL_MASK (0x30000U)
  11563. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R0_CTRL_SHIFT (16U)
  11564. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R0_CTRL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R0_CTRL_SHIFT)) & IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R0_CTRL_MASK)
  11565. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R1_CTRL_MASK (0xC0000U)
  11566. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R1_CTRL_SHIFT (18U)
  11567. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R1_CTRL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R1_CTRL_SHIFT)) & IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R1_CTRL_MASK)
  11568. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R2_CTRL_MASK (0x300000U)
  11569. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R2_CTRL_SHIFT (20U)
  11570. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R2_CTRL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R2_CTRL_SHIFT)) & IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R2_CTRL_MASK)
  11571. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R3_CTRL_MASK (0xC00000U)
  11572. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R3_CTRL_SHIFT (22U)
  11573. #define IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R3_CTRL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R3_CTRL_SHIFT)) & IOMUXC_GPR_GPR11_LOCK_M7_APC_AC_R3_CTRL_MASK)
  11574. #define IOMUXC_GPR_GPR11_LOCK_BEE_DE_RX_EN_MASK (0xF000000U)
  11575. #define IOMUXC_GPR_GPR11_LOCK_BEE_DE_RX_EN_SHIFT (24U)
  11576. #define IOMUXC_GPR_GPR11_LOCK_BEE_DE_RX_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR11_LOCK_BEE_DE_RX_EN_SHIFT)) & IOMUXC_GPR_GPR11_LOCK_BEE_DE_RX_EN_MASK)
  11577. /*! @name GPR12 - GPR12 General Purpose Register */
  11578. #define IOMUXC_GPR_GPR12_FLEXIO1_IPG_STOP_MODE_MASK (0x1U)
  11579. #define IOMUXC_GPR_GPR12_FLEXIO1_IPG_STOP_MODE_SHIFT (0U)
  11580. #define IOMUXC_GPR_GPR12_FLEXIO1_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR12_FLEXIO1_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR12_FLEXIO1_IPG_STOP_MODE_MASK)
  11581. #define IOMUXC_GPR_GPR12_FLEXIO1_IPG_DOZE_MASK (0x2U)
  11582. #define IOMUXC_GPR_GPR12_FLEXIO1_IPG_DOZE_SHIFT (1U)
  11583. #define IOMUXC_GPR_GPR12_FLEXIO1_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR12_FLEXIO1_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR12_FLEXIO1_IPG_DOZE_MASK)
  11584. #define IOMUXC_GPR_GPR12_FLEXIO2_IPG_STOP_MODE_MASK (0x4U)
  11585. #define IOMUXC_GPR_GPR12_FLEXIO2_IPG_STOP_MODE_SHIFT (2U)
  11586. #define IOMUXC_GPR_GPR12_FLEXIO2_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR12_FLEXIO2_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR12_FLEXIO2_IPG_STOP_MODE_MASK)
  11587. #define IOMUXC_GPR_GPR12_FLEXIO2_IPG_DOZE_MASK (0x8U)
  11588. #define IOMUXC_GPR_GPR12_FLEXIO2_IPG_DOZE_SHIFT (3U)
  11589. #define IOMUXC_GPR_GPR12_FLEXIO2_IPG_DOZE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR12_FLEXIO2_IPG_DOZE_SHIFT)) & IOMUXC_GPR_GPR12_FLEXIO2_IPG_DOZE_MASK)
  11590. #define IOMUXC_GPR_GPR12_ACMP_IPG_STOP_MODE_MASK (0x10U)
  11591. #define IOMUXC_GPR_GPR12_ACMP_IPG_STOP_MODE_SHIFT (4U)
  11592. #define IOMUXC_GPR_GPR12_ACMP_IPG_STOP_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR12_ACMP_IPG_STOP_MODE_SHIFT)) & IOMUXC_GPR_GPR12_ACMP_IPG_STOP_MODE_MASK)
  11593. /*! @name GPR13 - GPR13 General Purpose Register */
  11594. #define IOMUXC_GPR_GPR13_ARCACHE_USDHC_MASK (0x1U)
  11595. #define IOMUXC_GPR_GPR13_ARCACHE_USDHC_SHIFT (0U)
  11596. #define IOMUXC_GPR_GPR13_ARCACHE_USDHC(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR13_ARCACHE_USDHC_SHIFT)) & IOMUXC_GPR_GPR13_ARCACHE_USDHC_MASK)
  11597. #define IOMUXC_GPR_GPR13_AWCACHE_USDHC_MASK (0x2U)
  11598. #define IOMUXC_GPR_GPR13_AWCACHE_USDHC_SHIFT (1U)
  11599. #define IOMUXC_GPR_GPR13_AWCACHE_USDHC(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR13_AWCACHE_USDHC_SHIFT)) & IOMUXC_GPR_GPR13_AWCACHE_USDHC_MASK)
  11600. #define IOMUXC_GPR_GPR13_CACHE_ENET_MASK (0x80U)
  11601. #define IOMUXC_GPR_GPR13_CACHE_ENET_SHIFT (7U)
  11602. #define IOMUXC_GPR_GPR13_CACHE_ENET(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR13_CACHE_ENET_SHIFT)) & IOMUXC_GPR_GPR13_CACHE_ENET_MASK)
  11603. #define IOMUXC_GPR_GPR13_CACHE_USB_MASK (0x2000U)
  11604. #define IOMUXC_GPR_GPR13_CACHE_USB_SHIFT (13U)
  11605. #define IOMUXC_GPR_GPR13_CACHE_USB(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR13_CACHE_USB_SHIFT)) & IOMUXC_GPR_GPR13_CACHE_USB_MASK)
  11606. /*! @name GPR14 - GPR14 General Purpose Register */
  11607. #define IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_DN_MASK (0x1U)
  11608. #define IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_DN_SHIFT (0U)
  11609. #define IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_DN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_DN_SHIFT)) & IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_DN_MASK)
  11610. #define IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_DN_MASK (0x2U)
  11611. #define IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_DN_SHIFT (1U)
  11612. #define IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_DN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_DN_SHIFT)) & IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_DN_MASK)
  11613. #define IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_DN_MASK (0x4U)
  11614. #define IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_DN_SHIFT (2U)
  11615. #define IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_DN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_DN_SHIFT)) & IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_DN_MASK)
  11616. #define IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_DN_MASK (0x8U)
  11617. #define IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_DN_SHIFT (3U)
  11618. #define IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_DN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_DN_SHIFT)) & IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_DN_MASK)
  11619. #define IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_UP_MASK (0x10U)
  11620. #define IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_UP_SHIFT (4U)
  11621. #define IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_UP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_UP_SHIFT)) & IOMUXC_GPR_GPR14_ACMP1_CMP_IGEN_TRIM_UP_MASK)
  11622. #define IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_UP_MASK (0x20U)
  11623. #define IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_UP_SHIFT (5U)
  11624. #define IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_UP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_UP_SHIFT)) & IOMUXC_GPR_GPR14_ACMP2_CMP_IGEN_TRIM_UP_MASK)
  11625. #define IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_UP_MASK (0x40U)
  11626. #define IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_UP_SHIFT (6U)
  11627. #define IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_UP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_UP_SHIFT)) & IOMUXC_GPR_GPR14_ACMP3_CMP_IGEN_TRIM_UP_MASK)
  11628. #define IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_UP_MASK (0x80U)
  11629. #define IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_UP_SHIFT (7U)
  11630. #define IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_UP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_UP_SHIFT)) & IOMUXC_GPR_GPR14_ACMP4_CMP_IGEN_TRIM_UP_MASK)
  11631. #define IOMUXC_GPR_GPR14_ACMP1_SAMPLE_SYNC_EN_MASK (0x100U)
  11632. #define IOMUXC_GPR_GPR14_ACMP1_SAMPLE_SYNC_EN_SHIFT (8U)
  11633. #define IOMUXC_GPR_GPR14_ACMP1_SAMPLE_SYNC_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP1_SAMPLE_SYNC_EN_SHIFT)) & IOMUXC_GPR_GPR14_ACMP1_SAMPLE_SYNC_EN_MASK)
  11634. #define IOMUXC_GPR_GPR14_ACMP2_SAMPLE_SYNC_EN_MASK (0x200U)
  11635. #define IOMUXC_GPR_GPR14_ACMP2_SAMPLE_SYNC_EN_SHIFT (9U)
  11636. #define IOMUXC_GPR_GPR14_ACMP2_SAMPLE_SYNC_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP2_SAMPLE_SYNC_EN_SHIFT)) & IOMUXC_GPR_GPR14_ACMP2_SAMPLE_SYNC_EN_MASK)
  11637. #define IOMUXC_GPR_GPR14_ACMP3_SAMPLE_SYNC_EN_MASK (0x400U)
  11638. #define IOMUXC_GPR_GPR14_ACMP3_SAMPLE_SYNC_EN_SHIFT (10U)
  11639. #define IOMUXC_GPR_GPR14_ACMP3_SAMPLE_SYNC_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP3_SAMPLE_SYNC_EN_SHIFT)) & IOMUXC_GPR_GPR14_ACMP3_SAMPLE_SYNC_EN_MASK)
  11640. #define IOMUXC_GPR_GPR14_ACMP4_SAMPLE_SYNC_EN_MASK (0x800U)
  11641. #define IOMUXC_GPR_GPR14_ACMP4_SAMPLE_SYNC_EN_SHIFT (11U)
  11642. #define IOMUXC_GPR_GPR14_ACMP4_SAMPLE_SYNC_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_ACMP4_SAMPLE_SYNC_EN_SHIFT)) & IOMUXC_GPR_GPR14_ACMP4_SAMPLE_SYNC_EN_MASK)
  11643. #define IOMUXC_GPR_GPR14_CM7_MX6RT_CFGITCMSZ_MASK (0xF0000U)
  11644. #define IOMUXC_GPR_GPR14_CM7_MX6RT_CFGITCMSZ_SHIFT (16U)
  11645. #define IOMUXC_GPR_GPR14_CM7_MX6RT_CFGITCMSZ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_CM7_MX6RT_CFGITCMSZ_SHIFT)) & IOMUXC_GPR_GPR14_CM7_MX6RT_CFGITCMSZ_MASK)
  11646. #define IOMUXC_GPR_GPR14_CM7_MX6RT_CFGDTCMSZ_MASK (0xF00000U)
  11647. #define IOMUXC_GPR_GPR14_CM7_MX6RT_CFGDTCMSZ_SHIFT (20U)
  11648. #define IOMUXC_GPR_GPR14_CM7_MX6RT_CFGDTCMSZ(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR14_CM7_MX6RT_CFGDTCMSZ_SHIFT)) & IOMUXC_GPR_GPR14_CM7_MX6RT_CFGDTCMSZ_MASK)
  11649. /*! @name GPR16 - GPR16 General Purpose Register */
  11650. #define IOMUXC_GPR_GPR16_INIT_ITCM_EN_MASK (0x1U)
  11651. #define IOMUXC_GPR_GPR16_INIT_ITCM_EN_SHIFT (0U)
  11652. #define IOMUXC_GPR_GPR16_INIT_ITCM_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR16_INIT_ITCM_EN_SHIFT)) & IOMUXC_GPR_GPR16_INIT_ITCM_EN_MASK)
  11653. #define IOMUXC_GPR_GPR16_INIT_DTCM_EN_MASK (0x2U)
  11654. #define IOMUXC_GPR_GPR16_INIT_DTCM_EN_SHIFT (1U)
  11655. #define IOMUXC_GPR_GPR16_INIT_DTCM_EN(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR16_INIT_DTCM_EN_SHIFT)) & IOMUXC_GPR_GPR16_INIT_DTCM_EN_MASK)
  11656. #define IOMUXC_GPR_GPR16_FLEXRAM_BANK_CFG_SEL_MASK (0x4U)
  11657. #define IOMUXC_GPR_GPR16_FLEXRAM_BANK_CFG_SEL_SHIFT (2U)
  11658. #define IOMUXC_GPR_GPR16_FLEXRAM_BANK_CFG_SEL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR16_FLEXRAM_BANK_CFG_SEL_SHIFT)) & IOMUXC_GPR_GPR16_FLEXRAM_BANK_CFG_SEL_MASK)
  11659. #define IOMUXC_GPR_GPR16_CM7_INIT_VTOR_MASK (0xFFFFFF80U)
  11660. #define IOMUXC_GPR_GPR16_CM7_INIT_VTOR_SHIFT (7U)
  11661. #define IOMUXC_GPR_GPR16_CM7_INIT_VTOR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR16_CM7_INIT_VTOR_SHIFT)) & IOMUXC_GPR_GPR16_CM7_INIT_VTOR_MASK)
  11662. /*! @name GPR17 - GPR17 General Purpose Register */
  11663. #define IOMUXC_GPR_GPR17_FLEXRAM_BANK_CFG_MASK (0xFFFFFFFFU)
  11664. #define IOMUXC_GPR_GPR17_FLEXRAM_BANK_CFG_SHIFT (0U)
  11665. #define IOMUXC_GPR_GPR17_FLEXRAM_BANK_CFG(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR17_FLEXRAM_BANK_CFG_SHIFT)) & IOMUXC_GPR_GPR17_FLEXRAM_BANK_CFG_MASK)
  11666. /*! @name GPR18 - GPR18 General Purpose Register */
  11667. #define IOMUXC_GPR_GPR18_LOCK_M7_APC_AC_R0_BOT_MASK (0x1U)
  11668. #define IOMUXC_GPR_GPR18_LOCK_M7_APC_AC_R0_BOT_SHIFT (0U)
  11669. #define IOMUXC_GPR_GPR18_LOCK_M7_APC_AC_R0_BOT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR18_LOCK_M7_APC_AC_R0_BOT_SHIFT)) & IOMUXC_GPR_GPR18_LOCK_M7_APC_AC_R0_BOT_MASK)
  11670. #define IOMUXC_GPR_GPR18_M7_APC_AC_R0_BOT_MASK (0xFFFFFFF8U)
  11671. #define IOMUXC_GPR_GPR18_M7_APC_AC_R0_BOT_SHIFT (3U)
  11672. #define IOMUXC_GPR_GPR18_M7_APC_AC_R0_BOT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR18_M7_APC_AC_R0_BOT_SHIFT)) & IOMUXC_GPR_GPR18_M7_APC_AC_R0_BOT_MASK)
  11673. /*! @name GPR19 - GPR19 General Purpose Register */
  11674. #define IOMUXC_GPR_GPR19_LOCK_M7_APC_AC_R0_TOP_MASK (0x1U)
  11675. #define IOMUXC_GPR_GPR19_LOCK_M7_APC_AC_R0_TOP_SHIFT (0U)
  11676. #define IOMUXC_GPR_GPR19_LOCK_M7_APC_AC_R0_TOP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR19_LOCK_M7_APC_AC_R0_TOP_SHIFT)) & IOMUXC_GPR_GPR19_LOCK_M7_APC_AC_R0_TOP_MASK)
  11677. #define IOMUXC_GPR_GPR19_M7_APC_AC_R0_TOP_MASK (0xFFFFFFF8U)
  11678. #define IOMUXC_GPR_GPR19_M7_APC_AC_R0_TOP_SHIFT (3U)
  11679. #define IOMUXC_GPR_GPR19_M7_APC_AC_R0_TOP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR19_M7_APC_AC_R0_TOP_SHIFT)) & IOMUXC_GPR_GPR19_M7_APC_AC_R0_TOP_MASK)
  11680. /*! @name GPR20 - GPR20 General Purpose Register */
  11681. #define IOMUXC_GPR_GPR20_LOCK_M7_APC_AC_R1_BOT_MASK (0x1U)
  11682. #define IOMUXC_GPR_GPR20_LOCK_M7_APC_AC_R1_BOT_SHIFT (0U)
  11683. #define IOMUXC_GPR_GPR20_LOCK_M7_APC_AC_R1_BOT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR20_LOCK_M7_APC_AC_R1_BOT_SHIFT)) & IOMUXC_GPR_GPR20_LOCK_M7_APC_AC_R1_BOT_MASK)
  11684. #define IOMUXC_GPR_GPR20_M7_APC_AC_R1_BOT_MASK (0xFFFFFFF8U)
  11685. #define IOMUXC_GPR_GPR20_M7_APC_AC_R1_BOT_SHIFT (3U)
  11686. #define IOMUXC_GPR_GPR20_M7_APC_AC_R1_BOT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR20_M7_APC_AC_R1_BOT_SHIFT)) & IOMUXC_GPR_GPR20_M7_APC_AC_R1_BOT_MASK)
  11687. /*! @name GPR21 - GPR21 General Purpose Register */
  11688. #define IOMUXC_GPR_GPR21_LOCK_M7_APC_AC_R1_TOP_MASK (0x1U)
  11689. #define IOMUXC_GPR_GPR21_LOCK_M7_APC_AC_R1_TOP_SHIFT (0U)
  11690. #define IOMUXC_GPR_GPR21_LOCK_M7_APC_AC_R1_TOP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR21_LOCK_M7_APC_AC_R1_TOP_SHIFT)) & IOMUXC_GPR_GPR21_LOCK_M7_APC_AC_R1_TOP_MASK)
  11691. #define IOMUXC_GPR_GPR21_M7_APC_AC_R1_TOP_MASK (0xFFFFFFF8U)
  11692. #define IOMUXC_GPR_GPR21_M7_APC_AC_R1_TOP_SHIFT (3U)
  11693. #define IOMUXC_GPR_GPR21_M7_APC_AC_R1_TOP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR21_M7_APC_AC_R1_TOP_SHIFT)) & IOMUXC_GPR_GPR21_M7_APC_AC_R1_TOP_MASK)
  11694. /*! @name GPR22 - GPR22 General Purpose Register */
  11695. #define IOMUXC_GPR_GPR22_LOCK_M7_APC_AC_R2_BOT_MASK (0x1U)
  11696. #define IOMUXC_GPR_GPR22_LOCK_M7_APC_AC_R2_BOT_SHIFT (0U)
  11697. #define IOMUXC_GPR_GPR22_LOCK_M7_APC_AC_R2_BOT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR22_LOCK_M7_APC_AC_R2_BOT_SHIFT)) & IOMUXC_GPR_GPR22_LOCK_M7_APC_AC_R2_BOT_MASK)
  11698. #define IOMUXC_GPR_GPR22_M7_APC_AC_R2_BOT_MASK (0xFFFFFFF8U)
  11699. #define IOMUXC_GPR_GPR22_M7_APC_AC_R2_BOT_SHIFT (3U)
  11700. #define IOMUXC_GPR_GPR22_M7_APC_AC_R2_BOT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR22_M7_APC_AC_R2_BOT_SHIFT)) & IOMUXC_GPR_GPR22_M7_APC_AC_R2_BOT_MASK)
  11701. /*! @name GPR23 - GPR23 General Purpose Register */
  11702. #define IOMUXC_GPR_GPR23_LOCK_M7_APC_AC_R1_TOP_MASK (0x1U)
  11703. #define IOMUXC_GPR_GPR23_LOCK_M7_APC_AC_R1_TOP_SHIFT (0U)
  11704. #define IOMUXC_GPR_GPR23_LOCK_M7_APC_AC_R1_TOP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR23_LOCK_M7_APC_AC_R1_TOP_SHIFT)) & IOMUXC_GPR_GPR23_LOCK_M7_APC_AC_R1_TOP_MASK)
  11705. #define IOMUXC_GPR_GPR23_M7_APC_AC_R2_TOP_MASK (0xFFFFFFF8U)
  11706. #define IOMUXC_GPR_GPR23_M7_APC_AC_R2_TOP_SHIFT (3U)
  11707. #define IOMUXC_GPR_GPR23_M7_APC_AC_R2_TOP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR23_M7_APC_AC_R2_TOP_SHIFT)) & IOMUXC_GPR_GPR23_M7_APC_AC_R2_TOP_MASK)
  11708. /*! @name GPR24 - GPR24 General Purpose Register */
  11709. #define IOMUXC_GPR_GPR24_LOCK_M7_APC_AC_R3_BOT_MASK (0x1U)
  11710. #define IOMUXC_GPR_GPR24_LOCK_M7_APC_AC_R3_BOT_SHIFT (0U)
  11711. #define IOMUXC_GPR_GPR24_LOCK_M7_APC_AC_R3_BOT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR24_LOCK_M7_APC_AC_R3_BOT_SHIFT)) & IOMUXC_GPR_GPR24_LOCK_M7_APC_AC_R3_BOT_MASK)
  11712. #define IOMUXC_GPR_GPR24_M7_APC_AC_R2_BOT_MASK (0xFFFFFFF8U)
  11713. #define IOMUXC_GPR_GPR24_M7_APC_AC_R2_BOT_SHIFT (3U)
  11714. #define IOMUXC_GPR_GPR24_M7_APC_AC_R2_BOT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR24_M7_APC_AC_R2_BOT_SHIFT)) & IOMUXC_GPR_GPR24_M7_APC_AC_R2_BOT_MASK)
  11715. /*! @name GPR25 - GPR25 General Purpose Register */
  11716. #define IOMUXC_GPR_GPR25_LOCK_M7_APC_AC_R3_TOP_MASK (0x1U)
  11717. #define IOMUXC_GPR_GPR25_LOCK_M7_APC_AC_R3_TOP_SHIFT (0U)
  11718. #define IOMUXC_GPR_GPR25_LOCK_M7_APC_AC_R3_TOP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR25_LOCK_M7_APC_AC_R3_TOP_SHIFT)) & IOMUXC_GPR_GPR25_LOCK_M7_APC_AC_R3_TOP_MASK)
  11719. #define IOMUXC_GPR_GPR25_M7_APC_AC_R3_TOP_MASK (0xFFFFFFF8U)
  11720. #define IOMUXC_GPR_GPR25_M7_APC_AC_R3_TOP_SHIFT (3U)
  11721. #define IOMUXC_GPR_GPR25_M7_APC_AC_R3_TOP(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_GPR_GPR25_M7_APC_AC_R3_TOP_SHIFT)) & IOMUXC_GPR_GPR25_M7_APC_AC_R3_TOP_MASK)
  11722. /*!
  11723. * @}
  11724. */ /* end of group IOMUXC_GPR_Register_Masks */
  11725. /* IOMUXC_GPR - Peripheral instance base addresses */
  11726. /** Peripheral IOMUXC_GPR base address */
  11727. #define IOMUXC_GPR_BASE (0x400AC000u)
  11728. /** Peripheral IOMUXC_GPR base pointer */
  11729. #define IOMUXC_GPR ((IOMUXC_GPR_Type *)IOMUXC_GPR_BASE)
  11730. /** Array initializer of IOMUXC_GPR peripheral base addresses */
  11731. #define IOMUXC_GPR_BASE_ADDRS { IOMUXC_GPR_BASE }
  11732. /** Array initializer of IOMUXC_GPR peripheral base pointers */
  11733. #define IOMUXC_GPR_BASE_PTRS { IOMUXC_GPR }
  11734. /*!
  11735. * @}
  11736. */ /* end of group IOMUXC_GPR_Peripheral_Access_Layer */
  11737. /* ----------------------------------------------------------------------------
  11738. -- IOMUXC_SNVS Peripheral Access Layer
  11739. ---------------------------------------------------------------------------- */
  11740. /*!
  11741. * @addtogroup IOMUXC_SNVS_Peripheral_Access_Layer IOMUXC_SNVS Peripheral Access Layer
  11742. * @{
  11743. */
  11744. /** IOMUXC_SNVS - Register Layout Typedef */
  11745. typedef struct {
  11746. __IO uint32_t SW_MUX_CTL_PAD_WAKEUP; /**< SW_MUX_CTL_PAD_WAKEUP SW MUX Control Register, offset: 0x0 */
  11747. __IO uint32_t SW_MUX_CTL_PAD_PMIC_ON_REQ; /**< SW_MUX_CTL_PAD_PMIC_ON_REQ SW MUX Control Register, offset: 0x4 */
  11748. __IO uint32_t SW_MUX_CTL_PAD_PMIC_STBY_REQ; /**< SW_MUX_CTL_PAD_PMIC_STBY_REQ SW MUX Control Register, offset: 0x8 */
  11749. __IO uint32_t SW_PAD_CTL_PAD_TEST_MODE; /**< SW_PAD_CTL_PAD_TEST_MODE SW PAD Control Register, offset: 0xC */
  11750. __IO uint32_t SW_PAD_CTL_PAD_POR_B; /**< SW_PAD_CTL_PAD_POR_B SW PAD Control Register, offset: 0x10 */
  11751. __IO uint32_t SW_PAD_CTL_PAD_ONOFF; /**< SW_PAD_CTL_PAD_ONOFF SW PAD Control Register, offset: 0x14 */
  11752. __IO uint32_t SW_PAD_CTL_PAD_WAKEUP; /**< SW_PAD_CTL_PAD_WAKEUP SW PAD Control Register, offset: 0x18 */
  11753. __IO uint32_t SW_PAD_CTL_PAD_PMIC_ON_REQ; /**< SW_PAD_CTL_PAD_PMIC_ON_REQ SW PAD Control Register, offset: 0x1C */
  11754. __IO uint32_t SW_PAD_CTL_PAD_PMIC_STBY_REQ; /**< SW_PAD_CTL_PAD_PMIC_STBY_REQ SW PAD Control Register, offset: 0x20 */
  11755. } IOMUXC_SNVS_Type;
  11756. /* ----------------------------------------------------------------------------
  11757. -- IOMUXC_SNVS Register Masks
  11758. ---------------------------------------------------------------------------- */
  11759. /*!
  11760. * @addtogroup IOMUXC_SNVS_Register_Masks IOMUXC_SNVS Register Masks
  11761. * @{
  11762. */
  11763. /*! @name SW_MUX_CTL_PAD_WAKEUP - SW_MUX_CTL_PAD_WAKEUP SW MUX Control Register */
  11764. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_MUX_MODE_MASK (0x7U)
  11765. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_MUX_MODE_SHIFT (0U)
  11766. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_MUX_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_MUX_MODE_SHIFT)) & IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_MUX_MODE_MASK)
  11767. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_SION_MASK (0x10U)
  11768. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_SION_SHIFT (4U)
  11769. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_SION(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_SION_SHIFT)) & IOMUXC_SNVS_SW_MUX_CTL_PAD_WAKEUP_SION_MASK)
  11770. /*! @name SW_MUX_CTL_PAD_PMIC_ON_REQ - SW_MUX_CTL_PAD_PMIC_ON_REQ SW MUX Control Register */
  11771. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_MUX_MODE_MASK (0x7U)
  11772. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_MUX_MODE_SHIFT (0U)
  11773. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_MUX_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_MUX_MODE_SHIFT)) & IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_MUX_MODE_MASK)
  11774. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_SION_MASK (0x10U)
  11775. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_SION_SHIFT (4U)
  11776. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_SION(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_SION_SHIFT)) & IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_ON_REQ_SION_MASK)
  11777. /*! @name SW_MUX_CTL_PAD_PMIC_STBY_REQ - SW_MUX_CTL_PAD_PMIC_STBY_REQ SW MUX Control Register */
  11778. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_MUX_MODE_MASK (0x7U)
  11779. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_MUX_MODE_SHIFT (0U)
  11780. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_MUX_MODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_MUX_MODE_SHIFT)) & IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_MUX_MODE_MASK)
  11781. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_SION_MASK (0x10U)
  11782. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_SION_SHIFT (4U)
  11783. #define IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_SION(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_SION_SHIFT)) & IOMUXC_SNVS_SW_MUX_CTL_PAD_PMIC_STBY_REQ_SION_MASK)
  11784. /*! @name SW_PAD_CTL_PAD_TEST_MODE - SW_PAD_CTL_PAD_TEST_MODE SW PAD Control Register */
  11785. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SRE_MASK (0x1U)
  11786. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SRE_SHIFT (0U)
  11787. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SRE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SRE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SRE_MASK)
  11788. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_DSE_MASK (0x38U)
  11789. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_DSE_SHIFT (3U)
  11790. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_DSE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_DSE_MASK)
  11791. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SPEED_MASK (0xC0U)
  11792. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SPEED_SHIFT (6U)
  11793. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SPEED(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SPEED_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_SPEED_MASK)
  11794. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_ODE_MASK (0x800U)
  11795. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_ODE_SHIFT (11U)
  11796. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_ODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_ODE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_ODE_MASK)
  11797. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PKE_MASK (0x1000U)
  11798. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PKE_SHIFT (12U)
  11799. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PKE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PKE_MASK)
  11800. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUE_MASK (0x2000U)
  11801. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUE_SHIFT (13U)
  11802. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUE_MASK)
  11803. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUS_MASK (0xC000U)
  11804. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUS_SHIFT (14U)
  11805. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_PUS_MASK)
  11806. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_HYS_MASK (0x10000U)
  11807. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_HYS_SHIFT (16U)
  11808. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_HYS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_TEST_MODE_HYS_MASK)
  11809. /*! @name SW_PAD_CTL_PAD_POR_B - SW_PAD_CTL_PAD_POR_B SW PAD Control Register */
  11810. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SRE_MASK (0x1U)
  11811. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SRE_SHIFT (0U)
  11812. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SRE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SRE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SRE_MASK)
  11813. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_DSE_MASK (0x38U)
  11814. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_DSE_SHIFT (3U)
  11815. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_DSE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_DSE_MASK)
  11816. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SPEED_MASK (0xC0U)
  11817. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SPEED_SHIFT (6U)
  11818. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SPEED(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SPEED_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_SPEED_MASK)
  11819. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_ODE_MASK (0x800U)
  11820. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_ODE_SHIFT (11U)
  11821. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_ODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_ODE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_ODE_MASK)
  11822. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PKE_MASK (0x1000U)
  11823. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PKE_SHIFT (12U)
  11824. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PKE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PKE_MASK)
  11825. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUE_MASK (0x2000U)
  11826. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUE_SHIFT (13U)
  11827. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUE_MASK)
  11828. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUS_MASK (0xC000U)
  11829. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUS_SHIFT (14U)
  11830. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_PUS_MASK)
  11831. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_HYS_MASK (0x10000U)
  11832. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_HYS_SHIFT (16U)
  11833. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_HYS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_POR_B_HYS_MASK)
  11834. /*! @name SW_PAD_CTL_PAD_ONOFF - SW_PAD_CTL_PAD_ONOFF SW PAD Control Register */
  11835. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SRE_MASK (0x1U)
  11836. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SRE_SHIFT (0U)
  11837. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SRE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SRE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SRE_MASK)
  11838. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_DSE_MASK (0x38U)
  11839. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_DSE_SHIFT (3U)
  11840. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_DSE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_DSE_MASK)
  11841. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SPEED_MASK (0xC0U)
  11842. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SPEED_SHIFT (6U)
  11843. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SPEED(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SPEED_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_SPEED_MASK)
  11844. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_ODE_MASK (0x800U)
  11845. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_ODE_SHIFT (11U)
  11846. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_ODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_ODE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_ODE_MASK)
  11847. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PKE_MASK (0x1000U)
  11848. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PKE_SHIFT (12U)
  11849. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PKE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PKE_MASK)
  11850. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUE_MASK (0x2000U)
  11851. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUE_SHIFT (13U)
  11852. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUE_MASK)
  11853. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUS_MASK (0xC000U)
  11854. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUS_SHIFT (14U)
  11855. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_PUS_MASK)
  11856. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_HYS_MASK (0x10000U)
  11857. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_HYS_SHIFT (16U)
  11858. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_HYS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_ONOFF_HYS_MASK)
  11859. /*! @name SW_PAD_CTL_PAD_WAKEUP - SW_PAD_CTL_PAD_WAKEUP SW PAD Control Register */
  11860. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SRE_MASK (0x1U)
  11861. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SRE_SHIFT (0U)
  11862. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SRE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SRE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SRE_MASK)
  11863. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_DSE_MASK (0x38U)
  11864. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_DSE_SHIFT (3U)
  11865. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_DSE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_DSE_MASK)
  11866. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SPEED_MASK (0xC0U)
  11867. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SPEED_SHIFT (6U)
  11868. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SPEED(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SPEED_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_SPEED_MASK)
  11869. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_ODE_MASK (0x800U)
  11870. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_ODE_SHIFT (11U)
  11871. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_ODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_ODE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_ODE_MASK)
  11872. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PKE_MASK (0x1000U)
  11873. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PKE_SHIFT (12U)
  11874. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PKE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PKE_MASK)
  11875. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUE_MASK (0x2000U)
  11876. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUE_SHIFT (13U)
  11877. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUE_MASK)
  11878. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUS_MASK (0xC000U)
  11879. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUS_SHIFT (14U)
  11880. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_PUS_MASK)
  11881. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_HYS_MASK (0x10000U)
  11882. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_HYS_SHIFT (16U)
  11883. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_HYS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_WAKEUP_HYS_MASK)
  11884. /*! @name SW_PAD_CTL_PAD_PMIC_ON_REQ - SW_PAD_CTL_PAD_PMIC_ON_REQ SW PAD Control Register */
  11885. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SRE_MASK (0x1U)
  11886. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SRE_SHIFT (0U)
  11887. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SRE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SRE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SRE_MASK)
  11888. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_DSE_MASK (0x38U)
  11889. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_DSE_SHIFT (3U)
  11890. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_DSE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_DSE_MASK)
  11891. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SPEED_MASK (0xC0U)
  11892. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SPEED_SHIFT (6U)
  11893. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SPEED(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SPEED_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_SPEED_MASK)
  11894. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_ODE_MASK (0x800U)
  11895. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_ODE_SHIFT (11U)
  11896. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_ODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_ODE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_ODE_MASK)
  11897. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PKE_MASK (0x1000U)
  11898. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PKE_SHIFT (12U)
  11899. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PKE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PKE_MASK)
  11900. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUE_MASK (0x2000U)
  11901. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUE_SHIFT (13U)
  11902. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUE_MASK)
  11903. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUS_MASK (0xC000U)
  11904. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUS_SHIFT (14U)
  11905. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_PUS_MASK)
  11906. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_HYS_MASK (0x10000U)
  11907. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_HYS_SHIFT (16U)
  11908. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_HYS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_ON_REQ_HYS_MASK)
  11909. /*! @name SW_PAD_CTL_PAD_PMIC_STBY_REQ - SW_PAD_CTL_PAD_PMIC_STBY_REQ SW PAD Control Register */
  11910. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SRE_MASK (0x1U)
  11911. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SRE_SHIFT (0U)
  11912. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SRE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SRE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SRE_MASK)
  11913. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_DSE_MASK (0x38U)
  11914. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_DSE_SHIFT (3U)
  11915. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_DSE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_DSE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_DSE_MASK)
  11916. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SPEED_MASK (0xC0U)
  11917. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SPEED_SHIFT (6U)
  11918. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SPEED(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SPEED_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_SPEED_MASK)
  11919. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_ODE_MASK (0x800U)
  11920. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_ODE_SHIFT (11U)
  11921. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_ODE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_ODE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_ODE_MASK)
  11922. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PKE_MASK (0x1000U)
  11923. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PKE_SHIFT (12U)
  11924. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PKE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PKE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PKE_MASK)
  11925. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUE_MASK (0x2000U)
  11926. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUE_SHIFT (13U)
  11927. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUE_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUE_MASK)
  11928. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUS_MASK (0xC000U)
  11929. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUS_SHIFT (14U)
  11930. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_PUS_MASK)
  11931. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_HYS_MASK (0x10000U)
  11932. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_HYS_SHIFT (16U)
  11933. #define IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_HYS(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_HYS_SHIFT)) & IOMUXC_SNVS_SW_PAD_CTL_PAD_PMIC_STBY_REQ_HYS_MASK)
  11934. /*!
  11935. * @}
  11936. */ /* end of group IOMUXC_SNVS_Register_Masks */
  11937. /* IOMUXC_SNVS - Peripheral instance base addresses */
  11938. /** Peripheral IOMUXC_SNVS base address */
  11939. #define IOMUXC_SNVS_BASE (0x400A8000u)
  11940. /** Peripheral IOMUXC_SNVS base pointer */
  11941. #define IOMUXC_SNVS ((IOMUXC_SNVS_Type *)IOMUXC_SNVS_BASE)
  11942. /** Array initializer of IOMUXC_SNVS peripheral base addresses */
  11943. #define IOMUXC_SNVS_BASE_ADDRS { IOMUXC_SNVS_BASE }
  11944. /** Array initializer of IOMUXC_SNVS peripheral base pointers */
  11945. #define IOMUXC_SNVS_BASE_PTRS { IOMUXC_SNVS }
  11946. /*!
  11947. * @}
  11948. */ /* end of group IOMUXC_SNVS_Peripheral_Access_Layer */
  11949. /* ----------------------------------------------------------------------------
  11950. -- IOMUXC_SNVS_GPR Peripheral Access Layer
  11951. ---------------------------------------------------------------------------- */
  11952. /*!
  11953. * @addtogroup IOMUXC_SNVS_GPR_Peripheral_Access_Layer IOMUXC_SNVS_GPR Peripheral Access Layer
  11954. * @{
  11955. */
  11956. /** IOMUXC_SNVS_GPR - Register Layout Typedef */
  11957. typedef struct {
  11958. uint32_t GPR0; /**< GPR0 General Purpose Register, offset: 0x0 */
  11959. uint32_t GPR1; /**< GPR1 General Purpose Register, offset: 0x4 */
  11960. uint32_t GPR2; /**< GPR2 General Purpose Register, offset: 0x8 */
  11961. __IO uint32_t GPR3; /**< GPR3 General Purpose Register, offset: 0xC */
  11962. } IOMUXC_SNVS_GPR_Type;
  11963. /* ----------------------------------------------------------------------------
  11964. -- IOMUXC_SNVS_GPR Register Masks
  11965. ---------------------------------------------------------------------------- */
  11966. /*!
  11967. * @addtogroup IOMUXC_SNVS_GPR_Register_Masks IOMUXC_SNVS_GPR Register Masks
  11968. * @{
  11969. */
  11970. /*! @name GPR3 - GPR3 General Purpose Register */
  11971. #define IOMUXC_SNVS_GPR_GPR3_LPSR_MODE_ENABLE_MASK (0x1U)
  11972. #define IOMUXC_SNVS_GPR_GPR3_LPSR_MODE_ENABLE_SHIFT (0U)
  11973. #define IOMUXC_SNVS_GPR_GPR3_LPSR_MODE_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_GPR_GPR3_LPSR_MODE_ENABLE_SHIFT)) & IOMUXC_SNVS_GPR_GPR3_LPSR_MODE_ENABLE_MASK)
  11974. #define IOMUXC_SNVS_GPR_GPR3_DCDC_STATUS_CAPT_CLR_MASK (0x2U)
  11975. #define IOMUXC_SNVS_GPR_GPR3_DCDC_STATUS_CAPT_CLR_SHIFT (1U)
  11976. #define IOMUXC_SNVS_GPR_GPR3_DCDC_STATUS_CAPT_CLR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_GPR_GPR3_DCDC_STATUS_CAPT_CLR_SHIFT)) & IOMUXC_SNVS_GPR_GPR3_DCDC_STATUS_CAPT_CLR_MASK)
  11977. #define IOMUXC_SNVS_GPR_GPR3_POR_PULL_TYPE_MASK (0xCU)
  11978. #define IOMUXC_SNVS_GPR_GPR3_POR_PULL_TYPE_SHIFT (2U)
  11979. #define IOMUXC_SNVS_GPR_GPR3_POR_PULL_TYPE(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_GPR_GPR3_POR_PULL_TYPE_SHIFT)) & IOMUXC_SNVS_GPR_GPR3_POR_PULL_TYPE_MASK)
  11980. #define IOMUXC_SNVS_GPR_GPR3_DCDC_LOW_BAT_MASK (0x10000U)
  11981. #define IOMUXC_SNVS_GPR_GPR3_DCDC_LOW_BAT_SHIFT (16U)
  11982. #define IOMUXC_SNVS_GPR_GPR3_DCDC_LOW_BAT(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_GPR_GPR3_DCDC_LOW_BAT_SHIFT)) & IOMUXC_SNVS_GPR_GPR3_DCDC_LOW_BAT_MASK)
  11983. #define IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_CUR_MASK (0x20000U)
  11984. #define IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_CUR_SHIFT (17U)
  11985. #define IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_CUR(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_CUR_SHIFT)) & IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_CUR_MASK)
  11986. #define IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_VOL_MASK (0x40000U)
  11987. #define IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_VOL_SHIFT (18U)
  11988. #define IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_VOL(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_VOL_SHIFT)) & IOMUXC_SNVS_GPR_GPR3_DCDC_OVER_VOL_MASK)
  11989. #define IOMUXC_SNVS_GPR_GPR3_DCDC_STS_DC_OK_MASK (0x80000U)
  11990. #define IOMUXC_SNVS_GPR_GPR3_DCDC_STS_DC_OK_SHIFT (19U)
  11991. #define IOMUXC_SNVS_GPR_GPR3_DCDC_STS_DC_OK(x) (((uint32_t)(((uint32_t)(x)) << IOMUXC_SNVS_GPR_GPR3_DCDC_STS_DC_OK_SHIFT)) & IOMUXC_SNVS_GPR_GPR3_DCDC_STS_DC_OK_MASK)
  11992. /*!
  11993. * @}
  11994. */ /* end of group IOMUXC_SNVS_GPR_Register_Masks */
  11995. /* IOMUXC_SNVS_GPR - Peripheral instance base addresses */
  11996. /** Peripheral IOMUXC_SNVS_GPR base address */
  11997. #define IOMUXC_SNVS_GPR_BASE (0x400A4000u)
  11998. /** Peripheral IOMUXC_SNVS_GPR base pointer */
  11999. #define IOMUXC_SNVS_GPR ((IOMUXC_SNVS_GPR_Type *)IOMUXC_SNVS_GPR_BASE)
  12000. /** Array initializer of IOMUXC_SNVS_GPR peripheral base addresses */
  12001. #define IOMUXC_SNVS_GPR_BASE_ADDRS { IOMUXC_SNVS_GPR_BASE }
  12002. /** Array initializer of IOMUXC_SNVS_GPR peripheral base pointers */
  12003. #define IOMUXC_SNVS_GPR_BASE_PTRS { IOMUXC_SNVS_GPR }
  12004. /*!
  12005. * @}
  12006. */ /* end of group IOMUXC_SNVS_GPR_Peripheral_Access_Layer */
  12007. /* ----------------------------------------------------------------------------
  12008. -- KPP Peripheral Access Layer
  12009. ---------------------------------------------------------------------------- */
  12010. /*!
  12011. * @addtogroup KPP_Peripheral_Access_Layer KPP Peripheral Access Layer
  12012. * @{
  12013. */
  12014. /** KPP - Register Layout Typedef */
  12015. typedef struct {
  12016. __IO uint16_t KPCR; /**< Keypad Control Register, offset: 0x0 */
  12017. __IO uint16_t KPSR; /**< Keypad Status Register, offset: 0x2 */
  12018. __IO uint16_t KDDR; /**< Keypad Data Direction Register, offset: 0x4 */
  12019. __IO uint16_t KPDR; /**< Keypad Data Register, offset: 0x6 */
  12020. } KPP_Type;
  12021. /* ----------------------------------------------------------------------------
  12022. -- KPP Register Masks
  12023. ---------------------------------------------------------------------------- */
  12024. /*!
  12025. * @addtogroup KPP_Register_Masks KPP Register Masks
  12026. * @{
  12027. */
  12028. /*! @name KPCR - Keypad Control Register */
  12029. #define KPP_KPCR_KRE_MASK (0xFFU)
  12030. #define KPP_KPCR_KRE_SHIFT (0U)
  12031. #define KPP_KPCR_KRE(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPCR_KRE_SHIFT)) & KPP_KPCR_KRE_MASK)
  12032. #define KPP_KPCR_KCO_MASK (0xFF00U)
  12033. #define KPP_KPCR_KCO_SHIFT (8U)
  12034. #define KPP_KPCR_KCO(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPCR_KCO_SHIFT)) & KPP_KPCR_KCO_MASK)
  12035. /*! @name KPSR - Keypad Status Register */
  12036. #define KPP_KPSR_KPKD_MASK (0x1U)
  12037. #define KPP_KPSR_KPKD_SHIFT (0U)
  12038. #define KPP_KPSR_KPKD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KPKD_SHIFT)) & KPP_KPSR_KPKD_MASK)
  12039. #define KPP_KPSR_KPKR_MASK (0x2U)
  12040. #define KPP_KPSR_KPKR_SHIFT (1U)
  12041. #define KPP_KPSR_KPKR(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KPKR_SHIFT)) & KPP_KPSR_KPKR_MASK)
  12042. #define KPP_KPSR_KDSC_MASK (0x4U)
  12043. #define KPP_KPSR_KDSC_SHIFT (2U)
  12044. #define KPP_KPSR_KDSC(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KDSC_SHIFT)) & KPP_KPSR_KDSC_MASK)
  12045. #define KPP_KPSR_KRSS_MASK (0x8U)
  12046. #define KPP_KPSR_KRSS_SHIFT (3U)
  12047. #define KPP_KPSR_KRSS(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KRSS_SHIFT)) & KPP_KPSR_KRSS_MASK)
  12048. #define KPP_KPSR_KDIE_MASK (0x100U)
  12049. #define KPP_KPSR_KDIE_SHIFT (8U)
  12050. #define KPP_KPSR_KDIE(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KDIE_SHIFT)) & KPP_KPSR_KDIE_MASK)
  12051. #define KPP_KPSR_KRIE_MASK (0x200U)
  12052. #define KPP_KPSR_KRIE_SHIFT (9U)
  12053. #define KPP_KPSR_KRIE(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPSR_KRIE_SHIFT)) & KPP_KPSR_KRIE_MASK)
  12054. /*! @name KDDR - Keypad Data Direction Register */
  12055. #define KPP_KDDR_KRDD_MASK (0xFFU)
  12056. #define KPP_KDDR_KRDD_SHIFT (0U)
  12057. #define KPP_KDDR_KRDD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KDDR_KRDD_SHIFT)) & KPP_KDDR_KRDD_MASK)
  12058. #define KPP_KDDR_KCDD_MASK (0xFF00U)
  12059. #define KPP_KDDR_KCDD_SHIFT (8U)
  12060. #define KPP_KDDR_KCDD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KDDR_KCDD_SHIFT)) & KPP_KDDR_KCDD_MASK)
  12061. /*! @name KPDR - Keypad Data Register */
  12062. #define KPP_KPDR_KRD_MASK (0xFFU)
  12063. #define KPP_KPDR_KRD_SHIFT (0U)
  12064. #define KPP_KPDR_KRD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPDR_KRD_SHIFT)) & KPP_KPDR_KRD_MASK)
  12065. #define KPP_KPDR_KCD_MASK (0xFF00U)
  12066. #define KPP_KPDR_KCD_SHIFT (8U)
  12067. #define KPP_KPDR_KCD(x) (((uint16_t)(((uint16_t)(x)) << KPP_KPDR_KCD_SHIFT)) & KPP_KPDR_KCD_MASK)
  12068. /*!
  12069. * @}
  12070. */ /* end of group KPP_Register_Masks */
  12071. /* KPP - Peripheral instance base addresses */
  12072. /** Peripheral KPP base address */
  12073. #define KPP_BASE (0x401FC000u)
  12074. /** Peripheral KPP base pointer */
  12075. #define KPP ((KPP_Type *)KPP_BASE)
  12076. /** Array initializer of KPP peripheral base addresses */
  12077. #define KPP_BASE_ADDRS { KPP_BASE }
  12078. /** Array initializer of KPP peripheral base pointers */
  12079. #define KPP_BASE_PTRS { KPP }
  12080. /** Interrupt vectors for the KPP peripheral type */
  12081. #define KPP_IRQS { KPP_IRQn }
  12082. /*!
  12083. * @}
  12084. */ /* end of group KPP_Peripheral_Access_Layer */
  12085. /* ----------------------------------------------------------------------------
  12086. -- LCDIF Peripheral Access Layer
  12087. ---------------------------------------------------------------------------- */
  12088. /*!
  12089. * @addtogroup LCDIF_Peripheral_Access_Layer LCDIF Peripheral Access Layer
  12090. * @{
  12091. */
  12092. /** LCDIF - Register Layout Typedef */
  12093. typedef struct {
  12094. __IO uint32_t CTRL; /**< eLCDIF General Control Register, offset: 0x0 */
  12095. __IO uint32_t CTRL_SET; /**< eLCDIF General Control Register, offset: 0x4 */
  12096. __IO uint32_t CTRL_CLR; /**< eLCDIF General Control Register, offset: 0x8 */
  12097. __IO uint32_t CTRL_TOG; /**< eLCDIF General Control Register, offset: 0xC */
  12098. __IO uint32_t CTRL1; /**< eLCDIF General Control1 Register, offset: 0x10 */
  12099. __IO uint32_t CTRL1_SET; /**< eLCDIF General Control1 Register, offset: 0x14 */
  12100. __IO uint32_t CTRL1_CLR; /**< eLCDIF General Control1 Register, offset: 0x18 */
  12101. __IO uint32_t CTRL1_TOG; /**< eLCDIF General Control1 Register, offset: 0x1C */
  12102. __IO uint32_t CTRL2; /**< eLCDIF General Control2 Register, offset: 0x20 */
  12103. __IO uint32_t CTRL2_SET; /**< eLCDIF General Control2 Register, offset: 0x24 */
  12104. __IO uint32_t CTRL2_CLR; /**< eLCDIF General Control2 Register, offset: 0x28 */
  12105. __IO uint32_t CTRL2_TOG; /**< eLCDIF General Control2 Register, offset: 0x2C */
  12106. __IO uint32_t TRANSFER_COUNT; /**< eLCDIF Horizontal and Vertical Valid Data Count Register, offset: 0x30 */
  12107. uint8_t RESERVED_0[12];
  12108. __IO uint32_t CUR_BUF; /**< LCD Interface Current Buffer Address Register, offset: 0x40 */
  12109. uint8_t RESERVED_1[12];
  12110. __IO uint32_t NEXT_BUF; /**< LCD Interface Next Buffer Address Register, offset: 0x50 */
  12111. uint8_t RESERVED_2[28];
  12112. __IO uint32_t VDCTRL0; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register0, offset: 0x70 */
  12113. __IO uint32_t VDCTRL0_SET; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register0, offset: 0x74 */
  12114. __IO uint32_t VDCTRL0_CLR; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register0, offset: 0x78 */
  12115. __IO uint32_t VDCTRL0_TOG; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register0, offset: 0x7C */
  12116. __IO uint32_t VDCTRL1; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register1, offset: 0x80 */
  12117. uint8_t RESERVED_3[12];
  12118. __IO uint32_t VDCTRL2; /**< LCDIF VSYNC Mode and Dotclk Mode Control Register2, offset: 0x90 */
  12119. uint8_t RESERVED_4[12];
  12120. __IO uint32_t VDCTRL3; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register3, offset: 0xA0 */
  12121. uint8_t RESERVED_5[12];
  12122. __IO uint32_t VDCTRL4; /**< eLCDIF VSYNC Mode and Dotclk Mode Control Register4, offset: 0xB0 */
  12123. uint8_t RESERVED_6[220];
  12124. __IO uint32_t BM_ERROR_STAT; /**< Bus Master Error Status Register, offset: 0x190 */
  12125. uint8_t RESERVED_7[12];
  12126. __IO uint32_t CRC_STAT; /**< CRC Status Register, offset: 0x1A0 */
  12127. uint8_t RESERVED_8[12];
  12128. __I uint32_t STAT; /**< LCD Interface Status Register, offset: 0x1B0 */
  12129. uint8_t RESERVED_9[76];
  12130. __IO uint32_t THRES; /**< eLCDIF Threshold Register, offset: 0x200 */
  12131. uint8_t RESERVED_10[380];
  12132. __IO uint32_t PIGEONCTRL0; /**< LCDIF Pigeon Mode Control0 Register, offset: 0x380 */
  12133. __IO uint32_t PIGEONCTRL0_SET; /**< LCDIF Pigeon Mode Control0 Register, offset: 0x384 */
  12134. __IO uint32_t PIGEONCTRL0_CLR; /**< LCDIF Pigeon Mode Control0 Register, offset: 0x388 */
  12135. __IO uint32_t PIGEONCTRL0_TOG; /**< LCDIF Pigeon Mode Control0 Register, offset: 0x38C */
  12136. __IO uint32_t PIGEONCTRL1; /**< LCDIF Pigeon Mode Control1 Register, offset: 0x390 */
  12137. __IO uint32_t PIGEONCTRL1_SET; /**< LCDIF Pigeon Mode Control1 Register, offset: 0x394 */
  12138. __IO uint32_t PIGEONCTRL1_CLR; /**< LCDIF Pigeon Mode Control1 Register, offset: 0x398 */
  12139. __IO uint32_t PIGEONCTRL1_TOG; /**< LCDIF Pigeon Mode Control1 Register, offset: 0x39C */
  12140. __IO uint32_t PIGEONCTRL2; /**< LCDIF Pigeon Mode Control2 Register, offset: 0x3A0 */
  12141. __IO uint32_t PIGEONCTRL2_SET; /**< LCDIF Pigeon Mode Control2 Register, offset: 0x3A4 */
  12142. __IO uint32_t PIGEONCTRL2_CLR; /**< LCDIF Pigeon Mode Control2 Register, offset: 0x3A8 */
  12143. __IO uint32_t PIGEONCTRL2_TOG; /**< LCDIF Pigeon Mode Control2 Register, offset: 0x3AC */
  12144. uint8_t RESERVED_11[1104];
  12145. struct { /* offset: 0x800, array step: 0x40 */
  12146. __IO uint32_t PIGEON_0; /**< Panel Interface Signal Generator Register, array offset: 0x800, array step: 0x40 */
  12147. uint8_t RESERVED_0[12];
  12148. __IO uint32_t PIGEON_1; /**< Panel Interface Signal Generator Register, array offset: 0x810, array step: 0x40 */
  12149. uint8_t RESERVED_1[12];
  12150. __IO uint32_t PIGEON_2; /**< Panel Interface Signal Generator Register, array offset: 0x820, array step: 0x40 */
  12151. uint8_t RESERVED_2[28];
  12152. } PIGEON[12];
  12153. __IO uint32_t LUT_CTRL; /**< Lookup Table Data Register., offset: 0xB00 */
  12154. uint8_t RESERVED_12[12];
  12155. __IO uint32_t LUT0_ADDR; /**< Lookup Table Control Register., offset: 0xB10 */
  12156. uint8_t RESERVED_13[12];
  12157. __IO uint32_t LUT0_DATA; /**< Lookup Table Data Register., offset: 0xB20 */
  12158. uint8_t RESERVED_14[12];
  12159. __IO uint32_t LUT1_ADDR; /**< Lookup Table Control Register., offset: 0xB30 */
  12160. uint8_t RESERVED_15[12];
  12161. __IO uint32_t LUT1_DATA; /**< Lookup Table Data Register., offset: 0xB40 */
  12162. } LCDIF_Type;
  12163. /* ----------------------------------------------------------------------------
  12164. -- LCDIF Register Masks
  12165. ---------------------------------------------------------------------------- */
  12166. /*!
  12167. * @addtogroup LCDIF_Register_Masks LCDIF Register Masks
  12168. * @{
  12169. */
  12170. /*! @name CTRL - eLCDIF General Control Register */
  12171. #define LCDIF_CTRL_RUN_MASK (0x1U)
  12172. #define LCDIF_CTRL_RUN_SHIFT (0U)
  12173. #define LCDIF_CTRL_RUN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_RUN_SHIFT)) & LCDIF_CTRL_RUN_MASK)
  12174. #define LCDIF_CTRL_DATA_FORMAT_24_BIT_MASK (0x2U)
  12175. #define LCDIF_CTRL_DATA_FORMAT_24_BIT_SHIFT (1U)
  12176. #define LCDIF_CTRL_DATA_FORMAT_24_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DATA_FORMAT_24_BIT_SHIFT)) & LCDIF_CTRL_DATA_FORMAT_24_BIT_MASK)
  12177. #define LCDIF_CTRL_DATA_FORMAT_18_BIT_MASK (0x4U)
  12178. #define LCDIF_CTRL_DATA_FORMAT_18_BIT_SHIFT (2U)
  12179. #define LCDIF_CTRL_DATA_FORMAT_18_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DATA_FORMAT_18_BIT_SHIFT)) & LCDIF_CTRL_DATA_FORMAT_18_BIT_MASK)
  12180. #define LCDIF_CTRL_DATA_FORMAT_16_BIT_MASK (0x8U)
  12181. #define LCDIF_CTRL_DATA_FORMAT_16_BIT_SHIFT (3U)
  12182. #define LCDIF_CTRL_DATA_FORMAT_16_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DATA_FORMAT_16_BIT_SHIFT)) & LCDIF_CTRL_DATA_FORMAT_16_BIT_MASK)
  12183. #define LCDIF_CTRL_RSRVD0_MASK (0x10U)
  12184. #define LCDIF_CTRL_RSRVD0_SHIFT (4U)
  12185. #define LCDIF_CTRL_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_RSRVD0_SHIFT)) & LCDIF_CTRL_RSRVD0_MASK)
  12186. #define LCDIF_CTRL_MASTER_MASK (0x20U)
  12187. #define LCDIF_CTRL_MASTER_SHIFT (5U)
  12188. #define LCDIF_CTRL_MASTER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_MASTER_SHIFT)) & LCDIF_CTRL_MASTER_MASK)
  12189. #define LCDIF_CTRL_ENABLE_PXP_HANDSHAKE_MASK (0x40U)
  12190. #define LCDIF_CTRL_ENABLE_PXP_HANDSHAKE_SHIFT (6U)
  12191. #define LCDIF_CTRL_ENABLE_PXP_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_ENABLE_PXP_HANDSHAKE_SHIFT)) & LCDIF_CTRL_ENABLE_PXP_HANDSHAKE_MASK)
  12192. #define LCDIF_CTRL_WORD_LENGTH_MASK (0x300U)
  12193. #define LCDIF_CTRL_WORD_LENGTH_SHIFT (8U)
  12194. #define LCDIF_CTRL_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_WORD_LENGTH_SHIFT)) & LCDIF_CTRL_WORD_LENGTH_MASK)
  12195. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK (0xC00U)
  12196. #define LCDIF_CTRL_LCD_DATABUS_WIDTH_SHIFT (10U)
  12197. #define LCDIF_CTRL_LCD_DATABUS_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_LCD_DATABUS_WIDTH_SHIFT)) & LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK)
  12198. #define LCDIF_CTRL_CSC_DATA_SWIZZLE_MASK (0x3000U)
  12199. #define LCDIF_CTRL_CSC_DATA_SWIZZLE_SHIFT (12U)
  12200. #define LCDIF_CTRL_CSC_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CSC_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_CSC_DATA_SWIZZLE_MASK)
  12201. #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_MASK (0xC000U)
  12202. #define LCDIF_CTRL_INPUT_DATA_SWIZZLE_SHIFT (14U)
  12203. #define LCDIF_CTRL_INPUT_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_INPUT_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_INPUT_DATA_SWIZZLE_MASK)
  12204. #define LCDIF_CTRL_DOTCLK_MODE_MASK (0x20000U)
  12205. #define LCDIF_CTRL_DOTCLK_MODE_SHIFT (17U)
  12206. #define LCDIF_CTRL_DOTCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DOTCLK_MODE_SHIFT)) & LCDIF_CTRL_DOTCLK_MODE_MASK)
  12207. #define LCDIF_CTRL_BYPASS_COUNT_MASK (0x80000U)
  12208. #define LCDIF_CTRL_BYPASS_COUNT_SHIFT (19U)
  12209. #define LCDIF_CTRL_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_BYPASS_COUNT_SHIFT)) & LCDIF_CTRL_BYPASS_COUNT_MASK)
  12210. #define LCDIF_CTRL_SHIFT_NUM_BITS_MASK (0x3E00000U)
  12211. #define LCDIF_CTRL_SHIFT_NUM_BITS_SHIFT (21U)
  12212. #define LCDIF_CTRL_SHIFT_NUM_BITS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SHIFT_NUM_BITS_SHIFT)) & LCDIF_CTRL_SHIFT_NUM_BITS_MASK)
  12213. #define LCDIF_CTRL_DATA_SHIFT_DIR_MASK (0x4000000U)
  12214. #define LCDIF_CTRL_DATA_SHIFT_DIR_SHIFT (26U)
  12215. #define LCDIF_CTRL_DATA_SHIFT_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_DATA_SHIFT_DIR_SHIFT)) & LCDIF_CTRL_DATA_SHIFT_DIR_MASK)
  12216. #define LCDIF_CTRL_CLKGATE_MASK (0x40000000U)
  12217. #define LCDIF_CTRL_CLKGATE_SHIFT (30U)
  12218. #define LCDIF_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLKGATE_SHIFT)) & LCDIF_CTRL_CLKGATE_MASK)
  12219. #define LCDIF_CTRL_SFTRST_MASK (0x80000000U)
  12220. #define LCDIF_CTRL_SFTRST_SHIFT (31U)
  12221. #define LCDIF_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SFTRST_SHIFT)) & LCDIF_CTRL_SFTRST_MASK)
  12222. /*! @name CTRL_SET - eLCDIF General Control Register */
  12223. #define LCDIF_CTRL_SET_RUN_MASK (0x1U)
  12224. #define LCDIF_CTRL_SET_RUN_SHIFT (0U)
  12225. #define LCDIF_CTRL_SET_RUN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_RUN_SHIFT)) & LCDIF_CTRL_SET_RUN_MASK)
  12226. #define LCDIF_CTRL_SET_DATA_FORMAT_24_BIT_MASK (0x2U)
  12227. #define LCDIF_CTRL_SET_DATA_FORMAT_24_BIT_SHIFT (1U)
  12228. #define LCDIF_CTRL_SET_DATA_FORMAT_24_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DATA_FORMAT_24_BIT_SHIFT)) & LCDIF_CTRL_SET_DATA_FORMAT_24_BIT_MASK)
  12229. #define LCDIF_CTRL_SET_DATA_FORMAT_18_BIT_MASK (0x4U)
  12230. #define LCDIF_CTRL_SET_DATA_FORMAT_18_BIT_SHIFT (2U)
  12231. #define LCDIF_CTRL_SET_DATA_FORMAT_18_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DATA_FORMAT_18_BIT_SHIFT)) & LCDIF_CTRL_SET_DATA_FORMAT_18_BIT_MASK)
  12232. #define LCDIF_CTRL_SET_DATA_FORMAT_16_BIT_MASK (0x8U)
  12233. #define LCDIF_CTRL_SET_DATA_FORMAT_16_BIT_SHIFT (3U)
  12234. #define LCDIF_CTRL_SET_DATA_FORMAT_16_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DATA_FORMAT_16_BIT_SHIFT)) & LCDIF_CTRL_SET_DATA_FORMAT_16_BIT_MASK)
  12235. #define LCDIF_CTRL_SET_RSRVD0_MASK (0x10U)
  12236. #define LCDIF_CTRL_SET_RSRVD0_SHIFT (4U)
  12237. #define LCDIF_CTRL_SET_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_RSRVD0_SHIFT)) & LCDIF_CTRL_SET_RSRVD0_MASK)
  12238. #define LCDIF_CTRL_SET_MASTER_MASK (0x20U)
  12239. #define LCDIF_CTRL_SET_MASTER_SHIFT (5U)
  12240. #define LCDIF_CTRL_SET_MASTER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_MASTER_SHIFT)) & LCDIF_CTRL_SET_MASTER_MASK)
  12241. #define LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE_MASK (0x40U)
  12242. #define LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE_SHIFT (6U)
  12243. #define LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE_SHIFT)) & LCDIF_CTRL_SET_ENABLE_PXP_HANDSHAKE_MASK)
  12244. #define LCDIF_CTRL_SET_WORD_LENGTH_MASK (0x300U)
  12245. #define LCDIF_CTRL_SET_WORD_LENGTH_SHIFT (8U)
  12246. #define LCDIF_CTRL_SET_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_WORD_LENGTH_SHIFT)) & LCDIF_CTRL_SET_WORD_LENGTH_MASK)
  12247. #define LCDIF_CTRL_SET_LCD_DATABUS_WIDTH_MASK (0xC00U)
  12248. #define LCDIF_CTRL_SET_LCD_DATABUS_WIDTH_SHIFT (10U)
  12249. #define LCDIF_CTRL_SET_LCD_DATABUS_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_LCD_DATABUS_WIDTH_SHIFT)) & LCDIF_CTRL_SET_LCD_DATABUS_WIDTH_MASK)
  12250. #define LCDIF_CTRL_SET_CSC_DATA_SWIZZLE_MASK (0x3000U)
  12251. #define LCDIF_CTRL_SET_CSC_DATA_SWIZZLE_SHIFT (12U)
  12252. #define LCDIF_CTRL_SET_CSC_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_CSC_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_SET_CSC_DATA_SWIZZLE_MASK)
  12253. #define LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE_MASK (0xC000U)
  12254. #define LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE_SHIFT (14U)
  12255. #define LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_SET_INPUT_DATA_SWIZZLE_MASK)
  12256. #define LCDIF_CTRL_SET_DOTCLK_MODE_MASK (0x20000U)
  12257. #define LCDIF_CTRL_SET_DOTCLK_MODE_SHIFT (17U)
  12258. #define LCDIF_CTRL_SET_DOTCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DOTCLK_MODE_SHIFT)) & LCDIF_CTRL_SET_DOTCLK_MODE_MASK)
  12259. #define LCDIF_CTRL_SET_BYPASS_COUNT_MASK (0x80000U)
  12260. #define LCDIF_CTRL_SET_BYPASS_COUNT_SHIFT (19U)
  12261. #define LCDIF_CTRL_SET_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_BYPASS_COUNT_SHIFT)) & LCDIF_CTRL_SET_BYPASS_COUNT_MASK)
  12262. #define LCDIF_CTRL_SET_SHIFT_NUM_BITS_MASK (0x3E00000U)
  12263. #define LCDIF_CTRL_SET_SHIFT_NUM_BITS_SHIFT (21U)
  12264. #define LCDIF_CTRL_SET_SHIFT_NUM_BITS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_SHIFT_NUM_BITS_SHIFT)) & LCDIF_CTRL_SET_SHIFT_NUM_BITS_MASK)
  12265. #define LCDIF_CTRL_SET_DATA_SHIFT_DIR_MASK (0x4000000U)
  12266. #define LCDIF_CTRL_SET_DATA_SHIFT_DIR_SHIFT (26U)
  12267. #define LCDIF_CTRL_SET_DATA_SHIFT_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_DATA_SHIFT_DIR_SHIFT)) & LCDIF_CTRL_SET_DATA_SHIFT_DIR_MASK)
  12268. #define LCDIF_CTRL_SET_CLKGATE_MASK (0x40000000U)
  12269. #define LCDIF_CTRL_SET_CLKGATE_SHIFT (30U)
  12270. #define LCDIF_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_CLKGATE_SHIFT)) & LCDIF_CTRL_SET_CLKGATE_MASK)
  12271. #define LCDIF_CTRL_SET_SFTRST_MASK (0x80000000U)
  12272. #define LCDIF_CTRL_SET_SFTRST_SHIFT (31U)
  12273. #define LCDIF_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_SET_SFTRST_SHIFT)) & LCDIF_CTRL_SET_SFTRST_MASK)
  12274. /*! @name CTRL_CLR - eLCDIF General Control Register */
  12275. #define LCDIF_CTRL_CLR_RUN_MASK (0x1U)
  12276. #define LCDIF_CTRL_CLR_RUN_SHIFT (0U)
  12277. #define LCDIF_CTRL_CLR_RUN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_RUN_SHIFT)) & LCDIF_CTRL_CLR_RUN_MASK)
  12278. #define LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT_MASK (0x2U)
  12279. #define LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT_SHIFT (1U)
  12280. #define LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT_SHIFT)) & LCDIF_CTRL_CLR_DATA_FORMAT_24_BIT_MASK)
  12281. #define LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT_MASK (0x4U)
  12282. #define LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT_SHIFT (2U)
  12283. #define LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT_SHIFT)) & LCDIF_CTRL_CLR_DATA_FORMAT_18_BIT_MASK)
  12284. #define LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT_MASK (0x8U)
  12285. #define LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT_SHIFT (3U)
  12286. #define LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT_SHIFT)) & LCDIF_CTRL_CLR_DATA_FORMAT_16_BIT_MASK)
  12287. #define LCDIF_CTRL_CLR_RSRVD0_MASK (0x10U)
  12288. #define LCDIF_CTRL_CLR_RSRVD0_SHIFT (4U)
  12289. #define LCDIF_CTRL_CLR_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_RSRVD0_SHIFT)) & LCDIF_CTRL_CLR_RSRVD0_MASK)
  12290. #define LCDIF_CTRL_CLR_MASTER_MASK (0x20U)
  12291. #define LCDIF_CTRL_CLR_MASTER_SHIFT (5U)
  12292. #define LCDIF_CTRL_CLR_MASTER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_MASTER_SHIFT)) & LCDIF_CTRL_CLR_MASTER_MASK)
  12293. #define LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE_MASK (0x40U)
  12294. #define LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE_SHIFT (6U)
  12295. #define LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE_SHIFT)) & LCDIF_CTRL_CLR_ENABLE_PXP_HANDSHAKE_MASK)
  12296. #define LCDIF_CTRL_CLR_WORD_LENGTH_MASK (0x300U)
  12297. #define LCDIF_CTRL_CLR_WORD_LENGTH_SHIFT (8U)
  12298. #define LCDIF_CTRL_CLR_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_WORD_LENGTH_SHIFT)) & LCDIF_CTRL_CLR_WORD_LENGTH_MASK)
  12299. #define LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH_MASK (0xC00U)
  12300. #define LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH_SHIFT (10U)
  12301. #define LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH_SHIFT)) & LCDIF_CTRL_CLR_LCD_DATABUS_WIDTH_MASK)
  12302. #define LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE_MASK (0x3000U)
  12303. #define LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE_SHIFT (12U)
  12304. #define LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_CLR_CSC_DATA_SWIZZLE_MASK)
  12305. #define LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE_MASK (0xC000U)
  12306. #define LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE_SHIFT (14U)
  12307. #define LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_CLR_INPUT_DATA_SWIZZLE_MASK)
  12308. #define LCDIF_CTRL_CLR_DOTCLK_MODE_MASK (0x20000U)
  12309. #define LCDIF_CTRL_CLR_DOTCLK_MODE_SHIFT (17U)
  12310. #define LCDIF_CTRL_CLR_DOTCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DOTCLK_MODE_SHIFT)) & LCDIF_CTRL_CLR_DOTCLK_MODE_MASK)
  12311. #define LCDIF_CTRL_CLR_BYPASS_COUNT_MASK (0x80000U)
  12312. #define LCDIF_CTRL_CLR_BYPASS_COUNT_SHIFT (19U)
  12313. #define LCDIF_CTRL_CLR_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_BYPASS_COUNT_SHIFT)) & LCDIF_CTRL_CLR_BYPASS_COUNT_MASK)
  12314. #define LCDIF_CTRL_CLR_SHIFT_NUM_BITS_MASK (0x3E00000U)
  12315. #define LCDIF_CTRL_CLR_SHIFT_NUM_BITS_SHIFT (21U)
  12316. #define LCDIF_CTRL_CLR_SHIFT_NUM_BITS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_SHIFT_NUM_BITS_SHIFT)) & LCDIF_CTRL_CLR_SHIFT_NUM_BITS_MASK)
  12317. #define LCDIF_CTRL_CLR_DATA_SHIFT_DIR_MASK (0x4000000U)
  12318. #define LCDIF_CTRL_CLR_DATA_SHIFT_DIR_SHIFT (26U)
  12319. #define LCDIF_CTRL_CLR_DATA_SHIFT_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_DATA_SHIFT_DIR_SHIFT)) & LCDIF_CTRL_CLR_DATA_SHIFT_DIR_MASK)
  12320. #define LCDIF_CTRL_CLR_CLKGATE_MASK (0x40000000U)
  12321. #define LCDIF_CTRL_CLR_CLKGATE_SHIFT (30U)
  12322. #define LCDIF_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_CLKGATE_SHIFT)) & LCDIF_CTRL_CLR_CLKGATE_MASK)
  12323. #define LCDIF_CTRL_CLR_SFTRST_MASK (0x80000000U)
  12324. #define LCDIF_CTRL_CLR_SFTRST_SHIFT (31U)
  12325. #define LCDIF_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_CLR_SFTRST_SHIFT)) & LCDIF_CTRL_CLR_SFTRST_MASK)
  12326. /*! @name CTRL_TOG - eLCDIF General Control Register */
  12327. #define LCDIF_CTRL_TOG_RUN_MASK (0x1U)
  12328. #define LCDIF_CTRL_TOG_RUN_SHIFT (0U)
  12329. #define LCDIF_CTRL_TOG_RUN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_RUN_SHIFT)) & LCDIF_CTRL_TOG_RUN_MASK)
  12330. #define LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT_MASK (0x2U)
  12331. #define LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT_SHIFT (1U)
  12332. #define LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT_SHIFT)) & LCDIF_CTRL_TOG_DATA_FORMAT_24_BIT_MASK)
  12333. #define LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT_MASK (0x4U)
  12334. #define LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT_SHIFT (2U)
  12335. #define LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT_SHIFT)) & LCDIF_CTRL_TOG_DATA_FORMAT_18_BIT_MASK)
  12336. #define LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT_MASK (0x8U)
  12337. #define LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT_SHIFT (3U)
  12338. #define LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT_SHIFT)) & LCDIF_CTRL_TOG_DATA_FORMAT_16_BIT_MASK)
  12339. #define LCDIF_CTRL_TOG_RSRVD0_MASK (0x10U)
  12340. #define LCDIF_CTRL_TOG_RSRVD0_SHIFT (4U)
  12341. #define LCDIF_CTRL_TOG_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_RSRVD0_SHIFT)) & LCDIF_CTRL_TOG_RSRVD0_MASK)
  12342. #define LCDIF_CTRL_TOG_MASTER_MASK (0x20U)
  12343. #define LCDIF_CTRL_TOG_MASTER_SHIFT (5U)
  12344. #define LCDIF_CTRL_TOG_MASTER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_MASTER_SHIFT)) & LCDIF_CTRL_TOG_MASTER_MASK)
  12345. #define LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE_MASK (0x40U)
  12346. #define LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE_SHIFT (6U)
  12347. #define LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE_SHIFT)) & LCDIF_CTRL_TOG_ENABLE_PXP_HANDSHAKE_MASK)
  12348. #define LCDIF_CTRL_TOG_WORD_LENGTH_MASK (0x300U)
  12349. #define LCDIF_CTRL_TOG_WORD_LENGTH_SHIFT (8U)
  12350. #define LCDIF_CTRL_TOG_WORD_LENGTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_WORD_LENGTH_SHIFT)) & LCDIF_CTRL_TOG_WORD_LENGTH_MASK)
  12351. #define LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH_MASK (0xC00U)
  12352. #define LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH_SHIFT (10U)
  12353. #define LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH_SHIFT)) & LCDIF_CTRL_TOG_LCD_DATABUS_WIDTH_MASK)
  12354. #define LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE_MASK (0x3000U)
  12355. #define LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE_SHIFT (12U)
  12356. #define LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_TOG_CSC_DATA_SWIZZLE_MASK)
  12357. #define LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE_MASK (0xC000U)
  12358. #define LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE_SHIFT (14U)
  12359. #define LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE_SHIFT)) & LCDIF_CTRL_TOG_INPUT_DATA_SWIZZLE_MASK)
  12360. #define LCDIF_CTRL_TOG_DOTCLK_MODE_MASK (0x20000U)
  12361. #define LCDIF_CTRL_TOG_DOTCLK_MODE_SHIFT (17U)
  12362. #define LCDIF_CTRL_TOG_DOTCLK_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DOTCLK_MODE_SHIFT)) & LCDIF_CTRL_TOG_DOTCLK_MODE_MASK)
  12363. #define LCDIF_CTRL_TOG_BYPASS_COUNT_MASK (0x80000U)
  12364. #define LCDIF_CTRL_TOG_BYPASS_COUNT_SHIFT (19U)
  12365. #define LCDIF_CTRL_TOG_BYPASS_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_BYPASS_COUNT_SHIFT)) & LCDIF_CTRL_TOG_BYPASS_COUNT_MASK)
  12366. #define LCDIF_CTRL_TOG_SHIFT_NUM_BITS_MASK (0x3E00000U)
  12367. #define LCDIF_CTRL_TOG_SHIFT_NUM_BITS_SHIFT (21U)
  12368. #define LCDIF_CTRL_TOG_SHIFT_NUM_BITS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_SHIFT_NUM_BITS_SHIFT)) & LCDIF_CTRL_TOG_SHIFT_NUM_BITS_MASK)
  12369. #define LCDIF_CTRL_TOG_DATA_SHIFT_DIR_MASK (0x4000000U)
  12370. #define LCDIF_CTRL_TOG_DATA_SHIFT_DIR_SHIFT (26U)
  12371. #define LCDIF_CTRL_TOG_DATA_SHIFT_DIR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_DATA_SHIFT_DIR_SHIFT)) & LCDIF_CTRL_TOG_DATA_SHIFT_DIR_MASK)
  12372. #define LCDIF_CTRL_TOG_CLKGATE_MASK (0x40000000U)
  12373. #define LCDIF_CTRL_TOG_CLKGATE_SHIFT (30U)
  12374. #define LCDIF_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_CLKGATE_SHIFT)) & LCDIF_CTRL_TOG_CLKGATE_MASK)
  12375. #define LCDIF_CTRL_TOG_SFTRST_MASK (0x80000000U)
  12376. #define LCDIF_CTRL_TOG_SFTRST_SHIFT (31U)
  12377. #define LCDIF_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL_TOG_SFTRST_SHIFT)) & LCDIF_CTRL_TOG_SFTRST_MASK)
  12378. /*! @name CTRL1 - eLCDIF General Control1 Register */
  12379. #define LCDIF_CTRL1_RSRVD0_MASK (0xF8U)
  12380. #define LCDIF_CTRL1_RSRVD0_SHIFT (3U)
  12381. #define LCDIF_CTRL1_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_RSRVD0_SHIFT)) & LCDIF_CTRL1_RSRVD0_MASK)
  12382. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_MASK (0x100U)
  12383. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_SHIFT (8U)
  12384. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_VSYNC_EDGE_IRQ_SHIFT)) & LCDIF_CTRL1_VSYNC_EDGE_IRQ_MASK)
  12385. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_MASK (0x200U)
  12386. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_SHIFT (9U)
  12387. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_SHIFT)) & LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_MASK)
  12388. #define LCDIF_CTRL1_UNDERFLOW_IRQ_MASK (0x400U)
  12389. #define LCDIF_CTRL1_UNDERFLOW_IRQ_SHIFT (10U)
  12390. #define LCDIF_CTRL1_UNDERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_UNDERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_UNDERFLOW_IRQ_MASK)
  12391. #define LCDIF_CTRL1_OVERFLOW_IRQ_MASK (0x800U)
  12392. #define LCDIF_CTRL1_OVERFLOW_IRQ_SHIFT (11U)
  12393. #define LCDIF_CTRL1_OVERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_OVERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_OVERFLOW_IRQ_MASK)
  12394. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN_MASK (0x1000U)
  12395. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN_SHIFT (12U)
  12396. #define LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_VSYNC_EDGE_IRQ_EN_MASK)
  12397. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN_MASK (0x2000U)
  12398. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN_SHIFT (13U)
  12399. #define LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CUR_FRAME_DONE_IRQ_EN_MASK)
  12400. #define LCDIF_CTRL1_UNDERFLOW_IRQ_EN_MASK (0x4000U)
  12401. #define LCDIF_CTRL1_UNDERFLOW_IRQ_EN_SHIFT (14U)
  12402. #define LCDIF_CTRL1_UNDERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_UNDERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_UNDERFLOW_IRQ_EN_MASK)
  12403. #define LCDIF_CTRL1_OVERFLOW_IRQ_EN_MASK (0x8000U)
  12404. #define LCDIF_CTRL1_OVERFLOW_IRQ_EN_SHIFT (15U)
  12405. #define LCDIF_CTRL1_OVERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_OVERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_OVERFLOW_IRQ_EN_MASK)
  12406. #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_MASK (0xF0000U)
  12407. #define LCDIF_CTRL1_BYTE_PACKING_FORMAT_SHIFT (16U)
  12408. #define LCDIF_CTRL1_BYTE_PACKING_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_BYTE_PACKING_FORMAT_SHIFT)) & LCDIF_CTRL1_BYTE_PACKING_FORMAT_MASK)
  12409. #define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS_MASK (0x100000U)
  12410. #define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS_SHIFT (20U)
  12411. #define LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS_SHIFT)) & LCDIF_CTRL1_IRQ_ON_ALTERNATE_FIELDS_MASK)
  12412. #define LCDIF_CTRL1_FIFO_CLEAR_MASK (0x200000U)
  12413. #define LCDIF_CTRL1_FIFO_CLEAR_SHIFT (21U)
  12414. #define LCDIF_CTRL1_FIFO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_FIFO_CLEAR_SHIFT)) & LCDIF_CTRL1_FIFO_CLEAR_MASK)
  12415. #define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD_MASK (0x400000U)
  12416. #define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD_SHIFT (22U)
  12417. #define LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD_SHIFT)) & LCDIF_CTRL1_START_INTERLACE_FROM_SECOND_FIELD_MASK)
  12418. #define LCDIF_CTRL1_INTERLACE_FIELDS_MASK (0x800000U)
  12419. #define LCDIF_CTRL1_INTERLACE_FIELDS_SHIFT (23U)
  12420. #define LCDIF_CTRL1_INTERLACE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_INTERLACE_FIELDS_SHIFT)) & LCDIF_CTRL1_INTERLACE_FIELDS_MASK)
  12421. #define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW_MASK (0x1000000U)
  12422. #define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW_SHIFT (24U)
  12423. #define LCDIF_CTRL1_RECOVER_ON_UNDERFLOW(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_RECOVER_ON_UNDERFLOW_SHIFT)) & LCDIF_CTRL1_RECOVER_ON_UNDERFLOW_MASK)
  12424. #define LCDIF_CTRL1_BM_ERROR_IRQ_MASK (0x2000000U)
  12425. #define LCDIF_CTRL1_BM_ERROR_IRQ_SHIFT (25U)
  12426. #define LCDIF_CTRL1_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_BM_ERROR_IRQ_SHIFT)) & LCDIF_CTRL1_BM_ERROR_IRQ_MASK)
  12427. #define LCDIF_CTRL1_BM_ERROR_IRQ_EN_MASK (0x4000000U)
  12428. #define LCDIF_CTRL1_BM_ERROR_IRQ_EN_SHIFT (26U)
  12429. #define LCDIF_CTRL1_BM_ERROR_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_BM_ERROR_IRQ_EN_SHIFT)) & LCDIF_CTRL1_BM_ERROR_IRQ_EN_MASK)
  12430. #define LCDIF_CTRL1_CS_OUT_SELECT_MASK (0x40000000U)
  12431. #define LCDIF_CTRL1_CS_OUT_SELECT_SHIFT (30U)
  12432. #define LCDIF_CTRL1_CS_OUT_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CS_OUT_SELECT_SHIFT)) & LCDIF_CTRL1_CS_OUT_SELECT_MASK)
  12433. #define LCDIF_CTRL1_IMAGE_DATA_SELECT_MASK (0x80000000U)
  12434. #define LCDIF_CTRL1_IMAGE_DATA_SELECT_SHIFT (31U)
  12435. #define LCDIF_CTRL1_IMAGE_DATA_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_IMAGE_DATA_SELECT_SHIFT)) & LCDIF_CTRL1_IMAGE_DATA_SELECT_MASK)
  12436. /*! @name CTRL1_SET - eLCDIF General Control1 Register */
  12437. #define LCDIF_CTRL1_SET_RSRVD0_MASK (0xF8U)
  12438. #define LCDIF_CTRL1_SET_RSRVD0_SHIFT (3U)
  12439. #define LCDIF_CTRL1_SET_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_RSRVD0_SHIFT)) & LCDIF_CTRL1_SET_RSRVD0_MASK)
  12440. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_MASK (0x100U)
  12441. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_SHIFT (8U)
  12442. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_SHIFT)) & LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_MASK)
  12443. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_MASK (0x200U)
  12444. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_SHIFT (9U)
  12445. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_SHIFT)) & LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_MASK)
  12446. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_MASK (0x400U)
  12447. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_SHIFT (10U)
  12448. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_UNDERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_SET_UNDERFLOW_IRQ_MASK)
  12449. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_MASK (0x800U)
  12450. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_SHIFT (11U)
  12451. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_OVERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_SET_OVERFLOW_IRQ_MASK)
  12452. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN_MASK (0x1000U)
  12453. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN_SHIFT (12U)
  12454. #define LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_VSYNC_EDGE_IRQ_EN_MASK)
  12455. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN_MASK (0x2000U)
  12456. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN_SHIFT (13U)
  12457. #define LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_CUR_FRAME_DONE_IRQ_EN_MASK)
  12458. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN_MASK (0x4000U)
  12459. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN_SHIFT (14U)
  12460. #define LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_UNDERFLOW_IRQ_EN_MASK)
  12461. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN_MASK (0x8000U)
  12462. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN_SHIFT (15U)
  12463. #define LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_OVERFLOW_IRQ_EN_MASK)
  12464. #define LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT_MASK (0xF0000U)
  12465. #define LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT_SHIFT (16U)
  12466. #define LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT_SHIFT)) & LCDIF_CTRL1_SET_BYTE_PACKING_FORMAT_MASK)
  12467. #define LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS_MASK (0x100000U)
  12468. #define LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS_SHIFT (20U)
  12469. #define LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS_SHIFT)) & LCDIF_CTRL1_SET_IRQ_ON_ALTERNATE_FIELDS_MASK)
  12470. #define LCDIF_CTRL1_SET_FIFO_CLEAR_MASK (0x200000U)
  12471. #define LCDIF_CTRL1_SET_FIFO_CLEAR_SHIFT (21U)
  12472. #define LCDIF_CTRL1_SET_FIFO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_FIFO_CLEAR_SHIFT)) & LCDIF_CTRL1_SET_FIFO_CLEAR_MASK)
  12473. #define LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD_MASK (0x400000U)
  12474. #define LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD_SHIFT (22U)
  12475. #define LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD_SHIFT)) & LCDIF_CTRL1_SET_START_INTERLACE_FROM_SECOND_FIELD_MASK)
  12476. #define LCDIF_CTRL1_SET_INTERLACE_FIELDS_MASK (0x800000U)
  12477. #define LCDIF_CTRL1_SET_INTERLACE_FIELDS_SHIFT (23U)
  12478. #define LCDIF_CTRL1_SET_INTERLACE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_INTERLACE_FIELDS_SHIFT)) & LCDIF_CTRL1_SET_INTERLACE_FIELDS_MASK)
  12479. #define LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW_MASK (0x1000000U)
  12480. #define LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW_SHIFT (24U)
  12481. #define LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW_SHIFT)) & LCDIF_CTRL1_SET_RECOVER_ON_UNDERFLOW_MASK)
  12482. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_MASK (0x2000000U)
  12483. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_SHIFT (25U)
  12484. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_BM_ERROR_IRQ_SHIFT)) & LCDIF_CTRL1_SET_BM_ERROR_IRQ_MASK)
  12485. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN_MASK (0x4000000U)
  12486. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN_SHIFT (26U)
  12487. #define LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN_SHIFT)) & LCDIF_CTRL1_SET_BM_ERROR_IRQ_EN_MASK)
  12488. #define LCDIF_CTRL1_SET_CS_OUT_SELECT_MASK (0x40000000U)
  12489. #define LCDIF_CTRL1_SET_CS_OUT_SELECT_SHIFT (30U)
  12490. #define LCDIF_CTRL1_SET_CS_OUT_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_CS_OUT_SELECT_SHIFT)) & LCDIF_CTRL1_SET_CS_OUT_SELECT_MASK)
  12491. #define LCDIF_CTRL1_SET_IMAGE_DATA_SELECT_MASK (0x80000000U)
  12492. #define LCDIF_CTRL1_SET_IMAGE_DATA_SELECT_SHIFT (31U)
  12493. #define LCDIF_CTRL1_SET_IMAGE_DATA_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_SET_IMAGE_DATA_SELECT_SHIFT)) & LCDIF_CTRL1_SET_IMAGE_DATA_SELECT_MASK)
  12494. /*! @name CTRL1_CLR - eLCDIF General Control1 Register */
  12495. #define LCDIF_CTRL1_CLR_RSRVD0_MASK (0xF8U)
  12496. #define LCDIF_CTRL1_CLR_RSRVD0_SHIFT (3U)
  12497. #define LCDIF_CTRL1_CLR_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_RSRVD0_SHIFT)) & LCDIF_CTRL1_CLR_RSRVD0_MASK)
  12498. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_MASK (0x100U)
  12499. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_SHIFT (8U)
  12500. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_MASK)
  12501. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_MASK (0x200U)
  12502. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_SHIFT (9U)
  12503. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_MASK)
  12504. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_MASK (0x400U)
  12505. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_SHIFT (10U)
  12506. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_MASK)
  12507. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_MASK (0x800U)
  12508. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_SHIFT (11U)
  12509. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_OVERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_OVERFLOW_IRQ_MASK)
  12510. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN_MASK (0x1000U)
  12511. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN_SHIFT (12U)
  12512. #define LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_VSYNC_EDGE_IRQ_EN_MASK)
  12513. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN_MASK (0x2000U)
  12514. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN_SHIFT (13U)
  12515. #define LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_CUR_FRAME_DONE_IRQ_EN_MASK)
  12516. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN_MASK (0x4000U)
  12517. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN_SHIFT (14U)
  12518. #define LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_UNDERFLOW_IRQ_EN_MASK)
  12519. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN_MASK (0x8000U)
  12520. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN_SHIFT (15U)
  12521. #define LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_OVERFLOW_IRQ_EN_MASK)
  12522. #define LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT_MASK (0xF0000U)
  12523. #define LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT_SHIFT (16U)
  12524. #define LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT_SHIFT)) & LCDIF_CTRL1_CLR_BYTE_PACKING_FORMAT_MASK)
  12525. #define LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS_MASK (0x100000U)
  12526. #define LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS_SHIFT (20U)
  12527. #define LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS_SHIFT)) & LCDIF_CTRL1_CLR_IRQ_ON_ALTERNATE_FIELDS_MASK)
  12528. #define LCDIF_CTRL1_CLR_FIFO_CLEAR_MASK (0x200000U)
  12529. #define LCDIF_CTRL1_CLR_FIFO_CLEAR_SHIFT (21U)
  12530. #define LCDIF_CTRL1_CLR_FIFO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_FIFO_CLEAR_SHIFT)) & LCDIF_CTRL1_CLR_FIFO_CLEAR_MASK)
  12531. #define LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD_MASK (0x400000U)
  12532. #define LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD_SHIFT (22U)
  12533. #define LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD_SHIFT)) & LCDIF_CTRL1_CLR_START_INTERLACE_FROM_SECOND_FIELD_MASK)
  12534. #define LCDIF_CTRL1_CLR_INTERLACE_FIELDS_MASK (0x800000U)
  12535. #define LCDIF_CTRL1_CLR_INTERLACE_FIELDS_SHIFT (23U)
  12536. #define LCDIF_CTRL1_CLR_INTERLACE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_INTERLACE_FIELDS_SHIFT)) & LCDIF_CTRL1_CLR_INTERLACE_FIELDS_MASK)
  12537. #define LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW_MASK (0x1000000U)
  12538. #define LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW_SHIFT (24U)
  12539. #define LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW_SHIFT)) & LCDIF_CTRL1_CLR_RECOVER_ON_UNDERFLOW_MASK)
  12540. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_MASK (0x2000000U)
  12541. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_SHIFT (25U)
  12542. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_BM_ERROR_IRQ_SHIFT)) & LCDIF_CTRL1_CLR_BM_ERROR_IRQ_MASK)
  12543. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN_MASK (0x4000000U)
  12544. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN_SHIFT (26U)
  12545. #define LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN_SHIFT)) & LCDIF_CTRL1_CLR_BM_ERROR_IRQ_EN_MASK)
  12546. #define LCDIF_CTRL1_CLR_CS_OUT_SELECT_MASK (0x40000000U)
  12547. #define LCDIF_CTRL1_CLR_CS_OUT_SELECT_SHIFT (30U)
  12548. #define LCDIF_CTRL1_CLR_CS_OUT_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_CS_OUT_SELECT_SHIFT)) & LCDIF_CTRL1_CLR_CS_OUT_SELECT_MASK)
  12549. #define LCDIF_CTRL1_CLR_IMAGE_DATA_SELECT_MASK (0x80000000U)
  12550. #define LCDIF_CTRL1_CLR_IMAGE_DATA_SELECT_SHIFT (31U)
  12551. #define LCDIF_CTRL1_CLR_IMAGE_DATA_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_CLR_IMAGE_DATA_SELECT_SHIFT)) & LCDIF_CTRL1_CLR_IMAGE_DATA_SELECT_MASK)
  12552. /*! @name CTRL1_TOG - eLCDIF General Control1 Register */
  12553. #define LCDIF_CTRL1_TOG_RSRVD0_MASK (0xF8U)
  12554. #define LCDIF_CTRL1_TOG_RSRVD0_SHIFT (3U)
  12555. #define LCDIF_CTRL1_TOG_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_RSRVD0_SHIFT)) & LCDIF_CTRL1_TOG_RSRVD0_MASK)
  12556. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_MASK (0x100U)
  12557. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_SHIFT (8U)
  12558. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_MASK)
  12559. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_MASK (0x200U)
  12560. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_SHIFT (9U)
  12561. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_MASK)
  12562. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_MASK (0x400U)
  12563. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_SHIFT (10U)
  12564. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_MASK)
  12565. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_MASK (0x800U)
  12566. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_SHIFT (11U)
  12567. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_OVERFLOW_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_OVERFLOW_IRQ_MASK)
  12568. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN_MASK (0x1000U)
  12569. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN_SHIFT (12U)
  12570. #define LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_VSYNC_EDGE_IRQ_EN_MASK)
  12571. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN_MASK (0x2000U)
  12572. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN_SHIFT (13U)
  12573. #define LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_CUR_FRAME_DONE_IRQ_EN_MASK)
  12574. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN_MASK (0x4000U)
  12575. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN_SHIFT (14U)
  12576. #define LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_UNDERFLOW_IRQ_EN_MASK)
  12577. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN_MASK (0x8000U)
  12578. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN_SHIFT (15U)
  12579. #define LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_OVERFLOW_IRQ_EN_MASK)
  12580. #define LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT_MASK (0xF0000U)
  12581. #define LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT_SHIFT (16U)
  12582. #define LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT_SHIFT)) & LCDIF_CTRL1_TOG_BYTE_PACKING_FORMAT_MASK)
  12583. #define LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS_MASK (0x100000U)
  12584. #define LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS_SHIFT (20U)
  12585. #define LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS_SHIFT)) & LCDIF_CTRL1_TOG_IRQ_ON_ALTERNATE_FIELDS_MASK)
  12586. #define LCDIF_CTRL1_TOG_FIFO_CLEAR_MASK (0x200000U)
  12587. #define LCDIF_CTRL1_TOG_FIFO_CLEAR_SHIFT (21U)
  12588. #define LCDIF_CTRL1_TOG_FIFO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_FIFO_CLEAR_SHIFT)) & LCDIF_CTRL1_TOG_FIFO_CLEAR_MASK)
  12589. #define LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD_MASK (0x400000U)
  12590. #define LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD_SHIFT (22U)
  12591. #define LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD_SHIFT)) & LCDIF_CTRL1_TOG_START_INTERLACE_FROM_SECOND_FIELD_MASK)
  12592. #define LCDIF_CTRL1_TOG_INTERLACE_FIELDS_MASK (0x800000U)
  12593. #define LCDIF_CTRL1_TOG_INTERLACE_FIELDS_SHIFT (23U)
  12594. #define LCDIF_CTRL1_TOG_INTERLACE_FIELDS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_INTERLACE_FIELDS_SHIFT)) & LCDIF_CTRL1_TOG_INTERLACE_FIELDS_MASK)
  12595. #define LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW_MASK (0x1000000U)
  12596. #define LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW_SHIFT (24U)
  12597. #define LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW_SHIFT)) & LCDIF_CTRL1_TOG_RECOVER_ON_UNDERFLOW_MASK)
  12598. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_MASK (0x2000000U)
  12599. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_SHIFT (25U)
  12600. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_BM_ERROR_IRQ_SHIFT)) & LCDIF_CTRL1_TOG_BM_ERROR_IRQ_MASK)
  12601. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN_MASK (0x4000000U)
  12602. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN_SHIFT (26U)
  12603. #define LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN_SHIFT)) & LCDIF_CTRL1_TOG_BM_ERROR_IRQ_EN_MASK)
  12604. #define LCDIF_CTRL1_TOG_CS_OUT_SELECT_MASK (0x40000000U)
  12605. #define LCDIF_CTRL1_TOG_CS_OUT_SELECT_SHIFT (30U)
  12606. #define LCDIF_CTRL1_TOG_CS_OUT_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_CS_OUT_SELECT_SHIFT)) & LCDIF_CTRL1_TOG_CS_OUT_SELECT_MASK)
  12607. #define LCDIF_CTRL1_TOG_IMAGE_DATA_SELECT_MASK (0x80000000U)
  12608. #define LCDIF_CTRL1_TOG_IMAGE_DATA_SELECT_SHIFT (31U)
  12609. #define LCDIF_CTRL1_TOG_IMAGE_DATA_SELECT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL1_TOG_IMAGE_DATA_SELECT_SHIFT)) & LCDIF_CTRL1_TOG_IMAGE_DATA_SELECT_MASK)
  12610. /*! @name CTRL2 - eLCDIF General Control2 Register */
  12611. #define LCDIF_CTRL2_RSRVD0_MASK (0xFFFU)
  12612. #define LCDIF_CTRL2_RSRVD0_SHIFT (0U)
  12613. #define LCDIF_CTRL2_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD0_SHIFT)) & LCDIF_CTRL2_RSRVD0_MASK)
  12614. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_MASK (0x7000U)
  12615. #define LCDIF_CTRL2_EVEN_LINE_PATTERN_SHIFT (12U)
  12616. #define LCDIF_CTRL2_EVEN_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_EVEN_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_EVEN_LINE_PATTERN_MASK)
  12617. #define LCDIF_CTRL2_RSRVD3_MASK (0x8000U)
  12618. #define LCDIF_CTRL2_RSRVD3_SHIFT (15U)
  12619. #define LCDIF_CTRL2_RSRVD3(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD3_SHIFT)) & LCDIF_CTRL2_RSRVD3_MASK)
  12620. #define LCDIF_CTRL2_ODD_LINE_PATTERN_MASK (0x70000U)
  12621. #define LCDIF_CTRL2_ODD_LINE_PATTERN_SHIFT (16U)
  12622. #define LCDIF_CTRL2_ODD_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_ODD_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_ODD_LINE_PATTERN_MASK)
  12623. #define LCDIF_CTRL2_RSRVD4_MASK (0x80000U)
  12624. #define LCDIF_CTRL2_RSRVD4_SHIFT (19U)
  12625. #define LCDIF_CTRL2_RSRVD4(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD4_SHIFT)) & LCDIF_CTRL2_RSRVD4_MASK)
  12626. #define LCDIF_CTRL2_BURST_LEN_8_MASK (0x100000U)
  12627. #define LCDIF_CTRL2_BURST_LEN_8_SHIFT (20U)
  12628. #define LCDIF_CTRL2_BURST_LEN_8(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_BURST_LEN_8_SHIFT)) & LCDIF_CTRL2_BURST_LEN_8_MASK)
  12629. #define LCDIF_CTRL2_OUTSTANDING_REQS_MASK (0xE00000U)
  12630. #define LCDIF_CTRL2_OUTSTANDING_REQS_SHIFT (21U)
  12631. #define LCDIF_CTRL2_OUTSTANDING_REQS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_OUTSTANDING_REQS_SHIFT)) & LCDIF_CTRL2_OUTSTANDING_REQS_MASK)
  12632. #define LCDIF_CTRL2_RSRVD5_MASK (0xFF000000U)
  12633. #define LCDIF_CTRL2_RSRVD5_SHIFT (24U)
  12634. #define LCDIF_CTRL2_RSRVD5(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_RSRVD5_SHIFT)) & LCDIF_CTRL2_RSRVD5_MASK)
  12635. /*! @name CTRL2_SET - eLCDIF General Control2 Register */
  12636. #define LCDIF_CTRL2_SET_RSRVD0_MASK (0xFFFU)
  12637. #define LCDIF_CTRL2_SET_RSRVD0_SHIFT (0U)
  12638. #define LCDIF_CTRL2_SET_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD0_SHIFT)) & LCDIF_CTRL2_SET_RSRVD0_MASK)
  12639. #define LCDIF_CTRL2_SET_EVEN_LINE_PATTERN_MASK (0x7000U)
  12640. #define LCDIF_CTRL2_SET_EVEN_LINE_PATTERN_SHIFT (12U)
  12641. #define LCDIF_CTRL2_SET_EVEN_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_EVEN_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_SET_EVEN_LINE_PATTERN_MASK)
  12642. #define LCDIF_CTRL2_SET_RSRVD3_MASK (0x8000U)
  12643. #define LCDIF_CTRL2_SET_RSRVD3_SHIFT (15U)
  12644. #define LCDIF_CTRL2_SET_RSRVD3(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD3_SHIFT)) & LCDIF_CTRL2_SET_RSRVD3_MASK)
  12645. #define LCDIF_CTRL2_SET_ODD_LINE_PATTERN_MASK (0x70000U)
  12646. #define LCDIF_CTRL2_SET_ODD_LINE_PATTERN_SHIFT (16U)
  12647. #define LCDIF_CTRL2_SET_ODD_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_ODD_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_SET_ODD_LINE_PATTERN_MASK)
  12648. #define LCDIF_CTRL2_SET_RSRVD4_MASK (0x80000U)
  12649. #define LCDIF_CTRL2_SET_RSRVD4_SHIFT (19U)
  12650. #define LCDIF_CTRL2_SET_RSRVD4(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD4_SHIFT)) & LCDIF_CTRL2_SET_RSRVD4_MASK)
  12651. #define LCDIF_CTRL2_SET_BURST_LEN_8_MASK (0x100000U)
  12652. #define LCDIF_CTRL2_SET_BURST_LEN_8_SHIFT (20U)
  12653. #define LCDIF_CTRL2_SET_BURST_LEN_8(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_BURST_LEN_8_SHIFT)) & LCDIF_CTRL2_SET_BURST_LEN_8_MASK)
  12654. #define LCDIF_CTRL2_SET_OUTSTANDING_REQS_MASK (0xE00000U)
  12655. #define LCDIF_CTRL2_SET_OUTSTANDING_REQS_SHIFT (21U)
  12656. #define LCDIF_CTRL2_SET_OUTSTANDING_REQS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_OUTSTANDING_REQS_SHIFT)) & LCDIF_CTRL2_SET_OUTSTANDING_REQS_MASK)
  12657. #define LCDIF_CTRL2_SET_RSRVD5_MASK (0xFF000000U)
  12658. #define LCDIF_CTRL2_SET_RSRVD5_SHIFT (24U)
  12659. #define LCDIF_CTRL2_SET_RSRVD5(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_SET_RSRVD5_SHIFT)) & LCDIF_CTRL2_SET_RSRVD5_MASK)
  12660. /*! @name CTRL2_CLR - eLCDIF General Control2 Register */
  12661. #define LCDIF_CTRL2_CLR_RSRVD0_MASK (0xFFFU)
  12662. #define LCDIF_CTRL2_CLR_RSRVD0_SHIFT (0U)
  12663. #define LCDIF_CTRL2_CLR_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD0_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD0_MASK)
  12664. #define LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN_MASK (0x7000U)
  12665. #define LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN_SHIFT (12U)
  12666. #define LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_CLR_EVEN_LINE_PATTERN_MASK)
  12667. #define LCDIF_CTRL2_CLR_RSRVD3_MASK (0x8000U)
  12668. #define LCDIF_CTRL2_CLR_RSRVD3_SHIFT (15U)
  12669. #define LCDIF_CTRL2_CLR_RSRVD3(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD3_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD3_MASK)
  12670. #define LCDIF_CTRL2_CLR_ODD_LINE_PATTERN_MASK (0x70000U)
  12671. #define LCDIF_CTRL2_CLR_ODD_LINE_PATTERN_SHIFT (16U)
  12672. #define LCDIF_CTRL2_CLR_ODD_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_ODD_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_CLR_ODD_LINE_PATTERN_MASK)
  12673. #define LCDIF_CTRL2_CLR_RSRVD4_MASK (0x80000U)
  12674. #define LCDIF_CTRL2_CLR_RSRVD4_SHIFT (19U)
  12675. #define LCDIF_CTRL2_CLR_RSRVD4(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD4_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD4_MASK)
  12676. #define LCDIF_CTRL2_CLR_BURST_LEN_8_MASK (0x100000U)
  12677. #define LCDIF_CTRL2_CLR_BURST_LEN_8_SHIFT (20U)
  12678. #define LCDIF_CTRL2_CLR_BURST_LEN_8(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_BURST_LEN_8_SHIFT)) & LCDIF_CTRL2_CLR_BURST_LEN_8_MASK)
  12679. #define LCDIF_CTRL2_CLR_OUTSTANDING_REQS_MASK (0xE00000U)
  12680. #define LCDIF_CTRL2_CLR_OUTSTANDING_REQS_SHIFT (21U)
  12681. #define LCDIF_CTRL2_CLR_OUTSTANDING_REQS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_OUTSTANDING_REQS_SHIFT)) & LCDIF_CTRL2_CLR_OUTSTANDING_REQS_MASK)
  12682. #define LCDIF_CTRL2_CLR_RSRVD5_MASK (0xFF000000U)
  12683. #define LCDIF_CTRL2_CLR_RSRVD5_SHIFT (24U)
  12684. #define LCDIF_CTRL2_CLR_RSRVD5(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_CLR_RSRVD5_SHIFT)) & LCDIF_CTRL2_CLR_RSRVD5_MASK)
  12685. /*! @name CTRL2_TOG - eLCDIF General Control2 Register */
  12686. #define LCDIF_CTRL2_TOG_RSRVD0_MASK (0xFFFU)
  12687. #define LCDIF_CTRL2_TOG_RSRVD0_SHIFT (0U)
  12688. #define LCDIF_CTRL2_TOG_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD0_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD0_MASK)
  12689. #define LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN_MASK (0x7000U)
  12690. #define LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN_SHIFT (12U)
  12691. #define LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_TOG_EVEN_LINE_PATTERN_MASK)
  12692. #define LCDIF_CTRL2_TOG_RSRVD3_MASK (0x8000U)
  12693. #define LCDIF_CTRL2_TOG_RSRVD3_SHIFT (15U)
  12694. #define LCDIF_CTRL2_TOG_RSRVD3(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD3_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD3_MASK)
  12695. #define LCDIF_CTRL2_TOG_ODD_LINE_PATTERN_MASK (0x70000U)
  12696. #define LCDIF_CTRL2_TOG_ODD_LINE_PATTERN_SHIFT (16U)
  12697. #define LCDIF_CTRL2_TOG_ODD_LINE_PATTERN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_ODD_LINE_PATTERN_SHIFT)) & LCDIF_CTRL2_TOG_ODD_LINE_PATTERN_MASK)
  12698. #define LCDIF_CTRL2_TOG_RSRVD4_MASK (0x80000U)
  12699. #define LCDIF_CTRL2_TOG_RSRVD4_SHIFT (19U)
  12700. #define LCDIF_CTRL2_TOG_RSRVD4(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD4_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD4_MASK)
  12701. #define LCDIF_CTRL2_TOG_BURST_LEN_8_MASK (0x100000U)
  12702. #define LCDIF_CTRL2_TOG_BURST_LEN_8_SHIFT (20U)
  12703. #define LCDIF_CTRL2_TOG_BURST_LEN_8(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_BURST_LEN_8_SHIFT)) & LCDIF_CTRL2_TOG_BURST_LEN_8_MASK)
  12704. #define LCDIF_CTRL2_TOG_OUTSTANDING_REQS_MASK (0xE00000U)
  12705. #define LCDIF_CTRL2_TOG_OUTSTANDING_REQS_SHIFT (21U)
  12706. #define LCDIF_CTRL2_TOG_OUTSTANDING_REQS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_OUTSTANDING_REQS_SHIFT)) & LCDIF_CTRL2_TOG_OUTSTANDING_REQS_MASK)
  12707. #define LCDIF_CTRL2_TOG_RSRVD5_MASK (0xFF000000U)
  12708. #define LCDIF_CTRL2_TOG_RSRVD5_SHIFT (24U)
  12709. #define LCDIF_CTRL2_TOG_RSRVD5(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CTRL2_TOG_RSRVD5_SHIFT)) & LCDIF_CTRL2_TOG_RSRVD5_MASK)
  12710. /*! @name TRANSFER_COUNT - eLCDIF Horizontal and Vertical Valid Data Count Register */
  12711. #define LCDIF_TRANSFER_COUNT_H_COUNT_MASK (0xFFFFU)
  12712. #define LCDIF_TRANSFER_COUNT_H_COUNT_SHIFT (0U)
  12713. #define LCDIF_TRANSFER_COUNT_H_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_TRANSFER_COUNT_H_COUNT_SHIFT)) & LCDIF_TRANSFER_COUNT_H_COUNT_MASK)
  12714. #define LCDIF_TRANSFER_COUNT_V_COUNT_MASK (0xFFFF0000U)
  12715. #define LCDIF_TRANSFER_COUNT_V_COUNT_SHIFT (16U)
  12716. #define LCDIF_TRANSFER_COUNT_V_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_TRANSFER_COUNT_V_COUNT_SHIFT)) & LCDIF_TRANSFER_COUNT_V_COUNT_MASK)
  12717. /*! @name CUR_BUF - LCD Interface Current Buffer Address Register */
  12718. #define LCDIF_CUR_BUF_ADDR_MASK (0xFFFFFFFFU)
  12719. #define LCDIF_CUR_BUF_ADDR_SHIFT (0U)
  12720. #define LCDIF_CUR_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CUR_BUF_ADDR_SHIFT)) & LCDIF_CUR_BUF_ADDR_MASK)
  12721. /*! @name NEXT_BUF - LCD Interface Next Buffer Address Register */
  12722. #define LCDIF_NEXT_BUF_ADDR_MASK (0xFFFFFFFFU)
  12723. #define LCDIF_NEXT_BUF_ADDR_SHIFT (0U)
  12724. #define LCDIF_NEXT_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_NEXT_BUF_ADDR_SHIFT)) & LCDIF_NEXT_BUF_ADDR_MASK)
  12725. /*! @name VDCTRL0 - eLCDIF VSYNC Mode and Dotclk Mode Control Register0 */
  12726. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_MASK (0x3FFFFU)
  12727. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_SHIFT (0U)
  12728. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_MASK)
  12729. #define LCDIF_VDCTRL0_HALF_LINE_MODE_MASK (0x40000U)
  12730. #define LCDIF_VDCTRL0_HALF_LINE_MODE_SHIFT (18U)
  12731. #define LCDIF_VDCTRL0_HALF_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_HALF_LINE_MODE_SHIFT)) & LCDIF_VDCTRL0_HALF_LINE_MODE_MASK)
  12732. #define LCDIF_VDCTRL0_HALF_LINE_MASK (0x80000U)
  12733. #define LCDIF_VDCTRL0_HALF_LINE_SHIFT (19U)
  12734. #define LCDIF_VDCTRL0_HALF_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_HALF_LINE_SHIFT)) & LCDIF_VDCTRL0_HALF_LINE_MASK)
  12735. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT_MASK (0x100000U)
  12736. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT_SHIFT (20U)
  12737. #define LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT_SHIFT)) & LCDIF_VDCTRL0_VSYNC_PULSE_WIDTH_UNIT_MASK)
  12738. #define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT_MASK (0x200000U)
  12739. #define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT_SHIFT (21U)
  12740. #define LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT_SHIFT)) & LCDIF_VDCTRL0_VSYNC_PERIOD_UNIT_MASK)
  12741. #define LCDIF_VDCTRL0_RSRVD1_MASK (0xC00000U)
  12742. #define LCDIF_VDCTRL0_RSRVD1_SHIFT (22U)
  12743. #define LCDIF_VDCTRL0_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_RSRVD1_SHIFT)) & LCDIF_VDCTRL0_RSRVD1_MASK)
  12744. #define LCDIF_VDCTRL0_ENABLE_POL_MASK (0x1000000U)
  12745. #define LCDIF_VDCTRL0_ENABLE_POL_SHIFT (24U)
  12746. #define LCDIF_VDCTRL0_ENABLE_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_ENABLE_POL_SHIFT)) & LCDIF_VDCTRL0_ENABLE_POL_MASK)
  12747. #define LCDIF_VDCTRL0_DOTCLK_POL_MASK (0x2000000U)
  12748. #define LCDIF_VDCTRL0_DOTCLK_POL_SHIFT (25U)
  12749. #define LCDIF_VDCTRL0_DOTCLK_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_DOTCLK_POL_SHIFT)) & LCDIF_VDCTRL0_DOTCLK_POL_MASK)
  12750. #define LCDIF_VDCTRL0_HSYNC_POL_MASK (0x4000000U)
  12751. #define LCDIF_VDCTRL0_HSYNC_POL_SHIFT (26U)
  12752. #define LCDIF_VDCTRL0_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_HSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_HSYNC_POL_MASK)
  12753. #define LCDIF_VDCTRL0_VSYNC_POL_MASK (0x8000000U)
  12754. #define LCDIF_VDCTRL0_VSYNC_POL_SHIFT (27U)
  12755. #define LCDIF_VDCTRL0_VSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_VSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_VSYNC_POL_MASK)
  12756. #define LCDIF_VDCTRL0_ENABLE_PRESENT_MASK (0x10000000U)
  12757. #define LCDIF_VDCTRL0_ENABLE_PRESENT_SHIFT (28U)
  12758. #define LCDIF_VDCTRL0_ENABLE_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_ENABLE_PRESENT_SHIFT)) & LCDIF_VDCTRL0_ENABLE_PRESENT_MASK)
  12759. #define LCDIF_VDCTRL0_RSRVD2_MASK (0xE0000000U)
  12760. #define LCDIF_VDCTRL0_RSRVD2_SHIFT (29U)
  12761. #define LCDIF_VDCTRL0_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_RSRVD2_SHIFT)) & LCDIF_VDCTRL0_RSRVD2_MASK)
  12762. /*! @name VDCTRL0_SET - eLCDIF VSYNC Mode and Dotclk Mode Control Register0 */
  12763. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_MASK (0x3FFFFU)
  12764. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_SHIFT (0U)
  12765. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_MASK)
  12766. #define LCDIF_VDCTRL0_SET_HALF_LINE_MODE_MASK (0x40000U)
  12767. #define LCDIF_VDCTRL0_SET_HALF_LINE_MODE_SHIFT (18U)
  12768. #define LCDIF_VDCTRL0_SET_HALF_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_HALF_LINE_MODE_SHIFT)) & LCDIF_VDCTRL0_SET_HALF_LINE_MODE_MASK)
  12769. #define LCDIF_VDCTRL0_SET_HALF_LINE_MASK (0x80000U)
  12770. #define LCDIF_VDCTRL0_SET_HALF_LINE_SHIFT (19U)
  12771. #define LCDIF_VDCTRL0_SET_HALF_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_HALF_LINE_SHIFT)) & LCDIF_VDCTRL0_SET_HALF_LINE_MASK)
  12772. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT_MASK (0x100000U)
  12773. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT_SHIFT (20U)
  12774. #define LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT_SHIFT)) & LCDIF_VDCTRL0_SET_VSYNC_PULSE_WIDTH_UNIT_MASK)
  12775. #define LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT_MASK (0x200000U)
  12776. #define LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT_SHIFT (21U)
  12777. #define LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT_SHIFT)) & LCDIF_VDCTRL0_SET_VSYNC_PERIOD_UNIT_MASK)
  12778. #define LCDIF_VDCTRL0_SET_RSRVD1_MASK (0xC00000U)
  12779. #define LCDIF_VDCTRL0_SET_RSRVD1_SHIFT (22U)
  12780. #define LCDIF_VDCTRL0_SET_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_RSRVD1_SHIFT)) & LCDIF_VDCTRL0_SET_RSRVD1_MASK)
  12781. #define LCDIF_VDCTRL0_SET_ENABLE_POL_MASK (0x1000000U)
  12782. #define LCDIF_VDCTRL0_SET_ENABLE_POL_SHIFT (24U)
  12783. #define LCDIF_VDCTRL0_SET_ENABLE_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_ENABLE_POL_SHIFT)) & LCDIF_VDCTRL0_SET_ENABLE_POL_MASK)
  12784. #define LCDIF_VDCTRL0_SET_DOTCLK_POL_MASK (0x2000000U)
  12785. #define LCDIF_VDCTRL0_SET_DOTCLK_POL_SHIFT (25U)
  12786. #define LCDIF_VDCTRL0_SET_DOTCLK_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_DOTCLK_POL_SHIFT)) & LCDIF_VDCTRL0_SET_DOTCLK_POL_MASK)
  12787. #define LCDIF_VDCTRL0_SET_HSYNC_POL_MASK (0x4000000U)
  12788. #define LCDIF_VDCTRL0_SET_HSYNC_POL_SHIFT (26U)
  12789. #define LCDIF_VDCTRL0_SET_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_HSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_SET_HSYNC_POL_MASK)
  12790. #define LCDIF_VDCTRL0_SET_VSYNC_POL_MASK (0x8000000U)
  12791. #define LCDIF_VDCTRL0_SET_VSYNC_POL_SHIFT (27U)
  12792. #define LCDIF_VDCTRL0_SET_VSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_VSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_SET_VSYNC_POL_MASK)
  12793. #define LCDIF_VDCTRL0_SET_ENABLE_PRESENT_MASK (0x10000000U)
  12794. #define LCDIF_VDCTRL0_SET_ENABLE_PRESENT_SHIFT (28U)
  12795. #define LCDIF_VDCTRL0_SET_ENABLE_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_ENABLE_PRESENT_SHIFT)) & LCDIF_VDCTRL0_SET_ENABLE_PRESENT_MASK)
  12796. #define LCDIF_VDCTRL0_SET_RSRVD2_MASK (0xE0000000U)
  12797. #define LCDIF_VDCTRL0_SET_RSRVD2_SHIFT (29U)
  12798. #define LCDIF_VDCTRL0_SET_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_SET_RSRVD2_SHIFT)) & LCDIF_VDCTRL0_SET_RSRVD2_MASK)
  12799. /*! @name VDCTRL0_CLR - eLCDIF VSYNC Mode and Dotclk Mode Control Register0 */
  12800. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_MASK (0x3FFFFU)
  12801. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_SHIFT (0U)
  12802. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_MASK)
  12803. #define LCDIF_VDCTRL0_CLR_HALF_LINE_MODE_MASK (0x40000U)
  12804. #define LCDIF_VDCTRL0_CLR_HALF_LINE_MODE_SHIFT (18U)
  12805. #define LCDIF_VDCTRL0_CLR_HALF_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_HALF_LINE_MODE_SHIFT)) & LCDIF_VDCTRL0_CLR_HALF_LINE_MODE_MASK)
  12806. #define LCDIF_VDCTRL0_CLR_HALF_LINE_MASK (0x80000U)
  12807. #define LCDIF_VDCTRL0_CLR_HALF_LINE_SHIFT (19U)
  12808. #define LCDIF_VDCTRL0_CLR_HALF_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_HALF_LINE_SHIFT)) & LCDIF_VDCTRL0_CLR_HALF_LINE_MASK)
  12809. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT_MASK (0x100000U)
  12810. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT_SHIFT (20U)
  12811. #define LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT_SHIFT)) & LCDIF_VDCTRL0_CLR_VSYNC_PULSE_WIDTH_UNIT_MASK)
  12812. #define LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT_MASK (0x200000U)
  12813. #define LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT_SHIFT (21U)
  12814. #define LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT_SHIFT)) & LCDIF_VDCTRL0_CLR_VSYNC_PERIOD_UNIT_MASK)
  12815. #define LCDIF_VDCTRL0_CLR_RSRVD1_MASK (0xC00000U)
  12816. #define LCDIF_VDCTRL0_CLR_RSRVD1_SHIFT (22U)
  12817. #define LCDIF_VDCTRL0_CLR_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_RSRVD1_SHIFT)) & LCDIF_VDCTRL0_CLR_RSRVD1_MASK)
  12818. #define LCDIF_VDCTRL0_CLR_ENABLE_POL_MASK (0x1000000U)
  12819. #define LCDIF_VDCTRL0_CLR_ENABLE_POL_SHIFT (24U)
  12820. #define LCDIF_VDCTRL0_CLR_ENABLE_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_ENABLE_POL_SHIFT)) & LCDIF_VDCTRL0_CLR_ENABLE_POL_MASK)
  12821. #define LCDIF_VDCTRL0_CLR_DOTCLK_POL_MASK (0x2000000U)
  12822. #define LCDIF_VDCTRL0_CLR_DOTCLK_POL_SHIFT (25U)
  12823. #define LCDIF_VDCTRL0_CLR_DOTCLK_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_DOTCLK_POL_SHIFT)) & LCDIF_VDCTRL0_CLR_DOTCLK_POL_MASK)
  12824. #define LCDIF_VDCTRL0_CLR_HSYNC_POL_MASK (0x4000000U)
  12825. #define LCDIF_VDCTRL0_CLR_HSYNC_POL_SHIFT (26U)
  12826. #define LCDIF_VDCTRL0_CLR_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_HSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_CLR_HSYNC_POL_MASK)
  12827. #define LCDIF_VDCTRL0_CLR_VSYNC_POL_MASK (0x8000000U)
  12828. #define LCDIF_VDCTRL0_CLR_VSYNC_POL_SHIFT (27U)
  12829. #define LCDIF_VDCTRL0_CLR_VSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_VSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_CLR_VSYNC_POL_MASK)
  12830. #define LCDIF_VDCTRL0_CLR_ENABLE_PRESENT_MASK (0x10000000U)
  12831. #define LCDIF_VDCTRL0_CLR_ENABLE_PRESENT_SHIFT (28U)
  12832. #define LCDIF_VDCTRL0_CLR_ENABLE_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_ENABLE_PRESENT_SHIFT)) & LCDIF_VDCTRL0_CLR_ENABLE_PRESENT_MASK)
  12833. #define LCDIF_VDCTRL0_CLR_RSRVD2_MASK (0xE0000000U)
  12834. #define LCDIF_VDCTRL0_CLR_RSRVD2_SHIFT (29U)
  12835. #define LCDIF_VDCTRL0_CLR_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_CLR_RSRVD2_SHIFT)) & LCDIF_VDCTRL0_CLR_RSRVD2_MASK)
  12836. /*! @name VDCTRL0_TOG - eLCDIF VSYNC Mode and Dotclk Mode Control Register0 */
  12837. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_MASK (0x3FFFFU)
  12838. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_SHIFT (0U)
  12839. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_MASK)
  12840. #define LCDIF_VDCTRL0_TOG_HALF_LINE_MODE_MASK (0x40000U)
  12841. #define LCDIF_VDCTRL0_TOG_HALF_LINE_MODE_SHIFT (18U)
  12842. #define LCDIF_VDCTRL0_TOG_HALF_LINE_MODE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_HALF_LINE_MODE_SHIFT)) & LCDIF_VDCTRL0_TOG_HALF_LINE_MODE_MASK)
  12843. #define LCDIF_VDCTRL0_TOG_HALF_LINE_MASK (0x80000U)
  12844. #define LCDIF_VDCTRL0_TOG_HALF_LINE_SHIFT (19U)
  12845. #define LCDIF_VDCTRL0_TOG_HALF_LINE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_HALF_LINE_SHIFT)) & LCDIF_VDCTRL0_TOG_HALF_LINE_MASK)
  12846. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT_MASK (0x100000U)
  12847. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT_SHIFT (20U)
  12848. #define LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT_SHIFT)) & LCDIF_VDCTRL0_TOG_VSYNC_PULSE_WIDTH_UNIT_MASK)
  12849. #define LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT_MASK (0x200000U)
  12850. #define LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT_SHIFT (21U)
  12851. #define LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT_SHIFT)) & LCDIF_VDCTRL0_TOG_VSYNC_PERIOD_UNIT_MASK)
  12852. #define LCDIF_VDCTRL0_TOG_RSRVD1_MASK (0xC00000U)
  12853. #define LCDIF_VDCTRL0_TOG_RSRVD1_SHIFT (22U)
  12854. #define LCDIF_VDCTRL0_TOG_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_RSRVD1_SHIFT)) & LCDIF_VDCTRL0_TOG_RSRVD1_MASK)
  12855. #define LCDIF_VDCTRL0_TOG_ENABLE_POL_MASK (0x1000000U)
  12856. #define LCDIF_VDCTRL0_TOG_ENABLE_POL_SHIFT (24U)
  12857. #define LCDIF_VDCTRL0_TOG_ENABLE_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_ENABLE_POL_SHIFT)) & LCDIF_VDCTRL0_TOG_ENABLE_POL_MASK)
  12858. #define LCDIF_VDCTRL0_TOG_DOTCLK_POL_MASK (0x2000000U)
  12859. #define LCDIF_VDCTRL0_TOG_DOTCLK_POL_SHIFT (25U)
  12860. #define LCDIF_VDCTRL0_TOG_DOTCLK_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_DOTCLK_POL_SHIFT)) & LCDIF_VDCTRL0_TOG_DOTCLK_POL_MASK)
  12861. #define LCDIF_VDCTRL0_TOG_HSYNC_POL_MASK (0x4000000U)
  12862. #define LCDIF_VDCTRL0_TOG_HSYNC_POL_SHIFT (26U)
  12863. #define LCDIF_VDCTRL0_TOG_HSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_HSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_TOG_HSYNC_POL_MASK)
  12864. #define LCDIF_VDCTRL0_TOG_VSYNC_POL_MASK (0x8000000U)
  12865. #define LCDIF_VDCTRL0_TOG_VSYNC_POL_SHIFT (27U)
  12866. #define LCDIF_VDCTRL0_TOG_VSYNC_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_VSYNC_POL_SHIFT)) & LCDIF_VDCTRL0_TOG_VSYNC_POL_MASK)
  12867. #define LCDIF_VDCTRL0_TOG_ENABLE_PRESENT_MASK (0x10000000U)
  12868. #define LCDIF_VDCTRL0_TOG_ENABLE_PRESENT_SHIFT (28U)
  12869. #define LCDIF_VDCTRL0_TOG_ENABLE_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_ENABLE_PRESENT_SHIFT)) & LCDIF_VDCTRL0_TOG_ENABLE_PRESENT_MASK)
  12870. #define LCDIF_VDCTRL0_TOG_RSRVD2_MASK (0xE0000000U)
  12871. #define LCDIF_VDCTRL0_TOG_RSRVD2_SHIFT (29U)
  12872. #define LCDIF_VDCTRL0_TOG_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL0_TOG_RSRVD2_SHIFT)) & LCDIF_VDCTRL0_TOG_RSRVD2_MASK)
  12873. /*! @name VDCTRL1 - eLCDIF VSYNC Mode and Dotclk Mode Control Register1 */
  12874. #define LCDIF_VDCTRL1_VSYNC_PERIOD_MASK (0xFFFFFFFFU)
  12875. #define LCDIF_VDCTRL1_VSYNC_PERIOD_SHIFT (0U)
  12876. #define LCDIF_VDCTRL1_VSYNC_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL1_VSYNC_PERIOD_SHIFT)) & LCDIF_VDCTRL1_VSYNC_PERIOD_MASK)
  12877. /*! @name VDCTRL2 - LCDIF VSYNC Mode and Dotclk Mode Control Register2 */
  12878. #define LCDIF_VDCTRL2_HSYNC_PERIOD_MASK (0x3FFFFU)
  12879. #define LCDIF_VDCTRL2_HSYNC_PERIOD_SHIFT (0U)
  12880. #define LCDIF_VDCTRL2_HSYNC_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL2_HSYNC_PERIOD_SHIFT)) & LCDIF_VDCTRL2_HSYNC_PERIOD_MASK)
  12881. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK (0xFFFC0000U)
  12882. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_SHIFT (18U)
  12883. #define LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_SHIFT)) & LCDIF_VDCTRL2_HSYNC_PULSE_WIDTH_MASK)
  12884. /*! @name VDCTRL3 - eLCDIF VSYNC Mode and Dotclk Mode Control Register3 */
  12885. #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_MASK (0xFFFFU)
  12886. #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_SHIFT (0U)
  12887. #define LCDIF_VDCTRL3_VERTICAL_WAIT_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_SHIFT)) & LCDIF_VDCTRL3_VERTICAL_WAIT_CNT_MASK)
  12888. #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_MASK (0xFFF0000U)
  12889. #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_SHIFT (16U)
  12890. #define LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_SHIFT)) & LCDIF_VDCTRL3_HORIZONTAL_WAIT_CNT_MASK)
  12891. #define LCDIF_VDCTRL3_VSYNC_ONLY_MASK (0x10000000U)
  12892. #define LCDIF_VDCTRL3_VSYNC_ONLY_SHIFT (28U)
  12893. #define LCDIF_VDCTRL3_VSYNC_ONLY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_VSYNC_ONLY_SHIFT)) & LCDIF_VDCTRL3_VSYNC_ONLY_MASK)
  12894. #define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS_MASK (0x20000000U)
  12895. #define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS_SHIFT (29U)
  12896. #define LCDIF_VDCTRL3_MUX_SYNC_SIGNALS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_MUX_SYNC_SIGNALS_SHIFT)) & LCDIF_VDCTRL3_MUX_SYNC_SIGNALS_MASK)
  12897. #define LCDIF_VDCTRL3_RSRVD0_MASK (0xC0000000U)
  12898. #define LCDIF_VDCTRL3_RSRVD0_SHIFT (30U)
  12899. #define LCDIF_VDCTRL3_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL3_RSRVD0_SHIFT)) & LCDIF_VDCTRL3_RSRVD0_MASK)
  12900. /*! @name VDCTRL4 - eLCDIF VSYNC Mode and Dotclk Mode Control Register4 */
  12901. #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_MASK (0x3FFFFU)
  12902. #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_SHIFT (0U)
  12903. #define LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_SHIFT)) & LCDIF_VDCTRL4_DOTCLK_H_VALID_DATA_CNT_MASK)
  12904. #define LCDIF_VDCTRL4_SYNC_SIGNALS_ON_MASK (0x40000U)
  12905. #define LCDIF_VDCTRL4_SYNC_SIGNALS_ON_SHIFT (18U)
  12906. #define LCDIF_VDCTRL4_SYNC_SIGNALS_ON(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL4_SYNC_SIGNALS_ON_SHIFT)) & LCDIF_VDCTRL4_SYNC_SIGNALS_ON_MASK)
  12907. #define LCDIF_VDCTRL4_RSRVD0_MASK (0x1FF80000U)
  12908. #define LCDIF_VDCTRL4_RSRVD0_SHIFT (19U)
  12909. #define LCDIF_VDCTRL4_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL4_RSRVD0_SHIFT)) & LCDIF_VDCTRL4_RSRVD0_MASK)
  12910. #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_MASK (0xE0000000U)
  12911. #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL_SHIFT (29U)
  12912. #define LCDIF_VDCTRL4_DOTCLK_DLY_SEL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_VDCTRL4_DOTCLK_DLY_SEL_SHIFT)) & LCDIF_VDCTRL4_DOTCLK_DLY_SEL_MASK)
  12913. /*! @name BM_ERROR_STAT - Bus Master Error Status Register */
  12914. #define LCDIF_BM_ERROR_STAT_ADDR_MASK (0xFFFFFFFFU)
  12915. #define LCDIF_BM_ERROR_STAT_ADDR_SHIFT (0U)
  12916. #define LCDIF_BM_ERROR_STAT_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_BM_ERROR_STAT_ADDR_SHIFT)) & LCDIF_BM_ERROR_STAT_ADDR_MASK)
  12917. /*! @name CRC_STAT - CRC Status Register */
  12918. #define LCDIF_CRC_STAT_CRC_VALUE_MASK (0xFFFFFFFFU)
  12919. #define LCDIF_CRC_STAT_CRC_VALUE_SHIFT (0U)
  12920. #define LCDIF_CRC_STAT_CRC_VALUE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_CRC_STAT_CRC_VALUE_SHIFT)) & LCDIF_CRC_STAT_CRC_VALUE_MASK)
  12921. /*! @name STAT - LCD Interface Status Register */
  12922. #define LCDIF_STAT_LFIFO_COUNT_MASK (0x1FFU)
  12923. #define LCDIF_STAT_LFIFO_COUNT_SHIFT (0U)
  12924. #define LCDIF_STAT_LFIFO_COUNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_LFIFO_COUNT_SHIFT)) & LCDIF_STAT_LFIFO_COUNT_MASK)
  12925. #define LCDIF_STAT_RSRVD0_MASK (0x1FFFE00U)
  12926. #define LCDIF_STAT_RSRVD0_SHIFT (9U)
  12927. #define LCDIF_STAT_RSRVD0(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_RSRVD0_SHIFT)) & LCDIF_STAT_RSRVD0_MASK)
  12928. #define LCDIF_STAT_TXFIFO_EMPTY_MASK (0x4000000U)
  12929. #define LCDIF_STAT_TXFIFO_EMPTY_SHIFT (26U)
  12930. #define LCDIF_STAT_TXFIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_TXFIFO_EMPTY_SHIFT)) & LCDIF_STAT_TXFIFO_EMPTY_MASK)
  12931. #define LCDIF_STAT_TXFIFO_FULL_MASK (0x8000000U)
  12932. #define LCDIF_STAT_TXFIFO_FULL_SHIFT (27U)
  12933. #define LCDIF_STAT_TXFIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_TXFIFO_FULL_SHIFT)) & LCDIF_STAT_TXFIFO_FULL_MASK)
  12934. #define LCDIF_STAT_LFIFO_EMPTY_MASK (0x10000000U)
  12935. #define LCDIF_STAT_LFIFO_EMPTY_SHIFT (28U)
  12936. #define LCDIF_STAT_LFIFO_EMPTY(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_LFIFO_EMPTY_SHIFT)) & LCDIF_STAT_LFIFO_EMPTY_MASK)
  12937. #define LCDIF_STAT_LFIFO_FULL_MASK (0x20000000U)
  12938. #define LCDIF_STAT_LFIFO_FULL_SHIFT (29U)
  12939. #define LCDIF_STAT_LFIFO_FULL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_LFIFO_FULL_SHIFT)) & LCDIF_STAT_LFIFO_FULL_MASK)
  12940. #define LCDIF_STAT_DMA_REQ_MASK (0x40000000U)
  12941. #define LCDIF_STAT_DMA_REQ_SHIFT (30U)
  12942. #define LCDIF_STAT_DMA_REQ(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_DMA_REQ_SHIFT)) & LCDIF_STAT_DMA_REQ_MASK)
  12943. #define LCDIF_STAT_PRESENT_MASK (0x80000000U)
  12944. #define LCDIF_STAT_PRESENT_SHIFT (31U)
  12945. #define LCDIF_STAT_PRESENT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_STAT_PRESENT_SHIFT)) & LCDIF_STAT_PRESENT_MASK)
  12946. /*! @name THRES - eLCDIF Threshold Register */
  12947. #define LCDIF_THRES_PANIC_MASK (0x1FFU)
  12948. #define LCDIF_THRES_PANIC_SHIFT (0U)
  12949. #define LCDIF_THRES_PANIC(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_THRES_PANIC_SHIFT)) & LCDIF_THRES_PANIC_MASK)
  12950. #define LCDIF_THRES_RSRVD1_MASK (0xFE00U)
  12951. #define LCDIF_THRES_RSRVD1_SHIFT (9U)
  12952. #define LCDIF_THRES_RSRVD1(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_THRES_RSRVD1_SHIFT)) & LCDIF_THRES_RSRVD1_MASK)
  12953. #define LCDIF_THRES_FASTCLOCK_MASK (0x1FF0000U)
  12954. #define LCDIF_THRES_FASTCLOCK_SHIFT (16U)
  12955. #define LCDIF_THRES_FASTCLOCK(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_THRES_FASTCLOCK_SHIFT)) & LCDIF_THRES_FASTCLOCK_MASK)
  12956. #define LCDIF_THRES_RSRVD2_MASK (0xFE000000U)
  12957. #define LCDIF_THRES_RSRVD2_SHIFT (25U)
  12958. #define LCDIF_THRES_RSRVD2(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_THRES_RSRVD2_SHIFT)) & LCDIF_THRES_RSRVD2_MASK)
  12959. /*! @name PIGEONCTRL0 - LCDIF Pigeon Mode Control0 Register */
  12960. #define LCDIF_PIGEONCTRL0_FD_PERIOD_MASK (0xFFFU)
  12961. #define LCDIF_PIGEONCTRL0_FD_PERIOD_SHIFT (0U)
  12962. #define LCDIF_PIGEONCTRL0_FD_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL0_FD_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL0_FD_PERIOD_MASK)
  12963. #define LCDIF_PIGEONCTRL0_LD_PERIOD_MASK (0xFFF0000U)
  12964. #define LCDIF_PIGEONCTRL0_LD_PERIOD_SHIFT (16U)
  12965. #define LCDIF_PIGEONCTRL0_LD_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL0_LD_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL0_LD_PERIOD_MASK)
  12966. /*! @name PIGEONCTRL0_SET - LCDIF Pigeon Mode Control0 Register */
  12967. #define LCDIF_PIGEONCTRL0_SET_FD_PERIOD_MASK (0xFFFU)
  12968. #define LCDIF_PIGEONCTRL0_SET_FD_PERIOD_SHIFT (0U)
  12969. #define LCDIF_PIGEONCTRL0_SET_FD_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL0_SET_FD_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL0_SET_FD_PERIOD_MASK)
  12970. #define LCDIF_PIGEONCTRL0_SET_LD_PERIOD_MASK (0xFFF0000U)
  12971. #define LCDIF_PIGEONCTRL0_SET_LD_PERIOD_SHIFT (16U)
  12972. #define LCDIF_PIGEONCTRL0_SET_LD_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL0_SET_LD_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL0_SET_LD_PERIOD_MASK)
  12973. /*! @name PIGEONCTRL0_CLR - LCDIF Pigeon Mode Control0 Register */
  12974. #define LCDIF_PIGEONCTRL0_CLR_FD_PERIOD_MASK (0xFFFU)
  12975. #define LCDIF_PIGEONCTRL0_CLR_FD_PERIOD_SHIFT (0U)
  12976. #define LCDIF_PIGEONCTRL0_CLR_FD_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL0_CLR_FD_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL0_CLR_FD_PERIOD_MASK)
  12977. #define LCDIF_PIGEONCTRL0_CLR_LD_PERIOD_MASK (0xFFF0000U)
  12978. #define LCDIF_PIGEONCTRL0_CLR_LD_PERIOD_SHIFT (16U)
  12979. #define LCDIF_PIGEONCTRL0_CLR_LD_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL0_CLR_LD_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL0_CLR_LD_PERIOD_MASK)
  12980. /*! @name PIGEONCTRL0_TOG - LCDIF Pigeon Mode Control0 Register */
  12981. #define LCDIF_PIGEONCTRL0_TOG_FD_PERIOD_MASK (0xFFFU)
  12982. #define LCDIF_PIGEONCTRL0_TOG_FD_PERIOD_SHIFT (0U)
  12983. #define LCDIF_PIGEONCTRL0_TOG_FD_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL0_TOG_FD_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL0_TOG_FD_PERIOD_MASK)
  12984. #define LCDIF_PIGEONCTRL0_TOG_LD_PERIOD_MASK (0xFFF0000U)
  12985. #define LCDIF_PIGEONCTRL0_TOG_LD_PERIOD_SHIFT (16U)
  12986. #define LCDIF_PIGEONCTRL0_TOG_LD_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL0_TOG_LD_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL0_TOG_LD_PERIOD_MASK)
  12987. /*! @name PIGEONCTRL1 - LCDIF Pigeon Mode Control1 Register */
  12988. #define LCDIF_PIGEONCTRL1_FRAME_CNT_PERIOD_MASK (0xFFFU)
  12989. #define LCDIF_PIGEONCTRL1_FRAME_CNT_PERIOD_SHIFT (0U)
  12990. #define LCDIF_PIGEONCTRL1_FRAME_CNT_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL1_FRAME_CNT_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL1_FRAME_CNT_PERIOD_MASK)
  12991. #define LCDIF_PIGEONCTRL1_FRAME_CNT_CYCLES_MASK (0xFFF0000U)
  12992. #define LCDIF_PIGEONCTRL1_FRAME_CNT_CYCLES_SHIFT (16U)
  12993. #define LCDIF_PIGEONCTRL1_FRAME_CNT_CYCLES(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL1_FRAME_CNT_CYCLES_SHIFT)) & LCDIF_PIGEONCTRL1_FRAME_CNT_CYCLES_MASK)
  12994. /*! @name PIGEONCTRL1_SET - LCDIF Pigeon Mode Control1 Register */
  12995. #define LCDIF_PIGEONCTRL1_SET_FRAME_CNT_PERIOD_MASK (0xFFFU)
  12996. #define LCDIF_PIGEONCTRL1_SET_FRAME_CNT_PERIOD_SHIFT (0U)
  12997. #define LCDIF_PIGEONCTRL1_SET_FRAME_CNT_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL1_SET_FRAME_CNT_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL1_SET_FRAME_CNT_PERIOD_MASK)
  12998. #define LCDIF_PIGEONCTRL1_SET_FRAME_CNT_CYCLES_MASK (0xFFF0000U)
  12999. #define LCDIF_PIGEONCTRL1_SET_FRAME_CNT_CYCLES_SHIFT (16U)
  13000. #define LCDIF_PIGEONCTRL1_SET_FRAME_CNT_CYCLES(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL1_SET_FRAME_CNT_CYCLES_SHIFT)) & LCDIF_PIGEONCTRL1_SET_FRAME_CNT_CYCLES_MASK)
  13001. /*! @name PIGEONCTRL1_CLR - LCDIF Pigeon Mode Control1 Register */
  13002. #define LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_PERIOD_MASK (0xFFFU)
  13003. #define LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_PERIOD_SHIFT (0U)
  13004. #define LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_PERIOD_MASK)
  13005. #define LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_CYCLES_MASK (0xFFF0000U)
  13006. #define LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_CYCLES_SHIFT (16U)
  13007. #define LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_CYCLES(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_CYCLES_SHIFT)) & LCDIF_PIGEONCTRL1_CLR_FRAME_CNT_CYCLES_MASK)
  13008. /*! @name PIGEONCTRL1_TOG - LCDIF Pigeon Mode Control1 Register */
  13009. #define LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_PERIOD_MASK (0xFFFU)
  13010. #define LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_PERIOD_SHIFT (0U)
  13011. #define LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_PERIOD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_PERIOD_SHIFT)) & LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_PERIOD_MASK)
  13012. #define LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_CYCLES_MASK (0xFFF0000U)
  13013. #define LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_CYCLES_SHIFT (16U)
  13014. #define LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_CYCLES(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_CYCLES_SHIFT)) & LCDIF_PIGEONCTRL1_TOG_FRAME_CNT_CYCLES_MASK)
  13015. /*! @name PIGEONCTRL2 - LCDIF Pigeon Mode Control2 Register */
  13016. #define LCDIF_PIGEONCTRL2_PIGEON_DATA_EN_MASK (0x1U)
  13017. #define LCDIF_PIGEONCTRL2_PIGEON_DATA_EN_SHIFT (0U)
  13018. #define LCDIF_PIGEONCTRL2_PIGEON_DATA_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL2_PIGEON_DATA_EN_SHIFT)) & LCDIF_PIGEONCTRL2_PIGEON_DATA_EN_MASK)
  13019. #define LCDIF_PIGEONCTRL2_PIGEON_CLK_GATE_MASK (0x2U)
  13020. #define LCDIF_PIGEONCTRL2_PIGEON_CLK_GATE_SHIFT (1U)
  13021. #define LCDIF_PIGEONCTRL2_PIGEON_CLK_GATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL2_PIGEON_CLK_GATE_SHIFT)) & LCDIF_PIGEONCTRL2_PIGEON_CLK_GATE_MASK)
  13022. /*! @name PIGEONCTRL2_SET - LCDIF Pigeon Mode Control2 Register */
  13023. #define LCDIF_PIGEONCTRL2_SET_PIGEON_DATA_EN_MASK (0x1U)
  13024. #define LCDIF_PIGEONCTRL2_SET_PIGEON_DATA_EN_SHIFT (0U)
  13025. #define LCDIF_PIGEONCTRL2_SET_PIGEON_DATA_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL2_SET_PIGEON_DATA_EN_SHIFT)) & LCDIF_PIGEONCTRL2_SET_PIGEON_DATA_EN_MASK)
  13026. #define LCDIF_PIGEONCTRL2_SET_PIGEON_CLK_GATE_MASK (0x2U)
  13027. #define LCDIF_PIGEONCTRL2_SET_PIGEON_CLK_GATE_SHIFT (1U)
  13028. #define LCDIF_PIGEONCTRL2_SET_PIGEON_CLK_GATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL2_SET_PIGEON_CLK_GATE_SHIFT)) & LCDIF_PIGEONCTRL2_SET_PIGEON_CLK_GATE_MASK)
  13029. /*! @name PIGEONCTRL2_CLR - LCDIF Pigeon Mode Control2 Register */
  13030. #define LCDIF_PIGEONCTRL2_CLR_PIGEON_DATA_EN_MASK (0x1U)
  13031. #define LCDIF_PIGEONCTRL2_CLR_PIGEON_DATA_EN_SHIFT (0U)
  13032. #define LCDIF_PIGEONCTRL2_CLR_PIGEON_DATA_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL2_CLR_PIGEON_DATA_EN_SHIFT)) & LCDIF_PIGEONCTRL2_CLR_PIGEON_DATA_EN_MASK)
  13033. #define LCDIF_PIGEONCTRL2_CLR_PIGEON_CLK_GATE_MASK (0x2U)
  13034. #define LCDIF_PIGEONCTRL2_CLR_PIGEON_CLK_GATE_SHIFT (1U)
  13035. #define LCDIF_PIGEONCTRL2_CLR_PIGEON_CLK_GATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL2_CLR_PIGEON_CLK_GATE_SHIFT)) & LCDIF_PIGEONCTRL2_CLR_PIGEON_CLK_GATE_MASK)
  13036. /*! @name PIGEONCTRL2_TOG - LCDIF Pigeon Mode Control2 Register */
  13037. #define LCDIF_PIGEONCTRL2_TOG_PIGEON_DATA_EN_MASK (0x1U)
  13038. #define LCDIF_PIGEONCTRL2_TOG_PIGEON_DATA_EN_SHIFT (0U)
  13039. #define LCDIF_PIGEONCTRL2_TOG_PIGEON_DATA_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL2_TOG_PIGEON_DATA_EN_SHIFT)) & LCDIF_PIGEONCTRL2_TOG_PIGEON_DATA_EN_MASK)
  13040. #define LCDIF_PIGEONCTRL2_TOG_PIGEON_CLK_GATE_MASK (0x2U)
  13041. #define LCDIF_PIGEONCTRL2_TOG_PIGEON_CLK_GATE_SHIFT (1U)
  13042. #define LCDIF_PIGEONCTRL2_TOG_PIGEON_CLK_GATE(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEONCTRL2_TOG_PIGEON_CLK_GATE_SHIFT)) & LCDIF_PIGEONCTRL2_TOG_PIGEON_CLK_GATE_MASK)
  13043. /*! @name PIGEON_0 - Panel Interface Signal Generator Register */
  13044. #define LCDIF_PIGEON_0_EN_MASK (0x1U)
  13045. #define LCDIF_PIGEON_0_EN_SHIFT (0U)
  13046. #define LCDIF_PIGEON_0_EN(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_0_EN_SHIFT)) & LCDIF_PIGEON_0_EN_MASK)
  13047. #define LCDIF_PIGEON_0_POL_MASK (0x2U)
  13048. #define LCDIF_PIGEON_0_POL_SHIFT (1U)
  13049. #define LCDIF_PIGEON_0_POL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_0_POL_SHIFT)) & LCDIF_PIGEON_0_POL_MASK)
  13050. #define LCDIF_PIGEON_0_INC_SEL_MASK (0xCU)
  13051. #define LCDIF_PIGEON_0_INC_SEL_SHIFT (2U)
  13052. #define LCDIF_PIGEON_0_INC_SEL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_0_INC_SEL_SHIFT)) & LCDIF_PIGEON_0_INC_SEL_MASK)
  13053. #define LCDIF_PIGEON_0_OFFSET_MASK (0xF0U)
  13054. #define LCDIF_PIGEON_0_OFFSET_SHIFT (4U)
  13055. #define LCDIF_PIGEON_0_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_0_OFFSET_SHIFT)) & LCDIF_PIGEON_0_OFFSET_MASK)
  13056. #define LCDIF_PIGEON_0_MASK_CNT_SEL_MASK (0xF00U)
  13057. #define LCDIF_PIGEON_0_MASK_CNT_SEL_SHIFT (8U)
  13058. #define LCDIF_PIGEON_0_MASK_CNT_SEL(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_0_MASK_CNT_SEL_SHIFT)) & LCDIF_PIGEON_0_MASK_CNT_SEL_MASK)
  13059. #define LCDIF_PIGEON_0_MASK_CNT_MASK (0xFFF000U)
  13060. #define LCDIF_PIGEON_0_MASK_CNT_SHIFT (12U)
  13061. #define LCDIF_PIGEON_0_MASK_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_0_MASK_CNT_SHIFT)) & LCDIF_PIGEON_0_MASK_CNT_MASK)
  13062. #define LCDIF_PIGEON_0_STATE_MASK_MASK (0xFF000000U)
  13063. #define LCDIF_PIGEON_0_STATE_MASK_SHIFT (24U)
  13064. #define LCDIF_PIGEON_0_STATE_MASK(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_0_STATE_MASK_SHIFT)) & LCDIF_PIGEON_0_STATE_MASK_MASK)
  13065. /* The count of LCDIF_PIGEON_0 */
  13066. #define LCDIF_PIGEON_0_COUNT (12U)
  13067. /*! @name PIGEON_1 - Panel Interface Signal Generator Register */
  13068. #define LCDIF_PIGEON_1_SET_CNT_MASK (0xFFFFU)
  13069. #define LCDIF_PIGEON_1_SET_CNT_SHIFT (0U)
  13070. #define LCDIF_PIGEON_1_SET_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_1_SET_CNT_SHIFT)) & LCDIF_PIGEON_1_SET_CNT_MASK)
  13071. #define LCDIF_PIGEON_1_CLR_CNT_MASK (0xFFFF0000U)
  13072. #define LCDIF_PIGEON_1_CLR_CNT_SHIFT (16U)
  13073. #define LCDIF_PIGEON_1_CLR_CNT(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_1_CLR_CNT_SHIFT)) & LCDIF_PIGEON_1_CLR_CNT_MASK)
  13074. /* The count of LCDIF_PIGEON_1 */
  13075. #define LCDIF_PIGEON_1_COUNT (12U)
  13076. /*! @name PIGEON_2 - Panel Interface Signal Generator Register */
  13077. #define LCDIF_PIGEON_2_SIG_LOGIC_MASK (0xFU)
  13078. #define LCDIF_PIGEON_2_SIG_LOGIC_SHIFT (0U)
  13079. #define LCDIF_PIGEON_2_SIG_LOGIC(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_2_SIG_LOGIC_SHIFT)) & LCDIF_PIGEON_2_SIG_LOGIC_MASK)
  13080. #define LCDIF_PIGEON_2_SIG_ANOTHER_MASK (0x1F0U)
  13081. #define LCDIF_PIGEON_2_SIG_ANOTHER_SHIFT (4U)
  13082. #define LCDIF_PIGEON_2_SIG_ANOTHER(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_2_SIG_ANOTHER_SHIFT)) & LCDIF_PIGEON_2_SIG_ANOTHER_MASK)
  13083. #define LCDIF_PIGEON_2_RSVD_MASK (0xFFFFFE00U)
  13084. #define LCDIF_PIGEON_2_RSVD_SHIFT (9U)
  13085. #define LCDIF_PIGEON_2_RSVD(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_PIGEON_2_RSVD_SHIFT)) & LCDIF_PIGEON_2_RSVD_MASK)
  13086. /* The count of LCDIF_PIGEON_2 */
  13087. #define LCDIF_PIGEON_2_COUNT (12U)
  13088. /*! @name LUT_CTRL - Lookup Table Data Register. */
  13089. #define LCDIF_LUT_CTRL_LUT_BYPASS_MASK (0x1U)
  13090. #define LCDIF_LUT_CTRL_LUT_BYPASS_SHIFT (0U)
  13091. #define LCDIF_LUT_CTRL_LUT_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_LUT_CTRL_LUT_BYPASS_SHIFT)) & LCDIF_LUT_CTRL_LUT_BYPASS_MASK)
  13092. /*! @name LUT0_ADDR - Lookup Table Control Register. */
  13093. #define LCDIF_LUT0_ADDR_ADDR_MASK (0xFFU)
  13094. #define LCDIF_LUT0_ADDR_ADDR_SHIFT (0U)
  13095. #define LCDIF_LUT0_ADDR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_LUT0_ADDR_ADDR_SHIFT)) & LCDIF_LUT0_ADDR_ADDR_MASK)
  13096. /*! @name LUT0_DATA - Lookup Table Data Register. */
  13097. #define LCDIF_LUT0_DATA_DATA_MASK (0xFFFFFFFFU)
  13098. #define LCDIF_LUT0_DATA_DATA_SHIFT (0U)
  13099. #define LCDIF_LUT0_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_LUT0_DATA_DATA_SHIFT)) & LCDIF_LUT0_DATA_DATA_MASK)
  13100. /*! @name LUT1_ADDR - Lookup Table Control Register. */
  13101. #define LCDIF_LUT1_ADDR_ADDR_MASK (0xFFU)
  13102. #define LCDIF_LUT1_ADDR_ADDR_SHIFT (0U)
  13103. #define LCDIF_LUT1_ADDR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_LUT1_ADDR_ADDR_SHIFT)) & LCDIF_LUT1_ADDR_ADDR_MASK)
  13104. /*! @name LUT1_DATA - Lookup Table Data Register. */
  13105. #define LCDIF_LUT1_DATA_DATA_MASK (0xFFFFFFFFU)
  13106. #define LCDIF_LUT1_DATA_DATA_SHIFT (0U)
  13107. #define LCDIF_LUT1_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << LCDIF_LUT1_DATA_DATA_SHIFT)) & LCDIF_LUT1_DATA_DATA_MASK)
  13108. /*!
  13109. * @}
  13110. */ /* end of group LCDIF_Register_Masks */
  13111. /* LCDIF - Peripheral instance base addresses */
  13112. /** Peripheral LCDIF base address */
  13113. #define LCDIF_BASE (0x402B8000u)
  13114. /** Peripheral LCDIF base pointer */
  13115. #define LCDIF ((LCDIF_Type *)LCDIF_BASE)
  13116. /** Array initializer of LCDIF peripheral base addresses */
  13117. #define LCDIF_BASE_ADDRS { LCDIF_BASE }
  13118. /** Array initializer of LCDIF peripheral base pointers */
  13119. #define LCDIF_BASE_PTRS { LCDIF }
  13120. /** Interrupt vectors for the LCDIF peripheral type */
  13121. #define LCDIF_IRQ0_IRQS { LCDIF_IRQn }
  13122. /*!
  13123. * @}
  13124. */ /* end of group LCDIF_Peripheral_Access_Layer */
  13125. /* ----------------------------------------------------------------------------
  13126. -- LPI2C Peripheral Access Layer
  13127. ---------------------------------------------------------------------------- */
  13128. /*!
  13129. * @addtogroup LPI2C_Peripheral_Access_Layer LPI2C Peripheral Access Layer
  13130. * @{
  13131. */
  13132. /** LPI2C - Register Layout Typedef */
  13133. typedef struct {
  13134. __I uint32_t VERID; /**< Version ID Register, offset: 0x0 */
  13135. __I uint32_t PARAM; /**< Parameter Register, offset: 0x4 */
  13136. uint8_t RESERVED_0[8];
  13137. __IO uint32_t MCR; /**< Master Control Register, offset: 0x10 */
  13138. __IO uint32_t MSR; /**< Master Status Register, offset: 0x14 */
  13139. __IO uint32_t MIER; /**< Master Interrupt Enable Register, offset: 0x18 */
  13140. __IO uint32_t MDER; /**< Master DMA Enable Register, offset: 0x1C */
  13141. __IO uint32_t MCFGR0; /**< Master Configuration Register 0, offset: 0x20 */
  13142. __IO uint32_t MCFGR1; /**< Master Configuration Register 1, offset: 0x24 */
  13143. __IO uint32_t MCFGR2; /**< Master Configuration Register 2, offset: 0x28 */
  13144. __IO uint32_t MCFGR3; /**< Master Configuration Register 3, offset: 0x2C */
  13145. uint8_t RESERVED_1[16];
  13146. __IO uint32_t MDMR; /**< Master Data Match Register, offset: 0x40 */
  13147. uint8_t RESERVED_2[4];
  13148. __IO uint32_t MCCR0; /**< Master Clock Configuration Register 0, offset: 0x48 */
  13149. uint8_t RESERVED_3[4];
  13150. __IO uint32_t MCCR1; /**< Master Clock Configuration Register 1, offset: 0x50 */
  13151. uint8_t RESERVED_4[4];
  13152. __IO uint32_t MFCR; /**< Master FIFO Control Register, offset: 0x58 */
  13153. __I uint32_t MFSR; /**< Master FIFO Status Register, offset: 0x5C */
  13154. __O uint32_t MTDR; /**< Master Transmit Data Register, offset: 0x60 */
  13155. uint8_t RESERVED_5[12];
  13156. __I uint32_t MRDR; /**< Master Receive Data Register, offset: 0x70 */
  13157. uint8_t RESERVED_6[156];
  13158. __IO uint32_t SCR; /**< Slave Control Register, offset: 0x110 */
  13159. __IO uint32_t SSR; /**< Slave Status Register, offset: 0x114 */
  13160. __IO uint32_t SIER; /**< Slave Interrupt Enable Register, offset: 0x118 */
  13161. __IO uint32_t SDER; /**< Slave DMA Enable Register, offset: 0x11C */
  13162. uint8_t RESERVED_7[4];
  13163. __IO uint32_t SCFGR1; /**< Slave Configuration Register 1, offset: 0x124 */
  13164. __IO uint32_t SCFGR2; /**< Slave Configuration Register 2, offset: 0x128 */
  13165. uint8_t RESERVED_8[20];
  13166. __IO uint32_t SAMR; /**< Slave Address Match Register, offset: 0x140 */
  13167. uint8_t RESERVED_9[12];
  13168. __I uint32_t SASR; /**< Slave Address Status Register, offset: 0x150 */
  13169. __IO uint32_t STAR; /**< Slave Transmit ACK Register, offset: 0x154 */
  13170. uint8_t RESERVED_10[8];
  13171. __O uint32_t STDR; /**< Slave Transmit Data Register, offset: 0x160 */
  13172. uint8_t RESERVED_11[12];
  13173. __I uint32_t SRDR; /**< Slave Receive Data Register, offset: 0x170 */
  13174. } LPI2C_Type;
  13175. /* ----------------------------------------------------------------------------
  13176. -- LPI2C Register Masks
  13177. ---------------------------------------------------------------------------- */
  13178. /*!
  13179. * @addtogroup LPI2C_Register_Masks LPI2C Register Masks
  13180. * @{
  13181. */
  13182. /*! @name VERID - Version ID Register */
  13183. #define LPI2C_VERID_FEATURE_MASK (0xFFFFU)
  13184. #define LPI2C_VERID_FEATURE_SHIFT (0U)
  13185. #define LPI2C_VERID_FEATURE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_VERID_FEATURE_SHIFT)) & LPI2C_VERID_FEATURE_MASK)
  13186. #define LPI2C_VERID_MINOR_MASK (0xFF0000U)
  13187. #define LPI2C_VERID_MINOR_SHIFT (16U)
  13188. #define LPI2C_VERID_MINOR(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_VERID_MINOR_SHIFT)) & LPI2C_VERID_MINOR_MASK)
  13189. #define LPI2C_VERID_MAJOR_MASK (0xFF000000U)
  13190. #define LPI2C_VERID_MAJOR_SHIFT (24U)
  13191. #define LPI2C_VERID_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_VERID_MAJOR_SHIFT)) & LPI2C_VERID_MAJOR_MASK)
  13192. /*! @name PARAM - Parameter Register */
  13193. #define LPI2C_PARAM_MTXFIFO_MASK (0xFU)
  13194. #define LPI2C_PARAM_MTXFIFO_SHIFT (0U)
  13195. #define LPI2C_PARAM_MTXFIFO(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_PARAM_MTXFIFO_SHIFT)) & LPI2C_PARAM_MTXFIFO_MASK)
  13196. #define LPI2C_PARAM_MRXFIFO_MASK (0xF00U)
  13197. #define LPI2C_PARAM_MRXFIFO_SHIFT (8U)
  13198. #define LPI2C_PARAM_MRXFIFO(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_PARAM_MRXFIFO_SHIFT)) & LPI2C_PARAM_MRXFIFO_MASK)
  13199. /*! @name MCR - Master Control Register */
  13200. #define LPI2C_MCR_MEN_MASK (0x1U)
  13201. #define LPI2C_MCR_MEN_SHIFT (0U)
  13202. #define LPI2C_MCR_MEN(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_MEN_SHIFT)) & LPI2C_MCR_MEN_MASK)
  13203. #define LPI2C_MCR_RST_MASK (0x2U)
  13204. #define LPI2C_MCR_RST_SHIFT (1U)
  13205. #define LPI2C_MCR_RST(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_RST_SHIFT)) & LPI2C_MCR_RST_MASK)
  13206. #define LPI2C_MCR_DOZEN_MASK (0x4U)
  13207. #define LPI2C_MCR_DOZEN_SHIFT (2U)
  13208. #define LPI2C_MCR_DOZEN(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_DOZEN_SHIFT)) & LPI2C_MCR_DOZEN_MASK)
  13209. #define LPI2C_MCR_DBGEN_MASK (0x8U)
  13210. #define LPI2C_MCR_DBGEN_SHIFT (3U)
  13211. #define LPI2C_MCR_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_DBGEN_SHIFT)) & LPI2C_MCR_DBGEN_MASK)
  13212. #define LPI2C_MCR_RTF_MASK (0x100U)
  13213. #define LPI2C_MCR_RTF_SHIFT (8U)
  13214. #define LPI2C_MCR_RTF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_RTF_SHIFT)) & LPI2C_MCR_RTF_MASK)
  13215. #define LPI2C_MCR_RRF_MASK (0x200U)
  13216. #define LPI2C_MCR_RRF_SHIFT (9U)
  13217. #define LPI2C_MCR_RRF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCR_RRF_SHIFT)) & LPI2C_MCR_RRF_MASK)
  13218. /*! @name MSR - Master Status Register */
  13219. #define LPI2C_MSR_TDF_MASK (0x1U)
  13220. #define LPI2C_MSR_TDF_SHIFT (0U)
  13221. #define LPI2C_MSR_TDF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_TDF_SHIFT)) & LPI2C_MSR_TDF_MASK)
  13222. #define LPI2C_MSR_RDF_MASK (0x2U)
  13223. #define LPI2C_MSR_RDF_SHIFT (1U)
  13224. #define LPI2C_MSR_RDF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_RDF_SHIFT)) & LPI2C_MSR_RDF_MASK)
  13225. #define LPI2C_MSR_EPF_MASK (0x100U)
  13226. #define LPI2C_MSR_EPF_SHIFT (8U)
  13227. #define LPI2C_MSR_EPF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_EPF_SHIFT)) & LPI2C_MSR_EPF_MASK)
  13228. #define LPI2C_MSR_SDF_MASK (0x200U)
  13229. #define LPI2C_MSR_SDF_SHIFT (9U)
  13230. #define LPI2C_MSR_SDF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_SDF_SHIFT)) & LPI2C_MSR_SDF_MASK)
  13231. #define LPI2C_MSR_NDF_MASK (0x400U)
  13232. #define LPI2C_MSR_NDF_SHIFT (10U)
  13233. #define LPI2C_MSR_NDF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_NDF_SHIFT)) & LPI2C_MSR_NDF_MASK)
  13234. #define LPI2C_MSR_ALF_MASK (0x800U)
  13235. #define LPI2C_MSR_ALF_SHIFT (11U)
  13236. #define LPI2C_MSR_ALF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_ALF_SHIFT)) & LPI2C_MSR_ALF_MASK)
  13237. #define LPI2C_MSR_FEF_MASK (0x1000U)
  13238. #define LPI2C_MSR_FEF_SHIFT (12U)
  13239. #define LPI2C_MSR_FEF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_FEF_SHIFT)) & LPI2C_MSR_FEF_MASK)
  13240. #define LPI2C_MSR_PLTF_MASK (0x2000U)
  13241. #define LPI2C_MSR_PLTF_SHIFT (13U)
  13242. #define LPI2C_MSR_PLTF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_PLTF_SHIFT)) & LPI2C_MSR_PLTF_MASK)
  13243. #define LPI2C_MSR_DMF_MASK (0x4000U)
  13244. #define LPI2C_MSR_DMF_SHIFT (14U)
  13245. #define LPI2C_MSR_DMF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_DMF_SHIFT)) & LPI2C_MSR_DMF_MASK)
  13246. #define LPI2C_MSR_MBF_MASK (0x1000000U)
  13247. #define LPI2C_MSR_MBF_SHIFT (24U)
  13248. #define LPI2C_MSR_MBF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_MBF_SHIFT)) & LPI2C_MSR_MBF_MASK)
  13249. #define LPI2C_MSR_BBF_MASK (0x2000000U)
  13250. #define LPI2C_MSR_BBF_SHIFT (25U)
  13251. #define LPI2C_MSR_BBF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MSR_BBF_SHIFT)) & LPI2C_MSR_BBF_MASK)
  13252. /*! @name MIER - Master Interrupt Enable Register */
  13253. #define LPI2C_MIER_TDIE_MASK (0x1U)
  13254. #define LPI2C_MIER_TDIE_SHIFT (0U)
  13255. #define LPI2C_MIER_TDIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_TDIE_SHIFT)) & LPI2C_MIER_TDIE_MASK)
  13256. #define LPI2C_MIER_RDIE_MASK (0x2U)
  13257. #define LPI2C_MIER_RDIE_SHIFT (1U)
  13258. #define LPI2C_MIER_RDIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_RDIE_SHIFT)) & LPI2C_MIER_RDIE_MASK)
  13259. #define LPI2C_MIER_EPIE_MASK (0x100U)
  13260. #define LPI2C_MIER_EPIE_SHIFT (8U)
  13261. #define LPI2C_MIER_EPIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_EPIE_SHIFT)) & LPI2C_MIER_EPIE_MASK)
  13262. #define LPI2C_MIER_SDIE_MASK (0x200U)
  13263. #define LPI2C_MIER_SDIE_SHIFT (9U)
  13264. #define LPI2C_MIER_SDIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_SDIE_SHIFT)) & LPI2C_MIER_SDIE_MASK)
  13265. #define LPI2C_MIER_NDIE_MASK (0x400U)
  13266. #define LPI2C_MIER_NDIE_SHIFT (10U)
  13267. #define LPI2C_MIER_NDIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_NDIE_SHIFT)) & LPI2C_MIER_NDIE_MASK)
  13268. #define LPI2C_MIER_ALIE_MASK (0x800U)
  13269. #define LPI2C_MIER_ALIE_SHIFT (11U)
  13270. #define LPI2C_MIER_ALIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_ALIE_SHIFT)) & LPI2C_MIER_ALIE_MASK)
  13271. #define LPI2C_MIER_FEIE_MASK (0x1000U)
  13272. #define LPI2C_MIER_FEIE_SHIFT (12U)
  13273. #define LPI2C_MIER_FEIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_FEIE_SHIFT)) & LPI2C_MIER_FEIE_MASK)
  13274. #define LPI2C_MIER_PLTIE_MASK (0x2000U)
  13275. #define LPI2C_MIER_PLTIE_SHIFT (13U)
  13276. #define LPI2C_MIER_PLTIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_PLTIE_SHIFT)) & LPI2C_MIER_PLTIE_MASK)
  13277. #define LPI2C_MIER_DMIE_MASK (0x4000U)
  13278. #define LPI2C_MIER_DMIE_SHIFT (14U)
  13279. #define LPI2C_MIER_DMIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MIER_DMIE_SHIFT)) & LPI2C_MIER_DMIE_MASK)
  13280. /*! @name MDER - Master DMA Enable Register */
  13281. #define LPI2C_MDER_TDDE_MASK (0x1U)
  13282. #define LPI2C_MDER_TDDE_SHIFT (0U)
  13283. #define LPI2C_MDER_TDDE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MDER_TDDE_SHIFT)) & LPI2C_MDER_TDDE_MASK)
  13284. #define LPI2C_MDER_RDDE_MASK (0x2U)
  13285. #define LPI2C_MDER_RDDE_SHIFT (1U)
  13286. #define LPI2C_MDER_RDDE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MDER_RDDE_SHIFT)) & LPI2C_MDER_RDDE_MASK)
  13287. /*! @name MCFGR0 - Master Configuration Register 0 */
  13288. #define LPI2C_MCFGR0_HREN_MASK (0x1U)
  13289. #define LPI2C_MCFGR0_HREN_SHIFT (0U)
  13290. #define LPI2C_MCFGR0_HREN(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_HREN_SHIFT)) & LPI2C_MCFGR0_HREN_MASK)
  13291. #define LPI2C_MCFGR0_HRPOL_MASK (0x2U)
  13292. #define LPI2C_MCFGR0_HRPOL_SHIFT (1U)
  13293. #define LPI2C_MCFGR0_HRPOL(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_HRPOL_SHIFT)) & LPI2C_MCFGR0_HRPOL_MASK)
  13294. #define LPI2C_MCFGR0_HRSEL_MASK (0x4U)
  13295. #define LPI2C_MCFGR0_HRSEL_SHIFT (2U)
  13296. #define LPI2C_MCFGR0_HRSEL(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_HRSEL_SHIFT)) & LPI2C_MCFGR0_HRSEL_MASK)
  13297. #define LPI2C_MCFGR0_CIRFIFO_MASK (0x100U)
  13298. #define LPI2C_MCFGR0_CIRFIFO_SHIFT (8U)
  13299. #define LPI2C_MCFGR0_CIRFIFO(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_CIRFIFO_SHIFT)) & LPI2C_MCFGR0_CIRFIFO_MASK)
  13300. #define LPI2C_MCFGR0_RDMO_MASK (0x200U)
  13301. #define LPI2C_MCFGR0_RDMO_SHIFT (9U)
  13302. #define LPI2C_MCFGR0_RDMO(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR0_RDMO_SHIFT)) & LPI2C_MCFGR0_RDMO_MASK)
  13303. /*! @name MCFGR1 - Master Configuration Register 1 */
  13304. #define LPI2C_MCFGR1_PRESCALE_MASK (0x7U)
  13305. #define LPI2C_MCFGR1_PRESCALE_SHIFT (0U)
  13306. #define LPI2C_MCFGR1_PRESCALE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_PRESCALE_SHIFT)) & LPI2C_MCFGR1_PRESCALE_MASK)
  13307. #define LPI2C_MCFGR1_AUTOSTOP_MASK (0x100U)
  13308. #define LPI2C_MCFGR1_AUTOSTOP_SHIFT (8U)
  13309. #define LPI2C_MCFGR1_AUTOSTOP(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_AUTOSTOP_SHIFT)) & LPI2C_MCFGR1_AUTOSTOP_MASK)
  13310. #define LPI2C_MCFGR1_IGNACK_MASK (0x200U)
  13311. #define LPI2C_MCFGR1_IGNACK_SHIFT (9U)
  13312. #define LPI2C_MCFGR1_IGNACK(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_IGNACK_SHIFT)) & LPI2C_MCFGR1_IGNACK_MASK)
  13313. #define LPI2C_MCFGR1_TIMECFG_MASK (0x400U)
  13314. #define LPI2C_MCFGR1_TIMECFG_SHIFT (10U)
  13315. #define LPI2C_MCFGR1_TIMECFG(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_TIMECFG_SHIFT)) & LPI2C_MCFGR1_TIMECFG_MASK)
  13316. #define LPI2C_MCFGR1_MATCFG_MASK (0x70000U)
  13317. #define LPI2C_MCFGR1_MATCFG_SHIFT (16U)
  13318. #define LPI2C_MCFGR1_MATCFG(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_MATCFG_SHIFT)) & LPI2C_MCFGR1_MATCFG_MASK)
  13319. #define LPI2C_MCFGR1_PINCFG_MASK (0x7000000U)
  13320. #define LPI2C_MCFGR1_PINCFG_SHIFT (24U)
  13321. #define LPI2C_MCFGR1_PINCFG(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR1_PINCFG_SHIFT)) & LPI2C_MCFGR1_PINCFG_MASK)
  13322. /*! @name MCFGR2 - Master Configuration Register 2 */
  13323. #define LPI2C_MCFGR2_BUSIDLE_MASK (0xFFFU)
  13324. #define LPI2C_MCFGR2_BUSIDLE_SHIFT (0U)
  13325. #define LPI2C_MCFGR2_BUSIDLE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR2_BUSIDLE_SHIFT)) & LPI2C_MCFGR2_BUSIDLE_MASK)
  13326. #define LPI2C_MCFGR2_FILTSCL_MASK (0xF0000U)
  13327. #define LPI2C_MCFGR2_FILTSCL_SHIFT (16U)
  13328. #define LPI2C_MCFGR2_FILTSCL(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR2_FILTSCL_SHIFT)) & LPI2C_MCFGR2_FILTSCL_MASK)
  13329. #define LPI2C_MCFGR2_FILTSDA_MASK (0xF000000U)
  13330. #define LPI2C_MCFGR2_FILTSDA_SHIFT (24U)
  13331. #define LPI2C_MCFGR2_FILTSDA(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR2_FILTSDA_SHIFT)) & LPI2C_MCFGR2_FILTSDA_MASK)
  13332. /*! @name MCFGR3 - Master Configuration Register 3 */
  13333. #define LPI2C_MCFGR3_PINLOW_MASK (0xFFF00U)
  13334. #define LPI2C_MCFGR3_PINLOW_SHIFT (8U)
  13335. #define LPI2C_MCFGR3_PINLOW(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCFGR3_PINLOW_SHIFT)) & LPI2C_MCFGR3_PINLOW_MASK)
  13336. /*! @name MDMR - Master Data Match Register */
  13337. #define LPI2C_MDMR_MATCH0_MASK (0xFFU)
  13338. #define LPI2C_MDMR_MATCH0_SHIFT (0U)
  13339. #define LPI2C_MDMR_MATCH0(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MDMR_MATCH0_SHIFT)) & LPI2C_MDMR_MATCH0_MASK)
  13340. #define LPI2C_MDMR_MATCH1_MASK (0xFF0000U)
  13341. #define LPI2C_MDMR_MATCH1_SHIFT (16U)
  13342. #define LPI2C_MDMR_MATCH1(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MDMR_MATCH1_SHIFT)) & LPI2C_MDMR_MATCH1_MASK)
  13343. /*! @name MCCR0 - Master Clock Configuration Register 0 */
  13344. #define LPI2C_MCCR0_CLKLO_MASK (0x3FU)
  13345. #define LPI2C_MCCR0_CLKLO_SHIFT (0U)
  13346. #define LPI2C_MCCR0_CLKLO(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR0_CLKLO_SHIFT)) & LPI2C_MCCR0_CLKLO_MASK)
  13347. #define LPI2C_MCCR0_CLKHI_MASK (0x3F00U)
  13348. #define LPI2C_MCCR0_CLKHI_SHIFT (8U)
  13349. #define LPI2C_MCCR0_CLKHI(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR0_CLKHI_SHIFT)) & LPI2C_MCCR0_CLKHI_MASK)
  13350. #define LPI2C_MCCR0_SETHOLD_MASK (0x3F0000U)
  13351. #define LPI2C_MCCR0_SETHOLD_SHIFT (16U)
  13352. #define LPI2C_MCCR0_SETHOLD(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR0_SETHOLD_SHIFT)) & LPI2C_MCCR0_SETHOLD_MASK)
  13353. #define LPI2C_MCCR0_DATAVD_MASK (0x3F000000U)
  13354. #define LPI2C_MCCR0_DATAVD_SHIFT (24U)
  13355. #define LPI2C_MCCR0_DATAVD(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR0_DATAVD_SHIFT)) & LPI2C_MCCR0_DATAVD_MASK)
  13356. /*! @name MCCR1 - Master Clock Configuration Register 1 */
  13357. #define LPI2C_MCCR1_CLKLO_MASK (0x3FU)
  13358. #define LPI2C_MCCR1_CLKLO_SHIFT (0U)
  13359. #define LPI2C_MCCR1_CLKLO(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR1_CLKLO_SHIFT)) & LPI2C_MCCR1_CLKLO_MASK)
  13360. #define LPI2C_MCCR1_CLKHI_MASK (0x3F00U)
  13361. #define LPI2C_MCCR1_CLKHI_SHIFT (8U)
  13362. #define LPI2C_MCCR1_CLKHI(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR1_CLKHI_SHIFT)) & LPI2C_MCCR1_CLKHI_MASK)
  13363. #define LPI2C_MCCR1_SETHOLD_MASK (0x3F0000U)
  13364. #define LPI2C_MCCR1_SETHOLD_SHIFT (16U)
  13365. #define LPI2C_MCCR1_SETHOLD(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR1_SETHOLD_SHIFT)) & LPI2C_MCCR1_SETHOLD_MASK)
  13366. #define LPI2C_MCCR1_DATAVD_MASK (0x3F000000U)
  13367. #define LPI2C_MCCR1_DATAVD_SHIFT (24U)
  13368. #define LPI2C_MCCR1_DATAVD(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MCCR1_DATAVD_SHIFT)) & LPI2C_MCCR1_DATAVD_MASK)
  13369. /*! @name MFCR - Master FIFO Control Register */
  13370. #define LPI2C_MFCR_TXWATER_MASK (0x3U)
  13371. #define LPI2C_MFCR_TXWATER_SHIFT (0U)
  13372. #define LPI2C_MFCR_TXWATER(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MFCR_TXWATER_SHIFT)) & LPI2C_MFCR_TXWATER_MASK)
  13373. #define LPI2C_MFCR_RXWATER_MASK (0x30000U)
  13374. #define LPI2C_MFCR_RXWATER_SHIFT (16U)
  13375. #define LPI2C_MFCR_RXWATER(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MFCR_RXWATER_SHIFT)) & LPI2C_MFCR_RXWATER_MASK)
  13376. /*! @name MFSR - Master FIFO Status Register */
  13377. #define LPI2C_MFSR_TXCOUNT_MASK (0x7U)
  13378. #define LPI2C_MFSR_TXCOUNT_SHIFT (0U)
  13379. #define LPI2C_MFSR_TXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MFSR_TXCOUNT_SHIFT)) & LPI2C_MFSR_TXCOUNT_MASK)
  13380. #define LPI2C_MFSR_RXCOUNT_MASK (0x70000U)
  13381. #define LPI2C_MFSR_RXCOUNT_SHIFT (16U)
  13382. #define LPI2C_MFSR_RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MFSR_RXCOUNT_SHIFT)) & LPI2C_MFSR_RXCOUNT_MASK)
  13383. /*! @name MTDR - Master Transmit Data Register */
  13384. #define LPI2C_MTDR_DATA_MASK (0xFFU)
  13385. #define LPI2C_MTDR_DATA_SHIFT (0U)
  13386. #define LPI2C_MTDR_DATA(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MTDR_DATA_SHIFT)) & LPI2C_MTDR_DATA_MASK)
  13387. #define LPI2C_MTDR_CMD_MASK (0x700U)
  13388. #define LPI2C_MTDR_CMD_SHIFT (8U)
  13389. #define LPI2C_MTDR_CMD(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MTDR_CMD_SHIFT)) & LPI2C_MTDR_CMD_MASK)
  13390. /*! @name MRDR - Master Receive Data Register */
  13391. #define LPI2C_MRDR_DATA_MASK (0xFFU)
  13392. #define LPI2C_MRDR_DATA_SHIFT (0U)
  13393. #define LPI2C_MRDR_DATA(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MRDR_DATA_SHIFT)) & LPI2C_MRDR_DATA_MASK)
  13394. #define LPI2C_MRDR_RXEMPTY_MASK (0x4000U)
  13395. #define LPI2C_MRDR_RXEMPTY_SHIFT (14U)
  13396. #define LPI2C_MRDR_RXEMPTY(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_MRDR_RXEMPTY_SHIFT)) & LPI2C_MRDR_RXEMPTY_MASK)
  13397. /*! @name SCR - Slave Control Register */
  13398. #define LPI2C_SCR_SEN_MASK (0x1U)
  13399. #define LPI2C_SCR_SEN_SHIFT (0U)
  13400. #define LPI2C_SCR_SEN(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_SEN_SHIFT)) & LPI2C_SCR_SEN_MASK)
  13401. #define LPI2C_SCR_RST_MASK (0x2U)
  13402. #define LPI2C_SCR_RST_SHIFT (1U)
  13403. #define LPI2C_SCR_RST(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_RST_SHIFT)) & LPI2C_SCR_RST_MASK)
  13404. #define LPI2C_SCR_FILTEN_MASK (0x10U)
  13405. #define LPI2C_SCR_FILTEN_SHIFT (4U)
  13406. #define LPI2C_SCR_FILTEN(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_FILTEN_SHIFT)) & LPI2C_SCR_FILTEN_MASK)
  13407. #define LPI2C_SCR_FILTDZ_MASK (0x20U)
  13408. #define LPI2C_SCR_FILTDZ_SHIFT (5U)
  13409. #define LPI2C_SCR_FILTDZ(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_FILTDZ_SHIFT)) & LPI2C_SCR_FILTDZ_MASK)
  13410. #define LPI2C_SCR_RTF_MASK (0x100U)
  13411. #define LPI2C_SCR_RTF_SHIFT (8U)
  13412. #define LPI2C_SCR_RTF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_RTF_SHIFT)) & LPI2C_SCR_RTF_MASK)
  13413. #define LPI2C_SCR_RRF_MASK (0x200U)
  13414. #define LPI2C_SCR_RRF_SHIFT (9U)
  13415. #define LPI2C_SCR_RRF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCR_RRF_SHIFT)) & LPI2C_SCR_RRF_MASK)
  13416. /*! @name SSR - Slave Status Register */
  13417. #define LPI2C_SSR_TDF_MASK (0x1U)
  13418. #define LPI2C_SSR_TDF_SHIFT (0U)
  13419. #define LPI2C_SSR_TDF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_TDF_SHIFT)) & LPI2C_SSR_TDF_MASK)
  13420. #define LPI2C_SSR_RDF_MASK (0x2U)
  13421. #define LPI2C_SSR_RDF_SHIFT (1U)
  13422. #define LPI2C_SSR_RDF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_RDF_SHIFT)) & LPI2C_SSR_RDF_MASK)
  13423. #define LPI2C_SSR_AVF_MASK (0x4U)
  13424. #define LPI2C_SSR_AVF_SHIFT (2U)
  13425. #define LPI2C_SSR_AVF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_AVF_SHIFT)) & LPI2C_SSR_AVF_MASK)
  13426. #define LPI2C_SSR_TAF_MASK (0x8U)
  13427. #define LPI2C_SSR_TAF_SHIFT (3U)
  13428. #define LPI2C_SSR_TAF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_TAF_SHIFT)) & LPI2C_SSR_TAF_MASK)
  13429. #define LPI2C_SSR_RSF_MASK (0x100U)
  13430. #define LPI2C_SSR_RSF_SHIFT (8U)
  13431. #define LPI2C_SSR_RSF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_RSF_SHIFT)) & LPI2C_SSR_RSF_MASK)
  13432. #define LPI2C_SSR_SDF_MASK (0x200U)
  13433. #define LPI2C_SSR_SDF_SHIFT (9U)
  13434. #define LPI2C_SSR_SDF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_SDF_SHIFT)) & LPI2C_SSR_SDF_MASK)
  13435. #define LPI2C_SSR_BEF_MASK (0x400U)
  13436. #define LPI2C_SSR_BEF_SHIFT (10U)
  13437. #define LPI2C_SSR_BEF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_BEF_SHIFT)) & LPI2C_SSR_BEF_MASK)
  13438. #define LPI2C_SSR_FEF_MASK (0x800U)
  13439. #define LPI2C_SSR_FEF_SHIFT (11U)
  13440. #define LPI2C_SSR_FEF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_FEF_SHIFT)) & LPI2C_SSR_FEF_MASK)
  13441. #define LPI2C_SSR_AM0F_MASK (0x1000U)
  13442. #define LPI2C_SSR_AM0F_SHIFT (12U)
  13443. #define LPI2C_SSR_AM0F(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_AM0F_SHIFT)) & LPI2C_SSR_AM0F_MASK)
  13444. #define LPI2C_SSR_AM1F_MASK (0x2000U)
  13445. #define LPI2C_SSR_AM1F_SHIFT (13U)
  13446. #define LPI2C_SSR_AM1F(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_AM1F_SHIFT)) & LPI2C_SSR_AM1F_MASK)
  13447. #define LPI2C_SSR_GCF_MASK (0x4000U)
  13448. #define LPI2C_SSR_GCF_SHIFT (14U)
  13449. #define LPI2C_SSR_GCF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_GCF_SHIFT)) & LPI2C_SSR_GCF_MASK)
  13450. #define LPI2C_SSR_SARF_MASK (0x8000U)
  13451. #define LPI2C_SSR_SARF_SHIFT (15U)
  13452. #define LPI2C_SSR_SARF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_SARF_SHIFT)) & LPI2C_SSR_SARF_MASK)
  13453. #define LPI2C_SSR_SBF_MASK (0x1000000U)
  13454. #define LPI2C_SSR_SBF_SHIFT (24U)
  13455. #define LPI2C_SSR_SBF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_SBF_SHIFT)) & LPI2C_SSR_SBF_MASK)
  13456. #define LPI2C_SSR_BBF_MASK (0x2000000U)
  13457. #define LPI2C_SSR_BBF_SHIFT (25U)
  13458. #define LPI2C_SSR_BBF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SSR_BBF_SHIFT)) & LPI2C_SSR_BBF_MASK)
  13459. /*! @name SIER - Slave Interrupt Enable Register */
  13460. #define LPI2C_SIER_TDIE_MASK (0x1U)
  13461. #define LPI2C_SIER_TDIE_SHIFT (0U)
  13462. #define LPI2C_SIER_TDIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_TDIE_SHIFT)) & LPI2C_SIER_TDIE_MASK)
  13463. #define LPI2C_SIER_RDIE_MASK (0x2U)
  13464. #define LPI2C_SIER_RDIE_SHIFT (1U)
  13465. #define LPI2C_SIER_RDIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_RDIE_SHIFT)) & LPI2C_SIER_RDIE_MASK)
  13466. #define LPI2C_SIER_AVIE_MASK (0x4U)
  13467. #define LPI2C_SIER_AVIE_SHIFT (2U)
  13468. #define LPI2C_SIER_AVIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_AVIE_SHIFT)) & LPI2C_SIER_AVIE_MASK)
  13469. #define LPI2C_SIER_TAIE_MASK (0x8U)
  13470. #define LPI2C_SIER_TAIE_SHIFT (3U)
  13471. #define LPI2C_SIER_TAIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_TAIE_SHIFT)) & LPI2C_SIER_TAIE_MASK)
  13472. #define LPI2C_SIER_RSIE_MASK (0x100U)
  13473. #define LPI2C_SIER_RSIE_SHIFT (8U)
  13474. #define LPI2C_SIER_RSIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_RSIE_SHIFT)) & LPI2C_SIER_RSIE_MASK)
  13475. #define LPI2C_SIER_SDIE_MASK (0x200U)
  13476. #define LPI2C_SIER_SDIE_SHIFT (9U)
  13477. #define LPI2C_SIER_SDIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_SDIE_SHIFT)) & LPI2C_SIER_SDIE_MASK)
  13478. #define LPI2C_SIER_BEIE_MASK (0x400U)
  13479. #define LPI2C_SIER_BEIE_SHIFT (10U)
  13480. #define LPI2C_SIER_BEIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_BEIE_SHIFT)) & LPI2C_SIER_BEIE_MASK)
  13481. #define LPI2C_SIER_FEIE_MASK (0x800U)
  13482. #define LPI2C_SIER_FEIE_SHIFT (11U)
  13483. #define LPI2C_SIER_FEIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_FEIE_SHIFT)) & LPI2C_SIER_FEIE_MASK)
  13484. #define LPI2C_SIER_AM0IE_MASK (0x1000U)
  13485. #define LPI2C_SIER_AM0IE_SHIFT (12U)
  13486. #define LPI2C_SIER_AM0IE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_AM0IE_SHIFT)) & LPI2C_SIER_AM0IE_MASK)
  13487. #define LPI2C_SIER_AM1F_MASK (0x2000U)
  13488. #define LPI2C_SIER_AM1F_SHIFT (13U)
  13489. #define LPI2C_SIER_AM1F(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_AM1F_SHIFT)) & LPI2C_SIER_AM1F_MASK)
  13490. #define LPI2C_SIER_GCIE_MASK (0x4000U)
  13491. #define LPI2C_SIER_GCIE_SHIFT (14U)
  13492. #define LPI2C_SIER_GCIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_GCIE_SHIFT)) & LPI2C_SIER_GCIE_MASK)
  13493. #define LPI2C_SIER_SARIE_MASK (0x8000U)
  13494. #define LPI2C_SIER_SARIE_SHIFT (15U)
  13495. #define LPI2C_SIER_SARIE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SIER_SARIE_SHIFT)) & LPI2C_SIER_SARIE_MASK)
  13496. /*! @name SDER - Slave DMA Enable Register */
  13497. #define LPI2C_SDER_TDDE_MASK (0x1U)
  13498. #define LPI2C_SDER_TDDE_SHIFT (0U)
  13499. #define LPI2C_SDER_TDDE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SDER_TDDE_SHIFT)) & LPI2C_SDER_TDDE_MASK)
  13500. #define LPI2C_SDER_RDDE_MASK (0x2U)
  13501. #define LPI2C_SDER_RDDE_SHIFT (1U)
  13502. #define LPI2C_SDER_RDDE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SDER_RDDE_SHIFT)) & LPI2C_SDER_RDDE_MASK)
  13503. #define LPI2C_SDER_AVDE_MASK (0x4U)
  13504. #define LPI2C_SDER_AVDE_SHIFT (2U)
  13505. #define LPI2C_SDER_AVDE(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SDER_AVDE_SHIFT)) & LPI2C_SDER_AVDE_MASK)
  13506. /*! @name SCFGR1 - Slave Configuration Register 1 */
  13507. #define LPI2C_SCFGR1_ADRSTALL_MASK (0x1U)
  13508. #define LPI2C_SCFGR1_ADRSTALL_SHIFT (0U)
  13509. #define LPI2C_SCFGR1_ADRSTALL(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_ADRSTALL_SHIFT)) & LPI2C_SCFGR1_ADRSTALL_MASK)
  13510. #define LPI2C_SCFGR1_RXSTALL_MASK (0x2U)
  13511. #define LPI2C_SCFGR1_RXSTALL_SHIFT (1U)
  13512. #define LPI2C_SCFGR1_RXSTALL(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_RXSTALL_SHIFT)) & LPI2C_SCFGR1_RXSTALL_MASK)
  13513. #define LPI2C_SCFGR1_TXDSTALL_MASK (0x4U)
  13514. #define LPI2C_SCFGR1_TXDSTALL_SHIFT (2U)
  13515. #define LPI2C_SCFGR1_TXDSTALL(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_TXDSTALL_SHIFT)) & LPI2C_SCFGR1_TXDSTALL_MASK)
  13516. #define LPI2C_SCFGR1_ACKSTALL_MASK (0x8U)
  13517. #define LPI2C_SCFGR1_ACKSTALL_SHIFT (3U)
  13518. #define LPI2C_SCFGR1_ACKSTALL(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_ACKSTALL_SHIFT)) & LPI2C_SCFGR1_ACKSTALL_MASK)
  13519. #define LPI2C_SCFGR1_GCEN_MASK (0x100U)
  13520. #define LPI2C_SCFGR1_GCEN_SHIFT (8U)
  13521. #define LPI2C_SCFGR1_GCEN(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_GCEN_SHIFT)) & LPI2C_SCFGR1_GCEN_MASK)
  13522. #define LPI2C_SCFGR1_SAEN_MASK (0x200U)
  13523. #define LPI2C_SCFGR1_SAEN_SHIFT (9U)
  13524. #define LPI2C_SCFGR1_SAEN(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_SAEN_SHIFT)) & LPI2C_SCFGR1_SAEN_MASK)
  13525. #define LPI2C_SCFGR1_TXCFG_MASK (0x400U)
  13526. #define LPI2C_SCFGR1_TXCFG_SHIFT (10U)
  13527. #define LPI2C_SCFGR1_TXCFG(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_TXCFG_SHIFT)) & LPI2C_SCFGR1_TXCFG_MASK)
  13528. #define LPI2C_SCFGR1_RXCFG_MASK (0x800U)
  13529. #define LPI2C_SCFGR1_RXCFG_SHIFT (11U)
  13530. #define LPI2C_SCFGR1_RXCFG(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_RXCFG_SHIFT)) & LPI2C_SCFGR1_RXCFG_MASK)
  13531. #define LPI2C_SCFGR1_IGNACK_MASK (0x1000U)
  13532. #define LPI2C_SCFGR1_IGNACK_SHIFT (12U)
  13533. #define LPI2C_SCFGR1_IGNACK(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_IGNACK_SHIFT)) & LPI2C_SCFGR1_IGNACK_MASK)
  13534. #define LPI2C_SCFGR1_HSMEN_MASK (0x2000U)
  13535. #define LPI2C_SCFGR1_HSMEN_SHIFT (13U)
  13536. #define LPI2C_SCFGR1_HSMEN(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_HSMEN_SHIFT)) & LPI2C_SCFGR1_HSMEN_MASK)
  13537. #define LPI2C_SCFGR1_ADDRCFG_MASK (0x70000U)
  13538. #define LPI2C_SCFGR1_ADDRCFG_SHIFT (16U)
  13539. #define LPI2C_SCFGR1_ADDRCFG(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR1_ADDRCFG_SHIFT)) & LPI2C_SCFGR1_ADDRCFG_MASK)
  13540. /*! @name SCFGR2 - Slave Configuration Register 2 */
  13541. #define LPI2C_SCFGR2_CLKHOLD_MASK (0xFU)
  13542. #define LPI2C_SCFGR2_CLKHOLD_SHIFT (0U)
  13543. #define LPI2C_SCFGR2_CLKHOLD(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR2_CLKHOLD_SHIFT)) & LPI2C_SCFGR2_CLKHOLD_MASK)
  13544. #define LPI2C_SCFGR2_DATAVD_MASK (0x3F00U)
  13545. #define LPI2C_SCFGR2_DATAVD_SHIFT (8U)
  13546. #define LPI2C_SCFGR2_DATAVD(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR2_DATAVD_SHIFT)) & LPI2C_SCFGR2_DATAVD_MASK)
  13547. #define LPI2C_SCFGR2_FILTSCL_MASK (0xF0000U)
  13548. #define LPI2C_SCFGR2_FILTSCL_SHIFT (16U)
  13549. #define LPI2C_SCFGR2_FILTSCL(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR2_FILTSCL_SHIFT)) & LPI2C_SCFGR2_FILTSCL_MASK)
  13550. #define LPI2C_SCFGR2_FILTSDA_MASK (0xF000000U)
  13551. #define LPI2C_SCFGR2_FILTSDA_SHIFT (24U)
  13552. #define LPI2C_SCFGR2_FILTSDA(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SCFGR2_FILTSDA_SHIFT)) & LPI2C_SCFGR2_FILTSDA_MASK)
  13553. /*! @name SAMR - Slave Address Match Register */
  13554. #define LPI2C_SAMR_ADDR0_MASK (0x7FEU)
  13555. #define LPI2C_SAMR_ADDR0_SHIFT (1U)
  13556. #define LPI2C_SAMR_ADDR0(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SAMR_ADDR0_SHIFT)) & LPI2C_SAMR_ADDR0_MASK)
  13557. #define LPI2C_SAMR_ADDR1_MASK (0x7FE0000U)
  13558. #define LPI2C_SAMR_ADDR1_SHIFT (17U)
  13559. #define LPI2C_SAMR_ADDR1(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SAMR_ADDR1_SHIFT)) & LPI2C_SAMR_ADDR1_MASK)
  13560. /*! @name SASR - Slave Address Status Register */
  13561. #define LPI2C_SASR_RADDR_MASK (0x7FFU)
  13562. #define LPI2C_SASR_RADDR_SHIFT (0U)
  13563. #define LPI2C_SASR_RADDR(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SASR_RADDR_SHIFT)) & LPI2C_SASR_RADDR_MASK)
  13564. #define LPI2C_SASR_ANV_MASK (0x4000U)
  13565. #define LPI2C_SASR_ANV_SHIFT (14U)
  13566. #define LPI2C_SASR_ANV(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SASR_ANV_SHIFT)) & LPI2C_SASR_ANV_MASK)
  13567. /*! @name STAR - Slave Transmit ACK Register */
  13568. #define LPI2C_STAR_TXNACK_MASK (0x1U)
  13569. #define LPI2C_STAR_TXNACK_SHIFT (0U)
  13570. #define LPI2C_STAR_TXNACK(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_STAR_TXNACK_SHIFT)) & LPI2C_STAR_TXNACK_MASK)
  13571. /*! @name STDR - Slave Transmit Data Register */
  13572. #define LPI2C_STDR_DATA_MASK (0xFFU)
  13573. #define LPI2C_STDR_DATA_SHIFT (0U)
  13574. #define LPI2C_STDR_DATA(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_STDR_DATA_SHIFT)) & LPI2C_STDR_DATA_MASK)
  13575. /*! @name SRDR - Slave Receive Data Register */
  13576. #define LPI2C_SRDR_DATA_MASK (0xFFU)
  13577. #define LPI2C_SRDR_DATA_SHIFT (0U)
  13578. #define LPI2C_SRDR_DATA(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SRDR_DATA_SHIFT)) & LPI2C_SRDR_DATA_MASK)
  13579. #define LPI2C_SRDR_RXEMPTY_MASK (0x4000U)
  13580. #define LPI2C_SRDR_RXEMPTY_SHIFT (14U)
  13581. #define LPI2C_SRDR_RXEMPTY(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SRDR_RXEMPTY_SHIFT)) & LPI2C_SRDR_RXEMPTY_MASK)
  13582. #define LPI2C_SRDR_SOF_MASK (0x8000U)
  13583. #define LPI2C_SRDR_SOF_SHIFT (15U)
  13584. #define LPI2C_SRDR_SOF(x) (((uint32_t)(((uint32_t)(x)) << LPI2C_SRDR_SOF_SHIFT)) & LPI2C_SRDR_SOF_MASK)
  13585. /*!
  13586. * @}
  13587. */ /* end of group LPI2C_Register_Masks */
  13588. /* LPI2C - Peripheral instance base addresses */
  13589. /** Peripheral LPI2C1 base address */
  13590. #define LPI2C1_BASE (0x403F0000u)
  13591. /** Peripheral LPI2C1 base pointer */
  13592. #define LPI2C1 ((LPI2C_Type *)LPI2C1_BASE)
  13593. /** Peripheral LPI2C2 base address */
  13594. #define LPI2C2_BASE (0x403F4000u)
  13595. /** Peripheral LPI2C2 base pointer */
  13596. #define LPI2C2 ((LPI2C_Type *)LPI2C2_BASE)
  13597. /** Peripheral LPI2C3 base address */
  13598. #define LPI2C3_BASE (0x403F8000u)
  13599. /** Peripheral LPI2C3 base pointer */
  13600. #define LPI2C3 ((LPI2C_Type *)LPI2C3_BASE)
  13601. /** Peripheral LPI2C4 base address */
  13602. #define LPI2C4_BASE (0x403FC000u)
  13603. /** Peripheral LPI2C4 base pointer */
  13604. #define LPI2C4 ((LPI2C_Type *)LPI2C4_BASE)
  13605. /** Array initializer of LPI2C peripheral base addresses */
  13606. #define LPI2C_BASE_ADDRS { 0u, LPI2C1_BASE, LPI2C2_BASE, LPI2C3_BASE, LPI2C4_BASE }
  13607. /** Array initializer of LPI2C peripheral base pointers */
  13608. #define LPI2C_BASE_PTRS { (LPI2C_Type *)0u, LPI2C1, LPI2C2, LPI2C3, LPI2C4 }
  13609. /** Interrupt vectors for the LPI2C peripheral type */
  13610. #define LPI2C_IRQS { NotAvail_IRQn, LPI2C1_IRQn, LPI2C2_IRQn, LPI2C3_IRQn, LPI2C4_IRQn }
  13611. /*!
  13612. * @}
  13613. */ /* end of group LPI2C_Peripheral_Access_Layer */
  13614. /* ----------------------------------------------------------------------------
  13615. -- LPSPI Peripheral Access Layer
  13616. ---------------------------------------------------------------------------- */
  13617. /*!
  13618. * @addtogroup LPSPI_Peripheral_Access_Layer LPSPI Peripheral Access Layer
  13619. * @{
  13620. */
  13621. /** LPSPI - Register Layout Typedef */
  13622. typedef struct {
  13623. __I uint32_t VERID; /**< Version ID Register, offset: 0x0 */
  13624. __I uint32_t PARAM; /**< Parameter Register, offset: 0x4 */
  13625. uint8_t RESERVED_0[8];
  13626. __IO uint32_t CR; /**< Control Register, offset: 0x10 */
  13627. __IO uint32_t SR; /**< Status Register, offset: 0x14 */
  13628. __IO uint32_t IER; /**< Interrupt Enable Register, offset: 0x18 */
  13629. __IO uint32_t DER; /**< DMA Enable Register, offset: 0x1C */
  13630. __IO uint32_t CFGR0; /**< Configuration Register 0, offset: 0x20 */
  13631. __IO uint32_t CFGR1; /**< Configuration Register 1, offset: 0x24 */
  13632. uint8_t RESERVED_1[8];
  13633. __IO uint32_t DMR0; /**< Data Match Register 0, offset: 0x30 */
  13634. __IO uint32_t DMR1; /**< Data Match Register 1, offset: 0x34 */
  13635. uint8_t RESERVED_2[8];
  13636. __IO uint32_t CCR; /**< Clock Configuration Register, offset: 0x40 */
  13637. uint8_t RESERVED_3[20];
  13638. __IO uint32_t FCR; /**< FIFO Control Register, offset: 0x58 */
  13639. __I uint32_t FSR; /**< FIFO Status Register, offset: 0x5C */
  13640. __IO uint32_t TCR; /**< Transmit Command Register, offset: 0x60 */
  13641. __O uint32_t TDR; /**< Transmit Data Register, offset: 0x64 */
  13642. uint8_t RESERVED_4[8];
  13643. __I uint32_t RSR; /**< Receive Status Register, offset: 0x70 */
  13644. __I uint32_t RDR; /**< Receive Data Register, offset: 0x74 */
  13645. } LPSPI_Type;
  13646. /* ----------------------------------------------------------------------------
  13647. -- LPSPI Register Masks
  13648. ---------------------------------------------------------------------------- */
  13649. /*!
  13650. * @addtogroup LPSPI_Register_Masks LPSPI Register Masks
  13651. * @{
  13652. */
  13653. /*! @name VERID - Version ID Register */
  13654. #define LPSPI_VERID_FEATURE_MASK (0xFFFFU)
  13655. #define LPSPI_VERID_FEATURE_SHIFT (0U)
  13656. #define LPSPI_VERID_FEATURE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_FEATURE_SHIFT)) & LPSPI_VERID_FEATURE_MASK)
  13657. #define LPSPI_VERID_MINOR_MASK (0xFF0000U)
  13658. #define LPSPI_VERID_MINOR_SHIFT (16U)
  13659. #define LPSPI_VERID_MINOR(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MINOR_SHIFT)) & LPSPI_VERID_MINOR_MASK)
  13660. #define LPSPI_VERID_MAJOR_MASK (0xFF000000U)
  13661. #define LPSPI_VERID_MAJOR_SHIFT (24U)
  13662. #define LPSPI_VERID_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_VERID_MAJOR_SHIFT)) & LPSPI_VERID_MAJOR_MASK)
  13663. /*! @name PARAM - Parameter Register */
  13664. #define LPSPI_PARAM_TXFIFO_MASK (0xFFU)
  13665. #define LPSPI_PARAM_TXFIFO_SHIFT (0U)
  13666. #define LPSPI_PARAM_TXFIFO(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_TXFIFO_SHIFT)) & LPSPI_PARAM_TXFIFO_MASK)
  13667. #define LPSPI_PARAM_RXFIFO_MASK (0xFF00U)
  13668. #define LPSPI_PARAM_RXFIFO_SHIFT (8U)
  13669. #define LPSPI_PARAM_RXFIFO(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_RXFIFO_SHIFT)) & LPSPI_PARAM_RXFIFO_MASK)
  13670. #define LPSPI_PARAM_PCSNUM_MASK (0xFF0000U)
  13671. #define LPSPI_PARAM_PCSNUM_SHIFT (16U)
  13672. #define LPSPI_PARAM_PCSNUM(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_PARAM_PCSNUM_SHIFT)) & LPSPI_PARAM_PCSNUM_MASK)
  13673. /*! @name CR - Control Register */
  13674. #define LPSPI_CR_MEN_MASK (0x1U)
  13675. #define LPSPI_CR_MEN_SHIFT (0U)
  13676. #define LPSPI_CR_MEN(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_MEN_SHIFT)) & LPSPI_CR_MEN_MASK)
  13677. #define LPSPI_CR_RST_MASK (0x2U)
  13678. #define LPSPI_CR_RST_SHIFT (1U)
  13679. #define LPSPI_CR_RST(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RST_SHIFT)) & LPSPI_CR_RST_MASK)
  13680. #define LPSPI_CR_DOZEN_MASK (0x4U)
  13681. #define LPSPI_CR_DOZEN_SHIFT (2U)
  13682. #define LPSPI_CR_DOZEN(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DOZEN_SHIFT)) & LPSPI_CR_DOZEN_MASK)
  13683. #define LPSPI_CR_DBGEN_MASK (0x8U)
  13684. #define LPSPI_CR_DBGEN_SHIFT (3U)
  13685. #define LPSPI_CR_DBGEN(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_DBGEN_SHIFT)) & LPSPI_CR_DBGEN_MASK)
  13686. #define LPSPI_CR_RTF_MASK (0x100U)
  13687. #define LPSPI_CR_RTF_SHIFT (8U)
  13688. #define LPSPI_CR_RTF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RTF_SHIFT)) & LPSPI_CR_RTF_MASK)
  13689. #define LPSPI_CR_RRF_MASK (0x200U)
  13690. #define LPSPI_CR_RRF_SHIFT (9U)
  13691. #define LPSPI_CR_RRF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CR_RRF_SHIFT)) & LPSPI_CR_RRF_MASK)
  13692. /*! @name SR - Status Register */
  13693. #define LPSPI_SR_TDF_MASK (0x1U)
  13694. #define LPSPI_SR_TDF_SHIFT (0U)
  13695. #define LPSPI_SR_TDF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TDF_SHIFT)) & LPSPI_SR_TDF_MASK)
  13696. #define LPSPI_SR_RDF_MASK (0x2U)
  13697. #define LPSPI_SR_RDF_SHIFT (1U)
  13698. #define LPSPI_SR_RDF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_RDF_SHIFT)) & LPSPI_SR_RDF_MASK)
  13699. #define LPSPI_SR_WCF_MASK (0x100U)
  13700. #define LPSPI_SR_WCF_SHIFT (8U)
  13701. #define LPSPI_SR_WCF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_WCF_SHIFT)) & LPSPI_SR_WCF_MASK)
  13702. #define LPSPI_SR_FCF_MASK (0x200U)
  13703. #define LPSPI_SR_FCF_SHIFT (9U)
  13704. #define LPSPI_SR_FCF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_FCF_SHIFT)) & LPSPI_SR_FCF_MASK)
  13705. #define LPSPI_SR_TCF_MASK (0x400U)
  13706. #define LPSPI_SR_TCF_SHIFT (10U)
  13707. #define LPSPI_SR_TCF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TCF_SHIFT)) & LPSPI_SR_TCF_MASK)
  13708. #define LPSPI_SR_TEF_MASK (0x800U)
  13709. #define LPSPI_SR_TEF_SHIFT (11U)
  13710. #define LPSPI_SR_TEF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_TEF_SHIFT)) & LPSPI_SR_TEF_MASK)
  13711. #define LPSPI_SR_REF_MASK (0x1000U)
  13712. #define LPSPI_SR_REF_SHIFT (12U)
  13713. #define LPSPI_SR_REF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_REF_SHIFT)) & LPSPI_SR_REF_MASK)
  13714. #define LPSPI_SR_DMF_MASK (0x2000U)
  13715. #define LPSPI_SR_DMF_SHIFT (13U)
  13716. #define LPSPI_SR_DMF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_DMF_SHIFT)) & LPSPI_SR_DMF_MASK)
  13717. #define LPSPI_SR_MBF_MASK (0x1000000U)
  13718. #define LPSPI_SR_MBF_SHIFT (24U)
  13719. #define LPSPI_SR_MBF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_SR_MBF_SHIFT)) & LPSPI_SR_MBF_MASK)
  13720. /*! @name IER - Interrupt Enable Register */
  13721. #define LPSPI_IER_TDIE_MASK (0x1U)
  13722. #define LPSPI_IER_TDIE_SHIFT (0U)
  13723. #define LPSPI_IER_TDIE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TDIE_SHIFT)) & LPSPI_IER_TDIE_MASK)
  13724. #define LPSPI_IER_RDIE_MASK (0x2U)
  13725. #define LPSPI_IER_RDIE_SHIFT (1U)
  13726. #define LPSPI_IER_RDIE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_RDIE_SHIFT)) & LPSPI_IER_RDIE_MASK)
  13727. #define LPSPI_IER_WCIE_MASK (0x100U)
  13728. #define LPSPI_IER_WCIE_SHIFT (8U)
  13729. #define LPSPI_IER_WCIE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_WCIE_SHIFT)) & LPSPI_IER_WCIE_MASK)
  13730. #define LPSPI_IER_FCIE_MASK (0x200U)
  13731. #define LPSPI_IER_FCIE_SHIFT (9U)
  13732. #define LPSPI_IER_FCIE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_FCIE_SHIFT)) & LPSPI_IER_FCIE_MASK)
  13733. #define LPSPI_IER_TCIE_MASK (0x400U)
  13734. #define LPSPI_IER_TCIE_SHIFT (10U)
  13735. #define LPSPI_IER_TCIE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TCIE_SHIFT)) & LPSPI_IER_TCIE_MASK)
  13736. #define LPSPI_IER_TEIE_MASK (0x800U)
  13737. #define LPSPI_IER_TEIE_SHIFT (11U)
  13738. #define LPSPI_IER_TEIE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_TEIE_SHIFT)) & LPSPI_IER_TEIE_MASK)
  13739. #define LPSPI_IER_REIE_MASK (0x1000U)
  13740. #define LPSPI_IER_REIE_SHIFT (12U)
  13741. #define LPSPI_IER_REIE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_REIE_SHIFT)) & LPSPI_IER_REIE_MASK)
  13742. #define LPSPI_IER_DMIE_MASK (0x2000U)
  13743. #define LPSPI_IER_DMIE_SHIFT (13U)
  13744. #define LPSPI_IER_DMIE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_IER_DMIE_SHIFT)) & LPSPI_IER_DMIE_MASK)
  13745. /*! @name DER - DMA Enable Register */
  13746. #define LPSPI_DER_TDDE_MASK (0x1U)
  13747. #define LPSPI_DER_TDDE_SHIFT (0U)
  13748. #define LPSPI_DER_TDDE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_TDDE_SHIFT)) & LPSPI_DER_TDDE_MASK)
  13749. #define LPSPI_DER_RDDE_MASK (0x2U)
  13750. #define LPSPI_DER_RDDE_SHIFT (1U)
  13751. #define LPSPI_DER_RDDE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_DER_RDDE_SHIFT)) & LPSPI_DER_RDDE_MASK)
  13752. /*! @name CFGR0 - Configuration Register 0 */
  13753. #define LPSPI_CFGR0_HREN_MASK (0x1U)
  13754. #define LPSPI_CFGR0_HREN_SHIFT (0U)
  13755. #define LPSPI_CFGR0_HREN(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_HREN_SHIFT)) & LPSPI_CFGR0_HREN_MASK)
  13756. #define LPSPI_CFGR0_HRPOL_MASK (0x2U)
  13757. #define LPSPI_CFGR0_HRPOL_SHIFT (1U)
  13758. #define LPSPI_CFGR0_HRPOL(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_HRPOL_SHIFT)) & LPSPI_CFGR0_HRPOL_MASK)
  13759. #define LPSPI_CFGR0_HRSEL_MASK (0x4U)
  13760. #define LPSPI_CFGR0_HRSEL_SHIFT (2U)
  13761. #define LPSPI_CFGR0_HRSEL(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_HRSEL_SHIFT)) & LPSPI_CFGR0_HRSEL_MASK)
  13762. #define LPSPI_CFGR0_CIRFIFO_MASK (0x100U)
  13763. #define LPSPI_CFGR0_CIRFIFO_SHIFT (8U)
  13764. #define LPSPI_CFGR0_CIRFIFO(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_CIRFIFO_SHIFT)) & LPSPI_CFGR0_CIRFIFO_MASK)
  13765. #define LPSPI_CFGR0_RDMO_MASK (0x200U)
  13766. #define LPSPI_CFGR0_RDMO_SHIFT (9U)
  13767. #define LPSPI_CFGR0_RDMO(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR0_RDMO_SHIFT)) & LPSPI_CFGR0_RDMO_MASK)
  13768. /*! @name CFGR1 - Configuration Register 1 */
  13769. #define LPSPI_CFGR1_MASTER_MASK (0x1U)
  13770. #define LPSPI_CFGR1_MASTER_SHIFT (0U)
  13771. #define LPSPI_CFGR1_MASTER(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MASTER_SHIFT)) & LPSPI_CFGR1_MASTER_MASK)
  13772. #define LPSPI_CFGR1_SAMPLE_MASK (0x2U)
  13773. #define LPSPI_CFGR1_SAMPLE_SHIFT (1U)
  13774. #define LPSPI_CFGR1_SAMPLE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_SAMPLE_SHIFT)) & LPSPI_CFGR1_SAMPLE_MASK)
  13775. #define LPSPI_CFGR1_AUTOPCS_MASK (0x4U)
  13776. #define LPSPI_CFGR1_AUTOPCS_SHIFT (2U)
  13777. #define LPSPI_CFGR1_AUTOPCS(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_AUTOPCS_SHIFT)) & LPSPI_CFGR1_AUTOPCS_MASK)
  13778. #define LPSPI_CFGR1_NOSTALL_MASK (0x8U)
  13779. #define LPSPI_CFGR1_NOSTALL_SHIFT (3U)
  13780. #define LPSPI_CFGR1_NOSTALL(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_NOSTALL_SHIFT)) & LPSPI_CFGR1_NOSTALL_MASK)
  13781. #define LPSPI_CFGR1_PCSPOL_MASK (0xF00U)
  13782. #define LPSPI_CFGR1_PCSPOL_SHIFT (8U)
  13783. #define LPSPI_CFGR1_PCSPOL(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSPOL_SHIFT)) & LPSPI_CFGR1_PCSPOL_MASK)
  13784. #define LPSPI_CFGR1_MATCFG_MASK (0x70000U)
  13785. #define LPSPI_CFGR1_MATCFG_SHIFT (16U)
  13786. #define LPSPI_CFGR1_MATCFG(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_MATCFG_SHIFT)) & LPSPI_CFGR1_MATCFG_MASK)
  13787. #define LPSPI_CFGR1_PINCFG_MASK (0x3000000U)
  13788. #define LPSPI_CFGR1_PINCFG_SHIFT (24U)
  13789. #define LPSPI_CFGR1_PINCFG(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PINCFG_SHIFT)) & LPSPI_CFGR1_PINCFG_MASK)
  13790. #define LPSPI_CFGR1_OUTCFG_MASK (0x4000000U)
  13791. #define LPSPI_CFGR1_OUTCFG_SHIFT (26U)
  13792. #define LPSPI_CFGR1_OUTCFG(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_OUTCFG_SHIFT)) & LPSPI_CFGR1_OUTCFG_MASK)
  13793. #define LPSPI_CFGR1_PCSCFG_MASK (0x8000000U)
  13794. #define LPSPI_CFGR1_PCSCFG_SHIFT (27U)
  13795. #define LPSPI_CFGR1_PCSCFG(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CFGR1_PCSCFG_SHIFT)) & LPSPI_CFGR1_PCSCFG_MASK)
  13796. /*! @name DMR0 - Data Match Register 0 */
  13797. #define LPSPI_DMR0_MATCH0_MASK (0xFFFFFFFFU)
  13798. #define LPSPI_DMR0_MATCH0_SHIFT (0U)
  13799. #define LPSPI_DMR0_MATCH0(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR0_MATCH0_SHIFT)) & LPSPI_DMR0_MATCH0_MASK)
  13800. /*! @name DMR1 - Data Match Register 1 */
  13801. #define LPSPI_DMR1_MATCH1_MASK (0xFFFFFFFFU)
  13802. #define LPSPI_DMR1_MATCH1_SHIFT (0U)
  13803. #define LPSPI_DMR1_MATCH1(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_DMR1_MATCH1_SHIFT)) & LPSPI_DMR1_MATCH1_MASK)
  13804. /*! @name CCR - Clock Configuration Register */
  13805. #define LPSPI_CCR_SCKDIV_MASK (0xFFU)
  13806. #define LPSPI_CCR_SCKDIV_SHIFT (0U)
  13807. #define LPSPI_CCR_SCKDIV(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKDIV_SHIFT)) & LPSPI_CCR_SCKDIV_MASK)
  13808. #define LPSPI_CCR_DBT_MASK (0xFF00U)
  13809. #define LPSPI_CCR_DBT_SHIFT (8U)
  13810. #define LPSPI_CCR_DBT(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_DBT_SHIFT)) & LPSPI_CCR_DBT_MASK)
  13811. #define LPSPI_CCR_PCSSCK_MASK (0xFF0000U)
  13812. #define LPSPI_CCR_PCSSCK_SHIFT (16U)
  13813. #define LPSPI_CCR_PCSSCK(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_PCSSCK_SHIFT)) & LPSPI_CCR_PCSSCK_MASK)
  13814. #define LPSPI_CCR_SCKPCS_MASK (0xFF000000U)
  13815. #define LPSPI_CCR_SCKPCS_SHIFT (24U)
  13816. #define LPSPI_CCR_SCKPCS(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_CCR_SCKPCS_SHIFT)) & LPSPI_CCR_SCKPCS_MASK)
  13817. /*! @name FCR - FIFO Control Register */
  13818. #define LPSPI_FCR_TXWATER_MASK (0xFU)
  13819. #define LPSPI_FCR_TXWATER_SHIFT (0U)
  13820. #define LPSPI_FCR_TXWATER(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_TXWATER_SHIFT)) & LPSPI_FCR_TXWATER_MASK)
  13821. #define LPSPI_FCR_RXWATER_MASK (0xF0000U)
  13822. #define LPSPI_FCR_RXWATER_SHIFT (16U)
  13823. #define LPSPI_FCR_RXWATER(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_FCR_RXWATER_SHIFT)) & LPSPI_FCR_RXWATER_MASK)
  13824. /*! @name FSR - FIFO Status Register */
  13825. #define LPSPI_FSR_TXCOUNT_MASK (0x1FU)
  13826. #define LPSPI_FSR_TXCOUNT_SHIFT (0U)
  13827. #define LPSPI_FSR_TXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_TXCOUNT_SHIFT)) & LPSPI_FSR_TXCOUNT_MASK)
  13828. #define LPSPI_FSR_RXCOUNT_MASK (0x1F0000U)
  13829. #define LPSPI_FSR_RXCOUNT_SHIFT (16U)
  13830. #define LPSPI_FSR_RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_FSR_RXCOUNT_SHIFT)) & LPSPI_FSR_RXCOUNT_MASK)
  13831. /*! @name TCR - Transmit Command Register */
  13832. #define LPSPI_TCR_FRAMESZ_MASK (0xFFFU)
  13833. #define LPSPI_TCR_FRAMESZ_SHIFT (0U)
  13834. #define LPSPI_TCR_FRAMESZ(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_FRAMESZ_SHIFT)) & LPSPI_TCR_FRAMESZ_MASK)
  13835. #define LPSPI_TCR_WIDTH_MASK (0x30000U)
  13836. #define LPSPI_TCR_WIDTH_SHIFT (16U)
  13837. #define LPSPI_TCR_WIDTH(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_WIDTH_SHIFT)) & LPSPI_TCR_WIDTH_MASK)
  13838. #define LPSPI_TCR_TXMSK_MASK (0x40000U)
  13839. #define LPSPI_TCR_TXMSK_SHIFT (18U)
  13840. #define LPSPI_TCR_TXMSK(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_TXMSK_SHIFT)) & LPSPI_TCR_TXMSK_MASK)
  13841. #define LPSPI_TCR_RXMSK_MASK (0x80000U)
  13842. #define LPSPI_TCR_RXMSK_SHIFT (19U)
  13843. #define LPSPI_TCR_RXMSK(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_RXMSK_SHIFT)) & LPSPI_TCR_RXMSK_MASK)
  13844. #define LPSPI_TCR_CONTC_MASK (0x100000U)
  13845. #define LPSPI_TCR_CONTC_SHIFT (20U)
  13846. #define LPSPI_TCR_CONTC(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONTC_SHIFT)) & LPSPI_TCR_CONTC_MASK)
  13847. #define LPSPI_TCR_CONT_MASK (0x200000U)
  13848. #define LPSPI_TCR_CONT_SHIFT (21U)
  13849. #define LPSPI_TCR_CONT(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CONT_SHIFT)) & LPSPI_TCR_CONT_MASK)
  13850. #define LPSPI_TCR_BYSW_MASK (0x400000U)
  13851. #define LPSPI_TCR_BYSW_SHIFT (22U)
  13852. #define LPSPI_TCR_BYSW(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_BYSW_SHIFT)) & LPSPI_TCR_BYSW_MASK)
  13853. #define LPSPI_TCR_LSBF_MASK (0x800000U)
  13854. #define LPSPI_TCR_LSBF_SHIFT (23U)
  13855. #define LPSPI_TCR_LSBF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_LSBF_SHIFT)) & LPSPI_TCR_LSBF_MASK)
  13856. #define LPSPI_TCR_PCS_MASK (0x3000000U)
  13857. #define LPSPI_TCR_PCS_SHIFT (24U)
  13858. #define LPSPI_TCR_PCS(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PCS_SHIFT)) & LPSPI_TCR_PCS_MASK)
  13859. #define LPSPI_TCR_PRESCALE_MASK (0x38000000U)
  13860. #define LPSPI_TCR_PRESCALE_SHIFT (27U)
  13861. #define LPSPI_TCR_PRESCALE(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_PRESCALE_SHIFT)) & LPSPI_TCR_PRESCALE_MASK)
  13862. #define LPSPI_TCR_CPHA_MASK (0x40000000U)
  13863. #define LPSPI_TCR_CPHA_SHIFT (30U)
  13864. #define LPSPI_TCR_CPHA(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPHA_SHIFT)) & LPSPI_TCR_CPHA_MASK)
  13865. #define LPSPI_TCR_CPOL_MASK (0x80000000U)
  13866. #define LPSPI_TCR_CPOL_SHIFT (31U)
  13867. #define LPSPI_TCR_CPOL(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TCR_CPOL_SHIFT)) & LPSPI_TCR_CPOL_MASK)
  13868. /*! @name TDR - Transmit Data Register */
  13869. #define LPSPI_TDR_DATA_MASK (0xFFFFFFFFU)
  13870. #define LPSPI_TDR_DATA_SHIFT (0U)
  13871. #define LPSPI_TDR_DATA(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_TDR_DATA_SHIFT)) & LPSPI_TDR_DATA_MASK)
  13872. /*! @name RSR - Receive Status Register */
  13873. #define LPSPI_RSR_SOF_MASK (0x1U)
  13874. #define LPSPI_RSR_SOF_SHIFT (0U)
  13875. #define LPSPI_RSR_SOF(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_SOF_SHIFT)) & LPSPI_RSR_SOF_MASK)
  13876. #define LPSPI_RSR_RXEMPTY_MASK (0x2U)
  13877. #define LPSPI_RSR_RXEMPTY_SHIFT (1U)
  13878. #define LPSPI_RSR_RXEMPTY(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_RSR_RXEMPTY_SHIFT)) & LPSPI_RSR_RXEMPTY_MASK)
  13879. /*! @name RDR - Receive Data Register */
  13880. #define LPSPI_RDR_DATA_MASK (0xFFFFFFFFU)
  13881. #define LPSPI_RDR_DATA_SHIFT (0U)
  13882. #define LPSPI_RDR_DATA(x) (((uint32_t)(((uint32_t)(x)) << LPSPI_RDR_DATA_SHIFT)) & LPSPI_RDR_DATA_MASK)
  13883. /*!
  13884. * @}
  13885. */ /* end of group LPSPI_Register_Masks */
  13886. /* LPSPI - Peripheral instance base addresses */
  13887. /** Peripheral LPSPI1 base address */
  13888. #define LPSPI1_BASE (0x40394000u)
  13889. /** Peripheral LPSPI1 base pointer */
  13890. #define LPSPI1 ((LPSPI_Type *)LPSPI1_BASE)
  13891. /** Peripheral LPSPI2 base address */
  13892. #define LPSPI2_BASE (0x40398000u)
  13893. /** Peripheral LPSPI2 base pointer */
  13894. #define LPSPI2 ((LPSPI_Type *)LPSPI2_BASE)
  13895. /** Peripheral LPSPI3 base address */
  13896. #define LPSPI3_BASE (0x4039C000u)
  13897. /** Peripheral LPSPI3 base pointer */
  13898. #define LPSPI3 ((LPSPI_Type *)LPSPI3_BASE)
  13899. /** Peripheral LPSPI4 base address */
  13900. #define LPSPI4_BASE (0x403A0000u)
  13901. /** Peripheral LPSPI4 base pointer */
  13902. #define LPSPI4 ((LPSPI_Type *)LPSPI4_BASE)
  13903. /** Array initializer of LPSPI peripheral base addresses */
  13904. #define LPSPI_BASE_ADDRS { 0u, LPSPI1_BASE, LPSPI2_BASE, LPSPI3_BASE, LPSPI4_BASE }
  13905. /** Array initializer of LPSPI peripheral base pointers */
  13906. #define LPSPI_BASE_PTRS { (LPSPI_Type *)0u, LPSPI1, LPSPI2, LPSPI3, LPSPI4 }
  13907. /** Interrupt vectors for the LPSPI peripheral type */
  13908. #define LPSPI_IRQS { NotAvail_IRQn, LPSPI1_IRQn, LPSPI2_IRQn, LPSPI3_IRQn, LPSPI4_IRQn }
  13909. /*!
  13910. * @}
  13911. */ /* end of group LPSPI_Peripheral_Access_Layer */
  13912. /* ----------------------------------------------------------------------------
  13913. -- LPUART Peripheral Access Layer
  13914. ---------------------------------------------------------------------------- */
  13915. /*!
  13916. * @addtogroup LPUART_Peripheral_Access_Layer LPUART Peripheral Access Layer
  13917. * @{
  13918. */
  13919. /** LPUART - Register Layout Typedef */
  13920. typedef struct {
  13921. __I uint32_t VERID; /**< Version ID Register, offset: 0x0 */
  13922. __I uint32_t PARAM; /**< Parameter Register, offset: 0x4 */
  13923. __IO uint32_t GLOBAL; /**< LPUART Global Register, offset: 0x8 */
  13924. __IO uint32_t PINCFG; /**< LPUART Pin Configuration Register, offset: 0xC */
  13925. __IO uint32_t BAUD; /**< LPUART Baud Rate Register, offset: 0x10 */
  13926. __IO uint32_t STAT; /**< LPUART Status Register, offset: 0x14 */
  13927. __IO uint32_t CTRL; /**< LPUART Control Register, offset: 0x18 */
  13928. __IO uint32_t DATA; /**< LPUART Data Register, offset: 0x1C */
  13929. __IO uint32_t MATCH; /**< LPUART Match Address Register, offset: 0x20 */
  13930. __IO uint32_t MODIR; /**< LPUART Modem IrDA Register, offset: 0x24 */
  13931. __IO uint32_t FIFO; /**< LPUART FIFO Register, offset: 0x28 */
  13932. __IO uint32_t WATER; /**< LPUART Watermark Register, offset: 0x2C */
  13933. } LPUART_Type;
  13934. /* ----------------------------------------------------------------------------
  13935. -- LPUART Register Masks
  13936. ---------------------------------------------------------------------------- */
  13937. /*!
  13938. * @addtogroup LPUART_Register_Masks LPUART Register Masks
  13939. * @{
  13940. */
  13941. /*! @name VERID - Version ID Register */
  13942. #define LPUART_VERID_FEATURE_MASK (0xFFFFU)
  13943. #define LPUART_VERID_FEATURE_SHIFT (0U)
  13944. #define LPUART_VERID_FEATURE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_VERID_FEATURE_SHIFT)) & LPUART_VERID_FEATURE_MASK)
  13945. #define LPUART_VERID_MINOR_MASK (0xFF0000U)
  13946. #define LPUART_VERID_MINOR_SHIFT (16U)
  13947. #define LPUART_VERID_MINOR(x) (((uint32_t)(((uint32_t)(x)) << LPUART_VERID_MINOR_SHIFT)) & LPUART_VERID_MINOR_MASK)
  13948. #define LPUART_VERID_MAJOR_MASK (0xFF000000U)
  13949. #define LPUART_VERID_MAJOR_SHIFT (24U)
  13950. #define LPUART_VERID_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << LPUART_VERID_MAJOR_SHIFT)) & LPUART_VERID_MAJOR_MASK)
  13951. /*! @name PARAM - Parameter Register */
  13952. #define LPUART_PARAM_TXFIFO_MASK (0xFFU)
  13953. #define LPUART_PARAM_TXFIFO_SHIFT (0U)
  13954. #define LPUART_PARAM_TXFIFO(x) (((uint32_t)(((uint32_t)(x)) << LPUART_PARAM_TXFIFO_SHIFT)) & LPUART_PARAM_TXFIFO_MASK)
  13955. #define LPUART_PARAM_RXFIFO_MASK (0xFF00U)
  13956. #define LPUART_PARAM_RXFIFO_SHIFT (8U)
  13957. #define LPUART_PARAM_RXFIFO(x) (((uint32_t)(((uint32_t)(x)) << LPUART_PARAM_RXFIFO_SHIFT)) & LPUART_PARAM_RXFIFO_MASK)
  13958. /*! @name GLOBAL - LPUART Global Register */
  13959. #define LPUART_GLOBAL_RST_MASK (0x2U)
  13960. #define LPUART_GLOBAL_RST_SHIFT (1U)
  13961. #define LPUART_GLOBAL_RST(x) (((uint32_t)(((uint32_t)(x)) << LPUART_GLOBAL_RST_SHIFT)) & LPUART_GLOBAL_RST_MASK)
  13962. /*! @name PINCFG - LPUART Pin Configuration Register */
  13963. #define LPUART_PINCFG_TRGSEL_MASK (0x3U)
  13964. #define LPUART_PINCFG_TRGSEL_SHIFT (0U)
  13965. #define LPUART_PINCFG_TRGSEL(x) (((uint32_t)(((uint32_t)(x)) << LPUART_PINCFG_TRGSEL_SHIFT)) & LPUART_PINCFG_TRGSEL_MASK)
  13966. /*! @name BAUD - LPUART Baud Rate Register */
  13967. #define LPUART_BAUD_SBR_MASK (0x1FFFU)
  13968. #define LPUART_BAUD_SBR_SHIFT (0U)
  13969. #define LPUART_BAUD_SBR(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_SBR_SHIFT)) & LPUART_BAUD_SBR_MASK)
  13970. #define LPUART_BAUD_SBNS_MASK (0x2000U)
  13971. #define LPUART_BAUD_SBNS_SHIFT (13U)
  13972. #define LPUART_BAUD_SBNS(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_SBNS_SHIFT)) & LPUART_BAUD_SBNS_MASK)
  13973. #define LPUART_BAUD_RXEDGIE_MASK (0x4000U)
  13974. #define LPUART_BAUD_RXEDGIE_SHIFT (14U)
  13975. #define LPUART_BAUD_RXEDGIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_RXEDGIE_SHIFT)) & LPUART_BAUD_RXEDGIE_MASK)
  13976. #define LPUART_BAUD_LBKDIE_MASK (0x8000U)
  13977. #define LPUART_BAUD_LBKDIE_SHIFT (15U)
  13978. #define LPUART_BAUD_LBKDIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_LBKDIE_SHIFT)) & LPUART_BAUD_LBKDIE_MASK)
  13979. #define LPUART_BAUD_RESYNCDIS_MASK (0x10000U)
  13980. #define LPUART_BAUD_RESYNCDIS_SHIFT (16U)
  13981. #define LPUART_BAUD_RESYNCDIS(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_RESYNCDIS_SHIFT)) & LPUART_BAUD_RESYNCDIS_MASK)
  13982. #define LPUART_BAUD_BOTHEDGE_MASK (0x20000U)
  13983. #define LPUART_BAUD_BOTHEDGE_SHIFT (17U)
  13984. #define LPUART_BAUD_BOTHEDGE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_BOTHEDGE_SHIFT)) & LPUART_BAUD_BOTHEDGE_MASK)
  13985. #define LPUART_BAUD_MATCFG_MASK (0xC0000U)
  13986. #define LPUART_BAUD_MATCFG_SHIFT (18U)
  13987. #define LPUART_BAUD_MATCFG(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_MATCFG_SHIFT)) & LPUART_BAUD_MATCFG_MASK)
  13988. #define LPUART_BAUD_RDMAE_MASK (0x200000U)
  13989. #define LPUART_BAUD_RDMAE_SHIFT (21U)
  13990. #define LPUART_BAUD_RDMAE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_RDMAE_SHIFT)) & LPUART_BAUD_RDMAE_MASK)
  13991. #define LPUART_BAUD_TDMAE_MASK (0x800000U)
  13992. #define LPUART_BAUD_TDMAE_SHIFT (23U)
  13993. #define LPUART_BAUD_TDMAE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_TDMAE_SHIFT)) & LPUART_BAUD_TDMAE_MASK)
  13994. #define LPUART_BAUD_OSR_MASK (0x1F000000U)
  13995. #define LPUART_BAUD_OSR_SHIFT (24U)
  13996. #define LPUART_BAUD_OSR(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_OSR_SHIFT)) & LPUART_BAUD_OSR_MASK)
  13997. #define LPUART_BAUD_M10_MASK (0x20000000U)
  13998. #define LPUART_BAUD_M10_SHIFT (29U)
  13999. #define LPUART_BAUD_M10(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_M10_SHIFT)) & LPUART_BAUD_M10_MASK)
  14000. #define LPUART_BAUD_MAEN2_MASK (0x40000000U)
  14001. #define LPUART_BAUD_MAEN2_SHIFT (30U)
  14002. #define LPUART_BAUD_MAEN2(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_MAEN2_SHIFT)) & LPUART_BAUD_MAEN2_MASK)
  14003. #define LPUART_BAUD_MAEN1_MASK (0x80000000U)
  14004. #define LPUART_BAUD_MAEN1_SHIFT (31U)
  14005. #define LPUART_BAUD_MAEN1(x) (((uint32_t)(((uint32_t)(x)) << LPUART_BAUD_MAEN1_SHIFT)) & LPUART_BAUD_MAEN1_MASK)
  14006. /*! @name STAT - LPUART Status Register */
  14007. #define LPUART_STAT_MA2F_MASK (0x4000U)
  14008. #define LPUART_STAT_MA2F_SHIFT (14U)
  14009. #define LPUART_STAT_MA2F(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_MA2F_SHIFT)) & LPUART_STAT_MA2F_MASK)
  14010. #define LPUART_STAT_MA1F_MASK (0x8000U)
  14011. #define LPUART_STAT_MA1F_SHIFT (15U)
  14012. #define LPUART_STAT_MA1F(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_MA1F_SHIFT)) & LPUART_STAT_MA1F_MASK)
  14013. #define LPUART_STAT_PF_MASK (0x10000U)
  14014. #define LPUART_STAT_PF_SHIFT (16U)
  14015. #define LPUART_STAT_PF(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_PF_SHIFT)) & LPUART_STAT_PF_MASK)
  14016. #define LPUART_STAT_FE_MASK (0x20000U)
  14017. #define LPUART_STAT_FE_SHIFT (17U)
  14018. #define LPUART_STAT_FE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_FE_SHIFT)) & LPUART_STAT_FE_MASK)
  14019. #define LPUART_STAT_NF_MASK (0x40000U)
  14020. #define LPUART_STAT_NF_SHIFT (18U)
  14021. #define LPUART_STAT_NF(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_NF_SHIFT)) & LPUART_STAT_NF_MASK)
  14022. #define LPUART_STAT_OR_MASK (0x80000U)
  14023. #define LPUART_STAT_OR_SHIFT (19U)
  14024. #define LPUART_STAT_OR(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_OR_SHIFT)) & LPUART_STAT_OR_MASK)
  14025. #define LPUART_STAT_IDLE_MASK (0x100000U)
  14026. #define LPUART_STAT_IDLE_SHIFT (20U)
  14027. #define LPUART_STAT_IDLE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_IDLE_SHIFT)) & LPUART_STAT_IDLE_MASK)
  14028. #define LPUART_STAT_RDRF_MASK (0x200000U)
  14029. #define LPUART_STAT_RDRF_SHIFT (21U)
  14030. #define LPUART_STAT_RDRF(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_RDRF_SHIFT)) & LPUART_STAT_RDRF_MASK)
  14031. #define LPUART_STAT_TC_MASK (0x400000U)
  14032. #define LPUART_STAT_TC_SHIFT (22U)
  14033. #define LPUART_STAT_TC(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_TC_SHIFT)) & LPUART_STAT_TC_MASK)
  14034. #define LPUART_STAT_TDRE_MASK (0x800000U)
  14035. #define LPUART_STAT_TDRE_SHIFT (23U)
  14036. #define LPUART_STAT_TDRE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_TDRE_SHIFT)) & LPUART_STAT_TDRE_MASK)
  14037. #define LPUART_STAT_RAF_MASK (0x1000000U)
  14038. #define LPUART_STAT_RAF_SHIFT (24U)
  14039. #define LPUART_STAT_RAF(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_RAF_SHIFT)) & LPUART_STAT_RAF_MASK)
  14040. #define LPUART_STAT_LBKDE_MASK (0x2000000U)
  14041. #define LPUART_STAT_LBKDE_SHIFT (25U)
  14042. #define LPUART_STAT_LBKDE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_LBKDE_SHIFT)) & LPUART_STAT_LBKDE_MASK)
  14043. #define LPUART_STAT_BRK13_MASK (0x4000000U)
  14044. #define LPUART_STAT_BRK13_SHIFT (26U)
  14045. #define LPUART_STAT_BRK13(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_BRK13_SHIFT)) & LPUART_STAT_BRK13_MASK)
  14046. #define LPUART_STAT_RWUID_MASK (0x8000000U)
  14047. #define LPUART_STAT_RWUID_SHIFT (27U)
  14048. #define LPUART_STAT_RWUID(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_RWUID_SHIFT)) & LPUART_STAT_RWUID_MASK)
  14049. #define LPUART_STAT_RXINV_MASK (0x10000000U)
  14050. #define LPUART_STAT_RXINV_SHIFT (28U)
  14051. #define LPUART_STAT_RXINV(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_RXINV_SHIFT)) & LPUART_STAT_RXINV_MASK)
  14052. #define LPUART_STAT_MSBF_MASK (0x20000000U)
  14053. #define LPUART_STAT_MSBF_SHIFT (29U)
  14054. #define LPUART_STAT_MSBF(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_MSBF_SHIFT)) & LPUART_STAT_MSBF_MASK)
  14055. #define LPUART_STAT_RXEDGIF_MASK (0x40000000U)
  14056. #define LPUART_STAT_RXEDGIF_SHIFT (30U)
  14057. #define LPUART_STAT_RXEDGIF(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_RXEDGIF_SHIFT)) & LPUART_STAT_RXEDGIF_MASK)
  14058. #define LPUART_STAT_LBKDIF_MASK (0x80000000U)
  14059. #define LPUART_STAT_LBKDIF_SHIFT (31U)
  14060. #define LPUART_STAT_LBKDIF(x) (((uint32_t)(((uint32_t)(x)) << LPUART_STAT_LBKDIF_SHIFT)) & LPUART_STAT_LBKDIF_MASK)
  14061. /*! @name CTRL - LPUART Control Register */
  14062. #define LPUART_CTRL_PT_MASK (0x1U)
  14063. #define LPUART_CTRL_PT_SHIFT (0U)
  14064. #define LPUART_CTRL_PT(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_PT_SHIFT)) & LPUART_CTRL_PT_MASK)
  14065. #define LPUART_CTRL_PE_MASK (0x2U)
  14066. #define LPUART_CTRL_PE_SHIFT (1U)
  14067. #define LPUART_CTRL_PE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_PE_SHIFT)) & LPUART_CTRL_PE_MASK)
  14068. #define LPUART_CTRL_ILT_MASK (0x4U)
  14069. #define LPUART_CTRL_ILT_SHIFT (2U)
  14070. #define LPUART_CTRL_ILT(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_ILT_SHIFT)) & LPUART_CTRL_ILT_MASK)
  14071. #define LPUART_CTRL_WAKE_MASK (0x8U)
  14072. #define LPUART_CTRL_WAKE_SHIFT (3U)
  14073. #define LPUART_CTRL_WAKE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_WAKE_SHIFT)) & LPUART_CTRL_WAKE_MASK)
  14074. #define LPUART_CTRL_M_MASK (0x10U)
  14075. #define LPUART_CTRL_M_SHIFT (4U)
  14076. #define LPUART_CTRL_M(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_M_SHIFT)) & LPUART_CTRL_M_MASK)
  14077. #define LPUART_CTRL_RSRC_MASK (0x20U)
  14078. #define LPUART_CTRL_RSRC_SHIFT (5U)
  14079. #define LPUART_CTRL_RSRC(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_RSRC_SHIFT)) & LPUART_CTRL_RSRC_MASK)
  14080. #define LPUART_CTRL_DOZEEN_MASK (0x40U)
  14081. #define LPUART_CTRL_DOZEEN_SHIFT (6U)
  14082. #define LPUART_CTRL_DOZEEN(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_DOZEEN_SHIFT)) & LPUART_CTRL_DOZEEN_MASK)
  14083. #define LPUART_CTRL_LOOPS_MASK (0x80U)
  14084. #define LPUART_CTRL_LOOPS_SHIFT (7U)
  14085. #define LPUART_CTRL_LOOPS(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_LOOPS_SHIFT)) & LPUART_CTRL_LOOPS_MASK)
  14086. #define LPUART_CTRL_IDLECFG_MASK (0x700U)
  14087. #define LPUART_CTRL_IDLECFG_SHIFT (8U)
  14088. #define LPUART_CTRL_IDLECFG(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_IDLECFG_SHIFT)) & LPUART_CTRL_IDLECFG_MASK)
  14089. #define LPUART_CTRL_M7_MASK (0x800U)
  14090. #define LPUART_CTRL_M7_SHIFT (11U)
  14091. #define LPUART_CTRL_M7(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_M7_SHIFT)) & LPUART_CTRL_M7_MASK)
  14092. #define LPUART_CTRL_MA2IE_MASK (0x4000U)
  14093. #define LPUART_CTRL_MA2IE_SHIFT (14U)
  14094. #define LPUART_CTRL_MA2IE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_MA2IE_SHIFT)) & LPUART_CTRL_MA2IE_MASK)
  14095. #define LPUART_CTRL_MA1IE_MASK (0x8000U)
  14096. #define LPUART_CTRL_MA1IE_SHIFT (15U)
  14097. #define LPUART_CTRL_MA1IE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_MA1IE_SHIFT)) & LPUART_CTRL_MA1IE_MASK)
  14098. #define LPUART_CTRL_SBK_MASK (0x10000U)
  14099. #define LPUART_CTRL_SBK_SHIFT (16U)
  14100. #define LPUART_CTRL_SBK(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_SBK_SHIFT)) & LPUART_CTRL_SBK_MASK)
  14101. #define LPUART_CTRL_RWU_MASK (0x20000U)
  14102. #define LPUART_CTRL_RWU_SHIFT (17U)
  14103. #define LPUART_CTRL_RWU(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_RWU_SHIFT)) & LPUART_CTRL_RWU_MASK)
  14104. #define LPUART_CTRL_RE_MASK (0x40000U)
  14105. #define LPUART_CTRL_RE_SHIFT (18U)
  14106. #define LPUART_CTRL_RE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_RE_SHIFT)) & LPUART_CTRL_RE_MASK)
  14107. #define LPUART_CTRL_TE_MASK (0x80000U)
  14108. #define LPUART_CTRL_TE_SHIFT (19U)
  14109. #define LPUART_CTRL_TE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_TE_SHIFT)) & LPUART_CTRL_TE_MASK)
  14110. #define LPUART_CTRL_ILIE_MASK (0x100000U)
  14111. #define LPUART_CTRL_ILIE_SHIFT (20U)
  14112. #define LPUART_CTRL_ILIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_ILIE_SHIFT)) & LPUART_CTRL_ILIE_MASK)
  14113. #define LPUART_CTRL_RIE_MASK (0x200000U)
  14114. #define LPUART_CTRL_RIE_SHIFT (21U)
  14115. #define LPUART_CTRL_RIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_RIE_SHIFT)) & LPUART_CTRL_RIE_MASK)
  14116. #define LPUART_CTRL_TCIE_MASK (0x400000U)
  14117. #define LPUART_CTRL_TCIE_SHIFT (22U)
  14118. #define LPUART_CTRL_TCIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_TCIE_SHIFT)) & LPUART_CTRL_TCIE_MASK)
  14119. #define LPUART_CTRL_TIE_MASK (0x800000U)
  14120. #define LPUART_CTRL_TIE_SHIFT (23U)
  14121. #define LPUART_CTRL_TIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_TIE_SHIFT)) & LPUART_CTRL_TIE_MASK)
  14122. #define LPUART_CTRL_PEIE_MASK (0x1000000U)
  14123. #define LPUART_CTRL_PEIE_SHIFT (24U)
  14124. #define LPUART_CTRL_PEIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_PEIE_SHIFT)) & LPUART_CTRL_PEIE_MASK)
  14125. #define LPUART_CTRL_FEIE_MASK (0x2000000U)
  14126. #define LPUART_CTRL_FEIE_SHIFT (25U)
  14127. #define LPUART_CTRL_FEIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_FEIE_SHIFT)) & LPUART_CTRL_FEIE_MASK)
  14128. #define LPUART_CTRL_NEIE_MASK (0x4000000U)
  14129. #define LPUART_CTRL_NEIE_SHIFT (26U)
  14130. #define LPUART_CTRL_NEIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_NEIE_SHIFT)) & LPUART_CTRL_NEIE_MASK)
  14131. #define LPUART_CTRL_ORIE_MASK (0x8000000U)
  14132. #define LPUART_CTRL_ORIE_SHIFT (27U)
  14133. #define LPUART_CTRL_ORIE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_ORIE_SHIFT)) & LPUART_CTRL_ORIE_MASK)
  14134. #define LPUART_CTRL_TXINV_MASK (0x10000000U)
  14135. #define LPUART_CTRL_TXINV_SHIFT (28U)
  14136. #define LPUART_CTRL_TXINV(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_TXINV_SHIFT)) & LPUART_CTRL_TXINV_MASK)
  14137. #define LPUART_CTRL_TXDIR_MASK (0x20000000U)
  14138. #define LPUART_CTRL_TXDIR_SHIFT (29U)
  14139. #define LPUART_CTRL_TXDIR(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_TXDIR_SHIFT)) & LPUART_CTRL_TXDIR_MASK)
  14140. #define LPUART_CTRL_R9T8_MASK (0x40000000U)
  14141. #define LPUART_CTRL_R9T8_SHIFT (30U)
  14142. #define LPUART_CTRL_R9T8(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_R9T8_SHIFT)) & LPUART_CTRL_R9T8_MASK)
  14143. #define LPUART_CTRL_R8T9_MASK (0x80000000U)
  14144. #define LPUART_CTRL_R8T9_SHIFT (31U)
  14145. #define LPUART_CTRL_R8T9(x) (((uint32_t)(((uint32_t)(x)) << LPUART_CTRL_R8T9_SHIFT)) & LPUART_CTRL_R8T9_MASK)
  14146. /*! @name DATA - LPUART Data Register */
  14147. #define LPUART_DATA_R0T0_MASK (0x1U)
  14148. #define LPUART_DATA_R0T0_SHIFT (0U)
  14149. #define LPUART_DATA_R0T0(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R0T0_SHIFT)) & LPUART_DATA_R0T0_MASK)
  14150. #define LPUART_DATA_R1T1_MASK (0x2U)
  14151. #define LPUART_DATA_R1T1_SHIFT (1U)
  14152. #define LPUART_DATA_R1T1(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R1T1_SHIFT)) & LPUART_DATA_R1T1_MASK)
  14153. #define LPUART_DATA_R2T2_MASK (0x4U)
  14154. #define LPUART_DATA_R2T2_SHIFT (2U)
  14155. #define LPUART_DATA_R2T2(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R2T2_SHIFT)) & LPUART_DATA_R2T2_MASK)
  14156. #define LPUART_DATA_R3T3_MASK (0x8U)
  14157. #define LPUART_DATA_R3T3_SHIFT (3U)
  14158. #define LPUART_DATA_R3T3(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R3T3_SHIFT)) & LPUART_DATA_R3T3_MASK)
  14159. #define LPUART_DATA_R4T4_MASK (0x10U)
  14160. #define LPUART_DATA_R4T4_SHIFT (4U)
  14161. #define LPUART_DATA_R4T4(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R4T4_SHIFT)) & LPUART_DATA_R4T4_MASK)
  14162. #define LPUART_DATA_R5T5_MASK (0x20U)
  14163. #define LPUART_DATA_R5T5_SHIFT (5U)
  14164. #define LPUART_DATA_R5T5(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R5T5_SHIFT)) & LPUART_DATA_R5T5_MASK)
  14165. #define LPUART_DATA_R6T6_MASK (0x40U)
  14166. #define LPUART_DATA_R6T6_SHIFT (6U)
  14167. #define LPUART_DATA_R6T6(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R6T6_SHIFT)) & LPUART_DATA_R6T6_MASK)
  14168. #define LPUART_DATA_R7T7_MASK (0x80U)
  14169. #define LPUART_DATA_R7T7_SHIFT (7U)
  14170. #define LPUART_DATA_R7T7(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R7T7_SHIFT)) & LPUART_DATA_R7T7_MASK)
  14171. #define LPUART_DATA_R8T8_MASK (0x100U)
  14172. #define LPUART_DATA_R8T8_SHIFT (8U)
  14173. #define LPUART_DATA_R8T8(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R8T8_SHIFT)) & LPUART_DATA_R8T8_MASK)
  14174. #define LPUART_DATA_R9T9_MASK (0x200U)
  14175. #define LPUART_DATA_R9T9_SHIFT (9U)
  14176. #define LPUART_DATA_R9T9(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_R9T9_SHIFT)) & LPUART_DATA_R9T9_MASK)
  14177. #define LPUART_DATA_IDLINE_MASK (0x800U)
  14178. #define LPUART_DATA_IDLINE_SHIFT (11U)
  14179. #define LPUART_DATA_IDLINE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_IDLINE_SHIFT)) & LPUART_DATA_IDLINE_MASK)
  14180. #define LPUART_DATA_RXEMPT_MASK (0x1000U)
  14181. #define LPUART_DATA_RXEMPT_SHIFT (12U)
  14182. #define LPUART_DATA_RXEMPT(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_RXEMPT_SHIFT)) & LPUART_DATA_RXEMPT_MASK)
  14183. #define LPUART_DATA_FRETSC_MASK (0x2000U)
  14184. #define LPUART_DATA_FRETSC_SHIFT (13U)
  14185. #define LPUART_DATA_FRETSC(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_FRETSC_SHIFT)) & LPUART_DATA_FRETSC_MASK)
  14186. #define LPUART_DATA_PARITYE_MASK (0x4000U)
  14187. #define LPUART_DATA_PARITYE_SHIFT (14U)
  14188. #define LPUART_DATA_PARITYE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_PARITYE_SHIFT)) & LPUART_DATA_PARITYE_MASK)
  14189. #define LPUART_DATA_NOISY_MASK (0x8000U)
  14190. #define LPUART_DATA_NOISY_SHIFT (15U)
  14191. #define LPUART_DATA_NOISY(x) (((uint32_t)(((uint32_t)(x)) << LPUART_DATA_NOISY_SHIFT)) & LPUART_DATA_NOISY_MASK)
  14192. /*! @name MATCH - LPUART Match Address Register */
  14193. #define LPUART_MATCH_MA1_MASK (0x3FFU)
  14194. #define LPUART_MATCH_MA1_SHIFT (0U)
  14195. #define LPUART_MATCH_MA1(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MATCH_MA1_SHIFT)) & LPUART_MATCH_MA1_MASK)
  14196. #define LPUART_MATCH_MA2_MASK (0x3FF0000U)
  14197. #define LPUART_MATCH_MA2_SHIFT (16U)
  14198. #define LPUART_MATCH_MA2(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MATCH_MA2_SHIFT)) & LPUART_MATCH_MA2_MASK)
  14199. /*! @name MODIR - LPUART Modem IrDA Register */
  14200. #define LPUART_MODIR_TXCTSE_MASK (0x1U)
  14201. #define LPUART_MODIR_TXCTSE_SHIFT (0U)
  14202. #define LPUART_MODIR_TXCTSE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MODIR_TXCTSE_SHIFT)) & LPUART_MODIR_TXCTSE_MASK)
  14203. #define LPUART_MODIR_TXRTSE_MASK (0x2U)
  14204. #define LPUART_MODIR_TXRTSE_SHIFT (1U)
  14205. #define LPUART_MODIR_TXRTSE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MODIR_TXRTSE_SHIFT)) & LPUART_MODIR_TXRTSE_MASK)
  14206. #define LPUART_MODIR_TXRTSPOL_MASK (0x4U)
  14207. #define LPUART_MODIR_TXRTSPOL_SHIFT (2U)
  14208. #define LPUART_MODIR_TXRTSPOL(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MODIR_TXRTSPOL_SHIFT)) & LPUART_MODIR_TXRTSPOL_MASK)
  14209. #define LPUART_MODIR_RXRTSE_MASK (0x8U)
  14210. #define LPUART_MODIR_RXRTSE_SHIFT (3U)
  14211. #define LPUART_MODIR_RXRTSE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MODIR_RXRTSE_SHIFT)) & LPUART_MODIR_RXRTSE_MASK)
  14212. #define LPUART_MODIR_TXCTSC_MASK (0x10U)
  14213. #define LPUART_MODIR_TXCTSC_SHIFT (4U)
  14214. #define LPUART_MODIR_TXCTSC(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MODIR_TXCTSC_SHIFT)) & LPUART_MODIR_TXCTSC_MASK)
  14215. #define LPUART_MODIR_TXCTSSRC_MASK (0x20U)
  14216. #define LPUART_MODIR_TXCTSSRC_SHIFT (5U)
  14217. #define LPUART_MODIR_TXCTSSRC(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MODIR_TXCTSSRC_SHIFT)) & LPUART_MODIR_TXCTSSRC_MASK)
  14218. #define LPUART_MODIR_RTSWATER_MASK (0x300U)
  14219. #define LPUART_MODIR_RTSWATER_SHIFT (8U)
  14220. #define LPUART_MODIR_RTSWATER(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MODIR_RTSWATER_SHIFT)) & LPUART_MODIR_RTSWATER_MASK)
  14221. #define LPUART_MODIR_TNP_MASK (0x30000U)
  14222. #define LPUART_MODIR_TNP_SHIFT (16U)
  14223. #define LPUART_MODIR_TNP(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MODIR_TNP_SHIFT)) & LPUART_MODIR_TNP_MASK)
  14224. #define LPUART_MODIR_IREN_MASK (0x40000U)
  14225. #define LPUART_MODIR_IREN_SHIFT (18U)
  14226. #define LPUART_MODIR_IREN(x) (((uint32_t)(((uint32_t)(x)) << LPUART_MODIR_IREN_SHIFT)) & LPUART_MODIR_IREN_MASK)
  14227. /*! @name FIFO - LPUART FIFO Register */
  14228. #define LPUART_FIFO_RXFIFOSIZE_MASK (0x7U)
  14229. #define LPUART_FIFO_RXFIFOSIZE_SHIFT (0U)
  14230. #define LPUART_FIFO_RXFIFOSIZE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_RXFIFOSIZE_SHIFT)) & LPUART_FIFO_RXFIFOSIZE_MASK)
  14231. #define LPUART_FIFO_RXFE_MASK (0x8U)
  14232. #define LPUART_FIFO_RXFE_SHIFT (3U)
  14233. #define LPUART_FIFO_RXFE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_RXFE_SHIFT)) & LPUART_FIFO_RXFE_MASK)
  14234. #define LPUART_FIFO_TXFIFOSIZE_MASK (0x70U)
  14235. #define LPUART_FIFO_TXFIFOSIZE_SHIFT (4U)
  14236. #define LPUART_FIFO_TXFIFOSIZE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_TXFIFOSIZE_SHIFT)) & LPUART_FIFO_TXFIFOSIZE_MASK)
  14237. #define LPUART_FIFO_TXFE_MASK (0x80U)
  14238. #define LPUART_FIFO_TXFE_SHIFT (7U)
  14239. #define LPUART_FIFO_TXFE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_TXFE_SHIFT)) & LPUART_FIFO_TXFE_MASK)
  14240. #define LPUART_FIFO_RXUFE_MASK (0x100U)
  14241. #define LPUART_FIFO_RXUFE_SHIFT (8U)
  14242. #define LPUART_FIFO_RXUFE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_RXUFE_SHIFT)) & LPUART_FIFO_RXUFE_MASK)
  14243. #define LPUART_FIFO_TXOFE_MASK (0x200U)
  14244. #define LPUART_FIFO_TXOFE_SHIFT (9U)
  14245. #define LPUART_FIFO_TXOFE(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_TXOFE_SHIFT)) & LPUART_FIFO_TXOFE_MASK)
  14246. #define LPUART_FIFO_RXIDEN_MASK (0x1C00U)
  14247. #define LPUART_FIFO_RXIDEN_SHIFT (10U)
  14248. #define LPUART_FIFO_RXIDEN(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_RXIDEN_SHIFT)) & LPUART_FIFO_RXIDEN_MASK)
  14249. #define LPUART_FIFO_RXFLUSH_MASK (0x4000U)
  14250. #define LPUART_FIFO_RXFLUSH_SHIFT (14U)
  14251. #define LPUART_FIFO_RXFLUSH(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_RXFLUSH_SHIFT)) & LPUART_FIFO_RXFLUSH_MASK)
  14252. #define LPUART_FIFO_TXFLUSH_MASK (0x8000U)
  14253. #define LPUART_FIFO_TXFLUSH_SHIFT (15U)
  14254. #define LPUART_FIFO_TXFLUSH(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_TXFLUSH_SHIFT)) & LPUART_FIFO_TXFLUSH_MASK)
  14255. #define LPUART_FIFO_RXUF_MASK (0x10000U)
  14256. #define LPUART_FIFO_RXUF_SHIFT (16U)
  14257. #define LPUART_FIFO_RXUF(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_RXUF_SHIFT)) & LPUART_FIFO_RXUF_MASK)
  14258. #define LPUART_FIFO_TXOF_MASK (0x20000U)
  14259. #define LPUART_FIFO_TXOF_SHIFT (17U)
  14260. #define LPUART_FIFO_TXOF(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_TXOF_SHIFT)) & LPUART_FIFO_TXOF_MASK)
  14261. #define LPUART_FIFO_RXEMPT_MASK (0x400000U)
  14262. #define LPUART_FIFO_RXEMPT_SHIFT (22U)
  14263. #define LPUART_FIFO_RXEMPT(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_RXEMPT_SHIFT)) & LPUART_FIFO_RXEMPT_MASK)
  14264. #define LPUART_FIFO_TXEMPT_MASK (0x800000U)
  14265. #define LPUART_FIFO_TXEMPT_SHIFT (23U)
  14266. #define LPUART_FIFO_TXEMPT(x) (((uint32_t)(((uint32_t)(x)) << LPUART_FIFO_TXEMPT_SHIFT)) & LPUART_FIFO_TXEMPT_MASK)
  14267. /*! @name WATER - LPUART Watermark Register */
  14268. #define LPUART_WATER_TXWATER_MASK (0x3U)
  14269. #define LPUART_WATER_TXWATER_SHIFT (0U)
  14270. #define LPUART_WATER_TXWATER(x) (((uint32_t)(((uint32_t)(x)) << LPUART_WATER_TXWATER_SHIFT)) & LPUART_WATER_TXWATER_MASK)
  14271. #define LPUART_WATER_TXCOUNT_MASK (0x700U)
  14272. #define LPUART_WATER_TXCOUNT_SHIFT (8U)
  14273. #define LPUART_WATER_TXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << LPUART_WATER_TXCOUNT_SHIFT)) & LPUART_WATER_TXCOUNT_MASK)
  14274. #define LPUART_WATER_RXWATER_MASK (0x30000U)
  14275. #define LPUART_WATER_RXWATER_SHIFT (16U)
  14276. #define LPUART_WATER_RXWATER(x) (((uint32_t)(((uint32_t)(x)) << LPUART_WATER_RXWATER_SHIFT)) & LPUART_WATER_RXWATER_MASK)
  14277. #define LPUART_WATER_RXCOUNT_MASK (0x7000000U)
  14278. #define LPUART_WATER_RXCOUNT_SHIFT (24U)
  14279. #define LPUART_WATER_RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << LPUART_WATER_RXCOUNT_SHIFT)) & LPUART_WATER_RXCOUNT_MASK)
  14280. /*!
  14281. * @}
  14282. */ /* end of group LPUART_Register_Masks */
  14283. /* LPUART - Peripheral instance base addresses */
  14284. /** Peripheral LPUART1 base address */
  14285. #define LPUART1_BASE (0x40184000u)
  14286. /** Peripheral LPUART1 base pointer */
  14287. #define LPUART1 ((LPUART_Type *)LPUART1_BASE)
  14288. /** Peripheral LPUART2 base address */
  14289. #define LPUART2_BASE (0x40188000u)
  14290. /** Peripheral LPUART2 base pointer */
  14291. #define LPUART2 ((LPUART_Type *)LPUART2_BASE)
  14292. /** Peripheral LPUART3 base address */
  14293. #define LPUART3_BASE (0x4018C000u)
  14294. /** Peripheral LPUART3 base pointer */
  14295. #define LPUART3 ((LPUART_Type *)LPUART3_BASE)
  14296. /** Peripheral LPUART4 base address */
  14297. #define LPUART4_BASE (0x40190000u)
  14298. /** Peripheral LPUART4 base pointer */
  14299. #define LPUART4 ((LPUART_Type *)LPUART4_BASE)
  14300. /** Peripheral LPUART5 base address */
  14301. #define LPUART5_BASE (0x40194000u)
  14302. /** Peripheral LPUART5 base pointer */
  14303. #define LPUART5 ((LPUART_Type *)LPUART5_BASE)
  14304. /** Peripheral LPUART6 base address */
  14305. #define LPUART6_BASE (0x40198000u)
  14306. /** Peripheral LPUART6 base pointer */
  14307. #define LPUART6 ((LPUART_Type *)LPUART6_BASE)
  14308. /** Peripheral LPUART7 base address */
  14309. #define LPUART7_BASE (0x4019C000u)
  14310. /** Peripheral LPUART7 base pointer */
  14311. #define LPUART7 ((LPUART_Type *)LPUART7_BASE)
  14312. /** Peripheral LPUART8 base address */
  14313. #define LPUART8_BASE (0x401A0000u)
  14314. /** Peripheral LPUART8 base pointer */
  14315. #define LPUART8 ((LPUART_Type *)LPUART8_BASE)
  14316. /** Array initializer of LPUART peripheral base addresses */
  14317. #define LPUART_BASE_ADDRS { 0u, LPUART1_BASE, LPUART2_BASE, LPUART3_BASE, LPUART4_BASE, LPUART5_BASE, LPUART6_BASE, LPUART7_BASE, LPUART8_BASE }
  14318. /** Array initializer of LPUART peripheral base pointers */
  14319. #define LPUART_BASE_PTRS { (LPUART_Type *)0u, LPUART1, LPUART2, LPUART3, LPUART4, LPUART5, LPUART6, LPUART7, LPUART8 }
  14320. /** Interrupt vectors for the LPUART peripheral type */
  14321. #define LPUART_RX_TX_IRQS { NotAvail_IRQn, LPUART1_IRQn, LPUART2_IRQn, LPUART3_IRQn, LPUART4_IRQn, LPUART5_IRQn, LPUART6_IRQn, LPUART7_IRQn, LPUART8_IRQn }
  14322. /*!
  14323. * @}
  14324. */ /* end of group LPUART_Peripheral_Access_Layer */
  14325. /* ----------------------------------------------------------------------------
  14326. -- OCOTP Peripheral Access Layer
  14327. ---------------------------------------------------------------------------- */
  14328. /*!
  14329. * @addtogroup OCOTP_Peripheral_Access_Layer OCOTP Peripheral Access Layer
  14330. * @{
  14331. */
  14332. /** OCOTP - Register Layout Typedef */
  14333. typedef struct {
  14334. __IO uint32_t CTRL; /**< OTP Controller Control Register, offset: 0x0 */
  14335. __IO uint32_t CTRL_SET; /**< OTP Controller Control Register, offset: 0x4 */
  14336. __IO uint32_t CTRL_CLR; /**< OTP Controller Control Register, offset: 0x8 */
  14337. __IO uint32_t CTRL_TOG; /**< OTP Controller Control Register, offset: 0xC */
  14338. __IO uint32_t TIMING; /**< OTP Controller Timing Register, offset: 0x10 */
  14339. uint8_t RESERVED_0[12];
  14340. __IO uint32_t DATA; /**< OTP Controller Write Data Register, offset: 0x20 */
  14341. uint8_t RESERVED_1[12];
  14342. __IO uint32_t READ_CTRL; /**< OTP Controller Write Data Register, offset: 0x30 */
  14343. uint8_t RESERVED_2[12];
  14344. __IO uint32_t READ_FUSE_DATA; /**< OTP Controller Read Data Register, offset: 0x40 */
  14345. uint8_t RESERVED_3[12];
  14346. __IO uint32_t SW_STICKY; /**< Sticky bit Register, offset: 0x50 */
  14347. uint8_t RESERVED_4[12];
  14348. __IO uint32_t SCS; /**< Software Controllable Signals Register, offset: 0x60 */
  14349. __IO uint32_t SCS_SET; /**< Software Controllable Signals Register, offset: 0x64 */
  14350. __IO uint32_t SCS_CLR; /**< Software Controllable Signals Register, offset: 0x68 */
  14351. __IO uint32_t SCS_TOG; /**< Software Controllable Signals Register, offset: 0x6C */
  14352. uint8_t RESERVED_5[32];
  14353. __I uint32_t VERSION; /**< OTP Controller Version Register, offset: 0x90 */
  14354. uint8_t RESERVED_6[108];
  14355. __IO uint32_t TIMING2; /**< OTP Controller Timing Register 2, offset: 0x100 */
  14356. uint8_t RESERVED_7[764];
  14357. __IO uint32_t LOCK; /**< Value of OTP Bank0 Word0 (Lock controls), offset: 0x400 */
  14358. uint8_t RESERVED_8[12];
  14359. __IO uint32_t CFG0; /**< Value of OTP Bank0 Word1 (Configuration and Manufacturing Info.), offset: 0x410 */
  14360. uint8_t RESERVED_9[12];
  14361. __IO uint32_t CFG1; /**< Value of OTP Bank0 Word2 (Configuration and Manufacturing Info.), offset: 0x420 */
  14362. uint8_t RESERVED_10[12];
  14363. __IO uint32_t CFG2; /**< Value of OTP Bank0 Word3 (Configuration and Manufacturing Info.), offset: 0x430 */
  14364. uint8_t RESERVED_11[12];
  14365. __IO uint32_t CFG3; /**< Value of OTP Bank0 Word4 (Configuration and Manufacturing Info.), offset: 0x440 */
  14366. uint8_t RESERVED_12[12];
  14367. __IO uint32_t CFG4; /**< Value of OTP Bank0 Word5 (Configuration and Manufacturing Info.), offset: 0x450 */
  14368. uint8_t RESERVED_13[12];
  14369. __IO uint32_t CFG5; /**< Value of OTP Bank0 Word6 (Configuration and Manufacturing Info.), offset: 0x460 */
  14370. uint8_t RESERVED_14[12];
  14371. __IO uint32_t CFG6; /**< Value of OTP Bank0 Word7 (Configuration and Manufacturing Info.), offset: 0x470 */
  14372. uint8_t RESERVED_15[12];
  14373. __IO uint32_t MEM0; /**< Value of OTP Bank1 Word0 (Memory Related Info.), offset: 0x480 */
  14374. uint8_t RESERVED_16[12];
  14375. __IO uint32_t MEM1; /**< Value of OTP Bank1 Word1 (Memory Related Info.), offset: 0x490 */
  14376. uint8_t RESERVED_17[12];
  14377. __IO uint32_t MEM2; /**< Value of OTP Bank1 Word2 (Memory Related Info.), offset: 0x4A0 */
  14378. uint8_t RESERVED_18[12];
  14379. __IO uint32_t MEM3; /**< Value of OTP Bank1 Word3 (Memory Related Info.), offset: 0x4B0 */
  14380. uint8_t RESERVED_19[12];
  14381. __IO uint32_t MEM4; /**< Value of OTP Bank1 Word4 (Memory Related Info.), offset: 0x4C0 */
  14382. uint8_t RESERVED_20[12];
  14383. __IO uint32_t ANA0; /**< Value of OTP Bank1 Word5 (Analog Info.), offset: 0x4D0 */
  14384. uint8_t RESERVED_21[12];
  14385. __IO uint32_t ANA1; /**< Value of OTP Bank1 Word6 (Analog Info.), offset: 0x4E0 */
  14386. uint8_t RESERVED_22[12];
  14387. __IO uint32_t ANA2; /**< Value of OTP Bank1 Word7 (Analog Info.), offset: 0x4F0 */
  14388. uint8_t RESERVED_23[140];
  14389. __IO uint32_t SRK0; /**< Shadow Register for OTP Bank3 Word0 (SRK Hash), offset: 0x580 */
  14390. uint8_t RESERVED_24[12];
  14391. __IO uint32_t SRK1; /**< Shadow Register for OTP Bank3 Word1 (SRK Hash), offset: 0x590 */
  14392. uint8_t RESERVED_25[12];
  14393. __IO uint32_t SRK2; /**< Shadow Register for OTP Bank3 Word2 (SRK Hash), offset: 0x5A0 */
  14394. uint8_t RESERVED_26[12];
  14395. __IO uint32_t SRK3; /**< Shadow Register for OTP Bank3 Word3 (SRK Hash), offset: 0x5B0 */
  14396. uint8_t RESERVED_27[12];
  14397. __IO uint32_t SRK4; /**< Shadow Register for OTP Bank3 Word4 (SRK Hash), offset: 0x5C0 */
  14398. uint8_t RESERVED_28[12];
  14399. __IO uint32_t SRK5; /**< Shadow Register for OTP Bank3 Word5 (SRK Hash), offset: 0x5D0 */
  14400. uint8_t RESERVED_29[12];
  14401. __IO uint32_t SRK6; /**< Shadow Register for OTP Bank3 Word6 (SRK Hash), offset: 0x5E0 */
  14402. uint8_t RESERVED_30[12];
  14403. __IO uint32_t SRK7; /**< Shadow Register for OTP Bank3 Word7 (SRK Hash), offset: 0x5F0 */
  14404. uint8_t RESERVED_31[12];
  14405. __IO uint32_t SJC_RESP0; /**< Value of OTP Bank4 Word0 (Secure JTAG Response Field), offset: 0x600 */
  14406. uint8_t RESERVED_32[12];
  14407. __IO uint32_t SJC_RESP1; /**< Value of OTP Bank4 Word1 (Secure JTAG Response Field), offset: 0x610 */
  14408. uint8_t RESERVED_33[12];
  14409. __IO uint32_t MAC0; /**< Value of OTP Bank4 Word2 (MAC Address), offset: 0x620 */
  14410. uint8_t RESERVED_34[12];
  14411. __IO uint32_t MAC1; /**< Value of OTP Bank4 Word3 (MAC Address), offset: 0x630 */
  14412. uint8_t RESERVED_35[12];
  14413. __IO uint32_t GP3; /**< Value of OTP Bank4 Word4 (MAC Address), offset: 0x640 */
  14414. uint8_t RESERVED_36[28];
  14415. __IO uint32_t GP1; /**< Value of OTP Bank4 Word6 (General Purpose Customer Defined Info), offset: 0x660 */
  14416. uint8_t RESERVED_37[12];
  14417. __IO uint32_t GP2; /**< Value of OTP Bank4 Word7 (General Purpose Customer Defined Info), offset: 0x670 */
  14418. uint8_t RESERVED_38[12];
  14419. __IO uint32_t SW_GP1; /**< Value of OTP Bank5 Word0 (SW GP1), offset: 0x680 */
  14420. uint8_t RESERVED_39[12];
  14421. __IO uint32_t SW_GP20; /**< Value of OTP Bank5 Word1 (SW GP2), offset: 0x690 */
  14422. uint8_t RESERVED_40[12];
  14423. __IO uint32_t SW_GP21; /**< Value of OTP Bank5 Word2 (SW GP2), offset: 0x6A0 */
  14424. uint8_t RESERVED_41[12];
  14425. __IO uint32_t SW_GP22; /**< Value of OTP Bank5 Word3 (SW GP2), offset: 0x6B0 */
  14426. uint8_t RESERVED_42[12];
  14427. __IO uint32_t SW_GP23; /**< Value of OTP Bank5 Word4 (SW GP2), offset: 0x6C0 */
  14428. uint8_t RESERVED_43[12];
  14429. __IO uint32_t MISC_CONF0; /**< Value of OTP Bank5 Word5 (Misc Conf), offset: 0x6D0 */
  14430. uint8_t RESERVED_44[12];
  14431. __IO uint32_t MISC_CONF1; /**< Value of OTP Bank5 Word6 (Misc Conf), offset: 0x6E0 */
  14432. uint8_t RESERVED_45[12];
  14433. __IO uint32_t SRK_REVOKE; /**< Value of OTP Bank5 Word7 (SRK Revoke), offset: 0x6F0 */
  14434. } OCOTP_Type;
  14435. /* ----------------------------------------------------------------------------
  14436. -- OCOTP Register Masks
  14437. ---------------------------------------------------------------------------- */
  14438. /*!
  14439. * @addtogroup OCOTP_Register_Masks OCOTP Register Masks
  14440. * @{
  14441. */
  14442. /*! @name CTRL - OTP Controller Control Register */
  14443. #define OCOTP_CTRL_ADDR_MASK (0x3FU)
  14444. #define OCOTP_CTRL_ADDR_SHIFT (0U)
  14445. #define OCOTP_CTRL_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_ADDR_SHIFT)) & OCOTP_CTRL_ADDR_MASK)
  14446. #define OCOTP_CTRL_BUSY_MASK (0x100U)
  14447. #define OCOTP_CTRL_BUSY_SHIFT (8U)
  14448. #define OCOTP_CTRL_BUSY(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_BUSY_SHIFT)) & OCOTP_CTRL_BUSY_MASK)
  14449. #define OCOTP_CTRL_ERROR_MASK (0x200U)
  14450. #define OCOTP_CTRL_ERROR_SHIFT (9U)
  14451. #define OCOTP_CTRL_ERROR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_ERROR_SHIFT)) & OCOTP_CTRL_ERROR_MASK)
  14452. #define OCOTP_CTRL_RELOAD_SHADOWS_MASK (0x400U)
  14453. #define OCOTP_CTRL_RELOAD_SHADOWS_SHIFT (10U)
  14454. #define OCOTP_CTRL_RELOAD_SHADOWS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_RELOAD_SHADOWS_SHIFT)) & OCOTP_CTRL_RELOAD_SHADOWS_MASK)
  14455. #define OCOTP_CTRL_WR_UNLOCK_MASK (0xFFFF0000U)
  14456. #define OCOTP_CTRL_WR_UNLOCK_SHIFT (16U)
  14457. #define OCOTP_CTRL_WR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_WR_UNLOCK_SHIFT)) & OCOTP_CTRL_WR_UNLOCK_MASK)
  14458. /*! @name CTRL_SET - OTP Controller Control Register */
  14459. #define OCOTP_CTRL_SET_ADDR_MASK (0x3FU)
  14460. #define OCOTP_CTRL_SET_ADDR_SHIFT (0U)
  14461. #define OCOTP_CTRL_SET_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_ADDR_SHIFT)) & OCOTP_CTRL_SET_ADDR_MASK)
  14462. #define OCOTP_CTRL_SET_BUSY_MASK (0x100U)
  14463. #define OCOTP_CTRL_SET_BUSY_SHIFT (8U)
  14464. #define OCOTP_CTRL_SET_BUSY(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_BUSY_SHIFT)) & OCOTP_CTRL_SET_BUSY_MASK)
  14465. #define OCOTP_CTRL_SET_ERROR_MASK (0x200U)
  14466. #define OCOTP_CTRL_SET_ERROR_SHIFT (9U)
  14467. #define OCOTP_CTRL_SET_ERROR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_ERROR_SHIFT)) & OCOTP_CTRL_SET_ERROR_MASK)
  14468. #define OCOTP_CTRL_SET_RELOAD_SHADOWS_MASK (0x400U)
  14469. #define OCOTP_CTRL_SET_RELOAD_SHADOWS_SHIFT (10U)
  14470. #define OCOTP_CTRL_SET_RELOAD_SHADOWS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_RELOAD_SHADOWS_SHIFT)) & OCOTP_CTRL_SET_RELOAD_SHADOWS_MASK)
  14471. #define OCOTP_CTRL_SET_WR_UNLOCK_MASK (0xFFFF0000U)
  14472. #define OCOTP_CTRL_SET_WR_UNLOCK_SHIFT (16U)
  14473. #define OCOTP_CTRL_SET_WR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_SET_WR_UNLOCK_SHIFT)) & OCOTP_CTRL_SET_WR_UNLOCK_MASK)
  14474. /*! @name CTRL_CLR - OTP Controller Control Register */
  14475. #define OCOTP_CTRL_CLR_ADDR_MASK (0x3FU)
  14476. #define OCOTP_CTRL_CLR_ADDR_SHIFT (0U)
  14477. #define OCOTP_CTRL_CLR_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_ADDR_SHIFT)) & OCOTP_CTRL_CLR_ADDR_MASK)
  14478. #define OCOTP_CTRL_CLR_BUSY_MASK (0x100U)
  14479. #define OCOTP_CTRL_CLR_BUSY_SHIFT (8U)
  14480. #define OCOTP_CTRL_CLR_BUSY(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_BUSY_SHIFT)) & OCOTP_CTRL_CLR_BUSY_MASK)
  14481. #define OCOTP_CTRL_CLR_ERROR_MASK (0x200U)
  14482. #define OCOTP_CTRL_CLR_ERROR_SHIFT (9U)
  14483. #define OCOTP_CTRL_CLR_ERROR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_ERROR_SHIFT)) & OCOTP_CTRL_CLR_ERROR_MASK)
  14484. #define OCOTP_CTRL_CLR_RELOAD_SHADOWS_MASK (0x400U)
  14485. #define OCOTP_CTRL_CLR_RELOAD_SHADOWS_SHIFT (10U)
  14486. #define OCOTP_CTRL_CLR_RELOAD_SHADOWS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_RELOAD_SHADOWS_SHIFT)) & OCOTP_CTRL_CLR_RELOAD_SHADOWS_MASK)
  14487. #define OCOTP_CTRL_CLR_WR_UNLOCK_MASK (0xFFFF0000U)
  14488. #define OCOTP_CTRL_CLR_WR_UNLOCK_SHIFT (16U)
  14489. #define OCOTP_CTRL_CLR_WR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_CLR_WR_UNLOCK_SHIFT)) & OCOTP_CTRL_CLR_WR_UNLOCK_MASK)
  14490. /*! @name CTRL_TOG - OTP Controller Control Register */
  14491. #define OCOTP_CTRL_TOG_ADDR_MASK (0x3FU)
  14492. #define OCOTP_CTRL_TOG_ADDR_SHIFT (0U)
  14493. #define OCOTP_CTRL_TOG_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_ADDR_SHIFT)) & OCOTP_CTRL_TOG_ADDR_MASK)
  14494. #define OCOTP_CTRL_TOG_BUSY_MASK (0x100U)
  14495. #define OCOTP_CTRL_TOG_BUSY_SHIFT (8U)
  14496. #define OCOTP_CTRL_TOG_BUSY(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_BUSY_SHIFT)) & OCOTP_CTRL_TOG_BUSY_MASK)
  14497. #define OCOTP_CTRL_TOG_ERROR_MASK (0x200U)
  14498. #define OCOTP_CTRL_TOG_ERROR_SHIFT (9U)
  14499. #define OCOTP_CTRL_TOG_ERROR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_ERROR_SHIFT)) & OCOTP_CTRL_TOG_ERROR_MASK)
  14500. #define OCOTP_CTRL_TOG_RELOAD_SHADOWS_MASK (0x400U)
  14501. #define OCOTP_CTRL_TOG_RELOAD_SHADOWS_SHIFT (10U)
  14502. #define OCOTP_CTRL_TOG_RELOAD_SHADOWS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_RELOAD_SHADOWS_SHIFT)) & OCOTP_CTRL_TOG_RELOAD_SHADOWS_MASK)
  14503. #define OCOTP_CTRL_TOG_WR_UNLOCK_MASK (0xFFFF0000U)
  14504. #define OCOTP_CTRL_TOG_WR_UNLOCK_SHIFT (16U)
  14505. #define OCOTP_CTRL_TOG_WR_UNLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CTRL_TOG_WR_UNLOCK_SHIFT)) & OCOTP_CTRL_TOG_WR_UNLOCK_MASK)
  14506. /*! @name TIMING - OTP Controller Timing Register */
  14507. #define OCOTP_TIMING_STROBE_PROG_MASK (0xFFFU)
  14508. #define OCOTP_TIMING_STROBE_PROG_SHIFT (0U)
  14509. #define OCOTP_TIMING_STROBE_PROG(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING_STROBE_PROG_SHIFT)) & OCOTP_TIMING_STROBE_PROG_MASK)
  14510. #define OCOTP_TIMING_RELAX_MASK (0xF000U)
  14511. #define OCOTP_TIMING_RELAX_SHIFT (12U)
  14512. #define OCOTP_TIMING_RELAX(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING_RELAX_SHIFT)) & OCOTP_TIMING_RELAX_MASK)
  14513. #define OCOTP_TIMING_STROBE_READ_MASK (0x3F0000U)
  14514. #define OCOTP_TIMING_STROBE_READ_SHIFT (16U)
  14515. #define OCOTP_TIMING_STROBE_READ(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING_STROBE_READ_SHIFT)) & OCOTP_TIMING_STROBE_READ_MASK)
  14516. #define OCOTP_TIMING_WAIT_MASK (0xFC00000U)
  14517. #define OCOTP_TIMING_WAIT_SHIFT (22U)
  14518. #define OCOTP_TIMING_WAIT(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING_WAIT_SHIFT)) & OCOTP_TIMING_WAIT_MASK)
  14519. /*! @name DATA - OTP Controller Write Data Register */
  14520. #define OCOTP_DATA_DATA_MASK (0xFFFFFFFFU)
  14521. #define OCOTP_DATA_DATA_SHIFT (0U)
  14522. #define OCOTP_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_DATA_DATA_SHIFT)) & OCOTP_DATA_DATA_MASK)
  14523. /*! @name READ_CTRL - OTP Controller Write Data Register */
  14524. #define OCOTP_READ_CTRL_READ_FUSE_MASK (0x1U)
  14525. #define OCOTP_READ_CTRL_READ_FUSE_SHIFT (0U)
  14526. #define OCOTP_READ_CTRL_READ_FUSE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_READ_CTRL_READ_FUSE_SHIFT)) & OCOTP_READ_CTRL_READ_FUSE_MASK)
  14527. /*! @name READ_FUSE_DATA - OTP Controller Read Data Register */
  14528. #define OCOTP_READ_FUSE_DATA_DATA_MASK (0xFFFFFFFFU)
  14529. #define OCOTP_READ_FUSE_DATA_DATA_SHIFT (0U)
  14530. #define OCOTP_READ_FUSE_DATA_DATA(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_READ_FUSE_DATA_DATA_SHIFT)) & OCOTP_READ_FUSE_DATA_DATA_MASK)
  14531. /*! @name SW_STICKY - Sticky bit Register */
  14532. #define OCOTP_SW_STICKY_BLOCK_DTCP_KEY_MASK (0x1U)
  14533. #define OCOTP_SW_STICKY_BLOCK_DTCP_KEY_SHIFT (0U)
  14534. #define OCOTP_SW_STICKY_BLOCK_DTCP_KEY(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_STICKY_BLOCK_DTCP_KEY_SHIFT)) & OCOTP_SW_STICKY_BLOCK_DTCP_KEY_MASK)
  14535. #define OCOTP_SW_STICKY_SRK_REVOKE_LOCK_MASK (0x2U)
  14536. #define OCOTP_SW_STICKY_SRK_REVOKE_LOCK_SHIFT (1U)
  14537. #define OCOTP_SW_STICKY_SRK_REVOKE_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_STICKY_SRK_REVOKE_LOCK_SHIFT)) & OCOTP_SW_STICKY_SRK_REVOKE_LOCK_MASK)
  14538. #define OCOTP_SW_STICKY_FIELD_RETURN_LOCK_MASK (0x4U)
  14539. #define OCOTP_SW_STICKY_FIELD_RETURN_LOCK_SHIFT (2U)
  14540. #define OCOTP_SW_STICKY_FIELD_RETURN_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_STICKY_FIELD_RETURN_LOCK_SHIFT)) & OCOTP_SW_STICKY_FIELD_RETURN_LOCK_MASK)
  14541. #define OCOTP_SW_STICKY_BLOCK_ROM_PART_MASK (0x8U)
  14542. #define OCOTP_SW_STICKY_BLOCK_ROM_PART_SHIFT (3U)
  14543. #define OCOTP_SW_STICKY_BLOCK_ROM_PART(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_STICKY_BLOCK_ROM_PART_SHIFT)) & OCOTP_SW_STICKY_BLOCK_ROM_PART_MASK)
  14544. #define OCOTP_SW_STICKY_JTAG_BLOCK_RELEASE_MASK (0x10U)
  14545. #define OCOTP_SW_STICKY_JTAG_BLOCK_RELEASE_SHIFT (4U)
  14546. #define OCOTP_SW_STICKY_JTAG_BLOCK_RELEASE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_STICKY_JTAG_BLOCK_RELEASE_SHIFT)) & OCOTP_SW_STICKY_JTAG_BLOCK_RELEASE_MASK)
  14547. /*! @name SCS - Software Controllable Signals Register */
  14548. #define OCOTP_SCS_HAB_JDE_MASK (0x1U)
  14549. #define OCOTP_SCS_HAB_JDE_SHIFT (0U)
  14550. #define OCOTP_SCS_HAB_JDE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_HAB_JDE_SHIFT)) & OCOTP_SCS_HAB_JDE_MASK)
  14551. #define OCOTP_SCS_SPARE_MASK (0x7FFFFFFEU)
  14552. #define OCOTP_SCS_SPARE_SHIFT (1U)
  14553. #define OCOTP_SCS_SPARE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_SPARE_SHIFT)) & OCOTP_SCS_SPARE_MASK)
  14554. #define OCOTP_SCS_LOCK_MASK (0x80000000U)
  14555. #define OCOTP_SCS_LOCK_SHIFT (31U)
  14556. #define OCOTP_SCS_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_LOCK_SHIFT)) & OCOTP_SCS_LOCK_MASK)
  14557. /*! @name SCS_SET - Software Controllable Signals Register */
  14558. #define OCOTP_SCS_SET_HAB_JDE_MASK (0x1U)
  14559. #define OCOTP_SCS_SET_HAB_JDE_SHIFT (0U)
  14560. #define OCOTP_SCS_SET_HAB_JDE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_SET_HAB_JDE_SHIFT)) & OCOTP_SCS_SET_HAB_JDE_MASK)
  14561. #define OCOTP_SCS_SET_SPARE_MASK (0x7FFFFFFEU)
  14562. #define OCOTP_SCS_SET_SPARE_SHIFT (1U)
  14563. #define OCOTP_SCS_SET_SPARE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_SET_SPARE_SHIFT)) & OCOTP_SCS_SET_SPARE_MASK)
  14564. #define OCOTP_SCS_SET_LOCK_MASK (0x80000000U)
  14565. #define OCOTP_SCS_SET_LOCK_SHIFT (31U)
  14566. #define OCOTP_SCS_SET_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_SET_LOCK_SHIFT)) & OCOTP_SCS_SET_LOCK_MASK)
  14567. /*! @name SCS_CLR - Software Controllable Signals Register */
  14568. #define OCOTP_SCS_CLR_HAB_JDE_MASK (0x1U)
  14569. #define OCOTP_SCS_CLR_HAB_JDE_SHIFT (0U)
  14570. #define OCOTP_SCS_CLR_HAB_JDE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_CLR_HAB_JDE_SHIFT)) & OCOTP_SCS_CLR_HAB_JDE_MASK)
  14571. #define OCOTP_SCS_CLR_SPARE_MASK (0x7FFFFFFEU)
  14572. #define OCOTP_SCS_CLR_SPARE_SHIFT (1U)
  14573. #define OCOTP_SCS_CLR_SPARE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_CLR_SPARE_SHIFT)) & OCOTP_SCS_CLR_SPARE_MASK)
  14574. #define OCOTP_SCS_CLR_LOCK_MASK (0x80000000U)
  14575. #define OCOTP_SCS_CLR_LOCK_SHIFT (31U)
  14576. #define OCOTP_SCS_CLR_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_CLR_LOCK_SHIFT)) & OCOTP_SCS_CLR_LOCK_MASK)
  14577. /*! @name SCS_TOG - Software Controllable Signals Register */
  14578. #define OCOTP_SCS_TOG_HAB_JDE_MASK (0x1U)
  14579. #define OCOTP_SCS_TOG_HAB_JDE_SHIFT (0U)
  14580. #define OCOTP_SCS_TOG_HAB_JDE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_TOG_HAB_JDE_SHIFT)) & OCOTP_SCS_TOG_HAB_JDE_MASK)
  14581. #define OCOTP_SCS_TOG_SPARE_MASK (0x7FFFFFFEU)
  14582. #define OCOTP_SCS_TOG_SPARE_SHIFT (1U)
  14583. #define OCOTP_SCS_TOG_SPARE(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_TOG_SPARE_SHIFT)) & OCOTP_SCS_TOG_SPARE_MASK)
  14584. #define OCOTP_SCS_TOG_LOCK_MASK (0x80000000U)
  14585. #define OCOTP_SCS_TOG_LOCK_SHIFT (31U)
  14586. #define OCOTP_SCS_TOG_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SCS_TOG_LOCK_SHIFT)) & OCOTP_SCS_TOG_LOCK_MASK)
  14587. /*! @name VERSION - OTP Controller Version Register */
  14588. #define OCOTP_VERSION_STEP_MASK (0xFFFFU)
  14589. #define OCOTP_VERSION_STEP_SHIFT (0U)
  14590. #define OCOTP_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_VERSION_STEP_SHIFT)) & OCOTP_VERSION_STEP_MASK)
  14591. #define OCOTP_VERSION_MINOR_MASK (0xFF0000U)
  14592. #define OCOTP_VERSION_MINOR_SHIFT (16U)
  14593. #define OCOTP_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_VERSION_MINOR_SHIFT)) & OCOTP_VERSION_MINOR_MASK)
  14594. #define OCOTP_VERSION_MAJOR_MASK (0xFF000000U)
  14595. #define OCOTP_VERSION_MAJOR_SHIFT (24U)
  14596. #define OCOTP_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_VERSION_MAJOR_SHIFT)) & OCOTP_VERSION_MAJOR_MASK)
  14597. /*! @name TIMING2 - OTP Controller Timing Register 2 */
  14598. #define OCOTP_TIMING2_RELAX_PROG_MASK (0xFFFU)
  14599. #define OCOTP_TIMING2_RELAX_PROG_SHIFT (0U)
  14600. #define OCOTP_TIMING2_RELAX_PROG(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING2_RELAX_PROG_SHIFT)) & OCOTP_TIMING2_RELAX_PROG_MASK)
  14601. #define OCOTP_TIMING2_RELAX_READ_MASK (0x3F0000U)
  14602. #define OCOTP_TIMING2_RELAX_READ_SHIFT (16U)
  14603. #define OCOTP_TIMING2_RELAX_READ(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING2_RELAX_READ_SHIFT)) & OCOTP_TIMING2_RELAX_READ_MASK)
  14604. #define OCOTP_TIMING2_RELAX1_MASK (0x1FC00000U)
  14605. #define OCOTP_TIMING2_RELAX1_SHIFT (22U)
  14606. #define OCOTP_TIMING2_RELAX1(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_TIMING2_RELAX1_SHIFT)) & OCOTP_TIMING2_RELAX1_MASK)
  14607. /*! @name LOCK - Value of OTP Bank0 Word0 (Lock controls) */
  14608. #define OCOTP_LOCK_TESTER_MASK (0x3U)
  14609. #define OCOTP_LOCK_TESTER_SHIFT (0U)
  14610. #define OCOTP_LOCK_TESTER(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_TESTER_SHIFT)) & OCOTP_LOCK_TESTER_MASK)
  14611. #define OCOTP_LOCK_BOOT_CFG_MASK (0xCU)
  14612. #define OCOTP_LOCK_BOOT_CFG_SHIFT (2U)
  14613. #define OCOTP_LOCK_BOOT_CFG(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_BOOT_CFG_SHIFT)) & OCOTP_LOCK_BOOT_CFG_MASK)
  14614. #define OCOTP_LOCK_MEM_TRIM_MASK (0x30U)
  14615. #define OCOTP_LOCK_MEM_TRIM_SHIFT (4U)
  14616. #define OCOTP_LOCK_MEM_TRIM(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_MEM_TRIM_SHIFT)) & OCOTP_LOCK_MEM_TRIM_MASK)
  14617. #define OCOTP_LOCK_SJC_RESP_MASK (0x40U)
  14618. #define OCOTP_LOCK_SJC_RESP_SHIFT (6U)
  14619. #define OCOTP_LOCK_SJC_RESP(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_SJC_RESP_SHIFT)) & OCOTP_LOCK_SJC_RESP_MASK)
  14620. #define OCOTP_LOCK_MAC_ADDR_MASK (0x300U)
  14621. #define OCOTP_LOCK_MAC_ADDR_SHIFT (8U)
  14622. #define OCOTP_LOCK_MAC_ADDR(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_MAC_ADDR_SHIFT)) & OCOTP_LOCK_MAC_ADDR_MASK)
  14623. #define OCOTP_LOCK_GP1_MASK (0xC00U)
  14624. #define OCOTP_LOCK_GP1_SHIFT (10U)
  14625. #define OCOTP_LOCK_GP1(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_GP1_SHIFT)) & OCOTP_LOCK_GP1_MASK)
  14626. #define OCOTP_LOCK_GP2_MASK (0x3000U)
  14627. #define OCOTP_LOCK_GP2_SHIFT (12U)
  14628. #define OCOTP_LOCK_GP2(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_GP2_SHIFT)) & OCOTP_LOCK_GP2_MASK)
  14629. #define OCOTP_LOCK_SRK_MASK (0x4000U)
  14630. #define OCOTP_LOCK_SRK_SHIFT (14U)
  14631. #define OCOTP_LOCK_SRK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_SRK_SHIFT)) & OCOTP_LOCK_SRK_MASK)
  14632. #define OCOTP_LOCK_OTPMK_MSB_MASK (0x8000U)
  14633. #define OCOTP_LOCK_OTPMK_MSB_SHIFT (15U)
  14634. #define OCOTP_LOCK_OTPMK_MSB(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_OTPMK_MSB_SHIFT)) & OCOTP_LOCK_OTPMK_MSB_MASK)
  14635. #define OCOTP_LOCK_SW_GP1_MASK (0x10000U)
  14636. #define OCOTP_LOCK_SW_GP1_SHIFT (16U)
  14637. #define OCOTP_LOCK_SW_GP1(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_SW_GP1_SHIFT)) & OCOTP_LOCK_SW_GP1_MASK)
  14638. #define OCOTP_LOCK_OTPMK_LSB_MASK (0x20000U)
  14639. #define OCOTP_LOCK_OTPMK_LSB_SHIFT (17U)
  14640. #define OCOTP_LOCK_OTPMK_LSB(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_OTPMK_LSB_SHIFT)) & OCOTP_LOCK_OTPMK_LSB_MASK)
  14641. #define OCOTP_LOCK_ANALOG_MASK (0xC0000U)
  14642. #define OCOTP_LOCK_ANALOG_SHIFT (18U)
  14643. #define OCOTP_LOCK_ANALOG(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_ANALOG_SHIFT)) & OCOTP_LOCK_ANALOG_MASK)
  14644. #define OCOTP_LOCK_OTPMK_CRC_MASK (0x100000U)
  14645. #define OCOTP_LOCK_OTPMK_CRC_SHIFT (20U)
  14646. #define OCOTP_LOCK_OTPMK_CRC(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_OTPMK_CRC_SHIFT)) & OCOTP_LOCK_OTPMK_CRC_MASK)
  14647. #define OCOTP_LOCK_SW_GP2_LOCK_MASK (0x200000U)
  14648. #define OCOTP_LOCK_SW_GP2_LOCK_SHIFT (21U)
  14649. #define OCOTP_LOCK_SW_GP2_LOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_SW_GP2_LOCK_SHIFT)) & OCOTP_LOCK_SW_GP2_LOCK_MASK)
  14650. #define OCOTP_LOCK_MISC_CONF_MASK (0x400000U)
  14651. #define OCOTP_LOCK_MISC_CONF_SHIFT (22U)
  14652. #define OCOTP_LOCK_MISC_CONF(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_MISC_CONF_SHIFT)) & OCOTP_LOCK_MISC_CONF_MASK)
  14653. #define OCOTP_LOCK_SW_GP2_RLOCK_MASK (0x800000U)
  14654. #define OCOTP_LOCK_SW_GP2_RLOCK_SHIFT (23U)
  14655. #define OCOTP_LOCK_SW_GP2_RLOCK(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_SW_GP2_RLOCK_SHIFT)) & OCOTP_LOCK_SW_GP2_RLOCK_MASK)
  14656. #define OCOTP_LOCK_GP3_MASK (0xC000000U)
  14657. #define OCOTP_LOCK_GP3_SHIFT (26U)
  14658. #define OCOTP_LOCK_GP3(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_GP3_SHIFT)) & OCOTP_LOCK_GP3_MASK)
  14659. #define OCOTP_LOCK_FIELD_RETURN_MASK (0xF0000000U)
  14660. #define OCOTP_LOCK_FIELD_RETURN_SHIFT (28U)
  14661. #define OCOTP_LOCK_FIELD_RETURN(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_LOCK_FIELD_RETURN_SHIFT)) & OCOTP_LOCK_FIELD_RETURN_MASK)
  14662. /*! @name CFG0 - Value of OTP Bank0 Word1 (Configuration and Manufacturing Info.) */
  14663. #define OCOTP_CFG0_BITS_MASK (0xFFFFFFFFU)
  14664. #define OCOTP_CFG0_BITS_SHIFT (0U)
  14665. #define OCOTP_CFG0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG0_BITS_SHIFT)) & OCOTP_CFG0_BITS_MASK)
  14666. /*! @name CFG1 - Value of OTP Bank0 Word2 (Configuration and Manufacturing Info.) */
  14667. #define OCOTP_CFG1_BITS_MASK (0xFFFFFFFFU)
  14668. #define OCOTP_CFG1_BITS_SHIFT (0U)
  14669. #define OCOTP_CFG1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG1_BITS_SHIFT)) & OCOTP_CFG1_BITS_MASK)
  14670. /*! @name CFG2 - Value of OTP Bank0 Word3 (Configuration and Manufacturing Info.) */
  14671. #define OCOTP_CFG2_BITS_MASK (0xFFFFFFFFU)
  14672. #define OCOTP_CFG2_BITS_SHIFT (0U)
  14673. #define OCOTP_CFG2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG2_BITS_SHIFT)) & OCOTP_CFG2_BITS_MASK)
  14674. /*! @name CFG3 - Value of OTP Bank0 Word4 (Configuration and Manufacturing Info.) */
  14675. #define OCOTP_CFG3_BITS_MASK (0xFFFFFFFFU)
  14676. #define OCOTP_CFG3_BITS_SHIFT (0U)
  14677. #define OCOTP_CFG3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG3_BITS_SHIFT)) & OCOTP_CFG3_BITS_MASK)
  14678. /*! @name CFG4 - Value of OTP Bank0 Word5 (Configuration and Manufacturing Info.) */
  14679. #define OCOTP_CFG4_BITS_MASK (0xFFFFFFFFU)
  14680. #define OCOTP_CFG4_BITS_SHIFT (0U)
  14681. #define OCOTP_CFG4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG4_BITS_SHIFT)) & OCOTP_CFG4_BITS_MASK)
  14682. /*! @name CFG5 - Value of OTP Bank0 Word6 (Configuration and Manufacturing Info.) */
  14683. #define OCOTP_CFG5_BITS_MASK (0xFFFFFFFFU)
  14684. #define OCOTP_CFG5_BITS_SHIFT (0U)
  14685. #define OCOTP_CFG5_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG5_BITS_SHIFT)) & OCOTP_CFG5_BITS_MASK)
  14686. /*! @name CFG6 - Value of OTP Bank0 Word7 (Configuration and Manufacturing Info.) */
  14687. #define OCOTP_CFG6_BITS_MASK (0xFFFFFFFFU)
  14688. #define OCOTP_CFG6_BITS_SHIFT (0U)
  14689. #define OCOTP_CFG6_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_CFG6_BITS_SHIFT)) & OCOTP_CFG6_BITS_MASK)
  14690. /*! @name MEM0 - Value of OTP Bank1 Word0 (Memory Related Info.) */
  14691. #define OCOTP_MEM0_BITS_MASK (0xFFFFFFFFU)
  14692. #define OCOTP_MEM0_BITS_SHIFT (0U)
  14693. #define OCOTP_MEM0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM0_BITS_SHIFT)) & OCOTP_MEM0_BITS_MASK)
  14694. /*! @name MEM1 - Value of OTP Bank1 Word1 (Memory Related Info.) */
  14695. #define OCOTP_MEM1_BITS_MASK (0xFFFFFFFFU)
  14696. #define OCOTP_MEM1_BITS_SHIFT (0U)
  14697. #define OCOTP_MEM1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM1_BITS_SHIFT)) & OCOTP_MEM1_BITS_MASK)
  14698. /*! @name MEM2 - Value of OTP Bank1 Word2 (Memory Related Info.) */
  14699. #define OCOTP_MEM2_BITS_MASK (0xFFFFFFFFU)
  14700. #define OCOTP_MEM2_BITS_SHIFT (0U)
  14701. #define OCOTP_MEM2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM2_BITS_SHIFT)) & OCOTP_MEM2_BITS_MASK)
  14702. /*! @name MEM3 - Value of OTP Bank1 Word3 (Memory Related Info.) */
  14703. #define OCOTP_MEM3_BITS_MASK (0xFFFFFFFFU)
  14704. #define OCOTP_MEM3_BITS_SHIFT (0U)
  14705. #define OCOTP_MEM3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM3_BITS_SHIFT)) & OCOTP_MEM3_BITS_MASK)
  14706. /*! @name MEM4 - Value of OTP Bank1 Word4 (Memory Related Info.) */
  14707. #define OCOTP_MEM4_BITS_MASK (0xFFFFFFFFU)
  14708. #define OCOTP_MEM4_BITS_SHIFT (0U)
  14709. #define OCOTP_MEM4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MEM4_BITS_SHIFT)) & OCOTP_MEM4_BITS_MASK)
  14710. /*! @name ANA0 - Value of OTP Bank1 Word5 (Analog Info.) */
  14711. #define OCOTP_ANA0_BITS_MASK (0xFFFFFFFFU)
  14712. #define OCOTP_ANA0_BITS_SHIFT (0U)
  14713. #define OCOTP_ANA0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ANA0_BITS_SHIFT)) & OCOTP_ANA0_BITS_MASK)
  14714. /*! @name ANA1 - Value of OTP Bank1 Word6 (Analog Info.) */
  14715. #define OCOTP_ANA1_BITS_MASK (0xFFFFFFFFU)
  14716. #define OCOTP_ANA1_BITS_SHIFT (0U)
  14717. #define OCOTP_ANA1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ANA1_BITS_SHIFT)) & OCOTP_ANA1_BITS_MASK)
  14718. /*! @name ANA2 - Value of OTP Bank1 Word7 (Analog Info.) */
  14719. #define OCOTP_ANA2_BITS_MASK (0xFFFFFFFFU)
  14720. #define OCOTP_ANA2_BITS_SHIFT (0U)
  14721. #define OCOTP_ANA2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_ANA2_BITS_SHIFT)) & OCOTP_ANA2_BITS_MASK)
  14722. /*! @name SRK0 - Shadow Register for OTP Bank3 Word0 (SRK Hash) */
  14723. #define OCOTP_SRK0_BITS_MASK (0xFFFFFFFFU)
  14724. #define OCOTP_SRK0_BITS_SHIFT (0U)
  14725. #define OCOTP_SRK0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK0_BITS_SHIFT)) & OCOTP_SRK0_BITS_MASK)
  14726. /*! @name SRK1 - Shadow Register for OTP Bank3 Word1 (SRK Hash) */
  14727. #define OCOTP_SRK1_BITS_MASK (0xFFFFFFFFU)
  14728. #define OCOTP_SRK1_BITS_SHIFT (0U)
  14729. #define OCOTP_SRK1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK1_BITS_SHIFT)) & OCOTP_SRK1_BITS_MASK)
  14730. /*! @name SRK2 - Shadow Register for OTP Bank3 Word2 (SRK Hash) */
  14731. #define OCOTP_SRK2_BITS_MASK (0xFFFFFFFFU)
  14732. #define OCOTP_SRK2_BITS_SHIFT (0U)
  14733. #define OCOTP_SRK2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK2_BITS_SHIFT)) & OCOTP_SRK2_BITS_MASK)
  14734. /*! @name SRK3 - Shadow Register for OTP Bank3 Word3 (SRK Hash) */
  14735. #define OCOTP_SRK3_BITS_MASK (0xFFFFFFFFU)
  14736. #define OCOTP_SRK3_BITS_SHIFT (0U)
  14737. #define OCOTP_SRK3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK3_BITS_SHIFT)) & OCOTP_SRK3_BITS_MASK)
  14738. /*! @name SRK4 - Shadow Register for OTP Bank3 Word4 (SRK Hash) */
  14739. #define OCOTP_SRK4_BITS_MASK (0xFFFFFFFFU)
  14740. #define OCOTP_SRK4_BITS_SHIFT (0U)
  14741. #define OCOTP_SRK4_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK4_BITS_SHIFT)) & OCOTP_SRK4_BITS_MASK)
  14742. /*! @name SRK5 - Shadow Register for OTP Bank3 Word5 (SRK Hash) */
  14743. #define OCOTP_SRK5_BITS_MASK (0xFFFFFFFFU)
  14744. #define OCOTP_SRK5_BITS_SHIFT (0U)
  14745. #define OCOTP_SRK5_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK5_BITS_SHIFT)) & OCOTP_SRK5_BITS_MASK)
  14746. /*! @name SRK6 - Shadow Register for OTP Bank3 Word6 (SRK Hash) */
  14747. #define OCOTP_SRK6_BITS_MASK (0xFFFFFFFFU)
  14748. #define OCOTP_SRK6_BITS_SHIFT (0U)
  14749. #define OCOTP_SRK6_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK6_BITS_SHIFT)) & OCOTP_SRK6_BITS_MASK)
  14750. /*! @name SRK7 - Shadow Register for OTP Bank3 Word7 (SRK Hash) */
  14751. #define OCOTP_SRK7_BITS_MASK (0xFFFFFFFFU)
  14752. #define OCOTP_SRK7_BITS_SHIFT (0U)
  14753. #define OCOTP_SRK7_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK7_BITS_SHIFT)) & OCOTP_SRK7_BITS_MASK)
  14754. /*! @name SJC_RESP0 - Value of OTP Bank4 Word0 (Secure JTAG Response Field) */
  14755. #define OCOTP_SJC_RESP0_BITS_MASK (0xFFFFFFFFU)
  14756. #define OCOTP_SJC_RESP0_BITS_SHIFT (0U)
  14757. #define OCOTP_SJC_RESP0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SJC_RESP0_BITS_SHIFT)) & OCOTP_SJC_RESP0_BITS_MASK)
  14758. /*! @name SJC_RESP1 - Value of OTP Bank4 Word1 (Secure JTAG Response Field) */
  14759. #define OCOTP_SJC_RESP1_BITS_MASK (0xFFFFFFFFU)
  14760. #define OCOTP_SJC_RESP1_BITS_SHIFT (0U)
  14761. #define OCOTP_SJC_RESP1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SJC_RESP1_BITS_SHIFT)) & OCOTP_SJC_RESP1_BITS_MASK)
  14762. /*! @name MAC0 - Value of OTP Bank4 Word2 (MAC Address) */
  14763. #define OCOTP_MAC0_BITS_MASK (0xFFFFFFFFU)
  14764. #define OCOTP_MAC0_BITS_SHIFT (0U)
  14765. #define OCOTP_MAC0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MAC0_BITS_SHIFT)) & OCOTP_MAC0_BITS_MASK)
  14766. /*! @name MAC1 - Value of OTP Bank4 Word3 (MAC Address) */
  14767. #define OCOTP_MAC1_BITS_MASK (0xFFFFFFFFU)
  14768. #define OCOTP_MAC1_BITS_SHIFT (0U)
  14769. #define OCOTP_MAC1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MAC1_BITS_SHIFT)) & OCOTP_MAC1_BITS_MASK)
  14770. /*! @name GP3 - Value of OTP Bank4 Word4 (MAC Address) */
  14771. #define OCOTP_GP3_BITS_MASK (0xFFFFFFFFU)
  14772. #define OCOTP_GP3_BITS_SHIFT (0U)
  14773. #define OCOTP_GP3_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP3_BITS_SHIFT)) & OCOTP_GP3_BITS_MASK)
  14774. /*! @name GP1 - Value of OTP Bank4 Word6 (General Purpose Customer Defined Info) */
  14775. #define OCOTP_GP1_BITS_MASK (0xFFFFFFFFU)
  14776. #define OCOTP_GP1_BITS_SHIFT (0U)
  14777. #define OCOTP_GP1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP1_BITS_SHIFT)) & OCOTP_GP1_BITS_MASK)
  14778. /*! @name GP2 - Value of OTP Bank4 Word7 (General Purpose Customer Defined Info) */
  14779. #define OCOTP_GP2_BITS_MASK (0xFFFFFFFFU)
  14780. #define OCOTP_GP2_BITS_SHIFT (0U)
  14781. #define OCOTP_GP2_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_GP2_BITS_SHIFT)) & OCOTP_GP2_BITS_MASK)
  14782. /*! @name SW_GP1 - Value of OTP Bank5 Word0 (SW GP1) */
  14783. #define OCOTP_SW_GP1_BITS_MASK (0xFFFFFFFFU)
  14784. #define OCOTP_SW_GP1_BITS_SHIFT (0U)
  14785. #define OCOTP_SW_GP1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP1_BITS_SHIFT)) & OCOTP_SW_GP1_BITS_MASK)
  14786. /*! @name SW_GP20 - Value of OTP Bank5 Word1 (SW GP2) */
  14787. #define OCOTP_SW_GP20_BITS_MASK (0xFFFFFFFFU)
  14788. #define OCOTP_SW_GP20_BITS_SHIFT (0U)
  14789. #define OCOTP_SW_GP20_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP20_BITS_SHIFT)) & OCOTP_SW_GP20_BITS_MASK)
  14790. /*! @name SW_GP21 - Value of OTP Bank5 Word2 (SW GP2) */
  14791. #define OCOTP_SW_GP21_BITS_MASK (0xFFFFFFFFU)
  14792. #define OCOTP_SW_GP21_BITS_SHIFT (0U)
  14793. #define OCOTP_SW_GP21_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP21_BITS_SHIFT)) & OCOTP_SW_GP21_BITS_MASK)
  14794. /*! @name SW_GP22 - Value of OTP Bank5 Word3 (SW GP2) */
  14795. #define OCOTP_SW_GP22_BITS_MASK (0xFFFFFFFFU)
  14796. #define OCOTP_SW_GP22_BITS_SHIFT (0U)
  14797. #define OCOTP_SW_GP22_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP22_BITS_SHIFT)) & OCOTP_SW_GP22_BITS_MASK)
  14798. /*! @name SW_GP23 - Value of OTP Bank5 Word4 (SW GP2) */
  14799. #define OCOTP_SW_GP23_BITS_MASK (0xFFFFFFFFU)
  14800. #define OCOTP_SW_GP23_BITS_SHIFT (0U)
  14801. #define OCOTP_SW_GP23_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SW_GP23_BITS_SHIFT)) & OCOTP_SW_GP23_BITS_MASK)
  14802. /*! @name MISC_CONF0 - Value of OTP Bank5 Word5 (Misc Conf) */
  14803. #define OCOTP_MISC_CONF0_BITS_MASK (0xFFFFFFFFU)
  14804. #define OCOTP_MISC_CONF0_BITS_SHIFT (0U)
  14805. #define OCOTP_MISC_CONF0_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MISC_CONF0_BITS_SHIFT)) & OCOTP_MISC_CONF0_BITS_MASK)
  14806. /*! @name MISC_CONF1 - Value of OTP Bank5 Word6 (Misc Conf) */
  14807. #define OCOTP_MISC_CONF1_BITS_MASK (0xFFFFFFFFU)
  14808. #define OCOTP_MISC_CONF1_BITS_SHIFT (0U)
  14809. #define OCOTP_MISC_CONF1_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_MISC_CONF1_BITS_SHIFT)) & OCOTP_MISC_CONF1_BITS_MASK)
  14810. /*! @name SRK_REVOKE - Value of OTP Bank5 Word7 (SRK Revoke) */
  14811. #define OCOTP_SRK_REVOKE_BITS_MASK (0xFFFFFFFFU)
  14812. #define OCOTP_SRK_REVOKE_BITS_SHIFT (0U)
  14813. #define OCOTP_SRK_REVOKE_BITS(x) (((uint32_t)(((uint32_t)(x)) << OCOTP_SRK_REVOKE_BITS_SHIFT)) & OCOTP_SRK_REVOKE_BITS_MASK)
  14814. /*!
  14815. * @}
  14816. */ /* end of group OCOTP_Register_Masks */
  14817. /* OCOTP - Peripheral instance base addresses */
  14818. /** Peripheral OCOTP base address */
  14819. #define OCOTP_BASE (0x401F4000u)
  14820. /** Peripheral OCOTP base pointer */
  14821. #define OCOTP ((OCOTP_Type *)OCOTP_BASE)
  14822. /** Array initializer of OCOTP peripheral base addresses */
  14823. #define OCOTP_BASE_ADDRS { OCOTP_BASE }
  14824. /** Array initializer of OCOTP peripheral base pointers */
  14825. #define OCOTP_BASE_PTRS { OCOTP }
  14826. /*!
  14827. * @}
  14828. */ /* end of group OCOTP_Peripheral_Access_Layer */
  14829. /* ----------------------------------------------------------------------------
  14830. -- PGC Peripheral Access Layer
  14831. ---------------------------------------------------------------------------- */
  14832. /*!
  14833. * @addtogroup PGC_Peripheral_Access_Layer PGC Peripheral Access Layer
  14834. * @{
  14835. */
  14836. /** PGC - Register Layout Typedef */
  14837. typedef struct {
  14838. uint8_t RESERVED_0[544];
  14839. __IO uint32_t MEGA_CTRL; /**< PGC Mega Control Register, offset: 0x220 */
  14840. __IO uint32_t MEGA_PUPSCR; /**< PGC Mega Power Up Sequence Control Register, offset: 0x224 */
  14841. __IO uint32_t MEGA_PDNSCR; /**< PGC Mega Pull Down Sequence Control Register, offset: 0x228 */
  14842. __IO uint32_t MEGA_SR; /**< PGC Mega Power Gating Controller Status Register, offset: 0x22C */
  14843. uint8_t RESERVED_1[112];
  14844. __IO uint32_t CPU_CTRL; /**< PGC CPU Control Register, offset: 0x2A0 */
  14845. __IO uint32_t CPU_PUPSCR; /**< PGC CPU Power Up Sequence Control Register, offset: 0x2A4 */
  14846. __IO uint32_t CPU_PDNSCR; /**< PGC CPU Pull Down Sequence Control Register, offset: 0x2A8 */
  14847. __IO uint32_t CPU_SR; /**< PGC CPU Power Gating Controller Status Register, offset: 0x2AC */
  14848. } PGC_Type;
  14849. /* ----------------------------------------------------------------------------
  14850. -- PGC Register Masks
  14851. ---------------------------------------------------------------------------- */
  14852. /*!
  14853. * @addtogroup PGC_Register_Masks PGC Register Masks
  14854. * @{
  14855. */
  14856. /*! @name MEGA_CTRL - PGC Mega Control Register */
  14857. #define PGC_MEGA_CTRL_PCR_MASK (0x1U)
  14858. #define PGC_MEGA_CTRL_PCR_SHIFT (0U)
  14859. #define PGC_MEGA_CTRL_PCR(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_CTRL_PCR_SHIFT)) & PGC_MEGA_CTRL_PCR_MASK)
  14860. /*! @name MEGA_PUPSCR - PGC Mega Power Up Sequence Control Register */
  14861. #define PGC_MEGA_PUPSCR_SW_MASK (0x3FU)
  14862. #define PGC_MEGA_PUPSCR_SW_SHIFT (0U)
  14863. #define PGC_MEGA_PUPSCR_SW(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_PUPSCR_SW_SHIFT)) & PGC_MEGA_PUPSCR_SW_MASK)
  14864. #define PGC_MEGA_PUPSCR_SW2ISO_MASK (0x3F00U)
  14865. #define PGC_MEGA_PUPSCR_SW2ISO_SHIFT (8U)
  14866. #define PGC_MEGA_PUPSCR_SW2ISO(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_PUPSCR_SW2ISO_SHIFT)) & PGC_MEGA_PUPSCR_SW2ISO_MASK)
  14867. /*! @name MEGA_PDNSCR - PGC Mega Pull Down Sequence Control Register */
  14868. #define PGC_MEGA_PDNSCR_ISO_MASK (0x3FU)
  14869. #define PGC_MEGA_PDNSCR_ISO_SHIFT (0U)
  14870. #define PGC_MEGA_PDNSCR_ISO(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_PDNSCR_ISO_SHIFT)) & PGC_MEGA_PDNSCR_ISO_MASK)
  14871. #define PGC_MEGA_PDNSCR_ISO2SW_MASK (0x3F00U)
  14872. #define PGC_MEGA_PDNSCR_ISO2SW_SHIFT (8U)
  14873. #define PGC_MEGA_PDNSCR_ISO2SW(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_PDNSCR_ISO2SW_SHIFT)) & PGC_MEGA_PDNSCR_ISO2SW_MASK)
  14874. /*! @name MEGA_SR - PGC Mega Power Gating Controller Status Register */
  14875. #define PGC_MEGA_SR_PSR_MASK (0x1U)
  14876. #define PGC_MEGA_SR_PSR_SHIFT (0U)
  14877. #define PGC_MEGA_SR_PSR(x) (((uint32_t)(((uint32_t)(x)) << PGC_MEGA_SR_PSR_SHIFT)) & PGC_MEGA_SR_PSR_MASK)
  14878. /*! @name CPU_CTRL - PGC CPU Control Register */
  14879. #define PGC_CPU_CTRL_PCR_MASK (0x1U)
  14880. #define PGC_CPU_CTRL_PCR_SHIFT (0U)
  14881. #define PGC_CPU_CTRL_PCR(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_CTRL_PCR_SHIFT)) & PGC_CPU_CTRL_PCR_MASK)
  14882. /*! @name CPU_PUPSCR - PGC CPU Power Up Sequence Control Register */
  14883. #define PGC_CPU_PUPSCR_SW_MASK (0x3FU)
  14884. #define PGC_CPU_PUPSCR_SW_SHIFT (0U)
  14885. #define PGC_CPU_PUPSCR_SW(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_PUPSCR_SW_SHIFT)) & PGC_CPU_PUPSCR_SW_MASK)
  14886. #define PGC_CPU_PUPSCR_SW2ISO_MASK (0x3F00U)
  14887. #define PGC_CPU_PUPSCR_SW2ISO_SHIFT (8U)
  14888. #define PGC_CPU_PUPSCR_SW2ISO(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_PUPSCR_SW2ISO_SHIFT)) & PGC_CPU_PUPSCR_SW2ISO_MASK)
  14889. /*! @name CPU_PDNSCR - PGC CPU Pull Down Sequence Control Register */
  14890. #define PGC_CPU_PDNSCR_ISO_MASK (0x3FU)
  14891. #define PGC_CPU_PDNSCR_ISO_SHIFT (0U)
  14892. #define PGC_CPU_PDNSCR_ISO(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_PDNSCR_ISO_SHIFT)) & PGC_CPU_PDNSCR_ISO_MASK)
  14893. #define PGC_CPU_PDNSCR_ISO2SW_MASK (0x3F00U)
  14894. #define PGC_CPU_PDNSCR_ISO2SW_SHIFT (8U)
  14895. #define PGC_CPU_PDNSCR_ISO2SW(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_PDNSCR_ISO2SW_SHIFT)) & PGC_CPU_PDNSCR_ISO2SW_MASK)
  14896. /*! @name CPU_SR - PGC CPU Power Gating Controller Status Register */
  14897. #define PGC_CPU_SR_PSR_MASK (0x1U)
  14898. #define PGC_CPU_SR_PSR_SHIFT (0U)
  14899. #define PGC_CPU_SR_PSR(x) (((uint32_t)(((uint32_t)(x)) << PGC_CPU_SR_PSR_SHIFT)) & PGC_CPU_SR_PSR_MASK)
  14900. /*!
  14901. * @}
  14902. */ /* end of group PGC_Register_Masks */
  14903. /* PGC - Peripheral instance base addresses */
  14904. /** Peripheral PGC base address */
  14905. #define PGC_BASE (0x400F4000u)
  14906. /** Peripheral PGC base pointer */
  14907. #define PGC ((PGC_Type *)PGC_BASE)
  14908. /** Array initializer of PGC peripheral base addresses */
  14909. #define PGC_BASE_ADDRS { PGC_BASE }
  14910. /** Array initializer of PGC peripheral base pointers */
  14911. #define PGC_BASE_PTRS { PGC }
  14912. /*!
  14913. * @}
  14914. */ /* end of group PGC_Peripheral_Access_Layer */
  14915. /* ----------------------------------------------------------------------------
  14916. -- PIT Peripheral Access Layer
  14917. ---------------------------------------------------------------------------- */
  14918. /*!
  14919. * @addtogroup PIT_Peripheral_Access_Layer PIT Peripheral Access Layer
  14920. * @{
  14921. */
  14922. /** PIT - Register Layout Typedef */
  14923. typedef struct {
  14924. __IO uint32_t MCR; /**< PIT Module Control Register, offset: 0x0 */
  14925. uint8_t RESERVED_0[220];
  14926. __I uint32_t LTMR64H; /**< PIT Upper Lifetime Timer Register, offset: 0xE0 */
  14927. __I uint32_t LTMR64L; /**< PIT Lower Lifetime Timer Register, offset: 0xE4 */
  14928. uint8_t RESERVED_1[24];
  14929. struct { /* offset: 0x100, array step: 0x10 */
  14930. __IO uint32_t LDVAL; /**< Timer Load Value Register, array offset: 0x100, array step: 0x10 */
  14931. __I uint32_t CVAL; /**< Current Timer Value Register, array offset: 0x104, array step: 0x10 */
  14932. __IO uint32_t TCTRL; /**< Timer Control Register, array offset: 0x108, array step: 0x10 */
  14933. __IO uint32_t TFLG; /**< Timer Flag Register, array offset: 0x10C, array step: 0x10 */
  14934. } CHANNEL[4];
  14935. } PIT_Type;
  14936. /* ----------------------------------------------------------------------------
  14937. -- PIT Register Masks
  14938. ---------------------------------------------------------------------------- */
  14939. /*!
  14940. * @addtogroup PIT_Register_Masks PIT Register Masks
  14941. * @{
  14942. */
  14943. /*! @name MCR - PIT Module Control Register */
  14944. #define PIT_MCR_FRZ_MASK (0x1U)
  14945. #define PIT_MCR_FRZ_SHIFT (0U)
  14946. #define PIT_MCR_FRZ(x) (((uint32_t)(((uint32_t)(x)) << PIT_MCR_FRZ_SHIFT)) & PIT_MCR_FRZ_MASK)
  14947. #define PIT_MCR_MDIS_MASK (0x2U)
  14948. #define PIT_MCR_MDIS_SHIFT (1U)
  14949. #define PIT_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x)) << PIT_MCR_MDIS_SHIFT)) & PIT_MCR_MDIS_MASK)
  14950. /*! @name LTMR64H - PIT Upper Lifetime Timer Register */
  14951. #define PIT_LTMR64H_LTH_MASK (0xFFFFFFFFU)
  14952. #define PIT_LTMR64H_LTH_SHIFT (0U)
  14953. #define PIT_LTMR64H_LTH(x) (((uint32_t)(((uint32_t)(x)) << PIT_LTMR64H_LTH_SHIFT)) & PIT_LTMR64H_LTH_MASK)
  14954. /*! @name LTMR64L - PIT Lower Lifetime Timer Register */
  14955. #define PIT_LTMR64L_LTL_MASK (0xFFFFFFFFU)
  14956. #define PIT_LTMR64L_LTL_SHIFT (0U)
  14957. #define PIT_LTMR64L_LTL(x) (((uint32_t)(((uint32_t)(x)) << PIT_LTMR64L_LTL_SHIFT)) & PIT_LTMR64L_LTL_MASK)
  14958. /*! @name LDVAL - Timer Load Value Register */
  14959. #define PIT_LDVAL_TSV_MASK (0xFFFFFFFFU)
  14960. #define PIT_LDVAL_TSV_SHIFT (0U)
  14961. #define PIT_LDVAL_TSV(x) (((uint32_t)(((uint32_t)(x)) << PIT_LDVAL_TSV_SHIFT)) & PIT_LDVAL_TSV_MASK)
  14962. /* The count of PIT_LDVAL */
  14963. #define PIT_LDVAL_COUNT (4U)
  14964. /*! @name CVAL - Current Timer Value Register */
  14965. #define PIT_CVAL_TVL_MASK (0xFFFFFFFFU)
  14966. #define PIT_CVAL_TVL_SHIFT (0U)
  14967. #define PIT_CVAL_TVL(x) (((uint32_t)(((uint32_t)(x)) << PIT_CVAL_TVL_SHIFT)) & PIT_CVAL_TVL_MASK)
  14968. /* The count of PIT_CVAL */
  14969. #define PIT_CVAL_COUNT (4U)
  14970. /*! @name TCTRL - Timer Control Register */
  14971. #define PIT_TCTRL_TEN_MASK (0x1U)
  14972. #define PIT_TCTRL_TEN_SHIFT (0U)
  14973. #define PIT_TCTRL_TEN(x) (((uint32_t)(((uint32_t)(x)) << PIT_TCTRL_TEN_SHIFT)) & PIT_TCTRL_TEN_MASK)
  14974. #define PIT_TCTRL_TIE_MASK (0x2U)
  14975. #define PIT_TCTRL_TIE_SHIFT (1U)
  14976. #define PIT_TCTRL_TIE(x) (((uint32_t)(((uint32_t)(x)) << PIT_TCTRL_TIE_SHIFT)) & PIT_TCTRL_TIE_MASK)
  14977. #define PIT_TCTRL_CHN_MASK (0x4U)
  14978. #define PIT_TCTRL_CHN_SHIFT (2U)
  14979. #define PIT_TCTRL_CHN(x) (((uint32_t)(((uint32_t)(x)) << PIT_TCTRL_CHN_SHIFT)) & PIT_TCTRL_CHN_MASK)
  14980. /* The count of PIT_TCTRL */
  14981. #define PIT_TCTRL_COUNT (4U)
  14982. /*! @name TFLG - Timer Flag Register */
  14983. #define PIT_TFLG_TIF_MASK (0x1U)
  14984. #define PIT_TFLG_TIF_SHIFT (0U)
  14985. #define PIT_TFLG_TIF(x) (((uint32_t)(((uint32_t)(x)) << PIT_TFLG_TIF_SHIFT)) & PIT_TFLG_TIF_MASK)
  14986. /* The count of PIT_TFLG */
  14987. #define PIT_TFLG_COUNT (4U)
  14988. /*!
  14989. * @}
  14990. */ /* end of group PIT_Register_Masks */
  14991. /* PIT - Peripheral instance base addresses */
  14992. /** Peripheral PIT base address */
  14993. #define PIT_BASE (0x40084000u)
  14994. /** Peripheral PIT base pointer */
  14995. #define PIT ((PIT_Type *)PIT_BASE)
  14996. /** Array initializer of PIT peripheral base addresses */
  14997. #define PIT_BASE_ADDRS { PIT_BASE }
  14998. /** Array initializer of PIT peripheral base pointers */
  14999. #define PIT_BASE_PTRS { PIT }
  15000. /** Interrupt vectors for the PIT peripheral type */
  15001. #define PIT_IRQS { { PIT_IRQn, PIT_IRQn, PIT_IRQn, PIT_IRQn } }
  15002. /*!
  15003. * @}
  15004. */ /* end of group PIT_Peripheral_Access_Layer */
  15005. /* ----------------------------------------------------------------------------
  15006. -- PMU Peripheral Access Layer
  15007. ---------------------------------------------------------------------------- */
  15008. /*!
  15009. * @addtogroup PMU_Peripheral_Access_Layer PMU Peripheral Access Layer
  15010. * @{
  15011. */
  15012. /** PMU - Register Layout Typedef */
  15013. typedef struct {
  15014. uint8_t RESERVED_0[272];
  15015. __IO uint32_t REG_1P1; /**< Regulator 1P1 Register, offset: 0x110 */
  15016. __IO uint32_t REG_1P1_SET; /**< Regulator 1P1 Register, offset: 0x114 */
  15017. __IO uint32_t REG_1P1_CLR; /**< Regulator 1P1 Register, offset: 0x118 */
  15018. __IO uint32_t REG_1P1_TOG; /**< Regulator 1P1 Register, offset: 0x11C */
  15019. __IO uint32_t REG_3P0; /**< Regulator 3P0 Register, offset: 0x120 */
  15020. __IO uint32_t REG_3P0_SET; /**< Regulator 3P0 Register, offset: 0x124 */
  15021. __IO uint32_t REG_3P0_CLR; /**< Regulator 3P0 Register, offset: 0x128 */
  15022. __IO uint32_t REG_3P0_TOG; /**< Regulator 3P0 Register, offset: 0x12C */
  15023. __IO uint32_t REG_2P5; /**< Regulator 2P5 Register, offset: 0x130 */
  15024. __IO uint32_t REG_2P5_SET; /**< Regulator 2P5 Register, offset: 0x134 */
  15025. __IO uint32_t REG_2P5_CLR; /**< Regulator 2P5 Register, offset: 0x138 */
  15026. __IO uint32_t REG_2P5_TOG; /**< Regulator 2P5 Register, offset: 0x13C */
  15027. __IO uint32_t REG_CORE; /**< Digital Regulator Core Register, offset: 0x140 */
  15028. __IO uint32_t REG_CORE_SET; /**< Digital Regulator Core Register, offset: 0x144 */
  15029. __IO uint32_t REG_CORE_CLR; /**< Digital Regulator Core Register, offset: 0x148 */
  15030. __IO uint32_t REG_CORE_TOG; /**< Digital Regulator Core Register, offset: 0x14C */
  15031. __IO uint32_t MISC0; /**< Miscellaneous Register 0, offset: 0x150 */
  15032. __IO uint32_t MISC0_SET; /**< Miscellaneous Register 0, offset: 0x154 */
  15033. __IO uint32_t MISC0_CLR; /**< Miscellaneous Register 0, offset: 0x158 */
  15034. __IO uint32_t MISC0_TOG; /**< Miscellaneous Register 0, offset: 0x15C */
  15035. __IO uint32_t MISC1; /**< Miscellaneous Register 1, offset: 0x160 */
  15036. __IO uint32_t MISC1_SET; /**< Miscellaneous Register 1, offset: 0x164 */
  15037. __IO uint32_t MISC1_CLR; /**< Miscellaneous Register 1, offset: 0x168 */
  15038. __IO uint32_t MISC1_TOG; /**< Miscellaneous Register 1, offset: 0x16C */
  15039. __IO uint32_t MISC2; /**< Miscellaneous Control Register, offset: 0x170 */
  15040. __IO uint32_t MISC2_SET; /**< Miscellaneous Control Register, offset: 0x174 */
  15041. __IO uint32_t MISC2_CLR; /**< Miscellaneous Control Register, offset: 0x178 */
  15042. __IO uint32_t MISC2_TOG; /**< Miscellaneous Control Register, offset: 0x17C */
  15043. } PMU_Type;
  15044. /* ----------------------------------------------------------------------------
  15045. -- PMU Register Masks
  15046. ---------------------------------------------------------------------------- */
  15047. /*!
  15048. * @addtogroup PMU_Register_Masks PMU Register Masks
  15049. * @{
  15050. */
  15051. /*! @name REG_1P1 - Regulator 1P1 Register */
  15052. #define PMU_REG_1P1_ENABLE_LINREG_MASK (0x1U)
  15053. #define PMU_REG_1P1_ENABLE_LINREG_SHIFT (0U)
  15054. #define PMU_REG_1P1_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_LINREG_SHIFT)) & PMU_REG_1P1_ENABLE_LINREG_MASK)
  15055. #define PMU_REG_1P1_ENABLE_BO_MASK (0x2U)
  15056. #define PMU_REG_1P1_ENABLE_BO_SHIFT (1U)
  15057. #define PMU_REG_1P1_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_BO_SHIFT)) & PMU_REG_1P1_ENABLE_BO_MASK)
  15058. #define PMU_REG_1P1_ENABLE_ILIMIT_MASK (0x4U)
  15059. #define PMU_REG_1P1_ENABLE_ILIMIT_SHIFT (2U)
  15060. #define PMU_REG_1P1_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_ILIMIT_SHIFT)) & PMU_REG_1P1_ENABLE_ILIMIT_MASK)
  15061. #define PMU_REG_1P1_ENABLE_PULLDOWN_MASK (0x8U)
  15062. #define PMU_REG_1P1_ENABLE_PULLDOWN_SHIFT (3U)
  15063. #define PMU_REG_1P1_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_1P1_ENABLE_PULLDOWN_MASK)
  15064. #define PMU_REG_1P1_BO_OFFSET_MASK (0x70U)
  15065. #define PMU_REG_1P1_BO_OFFSET_SHIFT (4U)
  15066. #define PMU_REG_1P1_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_BO_OFFSET_SHIFT)) & PMU_REG_1P1_BO_OFFSET_MASK)
  15067. #define PMU_REG_1P1_OUTPUT_TRG_MASK (0x1F00U)
  15068. #define PMU_REG_1P1_OUTPUT_TRG_SHIFT (8U)
  15069. #define PMU_REG_1P1_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_OUTPUT_TRG_SHIFT)) & PMU_REG_1P1_OUTPUT_TRG_MASK)
  15070. #define PMU_REG_1P1_BO_VDD1P1_MASK (0x10000U)
  15071. #define PMU_REG_1P1_BO_VDD1P1_SHIFT (16U)
  15072. #define PMU_REG_1P1_BO_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_BO_VDD1P1_SHIFT)) & PMU_REG_1P1_BO_VDD1P1_MASK)
  15073. #define PMU_REG_1P1_OK_VDD1P1_MASK (0x20000U)
  15074. #define PMU_REG_1P1_OK_VDD1P1_SHIFT (17U)
  15075. #define PMU_REG_1P1_OK_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_OK_VDD1P1_SHIFT)) & PMU_REG_1P1_OK_VDD1P1_MASK)
  15076. #define PMU_REG_1P1_ENABLE_WEAK_LINREG_MASK (0x40000U)
  15077. #define PMU_REG_1P1_ENABLE_WEAK_LINREG_SHIFT (18U)
  15078. #define PMU_REG_1P1_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_ENABLE_WEAK_LINREG_MASK)
  15079. #define PMU_REG_1P1_SELREF_WEAK_LINREG_MASK (0x80000U)
  15080. #define PMU_REG_1P1_SELREF_WEAK_LINREG_SHIFT (19U)
  15081. #define PMU_REG_1P1_SELREF_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SELREF_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_SELREF_WEAK_LINREG_MASK)
  15082. /*! @name REG_1P1_SET - Regulator 1P1 Register */
  15083. #define PMU_REG_1P1_SET_ENABLE_LINREG_MASK (0x1U)
  15084. #define PMU_REG_1P1_SET_ENABLE_LINREG_SHIFT (0U)
  15085. #define PMU_REG_1P1_SET_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_ENABLE_LINREG_SHIFT)) & PMU_REG_1P1_SET_ENABLE_LINREG_MASK)
  15086. #define PMU_REG_1P1_SET_ENABLE_BO_MASK (0x2U)
  15087. #define PMU_REG_1P1_SET_ENABLE_BO_SHIFT (1U)
  15088. #define PMU_REG_1P1_SET_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_ENABLE_BO_SHIFT)) & PMU_REG_1P1_SET_ENABLE_BO_MASK)
  15089. #define PMU_REG_1P1_SET_ENABLE_ILIMIT_MASK (0x4U)
  15090. #define PMU_REG_1P1_SET_ENABLE_ILIMIT_SHIFT (2U)
  15091. #define PMU_REG_1P1_SET_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_ENABLE_ILIMIT_SHIFT)) & PMU_REG_1P1_SET_ENABLE_ILIMIT_MASK)
  15092. #define PMU_REG_1P1_SET_ENABLE_PULLDOWN_MASK (0x8U)
  15093. #define PMU_REG_1P1_SET_ENABLE_PULLDOWN_SHIFT (3U)
  15094. #define PMU_REG_1P1_SET_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_1P1_SET_ENABLE_PULLDOWN_MASK)
  15095. #define PMU_REG_1P1_SET_BO_OFFSET_MASK (0x70U)
  15096. #define PMU_REG_1P1_SET_BO_OFFSET_SHIFT (4U)
  15097. #define PMU_REG_1P1_SET_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_BO_OFFSET_SHIFT)) & PMU_REG_1P1_SET_BO_OFFSET_MASK)
  15098. #define PMU_REG_1P1_SET_OUTPUT_TRG_MASK (0x1F00U)
  15099. #define PMU_REG_1P1_SET_OUTPUT_TRG_SHIFT (8U)
  15100. #define PMU_REG_1P1_SET_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_OUTPUT_TRG_SHIFT)) & PMU_REG_1P1_SET_OUTPUT_TRG_MASK)
  15101. #define PMU_REG_1P1_SET_BO_VDD1P1_MASK (0x10000U)
  15102. #define PMU_REG_1P1_SET_BO_VDD1P1_SHIFT (16U)
  15103. #define PMU_REG_1P1_SET_BO_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_BO_VDD1P1_SHIFT)) & PMU_REG_1P1_SET_BO_VDD1P1_MASK)
  15104. #define PMU_REG_1P1_SET_OK_VDD1P1_MASK (0x20000U)
  15105. #define PMU_REG_1P1_SET_OK_VDD1P1_SHIFT (17U)
  15106. #define PMU_REG_1P1_SET_OK_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_OK_VDD1P1_SHIFT)) & PMU_REG_1P1_SET_OK_VDD1P1_MASK)
  15107. #define PMU_REG_1P1_SET_ENABLE_WEAK_LINREG_MASK (0x40000U)
  15108. #define PMU_REG_1P1_SET_ENABLE_WEAK_LINREG_SHIFT (18U)
  15109. #define PMU_REG_1P1_SET_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_SET_ENABLE_WEAK_LINREG_MASK)
  15110. #define PMU_REG_1P1_SET_SELREF_WEAK_LINREG_MASK (0x80000U)
  15111. #define PMU_REG_1P1_SET_SELREF_WEAK_LINREG_SHIFT (19U)
  15112. #define PMU_REG_1P1_SET_SELREF_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_SET_SELREF_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_SET_SELREF_WEAK_LINREG_MASK)
  15113. /*! @name REG_1P1_CLR - Regulator 1P1 Register */
  15114. #define PMU_REG_1P1_CLR_ENABLE_LINREG_MASK (0x1U)
  15115. #define PMU_REG_1P1_CLR_ENABLE_LINREG_SHIFT (0U)
  15116. #define PMU_REG_1P1_CLR_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_ENABLE_LINREG_SHIFT)) & PMU_REG_1P1_CLR_ENABLE_LINREG_MASK)
  15117. #define PMU_REG_1P1_CLR_ENABLE_BO_MASK (0x2U)
  15118. #define PMU_REG_1P1_CLR_ENABLE_BO_SHIFT (1U)
  15119. #define PMU_REG_1P1_CLR_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_ENABLE_BO_SHIFT)) & PMU_REG_1P1_CLR_ENABLE_BO_MASK)
  15120. #define PMU_REG_1P1_CLR_ENABLE_ILIMIT_MASK (0x4U)
  15121. #define PMU_REG_1P1_CLR_ENABLE_ILIMIT_SHIFT (2U)
  15122. #define PMU_REG_1P1_CLR_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_ENABLE_ILIMIT_SHIFT)) & PMU_REG_1P1_CLR_ENABLE_ILIMIT_MASK)
  15123. #define PMU_REG_1P1_CLR_ENABLE_PULLDOWN_MASK (0x8U)
  15124. #define PMU_REG_1P1_CLR_ENABLE_PULLDOWN_SHIFT (3U)
  15125. #define PMU_REG_1P1_CLR_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_1P1_CLR_ENABLE_PULLDOWN_MASK)
  15126. #define PMU_REG_1P1_CLR_BO_OFFSET_MASK (0x70U)
  15127. #define PMU_REG_1P1_CLR_BO_OFFSET_SHIFT (4U)
  15128. #define PMU_REG_1P1_CLR_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_BO_OFFSET_SHIFT)) & PMU_REG_1P1_CLR_BO_OFFSET_MASK)
  15129. #define PMU_REG_1P1_CLR_OUTPUT_TRG_MASK (0x1F00U)
  15130. #define PMU_REG_1P1_CLR_OUTPUT_TRG_SHIFT (8U)
  15131. #define PMU_REG_1P1_CLR_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_OUTPUT_TRG_SHIFT)) & PMU_REG_1P1_CLR_OUTPUT_TRG_MASK)
  15132. #define PMU_REG_1P1_CLR_BO_VDD1P1_MASK (0x10000U)
  15133. #define PMU_REG_1P1_CLR_BO_VDD1P1_SHIFT (16U)
  15134. #define PMU_REG_1P1_CLR_BO_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_BO_VDD1P1_SHIFT)) & PMU_REG_1P1_CLR_BO_VDD1P1_MASK)
  15135. #define PMU_REG_1P1_CLR_OK_VDD1P1_MASK (0x20000U)
  15136. #define PMU_REG_1P1_CLR_OK_VDD1P1_SHIFT (17U)
  15137. #define PMU_REG_1P1_CLR_OK_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_OK_VDD1P1_SHIFT)) & PMU_REG_1P1_CLR_OK_VDD1P1_MASK)
  15138. #define PMU_REG_1P1_CLR_ENABLE_WEAK_LINREG_MASK (0x40000U)
  15139. #define PMU_REG_1P1_CLR_ENABLE_WEAK_LINREG_SHIFT (18U)
  15140. #define PMU_REG_1P1_CLR_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_CLR_ENABLE_WEAK_LINREG_MASK)
  15141. #define PMU_REG_1P1_CLR_SELREF_WEAK_LINREG_MASK (0x80000U)
  15142. #define PMU_REG_1P1_CLR_SELREF_WEAK_LINREG_SHIFT (19U)
  15143. #define PMU_REG_1P1_CLR_SELREF_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_CLR_SELREF_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_CLR_SELREF_WEAK_LINREG_MASK)
  15144. /*! @name REG_1P1_TOG - Regulator 1P1 Register */
  15145. #define PMU_REG_1P1_TOG_ENABLE_LINREG_MASK (0x1U)
  15146. #define PMU_REG_1P1_TOG_ENABLE_LINREG_SHIFT (0U)
  15147. #define PMU_REG_1P1_TOG_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_ENABLE_LINREG_SHIFT)) & PMU_REG_1P1_TOG_ENABLE_LINREG_MASK)
  15148. #define PMU_REG_1P1_TOG_ENABLE_BO_MASK (0x2U)
  15149. #define PMU_REG_1P1_TOG_ENABLE_BO_SHIFT (1U)
  15150. #define PMU_REG_1P1_TOG_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_ENABLE_BO_SHIFT)) & PMU_REG_1P1_TOG_ENABLE_BO_MASK)
  15151. #define PMU_REG_1P1_TOG_ENABLE_ILIMIT_MASK (0x4U)
  15152. #define PMU_REG_1P1_TOG_ENABLE_ILIMIT_SHIFT (2U)
  15153. #define PMU_REG_1P1_TOG_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_ENABLE_ILIMIT_SHIFT)) & PMU_REG_1P1_TOG_ENABLE_ILIMIT_MASK)
  15154. #define PMU_REG_1P1_TOG_ENABLE_PULLDOWN_MASK (0x8U)
  15155. #define PMU_REG_1P1_TOG_ENABLE_PULLDOWN_SHIFT (3U)
  15156. #define PMU_REG_1P1_TOG_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_1P1_TOG_ENABLE_PULLDOWN_MASK)
  15157. #define PMU_REG_1P1_TOG_BO_OFFSET_MASK (0x70U)
  15158. #define PMU_REG_1P1_TOG_BO_OFFSET_SHIFT (4U)
  15159. #define PMU_REG_1P1_TOG_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_BO_OFFSET_SHIFT)) & PMU_REG_1P1_TOG_BO_OFFSET_MASK)
  15160. #define PMU_REG_1P1_TOG_OUTPUT_TRG_MASK (0x1F00U)
  15161. #define PMU_REG_1P1_TOG_OUTPUT_TRG_SHIFT (8U)
  15162. #define PMU_REG_1P1_TOG_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_OUTPUT_TRG_SHIFT)) & PMU_REG_1P1_TOG_OUTPUT_TRG_MASK)
  15163. #define PMU_REG_1P1_TOG_BO_VDD1P1_MASK (0x10000U)
  15164. #define PMU_REG_1P1_TOG_BO_VDD1P1_SHIFT (16U)
  15165. #define PMU_REG_1P1_TOG_BO_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_BO_VDD1P1_SHIFT)) & PMU_REG_1P1_TOG_BO_VDD1P1_MASK)
  15166. #define PMU_REG_1P1_TOG_OK_VDD1P1_MASK (0x20000U)
  15167. #define PMU_REG_1P1_TOG_OK_VDD1P1_SHIFT (17U)
  15168. #define PMU_REG_1P1_TOG_OK_VDD1P1(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_OK_VDD1P1_SHIFT)) & PMU_REG_1P1_TOG_OK_VDD1P1_MASK)
  15169. #define PMU_REG_1P1_TOG_ENABLE_WEAK_LINREG_MASK (0x40000U)
  15170. #define PMU_REG_1P1_TOG_ENABLE_WEAK_LINREG_SHIFT (18U)
  15171. #define PMU_REG_1P1_TOG_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_TOG_ENABLE_WEAK_LINREG_MASK)
  15172. #define PMU_REG_1P1_TOG_SELREF_WEAK_LINREG_MASK (0x80000U)
  15173. #define PMU_REG_1P1_TOG_SELREF_WEAK_LINREG_SHIFT (19U)
  15174. #define PMU_REG_1P1_TOG_SELREF_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_1P1_TOG_SELREF_WEAK_LINREG_SHIFT)) & PMU_REG_1P1_TOG_SELREF_WEAK_LINREG_MASK)
  15175. /*! @name REG_3P0 - Regulator 3P0 Register */
  15176. #define PMU_REG_3P0_ENABLE_LINREG_MASK (0x1U)
  15177. #define PMU_REG_3P0_ENABLE_LINREG_SHIFT (0U)
  15178. #define PMU_REG_3P0_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_ENABLE_LINREG_SHIFT)) & PMU_REG_3P0_ENABLE_LINREG_MASK)
  15179. #define PMU_REG_3P0_ENABLE_BO_MASK (0x2U)
  15180. #define PMU_REG_3P0_ENABLE_BO_SHIFT (1U)
  15181. #define PMU_REG_3P0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_ENABLE_BO_SHIFT)) & PMU_REG_3P0_ENABLE_BO_MASK)
  15182. #define PMU_REG_3P0_ENABLE_ILIMIT_MASK (0x4U)
  15183. #define PMU_REG_3P0_ENABLE_ILIMIT_SHIFT (2U)
  15184. #define PMU_REG_3P0_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_ENABLE_ILIMIT_SHIFT)) & PMU_REG_3P0_ENABLE_ILIMIT_MASK)
  15185. #define PMU_REG_3P0_BO_OFFSET_MASK (0x70U)
  15186. #define PMU_REG_3P0_BO_OFFSET_SHIFT (4U)
  15187. #define PMU_REG_3P0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_BO_OFFSET_SHIFT)) & PMU_REG_3P0_BO_OFFSET_MASK)
  15188. #define PMU_REG_3P0_VBUS_SEL_MASK (0x80U)
  15189. #define PMU_REG_3P0_VBUS_SEL_SHIFT (7U)
  15190. #define PMU_REG_3P0_VBUS_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_VBUS_SEL_SHIFT)) & PMU_REG_3P0_VBUS_SEL_MASK)
  15191. #define PMU_REG_3P0_OUTPUT_TRG_MASK (0x1F00U)
  15192. #define PMU_REG_3P0_OUTPUT_TRG_SHIFT (8U)
  15193. #define PMU_REG_3P0_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_OUTPUT_TRG_SHIFT)) & PMU_REG_3P0_OUTPUT_TRG_MASK)
  15194. #define PMU_REG_3P0_BO_VDD3P0_MASK (0x10000U)
  15195. #define PMU_REG_3P0_BO_VDD3P0_SHIFT (16U)
  15196. #define PMU_REG_3P0_BO_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_BO_VDD3P0_SHIFT)) & PMU_REG_3P0_BO_VDD3P0_MASK)
  15197. #define PMU_REG_3P0_OK_VDD3P0_MASK (0x20000U)
  15198. #define PMU_REG_3P0_OK_VDD3P0_SHIFT (17U)
  15199. #define PMU_REG_3P0_OK_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_OK_VDD3P0_SHIFT)) & PMU_REG_3P0_OK_VDD3P0_MASK)
  15200. /*! @name REG_3P0_SET - Regulator 3P0 Register */
  15201. #define PMU_REG_3P0_SET_ENABLE_LINREG_MASK (0x1U)
  15202. #define PMU_REG_3P0_SET_ENABLE_LINREG_SHIFT (0U)
  15203. #define PMU_REG_3P0_SET_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_SET_ENABLE_LINREG_SHIFT)) & PMU_REG_3P0_SET_ENABLE_LINREG_MASK)
  15204. #define PMU_REG_3P0_SET_ENABLE_BO_MASK (0x2U)
  15205. #define PMU_REG_3P0_SET_ENABLE_BO_SHIFT (1U)
  15206. #define PMU_REG_3P0_SET_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_SET_ENABLE_BO_SHIFT)) & PMU_REG_3P0_SET_ENABLE_BO_MASK)
  15207. #define PMU_REG_3P0_SET_ENABLE_ILIMIT_MASK (0x4U)
  15208. #define PMU_REG_3P0_SET_ENABLE_ILIMIT_SHIFT (2U)
  15209. #define PMU_REG_3P0_SET_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_SET_ENABLE_ILIMIT_SHIFT)) & PMU_REG_3P0_SET_ENABLE_ILIMIT_MASK)
  15210. #define PMU_REG_3P0_SET_BO_OFFSET_MASK (0x70U)
  15211. #define PMU_REG_3P0_SET_BO_OFFSET_SHIFT (4U)
  15212. #define PMU_REG_3P0_SET_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_SET_BO_OFFSET_SHIFT)) & PMU_REG_3P0_SET_BO_OFFSET_MASK)
  15213. #define PMU_REG_3P0_SET_VBUS_SEL_MASK (0x80U)
  15214. #define PMU_REG_3P0_SET_VBUS_SEL_SHIFT (7U)
  15215. #define PMU_REG_3P0_SET_VBUS_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_SET_VBUS_SEL_SHIFT)) & PMU_REG_3P0_SET_VBUS_SEL_MASK)
  15216. #define PMU_REG_3P0_SET_OUTPUT_TRG_MASK (0x1F00U)
  15217. #define PMU_REG_3P0_SET_OUTPUT_TRG_SHIFT (8U)
  15218. #define PMU_REG_3P0_SET_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_SET_OUTPUT_TRG_SHIFT)) & PMU_REG_3P0_SET_OUTPUT_TRG_MASK)
  15219. #define PMU_REG_3P0_SET_BO_VDD3P0_MASK (0x10000U)
  15220. #define PMU_REG_3P0_SET_BO_VDD3P0_SHIFT (16U)
  15221. #define PMU_REG_3P0_SET_BO_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_SET_BO_VDD3P0_SHIFT)) & PMU_REG_3P0_SET_BO_VDD3P0_MASK)
  15222. #define PMU_REG_3P0_SET_OK_VDD3P0_MASK (0x20000U)
  15223. #define PMU_REG_3P0_SET_OK_VDD3P0_SHIFT (17U)
  15224. #define PMU_REG_3P0_SET_OK_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_SET_OK_VDD3P0_SHIFT)) & PMU_REG_3P0_SET_OK_VDD3P0_MASK)
  15225. /*! @name REG_3P0_CLR - Regulator 3P0 Register */
  15226. #define PMU_REG_3P0_CLR_ENABLE_LINREG_MASK (0x1U)
  15227. #define PMU_REG_3P0_CLR_ENABLE_LINREG_SHIFT (0U)
  15228. #define PMU_REG_3P0_CLR_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_CLR_ENABLE_LINREG_SHIFT)) & PMU_REG_3P0_CLR_ENABLE_LINREG_MASK)
  15229. #define PMU_REG_3P0_CLR_ENABLE_BO_MASK (0x2U)
  15230. #define PMU_REG_3P0_CLR_ENABLE_BO_SHIFT (1U)
  15231. #define PMU_REG_3P0_CLR_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_CLR_ENABLE_BO_SHIFT)) & PMU_REG_3P0_CLR_ENABLE_BO_MASK)
  15232. #define PMU_REG_3P0_CLR_ENABLE_ILIMIT_MASK (0x4U)
  15233. #define PMU_REG_3P0_CLR_ENABLE_ILIMIT_SHIFT (2U)
  15234. #define PMU_REG_3P0_CLR_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_CLR_ENABLE_ILIMIT_SHIFT)) & PMU_REG_3P0_CLR_ENABLE_ILIMIT_MASK)
  15235. #define PMU_REG_3P0_CLR_BO_OFFSET_MASK (0x70U)
  15236. #define PMU_REG_3P0_CLR_BO_OFFSET_SHIFT (4U)
  15237. #define PMU_REG_3P0_CLR_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_CLR_BO_OFFSET_SHIFT)) & PMU_REG_3P0_CLR_BO_OFFSET_MASK)
  15238. #define PMU_REG_3P0_CLR_VBUS_SEL_MASK (0x80U)
  15239. #define PMU_REG_3P0_CLR_VBUS_SEL_SHIFT (7U)
  15240. #define PMU_REG_3P0_CLR_VBUS_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_CLR_VBUS_SEL_SHIFT)) & PMU_REG_3P0_CLR_VBUS_SEL_MASK)
  15241. #define PMU_REG_3P0_CLR_OUTPUT_TRG_MASK (0x1F00U)
  15242. #define PMU_REG_3P0_CLR_OUTPUT_TRG_SHIFT (8U)
  15243. #define PMU_REG_3P0_CLR_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_CLR_OUTPUT_TRG_SHIFT)) & PMU_REG_3P0_CLR_OUTPUT_TRG_MASK)
  15244. #define PMU_REG_3P0_CLR_BO_VDD3P0_MASK (0x10000U)
  15245. #define PMU_REG_3P0_CLR_BO_VDD3P0_SHIFT (16U)
  15246. #define PMU_REG_3P0_CLR_BO_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_CLR_BO_VDD3P0_SHIFT)) & PMU_REG_3P0_CLR_BO_VDD3P0_MASK)
  15247. #define PMU_REG_3P0_CLR_OK_VDD3P0_MASK (0x20000U)
  15248. #define PMU_REG_3P0_CLR_OK_VDD3P0_SHIFT (17U)
  15249. #define PMU_REG_3P0_CLR_OK_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_CLR_OK_VDD3P0_SHIFT)) & PMU_REG_3P0_CLR_OK_VDD3P0_MASK)
  15250. /*! @name REG_3P0_TOG - Regulator 3P0 Register */
  15251. #define PMU_REG_3P0_TOG_ENABLE_LINREG_MASK (0x1U)
  15252. #define PMU_REG_3P0_TOG_ENABLE_LINREG_SHIFT (0U)
  15253. #define PMU_REG_3P0_TOG_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_TOG_ENABLE_LINREG_SHIFT)) & PMU_REG_3P0_TOG_ENABLE_LINREG_MASK)
  15254. #define PMU_REG_3P0_TOG_ENABLE_BO_MASK (0x2U)
  15255. #define PMU_REG_3P0_TOG_ENABLE_BO_SHIFT (1U)
  15256. #define PMU_REG_3P0_TOG_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_TOG_ENABLE_BO_SHIFT)) & PMU_REG_3P0_TOG_ENABLE_BO_MASK)
  15257. #define PMU_REG_3P0_TOG_ENABLE_ILIMIT_MASK (0x4U)
  15258. #define PMU_REG_3P0_TOG_ENABLE_ILIMIT_SHIFT (2U)
  15259. #define PMU_REG_3P0_TOG_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_TOG_ENABLE_ILIMIT_SHIFT)) & PMU_REG_3P0_TOG_ENABLE_ILIMIT_MASK)
  15260. #define PMU_REG_3P0_TOG_BO_OFFSET_MASK (0x70U)
  15261. #define PMU_REG_3P0_TOG_BO_OFFSET_SHIFT (4U)
  15262. #define PMU_REG_3P0_TOG_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_TOG_BO_OFFSET_SHIFT)) & PMU_REG_3P0_TOG_BO_OFFSET_MASK)
  15263. #define PMU_REG_3P0_TOG_VBUS_SEL_MASK (0x80U)
  15264. #define PMU_REG_3P0_TOG_VBUS_SEL_SHIFT (7U)
  15265. #define PMU_REG_3P0_TOG_VBUS_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_TOG_VBUS_SEL_SHIFT)) & PMU_REG_3P0_TOG_VBUS_SEL_MASK)
  15266. #define PMU_REG_3P0_TOG_OUTPUT_TRG_MASK (0x1F00U)
  15267. #define PMU_REG_3P0_TOG_OUTPUT_TRG_SHIFT (8U)
  15268. #define PMU_REG_3P0_TOG_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_TOG_OUTPUT_TRG_SHIFT)) & PMU_REG_3P0_TOG_OUTPUT_TRG_MASK)
  15269. #define PMU_REG_3P0_TOG_BO_VDD3P0_MASK (0x10000U)
  15270. #define PMU_REG_3P0_TOG_BO_VDD3P0_SHIFT (16U)
  15271. #define PMU_REG_3P0_TOG_BO_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_TOG_BO_VDD3P0_SHIFT)) & PMU_REG_3P0_TOG_BO_VDD3P0_MASK)
  15272. #define PMU_REG_3P0_TOG_OK_VDD3P0_MASK (0x20000U)
  15273. #define PMU_REG_3P0_TOG_OK_VDD3P0_SHIFT (17U)
  15274. #define PMU_REG_3P0_TOG_OK_VDD3P0(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_3P0_TOG_OK_VDD3P0_SHIFT)) & PMU_REG_3P0_TOG_OK_VDD3P0_MASK)
  15275. /*! @name REG_2P5 - Regulator 2P5 Register */
  15276. #define PMU_REG_2P5_ENABLE_LINREG_MASK (0x1U)
  15277. #define PMU_REG_2P5_ENABLE_LINREG_SHIFT (0U)
  15278. #define PMU_REG_2P5_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_LINREG_SHIFT)) & PMU_REG_2P5_ENABLE_LINREG_MASK)
  15279. #define PMU_REG_2P5_ENABLE_BO_MASK (0x2U)
  15280. #define PMU_REG_2P5_ENABLE_BO_SHIFT (1U)
  15281. #define PMU_REG_2P5_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_BO_SHIFT)) & PMU_REG_2P5_ENABLE_BO_MASK)
  15282. #define PMU_REG_2P5_ENABLE_ILIMIT_MASK (0x4U)
  15283. #define PMU_REG_2P5_ENABLE_ILIMIT_SHIFT (2U)
  15284. #define PMU_REG_2P5_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_ILIMIT_SHIFT)) & PMU_REG_2P5_ENABLE_ILIMIT_MASK)
  15285. #define PMU_REG_2P5_ENABLE_PULLDOWN_MASK (0x8U)
  15286. #define PMU_REG_2P5_ENABLE_PULLDOWN_SHIFT (3U)
  15287. #define PMU_REG_2P5_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_2P5_ENABLE_PULLDOWN_MASK)
  15288. #define PMU_REG_2P5_BO_OFFSET_MASK (0x70U)
  15289. #define PMU_REG_2P5_BO_OFFSET_SHIFT (4U)
  15290. #define PMU_REG_2P5_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_BO_OFFSET_SHIFT)) & PMU_REG_2P5_BO_OFFSET_MASK)
  15291. #define PMU_REG_2P5_OUTPUT_TRG_MASK (0x1F00U)
  15292. #define PMU_REG_2P5_OUTPUT_TRG_SHIFT (8U)
  15293. #define PMU_REG_2P5_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_OUTPUT_TRG_SHIFT)) & PMU_REG_2P5_OUTPUT_TRG_MASK)
  15294. #define PMU_REG_2P5_BO_VDD2P5_MASK (0x10000U)
  15295. #define PMU_REG_2P5_BO_VDD2P5_SHIFT (16U)
  15296. #define PMU_REG_2P5_BO_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_BO_VDD2P5_SHIFT)) & PMU_REG_2P5_BO_VDD2P5_MASK)
  15297. #define PMU_REG_2P5_OK_VDD2P5_MASK (0x20000U)
  15298. #define PMU_REG_2P5_OK_VDD2P5_SHIFT (17U)
  15299. #define PMU_REG_2P5_OK_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_OK_VDD2P5_SHIFT)) & PMU_REG_2P5_OK_VDD2P5_MASK)
  15300. #define PMU_REG_2P5_ENABLE_WEAK_LINREG_MASK (0x40000U)
  15301. #define PMU_REG_2P5_ENABLE_WEAK_LINREG_SHIFT (18U)
  15302. #define PMU_REG_2P5_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_2P5_ENABLE_WEAK_LINREG_MASK)
  15303. /*! @name REG_2P5_SET - Regulator 2P5 Register */
  15304. #define PMU_REG_2P5_SET_ENABLE_LINREG_MASK (0x1U)
  15305. #define PMU_REG_2P5_SET_ENABLE_LINREG_SHIFT (0U)
  15306. #define PMU_REG_2P5_SET_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_SET_ENABLE_LINREG_SHIFT)) & PMU_REG_2P5_SET_ENABLE_LINREG_MASK)
  15307. #define PMU_REG_2P5_SET_ENABLE_BO_MASK (0x2U)
  15308. #define PMU_REG_2P5_SET_ENABLE_BO_SHIFT (1U)
  15309. #define PMU_REG_2P5_SET_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_SET_ENABLE_BO_SHIFT)) & PMU_REG_2P5_SET_ENABLE_BO_MASK)
  15310. #define PMU_REG_2P5_SET_ENABLE_ILIMIT_MASK (0x4U)
  15311. #define PMU_REG_2P5_SET_ENABLE_ILIMIT_SHIFT (2U)
  15312. #define PMU_REG_2P5_SET_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_SET_ENABLE_ILIMIT_SHIFT)) & PMU_REG_2P5_SET_ENABLE_ILIMIT_MASK)
  15313. #define PMU_REG_2P5_SET_ENABLE_PULLDOWN_MASK (0x8U)
  15314. #define PMU_REG_2P5_SET_ENABLE_PULLDOWN_SHIFT (3U)
  15315. #define PMU_REG_2P5_SET_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_SET_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_2P5_SET_ENABLE_PULLDOWN_MASK)
  15316. #define PMU_REG_2P5_SET_BO_OFFSET_MASK (0x70U)
  15317. #define PMU_REG_2P5_SET_BO_OFFSET_SHIFT (4U)
  15318. #define PMU_REG_2P5_SET_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_SET_BO_OFFSET_SHIFT)) & PMU_REG_2P5_SET_BO_OFFSET_MASK)
  15319. #define PMU_REG_2P5_SET_OUTPUT_TRG_MASK (0x1F00U)
  15320. #define PMU_REG_2P5_SET_OUTPUT_TRG_SHIFT (8U)
  15321. #define PMU_REG_2P5_SET_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_SET_OUTPUT_TRG_SHIFT)) & PMU_REG_2P5_SET_OUTPUT_TRG_MASK)
  15322. #define PMU_REG_2P5_SET_BO_VDD2P5_MASK (0x10000U)
  15323. #define PMU_REG_2P5_SET_BO_VDD2P5_SHIFT (16U)
  15324. #define PMU_REG_2P5_SET_BO_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_SET_BO_VDD2P5_SHIFT)) & PMU_REG_2P5_SET_BO_VDD2P5_MASK)
  15325. #define PMU_REG_2P5_SET_OK_VDD2P5_MASK (0x20000U)
  15326. #define PMU_REG_2P5_SET_OK_VDD2P5_SHIFT (17U)
  15327. #define PMU_REG_2P5_SET_OK_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_SET_OK_VDD2P5_SHIFT)) & PMU_REG_2P5_SET_OK_VDD2P5_MASK)
  15328. #define PMU_REG_2P5_SET_ENABLE_WEAK_LINREG_MASK (0x40000U)
  15329. #define PMU_REG_2P5_SET_ENABLE_WEAK_LINREG_SHIFT (18U)
  15330. #define PMU_REG_2P5_SET_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_SET_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_2P5_SET_ENABLE_WEAK_LINREG_MASK)
  15331. /*! @name REG_2P5_CLR - Regulator 2P5 Register */
  15332. #define PMU_REG_2P5_CLR_ENABLE_LINREG_MASK (0x1U)
  15333. #define PMU_REG_2P5_CLR_ENABLE_LINREG_SHIFT (0U)
  15334. #define PMU_REG_2P5_CLR_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_CLR_ENABLE_LINREG_SHIFT)) & PMU_REG_2P5_CLR_ENABLE_LINREG_MASK)
  15335. #define PMU_REG_2P5_CLR_ENABLE_BO_MASK (0x2U)
  15336. #define PMU_REG_2P5_CLR_ENABLE_BO_SHIFT (1U)
  15337. #define PMU_REG_2P5_CLR_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_CLR_ENABLE_BO_SHIFT)) & PMU_REG_2P5_CLR_ENABLE_BO_MASK)
  15338. #define PMU_REG_2P5_CLR_ENABLE_ILIMIT_MASK (0x4U)
  15339. #define PMU_REG_2P5_CLR_ENABLE_ILIMIT_SHIFT (2U)
  15340. #define PMU_REG_2P5_CLR_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_CLR_ENABLE_ILIMIT_SHIFT)) & PMU_REG_2P5_CLR_ENABLE_ILIMIT_MASK)
  15341. #define PMU_REG_2P5_CLR_ENABLE_PULLDOWN_MASK (0x8U)
  15342. #define PMU_REG_2P5_CLR_ENABLE_PULLDOWN_SHIFT (3U)
  15343. #define PMU_REG_2P5_CLR_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_CLR_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_2P5_CLR_ENABLE_PULLDOWN_MASK)
  15344. #define PMU_REG_2P5_CLR_BO_OFFSET_MASK (0x70U)
  15345. #define PMU_REG_2P5_CLR_BO_OFFSET_SHIFT (4U)
  15346. #define PMU_REG_2P5_CLR_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_CLR_BO_OFFSET_SHIFT)) & PMU_REG_2P5_CLR_BO_OFFSET_MASK)
  15347. #define PMU_REG_2P5_CLR_OUTPUT_TRG_MASK (0x1F00U)
  15348. #define PMU_REG_2P5_CLR_OUTPUT_TRG_SHIFT (8U)
  15349. #define PMU_REG_2P5_CLR_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_CLR_OUTPUT_TRG_SHIFT)) & PMU_REG_2P5_CLR_OUTPUT_TRG_MASK)
  15350. #define PMU_REG_2P5_CLR_BO_VDD2P5_MASK (0x10000U)
  15351. #define PMU_REG_2P5_CLR_BO_VDD2P5_SHIFT (16U)
  15352. #define PMU_REG_2P5_CLR_BO_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_CLR_BO_VDD2P5_SHIFT)) & PMU_REG_2P5_CLR_BO_VDD2P5_MASK)
  15353. #define PMU_REG_2P5_CLR_OK_VDD2P5_MASK (0x20000U)
  15354. #define PMU_REG_2P5_CLR_OK_VDD2P5_SHIFT (17U)
  15355. #define PMU_REG_2P5_CLR_OK_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_CLR_OK_VDD2P5_SHIFT)) & PMU_REG_2P5_CLR_OK_VDD2P5_MASK)
  15356. #define PMU_REG_2P5_CLR_ENABLE_WEAK_LINREG_MASK (0x40000U)
  15357. #define PMU_REG_2P5_CLR_ENABLE_WEAK_LINREG_SHIFT (18U)
  15358. #define PMU_REG_2P5_CLR_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_CLR_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_2P5_CLR_ENABLE_WEAK_LINREG_MASK)
  15359. /*! @name REG_2P5_TOG - Regulator 2P5 Register */
  15360. #define PMU_REG_2P5_TOG_ENABLE_LINREG_MASK (0x1U)
  15361. #define PMU_REG_2P5_TOG_ENABLE_LINREG_SHIFT (0U)
  15362. #define PMU_REG_2P5_TOG_ENABLE_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_TOG_ENABLE_LINREG_SHIFT)) & PMU_REG_2P5_TOG_ENABLE_LINREG_MASK)
  15363. #define PMU_REG_2P5_TOG_ENABLE_BO_MASK (0x2U)
  15364. #define PMU_REG_2P5_TOG_ENABLE_BO_SHIFT (1U)
  15365. #define PMU_REG_2P5_TOG_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_TOG_ENABLE_BO_SHIFT)) & PMU_REG_2P5_TOG_ENABLE_BO_MASK)
  15366. #define PMU_REG_2P5_TOG_ENABLE_ILIMIT_MASK (0x4U)
  15367. #define PMU_REG_2P5_TOG_ENABLE_ILIMIT_SHIFT (2U)
  15368. #define PMU_REG_2P5_TOG_ENABLE_ILIMIT(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_TOG_ENABLE_ILIMIT_SHIFT)) & PMU_REG_2P5_TOG_ENABLE_ILIMIT_MASK)
  15369. #define PMU_REG_2P5_TOG_ENABLE_PULLDOWN_MASK (0x8U)
  15370. #define PMU_REG_2P5_TOG_ENABLE_PULLDOWN_SHIFT (3U)
  15371. #define PMU_REG_2P5_TOG_ENABLE_PULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_TOG_ENABLE_PULLDOWN_SHIFT)) & PMU_REG_2P5_TOG_ENABLE_PULLDOWN_MASK)
  15372. #define PMU_REG_2P5_TOG_BO_OFFSET_MASK (0x70U)
  15373. #define PMU_REG_2P5_TOG_BO_OFFSET_SHIFT (4U)
  15374. #define PMU_REG_2P5_TOG_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_TOG_BO_OFFSET_SHIFT)) & PMU_REG_2P5_TOG_BO_OFFSET_MASK)
  15375. #define PMU_REG_2P5_TOG_OUTPUT_TRG_MASK (0x1F00U)
  15376. #define PMU_REG_2P5_TOG_OUTPUT_TRG_SHIFT (8U)
  15377. #define PMU_REG_2P5_TOG_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_TOG_OUTPUT_TRG_SHIFT)) & PMU_REG_2P5_TOG_OUTPUT_TRG_MASK)
  15378. #define PMU_REG_2P5_TOG_BO_VDD2P5_MASK (0x10000U)
  15379. #define PMU_REG_2P5_TOG_BO_VDD2P5_SHIFT (16U)
  15380. #define PMU_REG_2P5_TOG_BO_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_TOG_BO_VDD2P5_SHIFT)) & PMU_REG_2P5_TOG_BO_VDD2P5_MASK)
  15381. #define PMU_REG_2P5_TOG_OK_VDD2P5_MASK (0x20000U)
  15382. #define PMU_REG_2P5_TOG_OK_VDD2P5_SHIFT (17U)
  15383. #define PMU_REG_2P5_TOG_OK_VDD2P5(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_TOG_OK_VDD2P5_SHIFT)) & PMU_REG_2P5_TOG_OK_VDD2P5_MASK)
  15384. #define PMU_REG_2P5_TOG_ENABLE_WEAK_LINREG_MASK (0x40000U)
  15385. #define PMU_REG_2P5_TOG_ENABLE_WEAK_LINREG_SHIFT (18U)
  15386. #define PMU_REG_2P5_TOG_ENABLE_WEAK_LINREG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_2P5_TOG_ENABLE_WEAK_LINREG_SHIFT)) & PMU_REG_2P5_TOG_ENABLE_WEAK_LINREG_MASK)
  15387. /*! @name REG_CORE - Digital Regulator Core Register */
  15388. #define PMU_REG_CORE_REG0_TARG_MASK (0x1FU)
  15389. #define PMU_REG_CORE_REG0_TARG_SHIFT (0U)
  15390. #define PMU_REG_CORE_REG0_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_REG0_TARG_SHIFT)) & PMU_REG_CORE_REG0_TARG_MASK)
  15391. #define PMU_REG_CORE_REG2_TARG_MASK (0x7C0000U)
  15392. #define PMU_REG_CORE_REG2_TARG_SHIFT (18U)
  15393. #define PMU_REG_CORE_REG2_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_REG2_TARG_SHIFT)) & PMU_REG_CORE_REG2_TARG_MASK)
  15394. #define PMU_REG_CORE_RAMP_RATE_MASK (0x18000000U)
  15395. #define PMU_REG_CORE_RAMP_RATE_SHIFT (27U)
  15396. #define PMU_REG_CORE_RAMP_RATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_RAMP_RATE_SHIFT)) & PMU_REG_CORE_RAMP_RATE_MASK)
  15397. #define PMU_REG_CORE_FET_ODRIVE_MASK (0x20000000U)
  15398. #define PMU_REG_CORE_FET_ODRIVE_SHIFT (29U)
  15399. #define PMU_REG_CORE_FET_ODRIVE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_FET_ODRIVE_SHIFT)) & PMU_REG_CORE_FET_ODRIVE_MASK)
  15400. /*! @name REG_CORE_SET - Digital Regulator Core Register */
  15401. #define PMU_REG_CORE_SET_REG0_TARG_MASK (0x1FU)
  15402. #define PMU_REG_CORE_SET_REG0_TARG_SHIFT (0U)
  15403. #define PMU_REG_CORE_SET_REG0_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_SET_REG0_TARG_SHIFT)) & PMU_REG_CORE_SET_REG0_TARG_MASK)
  15404. #define PMU_REG_CORE_SET_REG2_TARG_MASK (0x7C0000U)
  15405. #define PMU_REG_CORE_SET_REG2_TARG_SHIFT (18U)
  15406. #define PMU_REG_CORE_SET_REG2_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_SET_REG2_TARG_SHIFT)) & PMU_REG_CORE_SET_REG2_TARG_MASK)
  15407. #define PMU_REG_CORE_SET_RAMP_RATE_MASK (0x18000000U)
  15408. #define PMU_REG_CORE_SET_RAMP_RATE_SHIFT (27U)
  15409. #define PMU_REG_CORE_SET_RAMP_RATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_SET_RAMP_RATE_SHIFT)) & PMU_REG_CORE_SET_RAMP_RATE_MASK)
  15410. #define PMU_REG_CORE_SET_FET_ODRIVE_MASK (0x20000000U)
  15411. #define PMU_REG_CORE_SET_FET_ODRIVE_SHIFT (29U)
  15412. #define PMU_REG_CORE_SET_FET_ODRIVE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_SET_FET_ODRIVE_SHIFT)) & PMU_REG_CORE_SET_FET_ODRIVE_MASK)
  15413. /*! @name REG_CORE_CLR - Digital Regulator Core Register */
  15414. #define PMU_REG_CORE_CLR_REG0_TARG_MASK (0x1FU)
  15415. #define PMU_REG_CORE_CLR_REG0_TARG_SHIFT (0U)
  15416. #define PMU_REG_CORE_CLR_REG0_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_CLR_REG0_TARG_SHIFT)) & PMU_REG_CORE_CLR_REG0_TARG_MASK)
  15417. #define PMU_REG_CORE_CLR_REG2_TARG_MASK (0x7C0000U)
  15418. #define PMU_REG_CORE_CLR_REG2_TARG_SHIFT (18U)
  15419. #define PMU_REG_CORE_CLR_REG2_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_CLR_REG2_TARG_SHIFT)) & PMU_REG_CORE_CLR_REG2_TARG_MASK)
  15420. #define PMU_REG_CORE_CLR_RAMP_RATE_MASK (0x18000000U)
  15421. #define PMU_REG_CORE_CLR_RAMP_RATE_SHIFT (27U)
  15422. #define PMU_REG_CORE_CLR_RAMP_RATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_CLR_RAMP_RATE_SHIFT)) & PMU_REG_CORE_CLR_RAMP_RATE_MASK)
  15423. #define PMU_REG_CORE_CLR_FET_ODRIVE_MASK (0x20000000U)
  15424. #define PMU_REG_CORE_CLR_FET_ODRIVE_SHIFT (29U)
  15425. #define PMU_REG_CORE_CLR_FET_ODRIVE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_CLR_FET_ODRIVE_SHIFT)) & PMU_REG_CORE_CLR_FET_ODRIVE_MASK)
  15426. /*! @name REG_CORE_TOG - Digital Regulator Core Register */
  15427. #define PMU_REG_CORE_TOG_REG0_TARG_MASK (0x1FU)
  15428. #define PMU_REG_CORE_TOG_REG0_TARG_SHIFT (0U)
  15429. #define PMU_REG_CORE_TOG_REG0_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_TOG_REG0_TARG_SHIFT)) & PMU_REG_CORE_TOG_REG0_TARG_MASK)
  15430. #define PMU_REG_CORE_TOG_REG2_TARG_MASK (0x7C0000U)
  15431. #define PMU_REG_CORE_TOG_REG2_TARG_SHIFT (18U)
  15432. #define PMU_REG_CORE_TOG_REG2_TARG(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_TOG_REG2_TARG_SHIFT)) & PMU_REG_CORE_TOG_REG2_TARG_MASK)
  15433. #define PMU_REG_CORE_TOG_RAMP_RATE_MASK (0x18000000U)
  15434. #define PMU_REG_CORE_TOG_RAMP_RATE_SHIFT (27U)
  15435. #define PMU_REG_CORE_TOG_RAMP_RATE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_TOG_RAMP_RATE_SHIFT)) & PMU_REG_CORE_TOG_RAMP_RATE_MASK)
  15436. #define PMU_REG_CORE_TOG_FET_ODRIVE_MASK (0x20000000U)
  15437. #define PMU_REG_CORE_TOG_FET_ODRIVE_SHIFT (29U)
  15438. #define PMU_REG_CORE_TOG_FET_ODRIVE(x) (((uint32_t)(((uint32_t)(x)) << PMU_REG_CORE_TOG_FET_ODRIVE_SHIFT)) & PMU_REG_CORE_TOG_FET_ODRIVE_MASK)
  15439. /*! @name MISC0 - Miscellaneous Register 0 */
  15440. #define PMU_MISC0_REFTOP_PWD_MASK (0x1U)
  15441. #define PMU_MISC0_REFTOP_PWD_SHIFT (0U)
  15442. #define PMU_MISC0_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_REFTOP_PWD_SHIFT)) & PMU_MISC0_REFTOP_PWD_MASK)
  15443. #define PMU_MISC0_REFTOP_SELFBIASOFF_MASK (0x8U)
  15444. #define PMU_MISC0_REFTOP_SELFBIASOFF_SHIFT (3U)
  15445. #define PMU_MISC0_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_REFTOP_SELFBIASOFF_SHIFT)) & PMU_MISC0_REFTOP_SELFBIASOFF_MASK)
  15446. #define PMU_MISC0_REFTOP_VBGADJ_MASK (0x70U)
  15447. #define PMU_MISC0_REFTOP_VBGADJ_SHIFT (4U)
  15448. #define PMU_MISC0_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_REFTOP_VBGADJ_SHIFT)) & PMU_MISC0_REFTOP_VBGADJ_MASK)
  15449. #define PMU_MISC0_REFTOP_VBGUP_MASK (0x80U)
  15450. #define PMU_MISC0_REFTOP_VBGUP_SHIFT (7U)
  15451. #define PMU_MISC0_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_REFTOP_VBGUP_SHIFT)) & PMU_MISC0_REFTOP_VBGUP_MASK)
  15452. #define PMU_MISC0_STOP_MODE_CONFIG_MASK (0xC00U)
  15453. #define PMU_MISC0_STOP_MODE_CONFIG_SHIFT (10U)
  15454. #define PMU_MISC0_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_STOP_MODE_CONFIG_SHIFT)) & PMU_MISC0_STOP_MODE_CONFIG_MASK)
  15455. #define PMU_MISC0_DISCON_HIGH_SNVS_MASK (0x1000U)
  15456. #define PMU_MISC0_DISCON_HIGH_SNVS_SHIFT (12U)
  15457. #define PMU_MISC0_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_DISCON_HIGH_SNVS_SHIFT)) & PMU_MISC0_DISCON_HIGH_SNVS_MASK)
  15458. #define PMU_MISC0_OSC_I_MASK (0x6000U)
  15459. #define PMU_MISC0_OSC_I_SHIFT (13U)
  15460. #define PMU_MISC0_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_OSC_I_SHIFT)) & PMU_MISC0_OSC_I_MASK)
  15461. #define PMU_MISC0_OSC_XTALOK_MASK (0x8000U)
  15462. #define PMU_MISC0_OSC_XTALOK_SHIFT (15U)
  15463. #define PMU_MISC0_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_OSC_XTALOK_SHIFT)) & PMU_MISC0_OSC_XTALOK_MASK)
  15464. #define PMU_MISC0_OSC_XTALOK_EN_MASK (0x10000U)
  15465. #define PMU_MISC0_OSC_XTALOK_EN_SHIFT (16U)
  15466. #define PMU_MISC0_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_OSC_XTALOK_EN_SHIFT)) & PMU_MISC0_OSC_XTALOK_EN_MASK)
  15467. #define PMU_MISC0_CLKGATE_CTRL_MASK (0x2000000U)
  15468. #define PMU_MISC0_CLKGATE_CTRL_SHIFT (25U)
  15469. #define PMU_MISC0_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLKGATE_CTRL_SHIFT)) & PMU_MISC0_CLKGATE_CTRL_MASK)
  15470. #define PMU_MISC0_CLKGATE_DELAY_MASK (0x1C000000U)
  15471. #define PMU_MISC0_CLKGATE_DELAY_SHIFT (26U)
  15472. #define PMU_MISC0_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLKGATE_DELAY_SHIFT)) & PMU_MISC0_CLKGATE_DELAY_MASK)
  15473. #define PMU_MISC0_RTC_XTAL_SOURCE_MASK (0x20000000U)
  15474. #define PMU_MISC0_RTC_XTAL_SOURCE_SHIFT (29U)
  15475. #define PMU_MISC0_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_RTC_XTAL_SOURCE_SHIFT)) & PMU_MISC0_RTC_XTAL_SOURCE_MASK)
  15476. #define PMU_MISC0_XTAL_24M_PWD_MASK (0x40000000U)
  15477. #define PMU_MISC0_XTAL_24M_PWD_SHIFT (30U)
  15478. #define PMU_MISC0_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_XTAL_24M_PWD_SHIFT)) & PMU_MISC0_XTAL_24M_PWD_MASK)
  15479. #define PMU_MISC0_VID_PLL_PREDIV_MASK (0x80000000U)
  15480. #define PMU_MISC0_VID_PLL_PREDIV_SHIFT (31U)
  15481. #define PMU_MISC0_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_VID_PLL_PREDIV_SHIFT)) & PMU_MISC0_VID_PLL_PREDIV_MASK)
  15482. /*! @name MISC0_SET - Miscellaneous Register 0 */
  15483. #define PMU_MISC0_SET_REFTOP_PWD_MASK (0x1U)
  15484. #define PMU_MISC0_SET_REFTOP_PWD_SHIFT (0U)
  15485. #define PMU_MISC0_SET_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_REFTOP_PWD_SHIFT)) & PMU_MISC0_SET_REFTOP_PWD_MASK)
  15486. #define PMU_MISC0_SET_REFTOP_SELFBIASOFF_MASK (0x8U)
  15487. #define PMU_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT (3U)
  15488. #define PMU_MISC0_SET_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT)) & PMU_MISC0_SET_REFTOP_SELFBIASOFF_MASK)
  15489. #define PMU_MISC0_SET_REFTOP_VBGADJ_MASK (0x70U)
  15490. #define PMU_MISC0_SET_REFTOP_VBGADJ_SHIFT (4U)
  15491. #define PMU_MISC0_SET_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_REFTOP_VBGADJ_SHIFT)) & PMU_MISC0_SET_REFTOP_VBGADJ_MASK)
  15492. #define PMU_MISC0_SET_REFTOP_VBGUP_MASK (0x80U)
  15493. #define PMU_MISC0_SET_REFTOP_VBGUP_SHIFT (7U)
  15494. #define PMU_MISC0_SET_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_REFTOP_VBGUP_SHIFT)) & PMU_MISC0_SET_REFTOP_VBGUP_MASK)
  15495. #define PMU_MISC0_SET_STOP_MODE_CONFIG_MASK (0xC00U)
  15496. #define PMU_MISC0_SET_STOP_MODE_CONFIG_SHIFT (10U)
  15497. #define PMU_MISC0_SET_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_STOP_MODE_CONFIG_SHIFT)) & PMU_MISC0_SET_STOP_MODE_CONFIG_MASK)
  15498. #define PMU_MISC0_SET_DISCON_HIGH_SNVS_MASK (0x1000U)
  15499. #define PMU_MISC0_SET_DISCON_HIGH_SNVS_SHIFT (12U)
  15500. #define PMU_MISC0_SET_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_DISCON_HIGH_SNVS_SHIFT)) & PMU_MISC0_SET_DISCON_HIGH_SNVS_MASK)
  15501. #define PMU_MISC0_SET_OSC_I_MASK (0x6000U)
  15502. #define PMU_MISC0_SET_OSC_I_SHIFT (13U)
  15503. #define PMU_MISC0_SET_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_OSC_I_SHIFT)) & PMU_MISC0_SET_OSC_I_MASK)
  15504. #define PMU_MISC0_SET_OSC_XTALOK_MASK (0x8000U)
  15505. #define PMU_MISC0_SET_OSC_XTALOK_SHIFT (15U)
  15506. #define PMU_MISC0_SET_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_OSC_XTALOK_SHIFT)) & PMU_MISC0_SET_OSC_XTALOK_MASK)
  15507. #define PMU_MISC0_SET_OSC_XTALOK_EN_MASK (0x10000U)
  15508. #define PMU_MISC0_SET_OSC_XTALOK_EN_SHIFT (16U)
  15509. #define PMU_MISC0_SET_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_OSC_XTALOK_EN_SHIFT)) & PMU_MISC0_SET_OSC_XTALOK_EN_MASK)
  15510. #define PMU_MISC0_SET_CLKGATE_CTRL_MASK (0x2000000U)
  15511. #define PMU_MISC0_SET_CLKGATE_CTRL_SHIFT (25U)
  15512. #define PMU_MISC0_SET_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_CLKGATE_CTRL_SHIFT)) & PMU_MISC0_SET_CLKGATE_CTRL_MASK)
  15513. #define PMU_MISC0_SET_CLKGATE_DELAY_MASK (0x1C000000U)
  15514. #define PMU_MISC0_SET_CLKGATE_DELAY_SHIFT (26U)
  15515. #define PMU_MISC0_SET_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_CLKGATE_DELAY_SHIFT)) & PMU_MISC0_SET_CLKGATE_DELAY_MASK)
  15516. #define PMU_MISC0_SET_RTC_XTAL_SOURCE_MASK (0x20000000U)
  15517. #define PMU_MISC0_SET_RTC_XTAL_SOURCE_SHIFT (29U)
  15518. #define PMU_MISC0_SET_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_RTC_XTAL_SOURCE_SHIFT)) & PMU_MISC0_SET_RTC_XTAL_SOURCE_MASK)
  15519. #define PMU_MISC0_SET_XTAL_24M_PWD_MASK (0x40000000U)
  15520. #define PMU_MISC0_SET_XTAL_24M_PWD_SHIFT (30U)
  15521. #define PMU_MISC0_SET_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_XTAL_24M_PWD_SHIFT)) & PMU_MISC0_SET_XTAL_24M_PWD_MASK)
  15522. #define PMU_MISC0_SET_VID_PLL_PREDIV_MASK (0x80000000U)
  15523. #define PMU_MISC0_SET_VID_PLL_PREDIV_SHIFT (31U)
  15524. #define PMU_MISC0_SET_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_SET_VID_PLL_PREDIV_SHIFT)) & PMU_MISC0_SET_VID_PLL_PREDIV_MASK)
  15525. /*! @name MISC0_CLR - Miscellaneous Register 0 */
  15526. #define PMU_MISC0_CLR_REFTOP_PWD_MASK (0x1U)
  15527. #define PMU_MISC0_CLR_REFTOP_PWD_SHIFT (0U)
  15528. #define PMU_MISC0_CLR_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_REFTOP_PWD_SHIFT)) & PMU_MISC0_CLR_REFTOP_PWD_MASK)
  15529. #define PMU_MISC0_CLR_REFTOP_SELFBIASOFF_MASK (0x8U)
  15530. #define PMU_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT (3U)
  15531. #define PMU_MISC0_CLR_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT)) & PMU_MISC0_CLR_REFTOP_SELFBIASOFF_MASK)
  15532. #define PMU_MISC0_CLR_REFTOP_VBGADJ_MASK (0x70U)
  15533. #define PMU_MISC0_CLR_REFTOP_VBGADJ_SHIFT (4U)
  15534. #define PMU_MISC0_CLR_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_REFTOP_VBGADJ_SHIFT)) & PMU_MISC0_CLR_REFTOP_VBGADJ_MASK)
  15535. #define PMU_MISC0_CLR_REFTOP_VBGUP_MASK (0x80U)
  15536. #define PMU_MISC0_CLR_REFTOP_VBGUP_SHIFT (7U)
  15537. #define PMU_MISC0_CLR_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_REFTOP_VBGUP_SHIFT)) & PMU_MISC0_CLR_REFTOP_VBGUP_MASK)
  15538. #define PMU_MISC0_CLR_STOP_MODE_CONFIG_MASK (0xC00U)
  15539. #define PMU_MISC0_CLR_STOP_MODE_CONFIG_SHIFT (10U)
  15540. #define PMU_MISC0_CLR_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_STOP_MODE_CONFIG_SHIFT)) & PMU_MISC0_CLR_STOP_MODE_CONFIG_MASK)
  15541. #define PMU_MISC0_CLR_DISCON_HIGH_SNVS_MASK (0x1000U)
  15542. #define PMU_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT (12U)
  15543. #define PMU_MISC0_CLR_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT)) & PMU_MISC0_CLR_DISCON_HIGH_SNVS_MASK)
  15544. #define PMU_MISC0_CLR_OSC_I_MASK (0x6000U)
  15545. #define PMU_MISC0_CLR_OSC_I_SHIFT (13U)
  15546. #define PMU_MISC0_CLR_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_OSC_I_SHIFT)) & PMU_MISC0_CLR_OSC_I_MASK)
  15547. #define PMU_MISC0_CLR_OSC_XTALOK_MASK (0x8000U)
  15548. #define PMU_MISC0_CLR_OSC_XTALOK_SHIFT (15U)
  15549. #define PMU_MISC0_CLR_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_OSC_XTALOK_SHIFT)) & PMU_MISC0_CLR_OSC_XTALOK_MASK)
  15550. #define PMU_MISC0_CLR_OSC_XTALOK_EN_MASK (0x10000U)
  15551. #define PMU_MISC0_CLR_OSC_XTALOK_EN_SHIFT (16U)
  15552. #define PMU_MISC0_CLR_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_OSC_XTALOK_EN_SHIFT)) & PMU_MISC0_CLR_OSC_XTALOK_EN_MASK)
  15553. #define PMU_MISC0_CLR_CLKGATE_CTRL_MASK (0x2000000U)
  15554. #define PMU_MISC0_CLR_CLKGATE_CTRL_SHIFT (25U)
  15555. #define PMU_MISC0_CLR_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_CLKGATE_CTRL_SHIFT)) & PMU_MISC0_CLR_CLKGATE_CTRL_MASK)
  15556. #define PMU_MISC0_CLR_CLKGATE_DELAY_MASK (0x1C000000U)
  15557. #define PMU_MISC0_CLR_CLKGATE_DELAY_SHIFT (26U)
  15558. #define PMU_MISC0_CLR_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_CLKGATE_DELAY_SHIFT)) & PMU_MISC0_CLR_CLKGATE_DELAY_MASK)
  15559. #define PMU_MISC0_CLR_RTC_XTAL_SOURCE_MASK (0x20000000U)
  15560. #define PMU_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT (29U)
  15561. #define PMU_MISC0_CLR_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT)) & PMU_MISC0_CLR_RTC_XTAL_SOURCE_MASK)
  15562. #define PMU_MISC0_CLR_XTAL_24M_PWD_MASK (0x40000000U)
  15563. #define PMU_MISC0_CLR_XTAL_24M_PWD_SHIFT (30U)
  15564. #define PMU_MISC0_CLR_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_XTAL_24M_PWD_SHIFT)) & PMU_MISC0_CLR_XTAL_24M_PWD_MASK)
  15565. #define PMU_MISC0_CLR_VID_PLL_PREDIV_MASK (0x80000000U)
  15566. #define PMU_MISC0_CLR_VID_PLL_PREDIV_SHIFT (31U)
  15567. #define PMU_MISC0_CLR_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_CLR_VID_PLL_PREDIV_SHIFT)) & PMU_MISC0_CLR_VID_PLL_PREDIV_MASK)
  15568. /*! @name MISC0_TOG - Miscellaneous Register 0 */
  15569. #define PMU_MISC0_TOG_REFTOP_PWD_MASK (0x1U)
  15570. #define PMU_MISC0_TOG_REFTOP_PWD_SHIFT (0U)
  15571. #define PMU_MISC0_TOG_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_REFTOP_PWD_SHIFT)) & PMU_MISC0_TOG_REFTOP_PWD_MASK)
  15572. #define PMU_MISC0_TOG_REFTOP_SELFBIASOFF_MASK (0x8U)
  15573. #define PMU_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT (3U)
  15574. #define PMU_MISC0_TOG_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT)) & PMU_MISC0_TOG_REFTOP_SELFBIASOFF_MASK)
  15575. #define PMU_MISC0_TOG_REFTOP_VBGADJ_MASK (0x70U)
  15576. #define PMU_MISC0_TOG_REFTOP_VBGADJ_SHIFT (4U)
  15577. #define PMU_MISC0_TOG_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_REFTOP_VBGADJ_SHIFT)) & PMU_MISC0_TOG_REFTOP_VBGADJ_MASK)
  15578. #define PMU_MISC0_TOG_REFTOP_VBGUP_MASK (0x80U)
  15579. #define PMU_MISC0_TOG_REFTOP_VBGUP_SHIFT (7U)
  15580. #define PMU_MISC0_TOG_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_REFTOP_VBGUP_SHIFT)) & PMU_MISC0_TOG_REFTOP_VBGUP_MASK)
  15581. #define PMU_MISC0_TOG_STOP_MODE_CONFIG_MASK (0xC00U)
  15582. #define PMU_MISC0_TOG_STOP_MODE_CONFIG_SHIFT (10U)
  15583. #define PMU_MISC0_TOG_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_STOP_MODE_CONFIG_SHIFT)) & PMU_MISC0_TOG_STOP_MODE_CONFIG_MASK)
  15584. #define PMU_MISC0_TOG_DISCON_HIGH_SNVS_MASK (0x1000U)
  15585. #define PMU_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT (12U)
  15586. #define PMU_MISC0_TOG_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT)) & PMU_MISC0_TOG_DISCON_HIGH_SNVS_MASK)
  15587. #define PMU_MISC0_TOG_OSC_I_MASK (0x6000U)
  15588. #define PMU_MISC0_TOG_OSC_I_SHIFT (13U)
  15589. #define PMU_MISC0_TOG_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_OSC_I_SHIFT)) & PMU_MISC0_TOG_OSC_I_MASK)
  15590. #define PMU_MISC0_TOG_OSC_XTALOK_MASK (0x8000U)
  15591. #define PMU_MISC0_TOG_OSC_XTALOK_SHIFT (15U)
  15592. #define PMU_MISC0_TOG_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_OSC_XTALOK_SHIFT)) & PMU_MISC0_TOG_OSC_XTALOK_MASK)
  15593. #define PMU_MISC0_TOG_OSC_XTALOK_EN_MASK (0x10000U)
  15594. #define PMU_MISC0_TOG_OSC_XTALOK_EN_SHIFT (16U)
  15595. #define PMU_MISC0_TOG_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_OSC_XTALOK_EN_SHIFT)) & PMU_MISC0_TOG_OSC_XTALOK_EN_MASK)
  15596. #define PMU_MISC0_TOG_CLKGATE_CTRL_MASK (0x2000000U)
  15597. #define PMU_MISC0_TOG_CLKGATE_CTRL_SHIFT (25U)
  15598. #define PMU_MISC0_TOG_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_CLKGATE_CTRL_SHIFT)) & PMU_MISC0_TOG_CLKGATE_CTRL_MASK)
  15599. #define PMU_MISC0_TOG_CLKGATE_DELAY_MASK (0x1C000000U)
  15600. #define PMU_MISC0_TOG_CLKGATE_DELAY_SHIFT (26U)
  15601. #define PMU_MISC0_TOG_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_CLKGATE_DELAY_SHIFT)) & PMU_MISC0_TOG_CLKGATE_DELAY_MASK)
  15602. #define PMU_MISC0_TOG_RTC_XTAL_SOURCE_MASK (0x20000000U)
  15603. #define PMU_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT (29U)
  15604. #define PMU_MISC0_TOG_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT)) & PMU_MISC0_TOG_RTC_XTAL_SOURCE_MASK)
  15605. #define PMU_MISC0_TOG_XTAL_24M_PWD_MASK (0x40000000U)
  15606. #define PMU_MISC0_TOG_XTAL_24M_PWD_SHIFT (30U)
  15607. #define PMU_MISC0_TOG_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_XTAL_24M_PWD_SHIFT)) & PMU_MISC0_TOG_XTAL_24M_PWD_MASK)
  15608. #define PMU_MISC0_TOG_VID_PLL_PREDIV_MASK (0x80000000U)
  15609. #define PMU_MISC0_TOG_VID_PLL_PREDIV_SHIFT (31U)
  15610. #define PMU_MISC0_TOG_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC0_TOG_VID_PLL_PREDIV_SHIFT)) & PMU_MISC0_TOG_VID_PLL_PREDIV_MASK)
  15611. /*! @name MISC1 - Miscellaneous Register 1 */
  15612. #define PMU_MISC1_LVDS1_CLK_SEL_MASK (0x1FU)
  15613. #define PMU_MISC1_LVDS1_CLK_SEL_SHIFT (0U)
  15614. #define PMU_MISC1_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_LVDS1_CLK_SEL_SHIFT)) & PMU_MISC1_LVDS1_CLK_SEL_MASK)
  15615. #define PMU_MISC1_LVDSCLK1_OBEN_MASK (0x400U)
  15616. #define PMU_MISC1_LVDSCLK1_OBEN_SHIFT (10U)
  15617. #define PMU_MISC1_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_LVDSCLK1_OBEN_SHIFT)) & PMU_MISC1_LVDSCLK1_OBEN_MASK)
  15618. #define PMU_MISC1_LVDSCLK1_IBEN_MASK (0x1000U)
  15619. #define PMU_MISC1_LVDSCLK1_IBEN_SHIFT (12U)
  15620. #define PMU_MISC1_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_LVDSCLK1_IBEN_SHIFT)) & PMU_MISC1_LVDSCLK1_IBEN_MASK)
  15621. #define PMU_MISC1_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  15622. #define PMU_MISC1_PFD_480_AUTOGATE_EN_SHIFT (16U)
  15623. #define PMU_MISC1_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_PFD_480_AUTOGATE_EN_SHIFT)) & PMU_MISC1_PFD_480_AUTOGATE_EN_MASK)
  15624. #define PMU_MISC1_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  15625. #define PMU_MISC1_PFD_528_AUTOGATE_EN_SHIFT (17U)
  15626. #define PMU_MISC1_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_PFD_528_AUTOGATE_EN_SHIFT)) & PMU_MISC1_PFD_528_AUTOGATE_EN_MASK)
  15627. #define PMU_MISC1_IRQ_TEMPPANIC_MASK (0x8000000U)
  15628. #define PMU_MISC1_IRQ_TEMPPANIC_SHIFT (27U)
  15629. #define PMU_MISC1_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_IRQ_TEMPPANIC_SHIFT)) & PMU_MISC1_IRQ_TEMPPANIC_MASK)
  15630. #define PMU_MISC1_IRQ_TEMPLOW_MASK (0x10000000U)
  15631. #define PMU_MISC1_IRQ_TEMPLOW_SHIFT (28U)
  15632. #define PMU_MISC1_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_IRQ_TEMPLOW_SHIFT)) & PMU_MISC1_IRQ_TEMPLOW_MASK)
  15633. #define PMU_MISC1_IRQ_TEMPHIGH_MASK (0x20000000U)
  15634. #define PMU_MISC1_IRQ_TEMPHIGH_SHIFT (29U)
  15635. #define PMU_MISC1_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_IRQ_TEMPHIGH_SHIFT)) & PMU_MISC1_IRQ_TEMPHIGH_MASK)
  15636. #define PMU_MISC1_IRQ_ANA_BO_MASK (0x40000000U)
  15637. #define PMU_MISC1_IRQ_ANA_BO_SHIFT (30U)
  15638. #define PMU_MISC1_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_IRQ_ANA_BO_SHIFT)) & PMU_MISC1_IRQ_ANA_BO_MASK)
  15639. #define PMU_MISC1_IRQ_DIG_BO_MASK (0x80000000U)
  15640. #define PMU_MISC1_IRQ_DIG_BO_SHIFT (31U)
  15641. #define PMU_MISC1_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_IRQ_DIG_BO_SHIFT)) & PMU_MISC1_IRQ_DIG_BO_MASK)
  15642. /*! @name MISC1_SET - Miscellaneous Register 1 */
  15643. #define PMU_MISC1_SET_LVDS1_CLK_SEL_MASK (0x1FU)
  15644. #define PMU_MISC1_SET_LVDS1_CLK_SEL_SHIFT (0U)
  15645. #define PMU_MISC1_SET_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_LVDS1_CLK_SEL_SHIFT)) & PMU_MISC1_SET_LVDS1_CLK_SEL_MASK)
  15646. #define PMU_MISC1_SET_LVDSCLK1_OBEN_MASK (0x400U)
  15647. #define PMU_MISC1_SET_LVDSCLK1_OBEN_SHIFT (10U)
  15648. #define PMU_MISC1_SET_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_LVDSCLK1_OBEN_SHIFT)) & PMU_MISC1_SET_LVDSCLK1_OBEN_MASK)
  15649. #define PMU_MISC1_SET_LVDSCLK1_IBEN_MASK (0x1000U)
  15650. #define PMU_MISC1_SET_LVDSCLK1_IBEN_SHIFT (12U)
  15651. #define PMU_MISC1_SET_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_LVDSCLK1_IBEN_SHIFT)) & PMU_MISC1_SET_LVDSCLK1_IBEN_MASK)
  15652. #define PMU_MISC1_SET_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  15653. #define PMU_MISC1_SET_PFD_480_AUTOGATE_EN_SHIFT (16U)
  15654. #define PMU_MISC1_SET_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_PFD_480_AUTOGATE_EN_SHIFT)) & PMU_MISC1_SET_PFD_480_AUTOGATE_EN_MASK)
  15655. #define PMU_MISC1_SET_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  15656. #define PMU_MISC1_SET_PFD_528_AUTOGATE_EN_SHIFT (17U)
  15657. #define PMU_MISC1_SET_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_PFD_528_AUTOGATE_EN_SHIFT)) & PMU_MISC1_SET_PFD_528_AUTOGATE_EN_MASK)
  15658. #define PMU_MISC1_SET_IRQ_TEMPPANIC_MASK (0x8000000U)
  15659. #define PMU_MISC1_SET_IRQ_TEMPPANIC_SHIFT (27U)
  15660. #define PMU_MISC1_SET_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_IRQ_TEMPPANIC_SHIFT)) & PMU_MISC1_SET_IRQ_TEMPPANIC_MASK)
  15661. #define PMU_MISC1_SET_IRQ_TEMPLOW_MASK (0x10000000U)
  15662. #define PMU_MISC1_SET_IRQ_TEMPLOW_SHIFT (28U)
  15663. #define PMU_MISC1_SET_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_IRQ_TEMPLOW_SHIFT)) & PMU_MISC1_SET_IRQ_TEMPLOW_MASK)
  15664. #define PMU_MISC1_SET_IRQ_TEMPHIGH_MASK (0x20000000U)
  15665. #define PMU_MISC1_SET_IRQ_TEMPHIGH_SHIFT (29U)
  15666. #define PMU_MISC1_SET_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_IRQ_TEMPHIGH_SHIFT)) & PMU_MISC1_SET_IRQ_TEMPHIGH_MASK)
  15667. #define PMU_MISC1_SET_IRQ_ANA_BO_MASK (0x40000000U)
  15668. #define PMU_MISC1_SET_IRQ_ANA_BO_SHIFT (30U)
  15669. #define PMU_MISC1_SET_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_IRQ_ANA_BO_SHIFT)) & PMU_MISC1_SET_IRQ_ANA_BO_MASK)
  15670. #define PMU_MISC1_SET_IRQ_DIG_BO_MASK (0x80000000U)
  15671. #define PMU_MISC1_SET_IRQ_DIG_BO_SHIFT (31U)
  15672. #define PMU_MISC1_SET_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_SET_IRQ_DIG_BO_SHIFT)) & PMU_MISC1_SET_IRQ_DIG_BO_MASK)
  15673. /*! @name MISC1_CLR - Miscellaneous Register 1 */
  15674. #define PMU_MISC1_CLR_LVDS1_CLK_SEL_MASK (0x1FU)
  15675. #define PMU_MISC1_CLR_LVDS1_CLK_SEL_SHIFT (0U)
  15676. #define PMU_MISC1_CLR_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_LVDS1_CLK_SEL_SHIFT)) & PMU_MISC1_CLR_LVDS1_CLK_SEL_MASK)
  15677. #define PMU_MISC1_CLR_LVDSCLK1_OBEN_MASK (0x400U)
  15678. #define PMU_MISC1_CLR_LVDSCLK1_OBEN_SHIFT (10U)
  15679. #define PMU_MISC1_CLR_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_LVDSCLK1_OBEN_SHIFT)) & PMU_MISC1_CLR_LVDSCLK1_OBEN_MASK)
  15680. #define PMU_MISC1_CLR_LVDSCLK1_IBEN_MASK (0x1000U)
  15681. #define PMU_MISC1_CLR_LVDSCLK1_IBEN_SHIFT (12U)
  15682. #define PMU_MISC1_CLR_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_LVDSCLK1_IBEN_SHIFT)) & PMU_MISC1_CLR_LVDSCLK1_IBEN_MASK)
  15683. #define PMU_MISC1_CLR_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  15684. #define PMU_MISC1_CLR_PFD_480_AUTOGATE_EN_SHIFT (16U)
  15685. #define PMU_MISC1_CLR_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_PFD_480_AUTOGATE_EN_SHIFT)) & PMU_MISC1_CLR_PFD_480_AUTOGATE_EN_MASK)
  15686. #define PMU_MISC1_CLR_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  15687. #define PMU_MISC1_CLR_PFD_528_AUTOGATE_EN_SHIFT (17U)
  15688. #define PMU_MISC1_CLR_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_PFD_528_AUTOGATE_EN_SHIFT)) & PMU_MISC1_CLR_PFD_528_AUTOGATE_EN_MASK)
  15689. #define PMU_MISC1_CLR_IRQ_TEMPPANIC_MASK (0x8000000U)
  15690. #define PMU_MISC1_CLR_IRQ_TEMPPANIC_SHIFT (27U)
  15691. #define PMU_MISC1_CLR_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_IRQ_TEMPPANIC_SHIFT)) & PMU_MISC1_CLR_IRQ_TEMPPANIC_MASK)
  15692. #define PMU_MISC1_CLR_IRQ_TEMPLOW_MASK (0x10000000U)
  15693. #define PMU_MISC1_CLR_IRQ_TEMPLOW_SHIFT (28U)
  15694. #define PMU_MISC1_CLR_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_IRQ_TEMPLOW_SHIFT)) & PMU_MISC1_CLR_IRQ_TEMPLOW_MASK)
  15695. #define PMU_MISC1_CLR_IRQ_TEMPHIGH_MASK (0x20000000U)
  15696. #define PMU_MISC1_CLR_IRQ_TEMPHIGH_SHIFT (29U)
  15697. #define PMU_MISC1_CLR_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_IRQ_TEMPHIGH_SHIFT)) & PMU_MISC1_CLR_IRQ_TEMPHIGH_MASK)
  15698. #define PMU_MISC1_CLR_IRQ_ANA_BO_MASK (0x40000000U)
  15699. #define PMU_MISC1_CLR_IRQ_ANA_BO_SHIFT (30U)
  15700. #define PMU_MISC1_CLR_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_IRQ_ANA_BO_SHIFT)) & PMU_MISC1_CLR_IRQ_ANA_BO_MASK)
  15701. #define PMU_MISC1_CLR_IRQ_DIG_BO_MASK (0x80000000U)
  15702. #define PMU_MISC1_CLR_IRQ_DIG_BO_SHIFT (31U)
  15703. #define PMU_MISC1_CLR_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_CLR_IRQ_DIG_BO_SHIFT)) & PMU_MISC1_CLR_IRQ_DIG_BO_MASK)
  15704. /*! @name MISC1_TOG - Miscellaneous Register 1 */
  15705. #define PMU_MISC1_TOG_LVDS1_CLK_SEL_MASK (0x1FU)
  15706. #define PMU_MISC1_TOG_LVDS1_CLK_SEL_SHIFT (0U)
  15707. #define PMU_MISC1_TOG_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_LVDS1_CLK_SEL_SHIFT)) & PMU_MISC1_TOG_LVDS1_CLK_SEL_MASK)
  15708. #define PMU_MISC1_TOG_LVDSCLK1_OBEN_MASK (0x400U)
  15709. #define PMU_MISC1_TOG_LVDSCLK1_OBEN_SHIFT (10U)
  15710. #define PMU_MISC1_TOG_LVDSCLK1_OBEN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_LVDSCLK1_OBEN_SHIFT)) & PMU_MISC1_TOG_LVDSCLK1_OBEN_MASK)
  15711. #define PMU_MISC1_TOG_LVDSCLK1_IBEN_MASK (0x1000U)
  15712. #define PMU_MISC1_TOG_LVDSCLK1_IBEN_SHIFT (12U)
  15713. #define PMU_MISC1_TOG_LVDSCLK1_IBEN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_LVDSCLK1_IBEN_SHIFT)) & PMU_MISC1_TOG_LVDSCLK1_IBEN_MASK)
  15714. #define PMU_MISC1_TOG_PFD_480_AUTOGATE_EN_MASK (0x10000U)
  15715. #define PMU_MISC1_TOG_PFD_480_AUTOGATE_EN_SHIFT (16U)
  15716. #define PMU_MISC1_TOG_PFD_480_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_PFD_480_AUTOGATE_EN_SHIFT)) & PMU_MISC1_TOG_PFD_480_AUTOGATE_EN_MASK)
  15717. #define PMU_MISC1_TOG_PFD_528_AUTOGATE_EN_MASK (0x20000U)
  15718. #define PMU_MISC1_TOG_PFD_528_AUTOGATE_EN_SHIFT (17U)
  15719. #define PMU_MISC1_TOG_PFD_528_AUTOGATE_EN(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_PFD_528_AUTOGATE_EN_SHIFT)) & PMU_MISC1_TOG_PFD_528_AUTOGATE_EN_MASK)
  15720. #define PMU_MISC1_TOG_IRQ_TEMPPANIC_MASK (0x8000000U)
  15721. #define PMU_MISC1_TOG_IRQ_TEMPPANIC_SHIFT (27U)
  15722. #define PMU_MISC1_TOG_IRQ_TEMPPANIC(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_IRQ_TEMPPANIC_SHIFT)) & PMU_MISC1_TOG_IRQ_TEMPPANIC_MASK)
  15723. #define PMU_MISC1_TOG_IRQ_TEMPLOW_MASK (0x10000000U)
  15724. #define PMU_MISC1_TOG_IRQ_TEMPLOW_SHIFT (28U)
  15725. #define PMU_MISC1_TOG_IRQ_TEMPLOW(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_IRQ_TEMPLOW_SHIFT)) & PMU_MISC1_TOG_IRQ_TEMPLOW_MASK)
  15726. #define PMU_MISC1_TOG_IRQ_TEMPHIGH_MASK (0x20000000U)
  15727. #define PMU_MISC1_TOG_IRQ_TEMPHIGH_SHIFT (29U)
  15728. #define PMU_MISC1_TOG_IRQ_TEMPHIGH(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_IRQ_TEMPHIGH_SHIFT)) & PMU_MISC1_TOG_IRQ_TEMPHIGH_MASK)
  15729. #define PMU_MISC1_TOG_IRQ_ANA_BO_MASK (0x40000000U)
  15730. #define PMU_MISC1_TOG_IRQ_ANA_BO_SHIFT (30U)
  15731. #define PMU_MISC1_TOG_IRQ_ANA_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_IRQ_ANA_BO_SHIFT)) & PMU_MISC1_TOG_IRQ_ANA_BO_MASK)
  15732. #define PMU_MISC1_TOG_IRQ_DIG_BO_MASK (0x80000000U)
  15733. #define PMU_MISC1_TOG_IRQ_DIG_BO_SHIFT (31U)
  15734. #define PMU_MISC1_TOG_IRQ_DIG_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC1_TOG_IRQ_DIG_BO_SHIFT)) & PMU_MISC1_TOG_IRQ_DIG_BO_MASK)
  15735. /*! @name MISC2 - Miscellaneous Control Register */
  15736. #define PMU_MISC2_REG0_BO_OFFSET_MASK (0x7U)
  15737. #define PMU_MISC2_REG0_BO_OFFSET_SHIFT (0U)
  15738. #define PMU_MISC2_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_REG0_BO_OFFSET_SHIFT)) & PMU_MISC2_REG0_BO_OFFSET_MASK)
  15739. #define PMU_MISC2_REG0_BO_STATUS_MASK (0x8U)
  15740. #define PMU_MISC2_REG0_BO_STATUS_SHIFT (3U)
  15741. #define PMU_MISC2_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_REG0_BO_STATUS_SHIFT)) & PMU_MISC2_REG0_BO_STATUS_MASK)
  15742. #define PMU_MISC2_REG0_ENABLE_BO_MASK (0x20U)
  15743. #define PMU_MISC2_REG0_ENABLE_BO_SHIFT (5U)
  15744. #define PMU_MISC2_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_REG0_ENABLE_BO_SHIFT)) & PMU_MISC2_REG0_ENABLE_BO_MASK)
  15745. #define PMU_MISC2_PLL3_disable_MASK (0x80U)
  15746. #define PMU_MISC2_PLL3_disable_SHIFT (7U)
  15747. #define PMU_MISC2_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_PLL3_disable_SHIFT)) & PMU_MISC2_PLL3_disable_MASK)
  15748. #define PMU_MISC2_AUDIO_DIV_LSB_MASK (0x8000U)
  15749. #define PMU_MISC2_AUDIO_DIV_LSB_SHIFT (15U)
  15750. #define PMU_MISC2_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_AUDIO_DIV_LSB_SHIFT)) & PMU_MISC2_AUDIO_DIV_LSB_MASK)
  15751. #define PMU_MISC2_REG2_BO_OFFSET_MASK (0x70000U)
  15752. #define PMU_MISC2_REG2_BO_OFFSET_SHIFT (16U)
  15753. #define PMU_MISC2_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_REG2_BO_OFFSET_SHIFT)) & PMU_MISC2_REG2_BO_OFFSET_MASK)
  15754. #define PMU_MISC2_REG2_BO_STATUS_MASK (0x80000U)
  15755. #define PMU_MISC2_REG2_BO_STATUS_SHIFT (19U)
  15756. #define PMU_MISC2_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_REG2_BO_STATUS_SHIFT)) & PMU_MISC2_REG2_BO_STATUS_MASK)
  15757. #define PMU_MISC2_REG2_ENABLE_BO_MASK (0x200000U)
  15758. #define PMU_MISC2_REG2_ENABLE_BO_SHIFT (21U)
  15759. #define PMU_MISC2_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_REG2_ENABLE_BO_SHIFT)) & PMU_MISC2_REG2_ENABLE_BO_MASK)
  15760. #define PMU_MISC2_REG2_OK_MASK (0x400000U)
  15761. #define PMU_MISC2_REG2_OK_SHIFT (22U)
  15762. #define PMU_MISC2_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_REG2_OK_SHIFT)) & PMU_MISC2_REG2_OK_MASK)
  15763. #define PMU_MISC2_AUDIO_DIV_MSB_MASK (0x800000U)
  15764. #define PMU_MISC2_AUDIO_DIV_MSB_SHIFT (23U)
  15765. #define PMU_MISC2_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_AUDIO_DIV_MSB_SHIFT)) & PMU_MISC2_AUDIO_DIV_MSB_MASK)
  15766. #define PMU_MISC2_REG0_STEP_TIME_MASK (0x3000000U)
  15767. #define PMU_MISC2_REG0_STEP_TIME_SHIFT (24U)
  15768. #define PMU_MISC2_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_REG0_STEP_TIME_SHIFT)) & PMU_MISC2_REG0_STEP_TIME_MASK)
  15769. #define PMU_MISC2_REG2_STEP_TIME_MASK (0x30000000U)
  15770. #define PMU_MISC2_REG2_STEP_TIME_SHIFT (28U)
  15771. #define PMU_MISC2_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_REG2_STEP_TIME_SHIFT)) & PMU_MISC2_REG2_STEP_TIME_MASK)
  15772. #define PMU_MISC2_VIDEO_DIV_MASK (0xC0000000U)
  15773. #define PMU_MISC2_VIDEO_DIV_SHIFT (30U)
  15774. #define PMU_MISC2_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_VIDEO_DIV_SHIFT)) & PMU_MISC2_VIDEO_DIV_MASK)
  15775. /*! @name MISC2_SET - Miscellaneous Control Register */
  15776. #define PMU_MISC2_SET_REG0_BO_OFFSET_MASK (0x7U)
  15777. #define PMU_MISC2_SET_REG0_BO_OFFSET_SHIFT (0U)
  15778. #define PMU_MISC2_SET_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_REG0_BO_OFFSET_SHIFT)) & PMU_MISC2_SET_REG0_BO_OFFSET_MASK)
  15779. #define PMU_MISC2_SET_REG0_BO_STATUS_MASK (0x8U)
  15780. #define PMU_MISC2_SET_REG0_BO_STATUS_SHIFT (3U)
  15781. #define PMU_MISC2_SET_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_REG0_BO_STATUS_SHIFT)) & PMU_MISC2_SET_REG0_BO_STATUS_MASK)
  15782. #define PMU_MISC2_SET_REG0_ENABLE_BO_MASK (0x20U)
  15783. #define PMU_MISC2_SET_REG0_ENABLE_BO_SHIFT (5U)
  15784. #define PMU_MISC2_SET_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_REG0_ENABLE_BO_SHIFT)) & PMU_MISC2_SET_REG0_ENABLE_BO_MASK)
  15785. #define PMU_MISC2_SET_PLL3_disable_MASK (0x80U)
  15786. #define PMU_MISC2_SET_PLL3_disable_SHIFT (7U)
  15787. #define PMU_MISC2_SET_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_PLL3_disable_SHIFT)) & PMU_MISC2_SET_PLL3_disable_MASK)
  15788. #define PMU_MISC2_SET_AUDIO_DIV_LSB_MASK (0x8000U)
  15789. #define PMU_MISC2_SET_AUDIO_DIV_LSB_SHIFT (15U)
  15790. #define PMU_MISC2_SET_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_AUDIO_DIV_LSB_SHIFT)) & PMU_MISC2_SET_AUDIO_DIV_LSB_MASK)
  15791. #define PMU_MISC2_SET_REG2_BO_OFFSET_MASK (0x70000U)
  15792. #define PMU_MISC2_SET_REG2_BO_OFFSET_SHIFT (16U)
  15793. #define PMU_MISC2_SET_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_REG2_BO_OFFSET_SHIFT)) & PMU_MISC2_SET_REG2_BO_OFFSET_MASK)
  15794. #define PMU_MISC2_SET_REG2_BO_STATUS_MASK (0x80000U)
  15795. #define PMU_MISC2_SET_REG2_BO_STATUS_SHIFT (19U)
  15796. #define PMU_MISC2_SET_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_REG2_BO_STATUS_SHIFT)) & PMU_MISC2_SET_REG2_BO_STATUS_MASK)
  15797. #define PMU_MISC2_SET_REG2_ENABLE_BO_MASK (0x200000U)
  15798. #define PMU_MISC2_SET_REG2_ENABLE_BO_SHIFT (21U)
  15799. #define PMU_MISC2_SET_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_REG2_ENABLE_BO_SHIFT)) & PMU_MISC2_SET_REG2_ENABLE_BO_MASK)
  15800. #define PMU_MISC2_SET_REG2_OK_MASK (0x400000U)
  15801. #define PMU_MISC2_SET_REG2_OK_SHIFT (22U)
  15802. #define PMU_MISC2_SET_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_REG2_OK_SHIFT)) & PMU_MISC2_SET_REG2_OK_MASK)
  15803. #define PMU_MISC2_SET_AUDIO_DIV_MSB_MASK (0x800000U)
  15804. #define PMU_MISC2_SET_AUDIO_DIV_MSB_SHIFT (23U)
  15805. #define PMU_MISC2_SET_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_AUDIO_DIV_MSB_SHIFT)) & PMU_MISC2_SET_AUDIO_DIV_MSB_MASK)
  15806. #define PMU_MISC2_SET_REG0_STEP_TIME_MASK (0x3000000U)
  15807. #define PMU_MISC2_SET_REG0_STEP_TIME_SHIFT (24U)
  15808. #define PMU_MISC2_SET_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_REG0_STEP_TIME_SHIFT)) & PMU_MISC2_SET_REG0_STEP_TIME_MASK)
  15809. #define PMU_MISC2_SET_REG2_STEP_TIME_MASK (0x30000000U)
  15810. #define PMU_MISC2_SET_REG2_STEP_TIME_SHIFT (28U)
  15811. #define PMU_MISC2_SET_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_REG2_STEP_TIME_SHIFT)) & PMU_MISC2_SET_REG2_STEP_TIME_MASK)
  15812. #define PMU_MISC2_SET_VIDEO_DIV_MASK (0xC0000000U)
  15813. #define PMU_MISC2_SET_VIDEO_DIV_SHIFT (30U)
  15814. #define PMU_MISC2_SET_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_SET_VIDEO_DIV_SHIFT)) & PMU_MISC2_SET_VIDEO_DIV_MASK)
  15815. /*! @name MISC2_CLR - Miscellaneous Control Register */
  15816. #define PMU_MISC2_CLR_REG0_BO_OFFSET_MASK (0x7U)
  15817. #define PMU_MISC2_CLR_REG0_BO_OFFSET_SHIFT (0U)
  15818. #define PMU_MISC2_CLR_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_REG0_BO_OFFSET_SHIFT)) & PMU_MISC2_CLR_REG0_BO_OFFSET_MASK)
  15819. #define PMU_MISC2_CLR_REG0_BO_STATUS_MASK (0x8U)
  15820. #define PMU_MISC2_CLR_REG0_BO_STATUS_SHIFT (3U)
  15821. #define PMU_MISC2_CLR_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_REG0_BO_STATUS_SHIFT)) & PMU_MISC2_CLR_REG0_BO_STATUS_MASK)
  15822. #define PMU_MISC2_CLR_REG0_ENABLE_BO_MASK (0x20U)
  15823. #define PMU_MISC2_CLR_REG0_ENABLE_BO_SHIFT (5U)
  15824. #define PMU_MISC2_CLR_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_REG0_ENABLE_BO_SHIFT)) & PMU_MISC2_CLR_REG0_ENABLE_BO_MASK)
  15825. #define PMU_MISC2_CLR_PLL3_disable_MASK (0x80U)
  15826. #define PMU_MISC2_CLR_PLL3_disable_SHIFT (7U)
  15827. #define PMU_MISC2_CLR_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_PLL3_disable_SHIFT)) & PMU_MISC2_CLR_PLL3_disable_MASK)
  15828. #define PMU_MISC2_CLR_AUDIO_DIV_LSB_MASK (0x8000U)
  15829. #define PMU_MISC2_CLR_AUDIO_DIV_LSB_SHIFT (15U)
  15830. #define PMU_MISC2_CLR_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_AUDIO_DIV_LSB_SHIFT)) & PMU_MISC2_CLR_AUDIO_DIV_LSB_MASK)
  15831. #define PMU_MISC2_CLR_REG2_BO_OFFSET_MASK (0x70000U)
  15832. #define PMU_MISC2_CLR_REG2_BO_OFFSET_SHIFT (16U)
  15833. #define PMU_MISC2_CLR_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_REG2_BO_OFFSET_SHIFT)) & PMU_MISC2_CLR_REG2_BO_OFFSET_MASK)
  15834. #define PMU_MISC2_CLR_REG2_BO_STATUS_MASK (0x80000U)
  15835. #define PMU_MISC2_CLR_REG2_BO_STATUS_SHIFT (19U)
  15836. #define PMU_MISC2_CLR_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_REG2_BO_STATUS_SHIFT)) & PMU_MISC2_CLR_REG2_BO_STATUS_MASK)
  15837. #define PMU_MISC2_CLR_REG2_ENABLE_BO_MASK (0x200000U)
  15838. #define PMU_MISC2_CLR_REG2_ENABLE_BO_SHIFT (21U)
  15839. #define PMU_MISC2_CLR_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_REG2_ENABLE_BO_SHIFT)) & PMU_MISC2_CLR_REG2_ENABLE_BO_MASK)
  15840. #define PMU_MISC2_CLR_REG2_OK_MASK (0x400000U)
  15841. #define PMU_MISC2_CLR_REG2_OK_SHIFT (22U)
  15842. #define PMU_MISC2_CLR_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_REG2_OK_SHIFT)) & PMU_MISC2_CLR_REG2_OK_MASK)
  15843. #define PMU_MISC2_CLR_AUDIO_DIV_MSB_MASK (0x800000U)
  15844. #define PMU_MISC2_CLR_AUDIO_DIV_MSB_SHIFT (23U)
  15845. #define PMU_MISC2_CLR_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_AUDIO_DIV_MSB_SHIFT)) & PMU_MISC2_CLR_AUDIO_DIV_MSB_MASK)
  15846. #define PMU_MISC2_CLR_REG0_STEP_TIME_MASK (0x3000000U)
  15847. #define PMU_MISC2_CLR_REG0_STEP_TIME_SHIFT (24U)
  15848. #define PMU_MISC2_CLR_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_REG0_STEP_TIME_SHIFT)) & PMU_MISC2_CLR_REG0_STEP_TIME_MASK)
  15849. #define PMU_MISC2_CLR_REG2_STEP_TIME_MASK (0x30000000U)
  15850. #define PMU_MISC2_CLR_REG2_STEP_TIME_SHIFT (28U)
  15851. #define PMU_MISC2_CLR_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_REG2_STEP_TIME_SHIFT)) & PMU_MISC2_CLR_REG2_STEP_TIME_MASK)
  15852. #define PMU_MISC2_CLR_VIDEO_DIV_MASK (0xC0000000U)
  15853. #define PMU_MISC2_CLR_VIDEO_DIV_SHIFT (30U)
  15854. #define PMU_MISC2_CLR_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_CLR_VIDEO_DIV_SHIFT)) & PMU_MISC2_CLR_VIDEO_DIV_MASK)
  15855. /*! @name MISC2_TOG - Miscellaneous Control Register */
  15856. #define PMU_MISC2_TOG_REG0_BO_OFFSET_MASK (0x7U)
  15857. #define PMU_MISC2_TOG_REG0_BO_OFFSET_SHIFT (0U)
  15858. #define PMU_MISC2_TOG_REG0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_REG0_BO_OFFSET_SHIFT)) & PMU_MISC2_TOG_REG0_BO_OFFSET_MASK)
  15859. #define PMU_MISC2_TOG_REG0_BO_STATUS_MASK (0x8U)
  15860. #define PMU_MISC2_TOG_REG0_BO_STATUS_SHIFT (3U)
  15861. #define PMU_MISC2_TOG_REG0_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_REG0_BO_STATUS_SHIFT)) & PMU_MISC2_TOG_REG0_BO_STATUS_MASK)
  15862. #define PMU_MISC2_TOG_REG0_ENABLE_BO_MASK (0x20U)
  15863. #define PMU_MISC2_TOG_REG0_ENABLE_BO_SHIFT (5U)
  15864. #define PMU_MISC2_TOG_REG0_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_REG0_ENABLE_BO_SHIFT)) & PMU_MISC2_TOG_REG0_ENABLE_BO_MASK)
  15865. #define PMU_MISC2_TOG_PLL3_disable_MASK (0x80U)
  15866. #define PMU_MISC2_TOG_PLL3_disable_SHIFT (7U)
  15867. #define PMU_MISC2_TOG_PLL3_disable(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_PLL3_disable_SHIFT)) & PMU_MISC2_TOG_PLL3_disable_MASK)
  15868. #define PMU_MISC2_TOG_AUDIO_DIV_LSB_MASK (0x8000U)
  15869. #define PMU_MISC2_TOG_AUDIO_DIV_LSB_SHIFT (15U)
  15870. #define PMU_MISC2_TOG_AUDIO_DIV_LSB(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_AUDIO_DIV_LSB_SHIFT)) & PMU_MISC2_TOG_AUDIO_DIV_LSB_MASK)
  15871. #define PMU_MISC2_TOG_REG2_BO_OFFSET_MASK (0x70000U)
  15872. #define PMU_MISC2_TOG_REG2_BO_OFFSET_SHIFT (16U)
  15873. #define PMU_MISC2_TOG_REG2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_REG2_BO_OFFSET_SHIFT)) & PMU_MISC2_TOG_REG2_BO_OFFSET_MASK)
  15874. #define PMU_MISC2_TOG_REG2_BO_STATUS_MASK (0x80000U)
  15875. #define PMU_MISC2_TOG_REG2_BO_STATUS_SHIFT (19U)
  15876. #define PMU_MISC2_TOG_REG2_BO_STATUS(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_REG2_BO_STATUS_SHIFT)) & PMU_MISC2_TOG_REG2_BO_STATUS_MASK)
  15877. #define PMU_MISC2_TOG_REG2_ENABLE_BO_MASK (0x200000U)
  15878. #define PMU_MISC2_TOG_REG2_ENABLE_BO_SHIFT (21U)
  15879. #define PMU_MISC2_TOG_REG2_ENABLE_BO(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_REG2_ENABLE_BO_SHIFT)) & PMU_MISC2_TOG_REG2_ENABLE_BO_MASK)
  15880. #define PMU_MISC2_TOG_REG2_OK_MASK (0x400000U)
  15881. #define PMU_MISC2_TOG_REG2_OK_SHIFT (22U)
  15882. #define PMU_MISC2_TOG_REG2_OK(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_REG2_OK_SHIFT)) & PMU_MISC2_TOG_REG2_OK_MASK)
  15883. #define PMU_MISC2_TOG_AUDIO_DIV_MSB_MASK (0x800000U)
  15884. #define PMU_MISC2_TOG_AUDIO_DIV_MSB_SHIFT (23U)
  15885. #define PMU_MISC2_TOG_AUDIO_DIV_MSB(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_AUDIO_DIV_MSB_SHIFT)) & PMU_MISC2_TOG_AUDIO_DIV_MSB_MASK)
  15886. #define PMU_MISC2_TOG_REG0_STEP_TIME_MASK (0x3000000U)
  15887. #define PMU_MISC2_TOG_REG0_STEP_TIME_SHIFT (24U)
  15888. #define PMU_MISC2_TOG_REG0_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_REG0_STEP_TIME_SHIFT)) & PMU_MISC2_TOG_REG0_STEP_TIME_MASK)
  15889. #define PMU_MISC2_TOG_REG2_STEP_TIME_MASK (0x30000000U)
  15890. #define PMU_MISC2_TOG_REG2_STEP_TIME_SHIFT (28U)
  15891. #define PMU_MISC2_TOG_REG2_STEP_TIME(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_REG2_STEP_TIME_SHIFT)) & PMU_MISC2_TOG_REG2_STEP_TIME_MASK)
  15892. #define PMU_MISC2_TOG_VIDEO_DIV_MASK (0xC0000000U)
  15893. #define PMU_MISC2_TOG_VIDEO_DIV_SHIFT (30U)
  15894. #define PMU_MISC2_TOG_VIDEO_DIV(x) (((uint32_t)(((uint32_t)(x)) << PMU_MISC2_TOG_VIDEO_DIV_SHIFT)) & PMU_MISC2_TOG_VIDEO_DIV_MASK)
  15895. /*!
  15896. * @}
  15897. */ /* end of group PMU_Register_Masks */
  15898. /* PMU - Peripheral instance base addresses */
  15899. /** Peripheral PMU base address */
  15900. #define PMU_BASE (0x400D8000u)
  15901. /** Peripheral PMU base pointer */
  15902. #define PMU ((PMU_Type *)PMU_BASE)
  15903. /** Array initializer of PMU peripheral base addresses */
  15904. #define PMU_BASE_ADDRS { PMU_BASE }
  15905. /** Array initializer of PMU peripheral base pointers */
  15906. #define PMU_BASE_PTRS { PMU }
  15907. /*!
  15908. * @}
  15909. */ /* end of group PMU_Peripheral_Access_Layer */
  15910. /* ----------------------------------------------------------------------------
  15911. -- PWM Peripheral Access Layer
  15912. ---------------------------------------------------------------------------- */
  15913. /*!
  15914. * @addtogroup PWM_Peripheral_Access_Layer PWM Peripheral Access Layer
  15915. * @{
  15916. */
  15917. /** PWM - Register Layout Typedef */
  15918. typedef struct {
  15919. struct { /* offset: 0x0, array step: 0x60 */
  15920. __I uint16_t CNT; /**< Counter Register, array offset: 0x0, array step: 0x60 */
  15921. __IO uint16_t INIT; /**< Initial Count Register, array offset: 0x2, array step: 0x60 */
  15922. __IO uint16_t CTRL2; /**< Control 2 Register, array offset: 0x4, array step: 0x60 */
  15923. __IO uint16_t CTRL; /**< Control Register, array offset: 0x6, array step: 0x60 */
  15924. uint8_t RESERVED_0[2];
  15925. __IO uint16_t VAL0; /**< Value Register 0, array offset: 0xA, array step: 0x60 */
  15926. __IO uint16_t FRACVAL1; /**< Fractional Value Register 1, array offset: 0xC, array step: 0x60 */
  15927. __IO uint16_t VAL1; /**< Value Register 1, array offset: 0xE, array step: 0x60 */
  15928. __IO uint16_t FRACVAL2; /**< Fractional Value Register 2, array offset: 0x10, array step: 0x60 */
  15929. __IO uint16_t VAL2; /**< Value Register 2, array offset: 0x12, array step: 0x60 */
  15930. __IO uint16_t FRACVAL3; /**< Fractional Value Register 3, array offset: 0x14, array step: 0x60 */
  15931. __IO uint16_t VAL3; /**< Value Register 3, array offset: 0x16, array step: 0x60 */
  15932. __IO uint16_t FRACVAL4; /**< Fractional Value Register 4, array offset: 0x18, array step: 0x60 */
  15933. __IO uint16_t VAL4; /**< Value Register 4, array offset: 0x1A, array step: 0x60 */
  15934. __IO uint16_t FRACVAL5; /**< Fractional Value Register 5, array offset: 0x1C, array step: 0x60 */
  15935. __IO uint16_t VAL5; /**< Value Register 5, array offset: 0x1E, array step: 0x60 */
  15936. __IO uint16_t FRCTRL; /**< Fractional Control Register, array offset: 0x20, array step: 0x60 */
  15937. __IO uint16_t OCTRL; /**< Output Control Register, array offset: 0x22, array step: 0x60 */
  15938. __IO uint16_t STS; /**< Status Register, array offset: 0x24, array step: 0x60 */
  15939. __IO uint16_t INTEN; /**< Interrupt Enable Register, array offset: 0x26, array step: 0x60 */
  15940. __IO uint16_t DMAEN; /**< DMA Enable Register, array offset: 0x28, array step: 0x60 */
  15941. __IO uint16_t TCTRL; /**< Output Trigger Control Register, array offset: 0x2A, array step: 0x60 */
  15942. __IO uint16_t DISMAP[2]; /**< Fault Disable Mapping Register 0..Fault Disable Mapping Register 1, array offset: 0x2C, array step: index*0x60, index2*0x2 */
  15943. __IO uint16_t DTCNT0; /**< Deadtime Count Register 0, array offset: 0x30, array step: 0x60 */
  15944. __IO uint16_t DTCNT1; /**< Deadtime Count Register 1, array offset: 0x32, array step: 0x60 */
  15945. __IO uint16_t CAPTCTRLA; /**< Capture Control A Register, array offset: 0x34, array step: 0x60 */
  15946. __IO uint16_t CAPTCOMPA; /**< Capture Compare A Register, array offset: 0x36, array step: 0x60 */
  15947. __IO uint16_t CAPTCTRLB; /**< Capture Control B Register, array offset: 0x38, array step: 0x60 */
  15948. __IO uint16_t CAPTCOMPB; /**< Capture Compare B Register, array offset: 0x3A, array step: 0x60 */
  15949. __IO uint16_t CAPTCTRLX; /**< Capture Control X Register, array offset: 0x3C, array step: 0x60 */
  15950. __IO uint16_t CAPTCOMPX; /**< Capture Compare X Register, array offset: 0x3E, array step: 0x60 */
  15951. __I uint16_t CVAL0; /**< Capture Value 0 Register, array offset: 0x40, array step: 0x60 */
  15952. __I uint16_t CVAL0CYC; /**< Capture Value 0 Cycle Register, array offset: 0x42, array step: 0x60 */
  15953. __I uint16_t CVAL1; /**< Capture Value 1 Register, array offset: 0x44, array step: 0x60 */
  15954. __I uint16_t CVAL1CYC; /**< Capture Value 1 Cycle Register, array offset: 0x46, array step: 0x60 */
  15955. __I uint16_t CVAL2; /**< Capture Value 2 Register, array offset: 0x48, array step: 0x60 */
  15956. __I uint16_t CVAL2CYC; /**< Capture Value 2 Cycle Register, array offset: 0x4A, array step: 0x60 */
  15957. __I uint16_t CVAL3; /**< Capture Value 3 Register, array offset: 0x4C, array step: 0x60 */
  15958. __I uint16_t CVAL3CYC; /**< Capture Value 3 Cycle Register, array offset: 0x4E, array step: 0x60 */
  15959. __I uint16_t CVAL4; /**< Capture Value 4 Register, array offset: 0x50, array step: 0x60 */
  15960. __I uint16_t CVAL4CYC; /**< Capture Value 4 Cycle Register, array offset: 0x52, array step: 0x60 */
  15961. __I uint16_t CVAL5; /**< Capture Value 5 Register, array offset: 0x54, array step: 0x60 */
  15962. __I uint16_t CVAL5CYC; /**< Capture Value 5 Cycle Register, array offset: 0x56, array step: 0x60 */
  15963. uint8_t RESERVED_1[8];
  15964. } SM[4];
  15965. __IO uint16_t OUTEN; /**< Output Enable Register, offset: 0x180 */
  15966. __IO uint16_t MASK; /**< Mask Register, offset: 0x182 */
  15967. __IO uint16_t SWCOUT; /**< Software Controlled Output Register, offset: 0x184 */
  15968. __IO uint16_t DTSRCSEL; /**< PWM Source Select Register, offset: 0x186 */
  15969. __IO uint16_t MCTRL; /**< Master Control Register, offset: 0x188 */
  15970. __IO uint16_t MCTRL2; /**< Master Control 2 Register, offset: 0x18A */
  15971. __IO uint16_t FCTRL; /**< Fault Control Register, offset: 0x18C */
  15972. __IO uint16_t FSTS; /**< Fault Status Register, offset: 0x18E */
  15973. __IO uint16_t FFILT; /**< Fault Filter Register, offset: 0x190 */
  15974. __IO uint16_t FTST; /**< Fault Test Register, offset: 0x192 */
  15975. __IO uint16_t FCTRL2; /**< Fault Control 2 Register, offset: 0x194 */
  15976. } PWM_Type;
  15977. /* ----------------------------------------------------------------------------
  15978. -- PWM Register Masks
  15979. ---------------------------------------------------------------------------- */
  15980. /*!
  15981. * @addtogroup PWM_Register_Masks PWM Register Masks
  15982. * @{
  15983. */
  15984. /*! @name CNT - Counter Register */
  15985. #define PWM_CNT_CNT_MASK (0xFFFFU)
  15986. #define PWM_CNT_CNT_SHIFT (0U)
  15987. #define PWM_CNT_CNT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CNT_CNT_SHIFT)) & PWM_CNT_CNT_MASK)
  15988. /* The count of PWM_CNT */
  15989. #define PWM_CNT_COUNT (4U)
  15990. /*! @name INIT - Initial Count Register */
  15991. #define PWM_INIT_INIT_MASK (0xFFFFU)
  15992. #define PWM_INIT_INIT_SHIFT (0U)
  15993. #define PWM_INIT_INIT(x) (((uint16_t)(((uint16_t)(x)) << PWM_INIT_INIT_SHIFT)) & PWM_INIT_INIT_MASK)
  15994. /* The count of PWM_INIT */
  15995. #define PWM_INIT_COUNT (4U)
  15996. /*! @name CTRL2 - Control 2 Register */
  15997. #define PWM_CTRL2_CLK_SEL_MASK (0x3U)
  15998. #define PWM_CTRL2_CLK_SEL_SHIFT (0U)
  15999. #define PWM_CTRL2_CLK_SEL(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_CLK_SEL_SHIFT)) & PWM_CTRL2_CLK_SEL_MASK)
  16000. #define PWM_CTRL2_RELOAD_SEL_MASK (0x4U)
  16001. #define PWM_CTRL2_RELOAD_SEL_SHIFT (2U)
  16002. #define PWM_CTRL2_RELOAD_SEL(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_RELOAD_SEL_SHIFT)) & PWM_CTRL2_RELOAD_SEL_MASK)
  16003. #define PWM_CTRL2_FORCE_SEL_MASK (0x38U)
  16004. #define PWM_CTRL2_FORCE_SEL_SHIFT (3U)
  16005. #define PWM_CTRL2_FORCE_SEL(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_FORCE_SEL_SHIFT)) & PWM_CTRL2_FORCE_SEL_MASK)
  16006. #define PWM_CTRL2_FORCE_MASK (0x40U)
  16007. #define PWM_CTRL2_FORCE_SHIFT (6U)
  16008. #define PWM_CTRL2_FORCE(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_FORCE_SHIFT)) & PWM_CTRL2_FORCE_MASK)
  16009. #define PWM_CTRL2_FRCEN_MASK (0x80U)
  16010. #define PWM_CTRL2_FRCEN_SHIFT (7U)
  16011. #define PWM_CTRL2_FRCEN(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_FRCEN_SHIFT)) & PWM_CTRL2_FRCEN_MASK)
  16012. #define PWM_CTRL2_INIT_SEL_MASK (0x300U)
  16013. #define PWM_CTRL2_INIT_SEL_SHIFT (8U)
  16014. #define PWM_CTRL2_INIT_SEL(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_INIT_SEL_SHIFT)) & PWM_CTRL2_INIT_SEL_MASK)
  16015. #define PWM_CTRL2_PWMX_INIT_MASK (0x400U)
  16016. #define PWM_CTRL2_PWMX_INIT_SHIFT (10U)
  16017. #define PWM_CTRL2_PWMX_INIT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_PWMX_INIT_SHIFT)) & PWM_CTRL2_PWMX_INIT_MASK)
  16018. #define PWM_CTRL2_PWM45_INIT_MASK (0x800U)
  16019. #define PWM_CTRL2_PWM45_INIT_SHIFT (11U)
  16020. #define PWM_CTRL2_PWM45_INIT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_PWM45_INIT_SHIFT)) & PWM_CTRL2_PWM45_INIT_MASK)
  16021. #define PWM_CTRL2_PWM23_INIT_MASK (0x1000U)
  16022. #define PWM_CTRL2_PWM23_INIT_SHIFT (12U)
  16023. #define PWM_CTRL2_PWM23_INIT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_PWM23_INIT_SHIFT)) & PWM_CTRL2_PWM23_INIT_MASK)
  16024. #define PWM_CTRL2_INDEP_MASK (0x2000U)
  16025. #define PWM_CTRL2_INDEP_SHIFT (13U)
  16026. #define PWM_CTRL2_INDEP(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_INDEP_SHIFT)) & PWM_CTRL2_INDEP_MASK)
  16027. #define PWM_CTRL2_WAITEN_MASK (0x4000U)
  16028. #define PWM_CTRL2_WAITEN_SHIFT (14U)
  16029. #define PWM_CTRL2_WAITEN(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_WAITEN_SHIFT)) & PWM_CTRL2_WAITEN_MASK)
  16030. #define PWM_CTRL2_DBGEN_MASK (0x8000U)
  16031. #define PWM_CTRL2_DBGEN_SHIFT (15U)
  16032. #define PWM_CTRL2_DBGEN(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL2_DBGEN_SHIFT)) & PWM_CTRL2_DBGEN_MASK)
  16033. /* The count of PWM_CTRL2 */
  16034. #define PWM_CTRL2_COUNT (4U)
  16035. /*! @name CTRL - Control Register */
  16036. #define PWM_CTRL_DBLEN_MASK (0x1U)
  16037. #define PWM_CTRL_DBLEN_SHIFT (0U)
  16038. #define PWM_CTRL_DBLEN(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_DBLEN_SHIFT)) & PWM_CTRL_DBLEN_MASK)
  16039. #define PWM_CTRL_DBLX_MASK (0x2U)
  16040. #define PWM_CTRL_DBLX_SHIFT (1U)
  16041. #define PWM_CTRL_DBLX(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_DBLX_SHIFT)) & PWM_CTRL_DBLX_MASK)
  16042. #define PWM_CTRL_LDMOD_MASK (0x4U)
  16043. #define PWM_CTRL_LDMOD_SHIFT (2U)
  16044. #define PWM_CTRL_LDMOD(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_LDMOD_SHIFT)) & PWM_CTRL_LDMOD_MASK)
  16045. #define PWM_CTRL_SPLIT_MASK (0x8U)
  16046. #define PWM_CTRL_SPLIT_SHIFT (3U)
  16047. #define PWM_CTRL_SPLIT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_SPLIT_SHIFT)) & PWM_CTRL_SPLIT_MASK)
  16048. #define PWM_CTRL_PRSC_MASK (0x70U)
  16049. #define PWM_CTRL_PRSC_SHIFT (4U)
  16050. #define PWM_CTRL_PRSC(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_PRSC_SHIFT)) & PWM_CTRL_PRSC_MASK)
  16051. #define PWM_CTRL_COMPMODE_MASK (0x80U)
  16052. #define PWM_CTRL_COMPMODE_SHIFT (7U)
  16053. #define PWM_CTRL_COMPMODE(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_COMPMODE_SHIFT)) & PWM_CTRL_COMPMODE_MASK)
  16054. #define PWM_CTRL_DT_MASK (0x300U)
  16055. #define PWM_CTRL_DT_SHIFT (8U)
  16056. #define PWM_CTRL_DT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_DT_SHIFT)) & PWM_CTRL_DT_MASK)
  16057. #define PWM_CTRL_FULL_MASK (0x400U)
  16058. #define PWM_CTRL_FULL_SHIFT (10U)
  16059. #define PWM_CTRL_FULL(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_FULL_SHIFT)) & PWM_CTRL_FULL_MASK)
  16060. #define PWM_CTRL_HALF_MASK (0x800U)
  16061. #define PWM_CTRL_HALF_SHIFT (11U)
  16062. #define PWM_CTRL_HALF(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_HALF_SHIFT)) & PWM_CTRL_HALF_MASK)
  16063. #define PWM_CTRL_LDFQ_MASK (0xF000U)
  16064. #define PWM_CTRL_LDFQ_SHIFT (12U)
  16065. #define PWM_CTRL_LDFQ(x) (((uint16_t)(((uint16_t)(x)) << PWM_CTRL_LDFQ_SHIFT)) & PWM_CTRL_LDFQ_MASK)
  16066. /* The count of PWM_CTRL */
  16067. #define PWM_CTRL_COUNT (4U)
  16068. /*! @name VAL0 - Value Register 0 */
  16069. #define PWM_VAL0_VAL0_MASK (0xFFFFU)
  16070. #define PWM_VAL0_VAL0_SHIFT (0U)
  16071. #define PWM_VAL0_VAL0(x) (((uint16_t)(((uint16_t)(x)) << PWM_VAL0_VAL0_SHIFT)) & PWM_VAL0_VAL0_MASK)
  16072. /* The count of PWM_VAL0 */
  16073. #define PWM_VAL0_COUNT (4U)
  16074. /*! @name FRACVAL1 - Fractional Value Register 1 */
  16075. #define PWM_FRACVAL1_FRACVAL1_MASK (0xF800U)
  16076. #define PWM_FRACVAL1_FRACVAL1_SHIFT (11U)
  16077. #define PWM_FRACVAL1_FRACVAL1(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRACVAL1_FRACVAL1_SHIFT)) & PWM_FRACVAL1_FRACVAL1_MASK)
  16078. /* The count of PWM_FRACVAL1 */
  16079. #define PWM_FRACVAL1_COUNT (4U)
  16080. /*! @name VAL1 - Value Register 1 */
  16081. #define PWM_VAL1_VAL1_MASK (0xFFFFU)
  16082. #define PWM_VAL1_VAL1_SHIFT (0U)
  16083. #define PWM_VAL1_VAL1(x) (((uint16_t)(((uint16_t)(x)) << PWM_VAL1_VAL1_SHIFT)) & PWM_VAL1_VAL1_MASK)
  16084. /* The count of PWM_VAL1 */
  16085. #define PWM_VAL1_COUNT (4U)
  16086. /*! @name FRACVAL2 - Fractional Value Register 2 */
  16087. #define PWM_FRACVAL2_FRACVAL2_MASK (0xF800U)
  16088. #define PWM_FRACVAL2_FRACVAL2_SHIFT (11U)
  16089. #define PWM_FRACVAL2_FRACVAL2(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRACVAL2_FRACVAL2_SHIFT)) & PWM_FRACVAL2_FRACVAL2_MASK)
  16090. /* The count of PWM_FRACVAL2 */
  16091. #define PWM_FRACVAL2_COUNT (4U)
  16092. /*! @name VAL2 - Value Register 2 */
  16093. #define PWM_VAL2_VAL2_MASK (0xFFFFU)
  16094. #define PWM_VAL2_VAL2_SHIFT (0U)
  16095. #define PWM_VAL2_VAL2(x) (((uint16_t)(((uint16_t)(x)) << PWM_VAL2_VAL2_SHIFT)) & PWM_VAL2_VAL2_MASK)
  16096. /* The count of PWM_VAL2 */
  16097. #define PWM_VAL2_COUNT (4U)
  16098. /*! @name FRACVAL3 - Fractional Value Register 3 */
  16099. #define PWM_FRACVAL3_FRACVAL3_MASK (0xF800U)
  16100. #define PWM_FRACVAL3_FRACVAL3_SHIFT (11U)
  16101. #define PWM_FRACVAL3_FRACVAL3(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRACVAL3_FRACVAL3_SHIFT)) & PWM_FRACVAL3_FRACVAL3_MASK)
  16102. /* The count of PWM_FRACVAL3 */
  16103. #define PWM_FRACVAL3_COUNT (4U)
  16104. /*! @name VAL3 - Value Register 3 */
  16105. #define PWM_VAL3_VAL3_MASK (0xFFFFU)
  16106. #define PWM_VAL3_VAL3_SHIFT (0U)
  16107. #define PWM_VAL3_VAL3(x) (((uint16_t)(((uint16_t)(x)) << PWM_VAL3_VAL3_SHIFT)) & PWM_VAL3_VAL3_MASK)
  16108. /* The count of PWM_VAL3 */
  16109. #define PWM_VAL3_COUNT (4U)
  16110. /*! @name FRACVAL4 - Fractional Value Register 4 */
  16111. #define PWM_FRACVAL4_FRACVAL4_MASK (0xF800U)
  16112. #define PWM_FRACVAL4_FRACVAL4_SHIFT (11U)
  16113. #define PWM_FRACVAL4_FRACVAL4(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRACVAL4_FRACVAL4_SHIFT)) & PWM_FRACVAL4_FRACVAL4_MASK)
  16114. /* The count of PWM_FRACVAL4 */
  16115. #define PWM_FRACVAL4_COUNT (4U)
  16116. /*! @name VAL4 - Value Register 4 */
  16117. #define PWM_VAL4_VAL4_MASK (0xFFFFU)
  16118. #define PWM_VAL4_VAL4_SHIFT (0U)
  16119. #define PWM_VAL4_VAL4(x) (((uint16_t)(((uint16_t)(x)) << PWM_VAL4_VAL4_SHIFT)) & PWM_VAL4_VAL4_MASK)
  16120. /* The count of PWM_VAL4 */
  16121. #define PWM_VAL4_COUNT (4U)
  16122. /*! @name FRACVAL5 - Fractional Value Register 5 */
  16123. #define PWM_FRACVAL5_FRACVAL5_MASK (0xF800U)
  16124. #define PWM_FRACVAL5_FRACVAL5_SHIFT (11U)
  16125. #define PWM_FRACVAL5_FRACVAL5(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRACVAL5_FRACVAL5_SHIFT)) & PWM_FRACVAL5_FRACVAL5_MASK)
  16126. /* The count of PWM_FRACVAL5 */
  16127. #define PWM_FRACVAL5_COUNT (4U)
  16128. /*! @name VAL5 - Value Register 5 */
  16129. #define PWM_VAL5_VAL5_MASK (0xFFFFU)
  16130. #define PWM_VAL5_VAL5_SHIFT (0U)
  16131. #define PWM_VAL5_VAL5(x) (((uint16_t)(((uint16_t)(x)) << PWM_VAL5_VAL5_SHIFT)) & PWM_VAL5_VAL5_MASK)
  16132. /* The count of PWM_VAL5 */
  16133. #define PWM_VAL5_COUNT (4U)
  16134. /*! @name FRCTRL - Fractional Control Register */
  16135. #define PWM_FRCTRL_FRAC1_EN_MASK (0x2U)
  16136. #define PWM_FRCTRL_FRAC1_EN_SHIFT (1U)
  16137. #define PWM_FRCTRL_FRAC1_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRCTRL_FRAC1_EN_SHIFT)) & PWM_FRCTRL_FRAC1_EN_MASK)
  16138. #define PWM_FRCTRL_FRAC23_EN_MASK (0x4U)
  16139. #define PWM_FRCTRL_FRAC23_EN_SHIFT (2U)
  16140. #define PWM_FRCTRL_FRAC23_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRCTRL_FRAC23_EN_SHIFT)) & PWM_FRCTRL_FRAC23_EN_MASK)
  16141. #define PWM_FRCTRL_FRAC45_EN_MASK (0x10U)
  16142. #define PWM_FRCTRL_FRAC45_EN_SHIFT (4U)
  16143. #define PWM_FRCTRL_FRAC45_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRCTRL_FRAC45_EN_SHIFT)) & PWM_FRCTRL_FRAC45_EN_MASK)
  16144. #define PWM_FRCTRL_FRAC_PU_MASK (0x100U)
  16145. #define PWM_FRCTRL_FRAC_PU_SHIFT (8U)
  16146. #define PWM_FRCTRL_FRAC_PU(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRCTRL_FRAC_PU_SHIFT)) & PWM_FRCTRL_FRAC_PU_MASK)
  16147. #define PWM_FRCTRL_TEST_MASK (0x8000U)
  16148. #define PWM_FRCTRL_TEST_SHIFT (15U)
  16149. #define PWM_FRCTRL_TEST(x) (((uint16_t)(((uint16_t)(x)) << PWM_FRCTRL_TEST_SHIFT)) & PWM_FRCTRL_TEST_MASK)
  16150. /* The count of PWM_FRCTRL */
  16151. #define PWM_FRCTRL_COUNT (4U)
  16152. /*! @name OCTRL - Output Control Register */
  16153. #define PWM_OCTRL_PWMXFS_MASK (0x3U)
  16154. #define PWM_OCTRL_PWMXFS_SHIFT (0U)
  16155. #define PWM_OCTRL_PWMXFS(x) (((uint16_t)(((uint16_t)(x)) << PWM_OCTRL_PWMXFS_SHIFT)) & PWM_OCTRL_PWMXFS_MASK)
  16156. #define PWM_OCTRL_PWMBFS_MASK (0xCU)
  16157. #define PWM_OCTRL_PWMBFS_SHIFT (2U)
  16158. #define PWM_OCTRL_PWMBFS(x) (((uint16_t)(((uint16_t)(x)) << PWM_OCTRL_PWMBFS_SHIFT)) & PWM_OCTRL_PWMBFS_MASK)
  16159. #define PWM_OCTRL_PWMAFS_MASK (0x30U)
  16160. #define PWM_OCTRL_PWMAFS_SHIFT (4U)
  16161. #define PWM_OCTRL_PWMAFS(x) (((uint16_t)(((uint16_t)(x)) << PWM_OCTRL_PWMAFS_SHIFT)) & PWM_OCTRL_PWMAFS_MASK)
  16162. #define PWM_OCTRL_POLX_MASK (0x100U)
  16163. #define PWM_OCTRL_POLX_SHIFT (8U)
  16164. #define PWM_OCTRL_POLX(x) (((uint16_t)(((uint16_t)(x)) << PWM_OCTRL_POLX_SHIFT)) & PWM_OCTRL_POLX_MASK)
  16165. #define PWM_OCTRL_POLB_MASK (0x200U)
  16166. #define PWM_OCTRL_POLB_SHIFT (9U)
  16167. #define PWM_OCTRL_POLB(x) (((uint16_t)(((uint16_t)(x)) << PWM_OCTRL_POLB_SHIFT)) & PWM_OCTRL_POLB_MASK)
  16168. #define PWM_OCTRL_POLA_MASK (0x400U)
  16169. #define PWM_OCTRL_POLA_SHIFT (10U)
  16170. #define PWM_OCTRL_POLA(x) (((uint16_t)(((uint16_t)(x)) << PWM_OCTRL_POLA_SHIFT)) & PWM_OCTRL_POLA_MASK)
  16171. #define PWM_OCTRL_PWMX_IN_MASK (0x2000U)
  16172. #define PWM_OCTRL_PWMX_IN_SHIFT (13U)
  16173. #define PWM_OCTRL_PWMX_IN(x) (((uint16_t)(((uint16_t)(x)) << PWM_OCTRL_PWMX_IN_SHIFT)) & PWM_OCTRL_PWMX_IN_MASK)
  16174. #define PWM_OCTRL_PWMB_IN_MASK (0x4000U)
  16175. #define PWM_OCTRL_PWMB_IN_SHIFT (14U)
  16176. #define PWM_OCTRL_PWMB_IN(x) (((uint16_t)(((uint16_t)(x)) << PWM_OCTRL_PWMB_IN_SHIFT)) & PWM_OCTRL_PWMB_IN_MASK)
  16177. #define PWM_OCTRL_PWMA_IN_MASK (0x8000U)
  16178. #define PWM_OCTRL_PWMA_IN_SHIFT (15U)
  16179. #define PWM_OCTRL_PWMA_IN(x) (((uint16_t)(((uint16_t)(x)) << PWM_OCTRL_PWMA_IN_SHIFT)) & PWM_OCTRL_PWMA_IN_MASK)
  16180. /* The count of PWM_OCTRL */
  16181. #define PWM_OCTRL_COUNT (4U)
  16182. /*! @name STS - Status Register */
  16183. #define PWM_STS_CMPF_MASK (0x3FU)
  16184. #define PWM_STS_CMPF_SHIFT (0U)
  16185. #define PWM_STS_CMPF(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_CMPF_SHIFT)) & PWM_STS_CMPF_MASK)
  16186. #define PWM_STS_CFX0_MASK (0x40U)
  16187. #define PWM_STS_CFX0_SHIFT (6U)
  16188. #define PWM_STS_CFX0(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_CFX0_SHIFT)) & PWM_STS_CFX0_MASK)
  16189. #define PWM_STS_CFX1_MASK (0x80U)
  16190. #define PWM_STS_CFX1_SHIFT (7U)
  16191. #define PWM_STS_CFX1(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_CFX1_SHIFT)) & PWM_STS_CFX1_MASK)
  16192. #define PWM_STS_CFB0_MASK (0x100U)
  16193. #define PWM_STS_CFB0_SHIFT (8U)
  16194. #define PWM_STS_CFB0(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_CFB0_SHIFT)) & PWM_STS_CFB0_MASK)
  16195. #define PWM_STS_CFB1_MASK (0x200U)
  16196. #define PWM_STS_CFB1_SHIFT (9U)
  16197. #define PWM_STS_CFB1(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_CFB1_SHIFT)) & PWM_STS_CFB1_MASK)
  16198. #define PWM_STS_CFA0_MASK (0x400U)
  16199. #define PWM_STS_CFA0_SHIFT (10U)
  16200. #define PWM_STS_CFA0(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_CFA0_SHIFT)) & PWM_STS_CFA0_MASK)
  16201. #define PWM_STS_CFA1_MASK (0x800U)
  16202. #define PWM_STS_CFA1_SHIFT (11U)
  16203. #define PWM_STS_CFA1(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_CFA1_SHIFT)) & PWM_STS_CFA1_MASK)
  16204. #define PWM_STS_RF_MASK (0x1000U)
  16205. #define PWM_STS_RF_SHIFT (12U)
  16206. #define PWM_STS_RF(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_RF_SHIFT)) & PWM_STS_RF_MASK)
  16207. #define PWM_STS_REF_MASK (0x2000U)
  16208. #define PWM_STS_REF_SHIFT (13U)
  16209. #define PWM_STS_REF(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_REF_SHIFT)) & PWM_STS_REF_MASK)
  16210. #define PWM_STS_RUF_MASK (0x4000U)
  16211. #define PWM_STS_RUF_SHIFT (14U)
  16212. #define PWM_STS_RUF(x) (((uint16_t)(((uint16_t)(x)) << PWM_STS_RUF_SHIFT)) & PWM_STS_RUF_MASK)
  16213. /* The count of PWM_STS */
  16214. #define PWM_STS_COUNT (4U)
  16215. /*! @name INTEN - Interrupt Enable Register */
  16216. #define PWM_INTEN_CMPIE_MASK (0x3FU)
  16217. #define PWM_INTEN_CMPIE_SHIFT (0U)
  16218. #define PWM_INTEN_CMPIE(x) (((uint16_t)(((uint16_t)(x)) << PWM_INTEN_CMPIE_SHIFT)) & PWM_INTEN_CMPIE_MASK)
  16219. #define PWM_INTEN_CX0IE_MASK (0x40U)
  16220. #define PWM_INTEN_CX0IE_SHIFT (6U)
  16221. #define PWM_INTEN_CX0IE(x) (((uint16_t)(((uint16_t)(x)) << PWM_INTEN_CX0IE_SHIFT)) & PWM_INTEN_CX0IE_MASK)
  16222. #define PWM_INTEN_CX1IE_MASK (0x80U)
  16223. #define PWM_INTEN_CX1IE_SHIFT (7U)
  16224. #define PWM_INTEN_CX1IE(x) (((uint16_t)(((uint16_t)(x)) << PWM_INTEN_CX1IE_SHIFT)) & PWM_INTEN_CX1IE_MASK)
  16225. #define PWM_INTEN_CB0IE_MASK (0x100U)
  16226. #define PWM_INTEN_CB0IE_SHIFT (8U)
  16227. #define PWM_INTEN_CB0IE(x) (((uint16_t)(((uint16_t)(x)) << PWM_INTEN_CB0IE_SHIFT)) & PWM_INTEN_CB0IE_MASK)
  16228. #define PWM_INTEN_CB1IE_MASK (0x200U)
  16229. #define PWM_INTEN_CB1IE_SHIFT (9U)
  16230. #define PWM_INTEN_CB1IE(x) (((uint16_t)(((uint16_t)(x)) << PWM_INTEN_CB1IE_SHIFT)) & PWM_INTEN_CB1IE_MASK)
  16231. #define PWM_INTEN_CA0IE_MASK (0x400U)
  16232. #define PWM_INTEN_CA0IE_SHIFT (10U)
  16233. #define PWM_INTEN_CA0IE(x) (((uint16_t)(((uint16_t)(x)) << PWM_INTEN_CA0IE_SHIFT)) & PWM_INTEN_CA0IE_MASK)
  16234. #define PWM_INTEN_CA1IE_MASK (0x800U)
  16235. #define PWM_INTEN_CA1IE_SHIFT (11U)
  16236. #define PWM_INTEN_CA1IE(x) (((uint16_t)(((uint16_t)(x)) << PWM_INTEN_CA1IE_SHIFT)) & PWM_INTEN_CA1IE_MASK)
  16237. #define PWM_INTEN_RIE_MASK (0x1000U)
  16238. #define PWM_INTEN_RIE_SHIFT (12U)
  16239. #define PWM_INTEN_RIE(x) (((uint16_t)(((uint16_t)(x)) << PWM_INTEN_RIE_SHIFT)) & PWM_INTEN_RIE_MASK)
  16240. #define PWM_INTEN_REIE_MASK (0x2000U)
  16241. #define PWM_INTEN_REIE_SHIFT (13U)
  16242. #define PWM_INTEN_REIE(x) (((uint16_t)(((uint16_t)(x)) << PWM_INTEN_REIE_SHIFT)) & PWM_INTEN_REIE_MASK)
  16243. /* The count of PWM_INTEN */
  16244. #define PWM_INTEN_COUNT (4U)
  16245. /*! @name DMAEN - DMA Enable Register */
  16246. #define PWM_DMAEN_CX0DE_MASK (0x1U)
  16247. #define PWM_DMAEN_CX0DE_SHIFT (0U)
  16248. #define PWM_DMAEN_CX0DE(x) (((uint16_t)(((uint16_t)(x)) << PWM_DMAEN_CX0DE_SHIFT)) & PWM_DMAEN_CX0DE_MASK)
  16249. #define PWM_DMAEN_CX1DE_MASK (0x2U)
  16250. #define PWM_DMAEN_CX1DE_SHIFT (1U)
  16251. #define PWM_DMAEN_CX1DE(x) (((uint16_t)(((uint16_t)(x)) << PWM_DMAEN_CX1DE_SHIFT)) & PWM_DMAEN_CX1DE_MASK)
  16252. #define PWM_DMAEN_CB0DE_MASK (0x4U)
  16253. #define PWM_DMAEN_CB0DE_SHIFT (2U)
  16254. #define PWM_DMAEN_CB0DE(x) (((uint16_t)(((uint16_t)(x)) << PWM_DMAEN_CB0DE_SHIFT)) & PWM_DMAEN_CB0DE_MASK)
  16255. #define PWM_DMAEN_CB1DE_MASK (0x8U)
  16256. #define PWM_DMAEN_CB1DE_SHIFT (3U)
  16257. #define PWM_DMAEN_CB1DE(x) (((uint16_t)(((uint16_t)(x)) << PWM_DMAEN_CB1DE_SHIFT)) & PWM_DMAEN_CB1DE_MASK)
  16258. #define PWM_DMAEN_CA0DE_MASK (0x10U)
  16259. #define PWM_DMAEN_CA0DE_SHIFT (4U)
  16260. #define PWM_DMAEN_CA0DE(x) (((uint16_t)(((uint16_t)(x)) << PWM_DMAEN_CA0DE_SHIFT)) & PWM_DMAEN_CA0DE_MASK)
  16261. #define PWM_DMAEN_CA1DE_MASK (0x20U)
  16262. #define PWM_DMAEN_CA1DE_SHIFT (5U)
  16263. #define PWM_DMAEN_CA1DE(x) (((uint16_t)(((uint16_t)(x)) << PWM_DMAEN_CA1DE_SHIFT)) & PWM_DMAEN_CA1DE_MASK)
  16264. #define PWM_DMAEN_CAPTDE_MASK (0xC0U)
  16265. #define PWM_DMAEN_CAPTDE_SHIFT (6U)
  16266. #define PWM_DMAEN_CAPTDE(x) (((uint16_t)(((uint16_t)(x)) << PWM_DMAEN_CAPTDE_SHIFT)) & PWM_DMAEN_CAPTDE_MASK)
  16267. #define PWM_DMAEN_FAND_MASK (0x100U)
  16268. #define PWM_DMAEN_FAND_SHIFT (8U)
  16269. #define PWM_DMAEN_FAND(x) (((uint16_t)(((uint16_t)(x)) << PWM_DMAEN_FAND_SHIFT)) & PWM_DMAEN_FAND_MASK)
  16270. #define PWM_DMAEN_VALDE_MASK (0x200U)
  16271. #define PWM_DMAEN_VALDE_SHIFT (9U)
  16272. #define PWM_DMAEN_VALDE(x) (((uint16_t)(((uint16_t)(x)) << PWM_DMAEN_VALDE_SHIFT)) & PWM_DMAEN_VALDE_MASK)
  16273. /* The count of PWM_DMAEN */
  16274. #define PWM_DMAEN_COUNT (4U)
  16275. /*! @name TCTRL - Output Trigger Control Register */
  16276. #define PWM_TCTRL_OUT_TRIG_EN_MASK (0x3FU)
  16277. #define PWM_TCTRL_OUT_TRIG_EN_SHIFT (0U)
  16278. #define PWM_TCTRL_OUT_TRIG_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_TCTRL_OUT_TRIG_EN_SHIFT)) & PWM_TCTRL_OUT_TRIG_EN_MASK)
  16279. #define PWM_TCTRL_TRGFRQ_MASK (0x1000U)
  16280. #define PWM_TCTRL_TRGFRQ_SHIFT (12U)
  16281. #define PWM_TCTRL_TRGFRQ(x) (((uint16_t)(((uint16_t)(x)) << PWM_TCTRL_TRGFRQ_SHIFT)) & PWM_TCTRL_TRGFRQ_MASK)
  16282. #define PWM_TCTRL_PWBOT1_MASK (0x4000U)
  16283. #define PWM_TCTRL_PWBOT1_SHIFT (14U)
  16284. #define PWM_TCTRL_PWBOT1(x) (((uint16_t)(((uint16_t)(x)) << PWM_TCTRL_PWBOT1_SHIFT)) & PWM_TCTRL_PWBOT1_MASK)
  16285. #define PWM_TCTRL_PWAOT0_MASK (0x8000U)
  16286. #define PWM_TCTRL_PWAOT0_SHIFT (15U)
  16287. #define PWM_TCTRL_PWAOT0(x) (((uint16_t)(((uint16_t)(x)) << PWM_TCTRL_PWAOT0_SHIFT)) & PWM_TCTRL_PWAOT0_MASK)
  16288. /* The count of PWM_TCTRL */
  16289. #define PWM_TCTRL_COUNT (4U)
  16290. /*! @name DISMAP - Fault Disable Mapping Register 0..Fault Disable Mapping Register 1 */
  16291. #define PWM_DISMAP_DIS0A_MASK (0xFU)
  16292. #define PWM_DISMAP_DIS0A_SHIFT (0U)
  16293. #define PWM_DISMAP_DIS0A(x) (((uint16_t)(((uint16_t)(x)) << PWM_DISMAP_DIS0A_SHIFT)) & PWM_DISMAP_DIS0A_MASK)
  16294. #define PWM_DISMAP_DIS1A_MASK (0xFU)
  16295. #define PWM_DISMAP_DIS1A_SHIFT (0U)
  16296. #define PWM_DISMAP_DIS1A(x) (((uint16_t)(((uint16_t)(x)) << PWM_DISMAP_DIS1A_SHIFT)) & PWM_DISMAP_DIS1A_MASK)
  16297. #define PWM_DISMAP_DIS0B_MASK (0xF0U)
  16298. #define PWM_DISMAP_DIS0B_SHIFT (4U)
  16299. #define PWM_DISMAP_DIS0B(x) (((uint16_t)(((uint16_t)(x)) << PWM_DISMAP_DIS0B_SHIFT)) & PWM_DISMAP_DIS0B_MASK)
  16300. #define PWM_DISMAP_DIS1B_MASK (0xF0U)
  16301. #define PWM_DISMAP_DIS1B_SHIFT (4U)
  16302. #define PWM_DISMAP_DIS1B(x) (((uint16_t)(((uint16_t)(x)) << PWM_DISMAP_DIS1B_SHIFT)) & PWM_DISMAP_DIS1B_MASK)
  16303. #define PWM_DISMAP_DIS1X_MASK (0xF00U)
  16304. #define PWM_DISMAP_DIS1X_SHIFT (8U)
  16305. #define PWM_DISMAP_DIS1X(x) (((uint16_t)(((uint16_t)(x)) << PWM_DISMAP_DIS1X_SHIFT)) & PWM_DISMAP_DIS1X_MASK)
  16306. #define PWM_DISMAP_DIS0X_MASK (0xF00U)
  16307. #define PWM_DISMAP_DIS0X_SHIFT (8U)
  16308. #define PWM_DISMAP_DIS0X(x) (((uint16_t)(((uint16_t)(x)) << PWM_DISMAP_DIS0X_SHIFT)) & PWM_DISMAP_DIS0X_MASK)
  16309. /* The count of PWM_DISMAP */
  16310. #define PWM_DISMAP_COUNT (4U)
  16311. /* The count of PWM_DISMAP */
  16312. #define PWM_DISMAP_COUNT2 (2U)
  16313. /*! @name DTCNT0 - Deadtime Count Register 0 */
  16314. #define PWM_DTCNT0_DTCNT0_MASK (0xFFFFU)
  16315. #define PWM_DTCNT0_DTCNT0_SHIFT (0U)
  16316. #define PWM_DTCNT0_DTCNT0(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTCNT0_DTCNT0_SHIFT)) & PWM_DTCNT0_DTCNT0_MASK)
  16317. /* The count of PWM_DTCNT0 */
  16318. #define PWM_DTCNT0_COUNT (4U)
  16319. /*! @name DTCNT1 - Deadtime Count Register 1 */
  16320. #define PWM_DTCNT1_DTCNT1_MASK (0xFFFFU)
  16321. #define PWM_DTCNT1_DTCNT1_SHIFT (0U)
  16322. #define PWM_DTCNT1_DTCNT1(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTCNT1_DTCNT1_SHIFT)) & PWM_DTCNT1_DTCNT1_MASK)
  16323. /* The count of PWM_DTCNT1 */
  16324. #define PWM_DTCNT1_COUNT (4U)
  16325. /*! @name CAPTCTRLA - Capture Control A Register */
  16326. #define PWM_CAPTCTRLA_ARMA_MASK (0x1U)
  16327. #define PWM_CAPTCTRLA_ARMA_SHIFT (0U)
  16328. #define PWM_CAPTCTRLA_ARMA(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLA_ARMA_SHIFT)) & PWM_CAPTCTRLA_ARMA_MASK)
  16329. #define PWM_CAPTCTRLA_ONESHOTA_MASK (0x2U)
  16330. #define PWM_CAPTCTRLA_ONESHOTA_SHIFT (1U)
  16331. #define PWM_CAPTCTRLA_ONESHOTA(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLA_ONESHOTA_SHIFT)) & PWM_CAPTCTRLA_ONESHOTA_MASK)
  16332. #define PWM_CAPTCTRLA_EDGA0_MASK (0xCU)
  16333. #define PWM_CAPTCTRLA_EDGA0_SHIFT (2U)
  16334. #define PWM_CAPTCTRLA_EDGA0(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLA_EDGA0_SHIFT)) & PWM_CAPTCTRLA_EDGA0_MASK)
  16335. #define PWM_CAPTCTRLA_EDGA1_MASK (0x30U)
  16336. #define PWM_CAPTCTRLA_EDGA1_SHIFT (4U)
  16337. #define PWM_CAPTCTRLA_EDGA1(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLA_EDGA1_SHIFT)) & PWM_CAPTCTRLA_EDGA1_MASK)
  16338. #define PWM_CAPTCTRLA_INP_SELA_MASK (0x40U)
  16339. #define PWM_CAPTCTRLA_INP_SELA_SHIFT (6U)
  16340. #define PWM_CAPTCTRLA_INP_SELA(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLA_INP_SELA_SHIFT)) & PWM_CAPTCTRLA_INP_SELA_MASK)
  16341. #define PWM_CAPTCTRLA_EDGCNTA_EN_MASK (0x80U)
  16342. #define PWM_CAPTCTRLA_EDGCNTA_EN_SHIFT (7U)
  16343. #define PWM_CAPTCTRLA_EDGCNTA_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLA_EDGCNTA_EN_SHIFT)) & PWM_CAPTCTRLA_EDGCNTA_EN_MASK)
  16344. #define PWM_CAPTCTRLA_CFAWM_MASK (0x300U)
  16345. #define PWM_CAPTCTRLA_CFAWM_SHIFT (8U)
  16346. #define PWM_CAPTCTRLA_CFAWM(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLA_CFAWM_SHIFT)) & PWM_CAPTCTRLA_CFAWM_MASK)
  16347. #define PWM_CAPTCTRLA_CA0CNT_MASK (0x1C00U)
  16348. #define PWM_CAPTCTRLA_CA0CNT_SHIFT (10U)
  16349. #define PWM_CAPTCTRLA_CA0CNT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLA_CA0CNT_SHIFT)) & PWM_CAPTCTRLA_CA0CNT_MASK)
  16350. #define PWM_CAPTCTRLA_CA1CNT_MASK (0xE000U)
  16351. #define PWM_CAPTCTRLA_CA1CNT_SHIFT (13U)
  16352. #define PWM_CAPTCTRLA_CA1CNT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLA_CA1CNT_SHIFT)) & PWM_CAPTCTRLA_CA1CNT_MASK)
  16353. /* The count of PWM_CAPTCTRLA */
  16354. #define PWM_CAPTCTRLA_COUNT (4U)
  16355. /*! @name CAPTCOMPA - Capture Compare A Register */
  16356. #define PWM_CAPTCOMPA_EDGCMPA_MASK (0xFFU)
  16357. #define PWM_CAPTCOMPA_EDGCMPA_SHIFT (0U)
  16358. #define PWM_CAPTCOMPA_EDGCMPA(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCOMPA_EDGCMPA_SHIFT)) & PWM_CAPTCOMPA_EDGCMPA_MASK)
  16359. #define PWM_CAPTCOMPA_EDGCNTA_MASK (0xFF00U)
  16360. #define PWM_CAPTCOMPA_EDGCNTA_SHIFT (8U)
  16361. #define PWM_CAPTCOMPA_EDGCNTA(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCOMPA_EDGCNTA_SHIFT)) & PWM_CAPTCOMPA_EDGCNTA_MASK)
  16362. /* The count of PWM_CAPTCOMPA */
  16363. #define PWM_CAPTCOMPA_COUNT (4U)
  16364. /*! @name CAPTCTRLB - Capture Control B Register */
  16365. #define PWM_CAPTCTRLB_ARMB_MASK (0x1U)
  16366. #define PWM_CAPTCTRLB_ARMB_SHIFT (0U)
  16367. #define PWM_CAPTCTRLB_ARMB(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLB_ARMB_SHIFT)) & PWM_CAPTCTRLB_ARMB_MASK)
  16368. #define PWM_CAPTCTRLB_ONESHOTB_MASK (0x2U)
  16369. #define PWM_CAPTCTRLB_ONESHOTB_SHIFT (1U)
  16370. #define PWM_CAPTCTRLB_ONESHOTB(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLB_ONESHOTB_SHIFT)) & PWM_CAPTCTRLB_ONESHOTB_MASK)
  16371. #define PWM_CAPTCTRLB_EDGB0_MASK (0xCU)
  16372. #define PWM_CAPTCTRLB_EDGB0_SHIFT (2U)
  16373. #define PWM_CAPTCTRLB_EDGB0(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLB_EDGB0_SHIFT)) & PWM_CAPTCTRLB_EDGB0_MASK)
  16374. #define PWM_CAPTCTRLB_EDGB1_MASK (0x30U)
  16375. #define PWM_CAPTCTRLB_EDGB1_SHIFT (4U)
  16376. #define PWM_CAPTCTRLB_EDGB1(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLB_EDGB1_SHIFT)) & PWM_CAPTCTRLB_EDGB1_MASK)
  16377. #define PWM_CAPTCTRLB_INP_SELB_MASK (0x40U)
  16378. #define PWM_CAPTCTRLB_INP_SELB_SHIFT (6U)
  16379. #define PWM_CAPTCTRLB_INP_SELB(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLB_INP_SELB_SHIFT)) & PWM_CAPTCTRLB_INP_SELB_MASK)
  16380. #define PWM_CAPTCTRLB_EDGCNTB_EN_MASK (0x80U)
  16381. #define PWM_CAPTCTRLB_EDGCNTB_EN_SHIFT (7U)
  16382. #define PWM_CAPTCTRLB_EDGCNTB_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLB_EDGCNTB_EN_SHIFT)) & PWM_CAPTCTRLB_EDGCNTB_EN_MASK)
  16383. #define PWM_CAPTCTRLB_CFBWM_MASK (0x300U)
  16384. #define PWM_CAPTCTRLB_CFBWM_SHIFT (8U)
  16385. #define PWM_CAPTCTRLB_CFBWM(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLB_CFBWM_SHIFT)) & PWM_CAPTCTRLB_CFBWM_MASK)
  16386. #define PWM_CAPTCTRLB_CB0CNT_MASK (0x1C00U)
  16387. #define PWM_CAPTCTRLB_CB0CNT_SHIFT (10U)
  16388. #define PWM_CAPTCTRLB_CB0CNT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLB_CB0CNT_SHIFT)) & PWM_CAPTCTRLB_CB0CNT_MASK)
  16389. #define PWM_CAPTCTRLB_CB1CNT_MASK (0xE000U)
  16390. #define PWM_CAPTCTRLB_CB1CNT_SHIFT (13U)
  16391. #define PWM_CAPTCTRLB_CB1CNT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLB_CB1CNT_SHIFT)) & PWM_CAPTCTRLB_CB1CNT_MASK)
  16392. /* The count of PWM_CAPTCTRLB */
  16393. #define PWM_CAPTCTRLB_COUNT (4U)
  16394. /*! @name CAPTCOMPB - Capture Compare B Register */
  16395. #define PWM_CAPTCOMPB_EDGCMPB_MASK (0xFFU)
  16396. #define PWM_CAPTCOMPB_EDGCMPB_SHIFT (0U)
  16397. #define PWM_CAPTCOMPB_EDGCMPB(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCOMPB_EDGCMPB_SHIFT)) & PWM_CAPTCOMPB_EDGCMPB_MASK)
  16398. #define PWM_CAPTCOMPB_EDGCNTB_MASK (0xFF00U)
  16399. #define PWM_CAPTCOMPB_EDGCNTB_SHIFT (8U)
  16400. #define PWM_CAPTCOMPB_EDGCNTB(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCOMPB_EDGCNTB_SHIFT)) & PWM_CAPTCOMPB_EDGCNTB_MASK)
  16401. /* The count of PWM_CAPTCOMPB */
  16402. #define PWM_CAPTCOMPB_COUNT (4U)
  16403. /*! @name CAPTCTRLX - Capture Control X Register */
  16404. #define PWM_CAPTCTRLX_ARMX_MASK (0x1U)
  16405. #define PWM_CAPTCTRLX_ARMX_SHIFT (0U)
  16406. #define PWM_CAPTCTRLX_ARMX(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLX_ARMX_SHIFT)) & PWM_CAPTCTRLX_ARMX_MASK)
  16407. #define PWM_CAPTCTRLX_ONESHOTX_MASK (0x2U)
  16408. #define PWM_CAPTCTRLX_ONESHOTX_SHIFT (1U)
  16409. #define PWM_CAPTCTRLX_ONESHOTX(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLX_ONESHOTX_SHIFT)) & PWM_CAPTCTRLX_ONESHOTX_MASK)
  16410. #define PWM_CAPTCTRLX_EDGX0_MASK (0xCU)
  16411. #define PWM_CAPTCTRLX_EDGX0_SHIFT (2U)
  16412. #define PWM_CAPTCTRLX_EDGX0(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLX_EDGX0_SHIFT)) & PWM_CAPTCTRLX_EDGX0_MASK)
  16413. #define PWM_CAPTCTRLX_EDGX1_MASK (0x30U)
  16414. #define PWM_CAPTCTRLX_EDGX1_SHIFT (4U)
  16415. #define PWM_CAPTCTRLX_EDGX1(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLX_EDGX1_SHIFT)) & PWM_CAPTCTRLX_EDGX1_MASK)
  16416. #define PWM_CAPTCTRLX_INP_SELX_MASK (0x40U)
  16417. #define PWM_CAPTCTRLX_INP_SELX_SHIFT (6U)
  16418. #define PWM_CAPTCTRLX_INP_SELX(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLX_INP_SELX_SHIFT)) & PWM_CAPTCTRLX_INP_SELX_MASK)
  16419. #define PWM_CAPTCTRLX_EDGCNTX_EN_MASK (0x80U)
  16420. #define PWM_CAPTCTRLX_EDGCNTX_EN_SHIFT (7U)
  16421. #define PWM_CAPTCTRLX_EDGCNTX_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLX_EDGCNTX_EN_SHIFT)) & PWM_CAPTCTRLX_EDGCNTX_EN_MASK)
  16422. #define PWM_CAPTCTRLX_CFXWM_MASK (0x300U)
  16423. #define PWM_CAPTCTRLX_CFXWM_SHIFT (8U)
  16424. #define PWM_CAPTCTRLX_CFXWM(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLX_CFXWM_SHIFT)) & PWM_CAPTCTRLX_CFXWM_MASK)
  16425. #define PWM_CAPTCTRLX_CX0CNT_MASK (0x1C00U)
  16426. #define PWM_CAPTCTRLX_CX0CNT_SHIFT (10U)
  16427. #define PWM_CAPTCTRLX_CX0CNT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLX_CX0CNT_SHIFT)) & PWM_CAPTCTRLX_CX0CNT_MASK)
  16428. #define PWM_CAPTCTRLX_CX1CNT_MASK (0xE000U)
  16429. #define PWM_CAPTCTRLX_CX1CNT_SHIFT (13U)
  16430. #define PWM_CAPTCTRLX_CX1CNT(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCTRLX_CX1CNT_SHIFT)) & PWM_CAPTCTRLX_CX1CNT_MASK)
  16431. /* The count of PWM_CAPTCTRLX */
  16432. #define PWM_CAPTCTRLX_COUNT (4U)
  16433. /*! @name CAPTCOMPX - Capture Compare X Register */
  16434. #define PWM_CAPTCOMPX_EDGCMPX_MASK (0xFFU)
  16435. #define PWM_CAPTCOMPX_EDGCMPX_SHIFT (0U)
  16436. #define PWM_CAPTCOMPX_EDGCMPX(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCOMPX_EDGCMPX_SHIFT)) & PWM_CAPTCOMPX_EDGCMPX_MASK)
  16437. #define PWM_CAPTCOMPX_EDGCNTX_MASK (0xFF00U)
  16438. #define PWM_CAPTCOMPX_EDGCNTX_SHIFT (8U)
  16439. #define PWM_CAPTCOMPX_EDGCNTX(x) (((uint16_t)(((uint16_t)(x)) << PWM_CAPTCOMPX_EDGCNTX_SHIFT)) & PWM_CAPTCOMPX_EDGCNTX_MASK)
  16440. /* The count of PWM_CAPTCOMPX */
  16441. #define PWM_CAPTCOMPX_COUNT (4U)
  16442. /*! @name CVAL0 - Capture Value 0 Register */
  16443. #define PWM_CVAL0_CAPTVAL0_MASK (0xFFFFU)
  16444. #define PWM_CVAL0_CAPTVAL0_SHIFT (0U)
  16445. #define PWM_CVAL0_CAPTVAL0(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL0_CAPTVAL0_SHIFT)) & PWM_CVAL0_CAPTVAL0_MASK)
  16446. /* The count of PWM_CVAL0 */
  16447. #define PWM_CVAL0_COUNT (4U)
  16448. /*! @name CVAL0CYC - Capture Value 0 Cycle Register */
  16449. #define PWM_CVAL0CYC_CVAL0CYC_MASK (0xFU)
  16450. #define PWM_CVAL0CYC_CVAL0CYC_SHIFT (0U)
  16451. #define PWM_CVAL0CYC_CVAL0CYC(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL0CYC_CVAL0CYC_SHIFT)) & PWM_CVAL0CYC_CVAL0CYC_MASK)
  16452. /* The count of PWM_CVAL0CYC */
  16453. #define PWM_CVAL0CYC_COUNT (4U)
  16454. /*! @name CVAL1 - Capture Value 1 Register */
  16455. #define PWM_CVAL1_CAPTVAL1_MASK (0xFFFFU)
  16456. #define PWM_CVAL1_CAPTVAL1_SHIFT (0U)
  16457. #define PWM_CVAL1_CAPTVAL1(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL1_CAPTVAL1_SHIFT)) & PWM_CVAL1_CAPTVAL1_MASK)
  16458. /* The count of PWM_CVAL1 */
  16459. #define PWM_CVAL1_COUNT (4U)
  16460. /*! @name CVAL1CYC - Capture Value 1 Cycle Register */
  16461. #define PWM_CVAL1CYC_CVAL1CYC_MASK (0xFU)
  16462. #define PWM_CVAL1CYC_CVAL1CYC_SHIFT (0U)
  16463. #define PWM_CVAL1CYC_CVAL1CYC(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL1CYC_CVAL1CYC_SHIFT)) & PWM_CVAL1CYC_CVAL1CYC_MASK)
  16464. /* The count of PWM_CVAL1CYC */
  16465. #define PWM_CVAL1CYC_COUNT (4U)
  16466. /*! @name CVAL2 - Capture Value 2 Register */
  16467. #define PWM_CVAL2_CAPTVAL2_MASK (0xFFFFU)
  16468. #define PWM_CVAL2_CAPTVAL2_SHIFT (0U)
  16469. #define PWM_CVAL2_CAPTVAL2(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL2_CAPTVAL2_SHIFT)) & PWM_CVAL2_CAPTVAL2_MASK)
  16470. /* The count of PWM_CVAL2 */
  16471. #define PWM_CVAL2_COUNT (4U)
  16472. /*! @name CVAL2CYC - Capture Value 2 Cycle Register */
  16473. #define PWM_CVAL2CYC_CVAL2CYC_MASK (0xFU)
  16474. #define PWM_CVAL2CYC_CVAL2CYC_SHIFT (0U)
  16475. #define PWM_CVAL2CYC_CVAL2CYC(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL2CYC_CVAL2CYC_SHIFT)) & PWM_CVAL2CYC_CVAL2CYC_MASK)
  16476. /* The count of PWM_CVAL2CYC */
  16477. #define PWM_CVAL2CYC_COUNT (4U)
  16478. /*! @name CVAL3 - Capture Value 3 Register */
  16479. #define PWM_CVAL3_CAPTVAL3_MASK (0xFFFFU)
  16480. #define PWM_CVAL3_CAPTVAL3_SHIFT (0U)
  16481. #define PWM_CVAL3_CAPTVAL3(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL3_CAPTVAL3_SHIFT)) & PWM_CVAL3_CAPTVAL3_MASK)
  16482. /* The count of PWM_CVAL3 */
  16483. #define PWM_CVAL3_COUNT (4U)
  16484. /*! @name CVAL3CYC - Capture Value 3 Cycle Register */
  16485. #define PWM_CVAL3CYC_CVAL3CYC_MASK (0xFU)
  16486. #define PWM_CVAL3CYC_CVAL3CYC_SHIFT (0U)
  16487. #define PWM_CVAL3CYC_CVAL3CYC(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL3CYC_CVAL3CYC_SHIFT)) & PWM_CVAL3CYC_CVAL3CYC_MASK)
  16488. /* The count of PWM_CVAL3CYC */
  16489. #define PWM_CVAL3CYC_COUNT (4U)
  16490. /*! @name CVAL4 - Capture Value 4 Register */
  16491. #define PWM_CVAL4_CAPTVAL4_MASK (0xFFFFU)
  16492. #define PWM_CVAL4_CAPTVAL4_SHIFT (0U)
  16493. #define PWM_CVAL4_CAPTVAL4(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL4_CAPTVAL4_SHIFT)) & PWM_CVAL4_CAPTVAL4_MASK)
  16494. /* The count of PWM_CVAL4 */
  16495. #define PWM_CVAL4_COUNT (4U)
  16496. /*! @name CVAL4CYC - Capture Value 4 Cycle Register */
  16497. #define PWM_CVAL4CYC_CVAL4CYC_MASK (0xFU)
  16498. #define PWM_CVAL4CYC_CVAL4CYC_SHIFT (0U)
  16499. #define PWM_CVAL4CYC_CVAL4CYC(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL4CYC_CVAL4CYC_SHIFT)) & PWM_CVAL4CYC_CVAL4CYC_MASK)
  16500. /* The count of PWM_CVAL4CYC */
  16501. #define PWM_CVAL4CYC_COUNT (4U)
  16502. /*! @name CVAL5 - Capture Value 5 Register */
  16503. #define PWM_CVAL5_CAPTVAL5_MASK (0xFFFFU)
  16504. #define PWM_CVAL5_CAPTVAL5_SHIFT (0U)
  16505. #define PWM_CVAL5_CAPTVAL5(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL5_CAPTVAL5_SHIFT)) & PWM_CVAL5_CAPTVAL5_MASK)
  16506. /* The count of PWM_CVAL5 */
  16507. #define PWM_CVAL5_COUNT (4U)
  16508. /*! @name CVAL5CYC - Capture Value 5 Cycle Register */
  16509. #define PWM_CVAL5CYC_CVAL5CYC_MASK (0xFU)
  16510. #define PWM_CVAL5CYC_CVAL5CYC_SHIFT (0U)
  16511. #define PWM_CVAL5CYC_CVAL5CYC(x) (((uint16_t)(((uint16_t)(x)) << PWM_CVAL5CYC_CVAL5CYC_SHIFT)) & PWM_CVAL5CYC_CVAL5CYC_MASK)
  16512. /* The count of PWM_CVAL5CYC */
  16513. #define PWM_CVAL5CYC_COUNT (4U)
  16514. /*! @name OUTEN - Output Enable Register */
  16515. #define PWM_OUTEN_PWMX_EN_MASK (0xFU)
  16516. #define PWM_OUTEN_PWMX_EN_SHIFT (0U)
  16517. #define PWM_OUTEN_PWMX_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_OUTEN_PWMX_EN_SHIFT)) & PWM_OUTEN_PWMX_EN_MASK)
  16518. #define PWM_OUTEN_PWMB_EN_MASK (0xF0U)
  16519. #define PWM_OUTEN_PWMB_EN_SHIFT (4U)
  16520. #define PWM_OUTEN_PWMB_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_OUTEN_PWMB_EN_SHIFT)) & PWM_OUTEN_PWMB_EN_MASK)
  16521. #define PWM_OUTEN_PWMA_EN_MASK (0xF00U)
  16522. #define PWM_OUTEN_PWMA_EN_SHIFT (8U)
  16523. #define PWM_OUTEN_PWMA_EN(x) (((uint16_t)(((uint16_t)(x)) << PWM_OUTEN_PWMA_EN_SHIFT)) & PWM_OUTEN_PWMA_EN_MASK)
  16524. /*! @name MASK - Mask Register */
  16525. #define PWM_MASK_MASKX_MASK (0xFU)
  16526. #define PWM_MASK_MASKX_SHIFT (0U)
  16527. #define PWM_MASK_MASKX(x) (((uint16_t)(((uint16_t)(x)) << PWM_MASK_MASKX_SHIFT)) & PWM_MASK_MASKX_MASK)
  16528. #define PWM_MASK_MASKB_MASK (0xF0U)
  16529. #define PWM_MASK_MASKB_SHIFT (4U)
  16530. #define PWM_MASK_MASKB(x) (((uint16_t)(((uint16_t)(x)) << PWM_MASK_MASKB_SHIFT)) & PWM_MASK_MASKB_MASK)
  16531. #define PWM_MASK_MASKA_MASK (0xF00U)
  16532. #define PWM_MASK_MASKA_SHIFT (8U)
  16533. #define PWM_MASK_MASKA(x) (((uint16_t)(((uint16_t)(x)) << PWM_MASK_MASKA_SHIFT)) & PWM_MASK_MASKA_MASK)
  16534. #define PWM_MASK_UPDATE_MASK_MASK (0xF000U)
  16535. #define PWM_MASK_UPDATE_MASK_SHIFT (12U)
  16536. #define PWM_MASK_UPDATE_MASK(x) (((uint16_t)(((uint16_t)(x)) << PWM_MASK_UPDATE_MASK_SHIFT)) & PWM_MASK_UPDATE_MASK_MASK)
  16537. /*! @name SWCOUT - Software Controlled Output Register */
  16538. #define PWM_SWCOUT_SM0OUT45_MASK (0x1U)
  16539. #define PWM_SWCOUT_SM0OUT45_SHIFT (0U)
  16540. #define PWM_SWCOUT_SM0OUT45(x) (((uint16_t)(((uint16_t)(x)) << PWM_SWCOUT_SM0OUT45_SHIFT)) & PWM_SWCOUT_SM0OUT45_MASK)
  16541. #define PWM_SWCOUT_SM0OUT23_MASK (0x2U)
  16542. #define PWM_SWCOUT_SM0OUT23_SHIFT (1U)
  16543. #define PWM_SWCOUT_SM0OUT23(x) (((uint16_t)(((uint16_t)(x)) << PWM_SWCOUT_SM0OUT23_SHIFT)) & PWM_SWCOUT_SM0OUT23_MASK)
  16544. #define PWM_SWCOUT_SM1OUT45_MASK (0x4U)
  16545. #define PWM_SWCOUT_SM1OUT45_SHIFT (2U)
  16546. #define PWM_SWCOUT_SM1OUT45(x) (((uint16_t)(((uint16_t)(x)) << PWM_SWCOUT_SM1OUT45_SHIFT)) & PWM_SWCOUT_SM1OUT45_MASK)
  16547. #define PWM_SWCOUT_SM1OUT23_MASK (0x8U)
  16548. #define PWM_SWCOUT_SM1OUT23_SHIFT (3U)
  16549. #define PWM_SWCOUT_SM1OUT23(x) (((uint16_t)(((uint16_t)(x)) << PWM_SWCOUT_SM1OUT23_SHIFT)) & PWM_SWCOUT_SM1OUT23_MASK)
  16550. #define PWM_SWCOUT_SM2OUT45_MASK (0x10U)
  16551. #define PWM_SWCOUT_SM2OUT45_SHIFT (4U)
  16552. #define PWM_SWCOUT_SM2OUT45(x) (((uint16_t)(((uint16_t)(x)) << PWM_SWCOUT_SM2OUT45_SHIFT)) & PWM_SWCOUT_SM2OUT45_MASK)
  16553. #define PWM_SWCOUT_SM2OUT23_MASK (0x20U)
  16554. #define PWM_SWCOUT_SM2OUT23_SHIFT (5U)
  16555. #define PWM_SWCOUT_SM2OUT23(x) (((uint16_t)(((uint16_t)(x)) << PWM_SWCOUT_SM2OUT23_SHIFT)) & PWM_SWCOUT_SM2OUT23_MASK)
  16556. #define PWM_SWCOUT_SM3OUT45_MASK (0x40U)
  16557. #define PWM_SWCOUT_SM3OUT45_SHIFT (6U)
  16558. #define PWM_SWCOUT_SM3OUT45(x) (((uint16_t)(((uint16_t)(x)) << PWM_SWCOUT_SM3OUT45_SHIFT)) & PWM_SWCOUT_SM3OUT45_MASK)
  16559. #define PWM_SWCOUT_SM3OUT23_MASK (0x80U)
  16560. #define PWM_SWCOUT_SM3OUT23_SHIFT (7U)
  16561. #define PWM_SWCOUT_SM3OUT23(x) (((uint16_t)(((uint16_t)(x)) << PWM_SWCOUT_SM3OUT23_SHIFT)) & PWM_SWCOUT_SM3OUT23_MASK)
  16562. /*! @name DTSRCSEL - PWM Source Select Register */
  16563. #define PWM_DTSRCSEL_SM0SEL45_MASK (0x3U)
  16564. #define PWM_DTSRCSEL_SM0SEL45_SHIFT (0U)
  16565. #define PWM_DTSRCSEL_SM0SEL45(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTSRCSEL_SM0SEL45_SHIFT)) & PWM_DTSRCSEL_SM0SEL45_MASK)
  16566. #define PWM_DTSRCSEL_SM0SEL23_MASK (0xCU)
  16567. #define PWM_DTSRCSEL_SM0SEL23_SHIFT (2U)
  16568. #define PWM_DTSRCSEL_SM0SEL23(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTSRCSEL_SM0SEL23_SHIFT)) & PWM_DTSRCSEL_SM0SEL23_MASK)
  16569. #define PWM_DTSRCSEL_SM1SEL45_MASK (0x30U)
  16570. #define PWM_DTSRCSEL_SM1SEL45_SHIFT (4U)
  16571. #define PWM_DTSRCSEL_SM1SEL45(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTSRCSEL_SM1SEL45_SHIFT)) & PWM_DTSRCSEL_SM1SEL45_MASK)
  16572. #define PWM_DTSRCSEL_SM1SEL23_MASK (0xC0U)
  16573. #define PWM_DTSRCSEL_SM1SEL23_SHIFT (6U)
  16574. #define PWM_DTSRCSEL_SM1SEL23(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTSRCSEL_SM1SEL23_SHIFT)) & PWM_DTSRCSEL_SM1SEL23_MASK)
  16575. #define PWM_DTSRCSEL_SM2SEL45_MASK (0x300U)
  16576. #define PWM_DTSRCSEL_SM2SEL45_SHIFT (8U)
  16577. #define PWM_DTSRCSEL_SM2SEL45(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTSRCSEL_SM2SEL45_SHIFT)) & PWM_DTSRCSEL_SM2SEL45_MASK)
  16578. #define PWM_DTSRCSEL_SM2SEL23_MASK (0xC00U)
  16579. #define PWM_DTSRCSEL_SM2SEL23_SHIFT (10U)
  16580. #define PWM_DTSRCSEL_SM2SEL23(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTSRCSEL_SM2SEL23_SHIFT)) & PWM_DTSRCSEL_SM2SEL23_MASK)
  16581. #define PWM_DTSRCSEL_SM3SEL45_MASK (0x3000U)
  16582. #define PWM_DTSRCSEL_SM3SEL45_SHIFT (12U)
  16583. #define PWM_DTSRCSEL_SM3SEL45(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTSRCSEL_SM3SEL45_SHIFT)) & PWM_DTSRCSEL_SM3SEL45_MASK)
  16584. #define PWM_DTSRCSEL_SM3SEL23_MASK (0xC000U)
  16585. #define PWM_DTSRCSEL_SM3SEL23_SHIFT (14U)
  16586. #define PWM_DTSRCSEL_SM3SEL23(x) (((uint16_t)(((uint16_t)(x)) << PWM_DTSRCSEL_SM3SEL23_SHIFT)) & PWM_DTSRCSEL_SM3SEL23_MASK)
  16587. /*! @name MCTRL - Master Control Register */
  16588. #define PWM_MCTRL_LDOK_MASK (0xFU)
  16589. #define PWM_MCTRL_LDOK_SHIFT (0U)
  16590. #define PWM_MCTRL_LDOK(x) (((uint16_t)(((uint16_t)(x)) << PWM_MCTRL_LDOK_SHIFT)) & PWM_MCTRL_LDOK_MASK)
  16591. #define PWM_MCTRL_CLDOK_MASK (0xF0U)
  16592. #define PWM_MCTRL_CLDOK_SHIFT (4U)
  16593. #define PWM_MCTRL_CLDOK(x) (((uint16_t)(((uint16_t)(x)) << PWM_MCTRL_CLDOK_SHIFT)) & PWM_MCTRL_CLDOK_MASK)
  16594. #define PWM_MCTRL_RUN_MASK (0xF00U)
  16595. #define PWM_MCTRL_RUN_SHIFT (8U)
  16596. #define PWM_MCTRL_RUN(x) (((uint16_t)(((uint16_t)(x)) << PWM_MCTRL_RUN_SHIFT)) & PWM_MCTRL_RUN_MASK)
  16597. #define PWM_MCTRL_IPOL_MASK (0xF000U)
  16598. #define PWM_MCTRL_IPOL_SHIFT (12U)
  16599. #define PWM_MCTRL_IPOL(x) (((uint16_t)(((uint16_t)(x)) << PWM_MCTRL_IPOL_SHIFT)) & PWM_MCTRL_IPOL_MASK)
  16600. /*! @name MCTRL2 - Master Control 2 Register */
  16601. #define PWM_MCTRL2_MONPLL_MASK (0x3U)
  16602. #define PWM_MCTRL2_MONPLL_SHIFT (0U)
  16603. #define PWM_MCTRL2_MONPLL(x) (((uint16_t)(((uint16_t)(x)) << PWM_MCTRL2_MONPLL_SHIFT)) & PWM_MCTRL2_MONPLL_MASK)
  16604. /*! @name FCTRL - Fault Control Register */
  16605. #define PWM_FCTRL_FIE_MASK (0xFU)
  16606. #define PWM_FCTRL_FIE_SHIFT (0U)
  16607. #define PWM_FCTRL_FIE(x) (((uint16_t)(((uint16_t)(x)) << PWM_FCTRL_FIE_SHIFT)) & PWM_FCTRL_FIE_MASK)
  16608. #define PWM_FCTRL_FSAFE_MASK (0xF0U)
  16609. #define PWM_FCTRL_FSAFE_SHIFT (4U)
  16610. #define PWM_FCTRL_FSAFE(x) (((uint16_t)(((uint16_t)(x)) << PWM_FCTRL_FSAFE_SHIFT)) & PWM_FCTRL_FSAFE_MASK)
  16611. #define PWM_FCTRL_FAUTO_MASK (0xF00U)
  16612. #define PWM_FCTRL_FAUTO_SHIFT (8U)
  16613. #define PWM_FCTRL_FAUTO(x) (((uint16_t)(((uint16_t)(x)) << PWM_FCTRL_FAUTO_SHIFT)) & PWM_FCTRL_FAUTO_MASK)
  16614. #define PWM_FCTRL_FLVL_MASK (0xF000U)
  16615. #define PWM_FCTRL_FLVL_SHIFT (12U)
  16616. #define PWM_FCTRL_FLVL(x) (((uint16_t)(((uint16_t)(x)) << PWM_FCTRL_FLVL_SHIFT)) & PWM_FCTRL_FLVL_MASK)
  16617. /*! @name FSTS - Fault Status Register */
  16618. #define PWM_FSTS_FFLAG_MASK (0xFU)
  16619. #define PWM_FSTS_FFLAG_SHIFT (0U)
  16620. #define PWM_FSTS_FFLAG(x) (((uint16_t)(((uint16_t)(x)) << PWM_FSTS_FFLAG_SHIFT)) & PWM_FSTS_FFLAG_MASK)
  16621. #define PWM_FSTS_FFULL_MASK (0xF0U)
  16622. #define PWM_FSTS_FFULL_SHIFT (4U)
  16623. #define PWM_FSTS_FFULL(x) (((uint16_t)(((uint16_t)(x)) << PWM_FSTS_FFULL_SHIFT)) & PWM_FSTS_FFULL_MASK)
  16624. #define PWM_FSTS_FFPIN_MASK (0xF00U)
  16625. #define PWM_FSTS_FFPIN_SHIFT (8U)
  16626. #define PWM_FSTS_FFPIN(x) (((uint16_t)(((uint16_t)(x)) << PWM_FSTS_FFPIN_SHIFT)) & PWM_FSTS_FFPIN_MASK)
  16627. #define PWM_FSTS_FHALF_MASK (0xF000U)
  16628. #define PWM_FSTS_FHALF_SHIFT (12U)
  16629. #define PWM_FSTS_FHALF(x) (((uint16_t)(((uint16_t)(x)) << PWM_FSTS_FHALF_SHIFT)) & PWM_FSTS_FHALF_MASK)
  16630. /*! @name FFILT - Fault Filter Register */
  16631. #define PWM_FFILT_FILT_PER_MASK (0xFFU)
  16632. #define PWM_FFILT_FILT_PER_SHIFT (0U)
  16633. #define PWM_FFILT_FILT_PER(x) (((uint16_t)(((uint16_t)(x)) << PWM_FFILT_FILT_PER_SHIFT)) & PWM_FFILT_FILT_PER_MASK)
  16634. #define PWM_FFILT_FILT_CNT_MASK (0x700U)
  16635. #define PWM_FFILT_FILT_CNT_SHIFT (8U)
  16636. #define PWM_FFILT_FILT_CNT(x) (((uint16_t)(((uint16_t)(x)) << PWM_FFILT_FILT_CNT_SHIFT)) & PWM_FFILT_FILT_CNT_MASK)
  16637. #define PWM_FFILT_GSTR_MASK (0x8000U)
  16638. #define PWM_FFILT_GSTR_SHIFT (15U)
  16639. #define PWM_FFILT_GSTR(x) (((uint16_t)(((uint16_t)(x)) << PWM_FFILT_GSTR_SHIFT)) & PWM_FFILT_GSTR_MASK)
  16640. /*! @name FTST - Fault Test Register */
  16641. #define PWM_FTST_FTEST_MASK (0x1U)
  16642. #define PWM_FTST_FTEST_SHIFT (0U)
  16643. #define PWM_FTST_FTEST(x) (((uint16_t)(((uint16_t)(x)) << PWM_FTST_FTEST_SHIFT)) & PWM_FTST_FTEST_MASK)
  16644. /*! @name FCTRL2 - Fault Control 2 Register */
  16645. #define PWM_FCTRL2_NOCOMB_MASK (0xFU)
  16646. #define PWM_FCTRL2_NOCOMB_SHIFT (0U)
  16647. #define PWM_FCTRL2_NOCOMB(x) (((uint16_t)(((uint16_t)(x)) << PWM_FCTRL2_NOCOMB_SHIFT)) & PWM_FCTRL2_NOCOMB_MASK)
  16648. /*!
  16649. * @}
  16650. */ /* end of group PWM_Register_Masks */
  16651. /* PWM - Peripheral instance base addresses */
  16652. /** Peripheral PWM1 base address */
  16653. #define PWM1_BASE (0x403DC000u)
  16654. /** Peripheral PWM1 base pointer */
  16655. #define PWM1 ((PWM_Type *)PWM1_BASE)
  16656. /** Peripheral PWM2 base address */
  16657. #define PWM2_BASE (0x403E0000u)
  16658. /** Peripheral PWM2 base pointer */
  16659. #define PWM2 ((PWM_Type *)PWM2_BASE)
  16660. /** Peripheral PWM3 base address */
  16661. #define PWM3_BASE (0x403E4000u)
  16662. /** Peripheral PWM3 base pointer */
  16663. #define PWM3 ((PWM_Type *)PWM3_BASE)
  16664. /** Peripheral PWM4 base address */
  16665. #define PWM4_BASE (0x403E8000u)
  16666. /** Peripheral PWM4 base pointer */
  16667. #define PWM4 ((PWM_Type *)PWM4_BASE)
  16668. /** Array initializer of PWM peripheral base addresses */
  16669. #define PWM_BASE_ADDRS { 0u, PWM1_BASE, PWM2_BASE, PWM3_BASE, PWM4_BASE }
  16670. /** Array initializer of PWM peripheral base pointers */
  16671. #define PWM_BASE_PTRS { (PWM_Type *)0u, PWM1, PWM2, PWM3, PWM4 }
  16672. /** Interrupt vectors for the PWM peripheral type */
  16673. #define PWM_CMP_IRQS { { NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn }, { PWM1_0_IRQn, PWM1_1_IRQn, PWM1_2_IRQn, PWM1_3_IRQn }, { PWM2_0_IRQn, PWM2_1_IRQn, PWM2_2_IRQn, PWM2_3_IRQn }, { PWM3_0_IRQn, PWM3_1_IRQn, PWM3_2_IRQn, PWM3_3_IRQn }, { PWM4_0_IRQn, PWM4_1_IRQn, PWM4_2_IRQn, PWM4_3_IRQn } }
  16674. #define PWM_RELOAD_IRQS { { NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn }, { PWM1_0_IRQn, PWM1_1_IRQn, PWM1_2_IRQn, PWM1_3_IRQn }, { PWM2_0_IRQn, PWM2_1_IRQn, PWM2_2_IRQn, PWM2_3_IRQn }, { PWM3_0_IRQn, PWM3_1_IRQn, PWM3_2_IRQn, PWM3_3_IRQn }, { PWM4_0_IRQn, PWM4_1_IRQn, PWM4_2_IRQn, PWM4_3_IRQn } }
  16675. #define PWM_CAPTURE_IRQS { { NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn, NotAvail_IRQn }, { PWM1_0_IRQn, PWM1_1_IRQn, PWM1_2_IRQn, PWM1_3_IRQn }, { PWM2_0_IRQn, PWM2_1_IRQn, PWM2_2_IRQn, PWM2_3_IRQn }, { PWM3_0_IRQn, PWM3_1_IRQn, PWM3_2_IRQn, PWM3_3_IRQn }, { PWM4_0_IRQn, PWM4_1_IRQn, PWM4_2_IRQn, PWM4_3_IRQn } }
  16676. #define PWM_FAULT_IRQS { NotAvail_IRQn, PWM1_FAULT_IRQn, PWM2_FAULT_IRQn, PWM3_FAULT_IRQn, PWM4_FAULT_IRQn }
  16677. #define PWM_RELOAD_ERROR_IRQS { NotAvail_IRQn, PWM1_FAULT_IRQn, PWM2_FAULT_IRQn, PWM3_FAULT_IRQn, PWM4_FAULT_IRQn }
  16678. /*!
  16679. * @}
  16680. */ /* end of group PWM_Peripheral_Access_Layer */
  16681. /* ----------------------------------------------------------------------------
  16682. -- PXP Peripheral Access Layer
  16683. ---------------------------------------------------------------------------- */
  16684. /*!
  16685. * @addtogroup PXP_Peripheral_Access_Layer PXP Peripheral Access Layer
  16686. * @{
  16687. */
  16688. /** PXP - Register Layout Typedef */
  16689. typedef struct {
  16690. __IO uint32_t CTRL; /**< Control Register 0, offset: 0x0 */
  16691. __IO uint32_t CTRL_SET; /**< Control Register 0, offset: 0x4 */
  16692. __IO uint32_t CTRL_CLR; /**< Control Register 0, offset: 0x8 */
  16693. __IO uint32_t CTRL_TOG; /**< Control Register 0, offset: 0xC */
  16694. __IO uint32_t STAT; /**< Status Register, offset: 0x10 */
  16695. __IO uint32_t STAT_SET; /**< Status Register, offset: 0x14 */
  16696. __IO uint32_t STAT_CLR; /**< Status Register, offset: 0x18 */
  16697. __IO uint32_t STAT_TOG; /**< Status Register, offset: 0x1C */
  16698. __IO uint32_t OUT_CTRL; /**< Output Buffer Control Register, offset: 0x20 */
  16699. __IO uint32_t OUT_CTRL_SET; /**< Output Buffer Control Register, offset: 0x24 */
  16700. __IO uint32_t OUT_CTRL_CLR; /**< Output Buffer Control Register, offset: 0x28 */
  16701. __IO uint32_t OUT_CTRL_TOG; /**< Output Buffer Control Register, offset: 0x2C */
  16702. __IO uint32_t OUT_BUF; /**< Output Frame Buffer Pointer, offset: 0x30 */
  16703. uint8_t RESERVED_0[12];
  16704. __IO uint32_t OUT_BUF2; /**< Output Frame Buffer Pointer #2, offset: 0x40 */
  16705. uint8_t RESERVED_1[12];
  16706. __IO uint32_t OUT_PITCH; /**< Output Buffer Pitch, offset: 0x50 */
  16707. uint8_t RESERVED_2[12];
  16708. __IO uint32_t OUT_LRC; /**< Output Surface Lower Right Coordinate, offset: 0x60 */
  16709. uint8_t RESERVED_3[12];
  16710. __IO uint32_t OUT_PS_ULC; /**< Processed Surface Upper Left Coordinate, offset: 0x70 */
  16711. uint8_t RESERVED_4[12];
  16712. __IO uint32_t OUT_PS_LRC; /**< Processed Surface Lower Right Coordinate, offset: 0x80 */
  16713. uint8_t RESERVED_5[12];
  16714. __IO uint32_t OUT_AS_ULC; /**< Alpha Surface Upper Left Coordinate, offset: 0x90 */
  16715. uint8_t RESERVED_6[12];
  16716. __IO uint32_t OUT_AS_LRC; /**< Alpha Surface Lower Right Coordinate, offset: 0xA0 */
  16717. uint8_t RESERVED_7[12];
  16718. __IO uint32_t PS_CTRL; /**< Processed Surface (PS) Control Register, offset: 0xB0 */
  16719. __IO uint32_t PS_CTRL_SET; /**< Processed Surface (PS) Control Register, offset: 0xB4 */
  16720. __IO uint32_t PS_CTRL_CLR; /**< Processed Surface (PS) Control Register, offset: 0xB8 */
  16721. __IO uint32_t PS_CTRL_TOG; /**< Processed Surface (PS) Control Register, offset: 0xBC */
  16722. __IO uint32_t PS_BUF; /**< PS Input Buffer Address, offset: 0xC0 */
  16723. uint8_t RESERVED_8[12];
  16724. __IO uint32_t PS_UBUF; /**< PS U/Cb or 2 Plane UV Input Buffer Address, offset: 0xD0 */
  16725. uint8_t RESERVED_9[12];
  16726. __IO uint32_t PS_VBUF; /**< PS V/Cr Input Buffer Address, offset: 0xE0 */
  16727. uint8_t RESERVED_10[12];
  16728. __IO uint32_t PS_PITCH; /**< Processed Surface Pitch, offset: 0xF0 */
  16729. uint8_t RESERVED_11[12];
  16730. __IO uint32_t PS_BACKGROUND; /**< PS Background Color, offset: 0x100 */
  16731. uint8_t RESERVED_12[12];
  16732. __IO uint32_t PS_SCALE; /**< PS Scale Factor Register, offset: 0x110 */
  16733. uint8_t RESERVED_13[12];
  16734. __IO uint32_t PS_OFFSET; /**< PS Scale Offset Register, offset: 0x120 */
  16735. uint8_t RESERVED_14[12];
  16736. __IO uint32_t PS_CLRKEYLOW; /**< PS Color Key Low, offset: 0x130 */
  16737. uint8_t RESERVED_15[12];
  16738. __IO uint32_t PS_CLRKEYHIGH; /**< PS Color Key High, offset: 0x140 */
  16739. uint8_t RESERVED_16[12];
  16740. __IO uint32_t AS_CTRL; /**< Alpha Surface Control, offset: 0x150 */
  16741. uint8_t RESERVED_17[12];
  16742. __IO uint32_t AS_BUF; /**< Alpha Surface Buffer Pointer, offset: 0x160 */
  16743. uint8_t RESERVED_18[12];
  16744. __IO uint32_t AS_PITCH; /**< Alpha Surface Pitch, offset: 0x170 */
  16745. uint8_t RESERVED_19[12];
  16746. __IO uint32_t AS_CLRKEYLOW; /**< Overlay Color Key Low, offset: 0x180 */
  16747. uint8_t RESERVED_20[12];
  16748. __IO uint32_t AS_CLRKEYHIGH; /**< Overlay Color Key High, offset: 0x190 */
  16749. uint8_t RESERVED_21[12];
  16750. __IO uint32_t CSC1_COEF0; /**< Color Space Conversion Coefficient Register 0, offset: 0x1A0 */
  16751. uint8_t RESERVED_22[12];
  16752. __IO uint32_t CSC1_COEF1; /**< Color Space Conversion Coefficient Register 1, offset: 0x1B0 */
  16753. uint8_t RESERVED_23[12];
  16754. __IO uint32_t CSC1_COEF2; /**< Color Space Conversion Coefficient Register 2, offset: 0x1C0 */
  16755. uint8_t RESERVED_24[348];
  16756. __IO uint32_t POWER; /**< PXP Power Control Register, offset: 0x320 */
  16757. uint8_t RESERVED_25[220];
  16758. __IO uint32_t NEXT; /**< Next Frame Pointer, offset: 0x400 */
  16759. uint8_t RESERVED_26[60];
  16760. __IO uint32_t PORTER_DUFF_CTRL; /**< PXP Alpha Engine A Control Register., offset: 0x440 */
  16761. } PXP_Type;
  16762. /* ----------------------------------------------------------------------------
  16763. -- PXP Register Masks
  16764. ---------------------------------------------------------------------------- */
  16765. /*!
  16766. * @addtogroup PXP_Register_Masks PXP Register Masks
  16767. * @{
  16768. */
  16769. /*! @name CTRL - Control Register 0 */
  16770. #define PXP_CTRL_ENABLE_MASK (0x1U)
  16771. #define PXP_CTRL_ENABLE_SHIFT (0U)
  16772. #define PXP_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_SHIFT)) & PXP_CTRL_ENABLE_MASK)
  16773. #define PXP_CTRL_IRQ_ENABLE_MASK (0x2U)
  16774. #define PXP_CTRL_IRQ_ENABLE_SHIFT (1U)
  16775. #define PXP_CTRL_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_IRQ_ENABLE_SHIFT)) & PXP_CTRL_IRQ_ENABLE_MASK)
  16776. #define PXP_CTRL_NEXT_IRQ_ENABLE_MASK (0x4U)
  16777. #define PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT (2U)
  16778. #define PXP_CTRL_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_NEXT_IRQ_ENABLE_MASK)
  16779. #define PXP_CTRL_ENABLE_LCD_HANDSHAKE_MASK (0x10U)
  16780. #define PXP_CTRL_ENABLE_LCD_HANDSHAKE_SHIFT (4U)
  16781. #define PXP_CTRL_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_ENABLE_LCD_HANDSHAKE_MASK)
  16782. #define PXP_CTRL_RSVD0_MASK (0xE0U)
  16783. #define PXP_CTRL_RSVD0_SHIFT (5U)
  16784. #define PXP_CTRL_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_RSVD0_SHIFT)) & PXP_CTRL_RSVD0_MASK)
  16785. #define PXP_CTRL_ROTATE_MASK (0x300U)
  16786. #define PXP_CTRL_ROTATE_SHIFT (8U)
  16787. #define PXP_CTRL_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROTATE_SHIFT)) & PXP_CTRL_ROTATE_MASK)
  16788. #define PXP_CTRL_HFLIP_MASK (0x400U)
  16789. #define PXP_CTRL_HFLIP_SHIFT (10U)
  16790. #define PXP_CTRL_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_HFLIP_SHIFT)) & PXP_CTRL_HFLIP_MASK)
  16791. #define PXP_CTRL_VFLIP_MASK (0x800U)
  16792. #define PXP_CTRL_VFLIP_SHIFT (11U)
  16793. #define PXP_CTRL_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_VFLIP_SHIFT)) & PXP_CTRL_VFLIP_MASK)
  16794. #define PXP_CTRL_RSVD1_MASK (0x3FF000U)
  16795. #define PXP_CTRL_RSVD1_SHIFT (12U)
  16796. #define PXP_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_RSVD1_SHIFT)) & PXP_CTRL_RSVD1_MASK)
  16797. #define PXP_CTRL_ROT_POS_MASK (0x400000U)
  16798. #define PXP_CTRL_ROT_POS_SHIFT (22U)
  16799. #define PXP_CTRL_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_ROT_POS_SHIFT)) & PXP_CTRL_ROT_POS_MASK)
  16800. #define PXP_CTRL_BLOCK_SIZE_MASK (0x800000U)
  16801. #define PXP_CTRL_BLOCK_SIZE_SHIFT (23U)
  16802. #define PXP_CTRL_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_BLOCK_SIZE_SHIFT)) & PXP_CTRL_BLOCK_SIZE_MASK)
  16803. #define PXP_CTRL_RSVD3_MASK (0xF000000U)
  16804. #define PXP_CTRL_RSVD3_SHIFT (24U)
  16805. #define PXP_CTRL_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_RSVD3_SHIFT)) & PXP_CTRL_RSVD3_MASK)
  16806. #define PXP_CTRL_EN_REPEAT_MASK (0x10000000U)
  16807. #define PXP_CTRL_EN_REPEAT_SHIFT (28U)
  16808. #define PXP_CTRL_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_EN_REPEAT_SHIFT)) & PXP_CTRL_EN_REPEAT_MASK)
  16809. #define PXP_CTRL_RSVD4_MASK (0x20000000U)
  16810. #define PXP_CTRL_RSVD4_SHIFT (29U)
  16811. #define PXP_CTRL_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_RSVD4_SHIFT)) & PXP_CTRL_RSVD4_MASK)
  16812. #define PXP_CTRL_CLKGATE_MASK (0x40000000U)
  16813. #define PXP_CTRL_CLKGATE_SHIFT (30U)
  16814. #define PXP_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLKGATE_SHIFT)) & PXP_CTRL_CLKGATE_MASK)
  16815. #define PXP_CTRL_SFTRST_MASK (0x80000000U)
  16816. #define PXP_CTRL_SFTRST_SHIFT (31U)
  16817. #define PXP_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SFTRST_SHIFT)) & PXP_CTRL_SFTRST_MASK)
  16818. /*! @name CTRL_SET - Control Register 0 */
  16819. #define PXP_CTRL_SET_ENABLE_MASK (0x1U)
  16820. #define PXP_CTRL_SET_ENABLE_SHIFT (0U)
  16821. #define PXP_CTRL_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_SHIFT)) & PXP_CTRL_SET_ENABLE_MASK)
  16822. #define PXP_CTRL_SET_IRQ_ENABLE_MASK (0x2U)
  16823. #define PXP_CTRL_SET_IRQ_ENABLE_SHIFT (1U)
  16824. #define PXP_CTRL_SET_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_IRQ_ENABLE_MASK)
  16825. #define PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK (0x4U)
  16826. #define PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT (2U)
  16827. #define PXP_CTRL_SET_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_SET_NEXT_IRQ_ENABLE_MASK)
  16828. #define PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_MASK (0x10U)
  16829. #define PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_SHIFT (4U)
  16830. #define PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_SET_ENABLE_LCD_HANDSHAKE_MASK)
  16831. #define PXP_CTRL_SET_RSVD0_MASK (0xE0U)
  16832. #define PXP_CTRL_SET_RSVD0_SHIFT (5U)
  16833. #define PXP_CTRL_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_RSVD0_SHIFT)) & PXP_CTRL_SET_RSVD0_MASK)
  16834. #define PXP_CTRL_SET_ROTATE_MASK (0x300U)
  16835. #define PXP_CTRL_SET_ROTATE_SHIFT (8U)
  16836. #define PXP_CTRL_SET_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROTATE_SHIFT)) & PXP_CTRL_SET_ROTATE_MASK)
  16837. #define PXP_CTRL_SET_HFLIP_MASK (0x400U)
  16838. #define PXP_CTRL_SET_HFLIP_SHIFT (10U)
  16839. #define PXP_CTRL_SET_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_HFLIP_SHIFT)) & PXP_CTRL_SET_HFLIP_MASK)
  16840. #define PXP_CTRL_SET_VFLIP_MASK (0x800U)
  16841. #define PXP_CTRL_SET_VFLIP_SHIFT (11U)
  16842. #define PXP_CTRL_SET_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_VFLIP_SHIFT)) & PXP_CTRL_SET_VFLIP_MASK)
  16843. #define PXP_CTRL_SET_RSVD1_MASK (0x3FF000U)
  16844. #define PXP_CTRL_SET_RSVD1_SHIFT (12U)
  16845. #define PXP_CTRL_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_RSVD1_SHIFT)) & PXP_CTRL_SET_RSVD1_MASK)
  16846. #define PXP_CTRL_SET_ROT_POS_MASK (0x400000U)
  16847. #define PXP_CTRL_SET_ROT_POS_SHIFT (22U)
  16848. #define PXP_CTRL_SET_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_ROT_POS_SHIFT)) & PXP_CTRL_SET_ROT_POS_MASK)
  16849. #define PXP_CTRL_SET_BLOCK_SIZE_MASK (0x800000U)
  16850. #define PXP_CTRL_SET_BLOCK_SIZE_SHIFT (23U)
  16851. #define PXP_CTRL_SET_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_BLOCK_SIZE_SHIFT)) & PXP_CTRL_SET_BLOCK_SIZE_MASK)
  16852. #define PXP_CTRL_SET_RSVD3_MASK (0xF000000U)
  16853. #define PXP_CTRL_SET_RSVD3_SHIFT (24U)
  16854. #define PXP_CTRL_SET_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_RSVD3_SHIFT)) & PXP_CTRL_SET_RSVD3_MASK)
  16855. #define PXP_CTRL_SET_EN_REPEAT_MASK (0x10000000U)
  16856. #define PXP_CTRL_SET_EN_REPEAT_SHIFT (28U)
  16857. #define PXP_CTRL_SET_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_EN_REPEAT_SHIFT)) & PXP_CTRL_SET_EN_REPEAT_MASK)
  16858. #define PXP_CTRL_SET_RSVD4_MASK (0x20000000U)
  16859. #define PXP_CTRL_SET_RSVD4_SHIFT (29U)
  16860. #define PXP_CTRL_SET_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_RSVD4_SHIFT)) & PXP_CTRL_SET_RSVD4_MASK)
  16861. #define PXP_CTRL_SET_CLKGATE_MASK (0x40000000U)
  16862. #define PXP_CTRL_SET_CLKGATE_SHIFT (30U)
  16863. #define PXP_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_CLKGATE_SHIFT)) & PXP_CTRL_SET_CLKGATE_MASK)
  16864. #define PXP_CTRL_SET_SFTRST_MASK (0x80000000U)
  16865. #define PXP_CTRL_SET_SFTRST_SHIFT (31U)
  16866. #define PXP_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_SET_SFTRST_SHIFT)) & PXP_CTRL_SET_SFTRST_MASK)
  16867. /*! @name CTRL_CLR - Control Register 0 */
  16868. #define PXP_CTRL_CLR_ENABLE_MASK (0x1U)
  16869. #define PXP_CTRL_CLR_ENABLE_SHIFT (0U)
  16870. #define PXP_CTRL_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_SHIFT)) & PXP_CTRL_CLR_ENABLE_MASK)
  16871. #define PXP_CTRL_CLR_IRQ_ENABLE_MASK (0x2U)
  16872. #define PXP_CTRL_CLR_IRQ_ENABLE_SHIFT (1U)
  16873. #define PXP_CTRL_CLR_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_IRQ_ENABLE_MASK)
  16874. #define PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK (0x4U)
  16875. #define PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT (2U)
  16876. #define PXP_CTRL_CLR_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_CLR_NEXT_IRQ_ENABLE_MASK)
  16877. #define PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_MASK (0x10U)
  16878. #define PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_SHIFT (4U)
  16879. #define PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_CLR_ENABLE_LCD_HANDSHAKE_MASK)
  16880. #define PXP_CTRL_CLR_RSVD0_MASK (0xE0U)
  16881. #define PXP_CTRL_CLR_RSVD0_SHIFT (5U)
  16882. #define PXP_CTRL_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_RSVD0_SHIFT)) & PXP_CTRL_CLR_RSVD0_MASK)
  16883. #define PXP_CTRL_CLR_ROTATE_MASK (0x300U)
  16884. #define PXP_CTRL_CLR_ROTATE_SHIFT (8U)
  16885. #define PXP_CTRL_CLR_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROTATE_SHIFT)) & PXP_CTRL_CLR_ROTATE_MASK)
  16886. #define PXP_CTRL_CLR_HFLIP_MASK (0x400U)
  16887. #define PXP_CTRL_CLR_HFLIP_SHIFT (10U)
  16888. #define PXP_CTRL_CLR_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_HFLIP_SHIFT)) & PXP_CTRL_CLR_HFLIP_MASK)
  16889. #define PXP_CTRL_CLR_VFLIP_MASK (0x800U)
  16890. #define PXP_CTRL_CLR_VFLIP_SHIFT (11U)
  16891. #define PXP_CTRL_CLR_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_VFLIP_SHIFT)) & PXP_CTRL_CLR_VFLIP_MASK)
  16892. #define PXP_CTRL_CLR_RSVD1_MASK (0x3FF000U)
  16893. #define PXP_CTRL_CLR_RSVD1_SHIFT (12U)
  16894. #define PXP_CTRL_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_RSVD1_SHIFT)) & PXP_CTRL_CLR_RSVD1_MASK)
  16895. #define PXP_CTRL_CLR_ROT_POS_MASK (0x400000U)
  16896. #define PXP_CTRL_CLR_ROT_POS_SHIFT (22U)
  16897. #define PXP_CTRL_CLR_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_ROT_POS_SHIFT)) & PXP_CTRL_CLR_ROT_POS_MASK)
  16898. #define PXP_CTRL_CLR_BLOCK_SIZE_MASK (0x800000U)
  16899. #define PXP_CTRL_CLR_BLOCK_SIZE_SHIFT (23U)
  16900. #define PXP_CTRL_CLR_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_BLOCK_SIZE_SHIFT)) & PXP_CTRL_CLR_BLOCK_SIZE_MASK)
  16901. #define PXP_CTRL_CLR_RSVD3_MASK (0xF000000U)
  16902. #define PXP_CTRL_CLR_RSVD3_SHIFT (24U)
  16903. #define PXP_CTRL_CLR_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_RSVD3_SHIFT)) & PXP_CTRL_CLR_RSVD3_MASK)
  16904. #define PXP_CTRL_CLR_EN_REPEAT_MASK (0x10000000U)
  16905. #define PXP_CTRL_CLR_EN_REPEAT_SHIFT (28U)
  16906. #define PXP_CTRL_CLR_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_EN_REPEAT_SHIFT)) & PXP_CTRL_CLR_EN_REPEAT_MASK)
  16907. #define PXP_CTRL_CLR_RSVD4_MASK (0x20000000U)
  16908. #define PXP_CTRL_CLR_RSVD4_SHIFT (29U)
  16909. #define PXP_CTRL_CLR_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_RSVD4_SHIFT)) & PXP_CTRL_CLR_RSVD4_MASK)
  16910. #define PXP_CTRL_CLR_CLKGATE_MASK (0x40000000U)
  16911. #define PXP_CTRL_CLR_CLKGATE_SHIFT (30U)
  16912. #define PXP_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_CLKGATE_SHIFT)) & PXP_CTRL_CLR_CLKGATE_MASK)
  16913. #define PXP_CTRL_CLR_SFTRST_MASK (0x80000000U)
  16914. #define PXP_CTRL_CLR_SFTRST_SHIFT (31U)
  16915. #define PXP_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_CLR_SFTRST_SHIFT)) & PXP_CTRL_CLR_SFTRST_MASK)
  16916. /*! @name CTRL_TOG - Control Register 0 */
  16917. #define PXP_CTRL_TOG_ENABLE_MASK (0x1U)
  16918. #define PXP_CTRL_TOG_ENABLE_SHIFT (0U)
  16919. #define PXP_CTRL_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_SHIFT)) & PXP_CTRL_TOG_ENABLE_MASK)
  16920. #define PXP_CTRL_TOG_IRQ_ENABLE_MASK (0x2U)
  16921. #define PXP_CTRL_TOG_IRQ_ENABLE_SHIFT (1U)
  16922. #define PXP_CTRL_TOG_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_IRQ_ENABLE_MASK)
  16923. #define PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK (0x4U)
  16924. #define PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT (2U)
  16925. #define PXP_CTRL_TOG_NEXT_IRQ_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_NEXT_IRQ_ENABLE_SHIFT)) & PXP_CTRL_TOG_NEXT_IRQ_ENABLE_MASK)
  16926. #define PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_MASK (0x10U)
  16927. #define PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_SHIFT (4U)
  16928. #define PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_SHIFT)) & PXP_CTRL_TOG_ENABLE_LCD_HANDSHAKE_MASK)
  16929. #define PXP_CTRL_TOG_RSVD0_MASK (0xE0U)
  16930. #define PXP_CTRL_TOG_RSVD0_SHIFT (5U)
  16931. #define PXP_CTRL_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_RSVD0_SHIFT)) & PXP_CTRL_TOG_RSVD0_MASK)
  16932. #define PXP_CTRL_TOG_ROTATE_MASK (0x300U)
  16933. #define PXP_CTRL_TOG_ROTATE_SHIFT (8U)
  16934. #define PXP_CTRL_TOG_ROTATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROTATE_SHIFT)) & PXP_CTRL_TOG_ROTATE_MASK)
  16935. #define PXP_CTRL_TOG_HFLIP_MASK (0x400U)
  16936. #define PXP_CTRL_TOG_HFLIP_SHIFT (10U)
  16937. #define PXP_CTRL_TOG_HFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_HFLIP_SHIFT)) & PXP_CTRL_TOG_HFLIP_MASK)
  16938. #define PXP_CTRL_TOG_VFLIP_MASK (0x800U)
  16939. #define PXP_CTRL_TOG_VFLIP_SHIFT (11U)
  16940. #define PXP_CTRL_TOG_VFLIP(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_VFLIP_SHIFT)) & PXP_CTRL_TOG_VFLIP_MASK)
  16941. #define PXP_CTRL_TOG_RSVD1_MASK (0x3FF000U)
  16942. #define PXP_CTRL_TOG_RSVD1_SHIFT (12U)
  16943. #define PXP_CTRL_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_RSVD1_SHIFT)) & PXP_CTRL_TOG_RSVD1_MASK)
  16944. #define PXP_CTRL_TOG_ROT_POS_MASK (0x400000U)
  16945. #define PXP_CTRL_TOG_ROT_POS_SHIFT (22U)
  16946. #define PXP_CTRL_TOG_ROT_POS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_ROT_POS_SHIFT)) & PXP_CTRL_TOG_ROT_POS_MASK)
  16947. #define PXP_CTRL_TOG_BLOCK_SIZE_MASK (0x800000U)
  16948. #define PXP_CTRL_TOG_BLOCK_SIZE_SHIFT (23U)
  16949. #define PXP_CTRL_TOG_BLOCK_SIZE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_BLOCK_SIZE_SHIFT)) & PXP_CTRL_TOG_BLOCK_SIZE_MASK)
  16950. #define PXP_CTRL_TOG_RSVD3_MASK (0xF000000U)
  16951. #define PXP_CTRL_TOG_RSVD3_SHIFT (24U)
  16952. #define PXP_CTRL_TOG_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_RSVD3_SHIFT)) & PXP_CTRL_TOG_RSVD3_MASK)
  16953. #define PXP_CTRL_TOG_EN_REPEAT_MASK (0x10000000U)
  16954. #define PXP_CTRL_TOG_EN_REPEAT_SHIFT (28U)
  16955. #define PXP_CTRL_TOG_EN_REPEAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_EN_REPEAT_SHIFT)) & PXP_CTRL_TOG_EN_REPEAT_MASK)
  16956. #define PXP_CTRL_TOG_RSVD4_MASK (0x20000000U)
  16957. #define PXP_CTRL_TOG_RSVD4_SHIFT (29U)
  16958. #define PXP_CTRL_TOG_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_RSVD4_SHIFT)) & PXP_CTRL_TOG_RSVD4_MASK)
  16959. #define PXP_CTRL_TOG_CLKGATE_MASK (0x40000000U)
  16960. #define PXP_CTRL_TOG_CLKGATE_SHIFT (30U)
  16961. #define PXP_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_CLKGATE_SHIFT)) & PXP_CTRL_TOG_CLKGATE_MASK)
  16962. #define PXP_CTRL_TOG_SFTRST_MASK (0x80000000U)
  16963. #define PXP_CTRL_TOG_SFTRST_SHIFT (31U)
  16964. #define PXP_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << PXP_CTRL_TOG_SFTRST_SHIFT)) & PXP_CTRL_TOG_SFTRST_MASK)
  16965. /*! @name STAT - Status Register */
  16966. #define PXP_STAT_IRQ_MASK (0x1U)
  16967. #define PXP_STAT_IRQ_SHIFT (0U)
  16968. #define PXP_STAT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_IRQ_SHIFT)) & PXP_STAT_IRQ_MASK)
  16969. #define PXP_STAT_AXI_WRITE_ERROR_MASK (0x2U)
  16970. #define PXP_STAT_AXI_WRITE_ERROR_SHIFT (1U)
  16971. #define PXP_STAT_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_AXI_WRITE_ERROR_MASK)
  16972. #define PXP_STAT_AXI_READ_ERROR_MASK (0x4U)
  16973. #define PXP_STAT_AXI_READ_ERROR_SHIFT (2U)
  16974. #define PXP_STAT_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_READ_ERROR_SHIFT)) & PXP_STAT_AXI_READ_ERROR_MASK)
  16975. #define PXP_STAT_NEXT_IRQ_MASK (0x8U)
  16976. #define PXP_STAT_NEXT_IRQ_SHIFT (3U)
  16977. #define PXP_STAT_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_NEXT_IRQ_SHIFT)) & PXP_STAT_NEXT_IRQ_MASK)
  16978. #define PXP_STAT_AXI_ERROR_ID_MASK (0xF0U)
  16979. #define PXP_STAT_AXI_ERROR_ID_SHIFT (4U)
  16980. #define PXP_STAT_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_AXI_ERROR_ID_SHIFT)) & PXP_STAT_AXI_ERROR_ID_MASK)
  16981. #define PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U)
  16982. #define PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U)
  16983. #define PXP_STAT_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_LUT_DMA_LOAD_DONE_IRQ_MASK)
  16984. #define PXP_STAT_RSVD2_MASK (0xFE00U)
  16985. #define PXP_STAT_RSVD2_SHIFT (9U)
  16986. #define PXP_STAT_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_RSVD2_SHIFT)) & PXP_STAT_RSVD2_MASK)
  16987. #define PXP_STAT_BLOCKY_MASK (0xFF0000U)
  16988. #define PXP_STAT_BLOCKY_SHIFT (16U)
  16989. #define PXP_STAT_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKY_SHIFT)) & PXP_STAT_BLOCKY_MASK)
  16990. #define PXP_STAT_BLOCKX_MASK (0xFF000000U)
  16991. #define PXP_STAT_BLOCKX_SHIFT (24U)
  16992. #define PXP_STAT_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_BLOCKX_SHIFT)) & PXP_STAT_BLOCKX_MASK)
  16993. /*! @name STAT_SET - Status Register */
  16994. #define PXP_STAT_SET_IRQ_MASK (0x1U)
  16995. #define PXP_STAT_SET_IRQ_SHIFT (0U)
  16996. #define PXP_STAT_SET_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_IRQ_SHIFT)) & PXP_STAT_SET_IRQ_MASK)
  16997. #define PXP_STAT_SET_AXI_WRITE_ERROR_MASK (0x2U)
  16998. #define PXP_STAT_SET_AXI_WRITE_ERROR_SHIFT (1U)
  16999. #define PXP_STAT_SET_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_SET_AXI_WRITE_ERROR_MASK)
  17000. #define PXP_STAT_SET_AXI_READ_ERROR_MASK (0x4U)
  17001. #define PXP_STAT_SET_AXI_READ_ERROR_SHIFT (2U)
  17002. #define PXP_STAT_SET_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_READ_ERROR_SHIFT)) & PXP_STAT_SET_AXI_READ_ERROR_MASK)
  17003. #define PXP_STAT_SET_NEXT_IRQ_MASK (0x8U)
  17004. #define PXP_STAT_SET_NEXT_IRQ_SHIFT (3U)
  17005. #define PXP_STAT_SET_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_NEXT_IRQ_SHIFT)) & PXP_STAT_SET_NEXT_IRQ_MASK)
  17006. #define PXP_STAT_SET_AXI_ERROR_ID_MASK (0xF0U)
  17007. #define PXP_STAT_SET_AXI_ERROR_ID_SHIFT (4U)
  17008. #define PXP_STAT_SET_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_AXI_ERROR_ID_SHIFT)) & PXP_STAT_SET_AXI_ERROR_ID_MASK)
  17009. #define PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U)
  17010. #define PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U)
  17011. #define PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_SET_LUT_DMA_LOAD_DONE_IRQ_MASK)
  17012. #define PXP_STAT_SET_RSVD2_MASK (0xFE00U)
  17013. #define PXP_STAT_SET_RSVD2_SHIFT (9U)
  17014. #define PXP_STAT_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_RSVD2_SHIFT)) & PXP_STAT_SET_RSVD2_MASK)
  17015. #define PXP_STAT_SET_BLOCKY_MASK (0xFF0000U)
  17016. #define PXP_STAT_SET_BLOCKY_SHIFT (16U)
  17017. #define PXP_STAT_SET_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKY_SHIFT)) & PXP_STAT_SET_BLOCKY_MASK)
  17018. #define PXP_STAT_SET_BLOCKX_MASK (0xFF000000U)
  17019. #define PXP_STAT_SET_BLOCKX_SHIFT (24U)
  17020. #define PXP_STAT_SET_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_SET_BLOCKX_SHIFT)) & PXP_STAT_SET_BLOCKX_MASK)
  17021. /*! @name STAT_CLR - Status Register */
  17022. #define PXP_STAT_CLR_IRQ_MASK (0x1U)
  17023. #define PXP_STAT_CLR_IRQ_SHIFT (0U)
  17024. #define PXP_STAT_CLR_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_IRQ_SHIFT)) & PXP_STAT_CLR_IRQ_MASK)
  17025. #define PXP_STAT_CLR_AXI_WRITE_ERROR_MASK (0x2U)
  17026. #define PXP_STAT_CLR_AXI_WRITE_ERROR_SHIFT (1U)
  17027. #define PXP_STAT_CLR_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_CLR_AXI_WRITE_ERROR_MASK)
  17028. #define PXP_STAT_CLR_AXI_READ_ERROR_MASK (0x4U)
  17029. #define PXP_STAT_CLR_AXI_READ_ERROR_SHIFT (2U)
  17030. #define PXP_STAT_CLR_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_READ_ERROR_SHIFT)) & PXP_STAT_CLR_AXI_READ_ERROR_MASK)
  17031. #define PXP_STAT_CLR_NEXT_IRQ_MASK (0x8U)
  17032. #define PXP_STAT_CLR_NEXT_IRQ_SHIFT (3U)
  17033. #define PXP_STAT_CLR_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_NEXT_IRQ_SHIFT)) & PXP_STAT_CLR_NEXT_IRQ_MASK)
  17034. #define PXP_STAT_CLR_AXI_ERROR_ID_MASK (0xF0U)
  17035. #define PXP_STAT_CLR_AXI_ERROR_ID_SHIFT (4U)
  17036. #define PXP_STAT_CLR_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_AXI_ERROR_ID_SHIFT)) & PXP_STAT_CLR_AXI_ERROR_ID_MASK)
  17037. #define PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U)
  17038. #define PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U)
  17039. #define PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_CLR_LUT_DMA_LOAD_DONE_IRQ_MASK)
  17040. #define PXP_STAT_CLR_RSVD2_MASK (0xFE00U)
  17041. #define PXP_STAT_CLR_RSVD2_SHIFT (9U)
  17042. #define PXP_STAT_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_RSVD2_SHIFT)) & PXP_STAT_CLR_RSVD2_MASK)
  17043. #define PXP_STAT_CLR_BLOCKY_MASK (0xFF0000U)
  17044. #define PXP_STAT_CLR_BLOCKY_SHIFT (16U)
  17045. #define PXP_STAT_CLR_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKY_SHIFT)) & PXP_STAT_CLR_BLOCKY_MASK)
  17046. #define PXP_STAT_CLR_BLOCKX_MASK (0xFF000000U)
  17047. #define PXP_STAT_CLR_BLOCKX_SHIFT (24U)
  17048. #define PXP_STAT_CLR_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_CLR_BLOCKX_SHIFT)) & PXP_STAT_CLR_BLOCKX_MASK)
  17049. /*! @name STAT_TOG - Status Register */
  17050. #define PXP_STAT_TOG_IRQ_MASK (0x1U)
  17051. #define PXP_STAT_TOG_IRQ_SHIFT (0U)
  17052. #define PXP_STAT_TOG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_IRQ_SHIFT)) & PXP_STAT_TOG_IRQ_MASK)
  17053. #define PXP_STAT_TOG_AXI_WRITE_ERROR_MASK (0x2U)
  17054. #define PXP_STAT_TOG_AXI_WRITE_ERROR_SHIFT (1U)
  17055. #define PXP_STAT_TOG_AXI_WRITE_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_WRITE_ERROR_SHIFT)) & PXP_STAT_TOG_AXI_WRITE_ERROR_MASK)
  17056. #define PXP_STAT_TOG_AXI_READ_ERROR_MASK (0x4U)
  17057. #define PXP_STAT_TOG_AXI_READ_ERROR_SHIFT (2U)
  17058. #define PXP_STAT_TOG_AXI_READ_ERROR(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_READ_ERROR_SHIFT)) & PXP_STAT_TOG_AXI_READ_ERROR_MASK)
  17059. #define PXP_STAT_TOG_NEXT_IRQ_MASK (0x8U)
  17060. #define PXP_STAT_TOG_NEXT_IRQ_SHIFT (3U)
  17061. #define PXP_STAT_TOG_NEXT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_NEXT_IRQ_SHIFT)) & PXP_STAT_TOG_NEXT_IRQ_MASK)
  17062. #define PXP_STAT_TOG_AXI_ERROR_ID_MASK (0xF0U)
  17063. #define PXP_STAT_TOG_AXI_ERROR_ID_SHIFT (4U)
  17064. #define PXP_STAT_TOG_AXI_ERROR_ID(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_AXI_ERROR_ID_SHIFT)) & PXP_STAT_TOG_AXI_ERROR_ID_MASK)
  17065. #define PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK (0x100U)
  17066. #define PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT (8U)
  17067. #define PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_SHIFT)) & PXP_STAT_TOG_LUT_DMA_LOAD_DONE_IRQ_MASK)
  17068. #define PXP_STAT_TOG_RSVD2_MASK (0xFE00U)
  17069. #define PXP_STAT_TOG_RSVD2_SHIFT (9U)
  17070. #define PXP_STAT_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_RSVD2_SHIFT)) & PXP_STAT_TOG_RSVD2_MASK)
  17071. #define PXP_STAT_TOG_BLOCKY_MASK (0xFF0000U)
  17072. #define PXP_STAT_TOG_BLOCKY_SHIFT (16U)
  17073. #define PXP_STAT_TOG_BLOCKY(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKY_SHIFT)) & PXP_STAT_TOG_BLOCKY_MASK)
  17074. #define PXP_STAT_TOG_BLOCKX_MASK (0xFF000000U)
  17075. #define PXP_STAT_TOG_BLOCKX_SHIFT (24U)
  17076. #define PXP_STAT_TOG_BLOCKX(x) (((uint32_t)(((uint32_t)(x)) << PXP_STAT_TOG_BLOCKX_SHIFT)) & PXP_STAT_TOG_BLOCKX_MASK)
  17077. /*! @name OUT_CTRL - Output Buffer Control Register */
  17078. #define PXP_OUT_CTRL_FORMAT_MASK (0x1FU)
  17079. #define PXP_OUT_CTRL_FORMAT_SHIFT (0U)
  17080. #define PXP_OUT_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_FORMAT_SHIFT)) & PXP_OUT_CTRL_FORMAT_MASK)
  17081. #define PXP_OUT_CTRL_RSVD0_MASK (0xE0U)
  17082. #define PXP_OUT_CTRL_RSVD0_SHIFT (5U)
  17083. #define PXP_OUT_CTRL_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_RSVD0_SHIFT)) & PXP_OUT_CTRL_RSVD0_MASK)
  17084. #define PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK (0x300U)
  17085. #define PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT (8U)
  17086. #define PXP_OUT_CTRL_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_INTERLACED_OUTPUT_MASK)
  17087. #define PXP_OUT_CTRL_RSVD1_MASK (0x7FFC00U)
  17088. #define PXP_OUT_CTRL_RSVD1_SHIFT (10U)
  17089. #define PXP_OUT_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_RSVD1_SHIFT)) & PXP_OUT_CTRL_RSVD1_MASK)
  17090. #define PXP_OUT_CTRL_ALPHA_OUTPUT_MASK (0x800000U)
  17091. #define PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT (23U)
  17092. #define PXP_OUT_CTRL_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_ALPHA_OUTPUT_MASK)
  17093. #define PXP_OUT_CTRL_ALPHA_MASK (0xFF000000U)
  17094. #define PXP_OUT_CTRL_ALPHA_SHIFT (24U)
  17095. #define PXP_OUT_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_ALPHA_SHIFT)) & PXP_OUT_CTRL_ALPHA_MASK)
  17096. /*! @name OUT_CTRL_SET - Output Buffer Control Register */
  17097. #define PXP_OUT_CTRL_SET_FORMAT_MASK (0x1FU)
  17098. #define PXP_OUT_CTRL_SET_FORMAT_SHIFT (0U)
  17099. #define PXP_OUT_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_FORMAT_SHIFT)) & PXP_OUT_CTRL_SET_FORMAT_MASK)
  17100. #define PXP_OUT_CTRL_SET_RSVD0_MASK (0xE0U)
  17101. #define PXP_OUT_CTRL_SET_RSVD0_SHIFT (5U)
  17102. #define PXP_OUT_CTRL_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_RSVD0_SHIFT)) & PXP_OUT_CTRL_SET_RSVD0_MASK)
  17103. #define PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK (0x300U)
  17104. #define PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT (8U)
  17105. #define PXP_OUT_CTRL_SET_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_INTERLACED_OUTPUT_MASK)
  17106. #define PXP_OUT_CTRL_SET_RSVD1_MASK (0x7FFC00U)
  17107. #define PXP_OUT_CTRL_SET_RSVD1_SHIFT (10U)
  17108. #define PXP_OUT_CTRL_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_RSVD1_SHIFT)) & PXP_OUT_CTRL_SET_RSVD1_MASK)
  17109. #define PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK (0x800000U)
  17110. #define PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT (23U)
  17111. #define PXP_OUT_CTRL_SET_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_OUTPUT_MASK)
  17112. #define PXP_OUT_CTRL_SET_ALPHA_MASK (0xFF000000U)
  17113. #define PXP_OUT_CTRL_SET_ALPHA_SHIFT (24U)
  17114. #define PXP_OUT_CTRL_SET_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_SET_ALPHA_SHIFT)) & PXP_OUT_CTRL_SET_ALPHA_MASK)
  17115. /*! @name OUT_CTRL_CLR - Output Buffer Control Register */
  17116. #define PXP_OUT_CTRL_CLR_FORMAT_MASK (0x1FU)
  17117. #define PXP_OUT_CTRL_CLR_FORMAT_SHIFT (0U)
  17118. #define PXP_OUT_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_FORMAT_SHIFT)) & PXP_OUT_CTRL_CLR_FORMAT_MASK)
  17119. #define PXP_OUT_CTRL_CLR_RSVD0_MASK (0xE0U)
  17120. #define PXP_OUT_CTRL_CLR_RSVD0_SHIFT (5U)
  17121. #define PXP_OUT_CTRL_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_RSVD0_SHIFT)) & PXP_OUT_CTRL_CLR_RSVD0_MASK)
  17122. #define PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK (0x300U)
  17123. #define PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT (8U)
  17124. #define PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_INTERLACED_OUTPUT_MASK)
  17125. #define PXP_OUT_CTRL_CLR_RSVD1_MASK (0x7FFC00U)
  17126. #define PXP_OUT_CTRL_CLR_RSVD1_SHIFT (10U)
  17127. #define PXP_OUT_CTRL_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_RSVD1_SHIFT)) & PXP_OUT_CTRL_CLR_RSVD1_MASK)
  17128. #define PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK (0x800000U)
  17129. #define PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT (23U)
  17130. #define PXP_OUT_CTRL_CLR_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_OUTPUT_MASK)
  17131. #define PXP_OUT_CTRL_CLR_ALPHA_MASK (0xFF000000U)
  17132. #define PXP_OUT_CTRL_CLR_ALPHA_SHIFT (24U)
  17133. #define PXP_OUT_CTRL_CLR_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_CLR_ALPHA_SHIFT)) & PXP_OUT_CTRL_CLR_ALPHA_MASK)
  17134. /*! @name OUT_CTRL_TOG - Output Buffer Control Register */
  17135. #define PXP_OUT_CTRL_TOG_FORMAT_MASK (0x1FU)
  17136. #define PXP_OUT_CTRL_TOG_FORMAT_SHIFT (0U)
  17137. #define PXP_OUT_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_FORMAT_SHIFT)) & PXP_OUT_CTRL_TOG_FORMAT_MASK)
  17138. #define PXP_OUT_CTRL_TOG_RSVD0_MASK (0xE0U)
  17139. #define PXP_OUT_CTRL_TOG_RSVD0_SHIFT (5U)
  17140. #define PXP_OUT_CTRL_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_RSVD0_SHIFT)) & PXP_OUT_CTRL_TOG_RSVD0_MASK)
  17141. #define PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK (0x300U)
  17142. #define PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT (8U)
  17143. #define PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_INTERLACED_OUTPUT_MASK)
  17144. #define PXP_OUT_CTRL_TOG_RSVD1_MASK (0x7FFC00U)
  17145. #define PXP_OUT_CTRL_TOG_RSVD1_SHIFT (10U)
  17146. #define PXP_OUT_CTRL_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_RSVD1_SHIFT)) & PXP_OUT_CTRL_TOG_RSVD1_MASK)
  17147. #define PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK (0x800000U)
  17148. #define PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT (23U)
  17149. #define PXP_OUT_CTRL_TOG_ALPHA_OUTPUT(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_OUTPUT_MASK)
  17150. #define PXP_OUT_CTRL_TOG_ALPHA_MASK (0xFF000000U)
  17151. #define PXP_OUT_CTRL_TOG_ALPHA_SHIFT (24U)
  17152. #define PXP_OUT_CTRL_TOG_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_CTRL_TOG_ALPHA_SHIFT)) & PXP_OUT_CTRL_TOG_ALPHA_MASK)
  17153. /*! @name OUT_BUF - Output Frame Buffer Pointer */
  17154. #define PXP_OUT_BUF_ADDR_MASK (0xFFFFFFFFU)
  17155. #define PXP_OUT_BUF_ADDR_SHIFT (0U)
  17156. #define PXP_OUT_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_BUF_ADDR_SHIFT)) & PXP_OUT_BUF_ADDR_MASK)
  17157. /*! @name OUT_BUF2 - Output Frame Buffer Pointer #2 */
  17158. #define PXP_OUT_BUF2_ADDR_MASK (0xFFFFFFFFU)
  17159. #define PXP_OUT_BUF2_ADDR_SHIFT (0U)
  17160. #define PXP_OUT_BUF2_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_BUF2_ADDR_SHIFT)) & PXP_OUT_BUF2_ADDR_MASK)
  17161. /*! @name OUT_PITCH - Output Buffer Pitch */
  17162. #define PXP_OUT_PITCH_PITCH_MASK (0xFFFFU)
  17163. #define PXP_OUT_PITCH_PITCH_SHIFT (0U)
  17164. #define PXP_OUT_PITCH_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PITCH_PITCH_SHIFT)) & PXP_OUT_PITCH_PITCH_MASK)
  17165. #define PXP_OUT_PITCH_RSVD_MASK (0xFFFF0000U)
  17166. #define PXP_OUT_PITCH_RSVD_SHIFT (16U)
  17167. #define PXP_OUT_PITCH_RSVD(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PITCH_RSVD_SHIFT)) & PXP_OUT_PITCH_RSVD_MASK)
  17168. /*! @name OUT_LRC - Output Surface Lower Right Coordinate */
  17169. #define PXP_OUT_LRC_Y_MASK (0x3FFFU)
  17170. #define PXP_OUT_LRC_Y_SHIFT (0U)
  17171. #define PXP_OUT_LRC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_LRC_Y_SHIFT)) & PXP_OUT_LRC_Y_MASK)
  17172. #define PXP_OUT_LRC_RSVD0_MASK (0xC000U)
  17173. #define PXP_OUT_LRC_RSVD0_SHIFT (14U)
  17174. #define PXP_OUT_LRC_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_LRC_RSVD0_SHIFT)) & PXP_OUT_LRC_RSVD0_MASK)
  17175. #define PXP_OUT_LRC_X_MASK (0x3FFF0000U)
  17176. #define PXP_OUT_LRC_X_SHIFT (16U)
  17177. #define PXP_OUT_LRC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_LRC_X_SHIFT)) & PXP_OUT_LRC_X_MASK)
  17178. #define PXP_OUT_LRC_RSVD1_MASK (0xC0000000U)
  17179. #define PXP_OUT_LRC_RSVD1_SHIFT (30U)
  17180. #define PXP_OUT_LRC_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_LRC_RSVD1_SHIFT)) & PXP_OUT_LRC_RSVD1_MASK)
  17181. /*! @name OUT_PS_ULC - Processed Surface Upper Left Coordinate */
  17182. #define PXP_OUT_PS_ULC_Y_MASK (0x3FFFU)
  17183. #define PXP_OUT_PS_ULC_Y_SHIFT (0U)
  17184. #define PXP_OUT_PS_ULC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_ULC_Y_SHIFT)) & PXP_OUT_PS_ULC_Y_MASK)
  17185. #define PXP_OUT_PS_ULC_RSVD0_MASK (0xC000U)
  17186. #define PXP_OUT_PS_ULC_RSVD0_SHIFT (14U)
  17187. #define PXP_OUT_PS_ULC_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_ULC_RSVD0_SHIFT)) & PXP_OUT_PS_ULC_RSVD0_MASK)
  17188. #define PXP_OUT_PS_ULC_X_MASK (0x3FFF0000U)
  17189. #define PXP_OUT_PS_ULC_X_SHIFT (16U)
  17190. #define PXP_OUT_PS_ULC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_ULC_X_SHIFT)) & PXP_OUT_PS_ULC_X_MASK)
  17191. #define PXP_OUT_PS_ULC_RSVD1_MASK (0xC0000000U)
  17192. #define PXP_OUT_PS_ULC_RSVD1_SHIFT (30U)
  17193. #define PXP_OUT_PS_ULC_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_ULC_RSVD1_SHIFT)) & PXP_OUT_PS_ULC_RSVD1_MASK)
  17194. /*! @name OUT_PS_LRC - Processed Surface Lower Right Coordinate */
  17195. #define PXP_OUT_PS_LRC_Y_MASK (0x3FFFU)
  17196. #define PXP_OUT_PS_LRC_Y_SHIFT (0U)
  17197. #define PXP_OUT_PS_LRC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_LRC_Y_SHIFT)) & PXP_OUT_PS_LRC_Y_MASK)
  17198. #define PXP_OUT_PS_LRC_RSVD0_MASK (0xC000U)
  17199. #define PXP_OUT_PS_LRC_RSVD0_SHIFT (14U)
  17200. #define PXP_OUT_PS_LRC_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_LRC_RSVD0_SHIFT)) & PXP_OUT_PS_LRC_RSVD0_MASK)
  17201. #define PXP_OUT_PS_LRC_X_MASK (0x3FFF0000U)
  17202. #define PXP_OUT_PS_LRC_X_SHIFT (16U)
  17203. #define PXP_OUT_PS_LRC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_LRC_X_SHIFT)) & PXP_OUT_PS_LRC_X_MASK)
  17204. #define PXP_OUT_PS_LRC_RSVD1_MASK (0xC0000000U)
  17205. #define PXP_OUT_PS_LRC_RSVD1_SHIFT (30U)
  17206. #define PXP_OUT_PS_LRC_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_PS_LRC_RSVD1_SHIFT)) & PXP_OUT_PS_LRC_RSVD1_MASK)
  17207. /*! @name OUT_AS_ULC - Alpha Surface Upper Left Coordinate */
  17208. #define PXP_OUT_AS_ULC_Y_MASK (0x3FFFU)
  17209. #define PXP_OUT_AS_ULC_Y_SHIFT (0U)
  17210. #define PXP_OUT_AS_ULC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_ULC_Y_SHIFT)) & PXP_OUT_AS_ULC_Y_MASK)
  17211. #define PXP_OUT_AS_ULC_RSVD0_MASK (0xC000U)
  17212. #define PXP_OUT_AS_ULC_RSVD0_SHIFT (14U)
  17213. #define PXP_OUT_AS_ULC_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_ULC_RSVD0_SHIFT)) & PXP_OUT_AS_ULC_RSVD0_MASK)
  17214. #define PXP_OUT_AS_ULC_X_MASK (0x3FFF0000U)
  17215. #define PXP_OUT_AS_ULC_X_SHIFT (16U)
  17216. #define PXP_OUT_AS_ULC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_ULC_X_SHIFT)) & PXP_OUT_AS_ULC_X_MASK)
  17217. #define PXP_OUT_AS_ULC_RSVD1_MASK (0xC0000000U)
  17218. #define PXP_OUT_AS_ULC_RSVD1_SHIFT (30U)
  17219. #define PXP_OUT_AS_ULC_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_ULC_RSVD1_SHIFT)) & PXP_OUT_AS_ULC_RSVD1_MASK)
  17220. /*! @name OUT_AS_LRC - Alpha Surface Lower Right Coordinate */
  17221. #define PXP_OUT_AS_LRC_Y_MASK (0x3FFFU)
  17222. #define PXP_OUT_AS_LRC_Y_SHIFT (0U)
  17223. #define PXP_OUT_AS_LRC_Y(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_LRC_Y_SHIFT)) & PXP_OUT_AS_LRC_Y_MASK)
  17224. #define PXP_OUT_AS_LRC_RSVD0_MASK (0xC000U)
  17225. #define PXP_OUT_AS_LRC_RSVD0_SHIFT (14U)
  17226. #define PXP_OUT_AS_LRC_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_LRC_RSVD0_SHIFT)) & PXP_OUT_AS_LRC_RSVD0_MASK)
  17227. #define PXP_OUT_AS_LRC_X_MASK (0x3FFF0000U)
  17228. #define PXP_OUT_AS_LRC_X_SHIFT (16U)
  17229. #define PXP_OUT_AS_LRC_X(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_LRC_X_SHIFT)) & PXP_OUT_AS_LRC_X_MASK)
  17230. #define PXP_OUT_AS_LRC_RSVD1_MASK (0xC0000000U)
  17231. #define PXP_OUT_AS_LRC_RSVD1_SHIFT (30U)
  17232. #define PXP_OUT_AS_LRC_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_OUT_AS_LRC_RSVD1_SHIFT)) & PXP_OUT_AS_LRC_RSVD1_MASK)
  17233. /*! @name PS_CTRL - Processed Surface (PS) Control Register */
  17234. #define PXP_PS_CTRL_FORMAT_MASK (0x1FU)
  17235. #define PXP_PS_CTRL_FORMAT_SHIFT (0U)
  17236. #define PXP_PS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_FORMAT_SHIFT)) & PXP_PS_CTRL_FORMAT_MASK)
  17237. #define PXP_PS_CTRL_WB_SWAP_MASK (0x20U)
  17238. #define PXP_PS_CTRL_WB_SWAP_SHIFT (5U)
  17239. #define PXP_PS_CTRL_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_WB_SWAP_SHIFT)) & PXP_PS_CTRL_WB_SWAP_MASK)
  17240. #define PXP_PS_CTRL_RSVD0_MASK (0xC0U)
  17241. #define PXP_PS_CTRL_RSVD0_SHIFT (6U)
  17242. #define PXP_PS_CTRL_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_RSVD0_SHIFT)) & PXP_PS_CTRL_RSVD0_MASK)
  17243. #define PXP_PS_CTRL_DECY_MASK (0x300U)
  17244. #define PXP_PS_CTRL_DECY_SHIFT (8U)
  17245. #define PXP_PS_CTRL_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECY_SHIFT)) & PXP_PS_CTRL_DECY_MASK)
  17246. #define PXP_PS_CTRL_DECX_MASK (0xC00U)
  17247. #define PXP_PS_CTRL_DECX_SHIFT (10U)
  17248. #define PXP_PS_CTRL_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_DECX_SHIFT)) & PXP_PS_CTRL_DECX_MASK)
  17249. #define PXP_PS_CTRL_RSVD1_MASK (0xFFFFF000U)
  17250. #define PXP_PS_CTRL_RSVD1_SHIFT (12U)
  17251. #define PXP_PS_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_RSVD1_SHIFT)) & PXP_PS_CTRL_RSVD1_MASK)
  17252. /*! @name PS_CTRL_SET - Processed Surface (PS) Control Register */
  17253. #define PXP_PS_CTRL_SET_FORMAT_MASK (0x1FU)
  17254. #define PXP_PS_CTRL_SET_FORMAT_SHIFT (0U)
  17255. #define PXP_PS_CTRL_SET_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_FORMAT_SHIFT)) & PXP_PS_CTRL_SET_FORMAT_MASK)
  17256. #define PXP_PS_CTRL_SET_WB_SWAP_MASK (0x20U)
  17257. #define PXP_PS_CTRL_SET_WB_SWAP_SHIFT (5U)
  17258. #define PXP_PS_CTRL_SET_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_WB_SWAP_SHIFT)) & PXP_PS_CTRL_SET_WB_SWAP_MASK)
  17259. #define PXP_PS_CTRL_SET_RSVD0_MASK (0xC0U)
  17260. #define PXP_PS_CTRL_SET_RSVD0_SHIFT (6U)
  17261. #define PXP_PS_CTRL_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_RSVD0_SHIFT)) & PXP_PS_CTRL_SET_RSVD0_MASK)
  17262. #define PXP_PS_CTRL_SET_DECY_MASK (0x300U)
  17263. #define PXP_PS_CTRL_SET_DECY_SHIFT (8U)
  17264. #define PXP_PS_CTRL_SET_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECY_SHIFT)) & PXP_PS_CTRL_SET_DECY_MASK)
  17265. #define PXP_PS_CTRL_SET_DECX_MASK (0xC00U)
  17266. #define PXP_PS_CTRL_SET_DECX_SHIFT (10U)
  17267. #define PXP_PS_CTRL_SET_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_DECX_SHIFT)) & PXP_PS_CTRL_SET_DECX_MASK)
  17268. #define PXP_PS_CTRL_SET_RSVD1_MASK (0xFFFFF000U)
  17269. #define PXP_PS_CTRL_SET_RSVD1_SHIFT (12U)
  17270. #define PXP_PS_CTRL_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_SET_RSVD1_SHIFT)) & PXP_PS_CTRL_SET_RSVD1_MASK)
  17271. /*! @name PS_CTRL_CLR - Processed Surface (PS) Control Register */
  17272. #define PXP_PS_CTRL_CLR_FORMAT_MASK (0x1FU)
  17273. #define PXP_PS_CTRL_CLR_FORMAT_SHIFT (0U)
  17274. #define PXP_PS_CTRL_CLR_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_FORMAT_SHIFT)) & PXP_PS_CTRL_CLR_FORMAT_MASK)
  17275. #define PXP_PS_CTRL_CLR_WB_SWAP_MASK (0x20U)
  17276. #define PXP_PS_CTRL_CLR_WB_SWAP_SHIFT (5U)
  17277. #define PXP_PS_CTRL_CLR_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_WB_SWAP_SHIFT)) & PXP_PS_CTRL_CLR_WB_SWAP_MASK)
  17278. #define PXP_PS_CTRL_CLR_RSVD0_MASK (0xC0U)
  17279. #define PXP_PS_CTRL_CLR_RSVD0_SHIFT (6U)
  17280. #define PXP_PS_CTRL_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_RSVD0_SHIFT)) & PXP_PS_CTRL_CLR_RSVD0_MASK)
  17281. #define PXP_PS_CTRL_CLR_DECY_MASK (0x300U)
  17282. #define PXP_PS_CTRL_CLR_DECY_SHIFT (8U)
  17283. #define PXP_PS_CTRL_CLR_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECY_SHIFT)) & PXP_PS_CTRL_CLR_DECY_MASK)
  17284. #define PXP_PS_CTRL_CLR_DECX_MASK (0xC00U)
  17285. #define PXP_PS_CTRL_CLR_DECX_SHIFT (10U)
  17286. #define PXP_PS_CTRL_CLR_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_DECX_SHIFT)) & PXP_PS_CTRL_CLR_DECX_MASK)
  17287. #define PXP_PS_CTRL_CLR_RSVD1_MASK (0xFFFFF000U)
  17288. #define PXP_PS_CTRL_CLR_RSVD1_SHIFT (12U)
  17289. #define PXP_PS_CTRL_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_CLR_RSVD1_SHIFT)) & PXP_PS_CTRL_CLR_RSVD1_MASK)
  17290. /*! @name PS_CTRL_TOG - Processed Surface (PS) Control Register */
  17291. #define PXP_PS_CTRL_TOG_FORMAT_MASK (0x1FU)
  17292. #define PXP_PS_CTRL_TOG_FORMAT_SHIFT (0U)
  17293. #define PXP_PS_CTRL_TOG_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_FORMAT_SHIFT)) & PXP_PS_CTRL_TOG_FORMAT_MASK)
  17294. #define PXP_PS_CTRL_TOG_WB_SWAP_MASK (0x20U)
  17295. #define PXP_PS_CTRL_TOG_WB_SWAP_SHIFT (5U)
  17296. #define PXP_PS_CTRL_TOG_WB_SWAP(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_WB_SWAP_SHIFT)) & PXP_PS_CTRL_TOG_WB_SWAP_MASK)
  17297. #define PXP_PS_CTRL_TOG_RSVD0_MASK (0xC0U)
  17298. #define PXP_PS_CTRL_TOG_RSVD0_SHIFT (6U)
  17299. #define PXP_PS_CTRL_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_RSVD0_SHIFT)) & PXP_PS_CTRL_TOG_RSVD0_MASK)
  17300. #define PXP_PS_CTRL_TOG_DECY_MASK (0x300U)
  17301. #define PXP_PS_CTRL_TOG_DECY_SHIFT (8U)
  17302. #define PXP_PS_CTRL_TOG_DECY(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECY_SHIFT)) & PXP_PS_CTRL_TOG_DECY_MASK)
  17303. #define PXP_PS_CTRL_TOG_DECX_MASK (0xC00U)
  17304. #define PXP_PS_CTRL_TOG_DECX_SHIFT (10U)
  17305. #define PXP_PS_CTRL_TOG_DECX(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_DECX_SHIFT)) & PXP_PS_CTRL_TOG_DECX_MASK)
  17306. #define PXP_PS_CTRL_TOG_RSVD1_MASK (0xFFFFF000U)
  17307. #define PXP_PS_CTRL_TOG_RSVD1_SHIFT (12U)
  17308. #define PXP_PS_CTRL_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CTRL_TOG_RSVD1_SHIFT)) & PXP_PS_CTRL_TOG_RSVD1_MASK)
  17309. /*! @name PS_BUF - PS Input Buffer Address */
  17310. #define PXP_PS_BUF_ADDR_MASK (0xFFFFFFFFU)
  17311. #define PXP_PS_BUF_ADDR_SHIFT (0U)
  17312. #define PXP_PS_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_BUF_ADDR_SHIFT)) & PXP_PS_BUF_ADDR_MASK)
  17313. /*! @name PS_UBUF - PS U/Cb or 2 Plane UV Input Buffer Address */
  17314. #define PXP_PS_UBUF_ADDR_MASK (0xFFFFFFFFU)
  17315. #define PXP_PS_UBUF_ADDR_SHIFT (0U)
  17316. #define PXP_PS_UBUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_UBUF_ADDR_SHIFT)) & PXP_PS_UBUF_ADDR_MASK)
  17317. /*! @name PS_VBUF - PS V/Cr Input Buffer Address */
  17318. #define PXP_PS_VBUF_ADDR_MASK (0xFFFFFFFFU)
  17319. #define PXP_PS_VBUF_ADDR_SHIFT (0U)
  17320. #define PXP_PS_VBUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_VBUF_ADDR_SHIFT)) & PXP_PS_VBUF_ADDR_MASK)
  17321. /*! @name PS_PITCH - Processed Surface Pitch */
  17322. #define PXP_PS_PITCH_PITCH_MASK (0xFFFFU)
  17323. #define PXP_PS_PITCH_PITCH_SHIFT (0U)
  17324. #define PXP_PS_PITCH_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_PITCH_PITCH_SHIFT)) & PXP_PS_PITCH_PITCH_MASK)
  17325. #define PXP_PS_PITCH_RSVD_MASK (0xFFFF0000U)
  17326. #define PXP_PS_PITCH_RSVD_SHIFT (16U)
  17327. #define PXP_PS_PITCH_RSVD(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_PITCH_RSVD_SHIFT)) & PXP_PS_PITCH_RSVD_MASK)
  17328. /*! @name PS_BACKGROUND - PS Background Color */
  17329. #define PXP_PS_BACKGROUND_COLOR_MASK (0xFFFFFFU)
  17330. #define PXP_PS_BACKGROUND_COLOR_SHIFT (0U)
  17331. #define PXP_PS_BACKGROUND_COLOR(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_BACKGROUND_COLOR_SHIFT)) & PXP_PS_BACKGROUND_COLOR_MASK)
  17332. #define PXP_PS_BACKGROUND_RSVD_MASK (0xFF000000U)
  17333. #define PXP_PS_BACKGROUND_RSVD_SHIFT (24U)
  17334. #define PXP_PS_BACKGROUND_RSVD(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_BACKGROUND_RSVD_SHIFT)) & PXP_PS_BACKGROUND_RSVD_MASK)
  17335. /*! @name PS_SCALE - PS Scale Factor Register */
  17336. #define PXP_PS_SCALE_XSCALE_MASK (0x7FFFU)
  17337. #define PXP_PS_SCALE_XSCALE_SHIFT (0U)
  17338. #define PXP_PS_SCALE_XSCALE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_SCALE_XSCALE_SHIFT)) & PXP_PS_SCALE_XSCALE_MASK)
  17339. #define PXP_PS_SCALE_RSVD1_MASK (0x8000U)
  17340. #define PXP_PS_SCALE_RSVD1_SHIFT (15U)
  17341. #define PXP_PS_SCALE_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_SCALE_RSVD1_SHIFT)) & PXP_PS_SCALE_RSVD1_MASK)
  17342. #define PXP_PS_SCALE_YSCALE_MASK (0x7FFF0000U)
  17343. #define PXP_PS_SCALE_YSCALE_SHIFT (16U)
  17344. #define PXP_PS_SCALE_YSCALE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_SCALE_YSCALE_SHIFT)) & PXP_PS_SCALE_YSCALE_MASK)
  17345. #define PXP_PS_SCALE_RSVD2_MASK (0x80000000U)
  17346. #define PXP_PS_SCALE_RSVD2_SHIFT (31U)
  17347. #define PXP_PS_SCALE_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_SCALE_RSVD2_SHIFT)) & PXP_PS_SCALE_RSVD2_MASK)
  17348. /*! @name PS_OFFSET - PS Scale Offset Register */
  17349. #define PXP_PS_OFFSET_XOFFSET_MASK (0xFFFU)
  17350. #define PXP_PS_OFFSET_XOFFSET_SHIFT (0U)
  17351. #define PXP_PS_OFFSET_XOFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_OFFSET_XOFFSET_SHIFT)) & PXP_PS_OFFSET_XOFFSET_MASK)
  17352. #define PXP_PS_OFFSET_RSVD1_MASK (0xF000U)
  17353. #define PXP_PS_OFFSET_RSVD1_SHIFT (12U)
  17354. #define PXP_PS_OFFSET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_OFFSET_RSVD1_SHIFT)) & PXP_PS_OFFSET_RSVD1_MASK)
  17355. #define PXP_PS_OFFSET_YOFFSET_MASK (0xFFF0000U)
  17356. #define PXP_PS_OFFSET_YOFFSET_SHIFT (16U)
  17357. #define PXP_PS_OFFSET_YOFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_OFFSET_YOFFSET_SHIFT)) & PXP_PS_OFFSET_YOFFSET_MASK)
  17358. #define PXP_PS_OFFSET_RSVD2_MASK (0xF0000000U)
  17359. #define PXP_PS_OFFSET_RSVD2_SHIFT (28U)
  17360. #define PXP_PS_OFFSET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_OFFSET_RSVD2_SHIFT)) & PXP_PS_OFFSET_RSVD2_MASK)
  17361. /*! @name PS_CLRKEYLOW - PS Color Key Low */
  17362. #define PXP_PS_CLRKEYLOW_PIXEL_MASK (0xFFFFFFU)
  17363. #define PXP_PS_CLRKEYLOW_PIXEL_SHIFT (0U)
  17364. #define PXP_PS_CLRKEYLOW_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CLRKEYLOW_PIXEL_SHIFT)) & PXP_PS_CLRKEYLOW_PIXEL_MASK)
  17365. #define PXP_PS_CLRKEYLOW_RSVD1_MASK (0xFF000000U)
  17366. #define PXP_PS_CLRKEYLOW_RSVD1_SHIFT (24U)
  17367. #define PXP_PS_CLRKEYLOW_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CLRKEYLOW_RSVD1_SHIFT)) & PXP_PS_CLRKEYLOW_RSVD1_MASK)
  17368. /*! @name PS_CLRKEYHIGH - PS Color Key High */
  17369. #define PXP_PS_CLRKEYHIGH_PIXEL_MASK (0xFFFFFFU)
  17370. #define PXP_PS_CLRKEYHIGH_PIXEL_SHIFT (0U)
  17371. #define PXP_PS_CLRKEYHIGH_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CLRKEYHIGH_PIXEL_SHIFT)) & PXP_PS_CLRKEYHIGH_PIXEL_MASK)
  17372. #define PXP_PS_CLRKEYHIGH_RSVD1_MASK (0xFF000000U)
  17373. #define PXP_PS_CLRKEYHIGH_RSVD1_SHIFT (24U)
  17374. #define PXP_PS_CLRKEYHIGH_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_PS_CLRKEYHIGH_RSVD1_SHIFT)) & PXP_PS_CLRKEYHIGH_RSVD1_MASK)
  17375. /*! @name AS_CTRL - Alpha Surface Control */
  17376. #define PXP_AS_CTRL_RSVD0_MASK (0x1U)
  17377. #define PXP_AS_CTRL_RSVD0_SHIFT (0U)
  17378. #define PXP_AS_CTRL_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_RSVD0_SHIFT)) & PXP_AS_CTRL_RSVD0_MASK)
  17379. #define PXP_AS_CTRL_ALPHA_CTRL_MASK (0x6U)
  17380. #define PXP_AS_CTRL_ALPHA_CTRL_SHIFT (1U)
  17381. #define PXP_AS_CTRL_ALPHA_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_CTRL_SHIFT)) & PXP_AS_CTRL_ALPHA_CTRL_MASK)
  17382. #define PXP_AS_CTRL_ENABLE_COLORKEY_MASK (0x8U)
  17383. #define PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT (3U)
  17384. #define PXP_AS_CTRL_ENABLE_COLORKEY(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ENABLE_COLORKEY_SHIFT)) & PXP_AS_CTRL_ENABLE_COLORKEY_MASK)
  17385. #define PXP_AS_CTRL_FORMAT_MASK (0xF0U)
  17386. #define PXP_AS_CTRL_FORMAT_SHIFT (4U)
  17387. #define PXP_AS_CTRL_FORMAT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_FORMAT_SHIFT)) & PXP_AS_CTRL_FORMAT_MASK)
  17388. #define PXP_AS_CTRL_ALPHA_MASK (0xFF00U)
  17389. #define PXP_AS_CTRL_ALPHA_SHIFT (8U)
  17390. #define PXP_AS_CTRL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_SHIFT)) & PXP_AS_CTRL_ALPHA_MASK)
  17391. #define PXP_AS_CTRL_ROP_MASK (0xF0000U)
  17392. #define PXP_AS_CTRL_ROP_SHIFT (16U)
  17393. #define PXP_AS_CTRL_ROP(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ROP_SHIFT)) & PXP_AS_CTRL_ROP_MASK)
  17394. #define PXP_AS_CTRL_ALPHA_INVERT_MASK (0x100000U)
  17395. #define PXP_AS_CTRL_ALPHA_INVERT_SHIFT (20U)
  17396. #define PXP_AS_CTRL_ALPHA_INVERT(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_ALPHA_INVERT_SHIFT)) & PXP_AS_CTRL_ALPHA_INVERT_MASK)
  17397. #define PXP_AS_CTRL_RSVD1_MASK (0xFFE00000U)
  17398. #define PXP_AS_CTRL_RSVD1_SHIFT (21U)
  17399. #define PXP_AS_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CTRL_RSVD1_SHIFT)) & PXP_AS_CTRL_RSVD1_MASK)
  17400. /*! @name AS_BUF - Alpha Surface Buffer Pointer */
  17401. #define PXP_AS_BUF_ADDR_MASK (0xFFFFFFFFU)
  17402. #define PXP_AS_BUF_ADDR_SHIFT (0U)
  17403. #define PXP_AS_BUF_ADDR(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_BUF_ADDR_SHIFT)) & PXP_AS_BUF_ADDR_MASK)
  17404. /*! @name AS_PITCH - Alpha Surface Pitch */
  17405. #define PXP_AS_PITCH_PITCH_MASK (0xFFFFU)
  17406. #define PXP_AS_PITCH_PITCH_SHIFT (0U)
  17407. #define PXP_AS_PITCH_PITCH(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_PITCH_PITCH_SHIFT)) & PXP_AS_PITCH_PITCH_MASK)
  17408. #define PXP_AS_PITCH_RSVD_MASK (0xFFFF0000U)
  17409. #define PXP_AS_PITCH_RSVD_SHIFT (16U)
  17410. #define PXP_AS_PITCH_RSVD(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_PITCH_RSVD_SHIFT)) & PXP_AS_PITCH_RSVD_MASK)
  17411. /*! @name AS_CLRKEYLOW - Overlay Color Key Low */
  17412. #define PXP_AS_CLRKEYLOW_PIXEL_MASK (0xFFFFFFU)
  17413. #define PXP_AS_CLRKEYLOW_PIXEL_SHIFT (0U)
  17414. #define PXP_AS_CLRKEYLOW_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CLRKEYLOW_PIXEL_SHIFT)) & PXP_AS_CLRKEYLOW_PIXEL_MASK)
  17415. #define PXP_AS_CLRKEYLOW_RSVD1_MASK (0xFF000000U)
  17416. #define PXP_AS_CLRKEYLOW_RSVD1_SHIFT (24U)
  17417. #define PXP_AS_CLRKEYLOW_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CLRKEYLOW_RSVD1_SHIFT)) & PXP_AS_CLRKEYLOW_RSVD1_MASK)
  17418. /*! @name AS_CLRKEYHIGH - Overlay Color Key High */
  17419. #define PXP_AS_CLRKEYHIGH_PIXEL_MASK (0xFFFFFFU)
  17420. #define PXP_AS_CLRKEYHIGH_PIXEL_SHIFT (0U)
  17421. #define PXP_AS_CLRKEYHIGH_PIXEL(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CLRKEYHIGH_PIXEL_SHIFT)) & PXP_AS_CLRKEYHIGH_PIXEL_MASK)
  17422. #define PXP_AS_CLRKEYHIGH_RSVD1_MASK (0xFF000000U)
  17423. #define PXP_AS_CLRKEYHIGH_RSVD1_SHIFT (24U)
  17424. #define PXP_AS_CLRKEYHIGH_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_AS_CLRKEYHIGH_RSVD1_SHIFT)) & PXP_AS_CLRKEYHIGH_RSVD1_MASK)
  17425. /*! @name CSC1_COEF0 - Color Space Conversion Coefficient Register 0 */
  17426. #define PXP_CSC1_COEF0_Y_OFFSET_MASK (0x1FFU)
  17427. #define PXP_CSC1_COEF0_Y_OFFSET_SHIFT (0U)
  17428. #define PXP_CSC1_COEF0_Y_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_Y_OFFSET_SHIFT)) & PXP_CSC1_COEF0_Y_OFFSET_MASK)
  17429. #define PXP_CSC1_COEF0_UV_OFFSET_MASK (0x3FE00U)
  17430. #define PXP_CSC1_COEF0_UV_OFFSET_SHIFT (9U)
  17431. #define PXP_CSC1_COEF0_UV_OFFSET(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_UV_OFFSET_SHIFT)) & PXP_CSC1_COEF0_UV_OFFSET_MASK)
  17432. #define PXP_CSC1_COEF0_C0_MASK (0x1FFC0000U)
  17433. #define PXP_CSC1_COEF0_C0_SHIFT (18U)
  17434. #define PXP_CSC1_COEF0_C0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_C0_SHIFT)) & PXP_CSC1_COEF0_C0_MASK)
  17435. #define PXP_CSC1_COEF0_RSVD1_MASK (0x20000000U)
  17436. #define PXP_CSC1_COEF0_RSVD1_SHIFT (29U)
  17437. #define PXP_CSC1_COEF0_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_RSVD1_SHIFT)) & PXP_CSC1_COEF0_RSVD1_MASK)
  17438. #define PXP_CSC1_COEF0_BYPASS_MASK (0x40000000U)
  17439. #define PXP_CSC1_COEF0_BYPASS_SHIFT (30U)
  17440. #define PXP_CSC1_COEF0_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_BYPASS_SHIFT)) & PXP_CSC1_COEF0_BYPASS_MASK)
  17441. #define PXP_CSC1_COEF0_YCBCR_MODE_MASK (0x80000000U)
  17442. #define PXP_CSC1_COEF0_YCBCR_MODE_SHIFT (31U)
  17443. #define PXP_CSC1_COEF0_YCBCR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF0_YCBCR_MODE_SHIFT)) & PXP_CSC1_COEF0_YCBCR_MODE_MASK)
  17444. /*! @name CSC1_COEF1 - Color Space Conversion Coefficient Register 1 */
  17445. #define PXP_CSC1_COEF1_C4_MASK (0x7FFU)
  17446. #define PXP_CSC1_COEF1_C4_SHIFT (0U)
  17447. #define PXP_CSC1_COEF1_C4(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF1_C4_SHIFT)) & PXP_CSC1_COEF1_C4_MASK)
  17448. #define PXP_CSC1_COEF1_RSVD0_MASK (0xF800U)
  17449. #define PXP_CSC1_COEF1_RSVD0_SHIFT (11U)
  17450. #define PXP_CSC1_COEF1_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF1_RSVD0_SHIFT)) & PXP_CSC1_COEF1_RSVD0_MASK)
  17451. #define PXP_CSC1_COEF1_C1_MASK (0x7FF0000U)
  17452. #define PXP_CSC1_COEF1_C1_SHIFT (16U)
  17453. #define PXP_CSC1_COEF1_C1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF1_C1_SHIFT)) & PXP_CSC1_COEF1_C1_MASK)
  17454. #define PXP_CSC1_COEF1_RSVD1_MASK (0xF8000000U)
  17455. #define PXP_CSC1_COEF1_RSVD1_SHIFT (27U)
  17456. #define PXP_CSC1_COEF1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF1_RSVD1_SHIFT)) & PXP_CSC1_COEF1_RSVD1_MASK)
  17457. /*! @name CSC1_COEF2 - Color Space Conversion Coefficient Register 2 */
  17458. #define PXP_CSC1_COEF2_C3_MASK (0x7FFU)
  17459. #define PXP_CSC1_COEF2_C3_SHIFT (0U)
  17460. #define PXP_CSC1_COEF2_C3(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF2_C3_SHIFT)) & PXP_CSC1_COEF2_C3_MASK)
  17461. #define PXP_CSC1_COEF2_RSVD0_MASK (0xF800U)
  17462. #define PXP_CSC1_COEF2_RSVD0_SHIFT (11U)
  17463. #define PXP_CSC1_COEF2_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF2_RSVD0_SHIFT)) & PXP_CSC1_COEF2_RSVD0_MASK)
  17464. #define PXP_CSC1_COEF2_C2_MASK (0x7FF0000U)
  17465. #define PXP_CSC1_COEF2_C2_SHIFT (16U)
  17466. #define PXP_CSC1_COEF2_C2(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF2_C2_SHIFT)) & PXP_CSC1_COEF2_C2_MASK)
  17467. #define PXP_CSC1_COEF2_RSVD1_MASK (0xF8000000U)
  17468. #define PXP_CSC1_COEF2_RSVD1_SHIFT (27U)
  17469. #define PXP_CSC1_COEF2_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << PXP_CSC1_COEF2_RSVD1_SHIFT)) & PXP_CSC1_COEF2_RSVD1_MASK)
  17470. /*! @name POWER - PXP Power Control Register */
  17471. #define PXP_POWER_ROT_MEM_LP_STATE_MASK (0xE00U)
  17472. #define PXP_POWER_ROT_MEM_LP_STATE_SHIFT (9U)
  17473. #define PXP_POWER_ROT_MEM_LP_STATE(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_ROT_MEM_LP_STATE_SHIFT)) & PXP_POWER_ROT_MEM_LP_STATE_MASK)
  17474. #define PXP_POWER_CTRL_MASK (0xFFFFF000U)
  17475. #define PXP_POWER_CTRL_SHIFT (12U)
  17476. #define PXP_POWER_CTRL(x) (((uint32_t)(((uint32_t)(x)) << PXP_POWER_CTRL_SHIFT)) & PXP_POWER_CTRL_MASK)
  17477. /*! @name NEXT - Next Frame Pointer */
  17478. #define PXP_NEXT_ENABLED_MASK (0x1U)
  17479. #define PXP_NEXT_ENABLED_SHIFT (0U)
  17480. #define PXP_NEXT_ENABLED(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_ENABLED_SHIFT)) & PXP_NEXT_ENABLED_MASK)
  17481. #define PXP_NEXT_RSVD_MASK (0x2U)
  17482. #define PXP_NEXT_RSVD_SHIFT (1U)
  17483. #define PXP_NEXT_RSVD(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_RSVD_SHIFT)) & PXP_NEXT_RSVD_MASK)
  17484. #define PXP_NEXT_POINTER_MASK (0xFFFFFFFCU)
  17485. #define PXP_NEXT_POINTER_SHIFT (2U)
  17486. #define PXP_NEXT_POINTER(x) (((uint32_t)(((uint32_t)(x)) << PXP_NEXT_POINTER_SHIFT)) & PXP_NEXT_POINTER_MASK)
  17487. /*! @name PORTER_DUFF_CTRL - PXP Alpha Engine A Control Register. */
  17488. #define PXP_PORTER_DUFF_CTRL_POTER_DUFF_ENABLE_MASK (0x1U)
  17489. #define PXP_PORTER_DUFF_CTRL_POTER_DUFF_ENABLE_SHIFT (0U)
  17490. #define PXP_PORTER_DUFF_CTRL_POTER_DUFF_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_POTER_DUFF_ENABLE_SHIFT)) & PXP_PORTER_DUFF_CTRL_POTER_DUFF_ENABLE_MASK)
  17491. #define PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_MASK (0x6U)
  17492. #define PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_SHIFT (1U)
  17493. #define PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_S1_FACTOR_MODE_MASK)
  17494. #define PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_MASK (0x18U)
  17495. #define PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT (3U)
  17496. #define PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MODE_MASK)
  17497. #define PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_MASK (0x20U)
  17498. #define PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_SHIFT (5U)
  17499. #define PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_ALPHA_MODE_MASK)
  17500. #define PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_MASK (0x40U)
  17501. #define PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_SHIFT (6U)
  17502. #define PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_COLOR_MODE_MASK)
  17503. #define PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_MASK (0x300U)
  17504. #define PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_SHIFT (8U)
  17505. #define PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_S0_FACTOR_MODE_MASK)
  17506. #define PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_MASK (0xC00U)
  17507. #define PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT (10U)
  17508. #define PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MODE_MASK)
  17509. #define PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_MASK (0x1000U)
  17510. #define PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_SHIFT (12U)
  17511. #define PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_ALPHA_MODE_MASK)
  17512. #define PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_MASK (0x2000U)
  17513. #define PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_SHIFT (13U)
  17514. #define PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_COLOR_MODE_MASK)
  17515. #define PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MASK (0xFF0000U)
  17516. #define PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_SHIFT (16U)
  17517. #define PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_SHIFT)) & PXP_PORTER_DUFF_CTRL_S0_GLOBAL_ALPHA_MASK)
  17518. #define PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MASK (0xFF000000U)
  17519. #define PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_SHIFT (24U)
  17520. #define PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA(x) (((uint32_t)(((uint32_t)(x)) << PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_SHIFT)) & PXP_PORTER_DUFF_CTRL_S1_GLOBAL_ALPHA_MASK)
  17521. /*!
  17522. * @}
  17523. */ /* end of group PXP_Register_Masks */
  17524. /* PXP - Peripheral instance base addresses */
  17525. /** Peripheral PXP base address */
  17526. #define PXP_BASE (0x402B4000u)
  17527. /** Peripheral PXP base pointer */
  17528. #define PXP ((PXP_Type *)PXP_BASE)
  17529. /** Array initializer of PXP peripheral base addresses */
  17530. #define PXP_BASE_ADDRS { PXP_BASE }
  17531. /** Array initializer of PXP peripheral base pointers */
  17532. #define PXP_BASE_PTRS { PXP }
  17533. /** Interrupt vectors for the PXP peripheral type */
  17534. #define PXP_IRQ0_IRQS { PXP_IRQn }
  17535. /*!
  17536. * @}
  17537. */ /* end of group PXP_Peripheral_Access_Layer */
  17538. /* ----------------------------------------------------------------------------
  17539. -- ROMC Peripheral Access Layer
  17540. ---------------------------------------------------------------------------- */
  17541. /*!
  17542. * @addtogroup ROMC_Peripheral_Access_Layer ROMC Peripheral Access Layer
  17543. * @{
  17544. */
  17545. /** ROMC - Register Layout Typedef */
  17546. typedef struct {
  17547. uint8_t RESERVED_0[212];
  17548. __IO uint32_t ROMPATCHD[8]; /**< ROMC Data Registers, array offset: 0xD4, array step: 0x4 */
  17549. __IO uint32_t ROMPATCHCNTL; /**< ROMC Control Register, offset: 0xF4 */
  17550. uint32_t ROMPATCHENH; /**< ROMC Enable Register High, offset: 0xF8 */
  17551. __IO uint32_t ROMPATCHENL; /**< ROMC Enable Register Low, offset: 0xFC */
  17552. __IO uint32_t ROMPATCHA[16]; /**< ROMC Address Registers, array offset: 0x100, array step: 0x4 */
  17553. uint8_t RESERVED_1[200];
  17554. __IO uint32_t ROMPATCHSR; /**< ROMC Status Register, offset: 0x208 */
  17555. } ROMC_Type;
  17556. /* ----------------------------------------------------------------------------
  17557. -- ROMC Register Masks
  17558. ---------------------------------------------------------------------------- */
  17559. /*!
  17560. * @addtogroup ROMC_Register_Masks ROMC Register Masks
  17561. * @{
  17562. */
  17563. /*! @name ROMPATCHD - ROMC Data Registers */
  17564. #define ROMC_ROMPATCHD_DATAX_MASK (0xFFFFFFFFU)
  17565. #define ROMC_ROMPATCHD_DATAX_SHIFT (0U)
  17566. #define ROMC_ROMPATCHD_DATAX(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHD_DATAX_SHIFT)) & ROMC_ROMPATCHD_DATAX_MASK)
  17567. /* The count of ROMC_ROMPATCHD */
  17568. #define ROMC_ROMPATCHD_COUNT (8U)
  17569. /*! @name ROMPATCHCNTL - ROMC Control Register */
  17570. #define ROMC_ROMPATCHCNTL_DATAFIX_MASK (0xFFU)
  17571. #define ROMC_ROMPATCHCNTL_DATAFIX_SHIFT (0U)
  17572. #define ROMC_ROMPATCHCNTL_DATAFIX(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHCNTL_DATAFIX_SHIFT)) & ROMC_ROMPATCHCNTL_DATAFIX_MASK)
  17573. #define ROMC_ROMPATCHCNTL_DIS_MASK (0x20000000U)
  17574. #define ROMC_ROMPATCHCNTL_DIS_SHIFT (29U)
  17575. #define ROMC_ROMPATCHCNTL_DIS(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHCNTL_DIS_SHIFT)) & ROMC_ROMPATCHCNTL_DIS_MASK)
  17576. /*! @name ROMPATCHENL - ROMC Enable Register Low */
  17577. #define ROMC_ROMPATCHENL_ENABLE_MASK (0xFFFFU)
  17578. #define ROMC_ROMPATCHENL_ENABLE_SHIFT (0U)
  17579. #define ROMC_ROMPATCHENL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHENL_ENABLE_SHIFT)) & ROMC_ROMPATCHENL_ENABLE_MASK)
  17580. /*! @name ROMPATCHA - ROMC Address Registers */
  17581. #define ROMC_ROMPATCHA_THUMBX_MASK (0x1U)
  17582. #define ROMC_ROMPATCHA_THUMBX_SHIFT (0U)
  17583. #define ROMC_ROMPATCHA_THUMBX(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHA_THUMBX_SHIFT)) & ROMC_ROMPATCHA_THUMBX_MASK)
  17584. #define ROMC_ROMPATCHA_ADDRX_MASK (0x7FFFFEU)
  17585. #define ROMC_ROMPATCHA_ADDRX_SHIFT (1U)
  17586. #define ROMC_ROMPATCHA_ADDRX(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHA_ADDRX_SHIFT)) & ROMC_ROMPATCHA_ADDRX_MASK)
  17587. /* The count of ROMC_ROMPATCHA */
  17588. #define ROMC_ROMPATCHA_COUNT (16U)
  17589. /*! @name ROMPATCHSR - ROMC Status Register */
  17590. #define ROMC_ROMPATCHSR_SOURCE_MASK (0x3FU)
  17591. #define ROMC_ROMPATCHSR_SOURCE_SHIFT (0U)
  17592. #define ROMC_ROMPATCHSR_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHSR_SOURCE_SHIFT)) & ROMC_ROMPATCHSR_SOURCE_MASK)
  17593. #define ROMC_ROMPATCHSR_SW_MASK (0x20000U)
  17594. #define ROMC_ROMPATCHSR_SW_SHIFT (17U)
  17595. #define ROMC_ROMPATCHSR_SW(x) (((uint32_t)(((uint32_t)(x)) << ROMC_ROMPATCHSR_SW_SHIFT)) & ROMC_ROMPATCHSR_SW_MASK)
  17596. /*!
  17597. * @}
  17598. */ /* end of group ROMC_Register_Masks */
  17599. /* ROMC - Peripheral instance base addresses */
  17600. /** Peripheral ROMC base address */
  17601. #define ROMC_BASE (0x40180000u)
  17602. /** Peripheral ROMC base pointer */
  17603. #define ROMC ((ROMC_Type *)ROMC_BASE)
  17604. /** Array initializer of ROMC peripheral base addresses */
  17605. #define ROMC_BASE_ADDRS { ROMC_BASE }
  17606. /** Array initializer of ROMC peripheral base pointers */
  17607. #define ROMC_BASE_PTRS { ROMC }
  17608. /*!
  17609. * @}
  17610. */ /* end of group ROMC_Peripheral_Access_Layer */
  17611. /* ----------------------------------------------------------------------------
  17612. -- RTWDOG Peripheral Access Layer
  17613. ---------------------------------------------------------------------------- */
  17614. /*!
  17615. * @addtogroup RTWDOG_Peripheral_Access_Layer RTWDOG Peripheral Access Layer
  17616. * @{
  17617. */
  17618. /** RTWDOG - Register Layout Typedef */
  17619. typedef struct {
  17620. __IO uint32_t CS; /**< Watchdog Control and Status Register, offset: 0x0 */
  17621. __IO uint32_t CNT; /**< Watchdog Counter Register, offset: 0x4 */
  17622. __IO uint32_t TOVAL; /**< Watchdog Timeout Value Register, offset: 0x8 */
  17623. __IO uint32_t WIN; /**< Watchdog Window Register, offset: 0xC */
  17624. } RTWDOG_Type;
  17625. /* ----------------------------------------------------------------------------
  17626. -- RTWDOG Register Masks
  17627. ---------------------------------------------------------------------------- */
  17628. /*!
  17629. * @addtogroup RTWDOG_Register_Masks RTWDOG Register Masks
  17630. * @{
  17631. */
  17632. /*! @name CS - Watchdog Control and Status Register */
  17633. #define RTWDOG_CS_STOP_MASK (0x1U)
  17634. #define RTWDOG_CS_STOP_SHIFT (0U)
  17635. #define RTWDOG_CS_STOP(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_STOP_SHIFT)) & RTWDOG_CS_STOP_MASK)
  17636. #define RTWDOG_CS_WAIT_MASK (0x2U)
  17637. #define RTWDOG_CS_WAIT_SHIFT (1U)
  17638. #define RTWDOG_CS_WAIT(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_WAIT_SHIFT)) & RTWDOG_CS_WAIT_MASK)
  17639. #define RTWDOG_CS_DBG_MASK (0x4U)
  17640. #define RTWDOG_CS_DBG_SHIFT (2U)
  17641. #define RTWDOG_CS_DBG(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_DBG_SHIFT)) & RTWDOG_CS_DBG_MASK)
  17642. #define RTWDOG_CS_TST_MASK (0x18U)
  17643. #define RTWDOG_CS_TST_SHIFT (3U)
  17644. #define RTWDOG_CS_TST(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_TST_SHIFT)) & RTWDOG_CS_TST_MASK)
  17645. #define RTWDOG_CS_UPDATE_MASK (0x20U)
  17646. #define RTWDOG_CS_UPDATE_SHIFT (5U)
  17647. #define RTWDOG_CS_UPDATE(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_UPDATE_SHIFT)) & RTWDOG_CS_UPDATE_MASK)
  17648. #define RTWDOG_CS_INT_MASK (0x40U)
  17649. #define RTWDOG_CS_INT_SHIFT (6U)
  17650. #define RTWDOG_CS_INT(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_INT_SHIFT)) & RTWDOG_CS_INT_MASK)
  17651. #define RTWDOG_CS_EN_MASK (0x80U)
  17652. #define RTWDOG_CS_EN_SHIFT (7U)
  17653. #define RTWDOG_CS_EN(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_EN_SHIFT)) & RTWDOG_CS_EN_MASK)
  17654. #define RTWDOG_CS_CLK_MASK (0x300U)
  17655. #define RTWDOG_CS_CLK_SHIFT (8U)
  17656. #define RTWDOG_CS_CLK(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_CLK_SHIFT)) & RTWDOG_CS_CLK_MASK)
  17657. #define RTWDOG_CS_RCS_MASK (0x400U)
  17658. #define RTWDOG_CS_RCS_SHIFT (10U)
  17659. #define RTWDOG_CS_RCS(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_RCS_SHIFT)) & RTWDOG_CS_RCS_MASK)
  17660. #define RTWDOG_CS_ULK_MASK (0x800U)
  17661. #define RTWDOG_CS_ULK_SHIFT (11U)
  17662. #define RTWDOG_CS_ULK(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_ULK_SHIFT)) & RTWDOG_CS_ULK_MASK)
  17663. #define RTWDOG_CS_PRES_MASK (0x1000U)
  17664. #define RTWDOG_CS_PRES_SHIFT (12U)
  17665. #define RTWDOG_CS_PRES(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_PRES_SHIFT)) & RTWDOG_CS_PRES_MASK)
  17666. #define RTWDOG_CS_CMD32EN_MASK (0x2000U)
  17667. #define RTWDOG_CS_CMD32EN_SHIFT (13U)
  17668. #define RTWDOG_CS_CMD32EN(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_CMD32EN_SHIFT)) & RTWDOG_CS_CMD32EN_MASK)
  17669. #define RTWDOG_CS_FLG_MASK (0x4000U)
  17670. #define RTWDOG_CS_FLG_SHIFT (14U)
  17671. #define RTWDOG_CS_FLG(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_FLG_SHIFT)) & RTWDOG_CS_FLG_MASK)
  17672. #define RTWDOG_CS_WIN_MASK (0x8000U)
  17673. #define RTWDOG_CS_WIN_SHIFT (15U)
  17674. #define RTWDOG_CS_WIN(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CS_WIN_SHIFT)) & RTWDOG_CS_WIN_MASK)
  17675. /*! @name CNT - Watchdog Counter Register */
  17676. #define RTWDOG_CNT_CNTLOW_MASK (0xFFU)
  17677. #define RTWDOG_CNT_CNTLOW_SHIFT (0U)
  17678. #define RTWDOG_CNT_CNTLOW(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CNT_CNTLOW_SHIFT)) & RTWDOG_CNT_CNTLOW_MASK)
  17679. #define RTWDOG_CNT_CNTHIGH_MASK (0xFF00U)
  17680. #define RTWDOG_CNT_CNTHIGH_SHIFT (8U)
  17681. #define RTWDOG_CNT_CNTHIGH(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_CNT_CNTHIGH_SHIFT)) & RTWDOG_CNT_CNTHIGH_MASK)
  17682. /*! @name TOVAL - Watchdog Timeout Value Register */
  17683. #define RTWDOG_TOVAL_TOVALLOW_MASK (0xFFU)
  17684. #define RTWDOG_TOVAL_TOVALLOW_SHIFT (0U)
  17685. #define RTWDOG_TOVAL_TOVALLOW(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_TOVAL_TOVALLOW_SHIFT)) & RTWDOG_TOVAL_TOVALLOW_MASK)
  17686. #define RTWDOG_TOVAL_TOVALHIGH_MASK (0xFF00U)
  17687. #define RTWDOG_TOVAL_TOVALHIGH_SHIFT (8U)
  17688. #define RTWDOG_TOVAL_TOVALHIGH(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_TOVAL_TOVALHIGH_SHIFT)) & RTWDOG_TOVAL_TOVALHIGH_MASK)
  17689. /*! @name WIN - Watchdog Window Register */
  17690. #define RTWDOG_WIN_WINLOW_MASK (0xFFU)
  17691. #define RTWDOG_WIN_WINLOW_SHIFT (0U)
  17692. #define RTWDOG_WIN_WINLOW(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_WIN_WINLOW_SHIFT)) & RTWDOG_WIN_WINLOW_MASK)
  17693. #define RTWDOG_WIN_WINHIGH_MASK (0xFF00U)
  17694. #define RTWDOG_WIN_WINHIGH_SHIFT (8U)
  17695. #define RTWDOG_WIN_WINHIGH(x) (((uint32_t)(((uint32_t)(x)) << RTWDOG_WIN_WINHIGH_SHIFT)) & RTWDOG_WIN_WINHIGH_MASK)
  17696. /*!
  17697. * @}
  17698. */ /* end of group RTWDOG_Register_Masks */
  17699. /* RTWDOG - Peripheral instance base addresses */
  17700. /** Peripheral RTWDOG base address */
  17701. #define RTWDOG_BASE (0x400BC000u)
  17702. /** Peripheral RTWDOG base pointer */
  17703. #define RTWDOG ((RTWDOG_Type *)RTWDOG_BASE)
  17704. /** Array initializer of RTWDOG peripheral base addresses */
  17705. #define RTWDOG_BASE_ADDRS { RTWDOG_BASE }
  17706. /** Array initializer of RTWDOG peripheral base pointers */
  17707. #define RTWDOG_BASE_PTRS { RTWDOG }
  17708. /** Interrupt vectors for the RTWDOG peripheral type */
  17709. #define RTWDOG_IRQS { RTWDOG_IRQn }
  17710. /* Extra definition */
  17711. #define RTWDOG_UPDATE_KEY (0xD928C520U)
  17712. #define RTWDOG_REFRESH_KEY (0xB480A602U)
  17713. /*!
  17714. * @}
  17715. */ /* end of group RTWDOG_Peripheral_Access_Layer */
  17716. /* ----------------------------------------------------------------------------
  17717. -- SEMC Peripheral Access Layer
  17718. ---------------------------------------------------------------------------- */
  17719. /*!
  17720. * @addtogroup SEMC_Peripheral_Access_Layer SEMC Peripheral Access Layer
  17721. * @{
  17722. */
  17723. /** SEMC - Register Layout Typedef */
  17724. typedef struct {
  17725. __IO uint32_t MCR; /**< Module Control Register, offset: 0x0 */
  17726. __IO uint32_t IOCR; /**< IO Mux Control Register, offset: 0x4 */
  17727. __IO uint32_t BMCR0; /**< Master Bus (AXI) Control Register 0, offset: 0x8 */
  17728. __IO uint32_t BMCR1; /**< Master Bus (AXI) Control Register 1, offset: 0xC */
  17729. __IO uint32_t BR[9]; /**< Base Register 0 (For SDRAM CS0 device)..Base Register 8 (For NAND device), array offset: 0x10, array step: 0x4 */
  17730. uint8_t RESERVED_0[4];
  17731. __IO uint32_t INTEN; /**< Interrupt Enable Register, offset: 0x38 */
  17732. __IO uint32_t INTR; /**< Interrupt Enable Register, offset: 0x3C */
  17733. __IO uint32_t SDRAMCR0; /**< SDRAM control register 0, offset: 0x40 */
  17734. __IO uint32_t SDRAMCR1; /**< SDRAM control register 1, offset: 0x44 */
  17735. __IO uint32_t SDRAMCR2; /**< SDRAM control register 2, offset: 0x48 */
  17736. __IO uint32_t SDRAMCR3; /**< SDRAM control register 3, offset: 0x4C */
  17737. __IO uint32_t NANDCR0; /**< NAND control register 0, offset: 0x50 */
  17738. __IO uint32_t NANDCR1; /**< NAND control register 1, offset: 0x54 */
  17739. __IO uint32_t NANDCR2; /**< NAND control register 2, offset: 0x58 */
  17740. __IO uint32_t NANDCR3; /**< NAND control register 3, offset: 0x5C */
  17741. __IO uint32_t NORCR0; /**< NOR control register 0, offset: 0x60 */
  17742. __IO uint32_t NORCR1; /**< NOR control register 1, offset: 0x64 */
  17743. __IO uint32_t NORCR2; /**< NOR control register 2, offset: 0x68 */
  17744. uint32_t NORCR3; /**< NOR control register 3, offset: 0x6C */
  17745. __IO uint32_t SRAMCR0; /**< SRAM control register 0, offset: 0x70 */
  17746. __IO uint32_t SRAMCR1; /**< SRAM control register 1, offset: 0x74 */
  17747. __IO uint32_t SRAMCR2; /**< SRAM control register 2, offset: 0x78 */
  17748. uint32_t SRAMCR3; /**< SRAM control register 3, offset: 0x7C */
  17749. __IO uint32_t DBICR0; /**< DBI-B control register 0, offset: 0x80 */
  17750. __IO uint32_t DBICR1; /**< DBI-B control register 1, offset: 0x84 */
  17751. uint8_t RESERVED_1[8];
  17752. __IO uint32_t IPCR0; /**< IP Command control register 0, offset: 0x90 */
  17753. __IO uint32_t IPCR1; /**< IP Command control register 1, offset: 0x94 */
  17754. __IO uint32_t IPCR2; /**< IP Command control register 2, offset: 0x98 */
  17755. __IO uint32_t IPCMD; /**< IP Command register, offset: 0x9C */
  17756. __IO uint32_t IPTXDAT; /**< TX DATA register (for IP Command), offset: 0xA0 */
  17757. uint8_t RESERVED_2[12];
  17758. __I uint32_t IPRXDAT; /**< RX DATA register (for IP Command), offset: 0xB0 */
  17759. uint8_t RESERVED_3[12];
  17760. __I uint32_t STS0; /**< Status register 0, offset: 0xC0 */
  17761. uint32_t STS1; /**< Status register 1, offset: 0xC4 */
  17762. __I uint32_t STS2; /**< Status register 2, offset: 0xC8 */
  17763. uint32_t STS3; /**< Status register 3, offset: 0xCC */
  17764. uint32_t STS4; /**< Status register 4, offset: 0xD0 */
  17765. uint32_t STS5; /**< Status register 5, offset: 0xD4 */
  17766. uint32_t STS6; /**< Status register 6, offset: 0xD8 */
  17767. uint32_t STS7; /**< Status register 7, offset: 0xDC */
  17768. uint32_t STS8; /**< Status register 8, offset: 0xE0 */
  17769. uint32_t STS9; /**< Status register 9, offset: 0xE4 */
  17770. uint32_t STS10; /**< Status register 10, offset: 0xE8 */
  17771. uint32_t STS11; /**< Status register 11, offset: 0xEC */
  17772. __I uint32_t STS12; /**< Status register 12, offset: 0xF0 */
  17773. uint32_t STS13; /**< Status register 13, offset: 0xF4 */
  17774. uint32_t STS14; /**< Status register 14, offset: 0xF8 */
  17775. uint32_t STS15; /**< Status register 15, offset: 0xFC */
  17776. } SEMC_Type;
  17777. /* ----------------------------------------------------------------------------
  17778. -- SEMC Register Masks
  17779. ---------------------------------------------------------------------------- */
  17780. /*!
  17781. * @addtogroup SEMC_Register_Masks SEMC Register Masks
  17782. * @{
  17783. */
  17784. /*! @name MCR - Module Control Register */
  17785. #define SEMC_MCR_SWRST_MASK (0x1U)
  17786. #define SEMC_MCR_SWRST_SHIFT (0U)
  17787. #define SEMC_MCR_SWRST(x) (((uint32_t)(((uint32_t)(x)) << SEMC_MCR_SWRST_SHIFT)) & SEMC_MCR_SWRST_MASK)
  17788. #define SEMC_MCR_MDIS_MASK (0x2U)
  17789. #define SEMC_MCR_MDIS_SHIFT (1U)
  17790. #define SEMC_MCR_MDIS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_MCR_MDIS_SHIFT)) & SEMC_MCR_MDIS_MASK)
  17791. #define SEMC_MCR_DQSMD_MASK (0x4U)
  17792. #define SEMC_MCR_DQSMD_SHIFT (2U)
  17793. #define SEMC_MCR_DQSMD(x) (((uint32_t)(((uint32_t)(x)) << SEMC_MCR_DQSMD_SHIFT)) & SEMC_MCR_DQSMD_MASK)
  17794. #define SEMC_MCR_WPOL0_MASK (0x40U)
  17795. #define SEMC_MCR_WPOL0_SHIFT (6U)
  17796. #define SEMC_MCR_WPOL0(x) (((uint32_t)(((uint32_t)(x)) << SEMC_MCR_WPOL0_SHIFT)) & SEMC_MCR_WPOL0_MASK)
  17797. #define SEMC_MCR_WPOL1_MASK (0x80U)
  17798. #define SEMC_MCR_WPOL1_SHIFT (7U)
  17799. #define SEMC_MCR_WPOL1(x) (((uint32_t)(((uint32_t)(x)) << SEMC_MCR_WPOL1_SHIFT)) & SEMC_MCR_WPOL1_MASK)
  17800. #define SEMC_MCR_CTO_MASK (0xFF0000U)
  17801. #define SEMC_MCR_CTO_SHIFT (16U)
  17802. #define SEMC_MCR_CTO(x) (((uint32_t)(((uint32_t)(x)) << SEMC_MCR_CTO_SHIFT)) & SEMC_MCR_CTO_MASK)
  17803. #define SEMC_MCR_BTO_MASK (0x1F000000U)
  17804. #define SEMC_MCR_BTO_SHIFT (24U)
  17805. #define SEMC_MCR_BTO(x) (((uint32_t)(((uint32_t)(x)) << SEMC_MCR_BTO_SHIFT)) & SEMC_MCR_BTO_MASK)
  17806. /*! @name IOCR - IO Mux Control Register */
  17807. #define SEMC_IOCR_MUX_A8_MASK (0x7U)
  17808. #define SEMC_IOCR_MUX_A8_SHIFT (0U)
  17809. #define SEMC_IOCR_MUX_A8(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IOCR_MUX_A8_SHIFT)) & SEMC_IOCR_MUX_A8_MASK)
  17810. #define SEMC_IOCR_MUX_CSX0_MASK (0x38U)
  17811. #define SEMC_IOCR_MUX_CSX0_SHIFT (3U)
  17812. #define SEMC_IOCR_MUX_CSX0(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IOCR_MUX_CSX0_SHIFT)) & SEMC_IOCR_MUX_CSX0_MASK)
  17813. #define SEMC_IOCR_MUX_CSX1_MASK (0x1C0U)
  17814. #define SEMC_IOCR_MUX_CSX1_SHIFT (6U)
  17815. #define SEMC_IOCR_MUX_CSX1(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IOCR_MUX_CSX1_SHIFT)) & SEMC_IOCR_MUX_CSX1_MASK)
  17816. #define SEMC_IOCR_MUX_CSX2_MASK (0xE00U)
  17817. #define SEMC_IOCR_MUX_CSX2_SHIFT (9U)
  17818. #define SEMC_IOCR_MUX_CSX2(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IOCR_MUX_CSX2_SHIFT)) & SEMC_IOCR_MUX_CSX2_MASK)
  17819. #define SEMC_IOCR_MUX_CSX3_MASK (0x7000U)
  17820. #define SEMC_IOCR_MUX_CSX3_SHIFT (12U)
  17821. #define SEMC_IOCR_MUX_CSX3(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IOCR_MUX_CSX3_SHIFT)) & SEMC_IOCR_MUX_CSX3_MASK)
  17822. #define SEMC_IOCR_MUX_RDY_MASK (0x38000U)
  17823. #define SEMC_IOCR_MUX_RDY_SHIFT (15U)
  17824. #define SEMC_IOCR_MUX_RDY(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IOCR_MUX_RDY_SHIFT)) & SEMC_IOCR_MUX_RDY_MASK)
  17825. /*! @name BMCR0 - Master Bus (AXI) Control Register 0 */
  17826. #define SEMC_BMCR0_WQOS_MASK (0xFU)
  17827. #define SEMC_BMCR0_WQOS_SHIFT (0U)
  17828. #define SEMC_BMCR0_WQOS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BMCR0_WQOS_SHIFT)) & SEMC_BMCR0_WQOS_MASK)
  17829. #define SEMC_BMCR0_WAGE_MASK (0xF0U)
  17830. #define SEMC_BMCR0_WAGE_SHIFT (4U)
  17831. #define SEMC_BMCR0_WAGE(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BMCR0_WAGE_SHIFT)) & SEMC_BMCR0_WAGE_MASK)
  17832. #define SEMC_BMCR0_WSH_MASK (0xFF00U)
  17833. #define SEMC_BMCR0_WSH_SHIFT (8U)
  17834. #define SEMC_BMCR0_WSH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BMCR0_WSH_SHIFT)) & SEMC_BMCR0_WSH_MASK)
  17835. #define SEMC_BMCR0_WRWS_MASK (0xFF0000U)
  17836. #define SEMC_BMCR0_WRWS_SHIFT (16U)
  17837. #define SEMC_BMCR0_WRWS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BMCR0_WRWS_SHIFT)) & SEMC_BMCR0_WRWS_MASK)
  17838. /*! @name BMCR1 - Master Bus (AXI) Control Register 1 */
  17839. #define SEMC_BMCR1_WQOS_MASK (0xFU)
  17840. #define SEMC_BMCR1_WQOS_SHIFT (0U)
  17841. #define SEMC_BMCR1_WQOS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BMCR1_WQOS_SHIFT)) & SEMC_BMCR1_WQOS_MASK)
  17842. #define SEMC_BMCR1_WAGE_MASK (0xF0U)
  17843. #define SEMC_BMCR1_WAGE_SHIFT (4U)
  17844. #define SEMC_BMCR1_WAGE(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BMCR1_WAGE_SHIFT)) & SEMC_BMCR1_WAGE_MASK)
  17845. #define SEMC_BMCR1_WPH_MASK (0xFF00U)
  17846. #define SEMC_BMCR1_WPH_SHIFT (8U)
  17847. #define SEMC_BMCR1_WPH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BMCR1_WPH_SHIFT)) & SEMC_BMCR1_WPH_MASK)
  17848. #define SEMC_BMCR1_WRWS_MASK (0xFF0000U)
  17849. #define SEMC_BMCR1_WRWS_SHIFT (16U)
  17850. #define SEMC_BMCR1_WRWS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BMCR1_WRWS_SHIFT)) & SEMC_BMCR1_WRWS_MASK)
  17851. #define SEMC_BMCR1_WBR_MASK (0xFF000000U)
  17852. #define SEMC_BMCR1_WBR_SHIFT (24U)
  17853. #define SEMC_BMCR1_WBR(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BMCR1_WBR_SHIFT)) & SEMC_BMCR1_WBR_MASK)
  17854. /*! @name BR - Base Register 0 (For SDRAM CS0 device)..Base Register 8 (For NAND device) */
  17855. #define SEMC_BR_VLD_MASK (0x1U)
  17856. #define SEMC_BR_VLD_SHIFT (0U)
  17857. #define SEMC_BR_VLD(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BR_VLD_SHIFT)) & SEMC_BR_VLD_MASK)
  17858. #define SEMC_BR_MS_MASK (0x3EU)
  17859. #define SEMC_BR_MS_SHIFT (1U)
  17860. #define SEMC_BR_MS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BR_MS_SHIFT)) & SEMC_BR_MS_MASK)
  17861. #define SEMC_BR_BA_MASK (0xFFFFF000U)
  17862. #define SEMC_BR_BA_SHIFT (12U)
  17863. #define SEMC_BR_BA(x) (((uint32_t)(((uint32_t)(x)) << SEMC_BR_BA_SHIFT)) & SEMC_BR_BA_MASK)
  17864. /* The count of SEMC_BR */
  17865. #define SEMC_BR_COUNT (9U)
  17866. /*! @name INTEN - Interrupt Enable Register */
  17867. #define SEMC_INTEN_IPCMDDONEEN_MASK (0x1U)
  17868. #define SEMC_INTEN_IPCMDDONEEN_SHIFT (0U)
  17869. #define SEMC_INTEN_IPCMDDONEEN(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTEN_IPCMDDONEEN_SHIFT)) & SEMC_INTEN_IPCMDDONEEN_MASK)
  17870. #define SEMC_INTEN_IPCMDERREN_MASK (0x2U)
  17871. #define SEMC_INTEN_IPCMDERREN_SHIFT (1U)
  17872. #define SEMC_INTEN_IPCMDERREN(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTEN_IPCMDERREN_SHIFT)) & SEMC_INTEN_IPCMDERREN_MASK)
  17873. #define SEMC_INTEN_AXICMDERREN_MASK (0x4U)
  17874. #define SEMC_INTEN_AXICMDERREN_SHIFT (2U)
  17875. #define SEMC_INTEN_AXICMDERREN(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTEN_AXICMDERREN_SHIFT)) & SEMC_INTEN_AXICMDERREN_MASK)
  17876. #define SEMC_INTEN_AXIBUSERREN_MASK (0x8U)
  17877. #define SEMC_INTEN_AXIBUSERREN_SHIFT (3U)
  17878. #define SEMC_INTEN_AXIBUSERREN(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTEN_AXIBUSERREN_SHIFT)) & SEMC_INTEN_AXIBUSERREN_MASK)
  17879. #define SEMC_INTEN_NDPAGEENDEN_MASK (0x10U)
  17880. #define SEMC_INTEN_NDPAGEENDEN_SHIFT (4U)
  17881. #define SEMC_INTEN_NDPAGEENDEN(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTEN_NDPAGEENDEN_SHIFT)) & SEMC_INTEN_NDPAGEENDEN_MASK)
  17882. #define SEMC_INTEN_NDNOPENDEN_MASK (0x20U)
  17883. #define SEMC_INTEN_NDNOPENDEN_SHIFT (5U)
  17884. #define SEMC_INTEN_NDNOPENDEN(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTEN_NDNOPENDEN_SHIFT)) & SEMC_INTEN_NDNOPENDEN_MASK)
  17885. /*! @name INTR - Interrupt Enable Register */
  17886. #define SEMC_INTR_IPCMDDONE_MASK (0x1U)
  17887. #define SEMC_INTR_IPCMDDONE_SHIFT (0U)
  17888. #define SEMC_INTR_IPCMDDONE(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTR_IPCMDDONE_SHIFT)) & SEMC_INTR_IPCMDDONE_MASK)
  17889. #define SEMC_INTR_IPCMDERR_MASK (0x2U)
  17890. #define SEMC_INTR_IPCMDERR_SHIFT (1U)
  17891. #define SEMC_INTR_IPCMDERR(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTR_IPCMDERR_SHIFT)) & SEMC_INTR_IPCMDERR_MASK)
  17892. #define SEMC_INTR_AXICMDERR_MASK (0x4U)
  17893. #define SEMC_INTR_AXICMDERR_SHIFT (2U)
  17894. #define SEMC_INTR_AXICMDERR(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTR_AXICMDERR_SHIFT)) & SEMC_INTR_AXICMDERR_MASK)
  17895. #define SEMC_INTR_AXIBUSERR_MASK (0x8U)
  17896. #define SEMC_INTR_AXIBUSERR_SHIFT (3U)
  17897. #define SEMC_INTR_AXIBUSERR(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTR_AXIBUSERR_SHIFT)) & SEMC_INTR_AXIBUSERR_MASK)
  17898. #define SEMC_INTR_NDPAGEEND_MASK (0x10U)
  17899. #define SEMC_INTR_NDPAGEEND_SHIFT (4U)
  17900. #define SEMC_INTR_NDPAGEEND(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTR_NDPAGEEND_SHIFT)) & SEMC_INTR_NDPAGEEND_MASK)
  17901. #define SEMC_INTR_NDNOPEND_MASK (0x20U)
  17902. #define SEMC_INTR_NDNOPEND_SHIFT (5U)
  17903. #define SEMC_INTR_NDNOPEND(x) (((uint32_t)(((uint32_t)(x)) << SEMC_INTR_NDNOPEND_SHIFT)) & SEMC_INTR_NDNOPEND_MASK)
  17904. /*! @name SDRAMCR0 - SDRAM control register 0 */
  17905. #define SEMC_SDRAMCR0_PS_MASK (0x1U)
  17906. #define SEMC_SDRAMCR0_PS_SHIFT (0U)
  17907. #define SEMC_SDRAMCR0_PS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR0_PS_SHIFT)) & SEMC_SDRAMCR0_PS_MASK)
  17908. #define SEMC_SDRAMCR0_BL_MASK (0x70U)
  17909. #define SEMC_SDRAMCR0_BL_SHIFT (4U)
  17910. #define SEMC_SDRAMCR0_BL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR0_BL_SHIFT)) & SEMC_SDRAMCR0_BL_MASK)
  17911. #define SEMC_SDRAMCR0_COL_MASK (0x300U)
  17912. #define SEMC_SDRAMCR0_COL_SHIFT (8U)
  17913. #define SEMC_SDRAMCR0_COL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR0_COL_SHIFT)) & SEMC_SDRAMCR0_COL_MASK)
  17914. #define SEMC_SDRAMCR0_CL_MASK (0xC00U)
  17915. #define SEMC_SDRAMCR0_CL_SHIFT (10U)
  17916. #define SEMC_SDRAMCR0_CL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR0_CL_SHIFT)) & SEMC_SDRAMCR0_CL_MASK)
  17917. /*! @name SDRAMCR1 - SDRAM control register 1 */
  17918. #define SEMC_SDRAMCR1_PRE2ACT_MASK (0xFU)
  17919. #define SEMC_SDRAMCR1_PRE2ACT_SHIFT (0U)
  17920. #define SEMC_SDRAMCR1_PRE2ACT(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR1_PRE2ACT_SHIFT)) & SEMC_SDRAMCR1_PRE2ACT_MASK)
  17921. #define SEMC_SDRAMCR1_ACT2RW_MASK (0xF0U)
  17922. #define SEMC_SDRAMCR1_ACT2RW_SHIFT (4U)
  17923. #define SEMC_SDRAMCR1_ACT2RW(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR1_ACT2RW_SHIFT)) & SEMC_SDRAMCR1_ACT2RW_MASK)
  17924. #define SEMC_SDRAMCR1_RFRC_MASK (0x1F00U)
  17925. #define SEMC_SDRAMCR1_RFRC_SHIFT (8U)
  17926. #define SEMC_SDRAMCR1_RFRC(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR1_RFRC_SHIFT)) & SEMC_SDRAMCR1_RFRC_MASK)
  17927. #define SEMC_SDRAMCR1_WRC_MASK (0xE000U)
  17928. #define SEMC_SDRAMCR1_WRC_SHIFT (13U)
  17929. #define SEMC_SDRAMCR1_WRC(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR1_WRC_SHIFT)) & SEMC_SDRAMCR1_WRC_MASK)
  17930. #define SEMC_SDRAMCR1_CKEOFF_MASK (0xF0000U)
  17931. #define SEMC_SDRAMCR1_CKEOFF_SHIFT (16U)
  17932. #define SEMC_SDRAMCR1_CKEOFF(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR1_CKEOFF_SHIFT)) & SEMC_SDRAMCR1_CKEOFF_MASK)
  17933. #define SEMC_SDRAMCR1_ACT2PRE_MASK (0xF00000U)
  17934. #define SEMC_SDRAMCR1_ACT2PRE_SHIFT (20U)
  17935. #define SEMC_SDRAMCR1_ACT2PRE(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR1_ACT2PRE_SHIFT)) & SEMC_SDRAMCR1_ACT2PRE_MASK)
  17936. /*! @name SDRAMCR2 - SDRAM control register 2 */
  17937. #define SEMC_SDRAMCR2_SRRC_MASK (0xFFU)
  17938. #define SEMC_SDRAMCR2_SRRC_SHIFT (0U)
  17939. #define SEMC_SDRAMCR2_SRRC(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR2_SRRC_SHIFT)) & SEMC_SDRAMCR2_SRRC_MASK)
  17940. #define SEMC_SDRAMCR2_REF2REF_MASK (0xFF00U)
  17941. #define SEMC_SDRAMCR2_REF2REF_SHIFT (8U)
  17942. #define SEMC_SDRAMCR2_REF2REF(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR2_REF2REF_SHIFT)) & SEMC_SDRAMCR2_REF2REF_MASK)
  17943. #define SEMC_SDRAMCR2_ACT2ACT_MASK (0xFF0000U)
  17944. #define SEMC_SDRAMCR2_ACT2ACT_SHIFT (16U)
  17945. #define SEMC_SDRAMCR2_ACT2ACT(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR2_ACT2ACT_SHIFT)) & SEMC_SDRAMCR2_ACT2ACT_MASK)
  17946. #define SEMC_SDRAMCR2_ITO_MASK (0xFF000000U)
  17947. #define SEMC_SDRAMCR2_ITO_SHIFT (24U)
  17948. #define SEMC_SDRAMCR2_ITO(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR2_ITO_SHIFT)) & SEMC_SDRAMCR2_ITO_MASK)
  17949. /*! @name SDRAMCR3 - SDRAM control register 3 */
  17950. #define SEMC_SDRAMCR3_REN_MASK (0x1U)
  17951. #define SEMC_SDRAMCR3_REN_SHIFT (0U)
  17952. #define SEMC_SDRAMCR3_REN(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR3_REN_SHIFT)) & SEMC_SDRAMCR3_REN_MASK)
  17953. #define SEMC_SDRAMCR3_REBL_MASK (0xEU)
  17954. #define SEMC_SDRAMCR3_REBL_SHIFT (1U)
  17955. #define SEMC_SDRAMCR3_REBL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR3_REBL_SHIFT)) & SEMC_SDRAMCR3_REBL_MASK)
  17956. #define SEMC_SDRAMCR3_PRESCALE_MASK (0xFF00U)
  17957. #define SEMC_SDRAMCR3_PRESCALE_SHIFT (8U)
  17958. #define SEMC_SDRAMCR3_PRESCALE(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR3_PRESCALE_SHIFT)) & SEMC_SDRAMCR3_PRESCALE_MASK)
  17959. #define SEMC_SDRAMCR3_RT_MASK (0xFF0000U)
  17960. #define SEMC_SDRAMCR3_RT_SHIFT (16U)
  17961. #define SEMC_SDRAMCR3_RT(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR3_RT_SHIFT)) & SEMC_SDRAMCR3_RT_MASK)
  17962. #define SEMC_SDRAMCR3_UT_MASK (0xFF000000U)
  17963. #define SEMC_SDRAMCR3_UT_SHIFT (24U)
  17964. #define SEMC_SDRAMCR3_UT(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SDRAMCR3_UT_SHIFT)) & SEMC_SDRAMCR3_UT_MASK)
  17965. /*! @name NANDCR0 - NAND control register 0 */
  17966. #define SEMC_NANDCR0_PS_MASK (0x1U)
  17967. #define SEMC_NANDCR0_PS_SHIFT (0U)
  17968. #define SEMC_NANDCR0_PS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR0_PS_SHIFT)) & SEMC_NANDCR0_PS_MASK)
  17969. #define SEMC_NANDCR0_BL_MASK (0x70U)
  17970. #define SEMC_NANDCR0_BL_SHIFT (4U)
  17971. #define SEMC_NANDCR0_BL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR0_BL_SHIFT)) & SEMC_NANDCR0_BL_MASK)
  17972. #define SEMC_NANDCR0_EDO_MASK (0x80U)
  17973. #define SEMC_NANDCR0_EDO_SHIFT (7U)
  17974. #define SEMC_NANDCR0_EDO(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR0_EDO_SHIFT)) & SEMC_NANDCR0_EDO_MASK)
  17975. #define SEMC_NANDCR0_COL_MASK (0x700U)
  17976. #define SEMC_NANDCR0_COL_SHIFT (8U)
  17977. #define SEMC_NANDCR0_COL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR0_COL_SHIFT)) & SEMC_NANDCR0_COL_MASK)
  17978. /*! @name NANDCR1 - NAND control register 1 */
  17979. #define SEMC_NANDCR1_CES_MASK (0xFU)
  17980. #define SEMC_NANDCR1_CES_SHIFT (0U)
  17981. #define SEMC_NANDCR1_CES(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR1_CES_SHIFT)) & SEMC_NANDCR1_CES_MASK)
  17982. #define SEMC_NANDCR1_CEH_MASK (0xF0U)
  17983. #define SEMC_NANDCR1_CEH_SHIFT (4U)
  17984. #define SEMC_NANDCR1_CEH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR1_CEH_SHIFT)) & SEMC_NANDCR1_CEH_MASK)
  17985. #define SEMC_NANDCR1_WEL_MASK (0xF00U)
  17986. #define SEMC_NANDCR1_WEL_SHIFT (8U)
  17987. #define SEMC_NANDCR1_WEL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR1_WEL_SHIFT)) & SEMC_NANDCR1_WEL_MASK)
  17988. #define SEMC_NANDCR1_WEH_MASK (0xF000U)
  17989. #define SEMC_NANDCR1_WEH_SHIFT (12U)
  17990. #define SEMC_NANDCR1_WEH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR1_WEH_SHIFT)) & SEMC_NANDCR1_WEH_MASK)
  17991. #define SEMC_NANDCR1_REL_MASK (0xF0000U)
  17992. #define SEMC_NANDCR1_REL_SHIFT (16U)
  17993. #define SEMC_NANDCR1_REL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR1_REL_SHIFT)) & SEMC_NANDCR1_REL_MASK)
  17994. #define SEMC_NANDCR1_REH_MASK (0xF00000U)
  17995. #define SEMC_NANDCR1_REH_SHIFT (20U)
  17996. #define SEMC_NANDCR1_REH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR1_REH_SHIFT)) & SEMC_NANDCR1_REH_MASK)
  17997. #define SEMC_NANDCR1_TA_MASK (0xF000000U)
  17998. #define SEMC_NANDCR1_TA_SHIFT (24U)
  17999. #define SEMC_NANDCR1_TA(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR1_TA_SHIFT)) & SEMC_NANDCR1_TA_MASK)
  18000. #define SEMC_NANDCR1_CEITV_MASK (0xF0000000U)
  18001. #define SEMC_NANDCR1_CEITV_SHIFT (28U)
  18002. #define SEMC_NANDCR1_CEITV(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR1_CEITV_SHIFT)) & SEMC_NANDCR1_CEITV_MASK)
  18003. /*! @name NANDCR2 - NAND control register 2 */
  18004. #define SEMC_NANDCR2_TWHR_MASK (0x3FU)
  18005. #define SEMC_NANDCR2_TWHR_SHIFT (0U)
  18006. #define SEMC_NANDCR2_TWHR(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR2_TWHR_SHIFT)) & SEMC_NANDCR2_TWHR_MASK)
  18007. #define SEMC_NANDCR2_TRHW_MASK (0xFC0U)
  18008. #define SEMC_NANDCR2_TRHW_SHIFT (6U)
  18009. #define SEMC_NANDCR2_TRHW(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR2_TRHW_SHIFT)) & SEMC_NANDCR2_TRHW_MASK)
  18010. #define SEMC_NANDCR2_TADL_MASK (0x3F000U)
  18011. #define SEMC_NANDCR2_TADL_SHIFT (12U)
  18012. #define SEMC_NANDCR2_TADL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR2_TADL_SHIFT)) & SEMC_NANDCR2_TADL_MASK)
  18013. #define SEMC_NANDCR2_TRR_MASK (0xFC0000U)
  18014. #define SEMC_NANDCR2_TRR_SHIFT (18U)
  18015. #define SEMC_NANDCR2_TRR(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR2_TRR_SHIFT)) & SEMC_NANDCR2_TRR_MASK)
  18016. #define SEMC_NANDCR2_TWB_MASK (0x3F000000U)
  18017. #define SEMC_NANDCR2_TWB_SHIFT (24U)
  18018. #define SEMC_NANDCR2_TWB(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR2_TWB_SHIFT)) & SEMC_NANDCR2_TWB_MASK)
  18019. /*! @name NANDCR3 - NAND control register 3 */
  18020. #define SEMC_NANDCR3_NDOPT1_MASK (0x1U)
  18021. #define SEMC_NANDCR3_NDOPT1_SHIFT (0U)
  18022. #define SEMC_NANDCR3_NDOPT1(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR3_NDOPT1_SHIFT)) & SEMC_NANDCR3_NDOPT1_MASK)
  18023. #define SEMC_NANDCR3_NDOPT2_MASK (0x2U)
  18024. #define SEMC_NANDCR3_NDOPT2_SHIFT (1U)
  18025. #define SEMC_NANDCR3_NDOPT2(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR3_NDOPT2_SHIFT)) & SEMC_NANDCR3_NDOPT2_MASK)
  18026. #define SEMC_NANDCR3_NDOPT3_MASK (0x4U)
  18027. #define SEMC_NANDCR3_NDOPT3_SHIFT (2U)
  18028. #define SEMC_NANDCR3_NDOPT3(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NANDCR3_NDOPT3_SHIFT)) & SEMC_NANDCR3_NDOPT3_MASK)
  18029. /*! @name NORCR0 - NOR control register 0 */
  18030. #define SEMC_NORCR0_PS_MASK (0x1U)
  18031. #define SEMC_NORCR0_PS_SHIFT (0U)
  18032. #define SEMC_NORCR0_PS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR0_PS_SHIFT)) & SEMC_NORCR0_PS_MASK)
  18033. #define SEMC_NORCR0_BL_MASK (0x70U)
  18034. #define SEMC_NORCR0_BL_SHIFT (4U)
  18035. #define SEMC_NORCR0_BL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR0_BL_SHIFT)) & SEMC_NORCR0_BL_MASK)
  18036. #define SEMC_NORCR0_AM_MASK (0x300U)
  18037. #define SEMC_NORCR0_AM_SHIFT (8U)
  18038. #define SEMC_NORCR0_AM(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR0_AM_SHIFT)) & SEMC_NORCR0_AM_MASK)
  18039. #define SEMC_NORCR0_ADVP_MASK (0x400U)
  18040. #define SEMC_NORCR0_ADVP_SHIFT (10U)
  18041. #define SEMC_NORCR0_ADVP(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR0_ADVP_SHIFT)) & SEMC_NORCR0_ADVP_MASK)
  18042. #define SEMC_NORCR0_COL_MASK (0xF000U)
  18043. #define SEMC_NORCR0_COL_SHIFT (12U)
  18044. #define SEMC_NORCR0_COL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR0_COL_SHIFT)) & SEMC_NORCR0_COL_MASK)
  18045. /*! @name NORCR1 - NOR control register 1 */
  18046. #define SEMC_NORCR1_CES_MASK (0xFU)
  18047. #define SEMC_NORCR1_CES_SHIFT (0U)
  18048. #define SEMC_NORCR1_CES(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR1_CES_SHIFT)) & SEMC_NORCR1_CES_MASK)
  18049. #define SEMC_NORCR1_CEH_MASK (0xF0U)
  18050. #define SEMC_NORCR1_CEH_SHIFT (4U)
  18051. #define SEMC_NORCR1_CEH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR1_CEH_SHIFT)) & SEMC_NORCR1_CEH_MASK)
  18052. #define SEMC_NORCR1_AS_MASK (0xF00U)
  18053. #define SEMC_NORCR1_AS_SHIFT (8U)
  18054. #define SEMC_NORCR1_AS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR1_AS_SHIFT)) & SEMC_NORCR1_AS_MASK)
  18055. #define SEMC_NORCR1_AH_MASK (0xF000U)
  18056. #define SEMC_NORCR1_AH_SHIFT (12U)
  18057. #define SEMC_NORCR1_AH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR1_AH_SHIFT)) & SEMC_NORCR1_AH_MASK)
  18058. #define SEMC_NORCR1_WEL_MASK (0xF0000U)
  18059. #define SEMC_NORCR1_WEL_SHIFT (16U)
  18060. #define SEMC_NORCR1_WEL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR1_WEL_SHIFT)) & SEMC_NORCR1_WEL_MASK)
  18061. #define SEMC_NORCR1_WEH_MASK (0xF00000U)
  18062. #define SEMC_NORCR1_WEH_SHIFT (20U)
  18063. #define SEMC_NORCR1_WEH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR1_WEH_SHIFT)) & SEMC_NORCR1_WEH_MASK)
  18064. #define SEMC_NORCR1_REL_MASK (0xF000000U)
  18065. #define SEMC_NORCR1_REL_SHIFT (24U)
  18066. #define SEMC_NORCR1_REL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR1_REL_SHIFT)) & SEMC_NORCR1_REL_MASK)
  18067. #define SEMC_NORCR1_REH_MASK (0xF0000000U)
  18068. #define SEMC_NORCR1_REH_SHIFT (28U)
  18069. #define SEMC_NORCR1_REH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR1_REH_SHIFT)) & SEMC_NORCR1_REH_MASK)
  18070. /*! @name NORCR2 - NOR control register 2 */
  18071. #define SEMC_NORCR2_WDS_MASK (0xFU)
  18072. #define SEMC_NORCR2_WDS_SHIFT (0U)
  18073. #define SEMC_NORCR2_WDS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR2_WDS_SHIFT)) & SEMC_NORCR2_WDS_MASK)
  18074. #define SEMC_NORCR2_WDH_MASK (0xF0U)
  18075. #define SEMC_NORCR2_WDH_SHIFT (4U)
  18076. #define SEMC_NORCR2_WDH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR2_WDH_SHIFT)) & SEMC_NORCR2_WDH_MASK)
  18077. #define SEMC_NORCR2_TA_MASK (0xF00U)
  18078. #define SEMC_NORCR2_TA_SHIFT (8U)
  18079. #define SEMC_NORCR2_TA(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR2_TA_SHIFT)) & SEMC_NORCR2_TA_MASK)
  18080. #define SEMC_NORCR2_AWDH_MASK (0xF000U)
  18081. #define SEMC_NORCR2_AWDH_SHIFT (12U)
  18082. #define SEMC_NORCR2_AWDH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR2_AWDH_SHIFT)) & SEMC_NORCR2_AWDH_MASK)
  18083. #define SEMC_NORCR2_LC_MASK (0xF0000U)
  18084. #define SEMC_NORCR2_LC_SHIFT (16U)
  18085. #define SEMC_NORCR2_LC(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR2_LC_SHIFT)) & SEMC_NORCR2_LC_MASK)
  18086. #define SEMC_NORCR2_RD_MASK (0xF00000U)
  18087. #define SEMC_NORCR2_RD_SHIFT (20U)
  18088. #define SEMC_NORCR2_RD(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR2_RD_SHIFT)) & SEMC_NORCR2_RD_MASK)
  18089. #define SEMC_NORCR2_CEITV_MASK (0xF000000U)
  18090. #define SEMC_NORCR2_CEITV_SHIFT (24U)
  18091. #define SEMC_NORCR2_CEITV(x) (((uint32_t)(((uint32_t)(x)) << SEMC_NORCR2_CEITV_SHIFT)) & SEMC_NORCR2_CEITV_MASK)
  18092. /*! @name SRAMCR0 - SRAM control register 0 */
  18093. #define SEMC_SRAMCR0_PS_MASK (0x1U)
  18094. #define SEMC_SRAMCR0_PS_SHIFT (0U)
  18095. #define SEMC_SRAMCR0_PS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR0_PS_SHIFT)) & SEMC_SRAMCR0_PS_MASK)
  18096. #define SEMC_SRAMCR0_BL_MASK (0x70U)
  18097. #define SEMC_SRAMCR0_BL_SHIFT (4U)
  18098. #define SEMC_SRAMCR0_BL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR0_BL_SHIFT)) & SEMC_SRAMCR0_BL_MASK)
  18099. #define SEMC_SRAMCR0_AM_MASK (0x300U)
  18100. #define SEMC_SRAMCR0_AM_SHIFT (8U)
  18101. #define SEMC_SRAMCR0_AM(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR0_AM_SHIFT)) & SEMC_SRAMCR0_AM_MASK)
  18102. #define SEMC_SRAMCR0_ADVP_MASK (0x400U)
  18103. #define SEMC_SRAMCR0_ADVP_SHIFT (10U)
  18104. #define SEMC_SRAMCR0_ADVP(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR0_ADVP_SHIFT)) & SEMC_SRAMCR0_ADVP_MASK)
  18105. #define SEMC_SRAMCR0_COL_MASK (0xF000U)
  18106. #define SEMC_SRAMCR0_COL_SHIFT (12U)
  18107. #define SEMC_SRAMCR0_COL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR0_COL_SHIFT)) & SEMC_SRAMCR0_COL_MASK)
  18108. /*! @name SRAMCR1 - SRAM control register 1 */
  18109. #define SEMC_SRAMCR1_CES_MASK (0xFU)
  18110. #define SEMC_SRAMCR1_CES_SHIFT (0U)
  18111. #define SEMC_SRAMCR1_CES(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR1_CES_SHIFT)) & SEMC_SRAMCR1_CES_MASK)
  18112. #define SEMC_SRAMCR1_CEH_MASK (0xF0U)
  18113. #define SEMC_SRAMCR1_CEH_SHIFT (4U)
  18114. #define SEMC_SRAMCR1_CEH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR1_CEH_SHIFT)) & SEMC_SRAMCR1_CEH_MASK)
  18115. #define SEMC_SRAMCR1_AS_MASK (0xF00U)
  18116. #define SEMC_SRAMCR1_AS_SHIFT (8U)
  18117. #define SEMC_SRAMCR1_AS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR1_AS_SHIFT)) & SEMC_SRAMCR1_AS_MASK)
  18118. #define SEMC_SRAMCR1_AH_MASK (0xF000U)
  18119. #define SEMC_SRAMCR1_AH_SHIFT (12U)
  18120. #define SEMC_SRAMCR1_AH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR1_AH_SHIFT)) & SEMC_SRAMCR1_AH_MASK)
  18121. #define SEMC_SRAMCR1_WEL_MASK (0xF0000U)
  18122. #define SEMC_SRAMCR1_WEL_SHIFT (16U)
  18123. #define SEMC_SRAMCR1_WEL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR1_WEL_SHIFT)) & SEMC_SRAMCR1_WEL_MASK)
  18124. #define SEMC_SRAMCR1_WEH_MASK (0xF00000U)
  18125. #define SEMC_SRAMCR1_WEH_SHIFT (20U)
  18126. #define SEMC_SRAMCR1_WEH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR1_WEH_SHIFT)) & SEMC_SRAMCR1_WEH_MASK)
  18127. #define SEMC_SRAMCR1_REL_MASK (0xF000000U)
  18128. #define SEMC_SRAMCR1_REL_SHIFT (24U)
  18129. #define SEMC_SRAMCR1_REL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR1_REL_SHIFT)) & SEMC_SRAMCR1_REL_MASK)
  18130. #define SEMC_SRAMCR1_REH_MASK (0xF0000000U)
  18131. #define SEMC_SRAMCR1_REH_SHIFT (28U)
  18132. #define SEMC_SRAMCR1_REH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR1_REH_SHIFT)) & SEMC_SRAMCR1_REH_MASK)
  18133. /*! @name SRAMCR2 - SRAM control register 2 */
  18134. #define SEMC_SRAMCR2_WDS_MASK (0xFU)
  18135. #define SEMC_SRAMCR2_WDS_SHIFT (0U)
  18136. #define SEMC_SRAMCR2_WDS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR2_WDS_SHIFT)) & SEMC_SRAMCR2_WDS_MASK)
  18137. #define SEMC_SRAMCR2_WDH_MASK (0xF0U)
  18138. #define SEMC_SRAMCR2_WDH_SHIFT (4U)
  18139. #define SEMC_SRAMCR2_WDH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR2_WDH_SHIFT)) & SEMC_SRAMCR2_WDH_MASK)
  18140. #define SEMC_SRAMCR2_TA_MASK (0xF00U)
  18141. #define SEMC_SRAMCR2_TA_SHIFT (8U)
  18142. #define SEMC_SRAMCR2_TA(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR2_TA_SHIFT)) & SEMC_SRAMCR2_TA_MASK)
  18143. #define SEMC_SRAMCR2_AWDH_MASK (0xF000U)
  18144. #define SEMC_SRAMCR2_AWDH_SHIFT (12U)
  18145. #define SEMC_SRAMCR2_AWDH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR2_AWDH_SHIFT)) & SEMC_SRAMCR2_AWDH_MASK)
  18146. #define SEMC_SRAMCR2_LC_MASK (0xF0000U)
  18147. #define SEMC_SRAMCR2_LC_SHIFT (16U)
  18148. #define SEMC_SRAMCR2_LC(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR2_LC_SHIFT)) & SEMC_SRAMCR2_LC_MASK)
  18149. #define SEMC_SRAMCR2_RD_MASK (0xF00000U)
  18150. #define SEMC_SRAMCR2_RD_SHIFT (20U)
  18151. #define SEMC_SRAMCR2_RD(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR2_RD_SHIFT)) & SEMC_SRAMCR2_RD_MASK)
  18152. #define SEMC_SRAMCR2_CEITV_MASK (0xF000000U)
  18153. #define SEMC_SRAMCR2_CEITV_SHIFT (24U)
  18154. #define SEMC_SRAMCR2_CEITV(x) (((uint32_t)(((uint32_t)(x)) << SEMC_SRAMCR2_CEITV_SHIFT)) & SEMC_SRAMCR2_CEITV_MASK)
  18155. /*! @name DBICR0 - DBI-B control register 0 */
  18156. #define SEMC_DBICR0_PS_MASK (0x1U)
  18157. #define SEMC_DBICR0_PS_SHIFT (0U)
  18158. #define SEMC_DBICR0_PS(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR0_PS_SHIFT)) & SEMC_DBICR0_PS_MASK)
  18159. #define SEMC_DBICR0_BL_MASK (0x70U)
  18160. #define SEMC_DBICR0_BL_SHIFT (4U)
  18161. #define SEMC_DBICR0_BL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR0_BL_SHIFT)) & SEMC_DBICR0_BL_MASK)
  18162. #define SEMC_DBICR0_COL_MASK (0xF000U)
  18163. #define SEMC_DBICR0_COL_SHIFT (12U)
  18164. #define SEMC_DBICR0_COL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR0_COL_SHIFT)) & SEMC_DBICR0_COL_MASK)
  18165. /*! @name DBICR1 - DBI-B control register 1 */
  18166. #define SEMC_DBICR1_CES_MASK (0xFU)
  18167. #define SEMC_DBICR1_CES_SHIFT (0U)
  18168. #define SEMC_DBICR1_CES(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR1_CES_SHIFT)) & SEMC_DBICR1_CES_MASK)
  18169. #define SEMC_DBICR1_CEH_MASK (0xF0U)
  18170. #define SEMC_DBICR1_CEH_SHIFT (4U)
  18171. #define SEMC_DBICR1_CEH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR1_CEH_SHIFT)) & SEMC_DBICR1_CEH_MASK)
  18172. #define SEMC_DBICR1_WEL_MASK (0xF00U)
  18173. #define SEMC_DBICR1_WEL_SHIFT (8U)
  18174. #define SEMC_DBICR1_WEL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR1_WEL_SHIFT)) & SEMC_DBICR1_WEL_MASK)
  18175. #define SEMC_DBICR1_WEH_MASK (0xF000U)
  18176. #define SEMC_DBICR1_WEH_SHIFT (12U)
  18177. #define SEMC_DBICR1_WEH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR1_WEH_SHIFT)) & SEMC_DBICR1_WEH_MASK)
  18178. #define SEMC_DBICR1_REL_MASK (0xF0000U)
  18179. #define SEMC_DBICR1_REL_SHIFT (16U)
  18180. #define SEMC_DBICR1_REL(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR1_REL_SHIFT)) & SEMC_DBICR1_REL_MASK)
  18181. #define SEMC_DBICR1_REH_MASK (0xF00000U)
  18182. #define SEMC_DBICR1_REH_SHIFT (20U)
  18183. #define SEMC_DBICR1_REH(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR1_REH_SHIFT)) & SEMC_DBICR1_REH_MASK)
  18184. #define SEMC_DBICR1_CEITV_MASK (0xF000000U)
  18185. #define SEMC_DBICR1_CEITV_SHIFT (24U)
  18186. #define SEMC_DBICR1_CEITV(x) (((uint32_t)(((uint32_t)(x)) << SEMC_DBICR1_CEITV_SHIFT)) & SEMC_DBICR1_CEITV_MASK)
  18187. /*! @name IPCR0 - IP Command control register 0 */
  18188. #define SEMC_IPCR0_SA_MASK (0xFFFFFFFFU)
  18189. #define SEMC_IPCR0_SA_SHIFT (0U)
  18190. #define SEMC_IPCR0_SA(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPCR0_SA_SHIFT)) & SEMC_IPCR0_SA_MASK)
  18191. /*! @name IPCR1 - IP Command control register 1 */
  18192. #define SEMC_IPCR1_DATSZ_MASK (0x7U)
  18193. #define SEMC_IPCR1_DATSZ_SHIFT (0U)
  18194. #define SEMC_IPCR1_DATSZ(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPCR1_DATSZ_SHIFT)) & SEMC_IPCR1_DATSZ_MASK)
  18195. /*! @name IPCR2 - IP Command control register 2 */
  18196. #define SEMC_IPCR2_BM0_MASK (0x1U)
  18197. #define SEMC_IPCR2_BM0_SHIFT (0U)
  18198. #define SEMC_IPCR2_BM0(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPCR2_BM0_SHIFT)) & SEMC_IPCR2_BM0_MASK)
  18199. #define SEMC_IPCR2_BM1_MASK (0x2U)
  18200. #define SEMC_IPCR2_BM1_SHIFT (1U)
  18201. #define SEMC_IPCR2_BM1(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPCR2_BM1_SHIFT)) & SEMC_IPCR2_BM1_MASK)
  18202. #define SEMC_IPCR2_BM2_MASK (0x4U)
  18203. #define SEMC_IPCR2_BM2_SHIFT (2U)
  18204. #define SEMC_IPCR2_BM2(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPCR2_BM2_SHIFT)) & SEMC_IPCR2_BM2_MASK)
  18205. #define SEMC_IPCR2_BM3_MASK (0x8U)
  18206. #define SEMC_IPCR2_BM3_SHIFT (3U)
  18207. #define SEMC_IPCR2_BM3(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPCR2_BM3_SHIFT)) & SEMC_IPCR2_BM3_MASK)
  18208. /*! @name IPCMD - IP Command register */
  18209. #define SEMC_IPCMD_CMD_MASK (0xFFFFU)
  18210. #define SEMC_IPCMD_CMD_SHIFT (0U)
  18211. #define SEMC_IPCMD_CMD(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPCMD_CMD_SHIFT)) & SEMC_IPCMD_CMD_MASK)
  18212. #define SEMC_IPCMD_KEY_MASK (0xFFFF0000U)
  18213. #define SEMC_IPCMD_KEY_SHIFT (16U)
  18214. #define SEMC_IPCMD_KEY(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPCMD_KEY_SHIFT)) & SEMC_IPCMD_KEY_MASK)
  18215. /*! @name IPTXDAT - TX DATA register (for IP Command) */
  18216. #define SEMC_IPTXDAT_DAT_MASK (0xFFFFFFFFU)
  18217. #define SEMC_IPTXDAT_DAT_SHIFT (0U)
  18218. #define SEMC_IPTXDAT_DAT(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPTXDAT_DAT_SHIFT)) & SEMC_IPTXDAT_DAT_MASK)
  18219. /*! @name IPRXDAT - RX DATA register (for IP Command) */
  18220. #define SEMC_IPRXDAT_DAT_MASK (0xFFFFFFFFU)
  18221. #define SEMC_IPRXDAT_DAT_SHIFT (0U)
  18222. #define SEMC_IPRXDAT_DAT(x) (((uint32_t)(((uint32_t)(x)) << SEMC_IPRXDAT_DAT_SHIFT)) & SEMC_IPRXDAT_DAT_MASK)
  18223. /*! @name STS0 - Status register 0 */
  18224. #define SEMC_STS0_IDLE_MASK (0x1U)
  18225. #define SEMC_STS0_IDLE_SHIFT (0U)
  18226. #define SEMC_STS0_IDLE(x) (((uint32_t)(((uint32_t)(x)) << SEMC_STS0_IDLE_SHIFT)) & SEMC_STS0_IDLE_MASK)
  18227. #define SEMC_STS0_NARDY_MASK (0x2U)
  18228. #define SEMC_STS0_NARDY_SHIFT (1U)
  18229. #define SEMC_STS0_NARDY(x) (((uint32_t)(((uint32_t)(x)) << SEMC_STS0_NARDY_SHIFT)) & SEMC_STS0_NARDY_MASK)
  18230. /*! @name STS2 - Status register 2 */
  18231. #define SEMC_STS2_NDWRPEND_MASK (0x8U)
  18232. #define SEMC_STS2_NDWRPEND_SHIFT (3U)
  18233. #define SEMC_STS2_NDWRPEND(x) (((uint32_t)(((uint32_t)(x)) << SEMC_STS2_NDWRPEND_SHIFT)) & SEMC_STS2_NDWRPEND_MASK)
  18234. /*! @name STS12 - Status register 12 */
  18235. #define SEMC_STS12_NDADDR_MASK (0xFFFFFFFFU)
  18236. #define SEMC_STS12_NDADDR_SHIFT (0U)
  18237. #define SEMC_STS12_NDADDR(x) (((uint32_t)(((uint32_t)(x)) << SEMC_STS12_NDADDR_SHIFT)) & SEMC_STS12_NDADDR_MASK)
  18238. /*!
  18239. * @}
  18240. */ /* end of group SEMC_Register_Masks */
  18241. /* SEMC - Peripheral instance base addresses */
  18242. /** Peripheral SEMC base address */
  18243. #define SEMC_BASE (0x402F0000u)
  18244. /** Peripheral SEMC base pointer */
  18245. #define SEMC ((SEMC_Type *)SEMC_BASE)
  18246. /** Array initializer of SEMC peripheral base addresses */
  18247. #define SEMC_BASE_ADDRS { SEMC_BASE }
  18248. /** Array initializer of SEMC peripheral base pointers */
  18249. #define SEMC_BASE_PTRS { SEMC }
  18250. /** Interrupt vectors for the SEMC peripheral type */
  18251. #define SEMC_IRQS { SEMC_IRQn }
  18252. /*!
  18253. * @}
  18254. */ /* end of group SEMC_Peripheral_Access_Layer */
  18255. /* ----------------------------------------------------------------------------
  18256. -- SNVS Peripheral Access Layer
  18257. ---------------------------------------------------------------------------- */
  18258. /*!
  18259. * @addtogroup SNVS_Peripheral_Access_Layer SNVS Peripheral Access Layer
  18260. * @{
  18261. */
  18262. /** SNVS - Register Layout Typedef */
  18263. typedef struct {
  18264. __IO uint32_t HPLR; /**< SNVS_HP Lock Register, offset: 0x0 */
  18265. __IO uint32_t HPCOMR; /**< SNVS_HP Command Register, offset: 0x4 */
  18266. __IO uint32_t HPCR; /**< SNVS_HP Control Register, offset: 0x8 */
  18267. __IO uint32_t HPSICR; /**< SNVS_HP Security Interrupt Control Register, offset: 0xC */
  18268. __IO uint32_t HPSVCR; /**< SNVS_HP Security Violation Control Register, offset: 0x10 */
  18269. __IO uint32_t HPSR; /**< SNVS_HP Status Register, offset: 0x14 */
  18270. __IO uint32_t HPSVSR; /**< SNVS_HP Security Violation Status Register, offset: 0x18 */
  18271. __IO uint32_t HPHACIVR; /**< SNVS_HP High Assurance Counter IV Register, offset: 0x1C */
  18272. __I uint32_t HPHACR; /**< SNVS_HP High Assurance Counter Register, offset: 0x20 */
  18273. __IO uint32_t HPRTCMR; /**< SNVS_HP Real Time Counter MSB Register, offset: 0x24 */
  18274. __IO uint32_t HPRTCLR; /**< SNVS_HP Real Time Counter LSB Register, offset: 0x28 */
  18275. __IO uint32_t HPTAMR; /**< SNVS_HP Time Alarm MSB Register, offset: 0x2C */
  18276. __IO uint32_t HPTALR; /**< SNVS_HP Time Alarm LSB Register, offset: 0x30 */
  18277. __IO uint32_t LPLR; /**< SNVS_LP Lock Register, offset: 0x34 */
  18278. __IO uint32_t LPCR; /**< SNVS_LP Control Register, offset: 0x38 */
  18279. __IO uint32_t LPMKCR; /**< SNVS_LP Master Key Control Register, offset: 0x3C */
  18280. __IO uint32_t LPSVCR; /**< SNVS_LP Security Violation Control Register, offset: 0x40 */
  18281. uint8_t RESERVED_0[4];
  18282. __IO uint32_t LPTDCR; /**< SNVS_LP Tamper Detectors Configuration Register, offset: 0x48 */
  18283. __IO uint32_t LPSR; /**< SNVS_LP Status Register, offset: 0x4C */
  18284. __IO uint32_t LPSRTCMR; /**< SNVS_LP Secure Real Time Counter MSB Register, offset: 0x50 */
  18285. __IO uint32_t LPSRTCLR; /**< SNVS_LP Secure Real Time Counter LSB Register, offset: 0x54 */
  18286. __IO uint32_t LPTAR; /**< SNVS_LP Time Alarm Register, offset: 0x58 */
  18287. __I uint32_t LPSMCMR; /**< SNVS_LP Secure Monotonic Counter MSB Register, offset: 0x5C */
  18288. __I uint32_t LPSMCLR; /**< SNVS_LP Secure Monotonic Counter LSB Register, offset: 0x60 */
  18289. __IO uint32_t LPPGDR; /**< SNVS_LP Power Glitch Detector Register, offset: 0x64 */
  18290. __IO uint32_t LPGPR0_LEGACY_ALIAS; /**< SNVS_LP General Purpose Register 0 (legacy alias), offset: 0x68 */
  18291. __IO uint32_t LPZMKR[8]; /**< SNVS_LP Zeroizable Master Key Register, array offset: 0x6C, array step: 0x4 */
  18292. uint8_t RESERVED_1[4];
  18293. __IO uint32_t LPGPR_ALIAS[4]; /**< SNVS_LP General Purpose Registers 0 .. 3, array offset: 0x90, array step: 0x4 */
  18294. uint8_t RESERVED_2[96];
  18295. __IO uint32_t LPGPR[4]; /**< SNVS_LP General Purpose Registers 0 .. 3, array offset: 0x100, array step: 0x4 */
  18296. uint8_t RESERVED_3[2792];
  18297. __I uint32_t HPVIDR1; /**< SNVS_HP Version ID Register 1, offset: 0xBF8 */
  18298. __I uint32_t HPVIDR2; /**< SNVS_HP Version ID Register 2, offset: 0xBFC */
  18299. } SNVS_Type;
  18300. /* ----------------------------------------------------------------------------
  18301. -- SNVS Register Masks
  18302. ---------------------------------------------------------------------------- */
  18303. /*!
  18304. * @addtogroup SNVS_Register_Masks SNVS Register Masks
  18305. * @{
  18306. */
  18307. /*! @name HPLR - SNVS_HP Lock Register */
  18308. #define SNVS_HPLR_ZMK_WSL_MASK (0x1U)
  18309. #define SNVS_HPLR_ZMK_WSL_SHIFT (0U)
  18310. #define SNVS_HPLR_ZMK_WSL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_ZMK_WSL_SHIFT)) & SNVS_HPLR_ZMK_WSL_MASK)
  18311. #define SNVS_HPLR_ZMK_RSL_MASK (0x2U)
  18312. #define SNVS_HPLR_ZMK_RSL_SHIFT (1U)
  18313. #define SNVS_HPLR_ZMK_RSL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_ZMK_RSL_SHIFT)) & SNVS_HPLR_ZMK_RSL_MASK)
  18314. #define SNVS_HPLR_SRTC_SL_MASK (0x4U)
  18315. #define SNVS_HPLR_SRTC_SL_SHIFT (2U)
  18316. #define SNVS_HPLR_SRTC_SL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_SRTC_SL_SHIFT)) & SNVS_HPLR_SRTC_SL_MASK)
  18317. #define SNVS_HPLR_LPCALB_SL_MASK (0x8U)
  18318. #define SNVS_HPLR_LPCALB_SL_SHIFT (3U)
  18319. #define SNVS_HPLR_LPCALB_SL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_LPCALB_SL_SHIFT)) & SNVS_HPLR_LPCALB_SL_MASK)
  18320. #define SNVS_HPLR_MC_SL_MASK (0x10U)
  18321. #define SNVS_HPLR_MC_SL_SHIFT (4U)
  18322. #define SNVS_HPLR_MC_SL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_MC_SL_SHIFT)) & SNVS_HPLR_MC_SL_MASK)
  18323. #define SNVS_HPLR_GPR_SL_MASK (0x20U)
  18324. #define SNVS_HPLR_GPR_SL_SHIFT (5U)
  18325. #define SNVS_HPLR_GPR_SL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_GPR_SL_SHIFT)) & SNVS_HPLR_GPR_SL_MASK)
  18326. #define SNVS_HPLR_LPSVCR_SL_MASK (0x40U)
  18327. #define SNVS_HPLR_LPSVCR_SL_SHIFT (6U)
  18328. #define SNVS_HPLR_LPSVCR_SL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_LPSVCR_SL_SHIFT)) & SNVS_HPLR_LPSVCR_SL_MASK)
  18329. #define SNVS_HPLR_LPTDCR_SL_MASK (0x100U)
  18330. #define SNVS_HPLR_LPTDCR_SL_SHIFT (8U)
  18331. #define SNVS_HPLR_LPTDCR_SL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_LPTDCR_SL_SHIFT)) & SNVS_HPLR_LPTDCR_SL_MASK)
  18332. #define SNVS_HPLR_MKS_SL_MASK (0x200U)
  18333. #define SNVS_HPLR_MKS_SL_SHIFT (9U)
  18334. #define SNVS_HPLR_MKS_SL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_MKS_SL_SHIFT)) & SNVS_HPLR_MKS_SL_MASK)
  18335. #define SNVS_HPLR_HPSVCR_L_MASK (0x10000U)
  18336. #define SNVS_HPLR_HPSVCR_L_SHIFT (16U)
  18337. #define SNVS_HPLR_HPSVCR_L(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_HPSVCR_L_SHIFT)) & SNVS_HPLR_HPSVCR_L_MASK)
  18338. #define SNVS_HPLR_HPSICR_L_MASK (0x20000U)
  18339. #define SNVS_HPLR_HPSICR_L_SHIFT (17U)
  18340. #define SNVS_HPLR_HPSICR_L(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_HPSICR_L_SHIFT)) & SNVS_HPLR_HPSICR_L_MASK)
  18341. #define SNVS_HPLR_HAC_L_MASK (0x40000U)
  18342. #define SNVS_HPLR_HAC_L_SHIFT (18U)
  18343. #define SNVS_HPLR_HAC_L(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPLR_HAC_L_SHIFT)) & SNVS_HPLR_HAC_L_MASK)
  18344. /*! @name HPCOMR - SNVS_HP Command Register */
  18345. #define SNVS_HPCOMR_SSM_ST_MASK (0x1U)
  18346. #define SNVS_HPCOMR_SSM_ST_SHIFT (0U)
  18347. #define SNVS_HPCOMR_SSM_ST(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_SSM_ST_SHIFT)) & SNVS_HPCOMR_SSM_ST_MASK)
  18348. #define SNVS_HPCOMR_SSM_ST_DIS_MASK (0x2U)
  18349. #define SNVS_HPCOMR_SSM_ST_DIS_SHIFT (1U)
  18350. #define SNVS_HPCOMR_SSM_ST_DIS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_SSM_ST_DIS_SHIFT)) & SNVS_HPCOMR_SSM_ST_DIS_MASK)
  18351. #define SNVS_HPCOMR_SSM_SFNS_DIS_MASK (0x4U)
  18352. #define SNVS_HPCOMR_SSM_SFNS_DIS_SHIFT (2U)
  18353. #define SNVS_HPCOMR_SSM_SFNS_DIS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_SSM_SFNS_DIS_SHIFT)) & SNVS_HPCOMR_SSM_SFNS_DIS_MASK)
  18354. #define SNVS_HPCOMR_LP_SWR_MASK (0x10U)
  18355. #define SNVS_HPCOMR_LP_SWR_SHIFT (4U)
  18356. #define SNVS_HPCOMR_LP_SWR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_LP_SWR_SHIFT)) & SNVS_HPCOMR_LP_SWR_MASK)
  18357. #define SNVS_HPCOMR_LP_SWR_DIS_MASK (0x20U)
  18358. #define SNVS_HPCOMR_LP_SWR_DIS_SHIFT (5U)
  18359. #define SNVS_HPCOMR_LP_SWR_DIS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_LP_SWR_DIS_SHIFT)) & SNVS_HPCOMR_LP_SWR_DIS_MASK)
  18360. #define SNVS_HPCOMR_SW_SV_MASK (0x100U)
  18361. #define SNVS_HPCOMR_SW_SV_SHIFT (8U)
  18362. #define SNVS_HPCOMR_SW_SV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_SW_SV_SHIFT)) & SNVS_HPCOMR_SW_SV_MASK)
  18363. #define SNVS_HPCOMR_SW_FSV_MASK (0x200U)
  18364. #define SNVS_HPCOMR_SW_FSV_SHIFT (9U)
  18365. #define SNVS_HPCOMR_SW_FSV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_SW_FSV_SHIFT)) & SNVS_HPCOMR_SW_FSV_MASK)
  18366. #define SNVS_HPCOMR_SW_LPSV_MASK (0x400U)
  18367. #define SNVS_HPCOMR_SW_LPSV_SHIFT (10U)
  18368. #define SNVS_HPCOMR_SW_LPSV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_SW_LPSV_SHIFT)) & SNVS_HPCOMR_SW_LPSV_MASK)
  18369. #define SNVS_HPCOMR_PROG_ZMK_MASK (0x1000U)
  18370. #define SNVS_HPCOMR_PROG_ZMK_SHIFT (12U)
  18371. #define SNVS_HPCOMR_PROG_ZMK(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_PROG_ZMK_SHIFT)) & SNVS_HPCOMR_PROG_ZMK_MASK)
  18372. #define SNVS_HPCOMR_MKS_EN_MASK (0x2000U)
  18373. #define SNVS_HPCOMR_MKS_EN_SHIFT (13U)
  18374. #define SNVS_HPCOMR_MKS_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_MKS_EN_SHIFT)) & SNVS_HPCOMR_MKS_EN_MASK)
  18375. #define SNVS_HPCOMR_HAC_EN_MASK (0x10000U)
  18376. #define SNVS_HPCOMR_HAC_EN_SHIFT (16U)
  18377. #define SNVS_HPCOMR_HAC_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_HAC_EN_SHIFT)) & SNVS_HPCOMR_HAC_EN_MASK)
  18378. #define SNVS_HPCOMR_HAC_LOAD_MASK (0x20000U)
  18379. #define SNVS_HPCOMR_HAC_LOAD_SHIFT (17U)
  18380. #define SNVS_HPCOMR_HAC_LOAD(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_HAC_LOAD_SHIFT)) & SNVS_HPCOMR_HAC_LOAD_MASK)
  18381. #define SNVS_HPCOMR_HAC_CLEAR_MASK (0x40000U)
  18382. #define SNVS_HPCOMR_HAC_CLEAR_SHIFT (18U)
  18383. #define SNVS_HPCOMR_HAC_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_HAC_CLEAR_SHIFT)) & SNVS_HPCOMR_HAC_CLEAR_MASK)
  18384. #define SNVS_HPCOMR_HAC_STOP_MASK (0x80000U)
  18385. #define SNVS_HPCOMR_HAC_STOP_SHIFT (19U)
  18386. #define SNVS_HPCOMR_HAC_STOP(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_HAC_STOP_SHIFT)) & SNVS_HPCOMR_HAC_STOP_MASK)
  18387. #define SNVS_HPCOMR_NPSWA_EN_MASK (0x80000000U)
  18388. #define SNVS_HPCOMR_NPSWA_EN_SHIFT (31U)
  18389. #define SNVS_HPCOMR_NPSWA_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCOMR_NPSWA_EN_SHIFT)) & SNVS_HPCOMR_NPSWA_EN_MASK)
  18390. /*! @name HPCR - SNVS_HP Control Register */
  18391. #define SNVS_HPCR_RTC_EN_MASK (0x1U)
  18392. #define SNVS_HPCR_RTC_EN_SHIFT (0U)
  18393. #define SNVS_HPCR_RTC_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_RTC_EN_SHIFT)) & SNVS_HPCR_RTC_EN_MASK)
  18394. #define SNVS_HPCR_HPTA_EN_MASK (0x2U)
  18395. #define SNVS_HPCR_HPTA_EN_SHIFT (1U)
  18396. #define SNVS_HPCR_HPTA_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_HPTA_EN_SHIFT)) & SNVS_HPCR_HPTA_EN_MASK)
  18397. #define SNVS_HPCR_PI_EN_MASK (0x8U)
  18398. #define SNVS_HPCR_PI_EN_SHIFT (3U)
  18399. #define SNVS_HPCR_PI_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_PI_EN_SHIFT)) & SNVS_HPCR_PI_EN_MASK)
  18400. #define SNVS_HPCR_PI_FREQ_MASK (0xF0U)
  18401. #define SNVS_HPCR_PI_FREQ_SHIFT (4U)
  18402. #define SNVS_HPCR_PI_FREQ(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_PI_FREQ_SHIFT)) & SNVS_HPCR_PI_FREQ_MASK)
  18403. #define SNVS_HPCR_HPCALB_EN_MASK (0x100U)
  18404. #define SNVS_HPCR_HPCALB_EN_SHIFT (8U)
  18405. #define SNVS_HPCR_HPCALB_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_HPCALB_EN_SHIFT)) & SNVS_HPCR_HPCALB_EN_MASK)
  18406. #define SNVS_HPCR_HPCALB_VAL_MASK (0x7C00U)
  18407. #define SNVS_HPCR_HPCALB_VAL_SHIFT (10U)
  18408. #define SNVS_HPCR_HPCALB_VAL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_HPCALB_VAL_SHIFT)) & SNVS_HPCR_HPCALB_VAL_MASK)
  18409. #define SNVS_HPCR_HP_TS_MASK (0x10000U)
  18410. #define SNVS_HPCR_HP_TS_SHIFT (16U)
  18411. #define SNVS_HPCR_HP_TS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_HP_TS_SHIFT)) & SNVS_HPCR_HP_TS_MASK)
  18412. #define SNVS_HPCR_BTN_CONFIG_MASK (0x7000000U)
  18413. #define SNVS_HPCR_BTN_CONFIG_SHIFT (24U)
  18414. #define SNVS_HPCR_BTN_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_BTN_CONFIG_SHIFT)) & SNVS_HPCR_BTN_CONFIG_MASK)
  18415. #define SNVS_HPCR_BTN_MASK_MASK (0x8000000U)
  18416. #define SNVS_HPCR_BTN_MASK_SHIFT (27U)
  18417. #define SNVS_HPCR_BTN_MASK(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPCR_BTN_MASK_SHIFT)) & SNVS_HPCR_BTN_MASK_MASK)
  18418. /*! @name HPSICR - SNVS_HP Security Interrupt Control Register */
  18419. #define SNVS_HPSICR_SV0_EN_MASK (0x1U)
  18420. #define SNVS_HPSICR_SV0_EN_SHIFT (0U)
  18421. #define SNVS_HPSICR_SV0_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSICR_SV0_EN_SHIFT)) & SNVS_HPSICR_SV0_EN_MASK)
  18422. #define SNVS_HPSICR_SV1_EN_MASK (0x2U)
  18423. #define SNVS_HPSICR_SV1_EN_SHIFT (1U)
  18424. #define SNVS_HPSICR_SV1_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSICR_SV1_EN_SHIFT)) & SNVS_HPSICR_SV1_EN_MASK)
  18425. #define SNVS_HPSICR_SV2_EN_MASK (0x4U)
  18426. #define SNVS_HPSICR_SV2_EN_SHIFT (2U)
  18427. #define SNVS_HPSICR_SV2_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSICR_SV2_EN_SHIFT)) & SNVS_HPSICR_SV2_EN_MASK)
  18428. #define SNVS_HPSICR_SV3_EN_MASK (0x8U)
  18429. #define SNVS_HPSICR_SV3_EN_SHIFT (3U)
  18430. #define SNVS_HPSICR_SV3_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSICR_SV3_EN_SHIFT)) & SNVS_HPSICR_SV3_EN_MASK)
  18431. #define SNVS_HPSICR_SV4_EN_MASK (0x10U)
  18432. #define SNVS_HPSICR_SV4_EN_SHIFT (4U)
  18433. #define SNVS_HPSICR_SV4_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSICR_SV4_EN_SHIFT)) & SNVS_HPSICR_SV4_EN_MASK)
  18434. #define SNVS_HPSICR_SV5_EN_MASK (0x20U)
  18435. #define SNVS_HPSICR_SV5_EN_SHIFT (5U)
  18436. #define SNVS_HPSICR_SV5_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSICR_SV5_EN_SHIFT)) & SNVS_HPSICR_SV5_EN_MASK)
  18437. #define SNVS_HPSICR_LPSVI_EN_MASK (0x80000000U)
  18438. #define SNVS_HPSICR_LPSVI_EN_SHIFT (31U)
  18439. #define SNVS_HPSICR_LPSVI_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSICR_LPSVI_EN_SHIFT)) & SNVS_HPSICR_LPSVI_EN_MASK)
  18440. /*! @name HPSVCR - SNVS_HP Security Violation Control Register */
  18441. #define SNVS_HPSVCR_SV0_CFG_MASK (0x1U)
  18442. #define SNVS_HPSVCR_SV0_CFG_SHIFT (0U)
  18443. #define SNVS_HPSVCR_SV0_CFG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVCR_SV0_CFG_SHIFT)) & SNVS_HPSVCR_SV0_CFG_MASK)
  18444. #define SNVS_HPSVCR_SV1_CFG_MASK (0x2U)
  18445. #define SNVS_HPSVCR_SV1_CFG_SHIFT (1U)
  18446. #define SNVS_HPSVCR_SV1_CFG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVCR_SV1_CFG_SHIFT)) & SNVS_HPSVCR_SV1_CFG_MASK)
  18447. #define SNVS_HPSVCR_SV2_CFG_MASK (0x4U)
  18448. #define SNVS_HPSVCR_SV2_CFG_SHIFT (2U)
  18449. #define SNVS_HPSVCR_SV2_CFG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVCR_SV2_CFG_SHIFT)) & SNVS_HPSVCR_SV2_CFG_MASK)
  18450. #define SNVS_HPSVCR_SV3_CFG_MASK (0x8U)
  18451. #define SNVS_HPSVCR_SV3_CFG_SHIFT (3U)
  18452. #define SNVS_HPSVCR_SV3_CFG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVCR_SV3_CFG_SHIFT)) & SNVS_HPSVCR_SV3_CFG_MASK)
  18453. #define SNVS_HPSVCR_SV4_CFG_MASK (0x10U)
  18454. #define SNVS_HPSVCR_SV4_CFG_SHIFT (4U)
  18455. #define SNVS_HPSVCR_SV4_CFG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVCR_SV4_CFG_SHIFT)) & SNVS_HPSVCR_SV4_CFG_MASK)
  18456. #define SNVS_HPSVCR_SV5_CFG_MASK (0x60U)
  18457. #define SNVS_HPSVCR_SV5_CFG_SHIFT (5U)
  18458. #define SNVS_HPSVCR_SV5_CFG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVCR_SV5_CFG_SHIFT)) & SNVS_HPSVCR_SV5_CFG_MASK)
  18459. #define SNVS_HPSVCR_LPSV_CFG_MASK (0xC0000000U)
  18460. #define SNVS_HPSVCR_LPSV_CFG_SHIFT (30U)
  18461. #define SNVS_HPSVCR_LPSV_CFG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVCR_LPSV_CFG_SHIFT)) & SNVS_HPSVCR_LPSV_CFG_MASK)
  18462. /*! @name HPSR - SNVS_HP Status Register */
  18463. #define SNVS_HPSR_HPTA_MASK (0x1U)
  18464. #define SNVS_HPSR_HPTA_SHIFT (0U)
  18465. #define SNVS_HPSR_HPTA(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_HPTA_SHIFT)) & SNVS_HPSR_HPTA_MASK)
  18466. #define SNVS_HPSR_PI_MASK (0x2U)
  18467. #define SNVS_HPSR_PI_SHIFT (1U)
  18468. #define SNVS_HPSR_PI(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_PI_SHIFT)) & SNVS_HPSR_PI_MASK)
  18469. #define SNVS_HPSR_LPDIS_MASK (0x10U)
  18470. #define SNVS_HPSR_LPDIS_SHIFT (4U)
  18471. #define SNVS_HPSR_LPDIS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_LPDIS_SHIFT)) & SNVS_HPSR_LPDIS_MASK)
  18472. #define SNVS_HPSR_BTN_MASK (0x40U)
  18473. #define SNVS_HPSR_BTN_SHIFT (6U)
  18474. #define SNVS_HPSR_BTN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_BTN_SHIFT)) & SNVS_HPSR_BTN_MASK)
  18475. #define SNVS_HPSR_BI_MASK (0x80U)
  18476. #define SNVS_HPSR_BI_SHIFT (7U)
  18477. #define SNVS_HPSR_BI(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_BI_SHIFT)) & SNVS_HPSR_BI_MASK)
  18478. #define SNVS_HPSR_SSM_STATE_MASK (0xF00U)
  18479. #define SNVS_HPSR_SSM_STATE_SHIFT (8U)
  18480. #define SNVS_HPSR_SSM_STATE(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_SSM_STATE_SHIFT)) & SNVS_HPSR_SSM_STATE_MASK)
  18481. #define SNVS_HPSR_SYS_SECURITY_CFG_MASK (0x7000U)
  18482. #define SNVS_HPSR_SYS_SECURITY_CFG_SHIFT (12U)
  18483. #define SNVS_HPSR_SYS_SECURITY_CFG(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_SYS_SECURITY_CFG_SHIFT)) & SNVS_HPSR_SYS_SECURITY_CFG_MASK)
  18484. #define SNVS_HPSR_SYS_SECURE_BOOT_MASK (0x8000U)
  18485. #define SNVS_HPSR_SYS_SECURE_BOOT_SHIFT (15U)
  18486. #define SNVS_HPSR_SYS_SECURE_BOOT(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_SYS_SECURE_BOOT_SHIFT)) & SNVS_HPSR_SYS_SECURE_BOOT_MASK)
  18487. #define SNVS_HPSR_OTPMK_SYNDROME_MASK (0x1FF0000U)
  18488. #define SNVS_HPSR_OTPMK_SYNDROME_SHIFT (16U)
  18489. #define SNVS_HPSR_OTPMK_SYNDROME(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_OTPMK_SYNDROME_SHIFT)) & SNVS_HPSR_OTPMK_SYNDROME_MASK)
  18490. #define SNVS_HPSR_OTPMK_ZERO_MASK (0x8000000U)
  18491. #define SNVS_HPSR_OTPMK_ZERO_SHIFT (27U)
  18492. #define SNVS_HPSR_OTPMK_ZERO(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_OTPMK_ZERO_SHIFT)) & SNVS_HPSR_OTPMK_ZERO_MASK)
  18493. #define SNVS_HPSR_ZMK_ZERO_MASK (0x80000000U)
  18494. #define SNVS_HPSR_ZMK_ZERO_SHIFT (31U)
  18495. #define SNVS_HPSR_ZMK_ZERO(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSR_ZMK_ZERO_SHIFT)) & SNVS_HPSR_ZMK_ZERO_MASK)
  18496. /*! @name HPSVSR - SNVS_HP Security Violation Status Register */
  18497. #define SNVS_HPSVSR_SV0_MASK (0x1U)
  18498. #define SNVS_HPSVSR_SV0_SHIFT (0U)
  18499. #define SNVS_HPSVSR_SV0(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_SV0_SHIFT)) & SNVS_HPSVSR_SV0_MASK)
  18500. #define SNVS_HPSVSR_SV1_MASK (0x2U)
  18501. #define SNVS_HPSVSR_SV1_SHIFT (1U)
  18502. #define SNVS_HPSVSR_SV1(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_SV1_SHIFT)) & SNVS_HPSVSR_SV1_MASK)
  18503. #define SNVS_HPSVSR_SV2_MASK (0x4U)
  18504. #define SNVS_HPSVSR_SV2_SHIFT (2U)
  18505. #define SNVS_HPSVSR_SV2(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_SV2_SHIFT)) & SNVS_HPSVSR_SV2_MASK)
  18506. #define SNVS_HPSVSR_SV3_MASK (0x8U)
  18507. #define SNVS_HPSVSR_SV3_SHIFT (3U)
  18508. #define SNVS_HPSVSR_SV3(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_SV3_SHIFT)) & SNVS_HPSVSR_SV3_MASK)
  18509. #define SNVS_HPSVSR_SV4_MASK (0x10U)
  18510. #define SNVS_HPSVSR_SV4_SHIFT (4U)
  18511. #define SNVS_HPSVSR_SV4(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_SV4_SHIFT)) & SNVS_HPSVSR_SV4_MASK)
  18512. #define SNVS_HPSVSR_SV5_MASK (0x20U)
  18513. #define SNVS_HPSVSR_SV5_SHIFT (5U)
  18514. #define SNVS_HPSVSR_SV5(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_SV5_SHIFT)) & SNVS_HPSVSR_SV5_MASK)
  18515. #define SNVS_HPSVSR_SW_SV_MASK (0x2000U)
  18516. #define SNVS_HPSVSR_SW_SV_SHIFT (13U)
  18517. #define SNVS_HPSVSR_SW_SV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_SW_SV_SHIFT)) & SNVS_HPSVSR_SW_SV_MASK)
  18518. #define SNVS_HPSVSR_SW_FSV_MASK (0x4000U)
  18519. #define SNVS_HPSVSR_SW_FSV_SHIFT (14U)
  18520. #define SNVS_HPSVSR_SW_FSV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_SW_FSV_SHIFT)) & SNVS_HPSVSR_SW_FSV_MASK)
  18521. #define SNVS_HPSVSR_SW_LPSV_MASK (0x8000U)
  18522. #define SNVS_HPSVSR_SW_LPSV_SHIFT (15U)
  18523. #define SNVS_HPSVSR_SW_LPSV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_SW_LPSV_SHIFT)) & SNVS_HPSVSR_SW_LPSV_MASK)
  18524. #define SNVS_HPSVSR_ZMK_SYNDROME_MASK (0x1FF0000U)
  18525. #define SNVS_HPSVSR_ZMK_SYNDROME_SHIFT (16U)
  18526. #define SNVS_HPSVSR_ZMK_SYNDROME(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_ZMK_SYNDROME_SHIFT)) & SNVS_HPSVSR_ZMK_SYNDROME_MASK)
  18527. #define SNVS_HPSVSR_ZMK_ECC_FAIL_MASK (0x8000000U)
  18528. #define SNVS_HPSVSR_ZMK_ECC_FAIL_SHIFT (27U)
  18529. #define SNVS_HPSVSR_ZMK_ECC_FAIL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_ZMK_ECC_FAIL_SHIFT)) & SNVS_HPSVSR_ZMK_ECC_FAIL_MASK)
  18530. #define SNVS_HPSVSR_LP_SEC_VIO_MASK (0x80000000U)
  18531. #define SNVS_HPSVSR_LP_SEC_VIO_SHIFT (31U)
  18532. #define SNVS_HPSVSR_LP_SEC_VIO(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPSVSR_LP_SEC_VIO_SHIFT)) & SNVS_HPSVSR_LP_SEC_VIO_MASK)
  18533. /*! @name HPHACIVR - SNVS_HP High Assurance Counter IV Register */
  18534. #define SNVS_HPHACIVR_HAC_COUNTER_IV_MASK (0xFFFFFFFFU)
  18535. #define SNVS_HPHACIVR_HAC_COUNTER_IV_SHIFT (0U)
  18536. #define SNVS_HPHACIVR_HAC_COUNTER_IV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPHACIVR_HAC_COUNTER_IV_SHIFT)) & SNVS_HPHACIVR_HAC_COUNTER_IV_MASK)
  18537. /*! @name HPHACR - SNVS_HP High Assurance Counter Register */
  18538. #define SNVS_HPHACR_HAC_COUNTER_MASK (0xFFFFFFFFU)
  18539. #define SNVS_HPHACR_HAC_COUNTER_SHIFT (0U)
  18540. #define SNVS_HPHACR_HAC_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPHACR_HAC_COUNTER_SHIFT)) & SNVS_HPHACR_HAC_COUNTER_MASK)
  18541. /*! @name HPRTCMR - SNVS_HP Real Time Counter MSB Register */
  18542. #define SNVS_HPRTCMR_RTC_MASK (0x7FFFU)
  18543. #define SNVS_HPRTCMR_RTC_SHIFT (0U)
  18544. #define SNVS_HPRTCMR_RTC(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPRTCMR_RTC_SHIFT)) & SNVS_HPRTCMR_RTC_MASK)
  18545. /*! @name HPRTCLR - SNVS_HP Real Time Counter LSB Register */
  18546. #define SNVS_HPRTCLR_RTC_MASK (0xFFFFFFFFU)
  18547. #define SNVS_HPRTCLR_RTC_SHIFT (0U)
  18548. #define SNVS_HPRTCLR_RTC(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPRTCLR_RTC_SHIFT)) & SNVS_HPRTCLR_RTC_MASK)
  18549. /*! @name HPTAMR - SNVS_HP Time Alarm MSB Register */
  18550. #define SNVS_HPTAMR_HPTA_MS_MASK (0x7FFFU)
  18551. #define SNVS_HPTAMR_HPTA_MS_SHIFT (0U)
  18552. #define SNVS_HPTAMR_HPTA_MS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPTAMR_HPTA_MS_SHIFT)) & SNVS_HPTAMR_HPTA_MS_MASK)
  18553. /*! @name HPTALR - SNVS_HP Time Alarm LSB Register */
  18554. #define SNVS_HPTALR_HPTA_LS_MASK (0xFFFFFFFFU)
  18555. #define SNVS_HPTALR_HPTA_LS_SHIFT (0U)
  18556. #define SNVS_HPTALR_HPTA_LS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPTALR_HPTA_LS_SHIFT)) & SNVS_HPTALR_HPTA_LS_MASK)
  18557. /*! @name LPLR - SNVS_LP Lock Register */
  18558. #define SNVS_LPLR_ZMK_WHL_MASK (0x1U)
  18559. #define SNVS_LPLR_ZMK_WHL_SHIFT (0U)
  18560. #define SNVS_LPLR_ZMK_WHL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_ZMK_WHL_SHIFT)) & SNVS_LPLR_ZMK_WHL_MASK)
  18561. #define SNVS_LPLR_ZMK_RHL_MASK (0x2U)
  18562. #define SNVS_LPLR_ZMK_RHL_SHIFT (1U)
  18563. #define SNVS_LPLR_ZMK_RHL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_ZMK_RHL_SHIFT)) & SNVS_LPLR_ZMK_RHL_MASK)
  18564. #define SNVS_LPLR_SRTC_HL_MASK (0x4U)
  18565. #define SNVS_LPLR_SRTC_HL_SHIFT (2U)
  18566. #define SNVS_LPLR_SRTC_HL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_SRTC_HL_SHIFT)) & SNVS_LPLR_SRTC_HL_MASK)
  18567. #define SNVS_LPLR_LPCALB_HL_MASK (0x8U)
  18568. #define SNVS_LPLR_LPCALB_HL_SHIFT (3U)
  18569. #define SNVS_LPLR_LPCALB_HL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_LPCALB_HL_SHIFT)) & SNVS_LPLR_LPCALB_HL_MASK)
  18570. #define SNVS_LPLR_MC_HL_MASK (0x10U)
  18571. #define SNVS_LPLR_MC_HL_SHIFT (4U)
  18572. #define SNVS_LPLR_MC_HL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_MC_HL_SHIFT)) & SNVS_LPLR_MC_HL_MASK)
  18573. #define SNVS_LPLR_GPR_HL_MASK (0x20U)
  18574. #define SNVS_LPLR_GPR_HL_SHIFT (5U)
  18575. #define SNVS_LPLR_GPR_HL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_GPR_HL_SHIFT)) & SNVS_LPLR_GPR_HL_MASK)
  18576. #define SNVS_LPLR_LPSVCR_HL_MASK (0x40U)
  18577. #define SNVS_LPLR_LPSVCR_HL_SHIFT (6U)
  18578. #define SNVS_LPLR_LPSVCR_HL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_LPSVCR_HL_SHIFT)) & SNVS_LPLR_LPSVCR_HL_MASK)
  18579. #define SNVS_LPLR_LPTDCR_HL_MASK (0x100U)
  18580. #define SNVS_LPLR_LPTDCR_HL_SHIFT (8U)
  18581. #define SNVS_LPLR_LPTDCR_HL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_LPTDCR_HL_SHIFT)) & SNVS_LPLR_LPTDCR_HL_MASK)
  18582. #define SNVS_LPLR_MKS_HL_MASK (0x200U)
  18583. #define SNVS_LPLR_MKS_HL_SHIFT (9U)
  18584. #define SNVS_LPLR_MKS_HL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPLR_MKS_HL_SHIFT)) & SNVS_LPLR_MKS_HL_MASK)
  18585. /*! @name LPCR - SNVS_LP Control Register */
  18586. #define SNVS_LPCR_SRTC_ENV_MASK (0x1U)
  18587. #define SNVS_LPCR_SRTC_ENV_SHIFT (0U)
  18588. #define SNVS_LPCR_SRTC_ENV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_SRTC_ENV_SHIFT)) & SNVS_LPCR_SRTC_ENV_MASK)
  18589. #define SNVS_LPCR_LPTA_EN_MASK (0x2U)
  18590. #define SNVS_LPCR_LPTA_EN_SHIFT (1U)
  18591. #define SNVS_LPCR_LPTA_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_LPTA_EN_SHIFT)) & SNVS_LPCR_LPTA_EN_MASK)
  18592. #define SNVS_LPCR_MC_ENV_MASK (0x4U)
  18593. #define SNVS_LPCR_MC_ENV_SHIFT (2U)
  18594. #define SNVS_LPCR_MC_ENV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_MC_ENV_SHIFT)) & SNVS_LPCR_MC_ENV_MASK)
  18595. #define SNVS_LPCR_LPWUI_EN_MASK (0x8U)
  18596. #define SNVS_LPCR_LPWUI_EN_SHIFT (3U)
  18597. #define SNVS_LPCR_LPWUI_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_LPWUI_EN_SHIFT)) & SNVS_LPCR_LPWUI_EN_MASK)
  18598. #define SNVS_LPCR_SRTC_INV_EN_MASK (0x10U)
  18599. #define SNVS_LPCR_SRTC_INV_EN_SHIFT (4U)
  18600. #define SNVS_LPCR_SRTC_INV_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_SRTC_INV_EN_SHIFT)) & SNVS_LPCR_SRTC_INV_EN_MASK)
  18601. #define SNVS_LPCR_DP_EN_MASK (0x20U)
  18602. #define SNVS_LPCR_DP_EN_SHIFT (5U)
  18603. #define SNVS_LPCR_DP_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_DP_EN_SHIFT)) & SNVS_LPCR_DP_EN_MASK)
  18604. #define SNVS_LPCR_TOP_MASK (0x40U)
  18605. #define SNVS_LPCR_TOP_SHIFT (6U)
  18606. #define SNVS_LPCR_TOP(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_TOP_SHIFT)) & SNVS_LPCR_TOP_MASK)
  18607. #define SNVS_LPCR_PWR_GLITCH_EN_MASK (0x80U)
  18608. #define SNVS_LPCR_PWR_GLITCH_EN_SHIFT (7U)
  18609. #define SNVS_LPCR_PWR_GLITCH_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_PWR_GLITCH_EN_SHIFT)) & SNVS_LPCR_PWR_GLITCH_EN_MASK)
  18610. #define SNVS_LPCR_LPCALB_EN_MASK (0x100U)
  18611. #define SNVS_LPCR_LPCALB_EN_SHIFT (8U)
  18612. #define SNVS_LPCR_LPCALB_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_LPCALB_EN_SHIFT)) & SNVS_LPCR_LPCALB_EN_MASK)
  18613. #define SNVS_LPCR_LPCALB_VAL_MASK (0x7C00U)
  18614. #define SNVS_LPCR_LPCALB_VAL_SHIFT (10U)
  18615. #define SNVS_LPCR_LPCALB_VAL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_LPCALB_VAL_SHIFT)) & SNVS_LPCR_LPCALB_VAL_MASK)
  18616. #define SNVS_LPCR_BTN_PRESS_TIME_MASK (0x30000U)
  18617. #define SNVS_LPCR_BTN_PRESS_TIME_SHIFT (16U)
  18618. #define SNVS_LPCR_BTN_PRESS_TIME(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_BTN_PRESS_TIME_SHIFT)) & SNVS_LPCR_BTN_PRESS_TIME_MASK)
  18619. #define SNVS_LPCR_DEBOUNCE_MASK (0xC0000U)
  18620. #define SNVS_LPCR_DEBOUNCE_SHIFT (18U)
  18621. #define SNVS_LPCR_DEBOUNCE(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_DEBOUNCE_SHIFT)) & SNVS_LPCR_DEBOUNCE_MASK)
  18622. #define SNVS_LPCR_ON_TIME_MASK (0x300000U)
  18623. #define SNVS_LPCR_ON_TIME_SHIFT (20U)
  18624. #define SNVS_LPCR_ON_TIME(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_ON_TIME_SHIFT)) & SNVS_LPCR_ON_TIME_MASK)
  18625. #define SNVS_LPCR_PK_EN_MASK (0x400000U)
  18626. #define SNVS_LPCR_PK_EN_SHIFT (22U)
  18627. #define SNVS_LPCR_PK_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_PK_EN_SHIFT)) & SNVS_LPCR_PK_EN_MASK)
  18628. #define SNVS_LPCR_PK_OVERRIDE_MASK (0x800000U)
  18629. #define SNVS_LPCR_PK_OVERRIDE_SHIFT (23U)
  18630. #define SNVS_LPCR_PK_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_PK_OVERRIDE_SHIFT)) & SNVS_LPCR_PK_OVERRIDE_MASK)
  18631. #define SNVS_LPCR_GPR_Z_DIS_MASK (0x1000000U)
  18632. #define SNVS_LPCR_GPR_Z_DIS_SHIFT (24U)
  18633. #define SNVS_LPCR_GPR_Z_DIS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPCR_GPR_Z_DIS_SHIFT)) & SNVS_LPCR_GPR_Z_DIS_MASK)
  18634. /*! @name LPMKCR - SNVS_LP Master Key Control Register */
  18635. #define SNVS_LPMKCR_MASTER_KEY_SEL_MASK (0x3U)
  18636. #define SNVS_LPMKCR_MASTER_KEY_SEL_SHIFT (0U)
  18637. #define SNVS_LPMKCR_MASTER_KEY_SEL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPMKCR_MASTER_KEY_SEL_SHIFT)) & SNVS_LPMKCR_MASTER_KEY_SEL_MASK)
  18638. #define SNVS_LPMKCR_ZMK_HWP_MASK (0x4U)
  18639. #define SNVS_LPMKCR_ZMK_HWP_SHIFT (2U)
  18640. #define SNVS_LPMKCR_ZMK_HWP(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPMKCR_ZMK_HWP_SHIFT)) & SNVS_LPMKCR_ZMK_HWP_MASK)
  18641. #define SNVS_LPMKCR_ZMK_VAL_MASK (0x8U)
  18642. #define SNVS_LPMKCR_ZMK_VAL_SHIFT (3U)
  18643. #define SNVS_LPMKCR_ZMK_VAL(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPMKCR_ZMK_VAL_SHIFT)) & SNVS_LPMKCR_ZMK_VAL_MASK)
  18644. #define SNVS_LPMKCR_ZMK_ECC_EN_MASK (0x10U)
  18645. #define SNVS_LPMKCR_ZMK_ECC_EN_SHIFT (4U)
  18646. #define SNVS_LPMKCR_ZMK_ECC_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPMKCR_ZMK_ECC_EN_SHIFT)) & SNVS_LPMKCR_ZMK_ECC_EN_MASK)
  18647. #define SNVS_LPMKCR_ZMK_ECC_VALUE_MASK (0xFF80U)
  18648. #define SNVS_LPMKCR_ZMK_ECC_VALUE_SHIFT (7U)
  18649. #define SNVS_LPMKCR_ZMK_ECC_VALUE(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPMKCR_ZMK_ECC_VALUE_SHIFT)) & SNVS_LPMKCR_ZMK_ECC_VALUE_MASK)
  18650. /*! @name LPSVCR - SNVS_LP Security Violation Control Register */
  18651. #define SNVS_LPSVCR_SV0_EN_MASK (0x1U)
  18652. #define SNVS_LPSVCR_SV0_EN_SHIFT (0U)
  18653. #define SNVS_LPSVCR_SV0_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSVCR_SV0_EN_SHIFT)) & SNVS_LPSVCR_SV0_EN_MASK)
  18654. #define SNVS_LPSVCR_SV1_EN_MASK (0x2U)
  18655. #define SNVS_LPSVCR_SV1_EN_SHIFT (1U)
  18656. #define SNVS_LPSVCR_SV1_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSVCR_SV1_EN_SHIFT)) & SNVS_LPSVCR_SV1_EN_MASK)
  18657. #define SNVS_LPSVCR_SV2_EN_MASK (0x4U)
  18658. #define SNVS_LPSVCR_SV2_EN_SHIFT (2U)
  18659. #define SNVS_LPSVCR_SV2_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSVCR_SV2_EN_SHIFT)) & SNVS_LPSVCR_SV2_EN_MASK)
  18660. #define SNVS_LPSVCR_SV3_EN_MASK (0x8U)
  18661. #define SNVS_LPSVCR_SV3_EN_SHIFT (3U)
  18662. #define SNVS_LPSVCR_SV3_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSVCR_SV3_EN_SHIFT)) & SNVS_LPSVCR_SV3_EN_MASK)
  18663. #define SNVS_LPSVCR_SV4_EN_MASK (0x10U)
  18664. #define SNVS_LPSVCR_SV4_EN_SHIFT (4U)
  18665. #define SNVS_LPSVCR_SV4_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSVCR_SV4_EN_SHIFT)) & SNVS_LPSVCR_SV4_EN_MASK)
  18666. #define SNVS_LPSVCR_SV5_EN_MASK (0x20U)
  18667. #define SNVS_LPSVCR_SV5_EN_SHIFT (5U)
  18668. #define SNVS_LPSVCR_SV5_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSVCR_SV5_EN_SHIFT)) & SNVS_LPSVCR_SV5_EN_MASK)
  18669. /*! @name LPTDCR - SNVS_LP Tamper Detectors Configuration Register */
  18670. #define SNVS_LPTDCR_SRTCR_EN_MASK (0x2U)
  18671. #define SNVS_LPTDCR_SRTCR_EN_SHIFT (1U)
  18672. #define SNVS_LPTDCR_SRTCR_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPTDCR_SRTCR_EN_SHIFT)) & SNVS_LPTDCR_SRTCR_EN_MASK)
  18673. #define SNVS_LPTDCR_MCR_EN_MASK (0x4U)
  18674. #define SNVS_LPTDCR_MCR_EN_SHIFT (2U)
  18675. #define SNVS_LPTDCR_MCR_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPTDCR_MCR_EN_SHIFT)) & SNVS_LPTDCR_MCR_EN_MASK)
  18676. #define SNVS_LPTDCR_ET1_EN_MASK (0x200U)
  18677. #define SNVS_LPTDCR_ET1_EN_SHIFT (9U)
  18678. #define SNVS_LPTDCR_ET1_EN(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPTDCR_ET1_EN_SHIFT)) & SNVS_LPTDCR_ET1_EN_MASK)
  18679. #define SNVS_LPTDCR_ET1P_MASK (0x800U)
  18680. #define SNVS_LPTDCR_ET1P_SHIFT (11U)
  18681. #define SNVS_LPTDCR_ET1P(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPTDCR_ET1P_SHIFT)) & SNVS_LPTDCR_ET1P_MASK)
  18682. #define SNVS_LPTDCR_PFD_OBSERV_MASK (0x4000U)
  18683. #define SNVS_LPTDCR_PFD_OBSERV_SHIFT (14U)
  18684. #define SNVS_LPTDCR_PFD_OBSERV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPTDCR_PFD_OBSERV_SHIFT)) & SNVS_LPTDCR_PFD_OBSERV_MASK)
  18685. #define SNVS_LPTDCR_POR_OBSERV_MASK (0x8000U)
  18686. #define SNVS_LPTDCR_POR_OBSERV_SHIFT (15U)
  18687. #define SNVS_LPTDCR_POR_OBSERV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPTDCR_POR_OBSERV_SHIFT)) & SNVS_LPTDCR_POR_OBSERV_MASK)
  18688. #define SNVS_LPTDCR_OSCB_MASK (0x10000000U)
  18689. #define SNVS_LPTDCR_OSCB_SHIFT (28U)
  18690. #define SNVS_LPTDCR_OSCB(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPTDCR_OSCB_SHIFT)) & SNVS_LPTDCR_OSCB_MASK)
  18691. /*! @name LPSR - SNVS_LP Status Register */
  18692. #define SNVS_LPSR_LPTA_MASK (0x1U)
  18693. #define SNVS_LPSR_LPTA_SHIFT (0U)
  18694. #define SNVS_LPSR_LPTA(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_LPTA_SHIFT)) & SNVS_LPSR_LPTA_MASK)
  18695. #define SNVS_LPSR_SRTCR_MASK (0x2U)
  18696. #define SNVS_LPSR_SRTCR_SHIFT (1U)
  18697. #define SNVS_LPSR_SRTCR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_SRTCR_SHIFT)) & SNVS_LPSR_SRTCR_MASK)
  18698. #define SNVS_LPSR_MCR_MASK (0x4U)
  18699. #define SNVS_LPSR_MCR_SHIFT (2U)
  18700. #define SNVS_LPSR_MCR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_MCR_SHIFT)) & SNVS_LPSR_MCR_MASK)
  18701. #define SNVS_LPSR_PGD_MASK (0x8U)
  18702. #define SNVS_LPSR_PGD_SHIFT (3U)
  18703. #define SNVS_LPSR_PGD(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_PGD_SHIFT)) & SNVS_LPSR_PGD_MASK)
  18704. #define SNVS_LPSR_ET1D_MASK (0x200U)
  18705. #define SNVS_LPSR_ET1D_SHIFT (9U)
  18706. #define SNVS_LPSR_ET1D(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_ET1D_SHIFT)) & SNVS_LPSR_ET1D_MASK)
  18707. #define SNVS_LPSR_ESVD_MASK (0x10000U)
  18708. #define SNVS_LPSR_ESVD_SHIFT (16U)
  18709. #define SNVS_LPSR_ESVD(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_ESVD_SHIFT)) & SNVS_LPSR_ESVD_MASK)
  18710. #define SNVS_LPSR_EO_MASK (0x20000U)
  18711. #define SNVS_LPSR_EO_SHIFT (17U)
  18712. #define SNVS_LPSR_EO(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_EO_SHIFT)) & SNVS_LPSR_EO_MASK)
  18713. #define SNVS_LPSR_SPO_MASK (0x40000U)
  18714. #define SNVS_LPSR_SPO_SHIFT (18U)
  18715. #define SNVS_LPSR_SPO(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_SPO_SHIFT)) & SNVS_LPSR_SPO_MASK)
  18716. #define SNVS_LPSR_SED_MASK (0x100000U)
  18717. #define SNVS_LPSR_SED_SHIFT (20U)
  18718. #define SNVS_LPSR_SED(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_SED_SHIFT)) & SNVS_LPSR_SED_MASK)
  18719. #define SNVS_LPSR_LPNS_MASK (0x40000000U)
  18720. #define SNVS_LPSR_LPNS_SHIFT (30U)
  18721. #define SNVS_LPSR_LPNS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_LPNS_SHIFT)) & SNVS_LPSR_LPNS_MASK)
  18722. #define SNVS_LPSR_LPS_MASK (0x80000000U)
  18723. #define SNVS_LPSR_LPS_SHIFT (31U)
  18724. #define SNVS_LPSR_LPS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSR_LPS_SHIFT)) & SNVS_LPSR_LPS_MASK)
  18725. /*! @name LPSRTCMR - SNVS_LP Secure Real Time Counter MSB Register */
  18726. #define SNVS_LPSRTCMR_SRTC_MASK (0x7FFFU)
  18727. #define SNVS_LPSRTCMR_SRTC_SHIFT (0U)
  18728. #define SNVS_LPSRTCMR_SRTC(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSRTCMR_SRTC_SHIFT)) & SNVS_LPSRTCMR_SRTC_MASK)
  18729. /*! @name LPSRTCLR - SNVS_LP Secure Real Time Counter LSB Register */
  18730. #define SNVS_LPSRTCLR_SRTC_MASK (0xFFFFFFFFU)
  18731. #define SNVS_LPSRTCLR_SRTC_SHIFT (0U)
  18732. #define SNVS_LPSRTCLR_SRTC(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSRTCLR_SRTC_SHIFT)) & SNVS_LPSRTCLR_SRTC_MASK)
  18733. /*! @name LPTAR - SNVS_LP Time Alarm Register */
  18734. #define SNVS_LPTAR_LPTA_MASK (0xFFFFFFFFU)
  18735. #define SNVS_LPTAR_LPTA_SHIFT (0U)
  18736. #define SNVS_LPTAR_LPTA(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPTAR_LPTA_SHIFT)) & SNVS_LPTAR_LPTA_MASK)
  18737. /*! @name LPSMCMR - SNVS_LP Secure Monotonic Counter MSB Register */
  18738. #define SNVS_LPSMCMR_MON_COUNTER_MASK (0xFFFFU)
  18739. #define SNVS_LPSMCMR_MON_COUNTER_SHIFT (0U)
  18740. #define SNVS_LPSMCMR_MON_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSMCMR_MON_COUNTER_SHIFT)) & SNVS_LPSMCMR_MON_COUNTER_MASK)
  18741. #define SNVS_LPSMCMR_MC_ERA_BITS_MASK (0xFFFF0000U)
  18742. #define SNVS_LPSMCMR_MC_ERA_BITS_SHIFT (16U)
  18743. #define SNVS_LPSMCMR_MC_ERA_BITS(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSMCMR_MC_ERA_BITS_SHIFT)) & SNVS_LPSMCMR_MC_ERA_BITS_MASK)
  18744. /*! @name LPSMCLR - SNVS_LP Secure Monotonic Counter LSB Register */
  18745. #define SNVS_LPSMCLR_MON_COUNTER_MASK (0xFFFFFFFFU)
  18746. #define SNVS_LPSMCLR_MON_COUNTER_SHIFT (0U)
  18747. #define SNVS_LPSMCLR_MON_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPSMCLR_MON_COUNTER_SHIFT)) & SNVS_LPSMCLR_MON_COUNTER_MASK)
  18748. /*! @name LPPGDR - SNVS_LP Power Glitch Detector Register */
  18749. #define SNVS_LPPGDR_PGD_MASK (0xFFFFFFFFU)
  18750. #define SNVS_LPPGDR_PGD_SHIFT (0U)
  18751. #define SNVS_LPPGDR_PGD(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPPGDR_PGD_SHIFT)) & SNVS_LPPGDR_PGD_MASK)
  18752. /*! @name LPGPR0_LEGACY_ALIAS - SNVS_LP General Purpose Register 0 (legacy alias) */
  18753. #define SNVS_LPGPR0_LEGACY_ALIAS_GPR_MASK (0xFFFFFFFFU)
  18754. #define SNVS_LPGPR0_LEGACY_ALIAS_GPR_SHIFT (0U)
  18755. #define SNVS_LPGPR0_LEGACY_ALIAS_GPR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPGPR0_LEGACY_ALIAS_GPR_SHIFT)) & SNVS_LPGPR0_LEGACY_ALIAS_GPR_MASK)
  18756. /*! @name LPZMKR - SNVS_LP Zeroizable Master Key Register */
  18757. #define SNVS_LPZMKR_ZMK_MASK (0xFFFFFFFFU)
  18758. #define SNVS_LPZMKR_ZMK_SHIFT (0U)
  18759. #define SNVS_LPZMKR_ZMK(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPZMKR_ZMK_SHIFT)) & SNVS_LPZMKR_ZMK_MASK)
  18760. /* The count of SNVS_LPZMKR */
  18761. #define SNVS_LPZMKR_COUNT (8U)
  18762. /*! @name LPGPR_ALIAS - SNVS_LP General Purpose Registers 0 .. 3 */
  18763. #define SNVS_LPGPR_ALIAS_GPR_MASK (0xFFFFFFFFU)
  18764. #define SNVS_LPGPR_ALIAS_GPR_SHIFT (0U)
  18765. #define SNVS_LPGPR_ALIAS_GPR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPGPR_ALIAS_GPR_SHIFT)) & SNVS_LPGPR_ALIAS_GPR_MASK)
  18766. /* The count of SNVS_LPGPR_ALIAS */
  18767. #define SNVS_LPGPR_ALIAS_COUNT (4U)
  18768. /*! @name LPGPR - SNVS_LP General Purpose Registers 0 .. 3 */
  18769. #define SNVS_LPGPR_GPR_MASK (0xFFFFFFFFU)
  18770. #define SNVS_LPGPR_GPR_SHIFT (0U)
  18771. #define SNVS_LPGPR_GPR(x) (((uint32_t)(((uint32_t)(x)) << SNVS_LPGPR_GPR_SHIFT)) & SNVS_LPGPR_GPR_MASK)
  18772. /* The count of SNVS_LPGPR */
  18773. #define SNVS_LPGPR_COUNT (4U)
  18774. /*! @name HPVIDR1 - SNVS_HP Version ID Register 1 */
  18775. #define SNVS_HPVIDR1_MINOR_REV_MASK (0xFFU)
  18776. #define SNVS_HPVIDR1_MINOR_REV_SHIFT (0U)
  18777. #define SNVS_HPVIDR1_MINOR_REV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR1_MINOR_REV_SHIFT)) & SNVS_HPVIDR1_MINOR_REV_MASK)
  18778. #define SNVS_HPVIDR1_MAJOR_REV_MASK (0xFF00U)
  18779. #define SNVS_HPVIDR1_MAJOR_REV_SHIFT (8U)
  18780. #define SNVS_HPVIDR1_MAJOR_REV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR1_MAJOR_REV_SHIFT)) & SNVS_HPVIDR1_MAJOR_REV_MASK)
  18781. #define SNVS_HPVIDR1_IP_ID_MASK (0xFFFF0000U)
  18782. #define SNVS_HPVIDR1_IP_ID_SHIFT (16U)
  18783. #define SNVS_HPVIDR1_IP_ID(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR1_IP_ID_SHIFT)) & SNVS_HPVIDR1_IP_ID_MASK)
  18784. /*! @name HPVIDR2 - SNVS_HP Version ID Register 2 */
  18785. #define SNVS_HPVIDR2_CONFIG_OPT_MASK (0xFFU)
  18786. #define SNVS_HPVIDR2_CONFIG_OPT_SHIFT (0U)
  18787. #define SNVS_HPVIDR2_CONFIG_OPT(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR2_CONFIG_OPT_SHIFT)) & SNVS_HPVIDR2_CONFIG_OPT_MASK)
  18788. #define SNVS_HPVIDR2_ECO_REV_MASK (0xFF00U)
  18789. #define SNVS_HPVIDR2_ECO_REV_SHIFT (8U)
  18790. #define SNVS_HPVIDR2_ECO_REV(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR2_ECO_REV_SHIFT)) & SNVS_HPVIDR2_ECO_REV_MASK)
  18791. #define SNVS_HPVIDR2_INTG_OPT_MASK (0xFF0000U)
  18792. #define SNVS_HPVIDR2_INTG_OPT_SHIFT (16U)
  18793. #define SNVS_HPVIDR2_INTG_OPT(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR2_INTG_OPT_SHIFT)) & SNVS_HPVIDR2_INTG_OPT_MASK)
  18794. #define SNVS_HPVIDR2_IP_ERA_MASK (0xFF000000U)
  18795. #define SNVS_HPVIDR2_IP_ERA_SHIFT (24U)
  18796. #define SNVS_HPVIDR2_IP_ERA(x) (((uint32_t)(((uint32_t)(x)) << SNVS_HPVIDR2_IP_ERA_SHIFT)) & SNVS_HPVIDR2_IP_ERA_MASK)
  18797. /*!
  18798. * @}
  18799. */ /* end of group SNVS_Register_Masks */
  18800. /* SNVS - Peripheral instance base addresses */
  18801. /** Peripheral SNVS base address */
  18802. #define SNVS_BASE (0x400D4000u)
  18803. /** Peripheral SNVS base pointer */
  18804. #define SNVS ((SNVS_Type *)SNVS_BASE)
  18805. /** Array initializer of SNVS peripheral base addresses */
  18806. #define SNVS_BASE_ADDRS { SNVS_BASE }
  18807. /** Array initializer of SNVS peripheral base pointers */
  18808. #define SNVS_BASE_PTRS { SNVS }
  18809. /** Interrupt vectors for the SNVS peripheral type */
  18810. #define SNVS_IRQS { SNVS_LP_WRAPPER_IRQn }
  18811. #define SNVS_CONSOLIDATED_IRQS { SNVS_HP_WRAPPER_IRQn }
  18812. #define SNVS_SECURITY_IRQS { SNVS_HP_WRAPPER_TZ_IRQn }
  18813. /*!
  18814. * @}
  18815. */ /* end of group SNVS_Peripheral_Access_Layer */
  18816. /* ----------------------------------------------------------------------------
  18817. -- SPDIF Peripheral Access Layer
  18818. ---------------------------------------------------------------------------- */
  18819. /*!
  18820. * @addtogroup SPDIF_Peripheral_Access_Layer SPDIF Peripheral Access Layer
  18821. * @{
  18822. */
  18823. /** SPDIF - Register Layout Typedef */
  18824. typedef struct {
  18825. __IO uint32_t SCR; /**< SPDIF Configuration Register, offset: 0x0 */
  18826. __IO uint32_t SRCD; /**< CDText Control Register, offset: 0x4 */
  18827. __IO uint32_t SRPC; /**< PhaseConfig Register, offset: 0x8 */
  18828. __IO uint32_t SIE; /**< InterruptEn Register, offset: 0xC */
  18829. union { /* offset: 0x10 */
  18830. __O uint32_t SIC; /**< InterruptClear Register, offset: 0x10 */
  18831. __I uint32_t SIS; /**< InterruptStat Register, offset: 0x10 */
  18832. };
  18833. __I uint32_t SRL; /**< SPDIFRxLeft Register, offset: 0x14 */
  18834. __I uint32_t SRR; /**< SPDIFRxRight Register, offset: 0x18 */
  18835. __I uint32_t SRCSH; /**< SPDIFRxCChannel_h Register, offset: 0x1C */
  18836. __I uint32_t SRCSL; /**< SPDIFRxCChannel_l Register, offset: 0x20 */
  18837. __I uint32_t SRU; /**< UchannelRx Register, offset: 0x24 */
  18838. __I uint32_t SRQ; /**< QchannelRx Register, offset: 0x28 */
  18839. __O uint32_t STL; /**< SPDIFTxLeft Register, offset: 0x2C */
  18840. __O uint32_t STR; /**< SPDIFTxRight Register, offset: 0x30 */
  18841. __IO uint32_t STCSCH; /**< SPDIFTxCChannelCons_h Register, offset: 0x34 */
  18842. __IO uint32_t STCSCL; /**< SPDIFTxCChannelCons_l Register, offset: 0x38 */
  18843. uint8_t RESERVED_0[8];
  18844. __I uint32_t SRFM; /**< FreqMeas Register, offset: 0x44 */
  18845. uint8_t RESERVED_1[8];
  18846. __IO uint32_t STC; /**< SPDIFTxClk Register, offset: 0x50 */
  18847. } SPDIF_Type;
  18848. /* ----------------------------------------------------------------------------
  18849. -- SPDIF Register Masks
  18850. ---------------------------------------------------------------------------- */
  18851. /*!
  18852. * @addtogroup SPDIF_Register_Masks SPDIF Register Masks
  18853. * @{
  18854. */
  18855. /*! @name SCR - SPDIF Configuration Register */
  18856. #define SPDIF_SCR_USRC_SEL_MASK (0x3U)
  18857. #define SPDIF_SCR_USRC_SEL_SHIFT (0U)
  18858. #define SPDIF_SCR_USRC_SEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_USRC_SEL_SHIFT)) & SPDIF_SCR_USRC_SEL_MASK)
  18859. #define SPDIF_SCR_TXSEL_MASK (0x1CU)
  18860. #define SPDIF_SCR_TXSEL_SHIFT (2U)
  18861. #define SPDIF_SCR_TXSEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_TXSEL_SHIFT)) & SPDIF_SCR_TXSEL_MASK)
  18862. #define SPDIF_SCR_VALCTRL_MASK (0x20U)
  18863. #define SPDIF_SCR_VALCTRL_SHIFT (5U)
  18864. #define SPDIF_SCR_VALCTRL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_VALCTRL_SHIFT)) & SPDIF_SCR_VALCTRL_MASK)
  18865. #define SPDIF_SCR_DMA_TX_EN_MASK (0x100U)
  18866. #define SPDIF_SCR_DMA_TX_EN_SHIFT (8U)
  18867. #define SPDIF_SCR_DMA_TX_EN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_DMA_TX_EN_SHIFT)) & SPDIF_SCR_DMA_TX_EN_MASK)
  18868. #define SPDIF_SCR_DMA_RX_EN_MASK (0x200U)
  18869. #define SPDIF_SCR_DMA_RX_EN_SHIFT (9U)
  18870. #define SPDIF_SCR_DMA_RX_EN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_DMA_RX_EN_SHIFT)) & SPDIF_SCR_DMA_RX_EN_MASK)
  18871. #define SPDIF_SCR_TXFIFO_CTRL_MASK (0xC00U)
  18872. #define SPDIF_SCR_TXFIFO_CTRL_SHIFT (10U)
  18873. #define SPDIF_SCR_TXFIFO_CTRL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_TXFIFO_CTRL_SHIFT)) & SPDIF_SCR_TXFIFO_CTRL_MASK)
  18874. #define SPDIF_SCR_SOFT_RESET_MASK (0x1000U)
  18875. #define SPDIF_SCR_SOFT_RESET_SHIFT (12U)
  18876. #define SPDIF_SCR_SOFT_RESET(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_SOFT_RESET_SHIFT)) & SPDIF_SCR_SOFT_RESET_MASK)
  18877. #define SPDIF_SCR_LOW_POWER_MASK (0x2000U)
  18878. #define SPDIF_SCR_LOW_POWER_SHIFT (13U)
  18879. #define SPDIF_SCR_LOW_POWER(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_LOW_POWER_SHIFT)) & SPDIF_SCR_LOW_POWER_MASK)
  18880. #define SPDIF_SCR_TXFIFOEMPTY_SEL_MASK (0x18000U)
  18881. #define SPDIF_SCR_TXFIFOEMPTY_SEL_SHIFT (15U)
  18882. #define SPDIF_SCR_TXFIFOEMPTY_SEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_TXFIFOEMPTY_SEL_SHIFT)) & SPDIF_SCR_TXFIFOEMPTY_SEL_MASK)
  18883. #define SPDIF_SCR_TXAUTOSYNC_MASK (0x20000U)
  18884. #define SPDIF_SCR_TXAUTOSYNC_SHIFT (17U)
  18885. #define SPDIF_SCR_TXAUTOSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_TXAUTOSYNC_SHIFT)) & SPDIF_SCR_TXAUTOSYNC_MASK)
  18886. #define SPDIF_SCR_RXAUTOSYNC_MASK (0x40000U)
  18887. #define SPDIF_SCR_RXAUTOSYNC_SHIFT (18U)
  18888. #define SPDIF_SCR_RXAUTOSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXAUTOSYNC_SHIFT)) & SPDIF_SCR_RXAUTOSYNC_MASK)
  18889. #define SPDIF_SCR_RXFIFOFULL_SEL_MASK (0x180000U)
  18890. #define SPDIF_SCR_RXFIFOFULL_SEL_SHIFT (19U)
  18891. #define SPDIF_SCR_RXFIFOFULL_SEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXFIFOFULL_SEL_SHIFT)) & SPDIF_SCR_RXFIFOFULL_SEL_MASK)
  18892. #define SPDIF_SCR_RXFIFO_RST_MASK (0x200000U)
  18893. #define SPDIF_SCR_RXFIFO_RST_SHIFT (21U)
  18894. #define SPDIF_SCR_RXFIFO_RST(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXFIFO_RST_SHIFT)) & SPDIF_SCR_RXFIFO_RST_MASK)
  18895. #define SPDIF_SCR_RXFIFO_OFF_ON_MASK (0x400000U)
  18896. #define SPDIF_SCR_RXFIFO_OFF_ON_SHIFT (22U)
  18897. #define SPDIF_SCR_RXFIFO_OFF_ON(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXFIFO_OFF_ON_SHIFT)) & SPDIF_SCR_RXFIFO_OFF_ON_MASK)
  18898. #define SPDIF_SCR_RXFIFO_CTRL_MASK (0x800000U)
  18899. #define SPDIF_SCR_RXFIFO_CTRL_SHIFT (23U)
  18900. #define SPDIF_SCR_RXFIFO_CTRL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SCR_RXFIFO_CTRL_SHIFT)) & SPDIF_SCR_RXFIFO_CTRL_MASK)
  18901. /*! @name SRCD - CDText Control Register */
  18902. #define SPDIF_SRCD_USYNCMODE_MASK (0x2U)
  18903. #define SPDIF_SRCD_USYNCMODE_SHIFT (1U)
  18904. #define SPDIF_SRCD_USYNCMODE(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRCD_USYNCMODE_SHIFT)) & SPDIF_SRCD_USYNCMODE_MASK)
  18905. /*! @name SRPC - PhaseConfig Register */
  18906. #define SPDIF_SRPC_GAINSEL_MASK (0x38U)
  18907. #define SPDIF_SRPC_GAINSEL_SHIFT (3U)
  18908. #define SPDIF_SRPC_GAINSEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRPC_GAINSEL_SHIFT)) & SPDIF_SRPC_GAINSEL_MASK)
  18909. #define SPDIF_SRPC_LOCK_MASK (0x40U)
  18910. #define SPDIF_SRPC_LOCK_SHIFT (6U)
  18911. #define SPDIF_SRPC_LOCK(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRPC_LOCK_SHIFT)) & SPDIF_SRPC_LOCK_MASK)
  18912. #define SPDIF_SRPC_CLKSRC_SEL_MASK (0x780U)
  18913. #define SPDIF_SRPC_CLKSRC_SEL_SHIFT (7U)
  18914. #define SPDIF_SRPC_CLKSRC_SEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRPC_CLKSRC_SEL_SHIFT)) & SPDIF_SRPC_CLKSRC_SEL_MASK)
  18915. /*! @name SIE - InterruptEn Register */
  18916. #define SPDIF_SIE_RXFIFOFUL_MASK (0x1U)
  18917. #define SPDIF_SIE_RXFIFOFUL_SHIFT (0U)
  18918. #define SPDIF_SIE_RXFIFOFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_RXFIFOFUL_SHIFT)) & SPDIF_SIE_RXFIFOFUL_MASK)
  18919. #define SPDIF_SIE_TXEM_MASK (0x2U)
  18920. #define SPDIF_SIE_TXEM_SHIFT (1U)
  18921. #define SPDIF_SIE_TXEM(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_TXEM_SHIFT)) & SPDIF_SIE_TXEM_MASK)
  18922. #define SPDIF_SIE_LOCKLOSS_MASK (0x4U)
  18923. #define SPDIF_SIE_LOCKLOSS_SHIFT (2U)
  18924. #define SPDIF_SIE_LOCKLOSS(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_LOCKLOSS_SHIFT)) & SPDIF_SIE_LOCKLOSS_MASK)
  18925. #define SPDIF_SIE_RXFIFORESYN_MASK (0x8U)
  18926. #define SPDIF_SIE_RXFIFORESYN_SHIFT (3U)
  18927. #define SPDIF_SIE_RXFIFORESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_RXFIFORESYN_SHIFT)) & SPDIF_SIE_RXFIFORESYN_MASK)
  18928. #define SPDIF_SIE_RXFIFOUNOV_MASK (0x10U)
  18929. #define SPDIF_SIE_RXFIFOUNOV_SHIFT (4U)
  18930. #define SPDIF_SIE_RXFIFOUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_RXFIFOUNOV_SHIFT)) & SPDIF_SIE_RXFIFOUNOV_MASK)
  18931. #define SPDIF_SIE_UQERR_MASK (0x20U)
  18932. #define SPDIF_SIE_UQERR_SHIFT (5U)
  18933. #define SPDIF_SIE_UQERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_UQERR_SHIFT)) & SPDIF_SIE_UQERR_MASK)
  18934. #define SPDIF_SIE_UQSYNC_MASK (0x40U)
  18935. #define SPDIF_SIE_UQSYNC_SHIFT (6U)
  18936. #define SPDIF_SIE_UQSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_UQSYNC_SHIFT)) & SPDIF_SIE_UQSYNC_MASK)
  18937. #define SPDIF_SIE_QRXOV_MASK (0x80U)
  18938. #define SPDIF_SIE_QRXOV_SHIFT (7U)
  18939. #define SPDIF_SIE_QRXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_QRXOV_SHIFT)) & SPDIF_SIE_QRXOV_MASK)
  18940. #define SPDIF_SIE_QRXFUL_MASK (0x100U)
  18941. #define SPDIF_SIE_QRXFUL_SHIFT (8U)
  18942. #define SPDIF_SIE_QRXFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_QRXFUL_SHIFT)) & SPDIF_SIE_QRXFUL_MASK)
  18943. #define SPDIF_SIE_URXOV_MASK (0x200U)
  18944. #define SPDIF_SIE_URXOV_SHIFT (9U)
  18945. #define SPDIF_SIE_URXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_URXOV_SHIFT)) & SPDIF_SIE_URXOV_MASK)
  18946. #define SPDIF_SIE_URXFUL_MASK (0x400U)
  18947. #define SPDIF_SIE_URXFUL_SHIFT (10U)
  18948. #define SPDIF_SIE_URXFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_URXFUL_SHIFT)) & SPDIF_SIE_URXFUL_MASK)
  18949. #define SPDIF_SIE_BITERR_MASK (0x4000U)
  18950. #define SPDIF_SIE_BITERR_SHIFT (14U)
  18951. #define SPDIF_SIE_BITERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_BITERR_SHIFT)) & SPDIF_SIE_BITERR_MASK)
  18952. #define SPDIF_SIE_SYMERR_MASK (0x8000U)
  18953. #define SPDIF_SIE_SYMERR_SHIFT (15U)
  18954. #define SPDIF_SIE_SYMERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_SYMERR_SHIFT)) & SPDIF_SIE_SYMERR_MASK)
  18955. #define SPDIF_SIE_VALNOGOOD_MASK (0x10000U)
  18956. #define SPDIF_SIE_VALNOGOOD_SHIFT (16U)
  18957. #define SPDIF_SIE_VALNOGOOD(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_VALNOGOOD_SHIFT)) & SPDIF_SIE_VALNOGOOD_MASK)
  18958. #define SPDIF_SIE_CNEW_MASK (0x20000U)
  18959. #define SPDIF_SIE_CNEW_SHIFT (17U)
  18960. #define SPDIF_SIE_CNEW(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_CNEW_SHIFT)) & SPDIF_SIE_CNEW_MASK)
  18961. #define SPDIF_SIE_TXRESYN_MASK (0x40000U)
  18962. #define SPDIF_SIE_TXRESYN_SHIFT (18U)
  18963. #define SPDIF_SIE_TXRESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_TXRESYN_SHIFT)) & SPDIF_SIE_TXRESYN_MASK)
  18964. #define SPDIF_SIE_TXUNOV_MASK (0x80000U)
  18965. #define SPDIF_SIE_TXUNOV_SHIFT (19U)
  18966. #define SPDIF_SIE_TXUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_TXUNOV_SHIFT)) & SPDIF_SIE_TXUNOV_MASK)
  18967. #define SPDIF_SIE_LOCK_MASK (0x100000U)
  18968. #define SPDIF_SIE_LOCK_SHIFT (20U)
  18969. #define SPDIF_SIE_LOCK(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIE_LOCK_SHIFT)) & SPDIF_SIE_LOCK_MASK)
  18970. /*! @name SIC - InterruptClear Register */
  18971. #define SPDIF_SIC_LOCKLOSS_MASK (0x4U)
  18972. #define SPDIF_SIC_LOCKLOSS_SHIFT (2U)
  18973. #define SPDIF_SIC_LOCKLOSS(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_LOCKLOSS_SHIFT)) & SPDIF_SIC_LOCKLOSS_MASK)
  18974. #define SPDIF_SIC_RXFIFORESYN_MASK (0x8U)
  18975. #define SPDIF_SIC_RXFIFORESYN_SHIFT (3U)
  18976. #define SPDIF_SIC_RXFIFORESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_RXFIFORESYN_SHIFT)) & SPDIF_SIC_RXFIFORESYN_MASK)
  18977. #define SPDIF_SIC_RXFIFOUNOV_MASK (0x10U)
  18978. #define SPDIF_SIC_RXFIFOUNOV_SHIFT (4U)
  18979. #define SPDIF_SIC_RXFIFOUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_RXFIFOUNOV_SHIFT)) & SPDIF_SIC_RXFIFOUNOV_MASK)
  18980. #define SPDIF_SIC_UQERR_MASK (0x20U)
  18981. #define SPDIF_SIC_UQERR_SHIFT (5U)
  18982. #define SPDIF_SIC_UQERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_UQERR_SHIFT)) & SPDIF_SIC_UQERR_MASK)
  18983. #define SPDIF_SIC_UQSYNC_MASK (0x40U)
  18984. #define SPDIF_SIC_UQSYNC_SHIFT (6U)
  18985. #define SPDIF_SIC_UQSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_UQSYNC_SHIFT)) & SPDIF_SIC_UQSYNC_MASK)
  18986. #define SPDIF_SIC_QRXOV_MASK (0x80U)
  18987. #define SPDIF_SIC_QRXOV_SHIFT (7U)
  18988. #define SPDIF_SIC_QRXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_QRXOV_SHIFT)) & SPDIF_SIC_QRXOV_MASK)
  18989. #define SPDIF_SIC_URXOV_MASK (0x200U)
  18990. #define SPDIF_SIC_URXOV_SHIFT (9U)
  18991. #define SPDIF_SIC_URXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_URXOV_SHIFT)) & SPDIF_SIC_URXOV_MASK)
  18992. #define SPDIF_SIC_BITERR_MASK (0x4000U)
  18993. #define SPDIF_SIC_BITERR_SHIFT (14U)
  18994. #define SPDIF_SIC_BITERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_BITERR_SHIFT)) & SPDIF_SIC_BITERR_MASK)
  18995. #define SPDIF_SIC_SYMERR_MASK (0x8000U)
  18996. #define SPDIF_SIC_SYMERR_SHIFT (15U)
  18997. #define SPDIF_SIC_SYMERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_SYMERR_SHIFT)) & SPDIF_SIC_SYMERR_MASK)
  18998. #define SPDIF_SIC_VALNOGOOD_MASK (0x10000U)
  18999. #define SPDIF_SIC_VALNOGOOD_SHIFT (16U)
  19000. #define SPDIF_SIC_VALNOGOOD(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_VALNOGOOD_SHIFT)) & SPDIF_SIC_VALNOGOOD_MASK)
  19001. #define SPDIF_SIC_CNEW_MASK (0x20000U)
  19002. #define SPDIF_SIC_CNEW_SHIFT (17U)
  19003. #define SPDIF_SIC_CNEW(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_CNEW_SHIFT)) & SPDIF_SIC_CNEW_MASK)
  19004. #define SPDIF_SIC_TXRESYN_MASK (0x40000U)
  19005. #define SPDIF_SIC_TXRESYN_SHIFT (18U)
  19006. #define SPDIF_SIC_TXRESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_TXRESYN_SHIFT)) & SPDIF_SIC_TXRESYN_MASK)
  19007. #define SPDIF_SIC_TXUNOV_MASK (0x80000U)
  19008. #define SPDIF_SIC_TXUNOV_SHIFT (19U)
  19009. #define SPDIF_SIC_TXUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_TXUNOV_SHIFT)) & SPDIF_SIC_TXUNOV_MASK)
  19010. #define SPDIF_SIC_LOCK_MASK (0x100000U)
  19011. #define SPDIF_SIC_LOCK_SHIFT (20U)
  19012. #define SPDIF_SIC_LOCK(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIC_LOCK_SHIFT)) & SPDIF_SIC_LOCK_MASK)
  19013. /*! @name SIS - InterruptStat Register */
  19014. #define SPDIF_SIS_RXFIFOFUL_MASK (0x1U)
  19015. #define SPDIF_SIS_RXFIFOFUL_SHIFT (0U)
  19016. #define SPDIF_SIS_RXFIFOFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_RXFIFOFUL_SHIFT)) & SPDIF_SIS_RXFIFOFUL_MASK)
  19017. #define SPDIF_SIS_TXEM_MASK (0x2U)
  19018. #define SPDIF_SIS_TXEM_SHIFT (1U)
  19019. #define SPDIF_SIS_TXEM(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_TXEM_SHIFT)) & SPDIF_SIS_TXEM_MASK)
  19020. #define SPDIF_SIS_LOCKLOSS_MASK (0x4U)
  19021. #define SPDIF_SIS_LOCKLOSS_SHIFT (2U)
  19022. #define SPDIF_SIS_LOCKLOSS(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_LOCKLOSS_SHIFT)) & SPDIF_SIS_LOCKLOSS_MASK)
  19023. #define SPDIF_SIS_RXFIFORESYN_MASK (0x8U)
  19024. #define SPDIF_SIS_RXFIFORESYN_SHIFT (3U)
  19025. #define SPDIF_SIS_RXFIFORESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_RXFIFORESYN_SHIFT)) & SPDIF_SIS_RXFIFORESYN_MASK)
  19026. #define SPDIF_SIS_RXFIFOUNOV_MASK (0x10U)
  19027. #define SPDIF_SIS_RXFIFOUNOV_SHIFT (4U)
  19028. #define SPDIF_SIS_RXFIFOUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_RXFIFOUNOV_SHIFT)) & SPDIF_SIS_RXFIFOUNOV_MASK)
  19029. #define SPDIF_SIS_UQERR_MASK (0x20U)
  19030. #define SPDIF_SIS_UQERR_SHIFT (5U)
  19031. #define SPDIF_SIS_UQERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_UQERR_SHIFT)) & SPDIF_SIS_UQERR_MASK)
  19032. #define SPDIF_SIS_UQSYNC_MASK (0x40U)
  19033. #define SPDIF_SIS_UQSYNC_SHIFT (6U)
  19034. #define SPDIF_SIS_UQSYNC(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_UQSYNC_SHIFT)) & SPDIF_SIS_UQSYNC_MASK)
  19035. #define SPDIF_SIS_QRXOV_MASK (0x80U)
  19036. #define SPDIF_SIS_QRXOV_SHIFT (7U)
  19037. #define SPDIF_SIS_QRXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_QRXOV_SHIFT)) & SPDIF_SIS_QRXOV_MASK)
  19038. #define SPDIF_SIS_QRXFUL_MASK (0x100U)
  19039. #define SPDIF_SIS_QRXFUL_SHIFT (8U)
  19040. #define SPDIF_SIS_QRXFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_QRXFUL_SHIFT)) & SPDIF_SIS_QRXFUL_MASK)
  19041. #define SPDIF_SIS_URXOV_MASK (0x200U)
  19042. #define SPDIF_SIS_URXOV_SHIFT (9U)
  19043. #define SPDIF_SIS_URXOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_URXOV_SHIFT)) & SPDIF_SIS_URXOV_MASK)
  19044. #define SPDIF_SIS_URXFUL_MASK (0x400U)
  19045. #define SPDIF_SIS_URXFUL_SHIFT (10U)
  19046. #define SPDIF_SIS_URXFUL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_URXFUL_SHIFT)) & SPDIF_SIS_URXFUL_MASK)
  19047. #define SPDIF_SIS_BITERR_MASK (0x4000U)
  19048. #define SPDIF_SIS_BITERR_SHIFT (14U)
  19049. #define SPDIF_SIS_BITERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_BITERR_SHIFT)) & SPDIF_SIS_BITERR_MASK)
  19050. #define SPDIF_SIS_SYMERR_MASK (0x8000U)
  19051. #define SPDIF_SIS_SYMERR_SHIFT (15U)
  19052. #define SPDIF_SIS_SYMERR(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_SYMERR_SHIFT)) & SPDIF_SIS_SYMERR_MASK)
  19053. #define SPDIF_SIS_VALNOGOOD_MASK (0x10000U)
  19054. #define SPDIF_SIS_VALNOGOOD_SHIFT (16U)
  19055. #define SPDIF_SIS_VALNOGOOD(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_VALNOGOOD_SHIFT)) & SPDIF_SIS_VALNOGOOD_MASK)
  19056. #define SPDIF_SIS_CNEW_MASK (0x20000U)
  19057. #define SPDIF_SIS_CNEW_SHIFT (17U)
  19058. #define SPDIF_SIS_CNEW(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_CNEW_SHIFT)) & SPDIF_SIS_CNEW_MASK)
  19059. #define SPDIF_SIS_TXRESYN_MASK (0x40000U)
  19060. #define SPDIF_SIS_TXRESYN_SHIFT (18U)
  19061. #define SPDIF_SIS_TXRESYN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_TXRESYN_SHIFT)) & SPDIF_SIS_TXRESYN_MASK)
  19062. #define SPDIF_SIS_TXUNOV_MASK (0x80000U)
  19063. #define SPDIF_SIS_TXUNOV_SHIFT (19U)
  19064. #define SPDIF_SIS_TXUNOV(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_TXUNOV_SHIFT)) & SPDIF_SIS_TXUNOV_MASK)
  19065. #define SPDIF_SIS_LOCK_MASK (0x100000U)
  19066. #define SPDIF_SIS_LOCK_SHIFT (20U)
  19067. #define SPDIF_SIS_LOCK(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SIS_LOCK_SHIFT)) & SPDIF_SIS_LOCK_MASK)
  19068. /*! @name SRL - SPDIFRxLeft Register */
  19069. #define SPDIF_SRL_RXDATALEFT_MASK (0xFFFFFFU)
  19070. #define SPDIF_SRL_RXDATALEFT_SHIFT (0U)
  19071. #define SPDIF_SRL_RXDATALEFT(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRL_RXDATALEFT_SHIFT)) & SPDIF_SRL_RXDATALEFT_MASK)
  19072. /*! @name SRR - SPDIFRxRight Register */
  19073. #define SPDIF_SRR_RXDATARIGHT_MASK (0xFFFFFFU)
  19074. #define SPDIF_SRR_RXDATARIGHT_SHIFT (0U)
  19075. #define SPDIF_SRR_RXDATARIGHT(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRR_RXDATARIGHT_SHIFT)) & SPDIF_SRR_RXDATARIGHT_MASK)
  19076. /*! @name SRCSH - SPDIFRxCChannel_h Register */
  19077. #define SPDIF_SRCSH_RXCCHANNEL_H_MASK (0xFFFFFFU)
  19078. #define SPDIF_SRCSH_RXCCHANNEL_H_SHIFT (0U)
  19079. #define SPDIF_SRCSH_RXCCHANNEL_H(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRCSH_RXCCHANNEL_H_SHIFT)) & SPDIF_SRCSH_RXCCHANNEL_H_MASK)
  19080. /*! @name SRCSL - SPDIFRxCChannel_l Register */
  19081. #define SPDIF_SRCSL_RXCCHANNEL_L_MASK (0xFFFFFFU)
  19082. #define SPDIF_SRCSL_RXCCHANNEL_L_SHIFT (0U)
  19083. #define SPDIF_SRCSL_RXCCHANNEL_L(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRCSL_RXCCHANNEL_L_SHIFT)) & SPDIF_SRCSL_RXCCHANNEL_L_MASK)
  19084. /*! @name SRU - UchannelRx Register */
  19085. #define SPDIF_SRU_RXUCHANNEL_MASK (0xFFFFFFU)
  19086. #define SPDIF_SRU_RXUCHANNEL_SHIFT (0U)
  19087. #define SPDIF_SRU_RXUCHANNEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRU_RXUCHANNEL_SHIFT)) & SPDIF_SRU_RXUCHANNEL_MASK)
  19088. /*! @name SRQ - QchannelRx Register */
  19089. #define SPDIF_SRQ_RXQCHANNEL_MASK (0xFFFFFFU)
  19090. #define SPDIF_SRQ_RXQCHANNEL_SHIFT (0U)
  19091. #define SPDIF_SRQ_RXQCHANNEL(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRQ_RXQCHANNEL_SHIFT)) & SPDIF_SRQ_RXQCHANNEL_MASK)
  19092. /*! @name STL - SPDIFTxLeft Register */
  19093. #define SPDIF_STL_TXDATALEFT_MASK (0xFFFFFFU)
  19094. #define SPDIF_STL_TXDATALEFT_SHIFT (0U)
  19095. #define SPDIF_STL_TXDATALEFT(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STL_TXDATALEFT_SHIFT)) & SPDIF_STL_TXDATALEFT_MASK)
  19096. /*! @name STR - SPDIFTxRight Register */
  19097. #define SPDIF_STR_TXDATARIGHT_MASK (0xFFFFFFU)
  19098. #define SPDIF_STR_TXDATARIGHT_SHIFT (0U)
  19099. #define SPDIF_STR_TXDATARIGHT(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STR_TXDATARIGHT_SHIFT)) & SPDIF_STR_TXDATARIGHT_MASK)
  19100. /*! @name STCSCH - SPDIFTxCChannelCons_h Register */
  19101. #define SPDIF_STCSCH_TXCCHANNELCONS_H_MASK (0xFFFFFFU)
  19102. #define SPDIF_STCSCH_TXCCHANNELCONS_H_SHIFT (0U)
  19103. #define SPDIF_STCSCH_TXCCHANNELCONS_H(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STCSCH_TXCCHANNELCONS_H_SHIFT)) & SPDIF_STCSCH_TXCCHANNELCONS_H_MASK)
  19104. /*! @name STCSCL - SPDIFTxCChannelCons_l Register */
  19105. #define SPDIF_STCSCL_TXCCHANNELCONS_L_MASK (0xFFFFFFU)
  19106. #define SPDIF_STCSCL_TXCCHANNELCONS_L_SHIFT (0U)
  19107. #define SPDIF_STCSCL_TXCCHANNELCONS_L(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STCSCL_TXCCHANNELCONS_L_SHIFT)) & SPDIF_STCSCL_TXCCHANNELCONS_L_MASK)
  19108. /*! @name SRFM - FreqMeas Register */
  19109. #define SPDIF_SRFM_FREQMEAS_MASK (0xFFFFFFU)
  19110. #define SPDIF_SRFM_FREQMEAS_SHIFT (0U)
  19111. #define SPDIF_SRFM_FREQMEAS(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_SRFM_FREQMEAS_SHIFT)) & SPDIF_SRFM_FREQMEAS_MASK)
  19112. /*! @name STC - SPDIFTxClk Register */
  19113. #define SPDIF_STC_TXCLK_DF_MASK (0x7FU)
  19114. #define SPDIF_STC_TXCLK_DF_SHIFT (0U)
  19115. #define SPDIF_STC_TXCLK_DF(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STC_TXCLK_DF_SHIFT)) & SPDIF_STC_TXCLK_DF_MASK)
  19116. #define SPDIF_STC_TX_ALL_CLK_EN_MASK (0x80U)
  19117. #define SPDIF_STC_TX_ALL_CLK_EN_SHIFT (7U)
  19118. #define SPDIF_STC_TX_ALL_CLK_EN(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STC_TX_ALL_CLK_EN_SHIFT)) & SPDIF_STC_TX_ALL_CLK_EN_MASK)
  19119. #define SPDIF_STC_TXCLK_SOURCE_MASK (0x700U)
  19120. #define SPDIF_STC_TXCLK_SOURCE_SHIFT (8U)
  19121. #define SPDIF_STC_TXCLK_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STC_TXCLK_SOURCE_SHIFT)) & SPDIF_STC_TXCLK_SOURCE_MASK)
  19122. #define SPDIF_STC_SYSCLK_DF_MASK (0xFF800U)
  19123. #define SPDIF_STC_SYSCLK_DF_SHIFT (11U)
  19124. #define SPDIF_STC_SYSCLK_DF(x) (((uint32_t)(((uint32_t)(x)) << SPDIF_STC_SYSCLK_DF_SHIFT)) & SPDIF_STC_SYSCLK_DF_MASK)
  19125. /*!
  19126. * @}
  19127. */ /* end of group SPDIF_Register_Masks */
  19128. /* SPDIF - Peripheral instance base addresses */
  19129. /** Peripheral SPDIF base address */
  19130. #define SPDIF_BASE (0x40380000u)
  19131. /** Peripheral SPDIF base pointer */
  19132. #define SPDIF ((SPDIF_Type *)SPDIF_BASE)
  19133. /** Array initializer of SPDIF peripheral base addresses */
  19134. #define SPDIF_BASE_ADDRS { SPDIF_BASE }
  19135. /** Array initializer of SPDIF peripheral base pointers */
  19136. #define SPDIF_BASE_PTRS { SPDIF }
  19137. /** Interrupt vectors for the SPDIF peripheral type */
  19138. #define SPDIF_IRQS { SPDIF_IRQn }
  19139. /*!
  19140. * @}
  19141. */ /* end of group SPDIF_Peripheral_Access_Layer */
  19142. /* ----------------------------------------------------------------------------
  19143. -- SRC Peripheral Access Layer
  19144. ---------------------------------------------------------------------------- */
  19145. /*!
  19146. * @addtogroup SRC_Peripheral_Access_Layer SRC Peripheral Access Layer
  19147. * @{
  19148. */
  19149. /** SRC - Register Layout Typedef */
  19150. typedef struct {
  19151. __IO uint32_t SCR; /**< SRC Control Register, offset: 0x0 */
  19152. __I uint32_t SBMR1; /**< SRC Boot Mode Register 1, offset: 0x4 */
  19153. __IO uint32_t SRSR; /**< SRC Reset Status Register, offset: 0x8 */
  19154. uint8_t RESERVED_0[16];
  19155. __I uint32_t SBMR2; /**< SRC Boot Mode Register 2, offset: 0x1C */
  19156. __IO uint32_t GPR[10]; /**< SRC General Purpose Register 1..SRC General Purpose Register 10, array offset: 0x20, array step: 0x4 */
  19157. } SRC_Type;
  19158. /* ----------------------------------------------------------------------------
  19159. -- SRC Register Masks
  19160. ---------------------------------------------------------------------------- */
  19161. /*!
  19162. * @addtogroup SRC_Register_Masks SRC Register Masks
  19163. * @{
  19164. */
  19165. /*! @name SCR - SRC Control Register */
  19166. #define SRC_SCR_LOCKUP_RST_MASK (0x10U)
  19167. #define SRC_SCR_LOCKUP_RST_SHIFT (4U)
  19168. #define SRC_SCR_LOCKUP_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_LOCKUP_RST_SHIFT)) & SRC_SCR_LOCKUP_RST_MASK)
  19169. #define SRC_SCR_MASK_WDOG_RST_MASK (0x780U)
  19170. #define SRC_SCR_MASK_WDOG_RST_SHIFT (7U)
  19171. #define SRC_SCR_MASK_WDOG_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_MASK_WDOG_RST_SHIFT)) & SRC_SCR_MASK_WDOG_RST_MASK)
  19172. #define SRC_SCR_CORE0_RST_MASK (0x2000U)
  19173. #define SRC_SCR_CORE0_RST_SHIFT (13U)
  19174. #define SRC_SCR_CORE0_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_CORE0_RST_SHIFT)) & SRC_SCR_CORE0_RST_MASK)
  19175. #define SRC_SCR_CORE0_DBG_RST_MASK (0x20000U)
  19176. #define SRC_SCR_CORE0_DBG_RST_SHIFT (17U)
  19177. #define SRC_SCR_CORE0_DBG_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_CORE0_DBG_RST_SHIFT)) & SRC_SCR_CORE0_DBG_RST_MASK)
  19178. #define SRC_SCR_DBG_RST_MSK_PG_MASK (0x2000000U)
  19179. #define SRC_SCR_DBG_RST_MSK_PG_SHIFT (25U)
  19180. #define SRC_SCR_DBG_RST_MSK_PG(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_DBG_RST_MSK_PG_SHIFT)) & SRC_SCR_DBG_RST_MSK_PG_MASK)
  19181. #define SRC_SCR_MASK_WDOG3_RST_MASK (0xF0000000U)
  19182. #define SRC_SCR_MASK_WDOG3_RST_SHIFT (28U)
  19183. #define SRC_SCR_MASK_WDOG3_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SCR_MASK_WDOG3_RST_SHIFT)) & SRC_SCR_MASK_WDOG3_RST_MASK)
  19184. /*! @name SBMR1 - SRC Boot Mode Register 1 */
  19185. #define SRC_SBMR1_BOOT_CFG1_MASK (0xFFU)
  19186. #define SRC_SBMR1_BOOT_CFG1_SHIFT (0U)
  19187. #define SRC_SBMR1_BOOT_CFG1(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR1_BOOT_CFG1_SHIFT)) & SRC_SBMR1_BOOT_CFG1_MASK)
  19188. #define SRC_SBMR1_BOOT_CFG2_MASK (0xFF00U)
  19189. #define SRC_SBMR1_BOOT_CFG2_SHIFT (8U)
  19190. #define SRC_SBMR1_BOOT_CFG2(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR1_BOOT_CFG2_SHIFT)) & SRC_SBMR1_BOOT_CFG2_MASK)
  19191. #define SRC_SBMR1_BOOT_CFG3_MASK (0xFF0000U)
  19192. #define SRC_SBMR1_BOOT_CFG3_SHIFT (16U)
  19193. #define SRC_SBMR1_BOOT_CFG3(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR1_BOOT_CFG3_SHIFT)) & SRC_SBMR1_BOOT_CFG3_MASK)
  19194. #define SRC_SBMR1_BOOT_CFG4_MASK (0xFF000000U)
  19195. #define SRC_SBMR1_BOOT_CFG4_SHIFT (24U)
  19196. #define SRC_SBMR1_BOOT_CFG4(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR1_BOOT_CFG4_SHIFT)) & SRC_SBMR1_BOOT_CFG4_MASK)
  19197. /*! @name SRSR - SRC Reset Status Register */
  19198. #define SRC_SRSR_IPP_RESET_B_MASK (0x1U)
  19199. #define SRC_SRSR_IPP_RESET_B_SHIFT (0U)
  19200. #define SRC_SRSR_IPP_RESET_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_IPP_RESET_B_SHIFT)) & SRC_SRSR_IPP_RESET_B_MASK)
  19201. #define SRC_SRSR_LOCKUP_SYSRESETREQ_MASK (0x2U)
  19202. #define SRC_SRSR_LOCKUP_SYSRESETREQ_SHIFT (1U)
  19203. #define SRC_SRSR_LOCKUP_SYSRESETREQ(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_LOCKUP_SYSRESETREQ_SHIFT)) & SRC_SRSR_LOCKUP_SYSRESETREQ_MASK)
  19204. #define SRC_SRSR_CSU_RESET_B_MASK (0x4U)
  19205. #define SRC_SRSR_CSU_RESET_B_SHIFT (2U)
  19206. #define SRC_SRSR_CSU_RESET_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_CSU_RESET_B_SHIFT)) & SRC_SRSR_CSU_RESET_B_MASK)
  19207. #define SRC_SRSR_IPP_USER_RESET_B_MASK (0x8U)
  19208. #define SRC_SRSR_IPP_USER_RESET_B_SHIFT (3U)
  19209. #define SRC_SRSR_IPP_USER_RESET_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_IPP_USER_RESET_B_SHIFT)) & SRC_SRSR_IPP_USER_RESET_B_MASK)
  19210. #define SRC_SRSR_WDOG_RST_B_MASK (0x10U)
  19211. #define SRC_SRSR_WDOG_RST_B_SHIFT (4U)
  19212. #define SRC_SRSR_WDOG_RST_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_WDOG_RST_B_SHIFT)) & SRC_SRSR_WDOG_RST_B_MASK)
  19213. #define SRC_SRSR_JTAG_RST_B_MASK (0x20U)
  19214. #define SRC_SRSR_JTAG_RST_B_SHIFT (5U)
  19215. #define SRC_SRSR_JTAG_RST_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_JTAG_RST_B_SHIFT)) & SRC_SRSR_JTAG_RST_B_MASK)
  19216. #define SRC_SRSR_JTAG_SW_RST_MASK (0x40U)
  19217. #define SRC_SRSR_JTAG_SW_RST_SHIFT (6U)
  19218. #define SRC_SRSR_JTAG_SW_RST(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_JTAG_SW_RST_SHIFT)) & SRC_SRSR_JTAG_SW_RST_MASK)
  19219. #define SRC_SRSR_WDOG3_RST_B_MASK (0x80U)
  19220. #define SRC_SRSR_WDOG3_RST_B_SHIFT (7U)
  19221. #define SRC_SRSR_WDOG3_RST_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_WDOG3_RST_B_SHIFT)) & SRC_SRSR_WDOG3_RST_B_MASK)
  19222. #define SRC_SRSR_TEMPSENSE_RST_B_MASK (0x100U)
  19223. #define SRC_SRSR_TEMPSENSE_RST_B_SHIFT (8U)
  19224. #define SRC_SRSR_TEMPSENSE_RST_B(x) (((uint32_t)(((uint32_t)(x)) << SRC_SRSR_TEMPSENSE_RST_B_SHIFT)) & SRC_SRSR_TEMPSENSE_RST_B_MASK)
  19225. /*! @name SBMR2 - SRC Boot Mode Register 2 */
  19226. #define SRC_SBMR2_SEC_CONFIG_MASK (0x3U)
  19227. #define SRC_SBMR2_SEC_CONFIG_SHIFT (0U)
  19228. #define SRC_SBMR2_SEC_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR2_SEC_CONFIG_SHIFT)) & SRC_SBMR2_SEC_CONFIG_MASK)
  19229. #define SRC_SBMR2_DIR_BT_DIS_MASK (0x8U)
  19230. #define SRC_SBMR2_DIR_BT_DIS_SHIFT (3U)
  19231. #define SRC_SBMR2_DIR_BT_DIS(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR2_DIR_BT_DIS_SHIFT)) & SRC_SBMR2_DIR_BT_DIS_MASK)
  19232. #define SRC_SBMR2_BT_FUSE_SEL_MASK (0x10U)
  19233. #define SRC_SBMR2_BT_FUSE_SEL_SHIFT (4U)
  19234. #define SRC_SBMR2_BT_FUSE_SEL(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR2_BT_FUSE_SEL_SHIFT)) & SRC_SBMR2_BT_FUSE_SEL_MASK)
  19235. #define SRC_SBMR2_BMOD_MASK (0x3000000U)
  19236. #define SRC_SBMR2_BMOD_SHIFT (24U)
  19237. #define SRC_SBMR2_BMOD(x) (((uint32_t)(((uint32_t)(x)) << SRC_SBMR2_BMOD_SHIFT)) & SRC_SBMR2_BMOD_MASK)
  19238. /*! @name GPR - SRC General Purpose Register 1..SRC General Purpose Register 10 */
  19239. #define SRC_GPR_PERSISTENT_ENTRY0_MASK (0xFFFFFFFFU)
  19240. #define SRC_GPR_PERSISTENT_ENTRY0_SHIFT (0U)
  19241. #define SRC_GPR_PERSISTENT_ENTRY0(x) (((uint32_t)(((uint32_t)(x)) << SRC_GPR_PERSISTENT_ENTRY0_SHIFT)) & SRC_GPR_PERSISTENT_ENTRY0_MASK)
  19242. #define SRC_GPR_PERSISTENT_ARG0_MASK (0xFFFFFFFFU)
  19243. #define SRC_GPR_PERSISTENT_ARG0_SHIFT (0U)
  19244. #define SRC_GPR_PERSISTENT_ARG0(x) (((uint32_t)(((uint32_t)(x)) << SRC_GPR_PERSISTENT_ARG0_SHIFT)) & SRC_GPR_PERSISTENT_ARG0_MASK)
  19245. /* The count of SRC_GPR */
  19246. #define SRC_GPR_COUNT (10U)
  19247. /*!
  19248. * @}
  19249. */ /* end of group SRC_Register_Masks */
  19250. /* SRC - Peripheral instance base addresses */
  19251. /** Peripheral SRC base address */
  19252. #define SRC_BASE (0x400F8000u)
  19253. /** Peripheral SRC base pointer */
  19254. #define SRC ((SRC_Type *)SRC_BASE)
  19255. /** Array initializer of SRC peripheral base addresses */
  19256. #define SRC_BASE_ADDRS { SRC_BASE }
  19257. /** Array initializer of SRC peripheral base pointers */
  19258. #define SRC_BASE_PTRS { SRC }
  19259. /** Interrupt vectors for the SRC peripheral type */
  19260. #define SRC_IRQS { SRC_IRQn }
  19261. /* Backward compatibility */
  19262. #define SRC_SCR_MWDR_MASK SRC_SCR_MASK_WDOG_RST_MASK
  19263. #define SRC_SCR_MWDR_SHIFT SRC_SCR_MASK_WDOG_RST_SHIFT
  19264. #define SRC_SCR_MWDR(x) SRC_SCR_MASK_WDOG_RST(x)
  19265. #define SRC_SRSR_WDOG_MASK SRC_SRSR_WDOG_RST_B_MASK
  19266. #define SRC_SRSR_WDOG_SHIFT SRC_SRSR_WDOG_RST_B_SHIFT
  19267. #define SRC_SRSR_WDOG(x) SRC_SRSR_WDOG_RST_B(x)
  19268. #define SRC_SRSR_JTAG_MASK SRC_SRSR_JTAG_RST_B_MASK
  19269. #define SRC_SRSR_JTAG_SHIFT SRC_SRSR_JTAG_RST_B_SHIFT
  19270. #define SRC_SRSR_JTAG(x) SRC_SRSR_JTAG_RST_B(x)
  19271. #define SRC_SRSR_SJC_MASK SRC_SRSR_JTAG_SW_RST_MASK
  19272. #define SRC_SRSR_SJC_SHIFT SRC_SRSR_JTAG_SW_RST_SHIFT
  19273. #define SRC_SRSR_SJC(x) SRC_SRSR_JTAG_SW_RST(x)
  19274. #define SRC_SRSR_TSR_MASK SRC_SRSR_TEMPSENSE_RST_B_MASK
  19275. #define SRC_SRSR_TSR_SHIFT SRC_SRSR_TEMPSENSE_RST_B_SHIFT
  19276. #define SRC_SRSR_TSR(x) SRC_SRSR_TEMPSENSE_RST_B(x)
  19277. /* Extra definition */
  19278. #define SRC_SRSR_W1C_BITS_MASK ( SRC_SRSR_WDOG3_RST_B_MASK \
  19279. | SRC_SRSR_JTAG_SW_RST_MASK \
  19280. | SRC_SRSR_JTAG_RST_B_MASK \
  19281. | SRC_SRSR_WDOG_RST_B_MASK \
  19282. | SRC_SRSR_IPP_USER_RESET_B_MASK \
  19283. | SRC_SRSR_CSU_RESET_B_MASK \
  19284. | SRC_SRSR_LOCKUP_SYSRESETREQ_MASK \
  19285. | SRC_SRSR_IPP_RESET_B_MASK)
  19286. /*!
  19287. * @}
  19288. */ /* end of group SRC_Peripheral_Access_Layer */
  19289. /* ----------------------------------------------------------------------------
  19290. -- TEMPMON Peripheral Access Layer
  19291. ---------------------------------------------------------------------------- */
  19292. /*!
  19293. * @addtogroup TEMPMON_Peripheral_Access_Layer TEMPMON Peripheral Access Layer
  19294. * @{
  19295. */
  19296. /** TEMPMON - Register Layout Typedef */
  19297. typedef struct {
  19298. uint8_t RESERVED_0[384];
  19299. __IO uint32_t TEMPSENSE0; /**< Tempsensor Control Register 0, offset: 0x180 */
  19300. __IO uint32_t TEMPSENSE0_SET; /**< Tempsensor Control Register 0, offset: 0x184 */
  19301. __IO uint32_t TEMPSENSE0_CLR; /**< Tempsensor Control Register 0, offset: 0x188 */
  19302. __IO uint32_t TEMPSENSE0_TOG; /**< Tempsensor Control Register 0, offset: 0x18C */
  19303. __IO uint32_t TEMPSENSE1; /**< Tempsensor Control Register 1, offset: 0x190 */
  19304. __IO uint32_t TEMPSENSE1_SET; /**< Tempsensor Control Register 1, offset: 0x194 */
  19305. __IO uint32_t TEMPSENSE1_CLR; /**< Tempsensor Control Register 1, offset: 0x198 */
  19306. __IO uint32_t TEMPSENSE1_TOG; /**< Tempsensor Control Register 1, offset: 0x19C */
  19307. uint8_t RESERVED_1[240];
  19308. __IO uint32_t TEMPSENSE2; /**< Tempsensor Control Register 2, offset: 0x290 */
  19309. __IO uint32_t TEMPSENSE2_SET; /**< Tempsensor Control Register 2, offset: 0x294 */
  19310. __IO uint32_t TEMPSENSE2_CLR; /**< Tempsensor Control Register 2, offset: 0x298 */
  19311. __IO uint32_t TEMPSENSE2_TOG; /**< Tempsensor Control Register 2, offset: 0x29C */
  19312. } TEMPMON_Type;
  19313. /* ----------------------------------------------------------------------------
  19314. -- TEMPMON Register Masks
  19315. ---------------------------------------------------------------------------- */
  19316. /*!
  19317. * @addtogroup TEMPMON_Register_Masks TEMPMON Register Masks
  19318. * @{
  19319. */
  19320. /*! @name TEMPSENSE0 - Tempsensor Control Register 0 */
  19321. #define TEMPMON_TEMPSENSE0_POWER_DOWN_MASK (0x1U)
  19322. #define TEMPMON_TEMPSENSE0_POWER_DOWN_SHIFT (0U)
  19323. #define TEMPMON_TEMPSENSE0_POWER_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_POWER_DOWN_MASK)
  19324. #define TEMPMON_TEMPSENSE0_MEASURE_TEMP_MASK (0x2U)
  19325. #define TEMPMON_TEMPSENSE0_MEASURE_TEMP_SHIFT (1U)
  19326. #define TEMPMON_TEMPSENSE0_MEASURE_TEMP(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_MEASURE_TEMP_SHIFT)) & TEMPMON_TEMPSENSE0_MEASURE_TEMP_MASK)
  19327. #define TEMPMON_TEMPSENSE0_FINISHED_MASK (0x4U)
  19328. #define TEMPMON_TEMPSENSE0_FINISHED_SHIFT (2U)
  19329. #define TEMPMON_TEMPSENSE0_FINISHED(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_FINISHED_MASK)
  19330. #define TEMPMON_TEMPSENSE0_TEMP_CNT_MASK (0xFFF00U)
  19331. #define TEMPMON_TEMPSENSE0_TEMP_CNT_SHIFT (8U)
  19332. #define TEMPMON_TEMPSENSE0_TEMP_CNT(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TEMP_CNT_SHIFT)) & TEMPMON_TEMPSENSE0_TEMP_CNT_MASK)
  19333. #define TEMPMON_TEMPSENSE0_ALARM_VALUE_MASK (0xFFF00000U)
  19334. #define TEMPMON_TEMPSENSE0_ALARM_VALUE_SHIFT (20U)
  19335. #define TEMPMON_TEMPSENSE0_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE0_ALARM_VALUE_MASK)
  19336. /*! @name TEMPSENSE0_SET - Tempsensor Control Register 0 */
  19337. #define TEMPMON_TEMPSENSE0_SET_POWER_DOWN_MASK (0x1U)
  19338. #define TEMPMON_TEMPSENSE0_SET_POWER_DOWN_SHIFT (0U)
  19339. #define TEMPMON_TEMPSENSE0_SET_POWER_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_SET_POWER_DOWN_MASK)
  19340. #define TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP_MASK (0x2U)
  19341. #define TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP_SHIFT (1U)
  19342. #define TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP_SHIFT)) & TEMPMON_TEMPSENSE0_SET_MEASURE_TEMP_MASK)
  19343. #define TEMPMON_TEMPSENSE0_SET_FINISHED_MASK (0x4U)
  19344. #define TEMPMON_TEMPSENSE0_SET_FINISHED_SHIFT (2U)
  19345. #define TEMPMON_TEMPSENSE0_SET_FINISHED(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_SET_FINISHED_MASK)
  19346. #define TEMPMON_TEMPSENSE0_SET_TEMP_CNT_MASK (0xFFF00U)
  19347. #define TEMPMON_TEMPSENSE0_SET_TEMP_CNT_SHIFT (8U)
  19348. #define TEMPMON_TEMPSENSE0_SET_TEMP_CNT(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_TEMP_CNT_SHIFT)) & TEMPMON_TEMPSENSE0_SET_TEMP_CNT_MASK)
  19349. #define TEMPMON_TEMPSENSE0_SET_ALARM_VALUE_MASK (0xFFF00000U)
  19350. #define TEMPMON_TEMPSENSE0_SET_ALARM_VALUE_SHIFT (20U)
  19351. #define TEMPMON_TEMPSENSE0_SET_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_SET_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE0_SET_ALARM_VALUE_MASK)
  19352. /*! @name TEMPSENSE0_CLR - Tempsensor Control Register 0 */
  19353. #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK (0x1U)
  19354. #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT (0U)
  19355. #define TEMPMON_TEMPSENSE0_CLR_POWER_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_POWER_DOWN_MASK)
  19356. #define TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP_MASK (0x2U)
  19357. #define TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP_SHIFT (1U)
  19358. #define TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_MEASURE_TEMP_MASK)
  19359. #define TEMPMON_TEMPSENSE0_CLR_FINISHED_MASK (0x4U)
  19360. #define TEMPMON_TEMPSENSE0_CLR_FINISHED_SHIFT (2U)
  19361. #define TEMPMON_TEMPSENSE0_CLR_FINISHED(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_FINISHED_MASK)
  19362. #define TEMPMON_TEMPSENSE0_CLR_TEMP_CNT_MASK (0xFFF00U)
  19363. #define TEMPMON_TEMPSENSE0_CLR_TEMP_CNT_SHIFT (8U)
  19364. #define TEMPMON_TEMPSENSE0_CLR_TEMP_CNT(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_TEMP_CNT_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_TEMP_CNT_MASK)
  19365. #define TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE_MASK (0xFFF00000U)
  19366. #define TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE_SHIFT (20U)
  19367. #define TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE0_CLR_ALARM_VALUE_MASK)
  19368. /*! @name TEMPSENSE0_TOG - Tempsensor Control Register 0 */
  19369. #define TEMPMON_TEMPSENSE0_TOG_POWER_DOWN_MASK (0x1U)
  19370. #define TEMPMON_TEMPSENSE0_TOG_POWER_DOWN_SHIFT (0U)
  19371. #define TEMPMON_TEMPSENSE0_TOG_POWER_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_POWER_DOWN_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_POWER_DOWN_MASK)
  19372. #define TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP_MASK (0x2U)
  19373. #define TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP_SHIFT (1U)
  19374. #define TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_MEASURE_TEMP_MASK)
  19375. #define TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK (0x4U)
  19376. #define TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT (2U)
  19377. #define TEMPMON_TEMPSENSE0_TOG_FINISHED(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_FINISHED_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_FINISHED_MASK)
  19378. #define TEMPMON_TEMPSENSE0_TOG_TEMP_CNT_MASK (0xFFF00U)
  19379. #define TEMPMON_TEMPSENSE0_TOG_TEMP_CNT_SHIFT (8U)
  19380. #define TEMPMON_TEMPSENSE0_TOG_TEMP_CNT(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_TEMP_CNT_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_TEMP_CNT_MASK)
  19381. #define TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE_MASK (0xFFF00000U)
  19382. #define TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE_SHIFT (20U)
  19383. #define TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE0_TOG_ALARM_VALUE_MASK)
  19384. /*! @name TEMPSENSE1 - Tempsensor Control Register 1 */
  19385. #define TEMPMON_TEMPSENSE1_MEASURE_FREQ_MASK (0xFFFFU)
  19386. #define TEMPMON_TEMPSENSE1_MEASURE_FREQ_SHIFT (0U)
  19387. #define TEMPMON_TEMPSENSE1_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE1_MEASURE_FREQ_SHIFT)) & TEMPMON_TEMPSENSE1_MEASURE_FREQ_MASK)
  19388. /*! @name TEMPSENSE1_SET - Tempsensor Control Register 1 */
  19389. #define TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ_MASK (0xFFFFU)
  19390. #define TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ_SHIFT (0U)
  19391. #define TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ_SHIFT)) & TEMPMON_TEMPSENSE1_SET_MEASURE_FREQ_MASK)
  19392. /*! @name TEMPSENSE1_CLR - Tempsensor Control Register 1 */
  19393. #define TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ_MASK (0xFFFFU)
  19394. #define TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ_SHIFT (0U)
  19395. #define TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ_SHIFT)) & TEMPMON_TEMPSENSE1_CLR_MEASURE_FREQ_MASK)
  19396. /*! @name TEMPSENSE1_TOG - Tempsensor Control Register 1 */
  19397. #define TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ_MASK (0xFFFFU)
  19398. #define TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ_SHIFT (0U)
  19399. #define TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ_SHIFT)) & TEMPMON_TEMPSENSE1_TOG_MEASURE_FREQ_MASK)
  19400. /*! @name TEMPSENSE2 - Tempsensor Control Register 2 */
  19401. #define TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE_MASK (0xFFFU)
  19402. #define TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE_SHIFT (0U)
  19403. #define TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_LOW_ALARM_VALUE_MASK)
  19404. #define TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE_MASK (0xFFF0000U)
  19405. #define TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE_SHIFT (16U)
  19406. #define TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_PANIC_ALARM_VALUE_MASK)
  19407. /*! @name TEMPSENSE2_SET - Tempsensor Control Register 2 */
  19408. #define TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE_MASK (0xFFFU)
  19409. #define TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE_SHIFT (0U)
  19410. #define TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_SET_LOW_ALARM_VALUE_MASK)
  19411. #define TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE_MASK (0xFFF0000U)
  19412. #define TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE_SHIFT (16U)
  19413. #define TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_SET_PANIC_ALARM_VALUE_MASK)
  19414. /*! @name TEMPSENSE2_CLR - Tempsensor Control Register 2 */
  19415. #define TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE_MASK (0xFFFU)
  19416. #define TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE_SHIFT (0U)
  19417. #define TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_CLR_LOW_ALARM_VALUE_MASK)
  19418. #define TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE_MASK (0xFFF0000U)
  19419. #define TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE_SHIFT (16U)
  19420. #define TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_CLR_PANIC_ALARM_VALUE_MASK)
  19421. /*! @name TEMPSENSE2_TOG - Tempsensor Control Register 2 */
  19422. #define TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE_MASK (0xFFFU)
  19423. #define TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE_SHIFT (0U)
  19424. #define TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_TOG_LOW_ALARM_VALUE_MASK)
  19425. #define TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE_MASK (0xFFF0000U)
  19426. #define TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE_SHIFT (16U)
  19427. #define TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE_SHIFT)) & TEMPMON_TEMPSENSE2_TOG_PANIC_ALARM_VALUE_MASK)
  19428. /*!
  19429. * @}
  19430. */ /* end of group TEMPMON_Register_Masks */
  19431. /* TEMPMON - Peripheral instance base addresses */
  19432. /** Peripheral TEMPMON base address */
  19433. #define TEMPMON_BASE (0x400D8000u)
  19434. /** Peripheral TEMPMON base pointer */
  19435. #define TEMPMON ((TEMPMON_Type *)TEMPMON_BASE)
  19436. /** Array initializer of TEMPMON peripheral base addresses */
  19437. #define TEMPMON_BASE_ADDRS { TEMPMON_BASE }
  19438. /** Array initializer of TEMPMON peripheral base pointers */
  19439. #define TEMPMON_BASE_PTRS { TEMPMON }
  19440. /*!
  19441. * @}
  19442. */ /* end of group TEMPMON_Peripheral_Access_Layer */
  19443. /* ----------------------------------------------------------------------------
  19444. -- TMR Peripheral Access Layer
  19445. ---------------------------------------------------------------------------- */
  19446. /*!
  19447. * @addtogroup TMR_Peripheral_Access_Layer TMR Peripheral Access Layer
  19448. * @{
  19449. */
  19450. /** TMR - Register Layout Typedef */
  19451. typedef struct {
  19452. struct { /* offset: 0x0, array step: 0x20 */
  19453. __IO uint16_t COMP1; /**< Timer Channel Compare Register 1, array offset: 0x0, array step: 0x20 */
  19454. __IO uint16_t COMP2; /**< Timer Channel Compare Register 2, array offset: 0x2, array step: 0x20 */
  19455. __IO uint16_t CAPT; /**< Timer Channel Capture Register, array offset: 0x4, array step: 0x20 */
  19456. __IO uint16_t LOAD; /**< Timer Channel Load Register, array offset: 0x6, array step: 0x20 */
  19457. __IO uint16_t HOLD; /**< Timer Channel Hold Register, array offset: 0x8, array step: 0x20 */
  19458. __IO uint16_t CNTR; /**< Timer Channel Counter Register, array offset: 0xA, array step: 0x20 */
  19459. __IO uint16_t CTRL; /**< Timer Channel Control Register, array offset: 0xC, array step: 0x20 */
  19460. __IO uint16_t SCTRL; /**< Timer Channel Status and Control Register, array offset: 0xE, array step: 0x20 */
  19461. __IO uint16_t CMPLD1; /**< Timer Channel Comparator Load Register 1, array offset: 0x10, array step: 0x20 */
  19462. __IO uint16_t CMPLD2; /**< Timer Channel Comparator Load Register 2, array offset: 0x12, array step: 0x20 */
  19463. __IO uint16_t CSCTRL; /**< Timer Channel Comparator Status and Control Register, array offset: 0x14, array step: 0x20 */
  19464. __IO uint16_t FILT; /**< Timer Channel Input Filter Register, array offset: 0x16, array step: 0x20 */
  19465. __IO uint16_t DMA; /**< Timer Channel DMA Enable Register, array offset: 0x18, array step: 0x20 */
  19466. uint8_t RESERVED_0[4];
  19467. __IO uint16_t ENBL; /**< Timer Channel Enable Register, array offset: 0x1E, array step: 0x20, this item is not available for all array instances */
  19468. } CHANNEL[4];
  19469. } TMR_Type;
  19470. /* ----------------------------------------------------------------------------
  19471. -- TMR Register Masks
  19472. ---------------------------------------------------------------------------- */
  19473. /*!
  19474. * @addtogroup TMR_Register_Masks TMR Register Masks
  19475. * @{
  19476. */
  19477. /*! @name COMP1 - Timer Channel Compare Register 1 */
  19478. #define TMR_COMP1_COMPARISON_1_MASK (0xFFFFU)
  19479. #define TMR_COMP1_COMPARISON_1_SHIFT (0U)
  19480. #define TMR_COMP1_COMPARISON_1(x) (((uint16_t)(((uint16_t)(x)) << TMR_COMP1_COMPARISON_1_SHIFT)) & TMR_COMP1_COMPARISON_1_MASK)
  19481. /* The count of TMR_COMP1 */
  19482. #define TMR_COMP1_COUNT (4U)
  19483. /*! @name COMP2 - Timer Channel Compare Register 2 */
  19484. #define TMR_COMP2_COMPARISON_2_MASK (0xFFFFU)
  19485. #define TMR_COMP2_COMPARISON_2_SHIFT (0U)
  19486. #define TMR_COMP2_COMPARISON_2(x) (((uint16_t)(((uint16_t)(x)) << TMR_COMP2_COMPARISON_2_SHIFT)) & TMR_COMP2_COMPARISON_2_MASK)
  19487. /* The count of TMR_COMP2 */
  19488. #define TMR_COMP2_COUNT (4U)
  19489. /*! @name CAPT - Timer Channel Capture Register */
  19490. #define TMR_CAPT_CAPTURE_MASK (0xFFFFU)
  19491. #define TMR_CAPT_CAPTURE_SHIFT (0U)
  19492. #define TMR_CAPT_CAPTURE(x) (((uint16_t)(((uint16_t)(x)) << TMR_CAPT_CAPTURE_SHIFT)) & TMR_CAPT_CAPTURE_MASK)
  19493. /* The count of TMR_CAPT */
  19494. #define TMR_CAPT_COUNT (4U)
  19495. /*! @name LOAD - Timer Channel Load Register */
  19496. #define TMR_LOAD_LOAD_MASK (0xFFFFU)
  19497. #define TMR_LOAD_LOAD_SHIFT (0U)
  19498. #define TMR_LOAD_LOAD(x) (((uint16_t)(((uint16_t)(x)) << TMR_LOAD_LOAD_SHIFT)) & TMR_LOAD_LOAD_MASK)
  19499. /* The count of TMR_LOAD */
  19500. #define TMR_LOAD_COUNT (4U)
  19501. /*! @name HOLD - Timer Channel Hold Register */
  19502. #define TMR_HOLD_HOLD_MASK (0xFFFFU)
  19503. #define TMR_HOLD_HOLD_SHIFT (0U)
  19504. #define TMR_HOLD_HOLD(x) (((uint16_t)(((uint16_t)(x)) << TMR_HOLD_HOLD_SHIFT)) & TMR_HOLD_HOLD_MASK)
  19505. /* The count of TMR_HOLD */
  19506. #define TMR_HOLD_COUNT (4U)
  19507. /*! @name CNTR - Timer Channel Counter Register */
  19508. #define TMR_CNTR_COUNTER_MASK (0xFFFFU)
  19509. #define TMR_CNTR_COUNTER_SHIFT (0U)
  19510. #define TMR_CNTR_COUNTER(x) (((uint16_t)(((uint16_t)(x)) << TMR_CNTR_COUNTER_SHIFT)) & TMR_CNTR_COUNTER_MASK)
  19511. /* The count of TMR_CNTR */
  19512. #define TMR_CNTR_COUNT (4U)
  19513. /*! @name CTRL - Timer Channel Control Register */
  19514. #define TMR_CTRL_OUTMODE_MASK (0x7U)
  19515. #define TMR_CTRL_OUTMODE_SHIFT (0U)
  19516. #define TMR_CTRL_OUTMODE(x) (((uint16_t)(((uint16_t)(x)) << TMR_CTRL_OUTMODE_SHIFT)) & TMR_CTRL_OUTMODE_MASK)
  19517. #define TMR_CTRL_COINIT_MASK (0x8U)
  19518. #define TMR_CTRL_COINIT_SHIFT (3U)
  19519. #define TMR_CTRL_COINIT(x) (((uint16_t)(((uint16_t)(x)) << TMR_CTRL_COINIT_SHIFT)) & TMR_CTRL_COINIT_MASK)
  19520. #define TMR_CTRL_DIR_MASK (0x10U)
  19521. #define TMR_CTRL_DIR_SHIFT (4U)
  19522. #define TMR_CTRL_DIR(x) (((uint16_t)(((uint16_t)(x)) << TMR_CTRL_DIR_SHIFT)) & TMR_CTRL_DIR_MASK)
  19523. #define TMR_CTRL_LENGTH_MASK (0x20U)
  19524. #define TMR_CTRL_LENGTH_SHIFT (5U)
  19525. #define TMR_CTRL_LENGTH(x) (((uint16_t)(((uint16_t)(x)) << TMR_CTRL_LENGTH_SHIFT)) & TMR_CTRL_LENGTH_MASK)
  19526. #define TMR_CTRL_ONCE_MASK (0x40U)
  19527. #define TMR_CTRL_ONCE_SHIFT (6U)
  19528. #define TMR_CTRL_ONCE(x) (((uint16_t)(((uint16_t)(x)) << TMR_CTRL_ONCE_SHIFT)) & TMR_CTRL_ONCE_MASK)
  19529. #define TMR_CTRL_SCS_MASK (0x180U)
  19530. #define TMR_CTRL_SCS_SHIFT (7U)
  19531. #define TMR_CTRL_SCS(x) (((uint16_t)(((uint16_t)(x)) << TMR_CTRL_SCS_SHIFT)) & TMR_CTRL_SCS_MASK)
  19532. #define TMR_CTRL_PCS_MASK (0x1E00U)
  19533. #define TMR_CTRL_PCS_SHIFT (9U)
  19534. #define TMR_CTRL_PCS(x) (((uint16_t)(((uint16_t)(x)) << TMR_CTRL_PCS_SHIFT)) & TMR_CTRL_PCS_MASK)
  19535. #define TMR_CTRL_CM_MASK (0xE000U)
  19536. #define TMR_CTRL_CM_SHIFT (13U)
  19537. #define TMR_CTRL_CM(x) (((uint16_t)(((uint16_t)(x)) << TMR_CTRL_CM_SHIFT)) & TMR_CTRL_CM_MASK)
  19538. /* The count of TMR_CTRL */
  19539. #define TMR_CTRL_COUNT (4U)
  19540. /*! @name SCTRL - Timer Channel Status and Control Register */
  19541. #define TMR_SCTRL_OEN_MASK (0x1U)
  19542. #define TMR_SCTRL_OEN_SHIFT (0U)
  19543. #define TMR_SCTRL_OEN(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_OEN_SHIFT)) & TMR_SCTRL_OEN_MASK)
  19544. #define TMR_SCTRL_OPS_MASK (0x2U)
  19545. #define TMR_SCTRL_OPS_SHIFT (1U)
  19546. #define TMR_SCTRL_OPS(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_OPS_SHIFT)) & TMR_SCTRL_OPS_MASK)
  19547. #define TMR_SCTRL_FORCE_MASK (0x4U)
  19548. #define TMR_SCTRL_FORCE_SHIFT (2U)
  19549. #define TMR_SCTRL_FORCE(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_FORCE_SHIFT)) & TMR_SCTRL_FORCE_MASK)
  19550. #define TMR_SCTRL_VAL_MASK (0x8U)
  19551. #define TMR_SCTRL_VAL_SHIFT (3U)
  19552. #define TMR_SCTRL_VAL(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_VAL_SHIFT)) & TMR_SCTRL_VAL_MASK)
  19553. #define TMR_SCTRL_EEOF_MASK (0x10U)
  19554. #define TMR_SCTRL_EEOF_SHIFT (4U)
  19555. #define TMR_SCTRL_EEOF(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_EEOF_SHIFT)) & TMR_SCTRL_EEOF_MASK)
  19556. #define TMR_SCTRL_MSTR_MASK (0x20U)
  19557. #define TMR_SCTRL_MSTR_SHIFT (5U)
  19558. #define TMR_SCTRL_MSTR(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_MSTR_SHIFT)) & TMR_SCTRL_MSTR_MASK)
  19559. #define TMR_SCTRL_CAPTURE_MODE_MASK (0xC0U)
  19560. #define TMR_SCTRL_CAPTURE_MODE_SHIFT (6U)
  19561. #define TMR_SCTRL_CAPTURE_MODE(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_CAPTURE_MODE_SHIFT)) & TMR_SCTRL_CAPTURE_MODE_MASK)
  19562. #define TMR_SCTRL_INPUT_MASK (0x100U)
  19563. #define TMR_SCTRL_INPUT_SHIFT (8U)
  19564. #define TMR_SCTRL_INPUT(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_INPUT_SHIFT)) & TMR_SCTRL_INPUT_MASK)
  19565. #define TMR_SCTRL_IPS_MASK (0x200U)
  19566. #define TMR_SCTRL_IPS_SHIFT (9U)
  19567. #define TMR_SCTRL_IPS(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_IPS_SHIFT)) & TMR_SCTRL_IPS_MASK)
  19568. #define TMR_SCTRL_IEFIE_MASK (0x400U)
  19569. #define TMR_SCTRL_IEFIE_SHIFT (10U)
  19570. #define TMR_SCTRL_IEFIE(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_IEFIE_SHIFT)) & TMR_SCTRL_IEFIE_MASK)
  19571. #define TMR_SCTRL_IEF_MASK (0x800U)
  19572. #define TMR_SCTRL_IEF_SHIFT (11U)
  19573. #define TMR_SCTRL_IEF(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_IEF_SHIFT)) & TMR_SCTRL_IEF_MASK)
  19574. #define TMR_SCTRL_TOFIE_MASK (0x1000U)
  19575. #define TMR_SCTRL_TOFIE_SHIFT (12U)
  19576. #define TMR_SCTRL_TOFIE(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_TOFIE_SHIFT)) & TMR_SCTRL_TOFIE_MASK)
  19577. #define TMR_SCTRL_TOF_MASK (0x2000U)
  19578. #define TMR_SCTRL_TOF_SHIFT (13U)
  19579. #define TMR_SCTRL_TOF(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_TOF_SHIFT)) & TMR_SCTRL_TOF_MASK)
  19580. #define TMR_SCTRL_TCFIE_MASK (0x4000U)
  19581. #define TMR_SCTRL_TCFIE_SHIFT (14U)
  19582. #define TMR_SCTRL_TCFIE(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_TCFIE_SHIFT)) & TMR_SCTRL_TCFIE_MASK)
  19583. #define TMR_SCTRL_TCF_MASK (0x8000U)
  19584. #define TMR_SCTRL_TCF_SHIFT (15U)
  19585. #define TMR_SCTRL_TCF(x) (((uint16_t)(((uint16_t)(x)) << TMR_SCTRL_TCF_SHIFT)) & TMR_SCTRL_TCF_MASK)
  19586. /* The count of TMR_SCTRL */
  19587. #define TMR_SCTRL_COUNT (4U)
  19588. /*! @name CMPLD1 - Timer Channel Comparator Load Register 1 */
  19589. #define TMR_CMPLD1_COMPARATOR_LOAD_1_MASK (0xFFFFU)
  19590. #define TMR_CMPLD1_COMPARATOR_LOAD_1_SHIFT (0U)
  19591. #define TMR_CMPLD1_COMPARATOR_LOAD_1(x) (((uint16_t)(((uint16_t)(x)) << TMR_CMPLD1_COMPARATOR_LOAD_1_SHIFT)) & TMR_CMPLD1_COMPARATOR_LOAD_1_MASK)
  19592. /* The count of TMR_CMPLD1 */
  19593. #define TMR_CMPLD1_COUNT (4U)
  19594. /*! @name CMPLD2 - Timer Channel Comparator Load Register 2 */
  19595. #define TMR_CMPLD2_COMPARATOR_LOAD_2_MASK (0xFFFFU)
  19596. #define TMR_CMPLD2_COMPARATOR_LOAD_2_SHIFT (0U)
  19597. #define TMR_CMPLD2_COMPARATOR_LOAD_2(x) (((uint16_t)(((uint16_t)(x)) << TMR_CMPLD2_COMPARATOR_LOAD_2_SHIFT)) & TMR_CMPLD2_COMPARATOR_LOAD_2_MASK)
  19598. /* The count of TMR_CMPLD2 */
  19599. #define TMR_CMPLD2_COUNT (4U)
  19600. /*! @name CSCTRL - Timer Channel Comparator Status and Control Register */
  19601. #define TMR_CSCTRL_CL1_MASK (0x3U)
  19602. #define TMR_CSCTRL_CL1_SHIFT (0U)
  19603. #define TMR_CSCTRL_CL1(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_CL1_SHIFT)) & TMR_CSCTRL_CL1_MASK)
  19604. #define TMR_CSCTRL_CL2_MASK (0xCU)
  19605. #define TMR_CSCTRL_CL2_SHIFT (2U)
  19606. #define TMR_CSCTRL_CL2(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_CL2_SHIFT)) & TMR_CSCTRL_CL2_MASK)
  19607. #define TMR_CSCTRL_TCF1_MASK (0x10U)
  19608. #define TMR_CSCTRL_TCF1_SHIFT (4U)
  19609. #define TMR_CSCTRL_TCF1(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_TCF1_SHIFT)) & TMR_CSCTRL_TCF1_MASK)
  19610. #define TMR_CSCTRL_TCF2_MASK (0x20U)
  19611. #define TMR_CSCTRL_TCF2_SHIFT (5U)
  19612. #define TMR_CSCTRL_TCF2(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_TCF2_SHIFT)) & TMR_CSCTRL_TCF2_MASK)
  19613. #define TMR_CSCTRL_TCF1EN_MASK (0x40U)
  19614. #define TMR_CSCTRL_TCF1EN_SHIFT (6U)
  19615. #define TMR_CSCTRL_TCF1EN(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_TCF1EN_SHIFT)) & TMR_CSCTRL_TCF1EN_MASK)
  19616. #define TMR_CSCTRL_TCF2EN_MASK (0x80U)
  19617. #define TMR_CSCTRL_TCF2EN_SHIFT (7U)
  19618. #define TMR_CSCTRL_TCF2EN(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_TCF2EN_SHIFT)) & TMR_CSCTRL_TCF2EN_MASK)
  19619. #define TMR_CSCTRL_UP_MASK (0x200U)
  19620. #define TMR_CSCTRL_UP_SHIFT (9U)
  19621. #define TMR_CSCTRL_UP(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_UP_SHIFT)) & TMR_CSCTRL_UP_MASK)
  19622. #define TMR_CSCTRL_TCI_MASK (0x400U)
  19623. #define TMR_CSCTRL_TCI_SHIFT (10U)
  19624. #define TMR_CSCTRL_TCI(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_TCI_SHIFT)) & TMR_CSCTRL_TCI_MASK)
  19625. #define TMR_CSCTRL_ROC_MASK (0x800U)
  19626. #define TMR_CSCTRL_ROC_SHIFT (11U)
  19627. #define TMR_CSCTRL_ROC(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_ROC_SHIFT)) & TMR_CSCTRL_ROC_MASK)
  19628. #define TMR_CSCTRL_ALT_LOAD_MASK (0x1000U)
  19629. #define TMR_CSCTRL_ALT_LOAD_SHIFT (12U)
  19630. #define TMR_CSCTRL_ALT_LOAD(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_ALT_LOAD_SHIFT)) & TMR_CSCTRL_ALT_LOAD_MASK)
  19631. #define TMR_CSCTRL_FAULT_MASK (0x2000U)
  19632. #define TMR_CSCTRL_FAULT_SHIFT (13U)
  19633. #define TMR_CSCTRL_FAULT(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_FAULT_SHIFT)) & TMR_CSCTRL_FAULT_MASK)
  19634. #define TMR_CSCTRL_DBG_EN_MASK (0xC000U)
  19635. #define TMR_CSCTRL_DBG_EN_SHIFT (14U)
  19636. #define TMR_CSCTRL_DBG_EN(x) (((uint16_t)(((uint16_t)(x)) << TMR_CSCTRL_DBG_EN_SHIFT)) & TMR_CSCTRL_DBG_EN_MASK)
  19637. /* The count of TMR_CSCTRL */
  19638. #define TMR_CSCTRL_COUNT (4U)
  19639. /*! @name FILT - Timer Channel Input Filter Register */
  19640. #define TMR_FILT_FILT_PER_MASK (0xFFU)
  19641. #define TMR_FILT_FILT_PER_SHIFT (0U)
  19642. #define TMR_FILT_FILT_PER(x) (((uint16_t)(((uint16_t)(x)) << TMR_FILT_FILT_PER_SHIFT)) & TMR_FILT_FILT_PER_MASK)
  19643. #define TMR_FILT_FILT_CNT_MASK (0x700U)
  19644. #define TMR_FILT_FILT_CNT_SHIFT (8U)
  19645. #define TMR_FILT_FILT_CNT(x) (((uint16_t)(((uint16_t)(x)) << TMR_FILT_FILT_CNT_SHIFT)) & TMR_FILT_FILT_CNT_MASK)
  19646. /* The count of TMR_FILT */
  19647. #define TMR_FILT_COUNT (4U)
  19648. /*! @name DMA - Timer Channel DMA Enable Register */
  19649. #define TMR_DMA_IEFDE_MASK (0x1U)
  19650. #define TMR_DMA_IEFDE_SHIFT (0U)
  19651. #define TMR_DMA_IEFDE(x) (((uint16_t)(((uint16_t)(x)) << TMR_DMA_IEFDE_SHIFT)) & TMR_DMA_IEFDE_MASK)
  19652. #define TMR_DMA_CMPLD1DE_MASK (0x2U)
  19653. #define TMR_DMA_CMPLD1DE_SHIFT (1U)
  19654. #define TMR_DMA_CMPLD1DE(x) (((uint16_t)(((uint16_t)(x)) << TMR_DMA_CMPLD1DE_SHIFT)) & TMR_DMA_CMPLD1DE_MASK)
  19655. #define TMR_DMA_CMPLD2DE_MASK (0x4U)
  19656. #define TMR_DMA_CMPLD2DE_SHIFT (2U)
  19657. #define TMR_DMA_CMPLD2DE(x) (((uint16_t)(((uint16_t)(x)) << TMR_DMA_CMPLD2DE_SHIFT)) & TMR_DMA_CMPLD2DE_MASK)
  19658. /* The count of TMR_DMA */
  19659. #define TMR_DMA_COUNT (4U)
  19660. /*! @name ENBL - Timer Channel Enable Register */
  19661. #define TMR_ENBL_ENBL_MASK (0xFU)
  19662. #define TMR_ENBL_ENBL_SHIFT (0U)
  19663. #define TMR_ENBL_ENBL(x) (((uint16_t)(((uint16_t)(x)) << TMR_ENBL_ENBL_SHIFT)) & TMR_ENBL_ENBL_MASK)
  19664. /* The count of TMR_ENBL */
  19665. #define TMR_ENBL_COUNT (4U)
  19666. /*!
  19667. * @}
  19668. */ /* end of group TMR_Register_Masks */
  19669. /* TMR - Peripheral instance base addresses */
  19670. /** Peripheral TMR1 base address */
  19671. #define TMR1_BASE (0x401DC000u)
  19672. /** Peripheral TMR1 base pointer */
  19673. #define TMR1 ((TMR_Type *)TMR1_BASE)
  19674. /** Peripheral TMR2 base address */
  19675. #define TMR2_BASE (0x401E0000u)
  19676. /** Peripheral TMR2 base pointer */
  19677. #define TMR2 ((TMR_Type *)TMR2_BASE)
  19678. /** Peripheral TMR3 base address */
  19679. #define TMR3_BASE (0x401E4000u)
  19680. /** Peripheral TMR3 base pointer */
  19681. #define TMR3 ((TMR_Type *)TMR3_BASE)
  19682. /** Peripheral TMR4 base address */
  19683. #define TMR4_BASE (0x401E8000u)
  19684. /** Peripheral TMR4 base pointer */
  19685. #define TMR4 ((TMR_Type *)TMR4_BASE)
  19686. /** Array initializer of TMR peripheral base addresses */
  19687. #define TMR_BASE_ADDRS { 0u, TMR1_BASE, TMR2_BASE, TMR3_BASE, TMR4_BASE }
  19688. /** Array initializer of TMR peripheral base pointers */
  19689. #define TMR_BASE_PTRS { (TMR_Type *)0u, TMR1, TMR2, TMR3, TMR4 }
  19690. /** Interrupt vectors for the TMR peripheral type */
  19691. #define TMR_IRQS { NotAvail_IRQn, TMR1_IRQn, TMR2_IRQn, TMR3_IRQn, TMR4_IRQn }
  19692. /*!
  19693. * @}
  19694. */ /* end of group TMR_Peripheral_Access_Layer */
  19695. /* ----------------------------------------------------------------------------
  19696. -- TRNG Peripheral Access Layer
  19697. ---------------------------------------------------------------------------- */
  19698. /*!
  19699. * @addtogroup TRNG_Peripheral_Access_Layer TRNG Peripheral Access Layer
  19700. * @{
  19701. */
  19702. /** TRNG - Register Layout Typedef */
  19703. typedef struct {
  19704. __IO uint32_t MCTL; /**< Miscellaneous Control Register, offset: 0x0 */
  19705. __IO uint32_t SCMISC; /**< Statistical Check Miscellaneous Register, offset: 0x4 */
  19706. __IO uint32_t PKRRNG; /**< Poker Range Register, offset: 0x8 */
  19707. union { /* offset: 0xC */
  19708. __IO uint32_t PKRMAX; /**< Poker Maximum Limit Register, offset: 0xC */
  19709. __I uint32_t PKRSQ; /**< Poker Square Calculation Result Register, offset: 0xC */
  19710. };
  19711. __IO uint32_t SDCTL; /**< Seed Control Register, offset: 0x10 */
  19712. union { /* offset: 0x14 */
  19713. __IO uint32_t SBLIM; /**< Sparse Bit Limit Register, offset: 0x14 */
  19714. __I uint32_t TOTSAM; /**< Total Samples Register, offset: 0x14 */
  19715. };
  19716. __IO uint32_t FRQMIN; /**< Frequency Count Minimum Limit Register, offset: 0x18 */
  19717. union { /* offset: 0x1C */
  19718. __I uint32_t FRQCNT; /**< Frequency Count Register, offset: 0x1C */
  19719. __IO uint32_t FRQMAX; /**< Frequency Count Maximum Limit Register, offset: 0x1C */
  19720. };
  19721. union { /* offset: 0x20 */
  19722. __I uint32_t SCMC; /**< Statistical Check Monobit Count Register, offset: 0x20 */
  19723. __IO uint32_t SCML; /**< Statistical Check Monobit Limit Register, offset: 0x20 */
  19724. };
  19725. union { /* offset: 0x24 */
  19726. __I uint32_t SCR1C; /**< Statistical Check Run Length 1 Count Register, offset: 0x24 */
  19727. __IO uint32_t SCR1L; /**< Statistical Check Run Length 1 Limit Register, offset: 0x24 */
  19728. };
  19729. union { /* offset: 0x28 */
  19730. __I uint32_t SCR2C; /**< Statistical Check Run Length 2 Count Register, offset: 0x28 */
  19731. __IO uint32_t SCR2L; /**< Statistical Check Run Length 2 Limit Register, offset: 0x28 */
  19732. };
  19733. union { /* offset: 0x2C */
  19734. __I uint32_t SCR3C; /**< Statistical Check Run Length 3 Count Register, offset: 0x2C */
  19735. __IO uint32_t SCR3L; /**< Statistical Check Run Length 3 Limit Register, offset: 0x2C */
  19736. };
  19737. union { /* offset: 0x30 */
  19738. __I uint32_t SCR4C; /**< Statistical Check Run Length 4 Count Register, offset: 0x30 */
  19739. __IO uint32_t SCR4L; /**< Statistical Check Run Length 4 Limit Register, offset: 0x30 */
  19740. };
  19741. union { /* offset: 0x34 */
  19742. __I uint32_t SCR5C; /**< Statistical Check Run Length 5 Count Register, offset: 0x34 */
  19743. __IO uint32_t SCR5L; /**< Statistical Check Run Length 5 Limit Register, offset: 0x34 */
  19744. };
  19745. union { /* offset: 0x38 */
  19746. __I uint32_t SCR6PC; /**< Statistical Check Run Length 6+ Count Register, offset: 0x38 */
  19747. __IO uint32_t SCR6PL; /**< Statistical Check Run Length 6+ Limit Register, offset: 0x38 */
  19748. };
  19749. __I uint32_t STATUS; /**< Status Register, offset: 0x3C */
  19750. __I uint32_t ENT[16]; /**< Entropy Read Register, array offset: 0x40, array step: 0x4 */
  19751. __I uint32_t PKRCNT10; /**< Statistical Check Poker Count 1 and 0 Register, offset: 0x80 */
  19752. __I uint32_t PKRCNT32; /**< Statistical Check Poker Count 3 and 2 Register, offset: 0x84 */
  19753. __I uint32_t PKRCNT54; /**< Statistical Check Poker Count 5 and 4 Register, offset: 0x88 */
  19754. __I uint32_t PKRCNT76; /**< Statistical Check Poker Count 7 and 6 Register, offset: 0x8C */
  19755. __I uint32_t PKRCNT98; /**< Statistical Check Poker Count 9 and 8 Register, offset: 0x90 */
  19756. __I uint32_t PKRCNTBA; /**< Statistical Check Poker Count B and A Register, offset: 0x94 */
  19757. __I uint32_t PKRCNTDC; /**< Statistical Check Poker Count D and C Register, offset: 0x98 */
  19758. __I uint32_t PKRCNTFE; /**< Statistical Check Poker Count F and E Register, offset: 0x9C */
  19759. __IO uint32_t SEC_CFG; /**< Security Configuration Register, offset: 0xA0 */
  19760. __IO uint32_t INT_CTRL; /**< Interrupt Control Register, offset: 0xA4 */
  19761. __IO uint32_t INT_MASK; /**< Mask Register, offset: 0xA8 */
  19762. __I uint32_t INT_STATUS; /**< Interrupt Status Register, offset: 0xAC */
  19763. uint8_t RESERVED_0[64];
  19764. __I uint32_t VID1; /**< Version ID Register (MS), offset: 0xF0 */
  19765. __I uint32_t VID2; /**< Version ID Register (LS), offset: 0xF4 */
  19766. } TRNG_Type;
  19767. /* ----------------------------------------------------------------------------
  19768. -- TRNG Register Masks
  19769. ---------------------------------------------------------------------------- */
  19770. /*!
  19771. * @addtogroup TRNG_Register_Masks TRNG Register Masks
  19772. * @{
  19773. */
  19774. /*! @name MCTL - Miscellaneous Control Register */
  19775. #define TRNG_MCTL_SAMP_MODE_MASK (0x3U)
  19776. #define TRNG_MCTL_SAMP_MODE_SHIFT (0U)
  19777. #define TRNG_MCTL_SAMP_MODE(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_SAMP_MODE_SHIFT)) & TRNG_MCTL_SAMP_MODE_MASK)
  19778. #define TRNG_MCTL_OSC_DIV_MASK (0xCU)
  19779. #define TRNG_MCTL_OSC_DIV_SHIFT (2U)
  19780. #define TRNG_MCTL_OSC_DIV(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_OSC_DIV_SHIFT)) & TRNG_MCTL_OSC_DIV_MASK)
  19781. #define TRNG_MCTL_UNUSED4_MASK (0x10U)
  19782. #define TRNG_MCTL_UNUSED4_SHIFT (4U)
  19783. #define TRNG_MCTL_UNUSED4(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_UNUSED4_SHIFT)) & TRNG_MCTL_UNUSED4_MASK)
  19784. #define TRNG_MCTL_UNUSED5_MASK (0x20U)
  19785. #define TRNG_MCTL_UNUSED5_SHIFT (5U)
  19786. #define TRNG_MCTL_UNUSED5(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_UNUSED5_SHIFT)) & TRNG_MCTL_UNUSED5_MASK)
  19787. #define TRNG_MCTL_RST_DEF_MASK (0x40U)
  19788. #define TRNG_MCTL_RST_DEF_SHIFT (6U)
  19789. #define TRNG_MCTL_RST_DEF(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_RST_DEF_SHIFT)) & TRNG_MCTL_RST_DEF_MASK)
  19790. #define TRNG_MCTL_FOR_SCLK_MASK (0x80U)
  19791. #define TRNG_MCTL_FOR_SCLK_SHIFT (7U)
  19792. #define TRNG_MCTL_FOR_SCLK(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_FOR_SCLK_SHIFT)) & TRNG_MCTL_FOR_SCLK_MASK)
  19793. #define TRNG_MCTL_FCT_FAIL_MASK (0x100U)
  19794. #define TRNG_MCTL_FCT_FAIL_SHIFT (8U)
  19795. #define TRNG_MCTL_FCT_FAIL(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_FCT_FAIL_SHIFT)) & TRNG_MCTL_FCT_FAIL_MASK)
  19796. #define TRNG_MCTL_FCT_VAL_MASK (0x200U)
  19797. #define TRNG_MCTL_FCT_VAL_SHIFT (9U)
  19798. #define TRNG_MCTL_FCT_VAL(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_FCT_VAL_SHIFT)) & TRNG_MCTL_FCT_VAL_MASK)
  19799. #define TRNG_MCTL_ENT_VAL_MASK (0x400U)
  19800. #define TRNG_MCTL_ENT_VAL_SHIFT (10U)
  19801. #define TRNG_MCTL_ENT_VAL(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_ENT_VAL_SHIFT)) & TRNG_MCTL_ENT_VAL_MASK)
  19802. #define TRNG_MCTL_TST_OUT_MASK (0x800U)
  19803. #define TRNG_MCTL_TST_OUT_SHIFT (11U)
  19804. #define TRNG_MCTL_TST_OUT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_TST_OUT_SHIFT)) & TRNG_MCTL_TST_OUT_MASK)
  19805. #define TRNG_MCTL_ERR_MASK (0x1000U)
  19806. #define TRNG_MCTL_ERR_SHIFT (12U)
  19807. #define TRNG_MCTL_ERR(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_ERR_SHIFT)) & TRNG_MCTL_ERR_MASK)
  19808. #define TRNG_MCTL_TSTOP_OK_MASK (0x2000U)
  19809. #define TRNG_MCTL_TSTOP_OK_SHIFT (13U)
  19810. #define TRNG_MCTL_TSTOP_OK(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_TSTOP_OK_SHIFT)) & TRNG_MCTL_TSTOP_OK_MASK)
  19811. #define TRNG_MCTL_LRUN_CONT_MASK (0x4000U)
  19812. #define TRNG_MCTL_LRUN_CONT_SHIFT (14U)
  19813. #define TRNG_MCTL_LRUN_CONT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_LRUN_CONT_SHIFT)) & TRNG_MCTL_LRUN_CONT_MASK)
  19814. #define TRNG_MCTL_PRGM_MASK (0x10000U)
  19815. #define TRNG_MCTL_PRGM_SHIFT (16U)
  19816. #define TRNG_MCTL_PRGM(x) (((uint32_t)(((uint32_t)(x)) << TRNG_MCTL_PRGM_SHIFT)) & TRNG_MCTL_PRGM_MASK)
  19817. /*! @name SCMISC - Statistical Check Miscellaneous Register */
  19818. #define TRNG_SCMISC_LRUN_MAX_MASK (0xFFU)
  19819. #define TRNG_SCMISC_LRUN_MAX_SHIFT (0U)
  19820. #define TRNG_SCMISC_LRUN_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCMISC_LRUN_MAX_SHIFT)) & TRNG_SCMISC_LRUN_MAX_MASK)
  19821. #define TRNG_SCMISC_RTY_CT_MASK (0xF0000U)
  19822. #define TRNG_SCMISC_RTY_CT_SHIFT (16U)
  19823. #define TRNG_SCMISC_RTY_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCMISC_RTY_CT_SHIFT)) & TRNG_SCMISC_RTY_CT_MASK)
  19824. /*! @name PKRRNG - Poker Range Register */
  19825. #define TRNG_PKRRNG_PKR_RNG_MASK (0xFFFFU)
  19826. #define TRNG_PKRRNG_PKR_RNG_SHIFT (0U)
  19827. #define TRNG_PKRRNG_PKR_RNG(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRRNG_PKR_RNG_SHIFT)) & TRNG_PKRRNG_PKR_RNG_MASK)
  19828. /*! @name PKRMAX - Poker Maximum Limit Register */
  19829. #define TRNG_PKRMAX_PKR_MAX_MASK (0xFFFFFFU)
  19830. #define TRNG_PKRMAX_PKR_MAX_SHIFT (0U)
  19831. #define TRNG_PKRMAX_PKR_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRMAX_PKR_MAX_SHIFT)) & TRNG_PKRMAX_PKR_MAX_MASK)
  19832. /*! @name PKRSQ - Poker Square Calculation Result Register */
  19833. #define TRNG_PKRSQ_PKR_SQ_MASK (0xFFFFFFU)
  19834. #define TRNG_PKRSQ_PKR_SQ_SHIFT (0U)
  19835. #define TRNG_PKRSQ_PKR_SQ(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRSQ_PKR_SQ_SHIFT)) & TRNG_PKRSQ_PKR_SQ_MASK)
  19836. /*! @name SDCTL - Seed Control Register */
  19837. #define TRNG_SDCTL_SAMP_SIZE_MASK (0xFFFFU)
  19838. #define TRNG_SDCTL_SAMP_SIZE_SHIFT (0U)
  19839. #define TRNG_SDCTL_SAMP_SIZE(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SDCTL_SAMP_SIZE_SHIFT)) & TRNG_SDCTL_SAMP_SIZE_MASK)
  19840. #define TRNG_SDCTL_ENT_DLY_MASK (0xFFFF0000U)
  19841. #define TRNG_SDCTL_ENT_DLY_SHIFT (16U)
  19842. #define TRNG_SDCTL_ENT_DLY(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SDCTL_ENT_DLY_SHIFT)) & TRNG_SDCTL_ENT_DLY_MASK)
  19843. /*! @name SBLIM - Sparse Bit Limit Register */
  19844. #define TRNG_SBLIM_SB_LIM_MASK (0x3FFU)
  19845. #define TRNG_SBLIM_SB_LIM_SHIFT (0U)
  19846. #define TRNG_SBLIM_SB_LIM(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SBLIM_SB_LIM_SHIFT)) & TRNG_SBLIM_SB_LIM_MASK)
  19847. /*! @name TOTSAM - Total Samples Register */
  19848. #define TRNG_TOTSAM_TOT_SAM_MASK (0xFFFFFU)
  19849. #define TRNG_TOTSAM_TOT_SAM_SHIFT (0U)
  19850. #define TRNG_TOTSAM_TOT_SAM(x) (((uint32_t)(((uint32_t)(x)) << TRNG_TOTSAM_TOT_SAM_SHIFT)) & TRNG_TOTSAM_TOT_SAM_MASK)
  19851. /*! @name FRQMIN - Frequency Count Minimum Limit Register */
  19852. #define TRNG_FRQMIN_FRQ_MIN_MASK (0x3FFFFFU)
  19853. #define TRNG_FRQMIN_FRQ_MIN_SHIFT (0U)
  19854. #define TRNG_FRQMIN_FRQ_MIN(x) (((uint32_t)(((uint32_t)(x)) << TRNG_FRQMIN_FRQ_MIN_SHIFT)) & TRNG_FRQMIN_FRQ_MIN_MASK)
  19855. /*! @name FRQCNT - Frequency Count Register */
  19856. #define TRNG_FRQCNT_FRQ_CT_MASK (0x3FFFFFU)
  19857. #define TRNG_FRQCNT_FRQ_CT_SHIFT (0U)
  19858. #define TRNG_FRQCNT_FRQ_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_FRQCNT_FRQ_CT_SHIFT)) & TRNG_FRQCNT_FRQ_CT_MASK)
  19859. /*! @name FRQMAX - Frequency Count Maximum Limit Register */
  19860. #define TRNG_FRQMAX_FRQ_MAX_MASK (0x3FFFFFU)
  19861. #define TRNG_FRQMAX_FRQ_MAX_SHIFT (0U)
  19862. #define TRNG_FRQMAX_FRQ_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_FRQMAX_FRQ_MAX_SHIFT)) & TRNG_FRQMAX_FRQ_MAX_MASK)
  19863. /*! @name SCMC - Statistical Check Monobit Count Register */
  19864. #define TRNG_SCMC_MONO_CT_MASK (0xFFFFU)
  19865. #define TRNG_SCMC_MONO_CT_SHIFT (0U)
  19866. #define TRNG_SCMC_MONO_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCMC_MONO_CT_SHIFT)) & TRNG_SCMC_MONO_CT_MASK)
  19867. /*! @name SCML - Statistical Check Monobit Limit Register */
  19868. #define TRNG_SCML_MONO_MAX_MASK (0xFFFFU)
  19869. #define TRNG_SCML_MONO_MAX_SHIFT (0U)
  19870. #define TRNG_SCML_MONO_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCML_MONO_MAX_SHIFT)) & TRNG_SCML_MONO_MAX_MASK)
  19871. #define TRNG_SCML_MONO_RNG_MASK (0xFFFF0000U)
  19872. #define TRNG_SCML_MONO_RNG_SHIFT (16U)
  19873. #define TRNG_SCML_MONO_RNG(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCML_MONO_RNG_SHIFT)) & TRNG_SCML_MONO_RNG_MASK)
  19874. /*! @name SCR1C - Statistical Check Run Length 1 Count Register */
  19875. #define TRNG_SCR1C_R1_0_CT_MASK (0x7FFFU)
  19876. #define TRNG_SCR1C_R1_0_CT_SHIFT (0U)
  19877. #define TRNG_SCR1C_R1_0_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR1C_R1_0_CT_SHIFT)) & TRNG_SCR1C_R1_0_CT_MASK)
  19878. #define TRNG_SCR1C_R1_1_CT_MASK (0x7FFF0000U)
  19879. #define TRNG_SCR1C_R1_1_CT_SHIFT (16U)
  19880. #define TRNG_SCR1C_R1_1_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR1C_R1_1_CT_SHIFT)) & TRNG_SCR1C_R1_1_CT_MASK)
  19881. /*! @name SCR1L - Statistical Check Run Length 1 Limit Register */
  19882. #define TRNG_SCR1L_RUN1_MAX_MASK (0x7FFFU)
  19883. #define TRNG_SCR1L_RUN1_MAX_SHIFT (0U)
  19884. #define TRNG_SCR1L_RUN1_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR1L_RUN1_MAX_SHIFT)) & TRNG_SCR1L_RUN1_MAX_MASK)
  19885. #define TRNG_SCR1L_RUN1_RNG_MASK (0x7FFF0000U)
  19886. #define TRNG_SCR1L_RUN1_RNG_SHIFT (16U)
  19887. #define TRNG_SCR1L_RUN1_RNG(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR1L_RUN1_RNG_SHIFT)) & TRNG_SCR1L_RUN1_RNG_MASK)
  19888. /*! @name SCR2C - Statistical Check Run Length 2 Count Register */
  19889. #define TRNG_SCR2C_R2_0_CT_MASK (0x3FFFU)
  19890. #define TRNG_SCR2C_R2_0_CT_SHIFT (0U)
  19891. #define TRNG_SCR2C_R2_0_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR2C_R2_0_CT_SHIFT)) & TRNG_SCR2C_R2_0_CT_MASK)
  19892. #define TRNG_SCR2C_R2_1_CT_MASK (0x3FFF0000U)
  19893. #define TRNG_SCR2C_R2_1_CT_SHIFT (16U)
  19894. #define TRNG_SCR2C_R2_1_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR2C_R2_1_CT_SHIFT)) & TRNG_SCR2C_R2_1_CT_MASK)
  19895. /*! @name SCR2L - Statistical Check Run Length 2 Limit Register */
  19896. #define TRNG_SCR2L_RUN2_MAX_MASK (0x3FFFU)
  19897. #define TRNG_SCR2L_RUN2_MAX_SHIFT (0U)
  19898. #define TRNG_SCR2L_RUN2_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR2L_RUN2_MAX_SHIFT)) & TRNG_SCR2L_RUN2_MAX_MASK)
  19899. #define TRNG_SCR2L_RUN2_RNG_MASK (0x3FFF0000U)
  19900. #define TRNG_SCR2L_RUN2_RNG_SHIFT (16U)
  19901. #define TRNG_SCR2L_RUN2_RNG(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR2L_RUN2_RNG_SHIFT)) & TRNG_SCR2L_RUN2_RNG_MASK)
  19902. /*! @name SCR3C - Statistical Check Run Length 3 Count Register */
  19903. #define TRNG_SCR3C_R3_0_CT_MASK (0x1FFFU)
  19904. #define TRNG_SCR3C_R3_0_CT_SHIFT (0U)
  19905. #define TRNG_SCR3C_R3_0_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR3C_R3_0_CT_SHIFT)) & TRNG_SCR3C_R3_0_CT_MASK)
  19906. #define TRNG_SCR3C_R3_1_CT_MASK (0x1FFF0000U)
  19907. #define TRNG_SCR3C_R3_1_CT_SHIFT (16U)
  19908. #define TRNG_SCR3C_R3_1_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR3C_R3_1_CT_SHIFT)) & TRNG_SCR3C_R3_1_CT_MASK)
  19909. /*! @name SCR3L - Statistical Check Run Length 3 Limit Register */
  19910. #define TRNG_SCR3L_RUN3_MAX_MASK (0x1FFFU)
  19911. #define TRNG_SCR3L_RUN3_MAX_SHIFT (0U)
  19912. #define TRNG_SCR3L_RUN3_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR3L_RUN3_MAX_SHIFT)) & TRNG_SCR3L_RUN3_MAX_MASK)
  19913. #define TRNG_SCR3L_RUN3_RNG_MASK (0x1FFF0000U)
  19914. #define TRNG_SCR3L_RUN3_RNG_SHIFT (16U)
  19915. #define TRNG_SCR3L_RUN3_RNG(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR3L_RUN3_RNG_SHIFT)) & TRNG_SCR3L_RUN3_RNG_MASK)
  19916. /*! @name SCR4C - Statistical Check Run Length 4 Count Register */
  19917. #define TRNG_SCR4C_R4_0_CT_MASK (0xFFFU)
  19918. #define TRNG_SCR4C_R4_0_CT_SHIFT (0U)
  19919. #define TRNG_SCR4C_R4_0_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR4C_R4_0_CT_SHIFT)) & TRNG_SCR4C_R4_0_CT_MASK)
  19920. #define TRNG_SCR4C_R4_1_CT_MASK (0xFFF0000U)
  19921. #define TRNG_SCR4C_R4_1_CT_SHIFT (16U)
  19922. #define TRNG_SCR4C_R4_1_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR4C_R4_1_CT_SHIFT)) & TRNG_SCR4C_R4_1_CT_MASK)
  19923. /*! @name SCR4L - Statistical Check Run Length 4 Limit Register */
  19924. #define TRNG_SCR4L_RUN4_MAX_MASK (0xFFFU)
  19925. #define TRNG_SCR4L_RUN4_MAX_SHIFT (0U)
  19926. #define TRNG_SCR4L_RUN4_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR4L_RUN4_MAX_SHIFT)) & TRNG_SCR4L_RUN4_MAX_MASK)
  19927. #define TRNG_SCR4L_RUN4_RNG_MASK (0xFFF0000U)
  19928. #define TRNG_SCR4L_RUN4_RNG_SHIFT (16U)
  19929. #define TRNG_SCR4L_RUN4_RNG(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR4L_RUN4_RNG_SHIFT)) & TRNG_SCR4L_RUN4_RNG_MASK)
  19930. /*! @name SCR5C - Statistical Check Run Length 5 Count Register */
  19931. #define TRNG_SCR5C_R5_0_CT_MASK (0x7FFU)
  19932. #define TRNG_SCR5C_R5_0_CT_SHIFT (0U)
  19933. #define TRNG_SCR5C_R5_0_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR5C_R5_0_CT_SHIFT)) & TRNG_SCR5C_R5_0_CT_MASK)
  19934. #define TRNG_SCR5C_R5_1_CT_MASK (0x7FF0000U)
  19935. #define TRNG_SCR5C_R5_1_CT_SHIFT (16U)
  19936. #define TRNG_SCR5C_R5_1_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR5C_R5_1_CT_SHIFT)) & TRNG_SCR5C_R5_1_CT_MASK)
  19937. /*! @name SCR5L - Statistical Check Run Length 5 Limit Register */
  19938. #define TRNG_SCR5L_RUN5_MAX_MASK (0x7FFU)
  19939. #define TRNG_SCR5L_RUN5_MAX_SHIFT (0U)
  19940. #define TRNG_SCR5L_RUN5_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR5L_RUN5_MAX_SHIFT)) & TRNG_SCR5L_RUN5_MAX_MASK)
  19941. #define TRNG_SCR5L_RUN5_RNG_MASK (0x7FF0000U)
  19942. #define TRNG_SCR5L_RUN5_RNG_SHIFT (16U)
  19943. #define TRNG_SCR5L_RUN5_RNG(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR5L_RUN5_RNG_SHIFT)) & TRNG_SCR5L_RUN5_RNG_MASK)
  19944. /*! @name SCR6PC - Statistical Check Run Length 6+ Count Register */
  19945. #define TRNG_SCR6PC_R6P_0_CT_MASK (0x7FFU)
  19946. #define TRNG_SCR6PC_R6P_0_CT_SHIFT (0U)
  19947. #define TRNG_SCR6PC_R6P_0_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR6PC_R6P_0_CT_SHIFT)) & TRNG_SCR6PC_R6P_0_CT_MASK)
  19948. #define TRNG_SCR6PC_R6P_1_CT_MASK (0x7FF0000U)
  19949. #define TRNG_SCR6PC_R6P_1_CT_SHIFT (16U)
  19950. #define TRNG_SCR6PC_R6P_1_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR6PC_R6P_1_CT_SHIFT)) & TRNG_SCR6PC_R6P_1_CT_MASK)
  19951. /*! @name SCR6PL - Statistical Check Run Length 6+ Limit Register */
  19952. #define TRNG_SCR6PL_RUN6P_MAX_MASK (0x7FFU)
  19953. #define TRNG_SCR6PL_RUN6P_MAX_SHIFT (0U)
  19954. #define TRNG_SCR6PL_RUN6P_MAX(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR6PL_RUN6P_MAX_SHIFT)) & TRNG_SCR6PL_RUN6P_MAX_MASK)
  19955. #define TRNG_SCR6PL_RUN6P_RNG_MASK (0x7FF0000U)
  19956. #define TRNG_SCR6PL_RUN6P_RNG_SHIFT (16U)
  19957. #define TRNG_SCR6PL_RUN6P_RNG(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SCR6PL_RUN6P_RNG_SHIFT)) & TRNG_SCR6PL_RUN6P_RNG_MASK)
  19958. /*! @name STATUS - Status Register */
  19959. #define TRNG_STATUS_TF1BR0_MASK (0x1U)
  19960. #define TRNG_STATUS_TF1BR0_SHIFT (0U)
  19961. #define TRNG_STATUS_TF1BR0(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF1BR0_SHIFT)) & TRNG_STATUS_TF1BR0_MASK)
  19962. #define TRNG_STATUS_TF1BR1_MASK (0x2U)
  19963. #define TRNG_STATUS_TF1BR1_SHIFT (1U)
  19964. #define TRNG_STATUS_TF1BR1(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF1BR1_SHIFT)) & TRNG_STATUS_TF1BR1_MASK)
  19965. #define TRNG_STATUS_TF2BR0_MASK (0x4U)
  19966. #define TRNG_STATUS_TF2BR0_SHIFT (2U)
  19967. #define TRNG_STATUS_TF2BR0(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF2BR0_SHIFT)) & TRNG_STATUS_TF2BR0_MASK)
  19968. #define TRNG_STATUS_TF2BR1_MASK (0x8U)
  19969. #define TRNG_STATUS_TF2BR1_SHIFT (3U)
  19970. #define TRNG_STATUS_TF2BR1(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF2BR1_SHIFT)) & TRNG_STATUS_TF2BR1_MASK)
  19971. #define TRNG_STATUS_TF3BR0_MASK (0x10U)
  19972. #define TRNG_STATUS_TF3BR0_SHIFT (4U)
  19973. #define TRNG_STATUS_TF3BR0(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF3BR0_SHIFT)) & TRNG_STATUS_TF3BR0_MASK)
  19974. #define TRNG_STATUS_TF3BR1_MASK (0x20U)
  19975. #define TRNG_STATUS_TF3BR1_SHIFT (5U)
  19976. #define TRNG_STATUS_TF3BR1(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF3BR1_SHIFT)) & TRNG_STATUS_TF3BR1_MASK)
  19977. #define TRNG_STATUS_TF4BR0_MASK (0x40U)
  19978. #define TRNG_STATUS_TF4BR0_SHIFT (6U)
  19979. #define TRNG_STATUS_TF4BR0(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF4BR0_SHIFT)) & TRNG_STATUS_TF4BR0_MASK)
  19980. #define TRNG_STATUS_TF4BR1_MASK (0x80U)
  19981. #define TRNG_STATUS_TF4BR1_SHIFT (7U)
  19982. #define TRNG_STATUS_TF4BR1(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF4BR1_SHIFT)) & TRNG_STATUS_TF4BR1_MASK)
  19983. #define TRNG_STATUS_TF5BR0_MASK (0x100U)
  19984. #define TRNG_STATUS_TF5BR0_SHIFT (8U)
  19985. #define TRNG_STATUS_TF5BR0(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF5BR0_SHIFT)) & TRNG_STATUS_TF5BR0_MASK)
  19986. #define TRNG_STATUS_TF5BR1_MASK (0x200U)
  19987. #define TRNG_STATUS_TF5BR1_SHIFT (9U)
  19988. #define TRNG_STATUS_TF5BR1(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF5BR1_SHIFT)) & TRNG_STATUS_TF5BR1_MASK)
  19989. #define TRNG_STATUS_TF6PBR0_MASK (0x400U)
  19990. #define TRNG_STATUS_TF6PBR0_SHIFT (10U)
  19991. #define TRNG_STATUS_TF6PBR0(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF6PBR0_SHIFT)) & TRNG_STATUS_TF6PBR0_MASK)
  19992. #define TRNG_STATUS_TF6PBR1_MASK (0x800U)
  19993. #define TRNG_STATUS_TF6PBR1_SHIFT (11U)
  19994. #define TRNG_STATUS_TF6PBR1(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TF6PBR1_SHIFT)) & TRNG_STATUS_TF6PBR1_MASK)
  19995. #define TRNG_STATUS_TFSB_MASK (0x1000U)
  19996. #define TRNG_STATUS_TFSB_SHIFT (12U)
  19997. #define TRNG_STATUS_TFSB(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TFSB_SHIFT)) & TRNG_STATUS_TFSB_MASK)
  19998. #define TRNG_STATUS_TFLR_MASK (0x2000U)
  19999. #define TRNG_STATUS_TFLR_SHIFT (13U)
  20000. #define TRNG_STATUS_TFLR(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TFLR_SHIFT)) & TRNG_STATUS_TFLR_MASK)
  20001. #define TRNG_STATUS_TFP_MASK (0x4000U)
  20002. #define TRNG_STATUS_TFP_SHIFT (14U)
  20003. #define TRNG_STATUS_TFP(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TFP_SHIFT)) & TRNG_STATUS_TFP_MASK)
  20004. #define TRNG_STATUS_TFMB_MASK (0x8000U)
  20005. #define TRNG_STATUS_TFMB_SHIFT (15U)
  20006. #define TRNG_STATUS_TFMB(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_TFMB_SHIFT)) & TRNG_STATUS_TFMB_MASK)
  20007. #define TRNG_STATUS_RETRY_CT_MASK (0xF0000U)
  20008. #define TRNG_STATUS_RETRY_CT_SHIFT (16U)
  20009. #define TRNG_STATUS_RETRY_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_STATUS_RETRY_CT_SHIFT)) & TRNG_STATUS_RETRY_CT_MASK)
  20010. /*! @name ENT - Entropy Read Register */
  20011. #define TRNG_ENT_ENT_MASK (0xFFFFFFFFU)
  20012. #define TRNG_ENT_ENT_SHIFT (0U)
  20013. #define TRNG_ENT_ENT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_ENT_ENT_SHIFT)) & TRNG_ENT_ENT_MASK)
  20014. /* The count of TRNG_ENT */
  20015. #define TRNG_ENT_COUNT (16U)
  20016. /*! @name PKRCNT10 - Statistical Check Poker Count 1 and 0 Register */
  20017. #define TRNG_PKRCNT10_PKR_0_CT_MASK (0xFFFFU)
  20018. #define TRNG_PKRCNT10_PKR_0_CT_SHIFT (0U)
  20019. #define TRNG_PKRCNT10_PKR_0_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT10_PKR_0_CT_SHIFT)) & TRNG_PKRCNT10_PKR_0_CT_MASK)
  20020. #define TRNG_PKRCNT10_PKR_1_CT_MASK (0xFFFF0000U)
  20021. #define TRNG_PKRCNT10_PKR_1_CT_SHIFT (16U)
  20022. #define TRNG_PKRCNT10_PKR_1_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT10_PKR_1_CT_SHIFT)) & TRNG_PKRCNT10_PKR_1_CT_MASK)
  20023. /*! @name PKRCNT32 - Statistical Check Poker Count 3 and 2 Register */
  20024. #define TRNG_PKRCNT32_PKR_2_CT_MASK (0xFFFFU)
  20025. #define TRNG_PKRCNT32_PKR_2_CT_SHIFT (0U)
  20026. #define TRNG_PKRCNT32_PKR_2_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT32_PKR_2_CT_SHIFT)) & TRNG_PKRCNT32_PKR_2_CT_MASK)
  20027. #define TRNG_PKRCNT32_PKR_3_CT_MASK (0xFFFF0000U)
  20028. #define TRNG_PKRCNT32_PKR_3_CT_SHIFT (16U)
  20029. #define TRNG_PKRCNT32_PKR_3_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT32_PKR_3_CT_SHIFT)) & TRNG_PKRCNT32_PKR_3_CT_MASK)
  20030. /*! @name PKRCNT54 - Statistical Check Poker Count 5 and 4 Register */
  20031. #define TRNG_PKRCNT54_PKR_4_CT_MASK (0xFFFFU)
  20032. #define TRNG_PKRCNT54_PKR_4_CT_SHIFT (0U)
  20033. #define TRNG_PKRCNT54_PKR_4_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT54_PKR_4_CT_SHIFT)) & TRNG_PKRCNT54_PKR_4_CT_MASK)
  20034. #define TRNG_PKRCNT54_PKR_5_CT_MASK (0xFFFF0000U)
  20035. #define TRNG_PKRCNT54_PKR_5_CT_SHIFT (16U)
  20036. #define TRNG_PKRCNT54_PKR_5_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT54_PKR_5_CT_SHIFT)) & TRNG_PKRCNT54_PKR_5_CT_MASK)
  20037. /*! @name PKRCNT76 - Statistical Check Poker Count 7 and 6 Register */
  20038. #define TRNG_PKRCNT76_PKR_6_CT_MASK (0xFFFFU)
  20039. #define TRNG_PKRCNT76_PKR_6_CT_SHIFT (0U)
  20040. #define TRNG_PKRCNT76_PKR_6_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT76_PKR_6_CT_SHIFT)) & TRNG_PKRCNT76_PKR_6_CT_MASK)
  20041. #define TRNG_PKRCNT76_PKR_7_CT_MASK (0xFFFF0000U)
  20042. #define TRNG_PKRCNT76_PKR_7_CT_SHIFT (16U)
  20043. #define TRNG_PKRCNT76_PKR_7_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT76_PKR_7_CT_SHIFT)) & TRNG_PKRCNT76_PKR_7_CT_MASK)
  20044. /*! @name PKRCNT98 - Statistical Check Poker Count 9 and 8 Register */
  20045. #define TRNG_PKRCNT98_PKR_8_CT_MASK (0xFFFFU)
  20046. #define TRNG_PKRCNT98_PKR_8_CT_SHIFT (0U)
  20047. #define TRNG_PKRCNT98_PKR_8_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT98_PKR_8_CT_SHIFT)) & TRNG_PKRCNT98_PKR_8_CT_MASK)
  20048. #define TRNG_PKRCNT98_PKR_9_CT_MASK (0xFFFF0000U)
  20049. #define TRNG_PKRCNT98_PKR_9_CT_SHIFT (16U)
  20050. #define TRNG_PKRCNT98_PKR_9_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNT98_PKR_9_CT_SHIFT)) & TRNG_PKRCNT98_PKR_9_CT_MASK)
  20051. /*! @name PKRCNTBA - Statistical Check Poker Count B and A Register */
  20052. #define TRNG_PKRCNTBA_PKR_A_CT_MASK (0xFFFFU)
  20053. #define TRNG_PKRCNTBA_PKR_A_CT_SHIFT (0U)
  20054. #define TRNG_PKRCNTBA_PKR_A_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNTBA_PKR_A_CT_SHIFT)) & TRNG_PKRCNTBA_PKR_A_CT_MASK)
  20055. #define TRNG_PKRCNTBA_PKR_B_CT_MASK (0xFFFF0000U)
  20056. #define TRNG_PKRCNTBA_PKR_B_CT_SHIFT (16U)
  20057. #define TRNG_PKRCNTBA_PKR_B_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNTBA_PKR_B_CT_SHIFT)) & TRNG_PKRCNTBA_PKR_B_CT_MASK)
  20058. /*! @name PKRCNTDC - Statistical Check Poker Count D and C Register */
  20059. #define TRNG_PKRCNTDC_PKR_C_CT_MASK (0xFFFFU)
  20060. #define TRNG_PKRCNTDC_PKR_C_CT_SHIFT (0U)
  20061. #define TRNG_PKRCNTDC_PKR_C_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNTDC_PKR_C_CT_SHIFT)) & TRNG_PKRCNTDC_PKR_C_CT_MASK)
  20062. #define TRNG_PKRCNTDC_PKR_D_CT_MASK (0xFFFF0000U)
  20063. #define TRNG_PKRCNTDC_PKR_D_CT_SHIFT (16U)
  20064. #define TRNG_PKRCNTDC_PKR_D_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNTDC_PKR_D_CT_SHIFT)) & TRNG_PKRCNTDC_PKR_D_CT_MASK)
  20065. /*! @name PKRCNTFE - Statistical Check Poker Count F and E Register */
  20066. #define TRNG_PKRCNTFE_PKR_E_CT_MASK (0xFFFFU)
  20067. #define TRNG_PKRCNTFE_PKR_E_CT_SHIFT (0U)
  20068. #define TRNG_PKRCNTFE_PKR_E_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNTFE_PKR_E_CT_SHIFT)) & TRNG_PKRCNTFE_PKR_E_CT_MASK)
  20069. #define TRNG_PKRCNTFE_PKR_F_CT_MASK (0xFFFF0000U)
  20070. #define TRNG_PKRCNTFE_PKR_F_CT_SHIFT (16U)
  20071. #define TRNG_PKRCNTFE_PKR_F_CT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_PKRCNTFE_PKR_F_CT_SHIFT)) & TRNG_PKRCNTFE_PKR_F_CT_MASK)
  20072. /*! @name SEC_CFG - Security Configuration Register */
  20073. #define TRNG_SEC_CFG_UNUSED0_MASK (0x1U)
  20074. #define TRNG_SEC_CFG_UNUSED0_SHIFT (0U)
  20075. #define TRNG_SEC_CFG_UNUSED0(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SEC_CFG_UNUSED0_SHIFT)) & TRNG_SEC_CFG_UNUSED0_MASK)
  20076. #define TRNG_SEC_CFG_NO_PRGM_MASK (0x2U)
  20077. #define TRNG_SEC_CFG_NO_PRGM_SHIFT (1U)
  20078. #define TRNG_SEC_CFG_NO_PRGM(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SEC_CFG_NO_PRGM_SHIFT)) & TRNG_SEC_CFG_NO_PRGM_MASK)
  20079. #define TRNG_SEC_CFG_UNUSED2_MASK (0x4U)
  20080. #define TRNG_SEC_CFG_UNUSED2_SHIFT (2U)
  20081. #define TRNG_SEC_CFG_UNUSED2(x) (((uint32_t)(((uint32_t)(x)) << TRNG_SEC_CFG_UNUSED2_SHIFT)) & TRNG_SEC_CFG_UNUSED2_MASK)
  20082. /*! @name INT_CTRL - Interrupt Control Register */
  20083. #define TRNG_INT_CTRL_HW_ERR_MASK (0x1U)
  20084. #define TRNG_INT_CTRL_HW_ERR_SHIFT (0U)
  20085. #define TRNG_INT_CTRL_HW_ERR(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_CTRL_HW_ERR_SHIFT)) & TRNG_INT_CTRL_HW_ERR_MASK)
  20086. #define TRNG_INT_CTRL_ENT_VAL_MASK (0x2U)
  20087. #define TRNG_INT_CTRL_ENT_VAL_SHIFT (1U)
  20088. #define TRNG_INT_CTRL_ENT_VAL(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_CTRL_ENT_VAL_SHIFT)) & TRNG_INT_CTRL_ENT_VAL_MASK)
  20089. #define TRNG_INT_CTRL_FRQ_CT_FAIL_MASK (0x4U)
  20090. #define TRNG_INT_CTRL_FRQ_CT_FAIL_SHIFT (2U)
  20091. #define TRNG_INT_CTRL_FRQ_CT_FAIL(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_CTRL_FRQ_CT_FAIL_SHIFT)) & TRNG_INT_CTRL_FRQ_CT_FAIL_MASK)
  20092. #define TRNG_INT_CTRL_UNUSED_MASK (0xFFFFFFF8U)
  20093. #define TRNG_INT_CTRL_UNUSED_SHIFT (3U)
  20094. #define TRNG_INT_CTRL_UNUSED(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_CTRL_UNUSED_SHIFT)) & TRNG_INT_CTRL_UNUSED_MASK)
  20095. /*! @name INT_MASK - Mask Register */
  20096. #define TRNG_INT_MASK_HW_ERR_MASK (0x1U)
  20097. #define TRNG_INT_MASK_HW_ERR_SHIFT (0U)
  20098. #define TRNG_INT_MASK_HW_ERR(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_MASK_HW_ERR_SHIFT)) & TRNG_INT_MASK_HW_ERR_MASK)
  20099. #define TRNG_INT_MASK_ENT_VAL_MASK (0x2U)
  20100. #define TRNG_INT_MASK_ENT_VAL_SHIFT (1U)
  20101. #define TRNG_INT_MASK_ENT_VAL(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_MASK_ENT_VAL_SHIFT)) & TRNG_INT_MASK_ENT_VAL_MASK)
  20102. #define TRNG_INT_MASK_FRQ_CT_FAIL_MASK (0x4U)
  20103. #define TRNG_INT_MASK_FRQ_CT_FAIL_SHIFT (2U)
  20104. #define TRNG_INT_MASK_FRQ_CT_FAIL(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_MASK_FRQ_CT_FAIL_SHIFT)) & TRNG_INT_MASK_FRQ_CT_FAIL_MASK)
  20105. /*! @name INT_STATUS - Interrupt Status Register */
  20106. #define TRNG_INT_STATUS_HW_ERR_MASK (0x1U)
  20107. #define TRNG_INT_STATUS_HW_ERR_SHIFT (0U)
  20108. #define TRNG_INT_STATUS_HW_ERR(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_STATUS_HW_ERR_SHIFT)) & TRNG_INT_STATUS_HW_ERR_MASK)
  20109. #define TRNG_INT_STATUS_ENT_VAL_MASK (0x2U)
  20110. #define TRNG_INT_STATUS_ENT_VAL_SHIFT (1U)
  20111. #define TRNG_INT_STATUS_ENT_VAL(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_STATUS_ENT_VAL_SHIFT)) & TRNG_INT_STATUS_ENT_VAL_MASK)
  20112. #define TRNG_INT_STATUS_FRQ_CT_FAIL_MASK (0x4U)
  20113. #define TRNG_INT_STATUS_FRQ_CT_FAIL_SHIFT (2U)
  20114. #define TRNG_INT_STATUS_FRQ_CT_FAIL(x) (((uint32_t)(((uint32_t)(x)) << TRNG_INT_STATUS_FRQ_CT_FAIL_SHIFT)) & TRNG_INT_STATUS_FRQ_CT_FAIL_MASK)
  20115. /*! @name VID1 - Version ID Register (MS) */
  20116. #define TRNG_VID1_MIN_REV_MASK (0xFFU)
  20117. #define TRNG_VID1_MIN_REV_SHIFT (0U)
  20118. #define TRNG_VID1_MIN_REV(x) (((uint32_t)(((uint32_t)(x)) << TRNG_VID1_MIN_REV_SHIFT)) & TRNG_VID1_MIN_REV_MASK)
  20119. #define TRNG_VID1_MAJ_REV_MASK (0xFF00U)
  20120. #define TRNG_VID1_MAJ_REV_SHIFT (8U)
  20121. #define TRNG_VID1_MAJ_REV(x) (((uint32_t)(((uint32_t)(x)) << TRNG_VID1_MAJ_REV_SHIFT)) & TRNG_VID1_MAJ_REV_MASK)
  20122. #define TRNG_VID1_IP_ID_MASK (0xFFFF0000U)
  20123. #define TRNG_VID1_IP_ID_SHIFT (16U)
  20124. #define TRNG_VID1_IP_ID(x) (((uint32_t)(((uint32_t)(x)) << TRNG_VID1_IP_ID_SHIFT)) & TRNG_VID1_IP_ID_MASK)
  20125. /*! @name VID2 - Version ID Register (LS) */
  20126. #define TRNG_VID2_CONFIG_OPT_MASK (0xFFU)
  20127. #define TRNG_VID2_CONFIG_OPT_SHIFT (0U)
  20128. #define TRNG_VID2_CONFIG_OPT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_VID2_CONFIG_OPT_SHIFT)) & TRNG_VID2_CONFIG_OPT_MASK)
  20129. #define TRNG_VID2_ECO_REV_MASK (0xFF00U)
  20130. #define TRNG_VID2_ECO_REV_SHIFT (8U)
  20131. #define TRNG_VID2_ECO_REV(x) (((uint32_t)(((uint32_t)(x)) << TRNG_VID2_ECO_REV_SHIFT)) & TRNG_VID2_ECO_REV_MASK)
  20132. #define TRNG_VID2_INTG_OPT_MASK (0xFF0000U)
  20133. #define TRNG_VID2_INTG_OPT_SHIFT (16U)
  20134. #define TRNG_VID2_INTG_OPT(x) (((uint32_t)(((uint32_t)(x)) << TRNG_VID2_INTG_OPT_SHIFT)) & TRNG_VID2_INTG_OPT_MASK)
  20135. #define TRNG_VID2_ERA_MASK (0xFF000000U)
  20136. #define TRNG_VID2_ERA_SHIFT (24U)
  20137. #define TRNG_VID2_ERA(x) (((uint32_t)(((uint32_t)(x)) << TRNG_VID2_ERA_SHIFT)) & TRNG_VID2_ERA_MASK)
  20138. /*!
  20139. * @}
  20140. */ /* end of group TRNG_Register_Masks */
  20141. /* TRNG - Peripheral instance base addresses */
  20142. /** Peripheral TRNG base address */
  20143. #define TRNG_BASE (0x400CC000u)
  20144. /** Peripheral TRNG base pointer */
  20145. #define TRNG ((TRNG_Type *)TRNG_BASE)
  20146. /** Array initializer of TRNG peripheral base addresses */
  20147. #define TRNG_BASE_ADDRS { TRNG_BASE }
  20148. /** Array initializer of TRNG peripheral base pointers */
  20149. #define TRNG_BASE_PTRS { TRNG }
  20150. /** Interrupt vectors for the TRNG peripheral type */
  20151. #define TRNG_IRQS { TRNG_IRQn }
  20152. /*!
  20153. * @}
  20154. */ /* end of group TRNG_Peripheral_Access_Layer */
  20155. /* ----------------------------------------------------------------------------
  20156. -- TSC Peripheral Access Layer
  20157. ---------------------------------------------------------------------------- */
  20158. /*!
  20159. * @addtogroup TSC_Peripheral_Access_Layer TSC Peripheral Access Layer
  20160. * @{
  20161. */
  20162. /** TSC - Register Layout Typedef */
  20163. typedef struct {
  20164. __IO uint32_t BASIC_SETTING; /**< PS Input Buffer Address, offset: 0x0 */
  20165. uint8_t RESERVED_0[12];
  20166. __IO uint32_t PS_INPUT_BUFFER_ADDR; /**< PS Input Buffer Address, offset: 0x10 */
  20167. uint8_t RESERVED_1[12];
  20168. __IO uint32_t FLOW_CONTROL; /**< Flow Control, offset: 0x20 */
  20169. uint8_t RESERVED_2[12];
  20170. __I uint32_t MEASEURE_VALUE; /**< Measure Value, offset: 0x30 */
  20171. uint8_t RESERVED_3[12];
  20172. __IO uint32_t INT_EN; /**< Interrupt Enable, offset: 0x40 */
  20173. uint8_t RESERVED_4[12];
  20174. __IO uint32_t INT_SIG_EN; /**< Interrupt Signal Enable, offset: 0x50 */
  20175. uint8_t RESERVED_5[12];
  20176. __IO uint32_t INT_STATUS; /**< Intterrupt Status, offset: 0x60 */
  20177. uint8_t RESERVED_6[12];
  20178. __IO uint32_t DEBUG_MODE; /**< , offset: 0x70 */
  20179. uint8_t RESERVED_7[12];
  20180. __IO uint32_t DEBUG_MODE2; /**< , offset: 0x80 */
  20181. } TSC_Type;
  20182. /* ----------------------------------------------------------------------------
  20183. -- TSC Register Masks
  20184. ---------------------------------------------------------------------------- */
  20185. /*!
  20186. * @addtogroup TSC_Register_Masks TSC Register Masks
  20187. * @{
  20188. */
  20189. /*! @name BASIC_SETTING - PS Input Buffer Address */
  20190. #define TSC_BASIC_SETTING_AUTO_MEASURE_MASK (0x1U)
  20191. #define TSC_BASIC_SETTING_AUTO_MEASURE_SHIFT (0U)
  20192. #define TSC_BASIC_SETTING_AUTO_MEASURE(x) (((uint32_t)(((uint32_t)(x)) << TSC_BASIC_SETTING_AUTO_MEASURE_SHIFT)) & TSC_BASIC_SETTING_AUTO_MEASURE_MASK)
  20193. #define TSC_BASIC_SETTING_4_5_WIRE_MASK (0x10U)
  20194. #define TSC_BASIC_SETTING_4_5_WIRE_SHIFT (4U)
  20195. #define TSC_BASIC_SETTING_4_5_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_BASIC_SETTING_4_5_WIRE_SHIFT)) & TSC_BASIC_SETTING_4_5_WIRE_MASK)
  20196. #define TSC_BASIC_SETTING_MEASURE_DELAY_TIME_MASK (0xFFFFFF00U)
  20197. #define TSC_BASIC_SETTING_MEASURE_DELAY_TIME_SHIFT (8U)
  20198. #define TSC_BASIC_SETTING_MEASURE_DELAY_TIME(x) (((uint32_t)(((uint32_t)(x)) << TSC_BASIC_SETTING_MEASURE_DELAY_TIME_SHIFT)) & TSC_BASIC_SETTING_MEASURE_DELAY_TIME_MASK)
  20199. /*! @name PS_INPUT_BUFFER_ADDR - PS Input Buffer Address */
  20200. #define TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME_MASK (0xFFFFFFFFU)
  20201. #define TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME_SHIFT (0U)
  20202. #define TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME(x) (((uint32_t)(((uint32_t)(x)) << TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME_SHIFT)) & TSC_PS_INPUT_BUFFER_ADDR_PRE_CHARGE_TIME_MASK)
  20203. /*! @name FLOW_CONTROL - Flow Control */
  20204. #define TSC_FLOW_CONTROL_SW_RST_MASK (0x1U)
  20205. #define TSC_FLOW_CONTROL_SW_RST_SHIFT (0U)
  20206. #define TSC_FLOW_CONTROL_SW_RST(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_SW_RST_SHIFT)) & TSC_FLOW_CONTROL_SW_RST_MASK)
  20207. #define TSC_FLOW_CONTROL_START_MEASURE_MASK (0x10U)
  20208. #define TSC_FLOW_CONTROL_START_MEASURE_SHIFT (4U)
  20209. #define TSC_FLOW_CONTROL_START_MEASURE(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_START_MEASURE_SHIFT)) & TSC_FLOW_CONTROL_START_MEASURE_MASK)
  20210. #define TSC_FLOW_CONTROL_DROP_MEASURE_MASK (0x100U)
  20211. #define TSC_FLOW_CONTROL_DROP_MEASURE_SHIFT (8U)
  20212. #define TSC_FLOW_CONTROL_DROP_MEASURE(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_DROP_MEASURE_SHIFT)) & TSC_FLOW_CONTROL_DROP_MEASURE_MASK)
  20213. #define TSC_FLOW_CONTROL_START_SENSE_MASK (0x1000U)
  20214. #define TSC_FLOW_CONTROL_START_SENSE_SHIFT (12U)
  20215. #define TSC_FLOW_CONTROL_START_SENSE(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_START_SENSE_SHIFT)) & TSC_FLOW_CONTROL_START_SENSE_MASK)
  20216. #define TSC_FLOW_CONTROL_DISABLE_MASK (0x10000U)
  20217. #define TSC_FLOW_CONTROL_DISABLE_SHIFT (16U)
  20218. #define TSC_FLOW_CONTROL_DISABLE(x) (((uint32_t)(((uint32_t)(x)) << TSC_FLOW_CONTROL_DISABLE_SHIFT)) & TSC_FLOW_CONTROL_DISABLE_MASK)
  20219. /*! @name MEASEURE_VALUE - Measure Value */
  20220. #define TSC_MEASEURE_VALUE_Y_VALUE_MASK (0xFFFU)
  20221. #define TSC_MEASEURE_VALUE_Y_VALUE_SHIFT (0U)
  20222. #define TSC_MEASEURE_VALUE_Y_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TSC_MEASEURE_VALUE_Y_VALUE_SHIFT)) & TSC_MEASEURE_VALUE_Y_VALUE_MASK)
  20223. #define TSC_MEASEURE_VALUE_X_VALUE_MASK (0xFFF0000U)
  20224. #define TSC_MEASEURE_VALUE_X_VALUE_SHIFT (16U)
  20225. #define TSC_MEASEURE_VALUE_X_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TSC_MEASEURE_VALUE_X_VALUE_SHIFT)) & TSC_MEASEURE_VALUE_X_VALUE_MASK)
  20226. /*! @name INT_EN - Interrupt Enable */
  20227. #define TSC_INT_EN_MEASURE_INT_EN_MASK (0x1U)
  20228. #define TSC_INT_EN_MEASURE_INT_EN_SHIFT (0U)
  20229. #define TSC_INT_EN_MEASURE_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_EN_MEASURE_INT_EN_SHIFT)) & TSC_INT_EN_MEASURE_INT_EN_MASK)
  20230. #define TSC_INT_EN_DETECT_INT_EN_MASK (0x10U)
  20231. #define TSC_INT_EN_DETECT_INT_EN_SHIFT (4U)
  20232. #define TSC_INT_EN_DETECT_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_EN_DETECT_INT_EN_SHIFT)) & TSC_INT_EN_DETECT_INT_EN_MASK)
  20233. #define TSC_INT_EN_IDLE_SW_INT_EN_MASK (0x1000U)
  20234. #define TSC_INT_EN_IDLE_SW_INT_EN_SHIFT (12U)
  20235. #define TSC_INT_EN_IDLE_SW_INT_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_EN_IDLE_SW_INT_EN_SHIFT)) & TSC_INT_EN_IDLE_SW_INT_EN_MASK)
  20236. /*! @name INT_SIG_EN - Interrupt Signal Enable */
  20237. #define TSC_INT_SIG_EN_MEASURE_SIG_EN_MASK (0x1U)
  20238. #define TSC_INT_SIG_EN_MEASURE_SIG_EN_SHIFT (0U)
  20239. #define TSC_INT_SIG_EN_MEASURE_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_SIG_EN_MEASURE_SIG_EN_SHIFT)) & TSC_INT_SIG_EN_MEASURE_SIG_EN_MASK)
  20240. #define TSC_INT_SIG_EN_DETECT_SIG_EN_MASK (0x10U)
  20241. #define TSC_INT_SIG_EN_DETECT_SIG_EN_SHIFT (4U)
  20242. #define TSC_INT_SIG_EN_DETECT_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_SIG_EN_DETECT_SIG_EN_SHIFT)) & TSC_INT_SIG_EN_DETECT_SIG_EN_MASK)
  20243. #define TSC_INT_SIG_EN_VALID_SIG_EN_MASK (0x100U)
  20244. #define TSC_INT_SIG_EN_VALID_SIG_EN_SHIFT (8U)
  20245. #define TSC_INT_SIG_EN_VALID_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_SIG_EN_VALID_SIG_EN_SHIFT)) & TSC_INT_SIG_EN_VALID_SIG_EN_MASK)
  20246. #define TSC_INT_SIG_EN_IDLE_SW_SIG_EN_MASK (0x1000U)
  20247. #define TSC_INT_SIG_EN_IDLE_SW_SIG_EN_SHIFT (12U)
  20248. #define TSC_INT_SIG_EN_IDLE_SW_SIG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_SIG_EN_IDLE_SW_SIG_EN_SHIFT)) & TSC_INT_SIG_EN_IDLE_SW_SIG_EN_MASK)
  20249. /*! @name INT_STATUS - Intterrupt Status */
  20250. #define TSC_INT_STATUS_MEASURE_MASK (0x1U)
  20251. #define TSC_INT_STATUS_MEASURE_SHIFT (0U)
  20252. #define TSC_INT_STATUS_MEASURE(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_STATUS_MEASURE_SHIFT)) & TSC_INT_STATUS_MEASURE_MASK)
  20253. #define TSC_INT_STATUS_DETECT_MASK (0x10U)
  20254. #define TSC_INT_STATUS_DETECT_SHIFT (4U)
  20255. #define TSC_INT_STATUS_DETECT(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_STATUS_DETECT_SHIFT)) & TSC_INT_STATUS_DETECT_MASK)
  20256. #define TSC_INT_STATUS_VALID_MASK (0x100U)
  20257. #define TSC_INT_STATUS_VALID_SHIFT (8U)
  20258. #define TSC_INT_STATUS_VALID(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_STATUS_VALID_SHIFT)) & TSC_INT_STATUS_VALID_MASK)
  20259. #define TSC_INT_STATUS_IDLE_SW_MASK (0x1000U)
  20260. #define TSC_INT_STATUS_IDLE_SW_SHIFT (12U)
  20261. #define TSC_INT_STATUS_IDLE_SW(x) (((uint32_t)(((uint32_t)(x)) << TSC_INT_STATUS_IDLE_SW_SHIFT)) & TSC_INT_STATUS_IDLE_SW_MASK)
  20262. /*! @name DEBUG_MODE - */
  20263. #define TSC_DEBUG_MODE_ADC_CONV_VALUE_MASK (0xFFFU)
  20264. #define TSC_DEBUG_MODE_ADC_CONV_VALUE_SHIFT (0U)
  20265. #define TSC_DEBUG_MODE_ADC_CONV_VALUE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_ADC_CONV_VALUE_SHIFT)) & TSC_DEBUG_MODE_ADC_CONV_VALUE_MASK)
  20266. #define TSC_DEBUG_MODE_ADC_COCO_MASK (0x1000U)
  20267. #define TSC_DEBUG_MODE_ADC_COCO_SHIFT (12U)
  20268. #define TSC_DEBUG_MODE_ADC_COCO(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_ADC_COCO_SHIFT)) & TSC_DEBUG_MODE_ADC_COCO_MASK)
  20269. #define TSC_DEBUG_MODE_EXT_HWTS_MASK (0x1F0000U)
  20270. #define TSC_DEBUG_MODE_EXT_HWTS_SHIFT (16U)
  20271. #define TSC_DEBUG_MODE_EXT_HWTS(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_EXT_HWTS_SHIFT)) & TSC_DEBUG_MODE_EXT_HWTS_MASK)
  20272. #define TSC_DEBUG_MODE_TRIGGER_MASK (0x1000000U)
  20273. #define TSC_DEBUG_MODE_TRIGGER_SHIFT (24U)
  20274. #define TSC_DEBUG_MODE_TRIGGER(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_TRIGGER_SHIFT)) & TSC_DEBUG_MODE_TRIGGER_MASK)
  20275. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_MASK (0x2000000U)
  20276. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_SHIFT (25U)
  20277. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_ADC_COCO_CLEAR_SHIFT)) & TSC_DEBUG_MODE_ADC_COCO_CLEAR_MASK)
  20278. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE_MASK (0x4000000U)
  20279. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE_SHIFT (26U)
  20280. #define TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE_SHIFT)) & TSC_DEBUG_MODE_ADC_COCO_CLEAR_DISABLE_MASK)
  20281. #define TSC_DEBUG_MODE_DEBUG_EN_MASK (0x10000000U)
  20282. #define TSC_DEBUG_MODE_DEBUG_EN_SHIFT (28U)
  20283. #define TSC_DEBUG_MODE_DEBUG_EN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE_DEBUG_EN_SHIFT)) & TSC_DEBUG_MODE_DEBUG_EN_MASK)
  20284. /*! @name DEBUG_MODE2 - */
  20285. #define TSC_DEBUG_MODE2_XPUL_PULL_DOWN_MASK (0x1U)
  20286. #define TSC_DEBUG_MODE2_XPUL_PULL_DOWN_SHIFT (0U)
  20287. #define TSC_DEBUG_MODE2_XPUL_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XPUL_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_XPUL_PULL_DOWN_MASK)
  20288. #define TSC_DEBUG_MODE2_XPUL_PULL_UP_MASK (0x2U)
  20289. #define TSC_DEBUG_MODE2_XPUL_PULL_UP_SHIFT (1U)
  20290. #define TSC_DEBUG_MODE2_XPUL_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XPUL_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_XPUL_PULL_UP_MASK)
  20291. #define TSC_DEBUG_MODE2_XPUL_200K_PULL_UP_MASK (0x4U)
  20292. #define TSC_DEBUG_MODE2_XPUL_200K_PULL_UP_SHIFT (2U)
  20293. #define TSC_DEBUG_MODE2_XPUL_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XPUL_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_XPUL_200K_PULL_UP_MASK)
  20294. #define TSC_DEBUG_MODE2_XNUR_PULL_DOWN_MASK (0x8U)
  20295. #define TSC_DEBUG_MODE2_XNUR_PULL_DOWN_SHIFT (3U)
  20296. #define TSC_DEBUG_MODE2_XNUR_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XNUR_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_XNUR_PULL_DOWN_MASK)
  20297. #define TSC_DEBUG_MODE2_XNUR_PULL_UP_MASK (0x10U)
  20298. #define TSC_DEBUG_MODE2_XNUR_PULL_UP_SHIFT (4U)
  20299. #define TSC_DEBUG_MODE2_XNUR_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XNUR_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_XNUR_PULL_UP_MASK)
  20300. #define TSC_DEBUG_MODE2_XNUR_200K_PULL_UP_MASK (0x20U)
  20301. #define TSC_DEBUG_MODE2_XNUR_200K_PULL_UP_SHIFT (5U)
  20302. #define TSC_DEBUG_MODE2_XNUR_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_XNUR_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_XNUR_200K_PULL_UP_MASK)
  20303. #define TSC_DEBUG_MODE2_YPLL_PULL_DOWN_MASK (0x40U)
  20304. #define TSC_DEBUG_MODE2_YPLL_PULL_DOWN_SHIFT (6U)
  20305. #define TSC_DEBUG_MODE2_YPLL_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YPLL_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_YPLL_PULL_DOWN_MASK)
  20306. #define TSC_DEBUG_MODE2_YPLL_PULL_UP_MASK (0x80U)
  20307. #define TSC_DEBUG_MODE2_YPLL_PULL_UP_SHIFT (7U)
  20308. #define TSC_DEBUG_MODE2_YPLL_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YPLL_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_YPLL_PULL_UP_MASK)
  20309. #define TSC_DEBUG_MODE2_YPLL_200K_PULL_UP_MASK (0x100U)
  20310. #define TSC_DEBUG_MODE2_YPLL_200K_PULL_UP_SHIFT (8U)
  20311. #define TSC_DEBUG_MODE2_YPLL_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YPLL_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_YPLL_200K_PULL_UP_MASK)
  20312. #define TSC_DEBUG_MODE2_YNLR_PULL_DOWN_MASK (0x200U)
  20313. #define TSC_DEBUG_MODE2_YNLR_PULL_DOWN_SHIFT (9U)
  20314. #define TSC_DEBUG_MODE2_YNLR_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YNLR_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_YNLR_PULL_DOWN_MASK)
  20315. #define TSC_DEBUG_MODE2_YNLR_PULL_UP_MASK (0x400U)
  20316. #define TSC_DEBUG_MODE2_YNLR_PULL_UP_SHIFT (10U)
  20317. #define TSC_DEBUG_MODE2_YNLR_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YNLR_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_YNLR_PULL_UP_MASK)
  20318. #define TSC_DEBUG_MODE2_YNLR_200K_PULL_UP_MASK (0x800U)
  20319. #define TSC_DEBUG_MODE2_YNLR_200K_PULL_UP_SHIFT (11U)
  20320. #define TSC_DEBUG_MODE2_YNLR_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_YNLR_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_YNLR_200K_PULL_UP_MASK)
  20321. #define TSC_DEBUG_MODE2_WIPER_PULL_DOWN_MASK (0x1000U)
  20322. #define TSC_DEBUG_MODE2_WIPER_PULL_DOWN_SHIFT (12U)
  20323. #define TSC_DEBUG_MODE2_WIPER_PULL_DOWN(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_WIPER_PULL_DOWN_SHIFT)) & TSC_DEBUG_MODE2_WIPER_PULL_DOWN_MASK)
  20324. #define TSC_DEBUG_MODE2_WIPER_PULL_UP_MASK (0x2000U)
  20325. #define TSC_DEBUG_MODE2_WIPER_PULL_UP_SHIFT (13U)
  20326. #define TSC_DEBUG_MODE2_WIPER_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_WIPER_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_WIPER_PULL_UP_MASK)
  20327. #define TSC_DEBUG_MODE2_WIPER_200K_PULL_UP_MASK (0x4000U)
  20328. #define TSC_DEBUG_MODE2_WIPER_200K_PULL_UP_SHIFT (14U)
  20329. #define TSC_DEBUG_MODE2_WIPER_200K_PULL_UP(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_WIPER_200K_PULL_UP_SHIFT)) & TSC_DEBUG_MODE2_WIPER_200K_PULL_UP_MASK)
  20330. #define TSC_DEBUG_MODE2_DETECT_FOUR_WIRE_MASK (0x10000U)
  20331. #define TSC_DEBUG_MODE2_DETECT_FOUR_WIRE_SHIFT (16U)
  20332. #define TSC_DEBUG_MODE2_DETECT_FOUR_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DETECT_FOUR_WIRE_SHIFT)) & TSC_DEBUG_MODE2_DETECT_FOUR_WIRE_MASK)
  20333. #define TSC_DEBUG_MODE2_DETECT_FIVE_WIRE_MASK (0x20000U)
  20334. #define TSC_DEBUG_MODE2_DETECT_FIVE_WIRE_SHIFT (17U)
  20335. #define TSC_DEBUG_MODE2_DETECT_FIVE_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DETECT_FIVE_WIRE_SHIFT)) & TSC_DEBUG_MODE2_DETECT_FIVE_WIRE_MASK)
  20336. #define TSC_DEBUG_MODE2_STATE_MACHINE_MASK (0x700000U)
  20337. #define TSC_DEBUG_MODE2_STATE_MACHINE_SHIFT (20U)
  20338. #define TSC_DEBUG_MODE2_STATE_MACHINE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_STATE_MACHINE_SHIFT)) & TSC_DEBUG_MODE2_STATE_MACHINE_MASK)
  20339. #define TSC_DEBUG_MODE2_INTERMEDIATE_MASK (0x800000U)
  20340. #define TSC_DEBUG_MODE2_INTERMEDIATE_SHIFT (23U)
  20341. #define TSC_DEBUG_MODE2_INTERMEDIATE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_INTERMEDIATE_SHIFT)) & TSC_DEBUG_MODE2_INTERMEDIATE_MASK)
  20342. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE_MASK (0x1000000U)
  20343. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE_SHIFT (24U)
  20344. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE_SHIFT)) & TSC_DEBUG_MODE2_DETECT_ENABLE_FOUR_WIRE_MASK)
  20345. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE_MASK (0x10000000U)
  20346. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE_SHIFT (28U)
  20347. #define TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE_SHIFT)) & TSC_DEBUG_MODE2_DETECT_ENABLE_FIVE_WIRE_MASK)
  20348. #define TSC_DEBUG_MODE2_DE_GLITCH_MASK (0x60000000U)
  20349. #define TSC_DEBUG_MODE2_DE_GLITCH_SHIFT (29U)
  20350. #define TSC_DEBUG_MODE2_DE_GLITCH(x) (((uint32_t)(((uint32_t)(x)) << TSC_DEBUG_MODE2_DE_GLITCH_SHIFT)) & TSC_DEBUG_MODE2_DE_GLITCH_MASK)
  20351. /*!
  20352. * @}
  20353. */ /* end of group TSC_Register_Masks */
  20354. /* TSC - Peripheral instance base addresses */
  20355. /** Peripheral TSC base address */
  20356. #define TSC_BASE (0x400E0000u)
  20357. /** Peripheral TSC base pointer */
  20358. #define TSC ((TSC_Type *)TSC_BASE)
  20359. /** Array initializer of TSC peripheral base addresses */
  20360. #define TSC_BASE_ADDRS { TSC_BASE }
  20361. /** Array initializer of TSC peripheral base pointers */
  20362. #define TSC_BASE_PTRS { TSC }
  20363. /** Interrupt vectors for the TSC peripheral type */
  20364. #define TSC_IRQS { TSC_DIG_IRQn }
  20365. /* Backward compatibility */
  20366. #define TSC_BASIC_SETTING__4_5_WIRE_MASK TSC_BASIC_SETTING_4_5_WIRE_MASK
  20367. #define TSC_BASIC_SETTING__4_5_WIRE_SHIFT TSC_BASIC_SETTING_4_5_WIRE_SHIFT
  20368. #define TSC_BASIC_SETTING__4_5_WIRE(x) TSC_BASIC_SETTING_4_5_WIRE(x)
  20369. /*!
  20370. * @}
  20371. */ /* end of group TSC_Peripheral_Access_Layer */
  20372. /* ----------------------------------------------------------------------------
  20373. -- USB Peripheral Access Layer
  20374. ---------------------------------------------------------------------------- */
  20375. /*!
  20376. * @addtogroup USB_Peripheral_Access_Layer USB Peripheral Access Layer
  20377. * @{
  20378. */
  20379. /** USB - Register Layout Typedef */
  20380. typedef struct {
  20381. __I uint32_t ID; /**< Identification register, offset: 0x0 */
  20382. __I uint32_t HWGENERAL; /**< Hardware General, offset: 0x4 */
  20383. __I uint32_t HWHOST; /**< Host Hardware Parameters, offset: 0x8 */
  20384. __I uint32_t HWDEVICE; /**< Device Hardware Parameters, offset: 0xC */
  20385. __I uint32_t HWTXBUF; /**< TX Buffer Hardware Parameters, offset: 0x10 */
  20386. __I uint32_t HWRXBUF; /**< RX Buffer Hardware Parameters, offset: 0x14 */
  20387. uint8_t RESERVED_0[104];
  20388. __IO uint32_t GPTIMER0LD; /**< General Purpose Timer #0 Load, offset: 0x80 */
  20389. __IO uint32_t GPTIMER0CTRL; /**< General Purpose Timer #0 Controller, offset: 0x84 */
  20390. __IO uint32_t GPTIMER1LD; /**< General Purpose Timer #1 Load, offset: 0x88 */
  20391. __IO uint32_t GPTIMER1CTRL; /**< General Purpose Timer #1 Controller, offset: 0x8C */
  20392. __IO uint32_t SBUSCFG; /**< System Bus Config, offset: 0x90 */
  20393. uint8_t RESERVED_1[108];
  20394. __I uint8_t CAPLENGTH; /**< Capability Registers Length, offset: 0x100 */
  20395. uint8_t RESERVED_2[1];
  20396. __I uint16_t HCIVERSION; /**< Host Controller Interface Version, offset: 0x102 */
  20397. __I uint32_t HCSPARAMS; /**< Host Controller Structural Parameters, offset: 0x104 */
  20398. __I uint32_t HCCPARAMS; /**< Host Controller Capability Parameters, offset: 0x108 */
  20399. uint8_t RESERVED_3[20];
  20400. __I uint16_t DCIVERSION; /**< Device Controller Interface Version, offset: 0x120 */
  20401. uint8_t RESERVED_4[2];
  20402. __I uint32_t DCCPARAMS; /**< Device Controller Capability Parameters, offset: 0x124 */
  20403. uint8_t RESERVED_5[24];
  20404. __IO uint32_t USBCMD; /**< USB Command Register, offset: 0x140 */
  20405. __IO uint32_t USBSTS; /**< USB Status Register, offset: 0x144 */
  20406. __IO uint32_t USBINTR; /**< Interrupt Enable Register, offset: 0x148 */
  20407. __IO uint32_t FRINDEX; /**< USB Frame Index, offset: 0x14C */
  20408. uint8_t RESERVED_6[4];
  20409. union { /* offset: 0x154 */
  20410. __IO uint32_t DEVICEADDR; /**< Device Address, offset: 0x154 */
  20411. __IO uint32_t PERIODICLISTBASE; /**< Frame List Base Address, offset: 0x154 */
  20412. };
  20413. union { /* offset: 0x158 */
  20414. __IO uint32_t ASYNCLISTADDR; /**< Next Asynch. Address, offset: 0x158 */
  20415. __IO uint32_t ENDPTLISTADDR; /**< Endpoint List Address, offset: 0x158 */
  20416. };
  20417. uint8_t RESERVED_7[4];
  20418. __IO uint32_t BURSTSIZE; /**< Programmable Burst Size, offset: 0x160 */
  20419. __IO uint32_t TXFILLTUNING; /**< TX FIFO Fill Tuning, offset: 0x164 */
  20420. uint8_t RESERVED_8[16];
  20421. __IO uint32_t ENDPTNAK; /**< Endpoint NAK, offset: 0x178 */
  20422. __IO uint32_t ENDPTNAKEN; /**< Endpoint NAK Enable, offset: 0x17C */
  20423. __I uint32_t CONFIGFLAG; /**< Configure Flag Register, offset: 0x180 */
  20424. __IO uint32_t PORTSC1; /**< Port Status & Control, offset: 0x184 */
  20425. uint8_t RESERVED_9[28];
  20426. __IO uint32_t OTGSC; /**< On-The-Go Status & control, offset: 0x1A4 */
  20427. __IO uint32_t USBMODE; /**< USB Device Mode, offset: 0x1A8 */
  20428. __IO uint32_t ENDPTSETUPSTAT; /**< Endpoint Setup Status, offset: 0x1AC */
  20429. __IO uint32_t ENDPTPRIME; /**< Endpoint Prime, offset: 0x1B0 */
  20430. __IO uint32_t ENDPTFLUSH; /**< Endpoint Flush, offset: 0x1B4 */
  20431. __I uint32_t ENDPTSTAT; /**< Endpoint Status, offset: 0x1B8 */
  20432. __IO uint32_t ENDPTCOMPLETE; /**< Endpoint Complete, offset: 0x1BC */
  20433. __IO uint32_t ENDPTCTRL0; /**< Endpoint Control0, offset: 0x1C0 */
  20434. __IO uint32_t ENDPTCTRL[7]; /**< Endpoint Control 1..Endpoint Control 7, array offset: 0x1C4, array step: 0x4 */
  20435. } USB_Type;
  20436. /* ----------------------------------------------------------------------------
  20437. -- USB Register Masks
  20438. ---------------------------------------------------------------------------- */
  20439. /*!
  20440. * @addtogroup USB_Register_Masks USB Register Masks
  20441. * @{
  20442. */
  20443. /*! @name ID - Identification register */
  20444. #define USB_ID_ID_MASK (0x3FU)
  20445. #define USB_ID_ID_SHIFT (0U)
  20446. #define USB_ID_ID(x) (((uint32_t)(((uint32_t)(x)) << USB_ID_ID_SHIFT)) & USB_ID_ID_MASK)
  20447. #define USB_ID_NID_MASK (0x3F00U)
  20448. #define USB_ID_NID_SHIFT (8U)
  20449. #define USB_ID_NID(x) (((uint32_t)(((uint32_t)(x)) << USB_ID_NID_SHIFT)) & USB_ID_NID_MASK)
  20450. #define USB_ID_REVISION_MASK (0xFF0000U)
  20451. #define USB_ID_REVISION_SHIFT (16U)
  20452. #define USB_ID_REVISION(x) (((uint32_t)(((uint32_t)(x)) << USB_ID_REVISION_SHIFT)) & USB_ID_REVISION_MASK)
  20453. /*! @name HWGENERAL - Hardware General */
  20454. #define USB_HWGENERAL_PHYW_MASK (0x30U)
  20455. #define USB_HWGENERAL_PHYW_SHIFT (4U)
  20456. #define USB_HWGENERAL_PHYW(x) (((uint32_t)(((uint32_t)(x)) << USB_HWGENERAL_PHYW_SHIFT)) & USB_HWGENERAL_PHYW_MASK)
  20457. #define USB_HWGENERAL_PHYM_MASK (0x1C0U)
  20458. #define USB_HWGENERAL_PHYM_SHIFT (6U)
  20459. #define USB_HWGENERAL_PHYM(x) (((uint32_t)(((uint32_t)(x)) << USB_HWGENERAL_PHYM_SHIFT)) & USB_HWGENERAL_PHYM_MASK)
  20460. #define USB_HWGENERAL_SM_MASK (0x600U)
  20461. #define USB_HWGENERAL_SM_SHIFT (9U)
  20462. #define USB_HWGENERAL_SM(x) (((uint32_t)(((uint32_t)(x)) << USB_HWGENERAL_SM_SHIFT)) & USB_HWGENERAL_SM_MASK)
  20463. /*! @name HWHOST - Host Hardware Parameters */
  20464. #define USB_HWHOST_HC_MASK (0x1U)
  20465. #define USB_HWHOST_HC_SHIFT (0U)
  20466. #define USB_HWHOST_HC(x) (((uint32_t)(((uint32_t)(x)) << USB_HWHOST_HC_SHIFT)) & USB_HWHOST_HC_MASK)
  20467. #define USB_HWHOST_NPORT_MASK (0xEU)
  20468. #define USB_HWHOST_NPORT_SHIFT (1U)
  20469. #define USB_HWHOST_NPORT(x) (((uint32_t)(((uint32_t)(x)) << USB_HWHOST_NPORT_SHIFT)) & USB_HWHOST_NPORT_MASK)
  20470. /*! @name HWDEVICE - Device Hardware Parameters */
  20471. #define USB_HWDEVICE_DC_MASK (0x1U)
  20472. #define USB_HWDEVICE_DC_SHIFT (0U)
  20473. #define USB_HWDEVICE_DC(x) (((uint32_t)(((uint32_t)(x)) << USB_HWDEVICE_DC_SHIFT)) & USB_HWDEVICE_DC_MASK)
  20474. #define USB_HWDEVICE_DEVEP_MASK (0x3EU)
  20475. #define USB_HWDEVICE_DEVEP_SHIFT (1U)
  20476. #define USB_HWDEVICE_DEVEP(x) (((uint32_t)(((uint32_t)(x)) << USB_HWDEVICE_DEVEP_SHIFT)) & USB_HWDEVICE_DEVEP_MASK)
  20477. /*! @name HWTXBUF - TX Buffer Hardware Parameters */
  20478. #define USB_HWTXBUF_TXBURST_MASK (0xFFU)
  20479. #define USB_HWTXBUF_TXBURST_SHIFT (0U)
  20480. #define USB_HWTXBUF_TXBURST(x) (((uint32_t)(((uint32_t)(x)) << USB_HWTXBUF_TXBURST_SHIFT)) & USB_HWTXBUF_TXBURST_MASK)
  20481. #define USB_HWTXBUF_TXCHANADD_MASK (0xFF0000U)
  20482. #define USB_HWTXBUF_TXCHANADD_SHIFT (16U)
  20483. #define USB_HWTXBUF_TXCHANADD(x) (((uint32_t)(((uint32_t)(x)) << USB_HWTXBUF_TXCHANADD_SHIFT)) & USB_HWTXBUF_TXCHANADD_MASK)
  20484. /*! @name HWRXBUF - RX Buffer Hardware Parameters */
  20485. #define USB_HWRXBUF_RXBURST_MASK (0xFFU)
  20486. #define USB_HWRXBUF_RXBURST_SHIFT (0U)
  20487. #define USB_HWRXBUF_RXBURST(x) (((uint32_t)(((uint32_t)(x)) << USB_HWRXBUF_RXBURST_SHIFT)) & USB_HWRXBUF_RXBURST_MASK)
  20488. #define USB_HWRXBUF_RXADD_MASK (0xFF00U)
  20489. #define USB_HWRXBUF_RXADD_SHIFT (8U)
  20490. #define USB_HWRXBUF_RXADD(x) (((uint32_t)(((uint32_t)(x)) << USB_HWRXBUF_RXADD_SHIFT)) & USB_HWRXBUF_RXADD_MASK)
  20491. /*! @name GPTIMER0LD - General Purpose Timer #0 Load */
  20492. #define USB_GPTIMER0LD_GPTLD_MASK (0xFFFFFFU)
  20493. #define USB_GPTIMER0LD_GPTLD_SHIFT (0U)
  20494. #define USB_GPTIMER0LD_GPTLD(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0LD_GPTLD_SHIFT)) & USB_GPTIMER0LD_GPTLD_MASK)
  20495. /*! @name GPTIMER0CTRL - General Purpose Timer #0 Controller */
  20496. #define USB_GPTIMER0CTRL_GPTCNT_MASK (0xFFFFFFU)
  20497. #define USB_GPTIMER0CTRL_GPTCNT_SHIFT (0U)
  20498. #define USB_GPTIMER0CTRL_GPTCNT(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0CTRL_GPTCNT_SHIFT)) & USB_GPTIMER0CTRL_GPTCNT_MASK)
  20499. #define USB_GPTIMER0CTRL_GPTMODE_MASK (0x1000000U)
  20500. #define USB_GPTIMER0CTRL_GPTMODE_SHIFT (24U)
  20501. #define USB_GPTIMER0CTRL_GPTMODE(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0CTRL_GPTMODE_SHIFT)) & USB_GPTIMER0CTRL_GPTMODE_MASK)
  20502. #define USB_GPTIMER0CTRL_GPTRST_MASK (0x40000000U)
  20503. #define USB_GPTIMER0CTRL_GPTRST_SHIFT (30U)
  20504. #define USB_GPTIMER0CTRL_GPTRST(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0CTRL_GPTRST_SHIFT)) & USB_GPTIMER0CTRL_GPTRST_MASK)
  20505. #define USB_GPTIMER0CTRL_GPTRUN_MASK (0x80000000U)
  20506. #define USB_GPTIMER0CTRL_GPTRUN_SHIFT (31U)
  20507. #define USB_GPTIMER0CTRL_GPTRUN(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER0CTRL_GPTRUN_SHIFT)) & USB_GPTIMER0CTRL_GPTRUN_MASK)
  20508. /*! @name GPTIMER1LD - General Purpose Timer #1 Load */
  20509. #define USB_GPTIMER1LD_GPTLD_MASK (0xFFFFFFU)
  20510. #define USB_GPTIMER1LD_GPTLD_SHIFT (0U)
  20511. #define USB_GPTIMER1LD_GPTLD(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1LD_GPTLD_SHIFT)) & USB_GPTIMER1LD_GPTLD_MASK)
  20512. /*! @name GPTIMER1CTRL - General Purpose Timer #1 Controller */
  20513. #define USB_GPTIMER1CTRL_GPTCNT_MASK (0xFFFFFFU)
  20514. #define USB_GPTIMER1CTRL_GPTCNT_SHIFT (0U)
  20515. #define USB_GPTIMER1CTRL_GPTCNT(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1CTRL_GPTCNT_SHIFT)) & USB_GPTIMER1CTRL_GPTCNT_MASK)
  20516. #define USB_GPTIMER1CTRL_GPTMODE_MASK (0x1000000U)
  20517. #define USB_GPTIMER1CTRL_GPTMODE_SHIFT (24U)
  20518. #define USB_GPTIMER1CTRL_GPTMODE(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1CTRL_GPTMODE_SHIFT)) & USB_GPTIMER1CTRL_GPTMODE_MASK)
  20519. #define USB_GPTIMER1CTRL_GPTRST_MASK (0x40000000U)
  20520. #define USB_GPTIMER1CTRL_GPTRST_SHIFT (30U)
  20521. #define USB_GPTIMER1CTRL_GPTRST(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1CTRL_GPTRST_SHIFT)) & USB_GPTIMER1CTRL_GPTRST_MASK)
  20522. #define USB_GPTIMER1CTRL_GPTRUN_MASK (0x80000000U)
  20523. #define USB_GPTIMER1CTRL_GPTRUN_SHIFT (31U)
  20524. #define USB_GPTIMER1CTRL_GPTRUN(x) (((uint32_t)(((uint32_t)(x)) << USB_GPTIMER1CTRL_GPTRUN_SHIFT)) & USB_GPTIMER1CTRL_GPTRUN_MASK)
  20525. /*! @name SBUSCFG - System Bus Config */
  20526. #define USB_SBUSCFG_AHBBRST_MASK (0x7U)
  20527. #define USB_SBUSCFG_AHBBRST_SHIFT (0U)
  20528. #define USB_SBUSCFG_AHBBRST(x) (((uint32_t)(((uint32_t)(x)) << USB_SBUSCFG_AHBBRST_SHIFT)) & USB_SBUSCFG_AHBBRST_MASK)
  20529. /*! @name CAPLENGTH - Capability Registers Length */
  20530. #define USB_CAPLENGTH_CAPLENGTH_MASK (0xFFU)
  20531. #define USB_CAPLENGTH_CAPLENGTH_SHIFT (0U)
  20532. #define USB_CAPLENGTH_CAPLENGTH(x) (((uint8_t)(((uint8_t)(x)) << USB_CAPLENGTH_CAPLENGTH_SHIFT)) & USB_CAPLENGTH_CAPLENGTH_MASK)
  20533. /*! @name HCIVERSION - Host Controller Interface Version */
  20534. #define USB_HCIVERSION_HCIVERSION_MASK (0xFFFFU)
  20535. #define USB_HCIVERSION_HCIVERSION_SHIFT (0U)
  20536. #define USB_HCIVERSION_HCIVERSION(x) (((uint16_t)(((uint16_t)(x)) << USB_HCIVERSION_HCIVERSION_SHIFT)) & USB_HCIVERSION_HCIVERSION_MASK)
  20537. /*! @name HCSPARAMS - Host Controller Structural Parameters */
  20538. #define USB_HCSPARAMS_N_PORTS_MASK (0xFU)
  20539. #define USB_HCSPARAMS_N_PORTS_SHIFT (0U)
  20540. #define USB_HCSPARAMS_N_PORTS(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_PORTS_SHIFT)) & USB_HCSPARAMS_N_PORTS_MASK)
  20541. #define USB_HCSPARAMS_PPC_MASK (0x10U)
  20542. #define USB_HCSPARAMS_PPC_SHIFT (4U)
  20543. #define USB_HCSPARAMS_PPC(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_PPC_SHIFT)) & USB_HCSPARAMS_PPC_MASK)
  20544. #define USB_HCSPARAMS_N_PCC_MASK (0xF00U)
  20545. #define USB_HCSPARAMS_N_PCC_SHIFT (8U)
  20546. #define USB_HCSPARAMS_N_PCC(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_PCC_SHIFT)) & USB_HCSPARAMS_N_PCC_MASK)
  20547. #define USB_HCSPARAMS_N_CC_MASK (0xF000U)
  20548. #define USB_HCSPARAMS_N_CC_SHIFT (12U)
  20549. #define USB_HCSPARAMS_N_CC(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_CC_SHIFT)) & USB_HCSPARAMS_N_CC_MASK)
  20550. #define USB_HCSPARAMS_PI_MASK (0x10000U)
  20551. #define USB_HCSPARAMS_PI_SHIFT (16U)
  20552. #define USB_HCSPARAMS_PI(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_PI_SHIFT)) & USB_HCSPARAMS_PI_MASK)
  20553. #define USB_HCSPARAMS_N_PTT_MASK (0xF00000U)
  20554. #define USB_HCSPARAMS_N_PTT_SHIFT (20U)
  20555. #define USB_HCSPARAMS_N_PTT(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_PTT_SHIFT)) & USB_HCSPARAMS_N_PTT_MASK)
  20556. #define USB_HCSPARAMS_N_TT_MASK (0xF000000U)
  20557. #define USB_HCSPARAMS_N_TT_SHIFT (24U)
  20558. #define USB_HCSPARAMS_N_TT(x) (((uint32_t)(((uint32_t)(x)) << USB_HCSPARAMS_N_TT_SHIFT)) & USB_HCSPARAMS_N_TT_MASK)
  20559. /*! @name HCCPARAMS - Host Controller Capability Parameters */
  20560. #define USB_HCCPARAMS_ADC_MASK (0x1U)
  20561. #define USB_HCCPARAMS_ADC_SHIFT (0U)
  20562. #define USB_HCCPARAMS_ADC(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_ADC_SHIFT)) & USB_HCCPARAMS_ADC_MASK)
  20563. #define USB_HCCPARAMS_PFL_MASK (0x2U)
  20564. #define USB_HCCPARAMS_PFL_SHIFT (1U)
  20565. #define USB_HCCPARAMS_PFL(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_PFL_SHIFT)) & USB_HCCPARAMS_PFL_MASK)
  20566. #define USB_HCCPARAMS_ASP_MASK (0x4U)
  20567. #define USB_HCCPARAMS_ASP_SHIFT (2U)
  20568. #define USB_HCCPARAMS_ASP(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_ASP_SHIFT)) & USB_HCCPARAMS_ASP_MASK)
  20569. #define USB_HCCPARAMS_IST_MASK (0xF0U)
  20570. #define USB_HCCPARAMS_IST_SHIFT (4U)
  20571. #define USB_HCCPARAMS_IST(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_IST_SHIFT)) & USB_HCCPARAMS_IST_MASK)
  20572. #define USB_HCCPARAMS_EECP_MASK (0xFF00U)
  20573. #define USB_HCCPARAMS_EECP_SHIFT (8U)
  20574. #define USB_HCCPARAMS_EECP(x) (((uint32_t)(((uint32_t)(x)) << USB_HCCPARAMS_EECP_SHIFT)) & USB_HCCPARAMS_EECP_MASK)
  20575. /*! @name DCIVERSION - Device Controller Interface Version */
  20576. #define USB_DCIVERSION_DCIVERSION_MASK (0xFFFFU)
  20577. #define USB_DCIVERSION_DCIVERSION_SHIFT (0U)
  20578. #define USB_DCIVERSION_DCIVERSION(x) (((uint16_t)(((uint16_t)(x)) << USB_DCIVERSION_DCIVERSION_SHIFT)) & USB_DCIVERSION_DCIVERSION_MASK)
  20579. /*! @name DCCPARAMS - Device Controller Capability Parameters */
  20580. #define USB_DCCPARAMS_DEN_MASK (0x1FU)
  20581. #define USB_DCCPARAMS_DEN_SHIFT (0U)
  20582. #define USB_DCCPARAMS_DEN(x) (((uint32_t)(((uint32_t)(x)) << USB_DCCPARAMS_DEN_SHIFT)) & USB_DCCPARAMS_DEN_MASK)
  20583. #define USB_DCCPARAMS_DC_MASK (0x80U)
  20584. #define USB_DCCPARAMS_DC_SHIFT (7U)
  20585. #define USB_DCCPARAMS_DC(x) (((uint32_t)(((uint32_t)(x)) << USB_DCCPARAMS_DC_SHIFT)) & USB_DCCPARAMS_DC_MASK)
  20586. #define USB_DCCPARAMS_HC_MASK (0x100U)
  20587. #define USB_DCCPARAMS_HC_SHIFT (8U)
  20588. #define USB_DCCPARAMS_HC(x) (((uint32_t)(((uint32_t)(x)) << USB_DCCPARAMS_HC_SHIFT)) & USB_DCCPARAMS_HC_MASK)
  20589. /*! @name USBCMD - USB Command Register */
  20590. #define USB_USBCMD_RS_MASK (0x1U)
  20591. #define USB_USBCMD_RS_SHIFT (0U)
  20592. #define USB_USBCMD_RS(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_RS_SHIFT)) & USB_USBCMD_RS_MASK)
  20593. #define USB_USBCMD_RST_MASK (0x2U)
  20594. #define USB_USBCMD_RST_SHIFT (1U)
  20595. #define USB_USBCMD_RST(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_RST_SHIFT)) & USB_USBCMD_RST_MASK)
  20596. #define USB_USBCMD_FS_1_MASK (0xCU)
  20597. #define USB_USBCMD_FS_1_SHIFT (2U)
  20598. #define USB_USBCMD_FS_1(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_FS_1_SHIFT)) & USB_USBCMD_FS_1_MASK)
  20599. #define USB_USBCMD_PSE_MASK (0x10U)
  20600. #define USB_USBCMD_PSE_SHIFT (4U)
  20601. #define USB_USBCMD_PSE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_PSE_SHIFT)) & USB_USBCMD_PSE_MASK)
  20602. #define USB_USBCMD_ASE_MASK (0x20U)
  20603. #define USB_USBCMD_ASE_SHIFT (5U)
  20604. #define USB_USBCMD_ASE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ASE_SHIFT)) & USB_USBCMD_ASE_MASK)
  20605. #define USB_USBCMD_IAA_MASK (0x40U)
  20606. #define USB_USBCMD_IAA_SHIFT (6U)
  20607. #define USB_USBCMD_IAA(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_IAA_SHIFT)) & USB_USBCMD_IAA_MASK)
  20608. #define USB_USBCMD_ASP_MASK (0x300U)
  20609. #define USB_USBCMD_ASP_SHIFT (8U)
  20610. #define USB_USBCMD_ASP(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ASP_SHIFT)) & USB_USBCMD_ASP_MASK)
  20611. #define USB_USBCMD_ASPE_MASK (0x800U)
  20612. #define USB_USBCMD_ASPE_SHIFT (11U)
  20613. #define USB_USBCMD_ASPE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ASPE_SHIFT)) & USB_USBCMD_ASPE_MASK)
  20614. #define USB_USBCMD_ATDTW_MASK (0x1000U)
  20615. #define USB_USBCMD_ATDTW_SHIFT (12U)
  20616. #define USB_USBCMD_ATDTW(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ATDTW_SHIFT)) & USB_USBCMD_ATDTW_MASK)
  20617. #define USB_USBCMD_SUTW_MASK (0x2000U)
  20618. #define USB_USBCMD_SUTW_SHIFT (13U)
  20619. #define USB_USBCMD_SUTW(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_SUTW_SHIFT)) & USB_USBCMD_SUTW_MASK)
  20620. #define USB_USBCMD_FS_2_MASK (0x8000U)
  20621. #define USB_USBCMD_FS_2_SHIFT (15U)
  20622. #define USB_USBCMD_FS_2(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_FS_2_SHIFT)) & USB_USBCMD_FS_2_MASK)
  20623. #define USB_USBCMD_ITC_MASK (0xFF0000U)
  20624. #define USB_USBCMD_ITC_SHIFT (16U)
  20625. #define USB_USBCMD_ITC(x) (((uint32_t)(((uint32_t)(x)) << USB_USBCMD_ITC_SHIFT)) & USB_USBCMD_ITC_MASK)
  20626. /*! @name USBSTS - USB Status Register */
  20627. #define USB_USBSTS_UI_MASK (0x1U)
  20628. #define USB_USBSTS_UI_SHIFT (0U)
  20629. #define USB_USBSTS_UI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_UI_SHIFT)) & USB_USBSTS_UI_MASK)
  20630. #define USB_USBSTS_UEI_MASK (0x2U)
  20631. #define USB_USBSTS_UEI_SHIFT (1U)
  20632. #define USB_USBSTS_UEI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_UEI_SHIFT)) & USB_USBSTS_UEI_MASK)
  20633. #define USB_USBSTS_PCI_MASK (0x4U)
  20634. #define USB_USBSTS_PCI_SHIFT (2U)
  20635. #define USB_USBSTS_PCI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_PCI_SHIFT)) & USB_USBSTS_PCI_MASK)
  20636. #define USB_USBSTS_FRI_MASK (0x8U)
  20637. #define USB_USBSTS_FRI_SHIFT (3U)
  20638. #define USB_USBSTS_FRI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_FRI_SHIFT)) & USB_USBSTS_FRI_MASK)
  20639. #define USB_USBSTS_SEI_MASK (0x10U)
  20640. #define USB_USBSTS_SEI_SHIFT (4U)
  20641. #define USB_USBSTS_SEI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_SEI_SHIFT)) & USB_USBSTS_SEI_MASK)
  20642. #define USB_USBSTS_AAI_MASK (0x20U)
  20643. #define USB_USBSTS_AAI_SHIFT (5U)
  20644. #define USB_USBSTS_AAI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_AAI_SHIFT)) & USB_USBSTS_AAI_MASK)
  20645. #define USB_USBSTS_URI_MASK (0x40U)
  20646. #define USB_USBSTS_URI_SHIFT (6U)
  20647. #define USB_USBSTS_URI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_URI_SHIFT)) & USB_USBSTS_URI_MASK)
  20648. #define USB_USBSTS_SRI_MASK (0x80U)
  20649. #define USB_USBSTS_SRI_SHIFT (7U)
  20650. #define USB_USBSTS_SRI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_SRI_SHIFT)) & USB_USBSTS_SRI_MASK)
  20651. #define USB_USBSTS_SLI_MASK (0x100U)
  20652. #define USB_USBSTS_SLI_SHIFT (8U)
  20653. #define USB_USBSTS_SLI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_SLI_SHIFT)) & USB_USBSTS_SLI_MASK)
  20654. #define USB_USBSTS_ULPII_MASK (0x400U)
  20655. #define USB_USBSTS_ULPII_SHIFT (10U)
  20656. #define USB_USBSTS_ULPII(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_ULPII_SHIFT)) & USB_USBSTS_ULPII_MASK)
  20657. #define USB_USBSTS_HCH_MASK (0x1000U)
  20658. #define USB_USBSTS_HCH_SHIFT (12U)
  20659. #define USB_USBSTS_HCH(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_HCH_SHIFT)) & USB_USBSTS_HCH_MASK)
  20660. #define USB_USBSTS_RCL_MASK (0x2000U)
  20661. #define USB_USBSTS_RCL_SHIFT (13U)
  20662. #define USB_USBSTS_RCL(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_RCL_SHIFT)) & USB_USBSTS_RCL_MASK)
  20663. #define USB_USBSTS_PS_MASK (0x4000U)
  20664. #define USB_USBSTS_PS_SHIFT (14U)
  20665. #define USB_USBSTS_PS(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_PS_SHIFT)) & USB_USBSTS_PS_MASK)
  20666. #define USB_USBSTS_AS_MASK (0x8000U)
  20667. #define USB_USBSTS_AS_SHIFT (15U)
  20668. #define USB_USBSTS_AS(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_AS_SHIFT)) & USB_USBSTS_AS_MASK)
  20669. #define USB_USBSTS_NAKI_MASK (0x10000U)
  20670. #define USB_USBSTS_NAKI_SHIFT (16U)
  20671. #define USB_USBSTS_NAKI(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_NAKI_SHIFT)) & USB_USBSTS_NAKI_MASK)
  20672. #define USB_USBSTS_TI0_MASK (0x1000000U)
  20673. #define USB_USBSTS_TI0_SHIFT (24U)
  20674. #define USB_USBSTS_TI0(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_TI0_SHIFT)) & USB_USBSTS_TI0_MASK)
  20675. #define USB_USBSTS_TI1_MASK (0x2000000U)
  20676. #define USB_USBSTS_TI1_SHIFT (25U)
  20677. #define USB_USBSTS_TI1(x) (((uint32_t)(((uint32_t)(x)) << USB_USBSTS_TI1_SHIFT)) & USB_USBSTS_TI1_MASK)
  20678. /*! @name USBINTR - Interrupt Enable Register */
  20679. #define USB_USBINTR_UE_MASK (0x1U)
  20680. #define USB_USBINTR_UE_SHIFT (0U)
  20681. #define USB_USBINTR_UE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_UE_SHIFT)) & USB_USBINTR_UE_MASK)
  20682. #define USB_USBINTR_UEE_MASK (0x2U)
  20683. #define USB_USBINTR_UEE_SHIFT (1U)
  20684. #define USB_USBINTR_UEE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_UEE_SHIFT)) & USB_USBINTR_UEE_MASK)
  20685. #define USB_USBINTR_PCE_MASK (0x4U)
  20686. #define USB_USBINTR_PCE_SHIFT (2U)
  20687. #define USB_USBINTR_PCE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_PCE_SHIFT)) & USB_USBINTR_PCE_MASK)
  20688. #define USB_USBINTR_FRE_MASK (0x8U)
  20689. #define USB_USBINTR_FRE_SHIFT (3U)
  20690. #define USB_USBINTR_FRE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_FRE_SHIFT)) & USB_USBINTR_FRE_MASK)
  20691. #define USB_USBINTR_SEE_MASK (0x10U)
  20692. #define USB_USBINTR_SEE_SHIFT (4U)
  20693. #define USB_USBINTR_SEE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_SEE_SHIFT)) & USB_USBINTR_SEE_MASK)
  20694. #define USB_USBINTR_AAE_MASK (0x20U)
  20695. #define USB_USBINTR_AAE_SHIFT (5U)
  20696. #define USB_USBINTR_AAE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_AAE_SHIFT)) & USB_USBINTR_AAE_MASK)
  20697. #define USB_USBINTR_URE_MASK (0x40U)
  20698. #define USB_USBINTR_URE_SHIFT (6U)
  20699. #define USB_USBINTR_URE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_URE_SHIFT)) & USB_USBINTR_URE_MASK)
  20700. #define USB_USBINTR_SRE_MASK (0x80U)
  20701. #define USB_USBINTR_SRE_SHIFT (7U)
  20702. #define USB_USBINTR_SRE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_SRE_SHIFT)) & USB_USBINTR_SRE_MASK)
  20703. #define USB_USBINTR_SLE_MASK (0x100U)
  20704. #define USB_USBINTR_SLE_SHIFT (8U)
  20705. #define USB_USBINTR_SLE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_SLE_SHIFT)) & USB_USBINTR_SLE_MASK)
  20706. #define USB_USBINTR_ULPIE_MASK (0x400U)
  20707. #define USB_USBINTR_ULPIE_SHIFT (10U)
  20708. #define USB_USBINTR_ULPIE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_ULPIE_SHIFT)) & USB_USBINTR_ULPIE_MASK)
  20709. #define USB_USBINTR_NAKE_MASK (0x10000U)
  20710. #define USB_USBINTR_NAKE_SHIFT (16U)
  20711. #define USB_USBINTR_NAKE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_NAKE_SHIFT)) & USB_USBINTR_NAKE_MASK)
  20712. #define USB_USBINTR_UAIE_MASK (0x40000U)
  20713. #define USB_USBINTR_UAIE_SHIFT (18U)
  20714. #define USB_USBINTR_UAIE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_UAIE_SHIFT)) & USB_USBINTR_UAIE_MASK)
  20715. #define USB_USBINTR_UPIE_MASK (0x80000U)
  20716. #define USB_USBINTR_UPIE_SHIFT (19U)
  20717. #define USB_USBINTR_UPIE(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_UPIE_SHIFT)) & USB_USBINTR_UPIE_MASK)
  20718. #define USB_USBINTR_TIE0_MASK (0x1000000U)
  20719. #define USB_USBINTR_TIE0_SHIFT (24U)
  20720. #define USB_USBINTR_TIE0(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_TIE0_SHIFT)) & USB_USBINTR_TIE0_MASK)
  20721. #define USB_USBINTR_TIE1_MASK (0x2000000U)
  20722. #define USB_USBINTR_TIE1_SHIFT (25U)
  20723. #define USB_USBINTR_TIE1(x) (((uint32_t)(((uint32_t)(x)) << USB_USBINTR_TIE1_SHIFT)) & USB_USBINTR_TIE1_MASK)
  20724. /*! @name FRINDEX - USB Frame Index */
  20725. #define USB_FRINDEX_FRINDEX_MASK (0x3FFFU)
  20726. #define USB_FRINDEX_FRINDEX_SHIFT (0U)
  20727. #define USB_FRINDEX_FRINDEX(x) (((uint32_t)(((uint32_t)(x)) << USB_FRINDEX_FRINDEX_SHIFT)) & USB_FRINDEX_FRINDEX_MASK)
  20728. /*! @name DEVICEADDR - Device Address */
  20729. #define USB_DEVICEADDR_USBADRA_MASK (0x1000000U)
  20730. #define USB_DEVICEADDR_USBADRA_SHIFT (24U)
  20731. #define USB_DEVICEADDR_USBADRA(x) (((uint32_t)(((uint32_t)(x)) << USB_DEVICEADDR_USBADRA_SHIFT)) & USB_DEVICEADDR_USBADRA_MASK)
  20732. #define USB_DEVICEADDR_USBADR_MASK (0xFE000000U)
  20733. #define USB_DEVICEADDR_USBADR_SHIFT (25U)
  20734. #define USB_DEVICEADDR_USBADR(x) (((uint32_t)(((uint32_t)(x)) << USB_DEVICEADDR_USBADR_SHIFT)) & USB_DEVICEADDR_USBADR_MASK)
  20735. /*! @name PERIODICLISTBASE - Frame List Base Address */
  20736. #define USB_PERIODICLISTBASE_BASEADR_MASK (0xFFFFF000U)
  20737. #define USB_PERIODICLISTBASE_BASEADR_SHIFT (12U)
  20738. #define USB_PERIODICLISTBASE_BASEADR(x) (((uint32_t)(((uint32_t)(x)) << USB_PERIODICLISTBASE_BASEADR_SHIFT)) & USB_PERIODICLISTBASE_BASEADR_MASK)
  20739. /*! @name ASYNCLISTADDR - Next Asynch. Address */
  20740. #define USB_ASYNCLISTADDR_ASYBASE_MASK (0xFFFFFFE0U)
  20741. #define USB_ASYNCLISTADDR_ASYBASE_SHIFT (5U)
  20742. #define USB_ASYNCLISTADDR_ASYBASE(x) (((uint32_t)(((uint32_t)(x)) << USB_ASYNCLISTADDR_ASYBASE_SHIFT)) & USB_ASYNCLISTADDR_ASYBASE_MASK)
  20743. /*! @name ENDPTLISTADDR - Endpoint List Address */
  20744. #define USB_ENDPTLISTADDR_EPBASE_MASK (0xFFFFF800U)
  20745. #define USB_ENDPTLISTADDR_EPBASE_SHIFT (11U)
  20746. #define USB_ENDPTLISTADDR_EPBASE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTLISTADDR_EPBASE_SHIFT)) & USB_ENDPTLISTADDR_EPBASE_MASK)
  20747. /*! @name BURSTSIZE - Programmable Burst Size */
  20748. #define USB_BURSTSIZE_RXPBURST_MASK (0xFFU)
  20749. #define USB_BURSTSIZE_RXPBURST_SHIFT (0U)
  20750. #define USB_BURSTSIZE_RXPBURST(x) (((uint32_t)(((uint32_t)(x)) << USB_BURSTSIZE_RXPBURST_SHIFT)) & USB_BURSTSIZE_RXPBURST_MASK)
  20751. #define USB_BURSTSIZE_TXPBURST_MASK (0x1FF00U)
  20752. #define USB_BURSTSIZE_TXPBURST_SHIFT (8U)
  20753. #define USB_BURSTSIZE_TXPBURST(x) (((uint32_t)(((uint32_t)(x)) << USB_BURSTSIZE_TXPBURST_SHIFT)) & USB_BURSTSIZE_TXPBURST_MASK)
  20754. /*! @name TXFILLTUNING - TX FIFO Fill Tuning */
  20755. #define USB_TXFILLTUNING_TXSCHOH_MASK (0xFFU)
  20756. #define USB_TXFILLTUNING_TXSCHOH_SHIFT (0U)
  20757. #define USB_TXFILLTUNING_TXSCHOH(x) (((uint32_t)(((uint32_t)(x)) << USB_TXFILLTUNING_TXSCHOH_SHIFT)) & USB_TXFILLTUNING_TXSCHOH_MASK)
  20758. #define USB_TXFILLTUNING_TXSCHHEALTH_MASK (0x1F00U)
  20759. #define USB_TXFILLTUNING_TXSCHHEALTH_SHIFT (8U)
  20760. #define USB_TXFILLTUNING_TXSCHHEALTH(x) (((uint32_t)(((uint32_t)(x)) << USB_TXFILLTUNING_TXSCHHEALTH_SHIFT)) & USB_TXFILLTUNING_TXSCHHEALTH_MASK)
  20761. #define USB_TXFILLTUNING_TXFIFOTHRES_MASK (0x3F0000U)
  20762. #define USB_TXFILLTUNING_TXFIFOTHRES_SHIFT (16U)
  20763. #define USB_TXFILLTUNING_TXFIFOTHRES(x) (((uint32_t)(((uint32_t)(x)) << USB_TXFILLTUNING_TXFIFOTHRES_SHIFT)) & USB_TXFILLTUNING_TXFIFOTHRES_MASK)
  20764. /*! @name ENDPTNAK - Endpoint NAK */
  20765. #define USB_ENDPTNAK_EPRN_MASK (0xFFU)
  20766. #define USB_ENDPTNAK_EPRN_SHIFT (0U)
  20767. #define USB_ENDPTNAK_EPRN(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTNAK_EPRN_SHIFT)) & USB_ENDPTNAK_EPRN_MASK)
  20768. #define USB_ENDPTNAK_EPTN_MASK (0xFF0000U)
  20769. #define USB_ENDPTNAK_EPTN_SHIFT (16U)
  20770. #define USB_ENDPTNAK_EPTN(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTNAK_EPTN_SHIFT)) & USB_ENDPTNAK_EPTN_MASK)
  20771. /*! @name ENDPTNAKEN - Endpoint NAK Enable */
  20772. #define USB_ENDPTNAKEN_EPRNE_MASK (0xFFU)
  20773. #define USB_ENDPTNAKEN_EPRNE_SHIFT (0U)
  20774. #define USB_ENDPTNAKEN_EPRNE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTNAKEN_EPRNE_SHIFT)) & USB_ENDPTNAKEN_EPRNE_MASK)
  20775. #define USB_ENDPTNAKEN_EPTNE_MASK (0xFF0000U)
  20776. #define USB_ENDPTNAKEN_EPTNE_SHIFT (16U)
  20777. #define USB_ENDPTNAKEN_EPTNE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTNAKEN_EPTNE_SHIFT)) & USB_ENDPTNAKEN_EPTNE_MASK)
  20778. /*! @name CONFIGFLAG - Configure Flag Register */
  20779. #define USB_CONFIGFLAG_CF_MASK (0x1U)
  20780. #define USB_CONFIGFLAG_CF_SHIFT (0U)
  20781. #define USB_CONFIGFLAG_CF(x) (((uint32_t)(((uint32_t)(x)) << USB_CONFIGFLAG_CF_SHIFT)) & USB_CONFIGFLAG_CF_MASK)
  20782. /*! @name PORTSC1 - Port Status & Control */
  20783. #define USB_PORTSC1_CCS_MASK (0x1U)
  20784. #define USB_PORTSC1_CCS_SHIFT (0U)
  20785. #define USB_PORTSC1_CCS(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_CCS_SHIFT)) & USB_PORTSC1_CCS_MASK)
  20786. #define USB_PORTSC1_CSC_MASK (0x2U)
  20787. #define USB_PORTSC1_CSC_SHIFT (1U)
  20788. #define USB_PORTSC1_CSC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_CSC_SHIFT)) & USB_PORTSC1_CSC_MASK)
  20789. #define USB_PORTSC1_PE_MASK (0x4U)
  20790. #define USB_PORTSC1_PE_SHIFT (2U)
  20791. #define USB_PORTSC1_PE(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PE_SHIFT)) & USB_PORTSC1_PE_MASK)
  20792. #define USB_PORTSC1_PEC_MASK (0x8U)
  20793. #define USB_PORTSC1_PEC_SHIFT (3U)
  20794. #define USB_PORTSC1_PEC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PEC_SHIFT)) & USB_PORTSC1_PEC_MASK)
  20795. #define USB_PORTSC1_OCA_MASK (0x10U)
  20796. #define USB_PORTSC1_OCA_SHIFT (4U)
  20797. #define USB_PORTSC1_OCA(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_OCA_SHIFT)) & USB_PORTSC1_OCA_MASK)
  20798. #define USB_PORTSC1_OCC_MASK (0x20U)
  20799. #define USB_PORTSC1_OCC_SHIFT (5U)
  20800. #define USB_PORTSC1_OCC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_OCC_SHIFT)) & USB_PORTSC1_OCC_MASK)
  20801. #define USB_PORTSC1_FPR_MASK (0x40U)
  20802. #define USB_PORTSC1_FPR_SHIFT (6U)
  20803. #define USB_PORTSC1_FPR(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_FPR_SHIFT)) & USB_PORTSC1_FPR_MASK)
  20804. #define USB_PORTSC1_SUSP_MASK (0x80U)
  20805. #define USB_PORTSC1_SUSP_SHIFT (7U)
  20806. #define USB_PORTSC1_SUSP(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_SUSP_SHIFT)) & USB_PORTSC1_SUSP_MASK)
  20807. #define USB_PORTSC1_PR_MASK (0x100U)
  20808. #define USB_PORTSC1_PR_SHIFT (8U)
  20809. #define USB_PORTSC1_PR(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PR_SHIFT)) & USB_PORTSC1_PR_MASK)
  20810. #define USB_PORTSC1_HSP_MASK (0x200U)
  20811. #define USB_PORTSC1_HSP_SHIFT (9U)
  20812. #define USB_PORTSC1_HSP(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_HSP_SHIFT)) & USB_PORTSC1_HSP_MASK)
  20813. #define USB_PORTSC1_LS_MASK (0xC00U)
  20814. #define USB_PORTSC1_LS_SHIFT (10U)
  20815. #define USB_PORTSC1_LS(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_LS_SHIFT)) & USB_PORTSC1_LS_MASK)
  20816. #define USB_PORTSC1_PP_MASK (0x1000U)
  20817. #define USB_PORTSC1_PP_SHIFT (12U)
  20818. #define USB_PORTSC1_PP(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PP_SHIFT)) & USB_PORTSC1_PP_MASK)
  20819. #define USB_PORTSC1_PO_MASK (0x2000U)
  20820. #define USB_PORTSC1_PO_SHIFT (13U)
  20821. #define USB_PORTSC1_PO(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PO_SHIFT)) & USB_PORTSC1_PO_MASK)
  20822. #define USB_PORTSC1_PIC_MASK (0xC000U)
  20823. #define USB_PORTSC1_PIC_SHIFT (14U)
  20824. #define USB_PORTSC1_PIC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PIC_SHIFT)) & USB_PORTSC1_PIC_MASK)
  20825. #define USB_PORTSC1_PTC_MASK (0xF0000U)
  20826. #define USB_PORTSC1_PTC_SHIFT (16U)
  20827. #define USB_PORTSC1_PTC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PTC_SHIFT)) & USB_PORTSC1_PTC_MASK)
  20828. #define USB_PORTSC1_WKCN_MASK (0x100000U)
  20829. #define USB_PORTSC1_WKCN_SHIFT (20U)
  20830. #define USB_PORTSC1_WKCN(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_WKCN_SHIFT)) & USB_PORTSC1_WKCN_MASK)
  20831. #define USB_PORTSC1_WKDC_MASK (0x200000U)
  20832. #define USB_PORTSC1_WKDC_SHIFT (21U)
  20833. #define USB_PORTSC1_WKDC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_WKDC_SHIFT)) & USB_PORTSC1_WKDC_MASK)
  20834. #define USB_PORTSC1_WKOC_MASK (0x400000U)
  20835. #define USB_PORTSC1_WKOC_SHIFT (22U)
  20836. #define USB_PORTSC1_WKOC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_WKOC_SHIFT)) & USB_PORTSC1_WKOC_MASK)
  20837. #define USB_PORTSC1_PHCD_MASK (0x800000U)
  20838. #define USB_PORTSC1_PHCD_SHIFT (23U)
  20839. #define USB_PORTSC1_PHCD(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PHCD_SHIFT)) & USB_PORTSC1_PHCD_MASK)
  20840. #define USB_PORTSC1_PFSC_MASK (0x1000000U)
  20841. #define USB_PORTSC1_PFSC_SHIFT (24U)
  20842. #define USB_PORTSC1_PFSC(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PFSC_SHIFT)) & USB_PORTSC1_PFSC_MASK)
  20843. #define USB_PORTSC1_PTS_2_MASK (0x2000000U)
  20844. #define USB_PORTSC1_PTS_2_SHIFT (25U)
  20845. #define USB_PORTSC1_PTS_2(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PTS_2_SHIFT)) & USB_PORTSC1_PTS_2_MASK)
  20846. #define USB_PORTSC1_PSPD_MASK (0xC000000U)
  20847. #define USB_PORTSC1_PSPD_SHIFT (26U)
  20848. #define USB_PORTSC1_PSPD(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PSPD_SHIFT)) & USB_PORTSC1_PSPD_MASK)
  20849. #define USB_PORTSC1_PTW_MASK (0x10000000U)
  20850. #define USB_PORTSC1_PTW_SHIFT (28U)
  20851. #define USB_PORTSC1_PTW(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PTW_SHIFT)) & USB_PORTSC1_PTW_MASK)
  20852. #define USB_PORTSC1_STS_MASK (0x20000000U)
  20853. #define USB_PORTSC1_STS_SHIFT (29U)
  20854. #define USB_PORTSC1_STS(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_STS_SHIFT)) & USB_PORTSC1_STS_MASK)
  20855. #define USB_PORTSC1_PTS_1_MASK (0xC0000000U)
  20856. #define USB_PORTSC1_PTS_1_SHIFT (30U)
  20857. #define USB_PORTSC1_PTS_1(x) (((uint32_t)(((uint32_t)(x)) << USB_PORTSC1_PTS_1_SHIFT)) & USB_PORTSC1_PTS_1_MASK)
  20858. /*! @name OTGSC - On-The-Go Status & control */
  20859. #define USB_OTGSC_VD_MASK (0x1U)
  20860. #define USB_OTGSC_VD_SHIFT (0U)
  20861. #define USB_OTGSC_VD(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_VD_SHIFT)) & USB_OTGSC_VD_MASK)
  20862. #define USB_OTGSC_VC_MASK (0x2U)
  20863. #define USB_OTGSC_VC_SHIFT (1U)
  20864. #define USB_OTGSC_VC(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_VC_SHIFT)) & USB_OTGSC_VC_MASK)
  20865. #define USB_OTGSC_OT_MASK (0x8U)
  20866. #define USB_OTGSC_OT_SHIFT (3U)
  20867. #define USB_OTGSC_OT(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_OT_SHIFT)) & USB_OTGSC_OT_MASK)
  20868. #define USB_OTGSC_DP_MASK (0x10U)
  20869. #define USB_OTGSC_DP_SHIFT (4U)
  20870. #define USB_OTGSC_DP(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_DP_SHIFT)) & USB_OTGSC_DP_MASK)
  20871. #define USB_OTGSC_IDPU_MASK (0x20U)
  20872. #define USB_OTGSC_IDPU_SHIFT (5U)
  20873. #define USB_OTGSC_IDPU(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_IDPU_SHIFT)) & USB_OTGSC_IDPU_MASK)
  20874. #define USB_OTGSC_ID_MASK (0x100U)
  20875. #define USB_OTGSC_ID_SHIFT (8U)
  20876. #define USB_OTGSC_ID(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_ID_SHIFT)) & USB_OTGSC_ID_MASK)
  20877. #define USB_OTGSC_AVV_MASK (0x200U)
  20878. #define USB_OTGSC_AVV_SHIFT (9U)
  20879. #define USB_OTGSC_AVV(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_AVV_SHIFT)) & USB_OTGSC_AVV_MASK)
  20880. #define USB_OTGSC_ASV_MASK (0x400U)
  20881. #define USB_OTGSC_ASV_SHIFT (10U)
  20882. #define USB_OTGSC_ASV(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_ASV_SHIFT)) & USB_OTGSC_ASV_MASK)
  20883. #define USB_OTGSC_BSV_MASK (0x800U)
  20884. #define USB_OTGSC_BSV_SHIFT (11U)
  20885. #define USB_OTGSC_BSV(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSV_SHIFT)) & USB_OTGSC_BSV_MASK)
  20886. #define USB_OTGSC_BSE_MASK (0x1000U)
  20887. #define USB_OTGSC_BSE_SHIFT (12U)
  20888. #define USB_OTGSC_BSE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSE_SHIFT)) & USB_OTGSC_BSE_MASK)
  20889. #define USB_OTGSC_TOG_1MS_MASK (0x2000U)
  20890. #define USB_OTGSC_TOG_1MS_SHIFT (13U)
  20891. #define USB_OTGSC_TOG_1MS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_TOG_1MS_SHIFT)) & USB_OTGSC_TOG_1MS_MASK)
  20892. #define USB_OTGSC_DPS_MASK (0x4000U)
  20893. #define USB_OTGSC_DPS_SHIFT (14U)
  20894. #define USB_OTGSC_DPS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_DPS_SHIFT)) & USB_OTGSC_DPS_MASK)
  20895. #define USB_OTGSC_IDIS_MASK (0x10000U)
  20896. #define USB_OTGSC_IDIS_SHIFT (16U)
  20897. #define USB_OTGSC_IDIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_IDIS_SHIFT)) & USB_OTGSC_IDIS_MASK)
  20898. #define USB_OTGSC_AVVIS_MASK (0x20000U)
  20899. #define USB_OTGSC_AVVIS_SHIFT (17U)
  20900. #define USB_OTGSC_AVVIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_AVVIS_SHIFT)) & USB_OTGSC_AVVIS_MASK)
  20901. #define USB_OTGSC_ASVIS_MASK (0x40000U)
  20902. #define USB_OTGSC_ASVIS_SHIFT (18U)
  20903. #define USB_OTGSC_ASVIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_ASVIS_SHIFT)) & USB_OTGSC_ASVIS_MASK)
  20904. #define USB_OTGSC_BSVIS_MASK (0x80000U)
  20905. #define USB_OTGSC_BSVIS_SHIFT (19U)
  20906. #define USB_OTGSC_BSVIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSVIS_SHIFT)) & USB_OTGSC_BSVIS_MASK)
  20907. #define USB_OTGSC_BSEIS_MASK (0x100000U)
  20908. #define USB_OTGSC_BSEIS_SHIFT (20U)
  20909. #define USB_OTGSC_BSEIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSEIS_SHIFT)) & USB_OTGSC_BSEIS_MASK)
  20910. #define USB_OTGSC_STATUS_1MS_MASK (0x200000U)
  20911. #define USB_OTGSC_STATUS_1MS_SHIFT (21U)
  20912. #define USB_OTGSC_STATUS_1MS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_STATUS_1MS_SHIFT)) & USB_OTGSC_STATUS_1MS_MASK)
  20913. #define USB_OTGSC_DPIS_MASK (0x400000U)
  20914. #define USB_OTGSC_DPIS_SHIFT (22U)
  20915. #define USB_OTGSC_DPIS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_DPIS_SHIFT)) & USB_OTGSC_DPIS_MASK)
  20916. #define USB_OTGSC_IDIE_MASK (0x1000000U)
  20917. #define USB_OTGSC_IDIE_SHIFT (24U)
  20918. #define USB_OTGSC_IDIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_IDIE_SHIFT)) & USB_OTGSC_IDIE_MASK)
  20919. #define USB_OTGSC_AVVIE_MASK (0x2000000U)
  20920. #define USB_OTGSC_AVVIE_SHIFT (25U)
  20921. #define USB_OTGSC_AVVIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_AVVIE_SHIFT)) & USB_OTGSC_AVVIE_MASK)
  20922. #define USB_OTGSC_ASVIE_MASK (0x4000000U)
  20923. #define USB_OTGSC_ASVIE_SHIFT (26U)
  20924. #define USB_OTGSC_ASVIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_ASVIE_SHIFT)) & USB_OTGSC_ASVIE_MASK)
  20925. #define USB_OTGSC_BSVIE_MASK (0x8000000U)
  20926. #define USB_OTGSC_BSVIE_SHIFT (27U)
  20927. #define USB_OTGSC_BSVIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSVIE_SHIFT)) & USB_OTGSC_BSVIE_MASK)
  20928. #define USB_OTGSC_BSEIE_MASK (0x10000000U)
  20929. #define USB_OTGSC_BSEIE_SHIFT (28U)
  20930. #define USB_OTGSC_BSEIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_BSEIE_SHIFT)) & USB_OTGSC_BSEIE_MASK)
  20931. #define USB_OTGSC_EN_1MS_MASK (0x20000000U)
  20932. #define USB_OTGSC_EN_1MS_SHIFT (29U)
  20933. #define USB_OTGSC_EN_1MS(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_EN_1MS_SHIFT)) & USB_OTGSC_EN_1MS_MASK)
  20934. #define USB_OTGSC_DPIE_MASK (0x40000000U)
  20935. #define USB_OTGSC_DPIE_SHIFT (30U)
  20936. #define USB_OTGSC_DPIE(x) (((uint32_t)(((uint32_t)(x)) << USB_OTGSC_DPIE_SHIFT)) & USB_OTGSC_DPIE_MASK)
  20937. /*! @name USBMODE - USB Device Mode */
  20938. #define USB_USBMODE_CM_MASK (0x3U)
  20939. #define USB_USBMODE_CM_SHIFT (0U)
  20940. #define USB_USBMODE_CM(x) (((uint32_t)(((uint32_t)(x)) << USB_USBMODE_CM_SHIFT)) & USB_USBMODE_CM_MASK)
  20941. #define USB_USBMODE_ES_MASK (0x4U)
  20942. #define USB_USBMODE_ES_SHIFT (2U)
  20943. #define USB_USBMODE_ES(x) (((uint32_t)(((uint32_t)(x)) << USB_USBMODE_ES_SHIFT)) & USB_USBMODE_ES_MASK)
  20944. #define USB_USBMODE_SLOM_MASK (0x8U)
  20945. #define USB_USBMODE_SLOM_SHIFT (3U)
  20946. #define USB_USBMODE_SLOM(x) (((uint32_t)(((uint32_t)(x)) << USB_USBMODE_SLOM_SHIFT)) & USB_USBMODE_SLOM_MASK)
  20947. #define USB_USBMODE_SDIS_MASK (0x10U)
  20948. #define USB_USBMODE_SDIS_SHIFT (4U)
  20949. #define USB_USBMODE_SDIS(x) (((uint32_t)(((uint32_t)(x)) << USB_USBMODE_SDIS_SHIFT)) & USB_USBMODE_SDIS_MASK)
  20950. /*! @name ENDPTSETUPSTAT - Endpoint Setup Status */
  20951. #define USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_MASK (0xFFFFU)
  20952. #define USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_SHIFT (0U)
  20953. #define USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_SHIFT)) & USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_MASK)
  20954. /*! @name ENDPTPRIME - Endpoint Prime */
  20955. #define USB_ENDPTPRIME_PERB_MASK (0xFFU)
  20956. #define USB_ENDPTPRIME_PERB_SHIFT (0U)
  20957. #define USB_ENDPTPRIME_PERB(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTPRIME_PERB_SHIFT)) & USB_ENDPTPRIME_PERB_MASK)
  20958. #define USB_ENDPTPRIME_PETB_MASK (0xFF0000U)
  20959. #define USB_ENDPTPRIME_PETB_SHIFT (16U)
  20960. #define USB_ENDPTPRIME_PETB(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTPRIME_PETB_SHIFT)) & USB_ENDPTPRIME_PETB_MASK)
  20961. /*! @name ENDPTFLUSH - Endpoint Flush */
  20962. #define USB_ENDPTFLUSH_FERB_MASK (0xFFU)
  20963. #define USB_ENDPTFLUSH_FERB_SHIFT (0U)
  20964. #define USB_ENDPTFLUSH_FERB(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTFLUSH_FERB_SHIFT)) & USB_ENDPTFLUSH_FERB_MASK)
  20965. #define USB_ENDPTFLUSH_FETB_MASK (0xFF0000U)
  20966. #define USB_ENDPTFLUSH_FETB_SHIFT (16U)
  20967. #define USB_ENDPTFLUSH_FETB(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTFLUSH_FETB_SHIFT)) & USB_ENDPTFLUSH_FETB_MASK)
  20968. /*! @name ENDPTSTAT - Endpoint Status */
  20969. #define USB_ENDPTSTAT_ERBR_MASK (0xFFU)
  20970. #define USB_ENDPTSTAT_ERBR_SHIFT (0U)
  20971. #define USB_ENDPTSTAT_ERBR(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTSTAT_ERBR_SHIFT)) & USB_ENDPTSTAT_ERBR_MASK)
  20972. #define USB_ENDPTSTAT_ETBR_MASK (0xFF0000U)
  20973. #define USB_ENDPTSTAT_ETBR_SHIFT (16U)
  20974. #define USB_ENDPTSTAT_ETBR(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTSTAT_ETBR_SHIFT)) & USB_ENDPTSTAT_ETBR_MASK)
  20975. /*! @name ENDPTCOMPLETE - Endpoint Complete */
  20976. #define USB_ENDPTCOMPLETE_ERCE_MASK (0xFFU)
  20977. #define USB_ENDPTCOMPLETE_ERCE_SHIFT (0U)
  20978. #define USB_ENDPTCOMPLETE_ERCE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCOMPLETE_ERCE_SHIFT)) & USB_ENDPTCOMPLETE_ERCE_MASK)
  20979. #define USB_ENDPTCOMPLETE_ETCE_MASK (0xFF0000U)
  20980. #define USB_ENDPTCOMPLETE_ETCE_SHIFT (16U)
  20981. #define USB_ENDPTCOMPLETE_ETCE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCOMPLETE_ETCE_SHIFT)) & USB_ENDPTCOMPLETE_ETCE_MASK)
  20982. /*! @name ENDPTCTRL0 - Endpoint Control0 */
  20983. #define USB_ENDPTCTRL0_RXS_MASK (0x1U)
  20984. #define USB_ENDPTCTRL0_RXS_SHIFT (0U)
  20985. #define USB_ENDPTCTRL0_RXS(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_RXS_SHIFT)) & USB_ENDPTCTRL0_RXS_MASK)
  20986. #define USB_ENDPTCTRL0_RXT_MASK (0xCU)
  20987. #define USB_ENDPTCTRL0_RXT_SHIFT (2U)
  20988. #define USB_ENDPTCTRL0_RXT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_RXT_SHIFT)) & USB_ENDPTCTRL0_RXT_MASK)
  20989. #define USB_ENDPTCTRL0_RXE_MASK (0x80U)
  20990. #define USB_ENDPTCTRL0_RXE_SHIFT (7U)
  20991. #define USB_ENDPTCTRL0_RXE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_RXE_SHIFT)) & USB_ENDPTCTRL0_RXE_MASK)
  20992. #define USB_ENDPTCTRL0_TXS_MASK (0x10000U)
  20993. #define USB_ENDPTCTRL0_TXS_SHIFT (16U)
  20994. #define USB_ENDPTCTRL0_TXS(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_TXS_SHIFT)) & USB_ENDPTCTRL0_TXS_MASK)
  20995. #define USB_ENDPTCTRL0_TXT_MASK (0xC0000U)
  20996. #define USB_ENDPTCTRL0_TXT_SHIFT (18U)
  20997. #define USB_ENDPTCTRL0_TXT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_TXT_SHIFT)) & USB_ENDPTCTRL0_TXT_MASK)
  20998. #define USB_ENDPTCTRL0_TXE_MASK (0x800000U)
  20999. #define USB_ENDPTCTRL0_TXE_SHIFT (23U)
  21000. #define USB_ENDPTCTRL0_TXE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL0_TXE_SHIFT)) & USB_ENDPTCTRL0_TXE_MASK)
  21001. /*! @name ENDPTCTRL - Endpoint Control 1..Endpoint Control 7 */
  21002. #define USB_ENDPTCTRL_RXS_MASK (0x1U)
  21003. #define USB_ENDPTCTRL_RXS_SHIFT (0U)
  21004. #define USB_ENDPTCTRL_RXS(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXS_SHIFT)) & USB_ENDPTCTRL_RXS_MASK)
  21005. #define USB_ENDPTCTRL_RXD_MASK (0x2U)
  21006. #define USB_ENDPTCTRL_RXD_SHIFT (1U)
  21007. #define USB_ENDPTCTRL_RXD(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXD_SHIFT)) & USB_ENDPTCTRL_RXD_MASK)
  21008. #define USB_ENDPTCTRL_RXT_MASK (0xCU)
  21009. #define USB_ENDPTCTRL_RXT_SHIFT (2U)
  21010. #define USB_ENDPTCTRL_RXT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXT_SHIFT)) & USB_ENDPTCTRL_RXT_MASK)
  21011. #define USB_ENDPTCTRL_RXI_MASK (0x20U)
  21012. #define USB_ENDPTCTRL_RXI_SHIFT (5U)
  21013. #define USB_ENDPTCTRL_RXI(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXI_SHIFT)) & USB_ENDPTCTRL_RXI_MASK)
  21014. #define USB_ENDPTCTRL_RXR_MASK (0x40U)
  21015. #define USB_ENDPTCTRL_RXR_SHIFT (6U)
  21016. #define USB_ENDPTCTRL_RXR(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXR_SHIFT)) & USB_ENDPTCTRL_RXR_MASK)
  21017. #define USB_ENDPTCTRL_RXE_MASK (0x80U)
  21018. #define USB_ENDPTCTRL_RXE_SHIFT (7U)
  21019. #define USB_ENDPTCTRL_RXE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_RXE_SHIFT)) & USB_ENDPTCTRL_RXE_MASK)
  21020. #define USB_ENDPTCTRL_TXS_MASK (0x10000U)
  21021. #define USB_ENDPTCTRL_TXS_SHIFT (16U)
  21022. #define USB_ENDPTCTRL_TXS(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXS_SHIFT)) & USB_ENDPTCTRL_TXS_MASK)
  21023. #define USB_ENDPTCTRL_TXD_MASK (0x20000U)
  21024. #define USB_ENDPTCTRL_TXD_SHIFT (17U)
  21025. #define USB_ENDPTCTRL_TXD(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXD_SHIFT)) & USB_ENDPTCTRL_TXD_MASK)
  21026. #define USB_ENDPTCTRL_TXT_MASK (0xC0000U)
  21027. #define USB_ENDPTCTRL_TXT_SHIFT (18U)
  21028. #define USB_ENDPTCTRL_TXT(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXT_SHIFT)) & USB_ENDPTCTRL_TXT_MASK)
  21029. #define USB_ENDPTCTRL_TXI_MASK (0x200000U)
  21030. #define USB_ENDPTCTRL_TXI_SHIFT (21U)
  21031. #define USB_ENDPTCTRL_TXI(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXI_SHIFT)) & USB_ENDPTCTRL_TXI_MASK)
  21032. #define USB_ENDPTCTRL_TXR_MASK (0x400000U)
  21033. #define USB_ENDPTCTRL_TXR_SHIFT (22U)
  21034. #define USB_ENDPTCTRL_TXR(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXR_SHIFT)) & USB_ENDPTCTRL_TXR_MASK)
  21035. #define USB_ENDPTCTRL_TXE_MASK (0x800000U)
  21036. #define USB_ENDPTCTRL_TXE_SHIFT (23U)
  21037. #define USB_ENDPTCTRL_TXE(x) (((uint32_t)(((uint32_t)(x)) << USB_ENDPTCTRL_TXE_SHIFT)) & USB_ENDPTCTRL_TXE_MASK)
  21038. /* The count of USB_ENDPTCTRL */
  21039. #define USB_ENDPTCTRL_COUNT (7U)
  21040. /*!
  21041. * @}
  21042. */ /* end of group USB_Register_Masks */
  21043. /* USB - Peripheral instance base addresses */
  21044. /** Peripheral USB1 base address */
  21045. #define USB1_BASE (0x402E0000u)
  21046. /** Peripheral USB1 base pointer */
  21047. #define USB1 ((USB_Type *)USB1_BASE)
  21048. /** Peripheral USB2 base address */
  21049. #define USB2_BASE (0x402E0200u)
  21050. /** Peripheral USB2 base pointer */
  21051. #define USB2 ((USB_Type *)USB2_BASE)
  21052. /** Array initializer of USB peripheral base addresses */
  21053. #define USB_BASE_ADDRS { 0u, USB1_BASE, USB2_BASE }
  21054. /** Array initializer of USB peripheral base pointers */
  21055. #define USB_BASE_PTRS { (USB_Type *)0u, USB1, USB2 }
  21056. /** Interrupt vectors for the USB peripheral type */
  21057. #define USB_IRQS { NotAvail_IRQn, USB_OTG1_IRQn, USB_OTG2_IRQn }
  21058. /* Backward compatibility */
  21059. #define GPTIMER0CTL GPTIMER0CTRL
  21060. #define GPTIMER1CTL GPTIMER1CTRL
  21061. #define USB_SBUSCFG SBUSCFG
  21062. #define EPLISTADDR ENDPTLISTADDR
  21063. #define EPSETUPSR ENDPTSETUPSTAT
  21064. #define EPPRIME ENDPTPRIME
  21065. #define EPFLUSH ENDPTFLUSH
  21066. #define EPSR ENDPTSTAT
  21067. #define EPCOMPLETE ENDPTCOMPLETE
  21068. #define EPCR ENDPTCTRL
  21069. #define EPCR0 ENDPTCTRL0
  21070. #define USBHS_ID_ID_MASK USB_ID_ID_MASK
  21071. #define USBHS_ID_ID_SHIFT USB_ID_ID_SHIFT
  21072. #define USBHS_ID_ID(x) USB_ID_ID(x)
  21073. #define USBHS_ID_NID_MASK USB_ID_NID_MASK
  21074. #define USBHS_ID_NID_SHIFT USB_ID_NID_SHIFT
  21075. #define USBHS_ID_NID(x) USB_ID_NID(x)
  21076. #define USBHS_ID_REVISION_MASK USB_ID_REVISION_MASK
  21077. #define USBHS_ID_REVISION_SHIFT USB_ID_REVISION_SHIFT
  21078. #define USBHS_ID_REVISION(x) USB_ID_REVISION(x)
  21079. #define USBHS_HWGENERAL_PHYW_MASK USB_HWGENERAL_PHYW_MASK
  21080. #define USBHS_HWGENERAL_PHYW_SHIFT USB_HWGENERAL_PHYW_SHIFT
  21081. #define USBHS_HWGENERAL_PHYW(x) USB_HWGENERAL_PHYW(x)
  21082. #define USBHS_HWGENERAL_PHYM_MASK USB_HWGENERAL_PHYM_MASK
  21083. #define USBHS_HWGENERAL_PHYM_SHIFT USB_HWGENERAL_PHYM_SHIFT
  21084. #define USBHS_HWGENERAL_PHYM(x) USB_HWGENERAL_PHYM(x)
  21085. #define USBHS_HWGENERAL_SM_MASK USB_HWGENERAL_SM_MASK
  21086. #define USBHS_HWGENERAL_SM_SHIFT USB_HWGENERAL_SM_SHIFT
  21087. #define USBHS_HWGENERAL_SM(x) USB_HWGENERAL_SM(x)
  21088. #define USBHS_HWHOST_HC_MASK USB_HWHOST_HC_MASK
  21089. #define USBHS_HWHOST_HC_SHIFT USB_HWHOST_HC_SHIFT
  21090. #define USBHS_HWHOST_HC(x) USB_HWHOST_HC(x)
  21091. #define USBHS_HWHOST_NPORT_MASK USB_HWHOST_NPORT_MASK
  21092. #define USBHS_HWHOST_NPORT_SHIFT USB_HWHOST_NPORT_SHIFT
  21093. #define USBHS_HWHOST_NPORT(x) USB_HWHOST_NPORT(x)
  21094. #define USBHS_HWDEVICE_DC_MASK USB_HWDEVICE_DC_MASK
  21095. #define USBHS_HWDEVICE_DC_SHIFT USB_HWDEVICE_DC_SHIFT
  21096. #define USBHS_HWDEVICE_DC(x) USB_HWDEVICE_DC(x)
  21097. #define USBHS_HWDEVICE_DEVEP_MASK USB_HWDEVICE_DEVEP_MASK
  21098. #define USBHS_HWDEVICE_DEVEP_SHIFT USB_HWDEVICE_DEVEP_SHIFT
  21099. #define USBHS_HWDEVICE_DEVEP(x) USB_HWDEVICE_DEVEP(x)
  21100. #define USBHS_HWTXBUF_TXBURST_MASK USB_HWTXBUF_TXBURST_MASK
  21101. #define USBHS_HWTXBUF_TXBURST_SHIFT USB_HWTXBUF_TXBURST_SHIFT
  21102. #define USBHS_HWTXBUF_TXBURST(x) USB_HWTXBUF_TXBURST(x)
  21103. #define USBHS_HWTXBUF_TXCHANADD_MASK USB_HWTXBUF_TXCHANADD_MASK
  21104. #define USBHS_HWTXBUF_TXCHANADD_SHIFT USB_HWTXBUF_TXCHANADD_SHIFT
  21105. #define USBHS_HWTXBUF_TXCHANADD(x) USB_HWTXBUF_TXCHANADD(x)
  21106. #define USBHS_HWRXBUF_RXBURST_MASK USB_HWRXBUF_RXBURST_MASK
  21107. #define USBHS_HWRXBUF_RXBURST_SHIFT USB_HWRXBUF_RXBURST_SHIFT
  21108. #define USBHS_HWRXBUF_RXBURST(x) USB_HWRXBUF_RXBURST(x)
  21109. #define USBHS_HWRXBUF_RXADD_MASK USB_HWRXBUF_RXADD_MASK
  21110. #define USBHS_HWRXBUF_RXADD_SHIFT USB_HWRXBUF_RXADD_SHIFT
  21111. #define USBHS_HWRXBUF_RXADD(x) USB_HWRXBUF_RXADD(x)
  21112. #define USBHS_GPTIMER0LD_GPTLD_MASK USB_GPTIMER0LD_GPTLD_MASK
  21113. #define USBHS_GPTIMER0LD_GPTLD_SHIFT USB_GPTIMER0LD_GPTLD_SHIFT
  21114. #define USBHS_GPTIMER0LD_GPTLD(x) USB_GPTIMER0LD_GPTLD(x)
  21115. #define USBHS_GPTIMER0CTL_GPTCNT_MASK USB_GPTIMER0CTRL_GPTCNT_MASK
  21116. #define USBHS_GPTIMER0CTL_GPTCNT_SHIFT USB_GPTIMER0CTRL_GPTCNT_SHIFT
  21117. #define USBHS_GPTIMER0CTL_GPTCNT(x) USB_GPTIMER0CTRL_GPTCNT(x)
  21118. #define USBHS_GPTIMER0CTL_MODE_MASK USB_GPTIMER0CTRL_GPTMODE_MASK
  21119. #define USBHS_GPTIMER0CTL_MODE_SHIFT USB_GPTIMER0CTRL_GPTMODE_SHIFT
  21120. #define USBHS_GPTIMER0CTL_MODE(x) USB_GPTIMER0CTRL_GPTMODE(x)
  21121. #define USBHS_GPTIMER0CTL_RST_MASK USB_GPTIMER0CTRL_GPTRST_MASK
  21122. #define USBHS_GPTIMER0CTL_RST_SHIFT USB_GPTIMER0CTRL_GPTRST_SHIFT
  21123. #define USBHS_GPTIMER0CTL_RST(x) USB_GPTIMER0CTRL_GPTRST(x)
  21124. #define USBHS_GPTIMER0CTL_RUN_MASK USB_GPTIMER0CTRL_GPTRUN_MASK
  21125. #define USBHS_GPTIMER0CTL_RUN_SHIFT USB_GPTIMER0CTRL_GPTRUN_SHIFT
  21126. #define USBHS_GPTIMER0CTL_RUN(x) USB_GPTIMER0CTRL_GPTRUN(x)
  21127. #define USBHS_GPTIMER1LD_GPTLD_MASK USB_GPTIMER1LD_GPTLD_MASK
  21128. #define USBHS_GPTIMER1LD_GPTLD_SHIFT USB_GPTIMER1LD_GPTLD_SHIFT
  21129. #define USBHS_GPTIMER1LD_GPTLD(x) USB_GPTIMER1LD_GPTLD(x)
  21130. #define USBHS_GPTIMER1CTL_GPTCNT_MASK USB_GPTIMER1CTRL_GPTCNT_MASK
  21131. #define USBHS_GPTIMER1CTL_GPTCNT_SHIFT USB_GPTIMER1CTRL_GPTCNT_SHIFT
  21132. #define USBHS_GPTIMER1CTL_GPTCNT(x) USB_GPTIMER1CTRL_GPTCNT(x)
  21133. #define USBHS_GPTIMER1CTL_MODE_MASK USB_GPTIMER1CTRL_GPTMODE_MASK
  21134. #define USBHS_GPTIMER1CTL_MODE_SHIFT USB_GPTIMER1CTRL_GPTMODE_SHIFT
  21135. #define USBHS_GPTIMER1CTL_MODE(x) USB_GPTIMER1CTRL_GPTMODE(x)
  21136. #define USBHS_GPTIMER1CTL_RST_MASK USB_GPTIMER1CTRL_GPTRST_MASK
  21137. #define USBHS_GPTIMER1CTL_RST_SHIFT USB_GPTIMER1CTRL_GPTRST_SHIFT
  21138. #define USBHS_GPTIMER1CTL_RST(x) USB_GPTIMER1CTRL_GPTRST(x)
  21139. #define USBHS_GPTIMER1CTL_RUN_MASK USB_GPTIMER1CTRL_GPTRUN_MASK
  21140. #define USBHS_GPTIMER1CTL_RUN_SHIFT USB_GPTIMER1CTRL_GPTRUN_SHIFT
  21141. #define USBHS_GPTIMER1CTL_RUN(x) USB_GPTIMER1CTRL_GPTRUN(x)
  21142. #define USBHS_USB_SBUSCFG_BURSTMODE_MASK USB_SBUSCFG_AHBBRST_MASK
  21143. #define USBHS_USB_SBUSCFG_BURSTMODE_SHIFT USB_SBUSCFG_AHBBRST_SHIFT
  21144. #define USBHS_USB_SBUSCFG_BURSTMODE(x) USB_SBUSCFG_AHBBRST(x)
  21145. #define USBHS_HCIVERSION_CAPLENGTH(x) USB_HCIVERSION_CAPLENGTH(x)
  21146. #define USBHS_HCIVERSION_HCIVERSION_MASK USB_HCIVERSION_HCIVERSION_MASK
  21147. #define USBHS_HCIVERSION_HCIVERSION_SHIFT USB_HCIVERSION_HCIVERSION_SHIFT
  21148. #define USBHS_HCIVERSION_HCIVERSION(x) USB_HCIVERSION_HCIVERSION(x)
  21149. #define USBHS_HCSPARAMS_N_PORTS_MASK USB_HCSPARAMS_N_PORTS_MASK
  21150. #define USBHS_HCSPARAMS_N_PORTS_SHIFT USB_HCSPARAMS_N_PORTS_SHIFT
  21151. #define USBHS_HCSPARAMS_N_PORTS(x) USB_HCSPARAMS_N_PORTS(x)
  21152. #define USBHS_HCSPARAMS_PPC_MASK USB_HCSPARAMS_PPC_MASK
  21153. #define USBHS_HCSPARAMS_PPC_SHIFT USB_HCSPARAMS_PPC_SHIFT
  21154. #define USBHS_HCSPARAMS_PPC(x) USB_HCSPARAMS_PPC(x)
  21155. #define USBHS_HCSPARAMS_N_PCC_MASK USB_HCSPARAMS_N_PCC_MASK
  21156. #define USBHS_HCSPARAMS_N_PCC_SHIFT USB_HCSPARAMS_N_PCC_SHIFT
  21157. #define USBHS_HCSPARAMS_N_PCC(x) USB_HCSPARAMS_N_PCC(x)
  21158. #define USBHS_HCSPARAMS_N_CC_MASK USB_HCSPARAMS_N_CC_MASK
  21159. #define USBHS_HCSPARAMS_N_CC_SHIFT USB_HCSPARAMS_N_CC_SHIFT
  21160. #define USBHS_HCSPARAMS_N_CC(x) USB_HCSPARAMS_N_CC(x)
  21161. #define USBHS_HCSPARAMS_PI_MASK USB_HCSPARAMS_PI_MASK
  21162. #define USBHS_HCSPARAMS_PI_SHIFT USB_HCSPARAMS_PI_SHIFT
  21163. #define USBHS_HCSPARAMS_PI(x) USB_HCSPARAMS_PI(x)
  21164. #define USBHS_HCSPARAMS_N_PTT_MASK USB_HCSPARAMS_N_PTT_MASK
  21165. #define USBHS_HCSPARAMS_N_PTT_SHIFT USB_HCSPARAMS_N_PTT_SHIFT
  21166. #define USBHS_HCSPARAMS_N_PTT(x) USB_HCSPARAMS_N_PTT(x)
  21167. #define USBHS_HCSPARAMS_N_TT_MASK USB_HCSPARAMS_N_TT_MASK
  21168. #define USBHS_HCSPARAMS_N_TT_SHIFT USB_HCSPARAMS_N_TT_SHIFT
  21169. #define USBHS_HCSPARAMS_N_TT(x) USB_HCSPARAMS_N_TT(x)
  21170. #define USBHS_HCCPARAMS_ADC_MASK USB_HCCPARAMS_ADC_MASK
  21171. #define USBHS_HCCPARAMS_ADC_SHIFT USB_HCCPARAMS_ADC_SHIFT
  21172. #define USBHS_HCCPARAMS_ADC(x) USB_HCCPARAMS_ADC(x)
  21173. #define USBHS_HCCPARAMS_PFL_MASK USB_HCCPARAMS_PFL_MASK
  21174. #define USBHS_HCCPARAMS_PFL_SHIFT USB_HCCPARAMS_PFL_SHIFT
  21175. #define USBHS_HCCPARAMS_PFL(x) USB_HCCPARAMS_PFL(x)
  21176. #define USBHS_HCCPARAMS_ASP_MASK USB_HCCPARAMS_ASP_MASK
  21177. #define USBHS_HCCPARAMS_ASP_SHIFT USB_HCCPARAMS_ASP_SHIFT
  21178. #define USBHS_HCCPARAMS_ASP(x) USB_HCCPARAMS_ASP(x)
  21179. #define USBHS_HCCPARAMS_IST_MASK USB_HCCPARAMS_IST_MASK
  21180. #define USBHS_HCCPARAMS_IST_SHIFT USB_HCCPARAMS_IST_SHIFT
  21181. #define USBHS_HCCPARAMS_IST(x) USB_HCCPARAMS_IST(x)
  21182. #define USBHS_HCCPARAMS_EECP_MASK USB_HCCPARAMS_EECP_MASK
  21183. #define USBHS_HCCPARAMS_EECP_SHIFT USB_HCCPARAMS_EECP_SHIFT
  21184. #define USBHS_HCCPARAMS_EECP(x) USB_HCCPARAMS_EECP(x)
  21185. #define USBHS_DCIVERSION_DCIVERSION_MASK USB_DCIVERSION_DCIVERSION_MASK
  21186. #define USBHS_DCIVERSION_DCIVERSION_SHIFT USB_DCIVERSION_DCIVERSION_SHIFT
  21187. #define USBHS_DCIVERSION_DCIVERSION(x) USB_DCIVERSION_DCIVERSION(x)
  21188. #define USBHS_DCCPARAMS_DEN_MASK USB_DCCPARAMS_DEN_MASK
  21189. #define USBHS_DCCPARAMS_DEN_SHIFT USB_DCCPARAMS_DEN_SHIFT
  21190. #define USBHS_DCCPARAMS_DEN(x) USB_DCCPARAMS_DEN(x)
  21191. #define USBHS_DCCPARAMS_DC_MASK USB_DCCPARAMS_DC_MASK
  21192. #define USBHS_DCCPARAMS_DC_SHIFT USB_DCCPARAMS_DC_SHIFT
  21193. #define USBHS_DCCPARAMS_DC(x) USB_DCCPARAMS_DC(x)
  21194. #define USBHS_DCCPARAMS_HC_MASK USB_DCCPARAMS_HC_MASK
  21195. #define USBHS_DCCPARAMS_HC_SHIFT USB_DCCPARAMS_HC_SHIFT
  21196. #define USBHS_DCCPARAMS_HC(x) USB_DCCPARAMS_HC(x)
  21197. #define USBHS_USBCMD_RS_MASK USB_USBCMD_RS_MASK
  21198. #define USBHS_USBCMD_RS_SHIFT USB_USBCMD_RS_SHIFT
  21199. #define USBHS_USBCMD_RS(x) USB_USBCMD_RS(x)
  21200. #define USBHS_USBCMD_RST_MASK USB_USBCMD_RST_MASK
  21201. #define USBHS_USBCMD_RST_SHIFT USB_USBCMD_RST_SHIFT
  21202. #define USBHS_USBCMD_RST(x) USB_USBCMD_RST(x)
  21203. #define USBHS_USBCMD_FS_MASK USB_USBCMD_FS_1_MASK
  21204. #define USBHS_USBCMD_FS_SHIFT USB_USBCMD_FS_1_SHIFT
  21205. #define USBHS_USBCMD_FS(x) USB_USBCMD_FS_1(x)
  21206. #define USBHS_USBCMD_PSE_MASK USB_USBCMD_PSE_MASK
  21207. #define USBHS_USBCMD_PSE_SHIFT USB_USBCMD_PSE_SHIFT
  21208. #define USBHS_USBCMD_PSE(x) USB_USBCMD_PSE(x)
  21209. #define USBHS_USBCMD_ASE_MASK USB_USBCMD_ASE_MASK
  21210. #define USBHS_USBCMD_ASE_SHIFT USB_USBCMD_ASE_SHIFT
  21211. #define USBHS_USBCMD_ASE(x) USB_USBCMD_ASE(x)
  21212. #define USBHS_USBCMD_IAA_MASK USB_USBCMD_IAA_MASK
  21213. #define USBHS_USBCMD_IAA_SHIFT USB_USBCMD_IAA_SHIFT
  21214. #define USBHS_USBCMD_IAA(x) USB_USBCMD_IAA(x)
  21215. #define USBHS_USBCMD_ASP_MASK USB_USBCMD_ASP_MASK
  21216. #define USBHS_USBCMD_ASP_SHIFT USB_USBCMD_ASP_SHIFT
  21217. #define USBHS_USBCMD_ASP(x) USB_USBCMD_ASP(x)
  21218. #define USBHS_USBCMD_ASPE_MASK USB_USBCMD_ASPE_MASK
  21219. #define USBHS_USBCMD_ASPE_SHIFT USB_USBCMD_ASPE_SHIFT
  21220. #define USBHS_USBCMD_ASPE(x) USB_USBCMD_ASPE(x)
  21221. #define USBHS_USBCMD_ATDTW_MASK USB_USBCMD_ATDTW_MASK
  21222. #define USBHS_USBCMD_ATDTW_SHIFT USB_USBCMD_ATDTW_SHIFT
  21223. #define USBHS_USBCMD_ATDTW(x) USB_USBCMD_ATDTW(x)
  21224. #define USBHS_USBCMD_SUTW_MASK USB_USBCMD_SUTW_MASK
  21225. #define USBHS_USBCMD_SUTW_SHIFT USB_USBCMD_SUTW_SHIFT
  21226. #define USBHS_USBCMD_SUTW(x) USB_USBCMD_SUTW(x)
  21227. #define USBHS_USBCMD_FS2_MASK USB_USBCMD_FS_2_MASK
  21228. #define USBHS_USBCMD_FS2_SHIFT USB_USBCMD_FS_2_SHIFT
  21229. #define USBHS_USBCMD_FS2(x) USB_USBCMD_FS_2(x)
  21230. #define USBHS_USBCMD_ITC_MASK USB_USBCMD_ITC_MASK
  21231. #define USBHS_USBCMD_ITC_SHIFT USB_USBCMD_ITC_SHIFT
  21232. #define USBHS_USBCMD_ITC(x) USB_USBCMD_ITC(x)
  21233. #define USBHS_USBSTS_UI_MASK USB_USBSTS_UI_MASK
  21234. #define USBHS_USBSTS_UI_SHIFT USB_USBSTS_UI_SHIFT
  21235. #define USBHS_USBSTS_UI(x) USB_USBSTS_UI(x)
  21236. #define USBHS_USBSTS_UEI_MASK USB_USBSTS_UEI_MASK
  21237. #define USBHS_USBSTS_UEI_SHIFT USB_USBSTS_UEI_SHIFT
  21238. #define USBHS_USBSTS_UEI(x) USB_USBSTS_UEI(x)
  21239. #define USBHS_USBSTS_PCI_MASK USB_USBSTS_PCI_MASK
  21240. #define USBHS_USBSTS_PCI_SHIFT USB_USBSTS_PCI_SHIFT
  21241. #define USBHS_USBSTS_PCI(x) USB_USBSTS_PCI(x)
  21242. #define USBHS_USBSTS_FRI_MASK USB_USBSTS_FRI_MASK
  21243. #define USBHS_USBSTS_FRI_SHIFT USB_USBSTS_FRI_SHIFT
  21244. #define USBHS_USBSTS_FRI(x) USB_USBSTS_FRI(x)
  21245. #define USBHS_USBSTS_SEI_MASK USB_USBSTS_SEI_MASK
  21246. #define USBHS_USBSTS_SEI_SHIFT USB_USBSTS_SEI_SHIFT
  21247. #define USBHS_USBSTS_SEI(x) USB_USBSTS_SEI(x)
  21248. #define USBHS_USBSTS_AAI_MASK USB_USBSTS_AAI_MASK
  21249. #define USBHS_USBSTS_AAI_SHIFT USB_USBSTS_AAI_SHIFT
  21250. #define USBHS_USBSTS_AAI(x) USB_USBSTS_AAI(x)
  21251. #define USBHS_USBSTS_URI_MASK USB_USBSTS_URI_MASK
  21252. #define USBHS_USBSTS_URI_SHIFT USB_USBSTS_URI_SHIFT
  21253. #define USBHS_USBSTS_URI(x) USB_USBSTS_URI(x)
  21254. #define USBHS_USBSTS_SRI_MASK USB_USBSTS_SRI_MASK
  21255. #define USBHS_USBSTS_SRI_SHIFT USB_USBSTS_SRI_SHIFT
  21256. #define USBHS_USBSTS_SRI(x) USB_USBSTS_SRI(x)
  21257. #define USBHS_USBSTS_SLI_MASK USB_USBSTS_SLI_MASK
  21258. #define USBHS_USBSTS_SLI_SHIFT USB_USBSTS_SLI_SHIFT
  21259. #define USBHS_USBSTS_SLI(x) USB_USBSTS_SLI(x)
  21260. #define USBHS_USBSTS_ULPII_MASK USB_USBSTS_ULPII_MASK
  21261. #define USBHS_USBSTS_ULPII_SHIFT USB_USBSTS_ULPII_SHIFT
  21262. #define USBHS_USBSTS_ULPII(x) USB_USBSTS_ULPII(x)
  21263. #define USBHS_USBSTS_HCH_MASK USB_USBSTS_HCH_MASK
  21264. #define USBHS_USBSTS_HCH_SHIFT USB_USBSTS_HCH_SHIFT
  21265. #define USBHS_USBSTS_HCH(x) USB_USBSTS_HCH(x)
  21266. #define USBHS_USBSTS_RCL_MASK USB_USBSTS_RCL_MASK
  21267. #define USBHS_USBSTS_RCL_SHIFT USB_USBSTS_RCL_SHIFT
  21268. #define USBHS_USBSTS_RCL(x) USB_USBSTS_RCL(x)
  21269. #define USBHS_USBSTS_PS_MASK USB_USBSTS_PS_MASK
  21270. #define USBHS_USBSTS_PS_SHIFT USB_USBSTS_PS_SHIFT
  21271. #define USBHS_USBSTS_PS(x) USB_USBSTS_PS(x)
  21272. #define USBHS_USBSTS_AS_MASK USB_USBSTS_AS_MASK
  21273. #define USBHS_USBSTS_AS_SHIFT USB_USBSTS_AS_SHIFT
  21274. #define USBHS_USBSTS_AS(x) USB_USBSTS_AS(x)
  21275. #define USBHS_USBSTS_NAKI_MASK USB_USBSTS_NAKI_MASK
  21276. #define USBHS_USBSTS_NAKI_SHIFT USB_USBSTS_NAKI_SHIFT
  21277. #define USBHS_USBSTS_NAKI(x) USB_USBSTS_NAKI(x)
  21278. #define USBHS_USBSTS_TI0_MASK USB_USBSTS_TI0_MASK
  21279. #define USBHS_USBSTS_TI0_SHIFT USB_USBSTS_TI0_SHIFT
  21280. #define USBHS_USBSTS_TI0(x) USB_USBSTS_TI0(x)
  21281. #define USBHS_USBSTS_TI1_MASK USB_USBSTS_TI1_MASK
  21282. #define USBHS_USBSTS_TI1_SHIFT USB_USBSTS_TI1_SHIFT
  21283. #define USBHS_USBSTS_TI1(x) USB_USBSTS_TI1(x)
  21284. #define USBHS_USBINTR_UE_MASK USB_USBINTR_UE_MASK
  21285. #define USBHS_USBINTR_UE_SHIFT USB_USBINTR_UE_SHIFT
  21286. #define USBHS_USBINTR_UE(x) USB_USBINTR_UE(x)
  21287. #define USBHS_USBINTR_UEE_MASK USB_USBINTR_UEE_MASK
  21288. #define USBHS_USBINTR_UEE_SHIFT USB_USBINTR_UEE_SHIFT
  21289. #define USBHS_USBINTR_UEE(x) USB_USBINTR_UEE(x)
  21290. #define USBHS_USBINTR_PCE_MASK USB_USBINTR_PCE_MASK
  21291. #define USBHS_USBINTR_PCE_SHIFT USB_USBINTR_PCE_SHIFT
  21292. #define USBHS_USBINTR_PCE(x) USB_USBINTR_PCE(x)
  21293. #define USBHS_USBINTR_FRE_MASK USB_USBINTR_FRE_MASK
  21294. #define USBHS_USBINTR_FRE_SHIFT USB_USBINTR_FRE_SHIFT
  21295. #define USBHS_USBINTR_FRE(x) USB_USBINTR_FRE(x)
  21296. #define USBHS_USBINTR_SEE_MASK USB_USBINTR_SEE_MASK
  21297. #define USBHS_USBINTR_SEE_SHIFT USB_USBINTR_SEE_SHIFT
  21298. #define USBHS_USBINTR_SEE(x) USB_USBINTR_SEE(x)
  21299. #define USBHS_USBINTR_AAE_MASK USB_USBINTR_AAE_MASK
  21300. #define USBHS_USBINTR_AAE_SHIFT USB_USBINTR_AAE_SHIFT
  21301. #define USBHS_USBINTR_AAE(x) USB_USBINTR_AAE(x)
  21302. #define USBHS_USBINTR_URE_MASK USB_USBINTR_URE_MASK
  21303. #define USBHS_USBINTR_URE_SHIFT USB_USBINTR_URE_SHIFT
  21304. #define USBHS_USBINTR_URE(x) USB_USBINTR_URE(x)
  21305. #define USBHS_USBINTR_SRE_MASK USB_USBINTR_SRE_MASK
  21306. #define USBHS_USBINTR_SRE_SHIFT USB_USBINTR_SRE_SHIFT
  21307. #define USBHS_USBINTR_SRE(x) USB_USBINTR_SRE(x)
  21308. #define USBHS_USBINTR_SLE_MASK USB_USBINTR_SLE_MASK
  21309. #define USBHS_USBINTR_SLE_SHIFT USB_USBINTR_SLE_SHIFT
  21310. #define USBHS_USBINTR_SLE(x) USB_USBINTR_SLE(x)
  21311. #define USBHS_USBINTR_ULPIE_MASK USB_USBINTR_ULPIE_MASK
  21312. #define USBHS_USBINTR_ULPIE_SHIFT USB_USBINTR_ULPIE_SHIFT
  21313. #define USBHS_USBINTR_ULPIE(x) USB_USBINTR_ULPIE(x)
  21314. #define USBHS_USBINTR_NAKE_MASK USB_USBINTR_NAKE_MASK
  21315. #define USBHS_USBINTR_NAKE_SHIFT USB_USBINTR_NAKE_SHIFT
  21316. #define USBHS_USBINTR_NAKE(x) USB_USBINTR_NAKE(x)
  21317. #define USBHS_USBINTR_UAIE_MASK USB_USBINTR_UAIE_MASK
  21318. #define USBHS_USBINTR_UAIE_SHIFT USB_USBINTR_UAIE_SHIFT
  21319. #define USBHS_USBINTR_UAIE(x) USB_USBINTR_UAIE(x)
  21320. #define USBHS_USBINTR_UPIE_MASK USB_USBINTR_UPIE_MASK
  21321. #define USBHS_USBINTR_UPIE_SHIFT USB_USBINTR_UPIE_SHIFT
  21322. #define USBHS_USBINTR_UPIE(x) USB_USBINTR_UPIE(x)
  21323. #define USBHS_USBINTR_TIE0_MASK USB_USBINTR_TIE0_MASK
  21324. #define USBHS_USBINTR_TIE0_SHIFT USB_USBINTR_TIE0_SHIFT
  21325. #define USBHS_USBINTR_TIE0(x) USB_USBINTR_TIE0(x)
  21326. #define USBHS_USBINTR_TIE1_MASK USB_USBINTR_TIE1_MASK
  21327. #define USBHS_USBINTR_TIE1_SHIFT USB_USBINTR_TIE1_SHIFT
  21328. #define USBHS_USBINTR_TIE1(x) USB_USBINTR_TIE1(x)
  21329. #define USBHS_FRINDEX_FRINDEX_MASK USB_FRINDEX_FRINDEX_MASK
  21330. #define USBHS_FRINDEX_FRINDEX_SHIFT USB_FRINDEX_FRINDEX_SHIFT
  21331. #define USBHS_FRINDEX_FRINDEX(x) USB_FRINDEX_FRINDEX(x)
  21332. #define USBHS_DEVICEADDR_USBADRA_MASK USB_DEVICEADDR_USBADRA_MASK
  21333. #define USBHS_DEVICEADDR_USBADRA_SHIFT USB_DEVICEADDR_USBADRA_SHIFT
  21334. #define USBHS_DEVICEADDR_USBADRA(x) USB_DEVICEADDR_USBADRA(x)
  21335. #define USBHS_DEVICEADDR_USBADR_MASK USB_DEVICEADDR_USBADR_MASK
  21336. #define USBHS_DEVICEADDR_USBADR_SHIFT USB_DEVICEADDR_USBADR_SHIFT
  21337. #define USBHS_DEVICEADDR_USBADR(x) USB_DEVICEADDR_USBADR(x)
  21338. #define USBHS_PERIODICLISTBASE_PERBASE_MASK USB_PERIODICLISTBASE_BASEADR_MASK
  21339. #define USBHS_PERIODICLISTBASE_PERBASE_SHIFT USB_PERIODICLISTBASE_BASEADR_SHIFT
  21340. #define USBHS_PERIODICLISTBASE_PERBASE(x) USB_PERIODICLISTBASE_BASEADR(x)
  21341. #define USBHS_ASYNCLISTADDR_ASYBASE_MASK USB_ASYNCLISTADDR_ASYBASE_MASK
  21342. #define USBHS_ASYNCLISTADDR_ASYBASE_SHIFT USB_ASYNCLISTADDR_ASYBASE_SHIFT
  21343. #define USBHS_ASYNCLISTADDR_ASYBASE(x) USB_ASYNCLISTADDR_ASYBASE(x)
  21344. #define USBHS_EPLISTADDR_EPBASE_MASK USB_ENDPTLISTADDR_EPBASE_MASK
  21345. #define USBHS_EPLISTADDR_EPBASE_SHIFT USB_ENDPTLISTADDR_EPBASE_SHIFT
  21346. #define USBHS_EPLISTADDR_EPBASE(x) USB_ENDPTLISTADDR_EPBASE(x)
  21347. #define USBHS_BURSTSIZE_RXPBURST_MASK USB_BURSTSIZE_RXPBURST_MASK
  21348. #define USBHS_BURSTSIZE_RXPBURST_SHIFT USB_BURSTSIZE_RXPBURST_SHIFT
  21349. #define USBHS_BURSTSIZE_RXPBURST(x) USB_BURSTSIZE_RXPBURST(x)
  21350. #define USBHS_BURSTSIZE_TXPBURST_MASK USB_BURSTSIZE_TXPBURST_MASK
  21351. #define USBHS_BURSTSIZE_TXPBURST_SHIFT USB_BURSTSIZE_TXPBURST_SHIFT
  21352. #define USBHS_BURSTSIZE_TXPBURST(x) USB_BURSTSIZE_TXPBURST(x)
  21353. #define USBHS_TXFILLTUNING_TXSCHOH_MASK USB_TXFILLTUNING_TXSCHOH_MASK
  21354. #define USBHS_TXFILLTUNING_TXSCHOH_SHIFT USB_TXFILLTUNING_TXSCHOH_SHIFT
  21355. #define USBHS_TXFILLTUNING_TXSCHOH(x) USB_TXFILLTUNING_TXSCHOH(x)
  21356. #define USBHS_TXFILLTUNING_TXSCHHEALTH_MASK USB_TXFILLTUNING_TXSCHHEALTH_MASK
  21357. #define USBHS_TXFILLTUNING_TXSCHHEALTH_SHIFT USB_TXFILLTUNING_TXSCHHEALTH_SHIFT
  21358. #define USBHS_TXFILLTUNING_TXSCHHEALTH(x) USB_TXFILLTUNING_TXSCHHEALTH(x)
  21359. #define USBHS_TXFILLTUNING_TXFIFOTHRES_MASK USB_TXFILLTUNING_TXFIFOTHRES_MASK
  21360. #define USBHS_TXFILLTUNING_TXFIFOTHRES_SHIFT USB_TXFILLTUNING_TXFIFOTHRES_SHIFT
  21361. #define USBHS_TXFILLTUNING_TXFIFOTHRES(x) USB_TXFILLTUNING_TXFIFOTHRES(x)
  21362. #define USBHS_ENDPTNAK_EPRN_MASK USB_ENDPTNAK_EPRN_MASK
  21363. #define USBHS_ENDPTNAK_EPRN_SHIFT USB_ENDPTNAK_EPRN_SHIFT
  21364. #define USBHS_ENDPTNAK_EPRN(x) USB_ENDPTNAK_EPRN(x)
  21365. #define USBHS_ENDPTNAK_EPTN_MASK USB_ENDPTNAK_EPTN_MASK
  21366. #define USBHS_ENDPTNAK_EPTN_SHIFT USB_ENDPTNAK_EPTN_SHIFT
  21367. #define USBHS_ENDPTNAK_EPTN(x) USB_ENDPTNAK_EPTN(x)
  21368. #define USBHS_ENDPTNAKEN_EPRNE_MASK USB_ENDPTNAKEN_EPRNE_MASK
  21369. #define USBHS_ENDPTNAKEN_EPRNE_SHIFT USB_ENDPTNAKEN_EPRNE_SHIFT
  21370. #define USBHS_ENDPTNAKEN_EPRNE(x) USB_ENDPTNAKEN_EPRNE(x)
  21371. #define USBHS_ENDPTNAKEN_EPTNE_MASK USB_ENDPTNAKEN_EPTNE_MASK
  21372. #define USBHS_ENDPTNAKEN_EPTNE_SHIFT USB_ENDPTNAKEN_EPTNE_SHIFT
  21373. #define USBHS_ENDPTNAKEN_EPTNE(x) USB_ENDPTNAKEN_EPTNE(x)
  21374. #define USBHS_CONFIGFLAG_CF_MASK USB_CONFIGFLAG_CF_MASK
  21375. #define USBHS_CONFIGFLAG_CF_SHIFT USB_CONFIGFLAG_CF_SHIFT
  21376. #define USBHS_CONFIGFLAG_CF(x) USB_CONFIGFLAG_CF(x)
  21377. #define USBHS_PORTSC1_CCS_MASK USB_PORTSC1_CCS_MASK
  21378. #define USBHS_PORTSC1_CCS_SHIFT USB_PORTSC1_CCS_SHIFT
  21379. #define USBHS_PORTSC1_CCS(x) USB_PORTSC1_CCS(x)
  21380. #define USBHS_PORTSC1_CSC_MASK USB_PORTSC1_CSC_MASK
  21381. #define USBHS_PORTSC1_CSC_SHIFT USB_PORTSC1_CSC_SHIFT
  21382. #define USBHS_PORTSC1_CSC(x) USB_PORTSC1_CSC(x)
  21383. #define USBHS_PORTSC1_PE_MASK USB_PORTSC1_PE_MASK
  21384. #define USBHS_PORTSC1_PE_SHIFT USB_PORTSC1_PE_SHIFT
  21385. #define USBHS_PORTSC1_PE(x) USB_PORTSC1_PE(x)
  21386. #define USBHS_PORTSC1_PEC_MASK USB_PORTSC1_PEC_MASK
  21387. #define USBHS_PORTSC1_PEC_SHIFT USB_PORTSC1_PEC_SHIFT
  21388. #define USBHS_PORTSC1_PEC(x) USB_PORTSC1_PEC(x)
  21389. #define USBHS_PORTSC1_OCA_MASK USB_PORTSC1_OCA_MASK
  21390. #define USBHS_PORTSC1_OCA_SHIFT USB_PORTSC1_OCA_SHIFT
  21391. #define USBHS_PORTSC1_OCA(x) USB_PORTSC1_OCA(x)
  21392. #define USBHS_PORTSC1_OCC_MASK USB_PORTSC1_OCC_MASK
  21393. #define USBHS_PORTSC1_OCC_SHIFT USB_PORTSC1_OCC_SHIFT
  21394. #define USBHS_PORTSC1_OCC(x) USB_PORTSC1_OCC(x)
  21395. #define USBHS_PORTSC1_FPR_MASK USB_PORTSC1_FPR_MASK
  21396. #define USBHS_PORTSC1_FPR_SHIFT USB_PORTSC1_FPR_SHIFT
  21397. #define USBHS_PORTSC1_FPR(x) USB_PORTSC1_FPR(x)
  21398. #define USBHS_PORTSC1_SUSP_MASK USB_PORTSC1_SUSP_MASK
  21399. #define USBHS_PORTSC1_SUSP_SHIFT USB_PORTSC1_SUSP_SHIFT
  21400. #define USBHS_PORTSC1_SUSP(x) USB_PORTSC1_SUSP(x)
  21401. #define USBHS_PORTSC1_PR_MASK USB_PORTSC1_PR_MASK
  21402. #define USBHS_PORTSC1_PR_SHIFT USB_PORTSC1_PR_SHIFT
  21403. #define USBHS_PORTSC1_PR(x) USB_PORTSC1_PR(x)
  21404. #define USBHS_PORTSC1_HSP_MASK USB_PORTSC1_HSP_MASK
  21405. #define USBHS_PORTSC1_HSP_SHIFT USB_PORTSC1_HSP_SHIFT
  21406. #define USBHS_PORTSC1_HSP(x) USB_PORTSC1_HSP(x)
  21407. #define USBHS_PORTSC1_LS_MASK USB_PORTSC1_LS_MASK
  21408. #define USBHS_PORTSC1_LS_SHIFT USB_PORTSC1_LS_SHIFT
  21409. #define USBHS_PORTSC1_LS(x) USB_PORTSC1_LS(x)
  21410. #define USBHS_PORTSC1_PP_MASK USB_PORTSC1_PP_MASK
  21411. #define USBHS_PORTSC1_PP_SHIFT USB_PORTSC1_PP_SHIFT
  21412. #define USBHS_PORTSC1_PP(x) USB_PORTSC1_PP(x)
  21413. #define USBHS_PORTSC1_PO_MASK USB_PORTSC1_PO_MASK
  21414. #define USBHS_PORTSC1_PO_SHIFT USB_PORTSC1_PO_SHIFT
  21415. #define USBHS_PORTSC1_PO(x) USB_PORTSC1_PO(x)
  21416. #define USBHS_PORTSC1_PIC_MASK USB_PORTSC1_PIC_MASK
  21417. #define USBHS_PORTSC1_PIC_SHIFT USB_PORTSC1_PIC_SHIFT
  21418. #define USBHS_PORTSC1_PIC(x) USB_PORTSC1_PIC(x)
  21419. #define USBHS_PORTSC1_PTC_MASK USB_PORTSC1_PTC_MASK
  21420. #define USBHS_PORTSC1_PTC_SHIFT USB_PORTSC1_PTC_SHIFT
  21421. #define USBHS_PORTSC1_PTC(x) USB_PORTSC1_PTC(x)
  21422. #define USBHS_PORTSC1_WKCN_MASK USB_PORTSC1_WKCN_MASK
  21423. #define USBHS_PORTSC1_WKCN_SHIFT USB_PORTSC1_WKCN_SHIFT
  21424. #define USBHS_PORTSC1_WKCN(x) USB_PORTSC1_WKCN(x)
  21425. #define USBHS_PORTSC1_WKDS_MASK USB_PORTSC1_WKDC_MASK
  21426. #define USBHS_PORTSC1_WKDS_SHIFT USB_PORTSC1_WKDC_SHIFT
  21427. #define USBHS_PORTSC1_WKDS(x) USB_PORTSC1_WKDC(x)
  21428. #define USBHS_PORTSC1_WKOC_MASK USB_PORTSC1_WKOC_MASK
  21429. #define USBHS_PORTSC1_WKOC_SHIFT USB_PORTSC1_WKOC_SHIFT
  21430. #define USBHS_PORTSC1_WKOC(x) USB_PORTSC1_WKOC(x)
  21431. #define USBHS_PORTSC1_PHCD_MASK USB_PORTSC1_PHCD_MASK
  21432. #define USBHS_PORTSC1_PHCD_SHIFT USB_PORTSC1_PHCD_SHIFT
  21433. #define USBHS_PORTSC1_PHCD(x) USB_PORTSC1_PHCD(x)
  21434. #define USBHS_PORTSC1_PFSC_MASK USB_PORTSC1_PFSC_MASK
  21435. #define USBHS_PORTSC1_PFSC_SHIFT USB_PORTSC1_PFSC_SHIFT
  21436. #define USBHS_PORTSC1_PFSC(x) USB_PORTSC1_PFSC(x)
  21437. #define USBHS_PORTSC1_PTS2_MASK USB_PORTSC1_PTS_2_MASK
  21438. #define USBHS_PORTSC1_PTS2_SHIFT USB_PORTSC1_PTS_2_SHIFT
  21439. #define USBHS_PORTSC1_PTS2(x) USB_PORTSC1_PTS_2(x)
  21440. #define USBHS_PORTSC1_PSPD_MASK USB_PORTSC1_PSPD_MASK
  21441. #define USBHS_PORTSC1_PSPD_SHIFT USB_PORTSC1_PSPD_SHIFT
  21442. #define USBHS_PORTSC1_PSPD(x) USB_PORTSC1_PSPD(x)
  21443. #define USBHS_PORTSC1_PTW_MASK USB_PORTSC1_PTW_MASK
  21444. #define USBHS_PORTSC1_PTW_SHIFT USB_PORTSC1_PTW_SHIFT
  21445. #define USBHS_PORTSC1_PTW(x) USB_PORTSC1_PTW(x)
  21446. #define USBHS_PORTSC1_STS_MASK USB_PORTSC1_STS_MASK
  21447. #define USBHS_PORTSC1_STS_SHIFT USB_PORTSC1_STS_SHIFT
  21448. #define USBHS_PORTSC1_STS(x) USB_PORTSC1_STS(x)
  21449. #define USBHS_PORTSC1_PTS_MASK USB_PORTSC1_PTS_1_MASK
  21450. #define USBHS_PORTSC1_PTS_SHIFT USB_PORTSC1_PTS_1_SHIFT
  21451. #define USBHS_PORTSC1_PTS(x) USB_PORTSC1_PTS_1(x)
  21452. #define USBHS_OTGSC_VD_MASK USB_OTGSC_VD_MASK
  21453. #define USBHS_OTGSC_VD_SHIFT USB_OTGSC_VD_SHIFT
  21454. #define USBHS_OTGSC_VD(x) USB_OTGSC_VD(x)
  21455. #define USBHS_OTGSC_VC_MASK USB_OTGSC_VC_MASK
  21456. #define USBHS_OTGSC_VC_SHIFT USB_OTGSC_VC_SHIFT
  21457. #define USBHS_OTGSC_VC(x) USB_OTGSC_VC(x)
  21458. #define USBHS_OTGSC_OT_MASK USB_OTGSC_OT_MASK
  21459. #define USBHS_OTGSC_OT_SHIFT USB_OTGSC_OT_SHIFT
  21460. #define USBHS_OTGSC_OT(x) USB_OTGSC_OT(x)
  21461. #define USBHS_OTGSC_DP_MASK USB_OTGSC_DP_MASK
  21462. #define USBHS_OTGSC_DP_SHIFT USB_OTGSC_DP_SHIFT
  21463. #define USBHS_OTGSC_DP(x) USB_OTGSC_DP(x)
  21464. #define USBHS_OTGSC_IDPU_MASK USB_OTGSC_IDPU_MASK
  21465. #define USBHS_OTGSC_IDPU_SHIFT USB_OTGSC_IDPU_SHIFT
  21466. #define USBHS_OTGSC_IDPU(x) USB_OTGSC_IDPU(x)
  21467. #define USBHS_OTGSC_ID_MASK USB_OTGSC_ID_MASK
  21468. #define USBHS_OTGSC_ID_SHIFT USB_OTGSC_ID_SHIFT
  21469. #define USBHS_OTGSC_ID(x) USB_OTGSC_ID(x)
  21470. #define USBHS_OTGSC_AVV_MASK USB_OTGSC_AVV_MASK
  21471. #define USBHS_OTGSC_AVV_SHIFT USB_OTGSC_AVV_SHIFT
  21472. #define USBHS_OTGSC_AVV(x) USB_OTGSC_AVV(x)
  21473. #define USBHS_OTGSC_ASV_MASK USB_OTGSC_ASV_MASK
  21474. #define USBHS_OTGSC_ASV_SHIFT USB_OTGSC_ASV_SHIFT
  21475. #define USBHS_OTGSC_ASV(x) USB_OTGSC_ASV(x)
  21476. #define USBHS_OTGSC_BSV_MASK USB_OTGSC_BSV_MASK
  21477. #define USBHS_OTGSC_BSV_SHIFT USB_OTGSC_BSV_SHIFT
  21478. #define USBHS_OTGSC_BSV(x) USB_OTGSC_BSV(x)
  21479. #define USBHS_OTGSC_BSE_MASK USB_OTGSC_BSE_MASK
  21480. #define USBHS_OTGSC_BSE_SHIFT USB_OTGSC_BSE_SHIFT
  21481. #define USBHS_OTGSC_BSE(x) USB_OTGSC_BSE(x)
  21482. #define USBHS_OTGSC_MST_MASK USB_OTGSC_TOG_1MS_MASK
  21483. #define USBHS_OTGSC_MST_SHIFT USB_OTGSC_TOG_1MS_SHIFT
  21484. #define USBHS_OTGSC_MST(x) USB_OTGSC_TOG_1MS(x)
  21485. #define USBHS_OTGSC_DPS_MASK USB_OTGSC_DPS_MASK
  21486. #define USBHS_OTGSC_DPS_SHIFT USB_OTGSC_DPS_SHIFT
  21487. #define USBHS_OTGSC_DPS(x) USB_OTGSC_DPS(x)
  21488. #define USBHS_OTGSC_IDIS_MASK USB_OTGSC_IDIS_MASK
  21489. #define USBHS_OTGSC_IDIS_SHIFT USB_OTGSC_IDIS_SHIFT
  21490. #define USBHS_OTGSC_IDIS(x) USB_OTGSC_IDIS(x)
  21491. #define USBHS_OTGSC_AVVIS_MASK USB_OTGSC_AVVIS_MASK
  21492. #define USBHS_OTGSC_AVVIS_SHIFT USB_OTGSC_AVVIS_SHIFT
  21493. #define USBHS_OTGSC_AVVIS(x) USB_OTGSC_AVVIS(x)
  21494. #define USBHS_OTGSC_ASVIS_MASK USB_OTGSC_ASVIS_MASK
  21495. #define USBHS_OTGSC_ASVIS_SHIFT USB_OTGSC_ASVIS_SHIFT
  21496. #define USBHS_OTGSC_ASVIS(x) USB_OTGSC_ASVIS(x)
  21497. #define USBHS_OTGSC_BSVIS_MASK USB_OTGSC_BSVIS_MASK
  21498. #define USBHS_OTGSC_BSVIS_SHIFT USB_OTGSC_BSVIS_SHIFT
  21499. #define USBHS_OTGSC_BSVIS(x) USB_OTGSC_BSVIS(x)
  21500. #define USBHS_OTGSC_BSEIS_MASK USB_OTGSC_BSEIS_MASK
  21501. #define USBHS_OTGSC_BSEIS_SHIFT USB_OTGSC_BSEIS_SHIFT
  21502. #define USBHS_OTGSC_BSEIS(x) USB_OTGSC_BSEIS(x)
  21503. #define USBHS_OTGSC_MSS_MASK USB_OTGSC_STATUS_1MS_MASK
  21504. #define USBHS_OTGSC_MSS_SHIFT USB_OTGSC_STATUS_1MS_SHIFT
  21505. #define USBHS_OTGSC_MSS(x) USB_OTGSC_STATUS_1MS(x)
  21506. #define USBHS_OTGSC_DPIS_MASK USB_OTGSC_DPIS_MASK
  21507. #define USBHS_OTGSC_DPIS_SHIFT USB_OTGSC_DPIS_SHIFT
  21508. #define USBHS_OTGSC_DPIS(x) USB_OTGSC_DPIS(x)
  21509. #define USBHS_OTGSC_IDIE_MASK USB_OTGSC_IDIE_MASK
  21510. #define USBHS_OTGSC_IDIE_SHIFT USB_OTGSC_IDIE_SHIFT
  21511. #define USBHS_OTGSC_IDIE(x) USB_OTGSC_IDIE(x)
  21512. #define USBHS_OTGSC_AVVIE_MASK USB_OTGSC_AVVIE_MASK
  21513. #define USBHS_OTGSC_AVVIE_SHIFT USB_OTGSC_AVVIE_SHIFT
  21514. #define USBHS_OTGSC_AVVIE(x) USB_OTGSC_AVVIE(x)
  21515. #define USBHS_OTGSC_ASVIE_MASK USB_OTGSC_ASVIE_MASK
  21516. #define USBHS_OTGSC_ASVIE_SHIFT USB_OTGSC_ASVIE_SHIFT
  21517. #define USBHS_OTGSC_ASVIE(x) USB_OTGSC_ASVIE(x)
  21518. #define USBHS_OTGSC_BSVIE_MASK USB_OTGSC_BSVIE_MASK
  21519. #define USBHS_OTGSC_BSVIE_SHIFT USB_OTGSC_BSVIE_SHIFT
  21520. #define USBHS_OTGSC_BSVIE(x) USB_OTGSC_BSVIE(x)
  21521. #define USBHS_OTGSC_BSEIE_MASK USB_OTGSC_BSEIE_MASK
  21522. #define USBHS_OTGSC_BSEIE_SHIFT USB_OTGSC_BSEIE_SHIFT
  21523. #define USBHS_OTGSC_BSEIE(x) USB_OTGSC_BSEIE(x)
  21524. #define USBHS_OTGSC_MSE_MASK USB_OTGSC_EN_1MS_MASK
  21525. #define USBHS_OTGSC_MSE_SHIFT USB_OTGSC_EN_1MS_SHIFT
  21526. #define USBHS_OTGSC_MSE(x) USB_OTGSC_EN_1MS(x)
  21527. #define USBHS_OTGSC_DPIE_MASK USB_OTGSC_DPIE_MASK
  21528. #define USBHS_OTGSC_DPIE_SHIFT USB_OTGSC_DPIE_SHIFT
  21529. #define USBHS_OTGSC_DPIE(x) USB_OTGSC_DPIE(x)
  21530. #define USBHS_USBMODE_CM_MASK USB_USBMODE_CM_MASK
  21531. #define USBHS_USBMODE_CM_SHIFT USB_USBMODE_CM_SHIFT
  21532. #define USBHS_USBMODE_CM(x) USB_USBMODE_CM(x)
  21533. #define USBHS_USBMODE_ES_MASK USB_USBMODE_ES_MASK
  21534. #define USBHS_USBMODE_ES_SHIFT USB_USBMODE_ES_SHIFT
  21535. #define USBHS_USBMODE_ES(x) USB_USBMODE_ES(x)
  21536. #define USBHS_USBMODE_SLOM_MASK USB_USBMODE_SLOM_MASK
  21537. #define USBHS_USBMODE_SLOM_SHIFT USB_USBMODE_SLOM_SHIFT
  21538. #define USBHS_USBMODE_SLOM(x) USB_USBMODE_SLOM(x)
  21539. #define USBHS_USBMODE_SDIS_MASK USB_USBMODE_SDIS_MASK
  21540. #define USBHS_USBMODE_SDIS_SHIFT USB_USBMODE_SDIS_SHIFT
  21541. #define USBHS_USBMODE_SDIS(x) USB_USBMODE_SDIS(x)
  21542. #define USBHS_EPSETUPSR_EPSETUPSTAT_MASK USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_MASK
  21543. #define USBHS_EPSETUPSR_EPSETUPSTAT_SHIFT USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT_SHIFT
  21544. #define USBHS_EPSETUPSR_EPSETUPSTAT(x) USB_ENDPTSETUPSTAT_ENDPTSETUPSTAT(x)
  21545. #define USBHS_EPPRIME_PERB_MASK USB_ENDPTPRIME_PERB_MASK
  21546. #define USBHS_EPPRIME_PERB_SHIFT USB_ENDPTPRIME_PERB_SHIFT
  21547. #define USBHS_EPPRIME_PERB(x) USB_ENDPTPRIME_PERB(x)
  21548. #define USBHS_EPPRIME_PETB_MASK USB_ENDPTPRIME_PETB_MASK
  21549. #define USBHS_EPPRIME_PETB_SHIFT USB_ENDPTPRIME_PETB_SHIFT
  21550. #define USBHS_EPPRIME_PETB(x) USB_ENDPTPRIME_PETB(x)
  21551. #define USBHS_EPFLUSH_FERB_MASK USB_ENDPTFLUSH_FERB_MASK
  21552. #define USBHS_EPFLUSH_FERB_SHIFT USB_ENDPTFLUSH_FERB_SHIFT
  21553. #define USBHS_EPFLUSH_FERB(x) USB_ENDPTFLUSH_FERB(x)
  21554. #define USBHS_EPFLUSH_FETB_MASK USB_ENDPTFLUSH_FETB_MASK
  21555. #define USBHS_EPFLUSH_FETB_SHIFT USB_ENDPTFLUSH_FETB_SHIFT
  21556. #define USBHS_EPFLUSH_FETB(x) USB_ENDPTFLUSH_FETB(x)
  21557. #define USBHS_EPSR_ERBR_MASK USB_ENDPTSTAT_ERBR_MASK
  21558. #define USBHS_EPSR_ERBR_SHIFT USB_ENDPTSTAT_ERBR_SHIFT
  21559. #define USBHS_EPSR_ERBR(x) USB_ENDPTSTAT_ERBR(x)
  21560. #define USBHS_EPSR_ETBR_MASK USB_ENDPTSTAT_ETBR_MASK
  21561. #define USBHS_EPSR_ETBR_SHIFT USB_ENDPTSTAT_ETBR_SHIFT
  21562. #define USBHS_EPSR_ETBR(x) USB_ENDPTSTAT_ETBR(x)
  21563. #define USBHS_EPCOMPLETE_ERCE_MASK USB_ENDPTCOMPLETE_ERCE_MASK
  21564. #define USBHS_EPCOMPLETE_ERCE_SHIFT USB_ENDPTCOMPLETE_ERCE_SHIFT
  21565. #define USBHS_EPCOMPLETE_ERCE(x) USB_ENDPTCOMPLETE_ERCE(x)
  21566. #define USBHS_EPCOMPLETE_ETCE_MASK USB_ENDPTCOMPLETE_ETCE_MASK
  21567. #define USBHS_EPCOMPLETE_ETCE_SHIFT USB_ENDPTCOMPLETE_ETCE_SHIFT
  21568. #define USBHS_EPCOMPLETE_ETCE(x) USB_ENDPTCOMPLETE_ETCE(x)
  21569. #define USBHS_EPCR0_RXS_MASK USB_ENDPTCTRL0_RXS_MASK
  21570. #define USBHS_EPCR0_RXS_SHIFT USB_ENDPTCTRL0_RXS_SHIFT
  21571. #define USBHS_EPCR0_RXS(x) USB_ENDPTCTRL0_RXS(x)
  21572. #define USBHS_EPCR0_RXT_MASK USB_ENDPTCTRL0_RXT_MASK
  21573. #define USBHS_EPCR0_RXT_SHIFT USB_ENDPTCTRL0_RXT_SHIFT
  21574. #define USBHS_EPCR0_RXT(x) USB_ENDPTCTRL0_RXT(x)
  21575. #define USBHS_EPCR0_RXE_MASK USB_ENDPTCTRL0_RXE_MASK
  21576. #define USBHS_EPCR0_RXE_SHIFT USB_ENDPTCTRL0_RXE_SHIFT
  21577. #define USBHS_EPCR0_RXE(x) USB_ENDPTCTRL0_RXE(x)
  21578. #define USBHS_EPCR0_TXS_MASK USB_ENDPTCTRL0_TXS_MASK
  21579. #define USBHS_EPCR0_TXS_SHIFT USB_ENDPTCTRL0_TXS_SHIFT
  21580. #define USBHS_EPCR0_TXS(x) USB_ENDPTCTRL0_TXS(x)
  21581. #define USBHS_EPCR0_TXT_MASK USB_ENDPTCTRL0_TXT_MASK
  21582. #define USBHS_EPCR0_TXT_SHIFT USB_ENDPTCTRL0_TXT_SHIFT
  21583. #define USBHS_EPCR0_TXT(x) USB_ENDPTCTRL0_TXT(x)
  21584. #define USBHS_EPCR0_TXE_MASK USB_ENDPTCTRL0_TXE_MASK
  21585. #define USBHS_EPCR0_TXE_SHIFT USB_ENDPTCTRL0_TXE_SHIFT
  21586. #define USBHS_EPCR0_TXE(x) USB_ENDPTCTRL0_TXE(x)
  21587. #define USBHS_EPCR_RXS_MASK USB_ENDPTCTRL_RXS_MASK
  21588. #define USBHS_EPCR_RXS_SHIFT USB_ENDPTCTRL_RXS_SHIFT
  21589. #define USBHS_EPCR_RXS(x) USB_ENDPTCTRL_RXS(x)
  21590. #define USBHS_EPCR_RXD_MASK USB_ENDPTCTRL_RXD_MASK
  21591. #define USBHS_EPCR_RXD_SHIFT USB_ENDPTCTRL_RXD_SHIFT
  21592. #define USBHS_EPCR_RXD(x) USB_ENDPTCTRL_RXD(x)
  21593. #define USBHS_EPCR_RXT_MASK USB_ENDPTCTRL_RXT_MASK
  21594. #define USBHS_EPCR_RXT_SHIFT USB_ENDPTCTRL_RXT_SHIFT
  21595. #define USBHS_EPCR_RXT(x) USB_ENDPTCTRL_RXT(x)
  21596. #define USBHS_EPCR_RXI_MASK USB_ENDPTCTRL_RXI_MASK
  21597. #define USBHS_EPCR_RXI_SHIFT USB_ENDPTCTRL_RXI_SHIFT
  21598. #define USBHS_EPCR_RXI(x) USB_ENDPTCTRL_RXI(x)
  21599. #define USBHS_EPCR_RXR_MASK USB_ENDPTCTRL_RXR_MASK
  21600. #define USBHS_EPCR_RXR_SHIFT USB_ENDPTCTRL_RXR_SHIFT
  21601. #define USBHS_EPCR_RXR(x) USB_ENDPTCTRL_RXR(x)
  21602. #define USBHS_EPCR_RXE_MASK USB_ENDPTCTRL_RXE_MASK
  21603. #define USBHS_EPCR_RXE_SHIFT USB_ENDPTCTRL_RXE_SHIFT
  21604. #define USBHS_EPCR_RXE(x) USB_ENDPTCTRL_RXE(x)
  21605. #define USBHS_EPCR_TXS_MASK USB_ENDPTCTRL_TXS_MASK
  21606. #define USBHS_EPCR_TXS_SHIFT USB_ENDPTCTRL_TXS_SHIFT
  21607. #define USBHS_EPCR_TXS(x) USB_ENDPTCTRL_TXS(x)
  21608. #define USBHS_EPCR_TXD_MASK USB_ENDPTCTRL_TXD_MASK
  21609. #define USBHS_EPCR_TXD_SHIFT USB_ENDPTCTRL_TXD_SHIFT
  21610. #define USBHS_EPCR_TXD(x) USB_ENDPTCTRL_TXD(x)
  21611. #define USBHS_EPCR_TXT_MASK USB_ENDPTCTRL_TXT_MASK
  21612. #define USBHS_EPCR_TXT_SHIFT USB_ENDPTCTRL_TXT_SHIFT
  21613. #define USBHS_EPCR_TXT(x) USB_ENDPTCTRL_TXT(x)
  21614. #define USBHS_EPCR_TXI_MASK USB_ENDPTCTRL_TXI_MASK
  21615. #define USBHS_EPCR_TXI_SHIFT USB_ENDPTCTRL_TXI_SHIFT
  21616. #define USBHS_EPCR_TXI(x) USB_ENDPTCTRL_TXI(x)
  21617. #define USBHS_EPCR_TXR_MASK USB_ENDPTCTRL_TXR_MASK
  21618. #define USBHS_EPCR_TXR_SHIFT USB_ENDPTCTRL_TXR_SHIFT
  21619. #define USBHS_EPCR_TXR(x) USB_ENDPTCTRL_TXR(x)
  21620. #define USBHS_EPCR_TXE_MASK USB_ENDPTCTRL_TXE_MASK
  21621. #define USBHS_EPCR_TXE_SHIFT USB_ENDPTCTRL_TXE_SHIFT
  21622. #define USBHS_EPCR_TXE(x) USB_ENDPTCTRL_TXE(x)
  21623. #define USBHS_EPCR_COUNT USB_ENDPTCTRL_COUNT
  21624. #define USBHS_Type USB_Type
  21625. #define USBHS_BASE_ADDRS { USB1_BASE, USB2_BASE }
  21626. #define USBHS_IRQS { USB_OTG1_IRQn, USB_OTG2_IRQn }
  21627. #define USBHS_IRQHandler USB_OTG1_IRQHandler
  21628. /*!
  21629. * @}
  21630. */ /* end of group USB_Peripheral_Access_Layer */
  21631. /* ----------------------------------------------------------------------------
  21632. -- USBNC Peripheral Access Layer
  21633. ---------------------------------------------------------------------------- */
  21634. /*!
  21635. * @addtogroup USBNC_Peripheral_Access_Layer USBNC Peripheral Access Layer
  21636. * @{
  21637. */
  21638. /** USBNC - Register Layout Typedef */
  21639. typedef struct {
  21640. uint8_t RESERVED_0[2048];
  21641. __IO uint32_t USB_OTGn_CTRL; /**< USB OTG1 Control Register..USB OTG2 Control Register, offset: 0x800 */
  21642. uint8_t RESERVED_1[20];
  21643. __IO uint32_t USB_OTGn_PHY_CTRL_0; /**< OTG1 UTMI PHY Control 0 Register..OTG2 UTMI PHY Control 0 Register, offset: 0x818 */
  21644. } USBNC_Type;
  21645. /* ----------------------------------------------------------------------------
  21646. -- USBNC Register Masks
  21647. ---------------------------------------------------------------------------- */
  21648. /*!
  21649. * @addtogroup USBNC_Register_Masks USBNC Register Masks
  21650. * @{
  21651. */
  21652. /*! @name USB_OTGn_CTRL - USB OTG1 Control Register..USB OTG2 Control Register */
  21653. #define USBNC_USB_OTGn_CTRL_OVER_CUR_DIS_MASK (0x80U)
  21654. #define USBNC_USB_OTGn_CTRL_OVER_CUR_DIS_SHIFT (7U)
  21655. #define USBNC_USB_OTGn_CTRL_OVER_CUR_DIS(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_OVER_CUR_DIS_SHIFT)) & USBNC_USB_OTGn_CTRL_OVER_CUR_DIS_MASK)
  21656. #define USBNC_USB_OTGn_CTRL_OVER_CUR_POL_MASK (0x100U)
  21657. #define USBNC_USB_OTGn_CTRL_OVER_CUR_POL_SHIFT (8U)
  21658. #define USBNC_USB_OTGn_CTRL_OVER_CUR_POL(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_OVER_CUR_POL_SHIFT)) & USBNC_USB_OTGn_CTRL_OVER_CUR_POL_MASK)
  21659. #define USBNC_USB_OTGn_CTRL_PWR_POL_MASK (0x200U)
  21660. #define USBNC_USB_OTGn_CTRL_PWR_POL_SHIFT (9U)
  21661. #define USBNC_USB_OTGn_CTRL_PWR_POL(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_PWR_POL_SHIFT)) & USBNC_USB_OTGn_CTRL_PWR_POL_MASK)
  21662. #define USBNC_USB_OTGn_CTRL_WIE_MASK (0x400U)
  21663. #define USBNC_USB_OTGn_CTRL_WIE_SHIFT (10U)
  21664. #define USBNC_USB_OTGn_CTRL_WIE(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WIE_SHIFT)) & USBNC_USB_OTGn_CTRL_WIE_MASK)
  21665. #define USBNC_USB_OTGn_CTRL_WKUP_SW_EN_MASK (0x4000U)
  21666. #define USBNC_USB_OTGn_CTRL_WKUP_SW_EN_SHIFT (14U)
  21667. #define USBNC_USB_OTGn_CTRL_WKUP_SW_EN(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_SW_EN_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_SW_EN_MASK)
  21668. #define USBNC_USB_OTGn_CTRL_WKUP_SW_MASK (0x8000U)
  21669. #define USBNC_USB_OTGn_CTRL_WKUP_SW_SHIFT (15U)
  21670. #define USBNC_USB_OTGn_CTRL_WKUP_SW(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_SW_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_SW_MASK)
  21671. #define USBNC_USB_OTGn_CTRL_WKUP_ID_EN_MASK (0x10000U)
  21672. #define USBNC_USB_OTGn_CTRL_WKUP_ID_EN_SHIFT (16U)
  21673. #define USBNC_USB_OTGn_CTRL_WKUP_ID_EN(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_ID_EN_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_ID_EN_MASK)
  21674. #define USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN_MASK (0x20000U)
  21675. #define USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN_SHIFT (17U)
  21676. #define USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_VBUS_EN_MASK)
  21677. #define USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN_MASK (0x20000000U)
  21678. #define USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN_SHIFT (29U)
  21679. #define USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN_SHIFT)) & USBNC_USB_OTGn_CTRL_WKUP_DPDM_EN_MASK)
  21680. #define USBNC_USB_OTGn_CTRL_WIR_MASK (0x80000000U)
  21681. #define USBNC_USB_OTGn_CTRL_WIR_SHIFT (31U)
  21682. #define USBNC_USB_OTGn_CTRL_WIR(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_CTRL_WIR_SHIFT)) & USBNC_USB_OTGn_CTRL_WIR_MASK)
  21683. /*! @name USB_OTGn_PHY_CTRL_0 - OTG1 UTMI PHY Control 0 Register..OTG2 UTMI PHY Control 0 Register */
  21684. #define USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD_MASK (0x80000000U)
  21685. #define USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD_SHIFT (31U)
  21686. #define USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD(x) (((uint32_t)(((uint32_t)(x)) << USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD_SHIFT)) & USBNC_USB_OTGn_PHY_CTRL_0_UTMI_CLK_VLD_MASK)
  21687. /*!
  21688. * @}
  21689. */ /* end of group USBNC_Register_Masks */
  21690. /* USBNC - Peripheral instance base addresses */
  21691. /** Peripheral USBNC1 base address */
  21692. #define USBNC1_BASE (0x402E0000u)
  21693. /** Peripheral USBNC1 base pointer */
  21694. #define USBNC1 ((USBNC_Type *)USBNC1_BASE)
  21695. /** Peripheral USBNC2 base address */
  21696. #define USBNC2_BASE (0x402E0004u)
  21697. /** Peripheral USBNC2 base pointer */
  21698. #define USBNC2 ((USBNC_Type *)USBNC2_BASE)
  21699. /** Array initializer of USBNC peripheral base addresses */
  21700. #define USBNC_BASE_ADDRS { 0u, USBNC1_BASE, USBNC2_BASE }
  21701. /** Array initializer of USBNC peripheral base pointers */
  21702. #define USBNC_BASE_PTRS { (USBNC_Type *)0u, USBNC1, USBNC2 }
  21703. /*!
  21704. * @}
  21705. */ /* end of group USBNC_Peripheral_Access_Layer */
  21706. /* ----------------------------------------------------------------------------
  21707. -- USBPHY Peripheral Access Layer
  21708. ---------------------------------------------------------------------------- */
  21709. /*!
  21710. * @addtogroup USBPHY_Peripheral_Access_Layer USBPHY Peripheral Access Layer
  21711. * @{
  21712. */
  21713. /** USBPHY - Register Layout Typedef */
  21714. typedef struct {
  21715. __IO uint32_t PWD; /**< USB PHY Power-Down Register, offset: 0x0 */
  21716. __IO uint32_t PWD_SET; /**< USB PHY Power-Down Register, offset: 0x4 */
  21717. __IO uint32_t PWD_CLR; /**< USB PHY Power-Down Register, offset: 0x8 */
  21718. __IO uint32_t PWD_TOG; /**< USB PHY Power-Down Register, offset: 0xC */
  21719. __IO uint32_t TX; /**< USB PHY Transmitter Control Register, offset: 0x10 */
  21720. __IO uint32_t TX_SET; /**< USB PHY Transmitter Control Register, offset: 0x14 */
  21721. __IO uint32_t TX_CLR; /**< USB PHY Transmitter Control Register, offset: 0x18 */
  21722. __IO uint32_t TX_TOG; /**< USB PHY Transmitter Control Register, offset: 0x1C */
  21723. __IO uint32_t RX; /**< USB PHY Receiver Control Register, offset: 0x20 */
  21724. __IO uint32_t RX_SET; /**< USB PHY Receiver Control Register, offset: 0x24 */
  21725. __IO uint32_t RX_CLR; /**< USB PHY Receiver Control Register, offset: 0x28 */
  21726. __IO uint32_t RX_TOG; /**< USB PHY Receiver Control Register, offset: 0x2C */
  21727. __IO uint32_t CTRL; /**< USB PHY General Control Register, offset: 0x30 */
  21728. __IO uint32_t CTRL_SET; /**< USB PHY General Control Register, offset: 0x34 */
  21729. __IO uint32_t CTRL_CLR; /**< USB PHY General Control Register, offset: 0x38 */
  21730. __IO uint32_t CTRL_TOG; /**< USB PHY General Control Register, offset: 0x3C */
  21731. __IO uint32_t STATUS; /**< USB PHY Status Register, offset: 0x40 */
  21732. uint8_t RESERVED_0[12];
  21733. __IO uint32_t DEBUGr; /**< USB PHY Debug Register, offset: 0x50 */
  21734. __IO uint32_t DEBUG_SET; /**< USB PHY Debug Register, offset: 0x54 */
  21735. __IO uint32_t DEBUG_CLR; /**< USB PHY Debug Register, offset: 0x58 */
  21736. __IO uint32_t DEBUG_TOG; /**< USB PHY Debug Register, offset: 0x5C */
  21737. __I uint32_t DEBUG0_STATUS; /**< UTMI Debug Status Register 0, offset: 0x60 */
  21738. uint8_t RESERVED_1[12];
  21739. __IO uint32_t DEBUG1; /**< UTMI Debug Status Register 1, offset: 0x70 */
  21740. __IO uint32_t DEBUG1_SET; /**< UTMI Debug Status Register 1, offset: 0x74 */
  21741. __IO uint32_t DEBUG1_CLR; /**< UTMI Debug Status Register 1, offset: 0x78 */
  21742. __IO uint32_t DEBUG1_TOG; /**< UTMI Debug Status Register 1, offset: 0x7C */
  21743. __I uint32_t VERSION; /**< UTMI RTL Version, offset: 0x80 */
  21744. } USBPHY_Type;
  21745. /* ----------------------------------------------------------------------------
  21746. -- USBPHY Register Masks
  21747. ---------------------------------------------------------------------------- */
  21748. /*!
  21749. * @addtogroup USBPHY_Register_Masks USBPHY Register Masks
  21750. * @{
  21751. */
  21752. /*! @name PWD - USB PHY Power-Down Register */
  21753. #define USBPHY_PWD_RSVD0_MASK (0x3FFU)
  21754. #define USBPHY_PWD_RSVD0_SHIFT (0U)
  21755. #define USBPHY_PWD_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RSVD0_SHIFT)) & USBPHY_PWD_RSVD0_MASK)
  21756. #define USBPHY_PWD_TXPWDFS_MASK (0x400U)
  21757. #define USBPHY_PWD_TXPWDFS_SHIFT (10U)
  21758. #define USBPHY_PWD_TXPWDFS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TXPWDFS_SHIFT)) & USBPHY_PWD_TXPWDFS_MASK)
  21759. #define USBPHY_PWD_TXPWDIBIAS_MASK (0x800U)
  21760. #define USBPHY_PWD_TXPWDIBIAS_SHIFT (11U)
  21761. #define USBPHY_PWD_TXPWDIBIAS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TXPWDIBIAS_SHIFT)) & USBPHY_PWD_TXPWDIBIAS_MASK)
  21762. #define USBPHY_PWD_TXPWDV2I_MASK (0x1000U)
  21763. #define USBPHY_PWD_TXPWDV2I_SHIFT (12U)
  21764. #define USBPHY_PWD_TXPWDV2I(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TXPWDV2I_SHIFT)) & USBPHY_PWD_TXPWDV2I_MASK)
  21765. #define USBPHY_PWD_RSVD1_MASK (0x1E000U)
  21766. #define USBPHY_PWD_RSVD1_SHIFT (13U)
  21767. #define USBPHY_PWD_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RSVD1_SHIFT)) & USBPHY_PWD_RSVD1_MASK)
  21768. #define USBPHY_PWD_RXPWDENV_MASK (0x20000U)
  21769. #define USBPHY_PWD_RXPWDENV_SHIFT (17U)
  21770. #define USBPHY_PWD_RXPWDENV(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RXPWDENV_SHIFT)) & USBPHY_PWD_RXPWDENV_MASK)
  21771. #define USBPHY_PWD_RXPWD1PT1_MASK (0x40000U)
  21772. #define USBPHY_PWD_RXPWD1PT1_SHIFT (18U)
  21773. #define USBPHY_PWD_RXPWD1PT1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RXPWD1PT1_SHIFT)) & USBPHY_PWD_RXPWD1PT1_MASK)
  21774. #define USBPHY_PWD_RXPWDDIFF_MASK (0x80000U)
  21775. #define USBPHY_PWD_RXPWDDIFF_SHIFT (19U)
  21776. #define USBPHY_PWD_RXPWDDIFF(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RXPWDDIFF_SHIFT)) & USBPHY_PWD_RXPWDDIFF_MASK)
  21777. #define USBPHY_PWD_RXPWDRX_MASK (0x100000U)
  21778. #define USBPHY_PWD_RXPWDRX_SHIFT (20U)
  21779. #define USBPHY_PWD_RXPWDRX(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RXPWDRX_SHIFT)) & USBPHY_PWD_RXPWDRX_MASK)
  21780. #define USBPHY_PWD_RSVD2_MASK (0xFFE00000U)
  21781. #define USBPHY_PWD_RSVD2_SHIFT (21U)
  21782. #define USBPHY_PWD_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_RSVD2_SHIFT)) & USBPHY_PWD_RSVD2_MASK)
  21783. /*! @name PWD_SET - USB PHY Power-Down Register */
  21784. #define USBPHY_PWD_SET_RSVD0_MASK (0x3FFU)
  21785. #define USBPHY_PWD_SET_RSVD0_SHIFT (0U)
  21786. #define USBPHY_PWD_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RSVD0_SHIFT)) & USBPHY_PWD_SET_RSVD0_MASK)
  21787. #define USBPHY_PWD_SET_TXPWDFS_MASK (0x400U)
  21788. #define USBPHY_PWD_SET_TXPWDFS_SHIFT (10U)
  21789. #define USBPHY_PWD_SET_TXPWDFS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_TXPWDFS_SHIFT)) & USBPHY_PWD_SET_TXPWDFS_MASK)
  21790. #define USBPHY_PWD_SET_TXPWDIBIAS_MASK (0x800U)
  21791. #define USBPHY_PWD_SET_TXPWDIBIAS_SHIFT (11U)
  21792. #define USBPHY_PWD_SET_TXPWDIBIAS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_TXPWDIBIAS_SHIFT)) & USBPHY_PWD_SET_TXPWDIBIAS_MASK)
  21793. #define USBPHY_PWD_SET_TXPWDV2I_MASK (0x1000U)
  21794. #define USBPHY_PWD_SET_TXPWDV2I_SHIFT (12U)
  21795. #define USBPHY_PWD_SET_TXPWDV2I(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_TXPWDV2I_SHIFT)) & USBPHY_PWD_SET_TXPWDV2I_MASK)
  21796. #define USBPHY_PWD_SET_RSVD1_MASK (0x1E000U)
  21797. #define USBPHY_PWD_SET_RSVD1_SHIFT (13U)
  21798. #define USBPHY_PWD_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RSVD1_SHIFT)) & USBPHY_PWD_SET_RSVD1_MASK)
  21799. #define USBPHY_PWD_SET_RXPWDENV_MASK (0x20000U)
  21800. #define USBPHY_PWD_SET_RXPWDENV_SHIFT (17U)
  21801. #define USBPHY_PWD_SET_RXPWDENV(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RXPWDENV_SHIFT)) & USBPHY_PWD_SET_RXPWDENV_MASK)
  21802. #define USBPHY_PWD_SET_RXPWD1PT1_MASK (0x40000U)
  21803. #define USBPHY_PWD_SET_RXPWD1PT1_SHIFT (18U)
  21804. #define USBPHY_PWD_SET_RXPWD1PT1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RXPWD1PT1_SHIFT)) & USBPHY_PWD_SET_RXPWD1PT1_MASK)
  21805. #define USBPHY_PWD_SET_RXPWDDIFF_MASK (0x80000U)
  21806. #define USBPHY_PWD_SET_RXPWDDIFF_SHIFT (19U)
  21807. #define USBPHY_PWD_SET_RXPWDDIFF(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RXPWDDIFF_SHIFT)) & USBPHY_PWD_SET_RXPWDDIFF_MASK)
  21808. #define USBPHY_PWD_SET_RXPWDRX_MASK (0x100000U)
  21809. #define USBPHY_PWD_SET_RXPWDRX_SHIFT (20U)
  21810. #define USBPHY_PWD_SET_RXPWDRX(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RXPWDRX_SHIFT)) & USBPHY_PWD_SET_RXPWDRX_MASK)
  21811. #define USBPHY_PWD_SET_RSVD2_MASK (0xFFE00000U)
  21812. #define USBPHY_PWD_SET_RSVD2_SHIFT (21U)
  21813. #define USBPHY_PWD_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_SET_RSVD2_SHIFT)) & USBPHY_PWD_SET_RSVD2_MASK)
  21814. /*! @name PWD_CLR - USB PHY Power-Down Register */
  21815. #define USBPHY_PWD_CLR_RSVD0_MASK (0x3FFU)
  21816. #define USBPHY_PWD_CLR_RSVD0_SHIFT (0U)
  21817. #define USBPHY_PWD_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RSVD0_SHIFT)) & USBPHY_PWD_CLR_RSVD0_MASK)
  21818. #define USBPHY_PWD_CLR_TXPWDFS_MASK (0x400U)
  21819. #define USBPHY_PWD_CLR_TXPWDFS_SHIFT (10U)
  21820. #define USBPHY_PWD_CLR_TXPWDFS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_TXPWDFS_SHIFT)) & USBPHY_PWD_CLR_TXPWDFS_MASK)
  21821. #define USBPHY_PWD_CLR_TXPWDIBIAS_MASK (0x800U)
  21822. #define USBPHY_PWD_CLR_TXPWDIBIAS_SHIFT (11U)
  21823. #define USBPHY_PWD_CLR_TXPWDIBIAS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_TXPWDIBIAS_SHIFT)) & USBPHY_PWD_CLR_TXPWDIBIAS_MASK)
  21824. #define USBPHY_PWD_CLR_TXPWDV2I_MASK (0x1000U)
  21825. #define USBPHY_PWD_CLR_TXPWDV2I_SHIFT (12U)
  21826. #define USBPHY_PWD_CLR_TXPWDV2I(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_TXPWDV2I_SHIFT)) & USBPHY_PWD_CLR_TXPWDV2I_MASK)
  21827. #define USBPHY_PWD_CLR_RSVD1_MASK (0x1E000U)
  21828. #define USBPHY_PWD_CLR_RSVD1_SHIFT (13U)
  21829. #define USBPHY_PWD_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RSVD1_SHIFT)) & USBPHY_PWD_CLR_RSVD1_MASK)
  21830. #define USBPHY_PWD_CLR_RXPWDENV_MASK (0x20000U)
  21831. #define USBPHY_PWD_CLR_RXPWDENV_SHIFT (17U)
  21832. #define USBPHY_PWD_CLR_RXPWDENV(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RXPWDENV_SHIFT)) & USBPHY_PWD_CLR_RXPWDENV_MASK)
  21833. #define USBPHY_PWD_CLR_RXPWD1PT1_MASK (0x40000U)
  21834. #define USBPHY_PWD_CLR_RXPWD1PT1_SHIFT (18U)
  21835. #define USBPHY_PWD_CLR_RXPWD1PT1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RXPWD1PT1_SHIFT)) & USBPHY_PWD_CLR_RXPWD1PT1_MASK)
  21836. #define USBPHY_PWD_CLR_RXPWDDIFF_MASK (0x80000U)
  21837. #define USBPHY_PWD_CLR_RXPWDDIFF_SHIFT (19U)
  21838. #define USBPHY_PWD_CLR_RXPWDDIFF(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RXPWDDIFF_SHIFT)) & USBPHY_PWD_CLR_RXPWDDIFF_MASK)
  21839. #define USBPHY_PWD_CLR_RXPWDRX_MASK (0x100000U)
  21840. #define USBPHY_PWD_CLR_RXPWDRX_SHIFT (20U)
  21841. #define USBPHY_PWD_CLR_RXPWDRX(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RXPWDRX_SHIFT)) & USBPHY_PWD_CLR_RXPWDRX_MASK)
  21842. #define USBPHY_PWD_CLR_RSVD2_MASK (0xFFE00000U)
  21843. #define USBPHY_PWD_CLR_RSVD2_SHIFT (21U)
  21844. #define USBPHY_PWD_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_CLR_RSVD2_SHIFT)) & USBPHY_PWD_CLR_RSVD2_MASK)
  21845. /*! @name PWD_TOG - USB PHY Power-Down Register */
  21846. #define USBPHY_PWD_TOG_RSVD0_MASK (0x3FFU)
  21847. #define USBPHY_PWD_TOG_RSVD0_SHIFT (0U)
  21848. #define USBPHY_PWD_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RSVD0_SHIFT)) & USBPHY_PWD_TOG_RSVD0_MASK)
  21849. #define USBPHY_PWD_TOG_TXPWDFS_MASK (0x400U)
  21850. #define USBPHY_PWD_TOG_TXPWDFS_SHIFT (10U)
  21851. #define USBPHY_PWD_TOG_TXPWDFS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_TXPWDFS_SHIFT)) & USBPHY_PWD_TOG_TXPWDFS_MASK)
  21852. #define USBPHY_PWD_TOG_TXPWDIBIAS_MASK (0x800U)
  21853. #define USBPHY_PWD_TOG_TXPWDIBIAS_SHIFT (11U)
  21854. #define USBPHY_PWD_TOG_TXPWDIBIAS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_TXPWDIBIAS_SHIFT)) & USBPHY_PWD_TOG_TXPWDIBIAS_MASK)
  21855. #define USBPHY_PWD_TOG_TXPWDV2I_MASK (0x1000U)
  21856. #define USBPHY_PWD_TOG_TXPWDV2I_SHIFT (12U)
  21857. #define USBPHY_PWD_TOG_TXPWDV2I(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_TXPWDV2I_SHIFT)) & USBPHY_PWD_TOG_TXPWDV2I_MASK)
  21858. #define USBPHY_PWD_TOG_RSVD1_MASK (0x1E000U)
  21859. #define USBPHY_PWD_TOG_RSVD1_SHIFT (13U)
  21860. #define USBPHY_PWD_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RSVD1_SHIFT)) & USBPHY_PWD_TOG_RSVD1_MASK)
  21861. #define USBPHY_PWD_TOG_RXPWDENV_MASK (0x20000U)
  21862. #define USBPHY_PWD_TOG_RXPWDENV_SHIFT (17U)
  21863. #define USBPHY_PWD_TOG_RXPWDENV(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RXPWDENV_SHIFT)) & USBPHY_PWD_TOG_RXPWDENV_MASK)
  21864. #define USBPHY_PWD_TOG_RXPWD1PT1_MASK (0x40000U)
  21865. #define USBPHY_PWD_TOG_RXPWD1PT1_SHIFT (18U)
  21866. #define USBPHY_PWD_TOG_RXPWD1PT1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RXPWD1PT1_SHIFT)) & USBPHY_PWD_TOG_RXPWD1PT1_MASK)
  21867. #define USBPHY_PWD_TOG_RXPWDDIFF_MASK (0x80000U)
  21868. #define USBPHY_PWD_TOG_RXPWDDIFF_SHIFT (19U)
  21869. #define USBPHY_PWD_TOG_RXPWDDIFF(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RXPWDDIFF_SHIFT)) & USBPHY_PWD_TOG_RXPWDDIFF_MASK)
  21870. #define USBPHY_PWD_TOG_RXPWDRX_MASK (0x100000U)
  21871. #define USBPHY_PWD_TOG_RXPWDRX_SHIFT (20U)
  21872. #define USBPHY_PWD_TOG_RXPWDRX(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RXPWDRX_SHIFT)) & USBPHY_PWD_TOG_RXPWDRX_MASK)
  21873. #define USBPHY_PWD_TOG_RSVD2_MASK (0xFFE00000U)
  21874. #define USBPHY_PWD_TOG_RSVD2_SHIFT (21U)
  21875. #define USBPHY_PWD_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_PWD_TOG_RSVD2_SHIFT)) & USBPHY_PWD_TOG_RSVD2_MASK)
  21876. /*! @name TX - USB PHY Transmitter Control Register */
  21877. #define USBPHY_TX_D_CAL_MASK (0xFU)
  21878. #define USBPHY_TX_D_CAL_SHIFT (0U)
  21879. #define USBPHY_TX_D_CAL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_D_CAL_SHIFT)) & USBPHY_TX_D_CAL_MASK)
  21880. #define USBPHY_TX_RSVD0_MASK (0xF0U)
  21881. #define USBPHY_TX_RSVD0_SHIFT (4U)
  21882. #define USBPHY_TX_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_RSVD0_SHIFT)) & USBPHY_TX_RSVD0_MASK)
  21883. #define USBPHY_TX_TXCAL45DN_MASK (0xF00U)
  21884. #define USBPHY_TX_TXCAL45DN_SHIFT (8U)
  21885. #define USBPHY_TX_TXCAL45DN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TXCAL45DN_SHIFT)) & USBPHY_TX_TXCAL45DN_MASK)
  21886. #define USBPHY_TX_RSVD1_MASK (0xF000U)
  21887. #define USBPHY_TX_RSVD1_SHIFT (12U)
  21888. #define USBPHY_TX_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_RSVD1_SHIFT)) & USBPHY_TX_RSVD1_MASK)
  21889. #define USBPHY_TX_TXCAL45DP_MASK (0xF0000U)
  21890. #define USBPHY_TX_TXCAL45DP_SHIFT (16U)
  21891. #define USBPHY_TX_TXCAL45DP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TXCAL45DP_SHIFT)) & USBPHY_TX_TXCAL45DP_MASK)
  21892. #define USBPHY_TX_RSVD2_MASK (0x3F00000U)
  21893. #define USBPHY_TX_RSVD2_SHIFT (20U)
  21894. #define USBPHY_TX_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_RSVD2_SHIFT)) & USBPHY_TX_RSVD2_MASK)
  21895. #define USBPHY_TX_USBPHY_TX_EDGECTRL_MASK (0x1C000000U)
  21896. #define USBPHY_TX_USBPHY_TX_EDGECTRL_SHIFT (26U)
  21897. #define USBPHY_TX_USBPHY_TX_EDGECTRL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_USBPHY_TX_EDGECTRL_SHIFT)) & USBPHY_TX_USBPHY_TX_EDGECTRL_MASK)
  21898. #define USBPHY_TX_RSVD5_MASK (0xE0000000U)
  21899. #define USBPHY_TX_RSVD5_SHIFT (29U)
  21900. #define USBPHY_TX_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_RSVD5_SHIFT)) & USBPHY_TX_RSVD5_MASK)
  21901. /*! @name TX_SET - USB PHY Transmitter Control Register */
  21902. #define USBPHY_TX_SET_D_CAL_MASK (0xFU)
  21903. #define USBPHY_TX_SET_D_CAL_SHIFT (0U)
  21904. #define USBPHY_TX_SET_D_CAL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_D_CAL_SHIFT)) & USBPHY_TX_SET_D_CAL_MASK)
  21905. #define USBPHY_TX_SET_RSVD0_MASK (0xF0U)
  21906. #define USBPHY_TX_SET_RSVD0_SHIFT (4U)
  21907. #define USBPHY_TX_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_RSVD0_SHIFT)) & USBPHY_TX_SET_RSVD0_MASK)
  21908. #define USBPHY_TX_SET_TXCAL45DN_MASK (0xF00U)
  21909. #define USBPHY_TX_SET_TXCAL45DN_SHIFT (8U)
  21910. #define USBPHY_TX_SET_TXCAL45DN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_TXCAL45DN_SHIFT)) & USBPHY_TX_SET_TXCAL45DN_MASK)
  21911. #define USBPHY_TX_SET_RSVD1_MASK (0xF000U)
  21912. #define USBPHY_TX_SET_RSVD1_SHIFT (12U)
  21913. #define USBPHY_TX_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_RSVD1_SHIFT)) & USBPHY_TX_SET_RSVD1_MASK)
  21914. #define USBPHY_TX_SET_TXCAL45DP_MASK (0xF0000U)
  21915. #define USBPHY_TX_SET_TXCAL45DP_SHIFT (16U)
  21916. #define USBPHY_TX_SET_TXCAL45DP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_TXCAL45DP_SHIFT)) & USBPHY_TX_SET_TXCAL45DP_MASK)
  21917. #define USBPHY_TX_SET_RSVD2_MASK (0x3F00000U)
  21918. #define USBPHY_TX_SET_RSVD2_SHIFT (20U)
  21919. #define USBPHY_TX_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_RSVD2_SHIFT)) & USBPHY_TX_SET_RSVD2_MASK)
  21920. #define USBPHY_TX_SET_USBPHY_TX_EDGECTRL_MASK (0x1C000000U)
  21921. #define USBPHY_TX_SET_USBPHY_TX_EDGECTRL_SHIFT (26U)
  21922. #define USBPHY_TX_SET_USBPHY_TX_EDGECTRL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_USBPHY_TX_EDGECTRL_SHIFT)) & USBPHY_TX_SET_USBPHY_TX_EDGECTRL_MASK)
  21923. #define USBPHY_TX_SET_RSVD5_MASK (0xE0000000U)
  21924. #define USBPHY_TX_SET_RSVD5_SHIFT (29U)
  21925. #define USBPHY_TX_SET_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_SET_RSVD5_SHIFT)) & USBPHY_TX_SET_RSVD5_MASK)
  21926. /*! @name TX_CLR - USB PHY Transmitter Control Register */
  21927. #define USBPHY_TX_CLR_D_CAL_MASK (0xFU)
  21928. #define USBPHY_TX_CLR_D_CAL_SHIFT (0U)
  21929. #define USBPHY_TX_CLR_D_CAL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_D_CAL_SHIFT)) & USBPHY_TX_CLR_D_CAL_MASK)
  21930. #define USBPHY_TX_CLR_RSVD0_MASK (0xF0U)
  21931. #define USBPHY_TX_CLR_RSVD0_SHIFT (4U)
  21932. #define USBPHY_TX_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_RSVD0_SHIFT)) & USBPHY_TX_CLR_RSVD0_MASK)
  21933. #define USBPHY_TX_CLR_TXCAL45DN_MASK (0xF00U)
  21934. #define USBPHY_TX_CLR_TXCAL45DN_SHIFT (8U)
  21935. #define USBPHY_TX_CLR_TXCAL45DN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_TXCAL45DN_SHIFT)) & USBPHY_TX_CLR_TXCAL45DN_MASK)
  21936. #define USBPHY_TX_CLR_RSVD1_MASK (0xF000U)
  21937. #define USBPHY_TX_CLR_RSVD1_SHIFT (12U)
  21938. #define USBPHY_TX_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_RSVD1_SHIFT)) & USBPHY_TX_CLR_RSVD1_MASK)
  21939. #define USBPHY_TX_CLR_TXCAL45DP_MASK (0xF0000U)
  21940. #define USBPHY_TX_CLR_TXCAL45DP_SHIFT (16U)
  21941. #define USBPHY_TX_CLR_TXCAL45DP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_TXCAL45DP_SHIFT)) & USBPHY_TX_CLR_TXCAL45DP_MASK)
  21942. #define USBPHY_TX_CLR_RSVD2_MASK (0x3F00000U)
  21943. #define USBPHY_TX_CLR_RSVD2_SHIFT (20U)
  21944. #define USBPHY_TX_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_RSVD2_SHIFT)) & USBPHY_TX_CLR_RSVD2_MASK)
  21945. #define USBPHY_TX_CLR_USBPHY_TX_EDGECTRL_MASK (0x1C000000U)
  21946. #define USBPHY_TX_CLR_USBPHY_TX_EDGECTRL_SHIFT (26U)
  21947. #define USBPHY_TX_CLR_USBPHY_TX_EDGECTRL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_USBPHY_TX_EDGECTRL_SHIFT)) & USBPHY_TX_CLR_USBPHY_TX_EDGECTRL_MASK)
  21948. #define USBPHY_TX_CLR_RSVD5_MASK (0xE0000000U)
  21949. #define USBPHY_TX_CLR_RSVD5_SHIFT (29U)
  21950. #define USBPHY_TX_CLR_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_CLR_RSVD5_SHIFT)) & USBPHY_TX_CLR_RSVD5_MASK)
  21951. /*! @name TX_TOG - USB PHY Transmitter Control Register */
  21952. #define USBPHY_TX_TOG_D_CAL_MASK (0xFU)
  21953. #define USBPHY_TX_TOG_D_CAL_SHIFT (0U)
  21954. #define USBPHY_TX_TOG_D_CAL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_D_CAL_SHIFT)) & USBPHY_TX_TOG_D_CAL_MASK)
  21955. #define USBPHY_TX_TOG_RSVD0_MASK (0xF0U)
  21956. #define USBPHY_TX_TOG_RSVD0_SHIFT (4U)
  21957. #define USBPHY_TX_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_RSVD0_SHIFT)) & USBPHY_TX_TOG_RSVD0_MASK)
  21958. #define USBPHY_TX_TOG_TXCAL45DN_MASK (0xF00U)
  21959. #define USBPHY_TX_TOG_TXCAL45DN_SHIFT (8U)
  21960. #define USBPHY_TX_TOG_TXCAL45DN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_TXCAL45DN_SHIFT)) & USBPHY_TX_TOG_TXCAL45DN_MASK)
  21961. #define USBPHY_TX_TOG_RSVD1_MASK (0xF000U)
  21962. #define USBPHY_TX_TOG_RSVD1_SHIFT (12U)
  21963. #define USBPHY_TX_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_RSVD1_SHIFT)) & USBPHY_TX_TOG_RSVD1_MASK)
  21964. #define USBPHY_TX_TOG_TXCAL45DP_MASK (0xF0000U)
  21965. #define USBPHY_TX_TOG_TXCAL45DP_SHIFT (16U)
  21966. #define USBPHY_TX_TOG_TXCAL45DP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_TXCAL45DP_SHIFT)) & USBPHY_TX_TOG_TXCAL45DP_MASK)
  21967. #define USBPHY_TX_TOG_RSVD2_MASK (0x3F00000U)
  21968. #define USBPHY_TX_TOG_RSVD2_SHIFT (20U)
  21969. #define USBPHY_TX_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_RSVD2_SHIFT)) & USBPHY_TX_TOG_RSVD2_MASK)
  21970. #define USBPHY_TX_TOG_USBPHY_TX_EDGECTRL_MASK (0x1C000000U)
  21971. #define USBPHY_TX_TOG_USBPHY_TX_EDGECTRL_SHIFT (26U)
  21972. #define USBPHY_TX_TOG_USBPHY_TX_EDGECTRL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_USBPHY_TX_EDGECTRL_SHIFT)) & USBPHY_TX_TOG_USBPHY_TX_EDGECTRL_MASK)
  21973. #define USBPHY_TX_TOG_RSVD5_MASK (0xE0000000U)
  21974. #define USBPHY_TX_TOG_RSVD5_SHIFT (29U)
  21975. #define USBPHY_TX_TOG_RSVD5(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_TX_TOG_RSVD5_SHIFT)) & USBPHY_TX_TOG_RSVD5_MASK)
  21976. /*! @name RX - USB PHY Receiver Control Register */
  21977. #define USBPHY_RX_ENVADJ_MASK (0x7U)
  21978. #define USBPHY_RX_ENVADJ_SHIFT (0U)
  21979. #define USBPHY_RX_ENVADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_ENVADJ_SHIFT)) & USBPHY_RX_ENVADJ_MASK)
  21980. #define USBPHY_RX_RSVD0_MASK (0x8U)
  21981. #define USBPHY_RX_RSVD0_SHIFT (3U)
  21982. #define USBPHY_RX_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_RSVD0_SHIFT)) & USBPHY_RX_RSVD0_MASK)
  21983. #define USBPHY_RX_DISCONADJ_MASK (0x70U)
  21984. #define USBPHY_RX_DISCONADJ_SHIFT (4U)
  21985. #define USBPHY_RX_DISCONADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_DISCONADJ_SHIFT)) & USBPHY_RX_DISCONADJ_MASK)
  21986. #define USBPHY_RX_RSVD1_MASK (0x3FFF80U)
  21987. #define USBPHY_RX_RSVD1_SHIFT (7U)
  21988. #define USBPHY_RX_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_RSVD1_SHIFT)) & USBPHY_RX_RSVD1_MASK)
  21989. #define USBPHY_RX_RXDBYPASS_MASK (0x400000U)
  21990. #define USBPHY_RX_RXDBYPASS_SHIFT (22U)
  21991. #define USBPHY_RX_RXDBYPASS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_RXDBYPASS_SHIFT)) & USBPHY_RX_RXDBYPASS_MASK)
  21992. #define USBPHY_RX_RSVD2_MASK (0xFF800000U)
  21993. #define USBPHY_RX_RSVD2_SHIFT (23U)
  21994. #define USBPHY_RX_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_RSVD2_SHIFT)) & USBPHY_RX_RSVD2_MASK)
  21995. /*! @name RX_SET - USB PHY Receiver Control Register */
  21996. #define USBPHY_RX_SET_ENVADJ_MASK (0x7U)
  21997. #define USBPHY_RX_SET_ENVADJ_SHIFT (0U)
  21998. #define USBPHY_RX_SET_ENVADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_ENVADJ_SHIFT)) & USBPHY_RX_SET_ENVADJ_MASK)
  21999. #define USBPHY_RX_SET_RSVD0_MASK (0x8U)
  22000. #define USBPHY_RX_SET_RSVD0_SHIFT (3U)
  22001. #define USBPHY_RX_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_RSVD0_SHIFT)) & USBPHY_RX_SET_RSVD0_MASK)
  22002. #define USBPHY_RX_SET_DISCONADJ_MASK (0x70U)
  22003. #define USBPHY_RX_SET_DISCONADJ_SHIFT (4U)
  22004. #define USBPHY_RX_SET_DISCONADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_DISCONADJ_SHIFT)) & USBPHY_RX_SET_DISCONADJ_MASK)
  22005. #define USBPHY_RX_SET_RSVD1_MASK (0x3FFF80U)
  22006. #define USBPHY_RX_SET_RSVD1_SHIFT (7U)
  22007. #define USBPHY_RX_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_RSVD1_SHIFT)) & USBPHY_RX_SET_RSVD1_MASK)
  22008. #define USBPHY_RX_SET_RXDBYPASS_MASK (0x400000U)
  22009. #define USBPHY_RX_SET_RXDBYPASS_SHIFT (22U)
  22010. #define USBPHY_RX_SET_RXDBYPASS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_RXDBYPASS_SHIFT)) & USBPHY_RX_SET_RXDBYPASS_MASK)
  22011. #define USBPHY_RX_SET_RSVD2_MASK (0xFF800000U)
  22012. #define USBPHY_RX_SET_RSVD2_SHIFT (23U)
  22013. #define USBPHY_RX_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_SET_RSVD2_SHIFT)) & USBPHY_RX_SET_RSVD2_MASK)
  22014. /*! @name RX_CLR - USB PHY Receiver Control Register */
  22015. #define USBPHY_RX_CLR_ENVADJ_MASK (0x7U)
  22016. #define USBPHY_RX_CLR_ENVADJ_SHIFT (0U)
  22017. #define USBPHY_RX_CLR_ENVADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_ENVADJ_SHIFT)) & USBPHY_RX_CLR_ENVADJ_MASK)
  22018. #define USBPHY_RX_CLR_RSVD0_MASK (0x8U)
  22019. #define USBPHY_RX_CLR_RSVD0_SHIFT (3U)
  22020. #define USBPHY_RX_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_RSVD0_SHIFT)) & USBPHY_RX_CLR_RSVD0_MASK)
  22021. #define USBPHY_RX_CLR_DISCONADJ_MASK (0x70U)
  22022. #define USBPHY_RX_CLR_DISCONADJ_SHIFT (4U)
  22023. #define USBPHY_RX_CLR_DISCONADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_DISCONADJ_SHIFT)) & USBPHY_RX_CLR_DISCONADJ_MASK)
  22024. #define USBPHY_RX_CLR_RSVD1_MASK (0x3FFF80U)
  22025. #define USBPHY_RX_CLR_RSVD1_SHIFT (7U)
  22026. #define USBPHY_RX_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_RSVD1_SHIFT)) & USBPHY_RX_CLR_RSVD1_MASK)
  22027. #define USBPHY_RX_CLR_RXDBYPASS_MASK (0x400000U)
  22028. #define USBPHY_RX_CLR_RXDBYPASS_SHIFT (22U)
  22029. #define USBPHY_RX_CLR_RXDBYPASS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_RXDBYPASS_SHIFT)) & USBPHY_RX_CLR_RXDBYPASS_MASK)
  22030. #define USBPHY_RX_CLR_RSVD2_MASK (0xFF800000U)
  22031. #define USBPHY_RX_CLR_RSVD2_SHIFT (23U)
  22032. #define USBPHY_RX_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_CLR_RSVD2_SHIFT)) & USBPHY_RX_CLR_RSVD2_MASK)
  22033. /*! @name RX_TOG - USB PHY Receiver Control Register */
  22034. #define USBPHY_RX_TOG_ENVADJ_MASK (0x7U)
  22035. #define USBPHY_RX_TOG_ENVADJ_SHIFT (0U)
  22036. #define USBPHY_RX_TOG_ENVADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_ENVADJ_SHIFT)) & USBPHY_RX_TOG_ENVADJ_MASK)
  22037. #define USBPHY_RX_TOG_RSVD0_MASK (0x8U)
  22038. #define USBPHY_RX_TOG_RSVD0_SHIFT (3U)
  22039. #define USBPHY_RX_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_RSVD0_SHIFT)) & USBPHY_RX_TOG_RSVD0_MASK)
  22040. #define USBPHY_RX_TOG_DISCONADJ_MASK (0x70U)
  22041. #define USBPHY_RX_TOG_DISCONADJ_SHIFT (4U)
  22042. #define USBPHY_RX_TOG_DISCONADJ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_DISCONADJ_SHIFT)) & USBPHY_RX_TOG_DISCONADJ_MASK)
  22043. #define USBPHY_RX_TOG_RSVD1_MASK (0x3FFF80U)
  22044. #define USBPHY_RX_TOG_RSVD1_SHIFT (7U)
  22045. #define USBPHY_RX_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_RSVD1_SHIFT)) & USBPHY_RX_TOG_RSVD1_MASK)
  22046. #define USBPHY_RX_TOG_RXDBYPASS_MASK (0x400000U)
  22047. #define USBPHY_RX_TOG_RXDBYPASS_SHIFT (22U)
  22048. #define USBPHY_RX_TOG_RXDBYPASS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_RXDBYPASS_SHIFT)) & USBPHY_RX_TOG_RXDBYPASS_MASK)
  22049. #define USBPHY_RX_TOG_RSVD2_MASK (0xFF800000U)
  22050. #define USBPHY_RX_TOG_RSVD2_SHIFT (23U)
  22051. #define USBPHY_RX_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_RX_TOG_RSVD2_SHIFT)) & USBPHY_RX_TOG_RSVD2_MASK)
  22052. /*! @name CTRL - USB PHY General Control Register */
  22053. #define USBPHY_CTRL_ENOTG_ID_CHG_IRQ_MASK (0x1U)
  22054. #define USBPHY_CTRL_ENOTG_ID_CHG_IRQ_SHIFT (0U)
  22055. #define USBPHY_CTRL_ENOTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENOTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_ENOTG_ID_CHG_IRQ_MASK)
  22056. #define USBPHY_CTRL_ENHOSTDISCONDETECT_MASK (0x2U)
  22057. #define USBPHY_CTRL_ENHOSTDISCONDETECT_SHIFT (1U)
  22058. #define USBPHY_CTRL_ENHOSTDISCONDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENHOSTDISCONDETECT_SHIFT)) & USBPHY_CTRL_ENHOSTDISCONDETECT_MASK)
  22059. #define USBPHY_CTRL_ENIRQHOSTDISCON_MASK (0x4U)
  22060. #define USBPHY_CTRL_ENIRQHOSTDISCON_SHIFT (2U)
  22061. #define USBPHY_CTRL_ENIRQHOSTDISCON(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIRQHOSTDISCON_SHIFT)) & USBPHY_CTRL_ENIRQHOSTDISCON_MASK)
  22062. #define USBPHY_CTRL_HOSTDISCONDETECT_IRQ_MASK (0x8U)
  22063. #define USBPHY_CTRL_HOSTDISCONDETECT_IRQ_SHIFT (3U)
  22064. #define USBPHY_CTRL_HOSTDISCONDETECT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_HOSTDISCONDETECT_IRQ_SHIFT)) & USBPHY_CTRL_HOSTDISCONDETECT_IRQ_MASK)
  22065. #define USBPHY_CTRL_ENDEVPLUGINDETECT_MASK (0x10U)
  22066. #define USBPHY_CTRL_ENDEVPLUGINDETECT_SHIFT (4U)
  22067. #define USBPHY_CTRL_ENDEVPLUGINDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENDEVPLUGINDETECT_SHIFT)) & USBPHY_CTRL_ENDEVPLUGINDETECT_MASK)
  22068. #define USBPHY_CTRL_DEVPLUGIN_POLARITY_MASK (0x20U)
  22069. #define USBPHY_CTRL_DEVPLUGIN_POLARITY_SHIFT (5U)
  22070. #define USBPHY_CTRL_DEVPLUGIN_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_DEVPLUGIN_POLARITY_SHIFT)) & USBPHY_CTRL_DEVPLUGIN_POLARITY_MASK)
  22071. #define USBPHY_CTRL_OTG_ID_CHG_IRQ_MASK (0x40U)
  22072. #define USBPHY_CTRL_OTG_ID_CHG_IRQ_SHIFT (6U)
  22073. #define USBPHY_CTRL_OTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_OTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_OTG_ID_CHG_IRQ_MASK)
  22074. #define USBPHY_CTRL_ENOTGIDDETECT_MASK (0x80U)
  22075. #define USBPHY_CTRL_ENOTGIDDETECT_SHIFT (7U)
  22076. #define USBPHY_CTRL_ENOTGIDDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENOTGIDDETECT_SHIFT)) & USBPHY_CTRL_ENOTGIDDETECT_MASK)
  22077. #define USBPHY_CTRL_RESUMEIRQSTICKY_MASK (0x100U)
  22078. #define USBPHY_CTRL_RESUMEIRQSTICKY_SHIFT (8U)
  22079. #define USBPHY_CTRL_RESUMEIRQSTICKY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_RESUMEIRQSTICKY_SHIFT)) & USBPHY_CTRL_RESUMEIRQSTICKY_MASK)
  22080. #define USBPHY_CTRL_ENIRQRESUMEDETECT_MASK (0x200U)
  22081. #define USBPHY_CTRL_ENIRQRESUMEDETECT_SHIFT (9U)
  22082. #define USBPHY_CTRL_ENIRQRESUMEDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIRQRESUMEDETECT_SHIFT)) & USBPHY_CTRL_ENIRQRESUMEDETECT_MASK)
  22083. #define USBPHY_CTRL_RESUME_IRQ_MASK (0x400U)
  22084. #define USBPHY_CTRL_RESUME_IRQ_SHIFT (10U)
  22085. #define USBPHY_CTRL_RESUME_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_RESUME_IRQ_SHIFT)) & USBPHY_CTRL_RESUME_IRQ_MASK)
  22086. #define USBPHY_CTRL_ENIRQDEVPLUGIN_MASK (0x800U)
  22087. #define USBPHY_CTRL_ENIRQDEVPLUGIN_SHIFT (11U)
  22088. #define USBPHY_CTRL_ENIRQDEVPLUGIN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIRQDEVPLUGIN_SHIFT)) & USBPHY_CTRL_ENIRQDEVPLUGIN_MASK)
  22089. #define USBPHY_CTRL_DEVPLUGIN_IRQ_MASK (0x1000U)
  22090. #define USBPHY_CTRL_DEVPLUGIN_IRQ_SHIFT (12U)
  22091. #define USBPHY_CTRL_DEVPLUGIN_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_DEVPLUGIN_IRQ_SHIFT)) & USBPHY_CTRL_DEVPLUGIN_IRQ_MASK)
  22092. #define USBPHY_CTRL_DATA_ON_LRADC_MASK (0x2000U)
  22093. #define USBPHY_CTRL_DATA_ON_LRADC_SHIFT (13U)
  22094. #define USBPHY_CTRL_DATA_ON_LRADC(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_DATA_ON_LRADC_SHIFT)) & USBPHY_CTRL_DATA_ON_LRADC_MASK)
  22095. #define USBPHY_CTRL_ENUTMILEVEL2_MASK (0x4000U)
  22096. #define USBPHY_CTRL_ENUTMILEVEL2_SHIFT (14U)
  22097. #define USBPHY_CTRL_ENUTMILEVEL2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENUTMILEVEL2_SHIFT)) & USBPHY_CTRL_ENUTMILEVEL2_MASK)
  22098. #define USBPHY_CTRL_ENUTMILEVEL3_MASK (0x8000U)
  22099. #define USBPHY_CTRL_ENUTMILEVEL3_SHIFT (15U)
  22100. #define USBPHY_CTRL_ENUTMILEVEL3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENUTMILEVEL3_SHIFT)) & USBPHY_CTRL_ENUTMILEVEL3_MASK)
  22101. #define USBPHY_CTRL_ENIRQWAKEUP_MASK (0x10000U)
  22102. #define USBPHY_CTRL_ENIRQWAKEUP_SHIFT (16U)
  22103. #define USBPHY_CTRL_ENIRQWAKEUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIRQWAKEUP_SHIFT)) & USBPHY_CTRL_ENIRQWAKEUP_MASK)
  22104. #define USBPHY_CTRL_WAKEUP_IRQ_MASK (0x20000U)
  22105. #define USBPHY_CTRL_WAKEUP_IRQ_SHIFT (17U)
  22106. #define USBPHY_CTRL_WAKEUP_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_WAKEUP_IRQ_SHIFT)) & USBPHY_CTRL_WAKEUP_IRQ_MASK)
  22107. #define USBPHY_CTRL_ENAUTO_PWRON_PLL_MASK (0x40000U)
  22108. #define USBPHY_CTRL_ENAUTO_PWRON_PLL_SHIFT (18U)
  22109. #define USBPHY_CTRL_ENAUTO_PWRON_PLL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENAUTO_PWRON_PLL_SHIFT)) & USBPHY_CTRL_ENAUTO_PWRON_PLL_MASK)
  22110. #define USBPHY_CTRL_ENAUTOCLR_CLKGATE_MASK (0x80000U)
  22111. #define USBPHY_CTRL_ENAUTOCLR_CLKGATE_SHIFT (19U)
  22112. #define USBPHY_CTRL_ENAUTOCLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENAUTOCLR_CLKGATE_SHIFT)) & USBPHY_CTRL_ENAUTOCLR_CLKGATE_MASK)
  22113. #define USBPHY_CTRL_ENAUTOCLR_PHY_PWD_MASK (0x100000U)
  22114. #define USBPHY_CTRL_ENAUTOCLR_PHY_PWD_SHIFT (20U)
  22115. #define USBPHY_CTRL_ENAUTOCLR_PHY_PWD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENAUTOCLR_PHY_PWD_SHIFT)) & USBPHY_CTRL_ENAUTOCLR_PHY_PWD_MASK)
  22116. #define USBPHY_CTRL_ENDPDMCHG_WKUP_MASK (0x200000U)
  22117. #define USBPHY_CTRL_ENDPDMCHG_WKUP_SHIFT (21U)
  22118. #define USBPHY_CTRL_ENDPDMCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENDPDMCHG_WKUP_SHIFT)) & USBPHY_CTRL_ENDPDMCHG_WKUP_MASK)
  22119. #define USBPHY_CTRL_ENIDCHG_WKUP_MASK (0x400000U)
  22120. #define USBPHY_CTRL_ENIDCHG_WKUP_SHIFT (22U)
  22121. #define USBPHY_CTRL_ENIDCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENIDCHG_WKUP_SHIFT)) & USBPHY_CTRL_ENIDCHG_WKUP_MASK)
  22122. #define USBPHY_CTRL_ENVBUSCHG_WKUP_MASK (0x800000U)
  22123. #define USBPHY_CTRL_ENVBUSCHG_WKUP_SHIFT (23U)
  22124. #define USBPHY_CTRL_ENVBUSCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_ENVBUSCHG_WKUP_SHIFT)) & USBPHY_CTRL_ENVBUSCHG_WKUP_MASK)
  22125. #define USBPHY_CTRL_FSDLL_RST_EN_MASK (0x1000000U)
  22126. #define USBPHY_CTRL_FSDLL_RST_EN_SHIFT (24U)
  22127. #define USBPHY_CTRL_FSDLL_RST_EN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_FSDLL_RST_EN_SHIFT)) & USBPHY_CTRL_FSDLL_RST_EN_MASK)
  22128. #define USBPHY_CTRL_RSVD1_MASK (0x6000000U)
  22129. #define USBPHY_CTRL_RSVD1_SHIFT (25U)
  22130. #define USBPHY_CTRL_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_RSVD1_SHIFT)) & USBPHY_CTRL_RSVD1_MASK)
  22131. #define USBPHY_CTRL_OTG_ID_VALUE_MASK (0x8000000U)
  22132. #define USBPHY_CTRL_OTG_ID_VALUE_SHIFT (27U)
  22133. #define USBPHY_CTRL_OTG_ID_VALUE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_OTG_ID_VALUE_SHIFT)) & USBPHY_CTRL_OTG_ID_VALUE_MASK)
  22134. #define USBPHY_CTRL_HOST_FORCE_LS_SE0_MASK (0x10000000U)
  22135. #define USBPHY_CTRL_HOST_FORCE_LS_SE0_SHIFT (28U)
  22136. #define USBPHY_CTRL_HOST_FORCE_LS_SE0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_HOST_FORCE_LS_SE0_SHIFT)) & USBPHY_CTRL_HOST_FORCE_LS_SE0_MASK)
  22137. #define USBPHY_CTRL_UTMI_SUSPENDM_MASK (0x20000000U)
  22138. #define USBPHY_CTRL_UTMI_SUSPENDM_SHIFT (29U)
  22139. #define USBPHY_CTRL_UTMI_SUSPENDM(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_UTMI_SUSPENDM_SHIFT)) & USBPHY_CTRL_UTMI_SUSPENDM_MASK)
  22140. #define USBPHY_CTRL_CLKGATE_MASK (0x40000000U)
  22141. #define USBPHY_CTRL_CLKGATE_SHIFT (30U)
  22142. #define USBPHY_CTRL_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLKGATE_SHIFT)) & USBPHY_CTRL_CLKGATE_MASK)
  22143. #define USBPHY_CTRL_SFTRST_MASK (0x80000000U)
  22144. #define USBPHY_CTRL_SFTRST_SHIFT (31U)
  22145. #define USBPHY_CTRL_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SFTRST_SHIFT)) & USBPHY_CTRL_SFTRST_MASK)
  22146. /*! @name CTRL_SET - USB PHY General Control Register */
  22147. #define USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ_MASK (0x1U)
  22148. #define USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ_SHIFT (0U)
  22149. #define USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_SET_ENOTG_ID_CHG_IRQ_MASK)
  22150. #define USBPHY_CTRL_SET_ENHOSTDISCONDETECT_MASK (0x2U)
  22151. #define USBPHY_CTRL_SET_ENHOSTDISCONDETECT_SHIFT (1U)
  22152. #define USBPHY_CTRL_SET_ENHOSTDISCONDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENHOSTDISCONDETECT_SHIFT)) & USBPHY_CTRL_SET_ENHOSTDISCONDETECT_MASK)
  22153. #define USBPHY_CTRL_SET_ENIRQHOSTDISCON_MASK (0x4U)
  22154. #define USBPHY_CTRL_SET_ENIRQHOSTDISCON_SHIFT (2U)
  22155. #define USBPHY_CTRL_SET_ENIRQHOSTDISCON(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIRQHOSTDISCON_SHIFT)) & USBPHY_CTRL_SET_ENIRQHOSTDISCON_MASK)
  22156. #define USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ_MASK (0x8U)
  22157. #define USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ_SHIFT (3U)
  22158. #define USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ_SHIFT)) & USBPHY_CTRL_SET_HOSTDISCONDETECT_IRQ_MASK)
  22159. #define USBPHY_CTRL_SET_ENDEVPLUGINDETECT_MASK (0x10U)
  22160. #define USBPHY_CTRL_SET_ENDEVPLUGINDETECT_SHIFT (4U)
  22161. #define USBPHY_CTRL_SET_ENDEVPLUGINDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENDEVPLUGINDETECT_SHIFT)) & USBPHY_CTRL_SET_ENDEVPLUGINDETECT_MASK)
  22162. #define USBPHY_CTRL_SET_DEVPLUGIN_POLARITY_MASK (0x20U)
  22163. #define USBPHY_CTRL_SET_DEVPLUGIN_POLARITY_SHIFT (5U)
  22164. #define USBPHY_CTRL_SET_DEVPLUGIN_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_DEVPLUGIN_POLARITY_SHIFT)) & USBPHY_CTRL_SET_DEVPLUGIN_POLARITY_MASK)
  22165. #define USBPHY_CTRL_SET_OTG_ID_CHG_IRQ_MASK (0x40U)
  22166. #define USBPHY_CTRL_SET_OTG_ID_CHG_IRQ_SHIFT (6U)
  22167. #define USBPHY_CTRL_SET_OTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_OTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_SET_OTG_ID_CHG_IRQ_MASK)
  22168. #define USBPHY_CTRL_SET_ENOTGIDDETECT_MASK (0x80U)
  22169. #define USBPHY_CTRL_SET_ENOTGIDDETECT_SHIFT (7U)
  22170. #define USBPHY_CTRL_SET_ENOTGIDDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENOTGIDDETECT_SHIFT)) & USBPHY_CTRL_SET_ENOTGIDDETECT_MASK)
  22171. #define USBPHY_CTRL_SET_RESUMEIRQSTICKY_MASK (0x100U)
  22172. #define USBPHY_CTRL_SET_RESUMEIRQSTICKY_SHIFT (8U)
  22173. #define USBPHY_CTRL_SET_RESUMEIRQSTICKY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_RESUMEIRQSTICKY_SHIFT)) & USBPHY_CTRL_SET_RESUMEIRQSTICKY_MASK)
  22174. #define USBPHY_CTRL_SET_ENIRQRESUMEDETECT_MASK (0x200U)
  22175. #define USBPHY_CTRL_SET_ENIRQRESUMEDETECT_SHIFT (9U)
  22176. #define USBPHY_CTRL_SET_ENIRQRESUMEDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIRQRESUMEDETECT_SHIFT)) & USBPHY_CTRL_SET_ENIRQRESUMEDETECT_MASK)
  22177. #define USBPHY_CTRL_SET_RESUME_IRQ_MASK (0x400U)
  22178. #define USBPHY_CTRL_SET_RESUME_IRQ_SHIFT (10U)
  22179. #define USBPHY_CTRL_SET_RESUME_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_RESUME_IRQ_SHIFT)) & USBPHY_CTRL_SET_RESUME_IRQ_MASK)
  22180. #define USBPHY_CTRL_SET_ENIRQDEVPLUGIN_MASK (0x800U)
  22181. #define USBPHY_CTRL_SET_ENIRQDEVPLUGIN_SHIFT (11U)
  22182. #define USBPHY_CTRL_SET_ENIRQDEVPLUGIN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIRQDEVPLUGIN_SHIFT)) & USBPHY_CTRL_SET_ENIRQDEVPLUGIN_MASK)
  22183. #define USBPHY_CTRL_SET_DEVPLUGIN_IRQ_MASK (0x1000U)
  22184. #define USBPHY_CTRL_SET_DEVPLUGIN_IRQ_SHIFT (12U)
  22185. #define USBPHY_CTRL_SET_DEVPLUGIN_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_DEVPLUGIN_IRQ_SHIFT)) & USBPHY_CTRL_SET_DEVPLUGIN_IRQ_MASK)
  22186. #define USBPHY_CTRL_SET_DATA_ON_LRADC_MASK (0x2000U)
  22187. #define USBPHY_CTRL_SET_DATA_ON_LRADC_SHIFT (13U)
  22188. #define USBPHY_CTRL_SET_DATA_ON_LRADC(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_DATA_ON_LRADC_SHIFT)) & USBPHY_CTRL_SET_DATA_ON_LRADC_MASK)
  22189. #define USBPHY_CTRL_SET_ENUTMILEVEL2_MASK (0x4000U)
  22190. #define USBPHY_CTRL_SET_ENUTMILEVEL2_SHIFT (14U)
  22191. #define USBPHY_CTRL_SET_ENUTMILEVEL2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENUTMILEVEL2_SHIFT)) & USBPHY_CTRL_SET_ENUTMILEVEL2_MASK)
  22192. #define USBPHY_CTRL_SET_ENUTMILEVEL3_MASK (0x8000U)
  22193. #define USBPHY_CTRL_SET_ENUTMILEVEL3_SHIFT (15U)
  22194. #define USBPHY_CTRL_SET_ENUTMILEVEL3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENUTMILEVEL3_SHIFT)) & USBPHY_CTRL_SET_ENUTMILEVEL3_MASK)
  22195. #define USBPHY_CTRL_SET_ENIRQWAKEUP_MASK (0x10000U)
  22196. #define USBPHY_CTRL_SET_ENIRQWAKEUP_SHIFT (16U)
  22197. #define USBPHY_CTRL_SET_ENIRQWAKEUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIRQWAKEUP_SHIFT)) & USBPHY_CTRL_SET_ENIRQWAKEUP_MASK)
  22198. #define USBPHY_CTRL_SET_WAKEUP_IRQ_MASK (0x20000U)
  22199. #define USBPHY_CTRL_SET_WAKEUP_IRQ_SHIFT (17U)
  22200. #define USBPHY_CTRL_SET_WAKEUP_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_WAKEUP_IRQ_SHIFT)) & USBPHY_CTRL_SET_WAKEUP_IRQ_MASK)
  22201. #define USBPHY_CTRL_SET_ENAUTO_PWRON_PLL_MASK (0x40000U)
  22202. #define USBPHY_CTRL_SET_ENAUTO_PWRON_PLL_SHIFT (18U)
  22203. #define USBPHY_CTRL_SET_ENAUTO_PWRON_PLL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENAUTO_PWRON_PLL_SHIFT)) & USBPHY_CTRL_SET_ENAUTO_PWRON_PLL_MASK)
  22204. #define USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE_MASK (0x80000U)
  22205. #define USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE_SHIFT (19U)
  22206. #define USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE_SHIFT)) & USBPHY_CTRL_SET_ENAUTOCLR_CLKGATE_MASK)
  22207. #define USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD_MASK (0x100000U)
  22208. #define USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD_SHIFT (20U)
  22209. #define USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD_SHIFT)) & USBPHY_CTRL_SET_ENAUTOCLR_PHY_PWD_MASK)
  22210. #define USBPHY_CTRL_SET_ENDPDMCHG_WKUP_MASK (0x200000U)
  22211. #define USBPHY_CTRL_SET_ENDPDMCHG_WKUP_SHIFT (21U)
  22212. #define USBPHY_CTRL_SET_ENDPDMCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENDPDMCHG_WKUP_SHIFT)) & USBPHY_CTRL_SET_ENDPDMCHG_WKUP_MASK)
  22213. #define USBPHY_CTRL_SET_ENIDCHG_WKUP_MASK (0x400000U)
  22214. #define USBPHY_CTRL_SET_ENIDCHG_WKUP_SHIFT (22U)
  22215. #define USBPHY_CTRL_SET_ENIDCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENIDCHG_WKUP_SHIFT)) & USBPHY_CTRL_SET_ENIDCHG_WKUP_MASK)
  22216. #define USBPHY_CTRL_SET_ENVBUSCHG_WKUP_MASK (0x800000U)
  22217. #define USBPHY_CTRL_SET_ENVBUSCHG_WKUP_SHIFT (23U)
  22218. #define USBPHY_CTRL_SET_ENVBUSCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_ENVBUSCHG_WKUP_SHIFT)) & USBPHY_CTRL_SET_ENVBUSCHG_WKUP_MASK)
  22219. #define USBPHY_CTRL_SET_FSDLL_RST_EN_MASK (0x1000000U)
  22220. #define USBPHY_CTRL_SET_FSDLL_RST_EN_SHIFT (24U)
  22221. #define USBPHY_CTRL_SET_FSDLL_RST_EN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_FSDLL_RST_EN_SHIFT)) & USBPHY_CTRL_SET_FSDLL_RST_EN_MASK)
  22222. #define USBPHY_CTRL_SET_RSVD1_MASK (0x6000000U)
  22223. #define USBPHY_CTRL_SET_RSVD1_SHIFT (25U)
  22224. #define USBPHY_CTRL_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_RSVD1_SHIFT)) & USBPHY_CTRL_SET_RSVD1_MASK)
  22225. #define USBPHY_CTRL_SET_OTG_ID_VALUE_MASK (0x8000000U)
  22226. #define USBPHY_CTRL_SET_OTG_ID_VALUE_SHIFT (27U)
  22227. #define USBPHY_CTRL_SET_OTG_ID_VALUE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_OTG_ID_VALUE_SHIFT)) & USBPHY_CTRL_SET_OTG_ID_VALUE_MASK)
  22228. #define USBPHY_CTRL_SET_HOST_FORCE_LS_SE0_MASK (0x10000000U)
  22229. #define USBPHY_CTRL_SET_HOST_FORCE_LS_SE0_SHIFT (28U)
  22230. #define USBPHY_CTRL_SET_HOST_FORCE_LS_SE0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_HOST_FORCE_LS_SE0_SHIFT)) & USBPHY_CTRL_SET_HOST_FORCE_LS_SE0_MASK)
  22231. #define USBPHY_CTRL_SET_UTMI_SUSPENDM_MASK (0x20000000U)
  22232. #define USBPHY_CTRL_SET_UTMI_SUSPENDM_SHIFT (29U)
  22233. #define USBPHY_CTRL_SET_UTMI_SUSPENDM(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_UTMI_SUSPENDM_SHIFT)) & USBPHY_CTRL_SET_UTMI_SUSPENDM_MASK)
  22234. #define USBPHY_CTRL_SET_CLKGATE_MASK (0x40000000U)
  22235. #define USBPHY_CTRL_SET_CLKGATE_SHIFT (30U)
  22236. #define USBPHY_CTRL_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_CLKGATE_SHIFT)) & USBPHY_CTRL_SET_CLKGATE_MASK)
  22237. #define USBPHY_CTRL_SET_SFTRST_MASK (0x80000000U)
  22238. #define USBPHY_CTRL_SET_SFTRST_SHIFT (31U)
  22239. #define USBPHY_CTRL_SET_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_SET_SFTRST_SHIFT)) & USBPHY_CTRL_SET_SFTRST_MASK)
  22240. /*! @name CTRL_CLR - USB PHY General Control Register */
  22241. #define USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ_MASK (0x1U)
  22242. #define USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ_SHIFT (0U)
  22243. #define USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_CLR_ENOTG_ID_CHG_IRQ_MASK)
  22244. #define USBPHY_CTRL_CLR_ENHOSTDISCONDETECT_MASK (0x2U)
  22245. #define USBPHY_CTRL_CLR_ENHOSTDISCONDETECT_SHIFT (1U)
  22246. #define USBPHY_CTRL_CLR_ENHOSTDISCONDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENHOSTDISCONDETECT_SHIFT)) & USBPHY_CTRL_CLR_ENHOSTDISCONDETECT_MASK)
  22247. #define USBPHY_CTRL_CLR_ENIRQHOSTDISCON_MASK (0x4U)
  22248. #define USBPHY_CTRL_CLR_ENIRQHOSTDISCON_SHIFT (2U)
  22249. #define USBPHY_CTRL_CLR_ENIRQHOSTDISCON(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIRQHOSTDISCON_SHIFT)) & USBPHY_CTRL_CLR_ENIRQHOSTDISCON_MASK)
  22250. #define USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ_MASK (0x8U)
  22251. #define USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ_SHIFT (3U)
  22252. #define USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ_SHIFT)) & USBPHY_CTRL_CLR_HOSTDISCONDETECT_IRQ_MASK)
  22253. #define USBPHY_CTRL_CLR_ENDEVPLUGINDETECT_MASK (0x10U)
  22254. #define USBPHY_CTRL_CLR_ENDEVPLUGINDETECT_SHIFT (4U)
  22255. #define USBPHY_CTRL_CLR_ENDEVPLUGINDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENDEVPLUGINDETECT_SHIFT)) & USBPHY_CTRL_CLR_ENDEVPLUGINDETECT_MASK)
  22256. #define USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY_MASK (0x20U)
  22257. #define USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY_SHIFT (5U)
  22258. #define USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY_SHIFT)) & USBPHY_CTRL_CLR_DEVPLUGIN_POLARITY_MASK)
  22259. #define USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ_MASK (0x40U)
  22260. #define USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ_SHIFT (6U)
  22261. #define USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_CLR_OTG_ID_CHG_IRQ_MASK)
  22262. #define USBPHY_CTRL_CLR_ENOTGIDDETECT_MASK (0x80U)
  22263. #define USBPHY_CTRL_CLR_ENOTGIDDETECT_SHIFT (7U)
  22264. #define USBPHY_CTRL_CLR_ENOTGIDDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENOTGIDDETECT_SHIFT)) & USBPHY_CTRL_CLR_ENOTGIDDETECT_MASK)
  22265. #define USBPHY_CTRL_CLR_RESUMEIRQSTICKY_MASK (0x100U)
  22266. #define USBPHY_CTRL_CLR_RESUMEIRQSTICKY_SHIFT (8U)
  22267. #define USBPHY_CTRL_CLR_RESUMEIRQSTICKY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_RESUMEIRQSTICKY_SHIFT)) & USBPHY_CTRL_CLR_RESUMEIRQSTICKY_MASK)
  22268. #define USBPHY_CTRL_CLR_ENIRQRESUMEDETECT_MASK (0x200U)
  22269. #define USBPHY_CTRL_CLR_ENIRQRESUMEDETECT_SHIFT (9U)
  22270. #define USBPHY_CTRL_CLR_ENIRQRESUMEDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIRQRESUMEDETECT_SHIFT)) & USBPHY_CTRL_CLR_ENIRQRESUMEDETECT_MASK)
  22271. #define USBPHY_CTRL_CLR_RESUME_IRQ_MASK (0x400U)
  22272. #define USBPHY_CTRL_CLR_RESUME_IRQ_SHIFT (10U)
  22273. #define USBPHY_CTRL_CLR_RESUME_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_RESUME_IRQ_SHIFT)) & USBPHY_CTRL_CLR_RESUME_IRQ_MASK)
  22274. #define USBPHY_CTRL_CLR_ENIRQDEVPLUGIN_MASK (0x800U)
  22275. #define USBPHY_CTRL_CLR_ENIRQDEVPLUGIN_SHIFT (11U)
  22276. #define USBPHY_CTRL_CLR_ENIRQDEVPLUGIN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIRQDEVPLUGIN_SHIFT)) & USBPHY_CTRL_CLR_ENIRQDEVPLUGIN_MASK)
  22277. #define USBPHY_CTRL_CLR_DEVPLUGIN_IRQ_MASK (0x1000U)
  22278. #define USBPHY_CTRL_CLR_DEVPLUGIN_IRQ_SHIFT (12U)
  22279. #define USBPHY_CTRL_CLR_DEVPLUGIN_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_DEVPLUGIN_IRQ_SHIFT)) & USBPHY_CTRL_CLR_DEVPLUGIN_IRQ_MASK)
  22280. #define USBPHY_CTRL_CLR_DATA_ON_LRADC_MASK (0x2000U)
  22281. #define USBPHY_CTRL_CLR_DATA_ON_LRADC_SHIFT (13U)
  22282. #define USBPHY_CTRL_CLR_DATA_ON_LRADC(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_DATA_ON_LRADC_SHIFT)) & USBPHY_CTRL_CLR_DATA_ON_LRADC_MASK)
  22283. #define USBPHY_CTRL_CLR_ENUTMILEVEL2_MASK (0x4000U)
  22284. #define USBPHY_CTRL_CLR_ENUTMILEVEL2_SHIFT (14U)
  22285. #define USBPHY_CTRL_CLR_ENUTMILEVEL2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENUTMILEVEL2_SHIFT)) & USBPHY_CTRL_CLR_ENUTMILEVEL2_MASK)
  22286. #define USBPHY_CTRL_CLR_ENUTMILEVEL3_MASK (0x8000U)
  22287. #define USBPHY_CTRL_CLR_ENUTMILEVEL3_SHIFT (15U)
  22288. #define USBPHY_CTRL_CLR_ENUTMILEVEL3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENUTMILEVEL3_SHIFT)) & USBPHY_CTRL_CLR_ENUTMILEVEL3_MASK)
  22289. #define USBPHY_CTRL_CLR_ENIRQWAKEUP_MASK (0x10000U)
  22290. #define USBPHY_CTRL_CLR_ENIRQWAKEUP_SHIFT (16U)
  22291. #define USBPHY_CTRL_CLR_ENIRQWAKEUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIRQWAKEUP_SHIFT)) & USBPHY_CTRL_CLR_ENIRQWAKEUP_MASK)
  22292. #define USBPHY_CTRL_CLR_WAKEUP_IRQ_MASK (0x20000U)
  22293. #define USBPHY_CTRL_CLR_WAKEUP_IRQ_SHIFT (17U)
  22294. #define USBPHY_CTRL_CLR_WAKEUP_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_WAKEUP_IRQ_SHIFT)) & USBPHY_CTRL_CLR_WAKEUP_IRQ_MASK)
  22295. #define USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL_MASK (0x40000U)
  22296. #define USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL_SHIFT (18U)
  22297. #define USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL_SHIFT)) & USBPHY_CTRL_CLR_ENAUTO_PWRON_PLL_MASK)
  22298. #define USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE_MASK (0x80000U)
  22299. #define USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE_SHIFT (19U)
  22300. #define USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE_SHIFT)) & USBPHY_CTRL_CLR_ENAUTOCLR_CLKGATE_MASK)
  22301. #define USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD_MASK (0x100000U)
  22302. #define USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD_SHIFT (20U)
  22303. #define USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD_SHIFT)) & USBPHY_CTRL_CLR_ENAUTOCLR_PHY_PWD_MASK)
  22304. #define USBPHY_CTRL_CLR_ENDPDMCHG_WKUP_MASK (0x200000U)
  22305. #define USBPHY_CTRL_CLR_ENDPDMCHG_WKUP_SHIFT (21U)
  22306. #define USBPHY_CTRL_CLR_ENDPDMCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENDPDMCHG_WKUP_SHIFT)) & USBPHY_CTRL_CLR_ENDPDMCHG_WKUP_MASK)
  22307. #define USBPHY_CTRL_CLR_ENIDCHG_WKUP_MASK (0x400000U)
  22308. #define USBPHY_CTRL_CLR_ENIDCHG_WKUP_SHIFT (22U)
  22309. #define USBPHY_CTRL_CLR_ENIDCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENIDCHG_WKUP_SHIFT)) & USBPHY_CTRL_CLR_ENIDCHG_WKUP_MASK)
  22310. #define USBPHY_CTRL_CLR_ENVBUSCHG_WKUP_MASK (0x800000U)
  22311. #define USBPHY_CTRL_CLR_ENVBUSCHG_WKUP_SHIFT (23U)
  22312. #define USBPHY_CTRL_CLR_ENVBUSCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_ENVBUSCHG_WKUP_SHIFT)) & USBPHY_CTRL_CLR_ENVBUSCHG_WKUP_MASK)
  22313. #define USBPHY_CTRL_CLR_FSDLL_RST_EN_MASK (0x1000000U)
  22314. #define USBPHY_CTRL_CLR_FSDLL_RST_EN_SHIFT (24U)
  22315. #define USBPHY_CTRL_CLR_FSDLL_RST_EN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_FSDLL_RST_EN_SHIFT)) & USBPHY_CTRL_CLR_FSDLL_RST_EN_MASK)
  22316. #define USBPHY_CTRL_CLR_RSVD1_MASK (0x6000000U)
  22317. #define USBPHY_CTRL_CLR_RSVD1_SHIFT (25U)
  22318. #define USBPHY_CTRL_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_RSVD1_SHIFT)) & USBPHY_CTRL_CLR_RSVD1_MASK)
  22319. #define USBPHY_CTRL_CLR_OTG_ID_VALUE_MASK (0x8000000U)
  22320. #define USBPHY_CTRL_CLR_OTG_ID_VALUE_SHIFT (27U)
  22321. #define USBPHY_CTRL_CLR_OTG_ID_VALUE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_OTG_ID_VALUE_SHIFT)) & USBPHY_CTRL_CLR_OTG_ID_VALUE_MASK)
  22322. #define USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0_MASK (0x10000000U)
  22323. #define USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0_SHIFT (28U)
  22324. #define USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0_SHIFT)) & USBPHY_CTRL_CLR_HOST_FORCE_LS_SE0_MASK)
  22325. #define USBPHY_CTRL_CLR_UTMI_SUSPENDM_MASK (0x20000000U)
  22326. #define USBPHY_CTRL_CLR_UTMI_SUSPENDM_SHIFT (29U)
  22327. #define USBPHY_CTRL_CLR_UTMI_SUSPENDM(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_UTMI_SUSPENDM_SHIFT)) & USBPHY_CTRL_CLR_UTMI_SUSPENDM_MASK)
  22328. #define USBPHY_CTRL_CLR_CLKGATE_MASK (0x40000000U)
  22329. #define USBPHY_CTRL_CLR_CLKGATE_SHIFT (30U)
  22330. #define USBPHY_CTRL_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_CLKGATE_SHIFT)) & USBPHY_CTRL_CLR_CLKGATE_MASK)
  22331. #define USBPHY_CTRL_CLR_SFTRST_MASK (0x80000000U)
  22332. #define USBPHY_CTRL_CLR_SFTRST_SHIFT (31U)
  22333. #define USBPHY_CTRL_CLR_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_CLR_SFTRST_SHIFT)) & USBPHY_CTRL_CLR_SFTRST_MASK)
  22334. /*! @name CTRL_TOG - USB PHY General Control Register */
  22335. #define USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ_MASK (0x1U)
  22336. #define USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ_SHIFT (0U)
  22337. #define USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_TOG_ENOTG_ID_CHG_IRQ_MASK)
  22338. #define USBPHY_CTRL_TOG_ENHOSTDISCONDETECT_MASK (0x2U)
  22339. #define USBPHY_CTRL_TOG_ENHOSTDISCONDETECT_SHIFT (1U)
  22340. #define USBPHY_CTRL_TOG_ENHOSTDISCONDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENHOSTDISCONDETECT_SHIFT)) & USBPHY_CTRL_TOG_ENHOSTDISCONDETECT_MASK)
  22341. #define USBPHY_CTRL_TOG_ENIRQHOSTDISCON_MASK (0x4U)
  22342. #define USBPHY_CTRL_TOG_ENIRQHOSTDISCON_SHIFT (2U)
  22343. #define USBPHY_CTRL_TOG_ENIRQHOSTDISCON(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIRQHOSTDISCON_SHIFT)) & USBPHY_CTRL_TOG_ENIRQHOSTDISCON_MASK)
  22344. #define USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ_MASK (0x8U)
  22345. #define USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ_SHIFT (3U)
  22346. #define USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ_SHIFT)) & USBPHY_CTRL_TOG_HOSTDISCONDETECT_IRQ_MASK)
  22347. #define USBPHY_CTRL_TOG_ENDEVPLUGINDETECT_MASK (0x10U)
  22348. #define USBPHY_CTRL_TOG_ENDEVPLUGINDETECT_SHIFT (4U)
  22349. #define USBPHY_CTRL_TOG_ENDEVPLUGINDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENDEVPLUGINDETECT_SHIFT)) & USBPHY_CTRL_TOG_ENDEVPLUGINDETECT_MASK)
  22350. #define USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY_MASK (0x20U)
  22351. #define USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY_SHIFT (5U)
  22352. #define USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY_SHIFT)) & USBPHY_CTRL_TOG_DEVPLUGIN_POLARITY_MASK)
  22353. #define USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ_MASK (0x40U)
  22354. #define USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ_SHIFT (6U)
  22355. #define USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ_SHIFT)) & USBPHY_CTRL_TOG_OTG_ID_CHG_IRQ_MASK)
  22356. #define USBPHY_CTRL_TOG_ENOTGIDDETECT_MASK (0x80U)
  22357. #define USBPHY_CTRL_TOG_ENOTGIDDETECT_SHIFT (7U)
  22358. #define USBPHY_CTRL_TOG_ENOTGIDDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENOTGIDDETECT_SHIFT)) & USBPHY_CTRL_TOG_ENOTGIDDETECT_MASK)
  22359. #define USBPHY_CTRL_TOG_RESUMEIRQSTICKY_MASK (0x100U)
  22360. #define USBPHY_CTRL_TOG_RESUMEIRQSTICKY_SHIFT (8U)
  22361. #define USBPHY_CTRL_TOG_RESUMEIRQSTICKY(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_RESUMEIRQSTICKY_SHIFT)) & USBPHY_CTRL_TOG_RESUMEIRQSTICKY_MASK)
  22362. #define USBPHY_CTRL_TOG_ENIRQRESUMEDETECT_MASK (0x200U)
  22363. #define USBPHY_CTRL_TOG_ENIRQRESUMEDETECT_SHIFT (9U)
  22364. #define USBPHY_CTRL_TOG_ENIRQRESUMEDETECT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIRQRESUMEDETECT_SHIFT)) & USBPHY_CTRL_TOG_ENIRQRESUMEDETECT_MASK)
  22365. #define USBPHY_CTRL_TOG_RESUME_IRQ_MASK (0x400U)
  22366. #define USBPHY_CTRL_TOG_RESUME_IRQ_SHIFT (10U)
  22367. #define USBPHY_CTRL_TOG_RESUME_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_RESUME_IRQ_SHIFT)) & USBPHY_CTRL_TOG_RESUME_IRQ_MASK)
  22368. #define USBPHY_CTRL_TOG_ENIRQDEVPLUGIN_MASK (0x800U)
  22369. #define USBPHY_CTRL_TOG_ENIRQDEVPLUGIN_SHIFT (11U)
  22370. #define USBPHY_CTRL_TOG_ENIRQDEVPLUGIN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIRQDEVPLUGIN_SHIFT)) & USBPHY_CTRL_TOG_ENIRQDEVPLUGIN_MASK)
  22371. #define USBPHY_CTRL_TOG_DEVPLUGIN_IRQ_MASK (0x1000U)
  22372. #define USBPHY_CTRL_TOG_DEVPLUGIN_IRQ_SHIFT (12U)
  22373. #define USBPHY_CTRL_TOG_DEVPLUGIN_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_DEVPLUGIN_IRQ_SHIFT)) & USBPHY_CTRL_TOG_DEVPLUGIN_IRQ_MASK)
  22374. #define USBPHY_CTRL_TOG_DATA_ON_LRADC_MASK (0x2000U)
  22375. #define USBPHY_CTRL_TOG_DATA_ON_LRADC_SHIFT (13U)
  22376. #define USBPHY_CTRL_TOG_DATA_ON_LRADC(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_DATA_ON_LRADC_SHIFT)) & USBPHY_CTRL_TOG_DATA_ON_LRADC_MASK)
  22377. #define USBPHY_CTRL_TOG_ENUTMILEVEL2_MASK (0x4000U)
  22378. #define USBPHY_CTRL_TOG_ENUTMILEVEL2_SHIFT (14U)
  22379. #define USBPHY_CTRL_TOG_ENUTMILEVEL2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENUTMILEVEL2_SHIFT)) & USBPHY_CTRL_TOG_ENUTMILEVEL2_MASK)
  22380. #define USBPHY_CTRL_TOG_ENUTMILEVEL3_MASK (0x8000U)
  22381. #define USBPHY_CTRL_TOG_ENUTMILEVEL3_SHIFT (15U)
  22382. #define USBPHY_CTRL_TOG_ENUTMILEVEL3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENUTMILEVEL3_SHIFT)) & USBPHY_CTRL_TOG_ENUTMILEVEL3_MASK)
  22383. #define USBPHY_CTRL_TOG_ENIRQWAKEUP_MASK (0x10000U)
  22384. #define USBPHY_CTRL_TOG_ENIRQWAKEUP_SHIFT (16U)
  22385. #define USBPHY_CTRL_TOG_ENIRQWAKEUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIRQWAKEUP_SHIFT)) & USBPHY_CTRL_TOG_ENIRQWAKEUP_MASK)
  22386. #define USBPHY_CTRL_TOG_WAKEUP_IRQ_MASK (0x20000U)
  22387. #define USBPHY_CTRL_TOG_WAKEUP_IRQ_SHIFT (17U)
  22388. #define USBPHY_CTRL_TOG_WAKEUP_IRQ(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_WAKEUP_IRQ_SHIFT)) & USBPHY_CTRL_TOG_WAKEUP_IRQ_MASK)
  22389. #define USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL_MASK (0x40000U)
  22390. #define USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL_SHIFT (18U)
  22391. #define USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL_SHIFT)) & USBPHY_CTRL_TOG_ENAUTO_PWRON_PLL_MASK)
  22392. #define USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE_MASK (0x80000U)
  22393. #define USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE_SHIFT (19U)
  22394. #define USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE_SHIFT)) & USBPHY_CTRL_TOG_ENAUTOCLR_CLKGATE_MASK)
  22395. #define USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD_MASK (0x100000U)
  22396. #define USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD_SHIFT (20U)
  22397. #define USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD_SHIFT)) & USBPHY_CTRL_TOG_ENAUTOCLR_PHY_PWD_MASK)
  22398. #define USBPHY_CTRL_TOG_ENDPDMCHG_WKUP_MASK (0x200000U)
  22399. #define USBPHY_CTRL_TOG_ENDPDMCHG_WKUP_SHIFT (21U)
  22400. #define USBPHY_CTRL_TOG_ENDPDMCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENDPDMCHG_WKUP_SHIFT)) & USBPHY_CTRL_TOG_ENDPDMCHG_WKUP_MASK)
  22401. #define USBPHY_CTRL_TOG_ENIDCHG_WKUP_MASK (0x400000U)
  22402. #define USBPHY_CTRL_TOG_ENIDCHG_WKUP_SHIFT (22U)
  22403. #define USBPHY_CTRL_TOG_ENIDCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENIDCHG_WKUP_SHIFT)) & USBPHY_CTRL_TOG_ENIDCHG_WKUP_MASK)
  22404. #define USBPHY_CTRL_TOG_ENVBUSCHG_WKUP_MASK (0x800000U)
  22405. #define USBPHY_CTRL_TOG_ENVBUSCHG_WKUP_SHIFT (23U)
  22406. #define USBPHY_CTRL_TOG_ENVBUSCHG_WKUP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_ENVBUSCHG_WKUP_SHIFT)) & USBPHY_CTRL_TOG_ENVBUSCHG_WKUP_MASK)
  22407. #define USBPHY_CTRL_TOG_FSDLL_RST_EN_MASK (0x1000000U)
  22408. #define USBPHY_CTRL_TOG_FSDLL_RST_EN_SHIFT (24U)
  22409. #define USBPHY_CTRL_TOG_FSDLL_RST_EN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_FSDLL_RST_EN_SHIFT)) & USBPHY_CTRL_TOG_FSDLL_RST_EN_MASK)
  22410. #define USBPHY_CTRL_TOG_RSVD1_MASK (0x6000000U)
  22411. #define USBPHY_CTRL_TOG_RSVD1_SHIFT (25U)
  22412. #define USBPHY_CTRL_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_RSVD1_SHIFT)) & USBPHY_CTRL_TOG_RSVD1_MASK)
  22413. #define USBPHY_CTRL_TOG_OTG_ID_VALUE_MASK (0x8000000U)
  22414. #define USBPHY_CTRL_TOG_OTG_ID_VALUE_SHIFT (27U)
  22415. #define USBPHY_CTRL_TOG_OTG_ID_VALUE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_OTG_ID_VALUE_SHIFT)) & USBPHY_CTRL_TOG_OTG_ID_VALUE_MASK)
  22416. #define USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0_MASK (0x10000000U)
  22417. #define USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0_SHIFT (28U)
  22418. #define USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0_SHIFT)) & USBPHY_CTRL_TOG_HOST_FORCE_LS_SE0_MASK)
  22419. #define USBPHY_CTRL_TOG_UTMI_SUSPENDM_MASK (0x20000000U)
  22420. #define USBPHY_CTRL_TOG_UTMI_SUSPENDM_SHIFT (29U)
  22421. #define USBPHY_CTRL_TOG_UTMI_SUSPENDM(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_UTMI_SUSPENDM_SHIFT)) & USBPHY_CTRL_TOG_UTMI_SUSPENDM_MASK)
  22422. #define USBPHY_CTRL_TOG_CLKGATE_MASK (0x40000000U)
  22423. #define USBPHY_CTRL_TOG_CLKGATE_SHIFT (30U)
  22424. #define USBPHY_CTRL_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_CLKGATE_SHIFT)) & USBPHY_CTRL_TOG_CLKGATE_MASK)
  22425. #define USBPHY_CTRL_TOG_SFTRST_MASK (0x80000000U)
  22426. #define USBPHY_CTRL_TOG_SFTRST_SHIFT (31U)
  22427. #define USBPHY_CTRL_TOG_SFTRST(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_CTRL_TOG_SFTRST_SHIFT)) & USBPHY_CTRL_TOG_SFTRST_MASK)
  22428. /*! @name STATUS - USB PHY Status Register */
  22429. #define USBPHY_STATUS_RSVD0_MASK (0x7U)
  22430. #define USBPHY_STATUS_RSVD0_SHIFT (0U)
  22431. #define USBPHY_STATUS_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD0_SHIFT)) & USBPHY_STATUS_RSVD0_MASK)
  22432. #define USBPHY_STATUS_HOSTDISCONDETECT_STATUS_MASK (0x8U)
  22433. #define USBPHY_STATUS_HOSTDISCONDETECT_STATUS_SHIFT (3U)
  22434. #define USBPHY_STATUS_HOSTDISCONDETECT_STATUS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_HOSTDISCONDETECT_STATUS_SHIFT)) & USBPHY_STATUS_HOSTDISCONDETECT_STATUS_MASK)
  22435. #define USBPHY_STATUS_RSVD1_MASK (0x30U)
  22436. #define USBPHY_STATUS_RSVD1_SHIFT (4U)
  22437. #define USBPHY_STATUS_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD1_SHIFT)) & USBPHY_STATUS_RSVD1_MASK)
  22438. #define USBPHY_STATUS_DEVPLUGIN_STATUS_MASK (0x40U)
  22439. #define USBPHY_STATUS_DEVPLUGIN_STATUS_SHIFT (6U)
  22440. #define USBPHY_STATUS_DEVPLUGIN_STATUS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_DEVPLUGIN_STATUS_SHIFT)) & USBPHY_STATUS_DEVPLUGIN_STATUS_MASK)
  22441. #define USBPHY_STATUS_RSVD2_MASK (0x80U)
  22442. #define USBPHY_STATUS_RSVD2_SHIFT (7U)
  22443. #define USBPHY_STATUS_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD2_SHIFT)) & USBPHY_STATUS_RSVD2_MASK)
  22444. #define USBPHY_STATUS_OTGID_STATUS_MASK (0x100U)
  22445. #define USBPHY_STATUS_OTGID_STATUS_SHIFT (8U)
  22446. #define USBPHY_STATUS_OTGID_STATUS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_OTGID_STATUS_SHIFT)) & USBPHY_STATUS_OTGID_STATUS_MASK)
  22447. #define USBPHY_STATUS_RSVD3_MASK (0x200U)
  22448. #define USBPHY_STATUS_RSVD3_SHIFT (9U)
  22449. #define USBPHY_STATUS_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD3_SHIFT)) & USBPHY_STATUS_RSVD3_MASK)
  22450. #define USBPHY_STATUS_RESUME_STATUS_MASK (0x400U)
  22451. #define USBPHY_STATUS_RESUME_STATUS_SHIFT (10U)
  22452. #define USBPHY_STATUS_RESUME_STATUS(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RESUME_STATUS_SHIFT)) & USBPHY_STATUS_RESUME_STATUS_MASK)
  22453. #define USBPHY_STATUS_RSVD4_MASK (0xFFFFF800U)
  22454. #define USBPHY_STATUS_RSVD4_SHIFT (11U)
  22455. #define USBPHY_STATUS_RSVD4(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_STATUS_RSVD4_SHIFT)) & USBPHY_STATUS_RSVD4_MASK)
  22456. /*! @name DEBUG - USB PHY Debug Register */
  22457. #define USBPHY_DEBUG_OTGIDPIOLOCK_MASK (0x1U)
  22458. #define USBPHY_DEBUG_OTGIDPIOLOCK_SHIFT (0U)
  22459. #define USBPHY_DEBUG_OTGIDPIOLOCK(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_OTGIDPIOLOCK_SHIFT)) & USBPHY_DEBUG_OTGIDPIOLOCK_MASK)
  22460. #define USBPHY_DEBUG_DEBUG_INTERFACE_HOLD_MASK (0x2U)
  22461. #define USBPHY_DEBUG_DEBUG_INTERFACE_HOLD_SHIFT (1U)
  22462. #define USBPHY_DEBUG_DEBUG_INTERFACE_HOLD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_DEBUG_INTERFACE_HOLD_SHIFT)) & USBPHY_DEBUG_DEBUG_INTERFACE_HOLD_MASK)
  22463. #define USBPHY_DEBUG_HSTPULLDOWN_MASK (0xCU)
  22464. #define USBPHY_DEBUG_HSTPULLDOWN_SHIFT (2U)
  22465. #define USBPHY_DEBUG_HSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_HSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_HSTPULLDOWN_MASK)
  22466. #define USBPHY_DEBUG_ENHSTPULLDOWN_MASK (0x30U)
  22467. #define USBPHY_DEBUG_ENHSTPULLDOWN_SHIFT (4U)
  22468. #define USBPHY_DEBUG_ENHSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_ENHSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_ENHSTPULLDOWN_MASK)
  22469. #define USBPHY_DEBUG_RSVD0_MASK (0xC0U)
  22470. #define USBPHY_DEBUG_RSVD0_SHIFT (6U)
  22471. #define USBPHY_DEBUG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_RSVD0_SHIFT)) & USBPHY_DEBUG_RSVD0_MASK)
  22472. #define USBPHY_DEBUG_TX2RXCOUNT_MASK (0xF00U)
  22473. #define USBPHY_DEBUG_TX2RXCOUNT_SHIFT (8U)
  22474. #define USBPHY_DEBUG_TX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_TX2RXCOUNT_MASK)
  22475. #define USBPHY_DEBUG_ENTX2RXCOUNT_MASK (0x1000U)
  22476. #define USBPHY_DEBUG_ENTX2RXCOUNT_SHIFT (12U)
  22477. #define USBPHY_DEBUG_ENTX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_ENTX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_ENTX2RXCOUNT_MASK)
  22478. #define USBPHY_DEBUG_RSVD1_MASK (0xE000U)
  22479. #define USBPHY_DEBUG_RSVD1_SHIFT (13U)
  22480. #define USBPHY_DEBUG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_RSVD1_SHIFT)) & USBPHY_DEBUG_RSVD1_MASK)
  22481. #define USBPHY_DEBUG_SQUELCHRESETCOUNT_MASK (0x1F0000U)
  22482. #define USBPHY_DEBUG_SQUELCHRESETCOUNT_SHIFT (16U)
  22483. #define USBPHY_DEBUG_SQUELCHRESETCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SQUELCHRESETCOUNT_SHIFT)) & USBPHY_DEBUG_SQUELCHRESETCOUNT_MASK)
  22484. #define USBPHY_DEBUG_RSVD2_MASK (0xE00000U)
  22485. #define USBPHY_DEBUG_RSVD2_SHIFT (21U)
  22486. #define USBPHY_DEBUG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_RSVD2_SHIFT)) & USBPHY_DEBUG_RSVD2_MASK)
  22487. #define USBPHY_DEBUG_ENSQUELCHRESET_MASK (0x1000000U)
  22488. #define USBPHY_DEBUG_ENSQUELCHRESET_SHIFT (24U)
  22489. #define USBPHY_DEBUG_ENSQUELCHRESET(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_ENSQUELCHRESET_SHIFT)) & USBPHY_DEBUG_ENSQUELCHRESET_MASK)
  22490. #define USBPHY_DEBUG_SQUELCHRESETLENGTH_MASK (0x1E000000U)
  22491. #define USBPHY_DEBUG_SQUELCHRESETLENGTH_SHIFT (25U)
  22492. #define USBPHY_DEBUG_SQUELCHRESETLENGTH(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SQUELCHRESETLENGTH_SHIFT)) & USBPHY_DEBUG_SQUELCHRESETLENGTH_MASK)
  22493. #define USBPHY_DEBUG_HOST_RESUME_DEBUG_MASK (0x20000000U)
  22494. #define USBPHY_DEBUG_HOST_RESUME_DEBUG_SHIFT (29U)
  22495. #define USBPHY_DEBUG_HOST_RESUME_DEBUG(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_HOST_RESUME_DEBUG_SHIFT)) & USBPHY_DEBUG_HOST_RESUME_DEBUG_MASK)
  22496. #define USBPHY_DEBUG_CLKGATE_MASK (0x40000000U)
  22497. #define USBPHY_DEBUG_CLKGATE_SHIFT (30U)
  22498. #define USBPHY_DEBUG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLKGATE_SHIFT)) & USBPHY_DEBUG_CLKGATE_MASK)
  22499. #define USBPHY_DEBUG_RSVD3_MASK (0x80000000U)
  22500. #define USBPHY_DEBUG_RSVD3_SHIFT (31U)
  22501. #define USBPHY_DEBUG_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_RSVD3_SHIFT)) & USBPHY_DEBUG_RSVD3_MASK)
  22502. /*! @name DEBUG_SET - USB PHY Debug Register */
  22503. #define USBPHY_DEBUG_SET_OTGIDPIOLOCK_MASK (0x1U)
  22504. #define USBPHY_DEBUG_SET_OTGIDPIOLOCK_SHIFT (0U)
  22505. #define USBPHY_DEBUG_SET_OTGIDPIOLOCK(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_OTGIDPIOLOCK_SHIFT)) & USBPHY_DEBUG_SET_OTGIDPIOLOCK_MASK)
  22506. #define USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD_MASK (0x2U)
  22507. #define USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD_SHIFT (1U)
  22508. #define USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD_SHIFT)) & USBPHY_DEBUG_SET_DEBUG_INTERFACE_HOLD_MASK)
  22509. #define USBPHY_DEBUG_SET_HSTPULLDOWN_MASK (0xCU)
  22510. #define USBPHY_DEBUG_SET_HSTPULLDOWN_SHIFT (2U)
  22511. #define USBPHY_DEBUG_SET_HSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_HSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_SET_HSTPULLDOWN_MASK)
  22512. #define USBPHY_DEBUG_SET_ENHSTPULLDOWN_MASK (0x30U)
  22513. #define USBPHY_DEBUG_SET_ENHSTPULLDOWN_SHIFT (4U)
  22514. #define USBPHY_DEBUG_SET_ENHSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_ENHSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_SET_ENHSTPULLDOWN_MASK)
  22515. #define USBPHY_DEBUG_SET_RSVD0_MASK (0xC0U)
  22516. #define USBPHY_DEBUG_SET_RSVD0_SHIFT (6U)
  22517. #define USBPHY_DEBUG_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_RSVD0_SHIFT)) & USBPHY_DEBUG_SET_RSVD0_MASK)
  22518. #define USBPHY_DEBUG_SET_TX2RXCOUNT_MASK (0xF00U)
  22519. #define USBPHY_DEBUG_SET_TX2RXCOUNT_SHIFT (8U)
  22520. #define USBPHY_DEBUG_SET_TX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_TX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_SET_TX2RXCOUNT_MASK)
  22521. #define USBPHY_DEBUG_SET_ENTX2RXCOUNT_MASK (0x1000U)
  22522. #define USBPHY_DEBUG_SET_ENTX2RXCOUNT_SHIFT (12U)
  22523. #define USBPHY_DEBUG_SET_ENTX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_ENTX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_SET_ENTX2RXCOUNT_MASK)
  22524. #define USBPHY_DEBUG_SET_RSVD1_MASK (0xE000U)
  22525. #define USBPHY_DEBUG_SET_RSVD1_SHIFT (13U)
  22526. #define USBPHY_DEBUG_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_RSVD1_SHIFT)) & USBPHY_DEBUG_SET_RSVD1_MASK)
  22527. #define USBPHY_DEBUG_SET_SQUELCHRESETCOUNT_MASK (0x1F0000U)
  22528. #define USBPHY_DEBUG_SET_SQUELCHRESETCOUNT_SHIFT (16U)
  22529. #define USBPHY_DEBUG_SET_SQUELCHRESETCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_SQUELCHRESETCOUNT_SHIFT)) & USBPHY_DEBUG_SET_SQUELCHRESETCOUNT_MASK)
  22530. #define USBPHY_DEBUG_SET_RSVD2_MASK (0xE00000U)
  22531. #define USBPHY_DEBUG_SET_RSVD2_SHIFT (21U)
  22532. #define USBPHY_DEBUG_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_RSVD2_SHIFT)) & USBPHY_DEBUG_SET_RSVD2_MASK)
  22533. #define USBPHY_DEBUG_SET_ENSQUELCHRESET_MASK (0x1000000U)
  22534. #define USBPHY_DEBUG_SET_ENSQUELCHRESET_SHIFT (24U)
  22535. #define USBPHY_DEBUG_SET_ENSQUELCHRESET(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_ENSQUELCHRESET_SHIFT)) & USBPHY_DEBUG_SET_ENSQUELCHRESET_MASK)
  22536. #define USBPHY_DEBUG_SET_SQUELCHRESETLENGTH_MASK (0x1E000000U)
  22537. #define USBPHY_DEBUG_SET_SQUELCHRESETLENGTH_SHIFT (25U)
  22538. #define USBPHY_DEBUG_SET_SQUELCHRESETLENGTH(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_SQUELCHRESETLENGTH_SHIFT)) & USBPHY_DEBUG_SET_SQUELCHRESETLENGTH_MASK)
  22539. #define USBPHY_DEBUG_SET_HOST_RESUME_DEBUG_MASK (0x20000000U)
  22540. #define USBPHY_DEBUG_SET_HOST_RESUME_DEBUG_SHIFT (29U)
  22541. #define USBPHY_DEBUG_SET_HOST_RESUME_DEBUG(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_HOST_RESUME_DEBUG_SHIFT)) & USBPHY_DEBUG_SET_HOST_RESUME_DEBUG_MASK)
  22542. #define USBPHY_DEBUG_SET_CLKGATE_MASK (0x40000000U)
  22543. #define USBPHY_DEBUG_SET_CLKGATE_SHIFT (30U)
  22544. #define USBPHY_DEBUG_SET_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_CLKGATE_SHIFT)) & USBPHY_DEBUG_SET_CLKGATE_MASK)
  22545. #define USBPHY_DEBUG_SET_RSVD3_MASK (0x80000000U)
  22546. #define USBPHY_DEBUG_SET_RSVD3_SHIFT (31U)
  22547. #define USBPHY_DEBUG_SET_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_SET_RSVD3_SHIFT)) & USBPHY_DEBUG_SET_RSVD3_MASK)
  22548. /*! @name DEBUG_CLR - USB PHY Debug Register */
  22549. #define USBPHY_DEBUG_CLR_OTGIDPIOLOCK_MASK (0x1U)
  22550. #define USBPHY_DEBUG_CLR_OTGIDPIOLOCK_SHIFT (0U)
  22551. #define USBPHY_DEBUG_CLR_OTGIDPIOLOCK(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_OTGIDPIOLOCK_SHIFT)) & USBPHY_DEBUG_CLR_OTGIDPIOLOCK_MASK)
  22552. #define USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD_MASK (0x2U)
  22553. #define USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD_SHIFT (1U)
  22554. #define USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD_SHIFT)) & USBPHY_DEBUG_CLR_DEBUG_INTERFACE_HOLD_MASK)
  22555. #define USBPHY_DEBUG_CLR_HSTPULLDOWN_MASK (0xCU)
  22556. #define USBPHY_DEBUG_CLR_HSTPULLDOWN_SHIFT (2U)
  22557. #define USBPHY_DEBUG_CLR_HSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_HSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_CLR_HSTPULLDOWN_MASK)
  22558. #define USBPHY_DEBUG_CLR_ENHSTPULLDOWN_MASK (0x30U)
  22559. #define USBPHY_DEBUG_CLR_ENHSTPULLDOWN_SHIFT (4U)
  22560. #define USBPHY_DEBUG_CLR_ENHSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_ENHSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_CLR_ENHSTPULLDOWN_MASK)
  22561. #define USBPHY_DEBUG_CLR_RSVD0_MASK (0xC0U)
  22562. #define USBPHY_DEBUG_CLR_RSVD0_SHIFT (6U)
  22563. #define USBPHY_DEBUG_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_RSVD0_SHIFT)) & USBPHY_DEBUG_CLR_RSVD0_MASK)
  22564. #define USBPHY_DEBUG_CLR_TX2RXCOUNT_MASK (0xF00U)
  22565. #define USBPHY_DEBUG_CLR_TX2RXCOUNT_SHIFT (8U)
  22566. #define USBPHY_DEBUG_CLR_TX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_TX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_CLR_TX2RXCOUNT_MASK)
  22567. #define USBPHY_DEBUG_CLR_ENTX2RXCOUNT_MASK (0x1000U)
  22568. #define USBPHY_DEBUG_CLR_ENTX2RXCOUNT_SHIFT (12U)
  22569. #define USBPHY_DEBUG_CLR_ENTX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_ENTX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_CLR_ENTX2RXCOUNT_MASK)
  22570. #define USBPHY_DEBUG_CLR_RSVD1_MASK (0xE000U)
  22571. #define USBPHY_DEBUG_CLR_RSVD1_SHIFT (13U)
  22572. #define USBPHY_DEBUG_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_RSVD1_SHIFT)) & USBPHY_DEBUG_CLR_RSVD1_MASK)
  22573. #define USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT_MASK (0x1F0000U)
  22574. #define USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT_SHIFT (16U)
  22575. #define USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT_SHIFT)) & USBPHY_DEBUG_CLR_SQUELCHRESETCOUNT_MASK)
  22576. #define USBPHY_DEBUG_CLR_RSVD2_MASK (0xE00000U)
  22577. #define USBPHY_DEBUG_CLR_RSVD2_SHIFT (21U)
  22578. #define USBPHY_DEBUG_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_RSVD2_SHIFT)) & USBPHY_DEBUG_CLR_RSVD2_MASK)
  22579. #define USBPHY_DEBUG_CLR_ENSQUELCHRESET_MASK (0x1000000U)
  22580. #define USBPHY_DEBUG_CLR_ENSQUELCHRESET_SHIFT (24U)
  22581. #define USBPHY_DEBUG_CLR_ENSQUELCHRESET(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_ENSQUELCHRESET_SHIFT)) & USBPHY_DEBUG_CLR_ENSQUELCHRESET_MASK)
  22582. #define USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH_MASK (0x1E000000U)
  22583. #define USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH_SHIFT (25U)
  22584. #define USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH_SHIFT)) & USBPHY_DEBUG_CLR_SQUELCHRESETLENGTH_MASK)
  22585. #define USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG_MASK (0x20000000U)
  22586. #define USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG_SHIFT (29U)
  22587. #define USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG_SHIFT)) & USBPHY_DEBUG_CLR_HOST_RESUME_DEBUG_MASK)
  22588. #define USBPHY_DEBUG_CLR_CLKGATE_MASK (0x40000000U)
  22589. #define USBPHY_DEBUG_CLR_CLKGATE_SHIFT (30U)
  22590. #define USBPHY_DEBUG_CLR_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_CLKGATE_SHIFT)) & USBPHY_DEBUG_CLR_CLKGATE_MASK)
  22591. #define USBPHY_DEBUG_CLR_RSVD3_MASK (0x80000000U)
  22592. #define USBPHY_DEBUG_CLR_RSVD3_SHIFT (31U)
  22593. #define USBPHY_DEBUG_CLR_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_CLR_RSVD3_SHIFT)) & USBPHY_DEBUG_CLR_RSVD3_MASK)
  22594. /*! @name DEBUG_TOG - USB PHY Debug Register */
  22595. #define USBPHY_DEBUG_TOG_OTGIDPIOLOCK_MASK (0x1U)
  22596. #define USBPHY_DEBUG_TOG_OTGIDPIOLOCK_SHIFT (0U)
  22597. #define USBPHY_DEBUG_TOG_OTGIDPIOLOCK(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_OTGIDPIOLOCK_SHIFT)) & USBPHY_DEBUG_TOG_OTGIDPIOLOCK_MASK)
  22598. #define USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD_MASK (0x2U)
  22599. #define USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD_SHIFT (1U)
  22600. #define USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD_SHIFT)) & USBPHY_DEBUG_TOG_DEBUG_INTERFACE_HOLD_MASK)
  22601. #define USBPHY_DEBUG_TOG_HSTPULLDOWN_MASK (0xCU)
  22602. #define USBPHY_DEBUG_TOG_HSTPULLDOWN_SHIFT (2U)
  22603. #define USBPHY_DEBUG_TOG_HSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_HSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_TOG_HSTPULLDOWN_MASK)
  22604. #define USBPHY_DEBUG_TOG_ENHSTPULLDOWN_MASK (0x30U)
  22605. #define USBPHY_DEBUG_TOG_ENHSTPULLDOWN_SHIFT (4U)
  22606. #define USBPHY_DEBUG_TOG_ENHSTPULLDOWN(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_ENHSTPULLDOWN_SHIFT)) & USBPHY_DEBUG_TOG_ENHSTPULLDOWN_MASK)
  22607. #define USBPHY_DEBUG_TOG_RSVD0_MASK (0xC0U)
  22608. #define USBPHY_DEBUG_TOG_RSVD0_SHIFT (6U)
  22609. #define USBPHY_DEBUG_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_RSVD0_SHIFT)) & USBPHY_DEBUG_TOG_RSVD0_MASK)
  22610. #define USBPHY_DEBUG_TOG_TX2RXCOUNT_MASK (0xF00U)
  22611. #define USBPHY_DEBUG_TOG_TX2RXCOUNT_SHIFT (8U)
  22612. #define USBPHY_DEBUG_TOG_TX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_TX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_TOG_TX2RXCOUNT_MASK)
  22613. #define USBPHY_DEBUG_TOG_ENTX2RXCOUNT_MASK (0x1000U)
  22614. #define USBPHY_DEBUG_TOG_ENTX2RXCOUNT_SHIFT (12U)
  22615. #define USBPHY_DEBUG_TOG_ENTX2RXCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_ENTX2RXCOUNT_SHIFT)) & USBPHY_DEBUG_TOG_ENTX2RXCOUNT_MASK)
  22616. #define USBPHY_DEBUG_TOG_RSVD1_MASK (0xE000U)
  22617. #define USBPHY_DEBUG_TOG_RSVD1_SHIFT (13U)
  22618. #define USBPHY_DEBUG_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_RSVD1_SHIFT)) & USBPHY_DEBUG_TOG_RSVD1_MASK)
  22619. #define USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT_MASK (0x1F0000U)
  22620. #define USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT_SHIFT (16U)
  22621. #define USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT_SHIFT)) & USBPHY_DEBUG_TOG_SQUELCHRESETCOUNT_MASK)
  22622. #define USBPHY_DEBUG_TOG_RSVD2_MASK (0xE00000U)
  22623. #define USBPHY_DEBUG_TOG_RSVD2_SHIFT (21U)
  22624. #define USBPHY_DEBUG_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_RSVD2_SHIFT)) & USBPHY_DEBUG_TOG_RSVD2_MASK)
  22625. #define USBPHY_DEBUG_TOG_ENSQUELCHRESET_MASK (0x1000000U)
  22626. #define USBPHY_DEBUG_TOG_ENSQUELCHRESET_SHIFT (24U)
  22627. #define USBPHY_DEBUG_TOG_ENSQUELCHRESET(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_ENSQUELCHRESET_SHIFT)) & USBPHY_DEBUG_TOG_ENSQUELCHRESET_MASK)
  22628. #define USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH_MASK (0x1E000000U)
  22629. #define USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH_SHIFT (25U)
  22630. #define USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH_SHIFT)) & USBPHY_DEBUG_TOG_SQUELCHRESETLENGTH_MASK)
  22631. #define USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG_MASK (0x20000000U)
  22632. #define USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG_SHIFT (29U)
  22633. #define USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG_SHIFT)) & USBPHY_DEBUG_TOG_HOST_RESUME_DEBUG_MASK)
  22634. #define USBPHY_DEBUG_TOG_CLKGATE_MASK (0x40000000U)
  22635. #define USBPHY_DEBUG_TOG_CLKGATE_SHIFT (30U)
  22636. #define USBPHY_DEBUG_TOG_CLKGATE(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_CLKGATE_SHIFT)) & USBPHY_DEBUG_TOG_CLKGATE_MASK)
  22637. #define USBPHY_DEBUG_TOG_RSVD3_MASK (0x80000000U)
  22638. #define USBPHY_DEBUG_TOG_RSVD3_SHIFT (31U)
  22639. #define USBPHY_DEBUG_TOG_RSVD3(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG_TOG_RSVD3_SHIFT)) & USBPHY_DEBUG_TOG_RSVD3_MASK)
  22640. /*! @name DEBUG0_STATUS - UTMI Debug Status Register 0 */
  22641. #define USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT_MASK (0xFFFFU)
  22642. #define USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT_SHIFT (0U)
  22643. #define USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT_SHIFT)) & USBPHY_DEBUG0_STATUS_LOOP_BACK_FAIL_COUNT_MASK)
  22644. #define USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT_MASK (0x3FF0000U)
  22645. #define USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT_SHIFT (16U)
  22646. #define USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT_SHIFT)) & USBPHY_DEBUG0_STATUS_UTMI_RXERROR_FAIL_COUNT_MASK)
  22647. #define USBPHY_DEBUG0_STATUS_SQUELCH_COUNT_MASK (0xFC000000U)
  22648. #define USBPHY_DEBUG0_STATUS_SQUELCH_COUNT_SHIFT (26U)
  22649. #define USBPHY_DEBUG0_STATUS_SQUELCH_COUNT(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG0_STATUS_SQUELCH_COUNT_SHIFT)) & USBPHY_DEBUG0_STATUS_SQUELCH_COUNT_MASK)
  22650. /*! @name DEBUG1 - UTMI Debug Status Register 1 */
  22651. #define USBPHY_DEBUG1_RSVD0_MASK (0x1FFFU)
  22652. #define USBPHY_DEBUG1_RSVD0_SHIFT (0U)
  22653. #define USBPHY_DEBUG1_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_RSVD0_SHIFT)) & USBPHY_DEBUG1_RSVD0_MASK)
  22654. #define USBPHY_DEBUG1_ENTAILADJVD_MASK (0x6000U)
  22655. #define USBPHY_DEBUG1_ENTAILADJVD_SHIFT (13U)
  22656. #define USBPHY_DEBUG1_ENTAILADJVD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_ENTAILADJVD_SHIFT)) & USBPHY_DEBUG1_ENTAILADJVD_MASK)
  22657. #define USBPHY_DEBUG1_RSVD1_MASK (0xFFFF8000U)
  22658. #define USBPHY_DEBUG1_RSVD1_SHIFT (15U)
  22659. #define USBPHY_DEBUG1_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_RSVD1_SHIFT)) & USBPHY_DEBUG1_RSVD1_MASK)
  22660. /*! @name DEBUG1_SET - UTMI Debug Status Register 1 */
  22661. #define USBPHY_DEBUG1_SET_RSVD0_MASK (0x1FFFU)
  22662. #define USBPHY_DEBUG1_SET_RSVD0_SHIFT (0U)
  22663. #define USBPHY_DEBUG1_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_SET_RSVD0_SHIFT)) & USBPHY_DEBUG1_SET_RSVD0_MASK)
  22664. #define USBPHY_DEBUG1_SET_ENTAILADJVD_MASK (0x6000U)
  22665. #define USBPHY_DEBUG1_SET_ENTAILADJVD_SHIFT (13U)
  22666. #define USBPHY_DEBUG1_SET_ENTAILADJVD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_SET_ENTAILADJVD_SHIFT)) & USBPHY_DEBUG1_SET_ENTAILADJVD_MASK)
  22667. #define USBPHY_DEBUG1_SET_RSVD1_MASK (0xFFFF8000U)
  22668. #define USBPHY_DEBUG1_SET_RSVD1_SHIFT (15U)
  22669. #define USBPHY_DEBUG1_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_SET_RSVD1_SHIFT)) & USBPHY_DEBUG1_SET_RSVD1_MASK)
  22670. /*! @name DEBUG1_CLR - UTMI Debug Status Register 1 */
  22671. #define USBPHY_DEBUG1_CLR_RSVD0_MASK (0x1FFFU)
  22672. #define USBPHY_DEBUG1_CLR_RSVD0_SHIFT (0U)
  22673. #define USBPHY_DEBUG1_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_CLR_RSVD0_SHIFT)) & USBPHY_DEBUG1_CLR_RSVD0_MASK)
  22674. #define USBPHY_DEBUG1_CLR_ENTAILADJVD_MASK (0x6000U)
  22675. #define USBPHY_DEBUG1_CLR_ENTAILADJVD_SHIFT (13U)
  22676. #define USBPHY_DEBUG1_CLR_ENTAILADJVD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_CLR_ENTAILADJVD_SHIFT)) & USBPHY_DEBUG1_CLR_ENTAILADJVD_MASK)
  22677. #define USBPHY_DEBUG1_CLR_RSVD1_MASK (0xFFFF8000U)
  22678. #define USBPHY_DEBUG1_CLR_RSVD1_SHIFT (15U)
  22679. #define USBPHY_DEBUG1_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_CLR_RSVD1_SHIFT)) & USBPHY_DEBUG1_CLR_RSVD1_MASK)
  22680. /*! @name DEBUG1_TOG - UTMI Debug Status Register 1 */
  22681. #define USBPHY_DEBUG1_TOG_RSVD0_MASK (0x1FFFU)
  22682. #define USBPHY_DEBUG1_TOG_RSVD0_SHIFT (0U)
  22683. #define USBPHY_DEBUG1_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_TOG_RSVD0_SHIFT)) & USBPHY_DEBUG1_TOG_RSVD0_MASK)
  22684. #define USBPHY_DEBUG1_TOG_ENTAILADJVD_MASK (0x6000U)
  22685. #define USBPHY_DEBUG1_TOG_ENTAILADJVD_SHIFT (13U)
  22686. #define USBPHY_DEBUG1_TOG_ENTAILADJVD(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_TOG_ENTAILADJVD_SHIFT)) & USBPHY_DEBUG1_TOG_ENTAILADJVD_MASK)
  22687. #define USBPHY_DEBUG1_TOG_RSVD1_MASK (0xFFFF8000U)
  22688. #define USBPHY_DEBUG1_TOG_RSVD1_SHIFT (15U)
  22689. #define USBPHY_DEBUG1_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_DEBUG1_TOG_RSVD1_SHIFT)) & USBPHY_DEBUG1_TOG_RSVD1_MASK)
  22690. /*! @name VERSION - UTMI RTL Version */
  22691. #define USBPHY_VERSION_STEP_MASK (0xFFFFU)
  22692. #define USBPHY_VERSION_STEP_SHIFT (0U)
  22693. #define USBPHY_VERSION_STEP(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_VERSION_STEP_SHIFT)) & USBPHY_VERSION_STEP_MASK)
  22694. #define USBPHY_VERSION_MINOR_MASK (0xFF0000U)
  22695. #define USBPHY_VERSION_MINOR_SHIFT (16U)
  22696. #define USBPHY_VERSION_MINOR(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_VERSION_MINOR_SHIFT)) & USBPHY_VERSION_MINOR_MASK)
  22697. #define USBPHY_VERSION_MAJOR_MASK (0xFF000000U)
  22698. #define USBPHY_VERSION_MAJOR_SHIFT (24U)
  22699. #define USBPHY_VERSION_MAJOR(x) (((uint32_t)(((uint32_t)(x)) << USBPHY_VERSION_MAJOR_SHIFT)) & USBPHY_VERSION_MAJOR_MASK)
  22700. /*!
  22701. * @}
  22702. */ /* end of group USBPHY_Register_Masks */
  22703. /* USBPHY - Peripheral instance base addresses */
  22704. /** Peripheral USBPHY1 base address */
  22705. #define USBPHY1_BASE (0x400D9000u)
  22706. /** Peripheral USBPHY1 base pointer */
  22707. #define USBPHY1 ((USBPHY_Type *)USBPHY1_BASE)
  22708. /** Peripheral USBPHY2 base address */
  22709. #define USBPHY2_BASE (0x400DA000u)
  22710. /** Peripheral USBPHY2 base pointer */
  22711. #define USBPHY2 ((USBPHY_Type *)USBPHY2_BASE)
  22712. /** Array initializer of USBPHY peripheral base addresses */
  22713. #define USBPHY_BASE_ADDRS { 0u, USBPHY1_BASE, USBPHY2_BASE }
  22714. /** Array initializer of USBPHY peripheral base pointers */
  22715. #define USBPHY_BASE_PTRS { (USBPHY_Type *)0u, USBPHY1, USBPHY2 }
  22716. /** Interrupt vectors for the USBPHY peripheral type */
  22717. #define USBPHY_IRQS { NotAvail_IRQn, USB_PHY1_IRQn, USB_PHY2_IRQn }
  22718. /* Backward compatibility */
  22719. #define USBPHY_CTRL_ENDEVPLUGINDET_MASK USBPHY_CTRL_ENDEVPLUGINDETECT_MASK
  22720. #define USBPHY_CTRL_ENDEVPLUGINDET_SHIFT USBPHY_CTRL_ENDEVPLUGINDETECT_SHIFT
  22721. #define USBPHY_CTRL_ENDEVPLUGINDET(x) USBPHY_CTRL_ENDEVPLUGINDETECT(x)
  22722. #define USBPHY_TX_TXCAL45DM_MASK USBPHY_TX_TXCAL45DN_MASK
  22723. #define USBPHY_TX_TXCAL45DM_SHIFT USBPHY_TX_TXCAL45DN_SHIFT
  22724. #define USBPHY_TX_TXCAL45DM(x) USBPHY_TX_TXCAL45DN(x)
  22725. /*!
  22726. * @}
  22727. */ /* end of group USBPHY_Peripheral_Access_Layer */
  22728. /* ----------------------------------------------------------------------------
  22729. -- USB_ANALOG Peripheral Access Layer
  22730. ---------------------------------------------------------------------------- */
  22731. /*!
  22732. * @addtogroup USB_ANALOG_Peripheral_Access_Layer USB_ANALOG Peripheral Access Layer
  22733. * @{
  22734. */
  22735. /** USB_ANALOG - Register Layout Typedef */
  22736. typedef struct {
  22737. uint8_t RESERVED_0[416];
  22738. struct { /* offset: 0x1A0, array step: 0x60 */
  22739. __IO uint32_t VBUS_DETECT; /**< USB VBUS Detect Register, array offset: 0x1A0, array step: 0x60 */
  22740. __IO uint32_t VBUS_DETECT_SET; /**< USB VBUS Detect Register, array offset: 0x1A4, array step: 0x60 */
  22741. __IO uint32_t VBUS_DETECT_CLR; /**< USB VBUS Detect Register, array offset: 0x1A8, array step: 0x60 */
  22742. __IO uint32_t VBUS_DETECT_TOG; /**< USB VBUS Detect Register, array offset: 0x1AC, array step: 0x60 */
  22743. __IO uint32_t CHRG_DETECT; /**< USB Charger Detect Register, array offset: 0x1B0, array step: 0x60 */
  22744. __IO uint32_t CHRG_DETECT_SET; /**< USB Charger Detect Register, array offset: 0x1B4, array step: 0x60 */
  22745. __IO uint32_t CHRG_DETECT_CLR; /**< USB Charger Detect Register, array offset: 0x1B8, array step: 0x60 */
  22746. __IO uint32_t CHRG_DETECT_TOG; /**< USB Charger Detect Register, array offset: 0x1BC, array step: 0x60 */
  22747. __I uint32_t VBUS_DETECT_STAT; /**< USB VBUS Detect Status Register, array offset: 0x1C0, array step: 0x60 */
  22748. uint8_t RESERVED_0[12];
  22749. __I uint32_t CHRG_DETECT_STAT; /**< USB Charger Detect Status Register, array offset: 0x1D0, array step: 0x60 */
  22750. uint8_t RESERVED_1[28];
  22751. __IO uint32_t MISC; /**< USB Misc Register, array offset: 0x1F0, array step: 0x60 */
  22752. __IO uint32_t MISC_SET; /**< USB Misc Register, array offset: 0x1F4, array step: 0x60 */
  22753. __IO uint32_t MISC_CLR; /**< USB Misc Register, array offset: 0x1F8, array step: 0x60 */
  22754. __IO uint32_t MISC_TOG; /**< USB Misc Register, array offset: 0x1FC, array step: 0x60 */
  22755. } INSTANCE[2];
  22756. __I uint32_t DIGPROG; /**< Chip Silicon Version, offset: 0x260 */
  22757. } USB_ANALOG_Type;
  22758. /* ----------------------------------------------------------------------------
  22759. -- USB_ANALOG Register Masks
  22760. ---------------------------------------------------------------------------- */
  22761. /*!
  22762. * @addtogroup USB_ANALOG_Register_Masks USB_ANALOG Register Masks
  22763. * @{
  22764. */
  22765. /*! @name VBUS_DETECT - USB VBUS Detect Register */
  22766. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH_MASK (0x7U)
  22767. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH_SHIFT (0U)
  22768. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH_SHIFT)) & USB_ANALOG_VBUS_DETECT_VBUSVALID_THRESH_MASK)
  22769. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS_MASK (0x100000U)
  22770. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS_SHIFT (20U)
  22771. #define USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS_SHIFT)) & USB_ANALOG_VBUS_DETECT_VBUSVALID_PWRUP_CMPS_MASK)
  22772. #define USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS_MASK (0x4000000U)
  22773. #define USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS_SHIFT (26U)
  22774. #define USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_DISCHARGE_VBUS_MASK)
  22775. #define USB_ANALOG_VBUS_DETECT_CHARGE_VBUS_MASK (0x8000000U)
  22776. #define USB_ANALOG_VBUS_DETECT_CHARGE_VBUS_SHIFT (27U)
  22777. #define USB_ANALOG_VBUS_DETECT_CHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_CHARGE_VBUS_MASK)
  22778. /* The count of USB_ANALOG_VBUS_DETECT */
  22779. #define USB_ANALOG_VBUS_DETECT_COUNT (2U)
  22780. /*! @name VBUS_DETECT_SET - USB VBUS Detect Register */
  22781. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH_MASK (0x7U)
  22782. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH_SHIFT (0U)
  22783. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH_SHIFT)) & USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_THRESH_MASK)
  22784. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS_MASK (0x100000U)
  22785. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS_SHIFT (20U)
  22786. #define USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS_SHIFT)) & USB_ANALOG_VBUS_DETECT_SET_VBUSVALID_PWRUP_CMPS_MASK)
  22787. #define USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS_MASK (0x4000000U)
  22788. #define USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS_SHIFT (26U)
  22789. #define USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_SET_DISCHARGE_VBUS_MASK)
  22790. #define USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS_MASK (0x8000000U)
  22791. #define USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS_SHIFT (27U)
  22792. #define USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_SET_CHARGE_VBUS_MASK)
  22793. /* The count of USB_ANALOG_VBUS_DETECT_SET */
  22794. #define USB_ANALOG_VBUS_DETECT_SET_COUNT (2U)
  22795. /*! @name VBUS_DETECT_CLR - USB VBUS Detect Register */
  22796. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH_MASK (0x7U)
  22797. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH_SHIFT (0U)
  22798. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH_SHIFT)) & USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_THRESH_MASK)
  22799. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS_MASK (0x100000U)
  22800. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS_SHIFT (20U)
  22801. #define USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS_SHIFT)) & USB_ANALOG_VBUS_DETECT_CLR_VBUSVALID_PWRUP_CMPS_MASK)
  22802. #define USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS_MASK (0x4000000U)
  22803. #define USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS_SHIFT (26U)
  22804. #define USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_CLR_DISCHARGE_VBUS_MASK)
  22805. #define USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS_MASK (0x8000000U)
  22806. #define USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS_SHIFT (27U)
  22807. #define USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_CLR_CHARGE_VBUS_MASK)
  22808. /* The count of USB_ANALOG_VBUS_DETECT_CLR */
  22809. #define USB_ANALOG_VBUS_DETECT_CLR_COUNT (2U)
  22810. /*! @name VBUS_DETECT_TOG - USB VBUS Detect Register */
  22811. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH_MASK (0x7U)
  22812. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH_SHIFT (0U)
  22813. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH_SHIFT)) & USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_THRESH_MASK)
  22814. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS_MASK (0x100000U)
  22815. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS_SHIFT (20U)
  22816. #define USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS_SHIFT)) & USB_ANALOG_VBUS_DETECT_TOG_VBUSVALID_PWRUP_CMPS_MASK)
  22817. #define USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS_MASK (0x4000000U)
  22818. #define USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS_SHIFT (26U)
  22819. #define USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_TOG_DISCHARGE_VBUS_MASK)
  22820. #define USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS_MASK (0x8000000U)
  22821. #define USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS_SHIFT (27U)
  22822. #define USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS_SHIFT)) & USB_ANALOG_VBUS_DETECT_TOG_CHARGE_VBUS_MASK)
  22823. /* The count of USB_ANALOG_VBUS_DETECT_TOG */
  22824. #define USB_ANALOG_VBUS_DETECT_TOG_COUNT (2U)
  22825. /*! @name CHRG_DETECT - USB Charger Detect Register */
  22826. #define USB_ANALOG_CHRG_DETECT_CHK_CONTACT_MASK (0x40000U)
  22827. #define USB_ANALOG_CHRG_DETECT_CHK_CONTACT_SHIFT (18U)
  22828. #define USB_ANALOG_CHRG_DETECT_CHK_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CHK_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_CHK_CONTACT_MASK)
  22829. #define USB_ANALOG_CHRG_DETECT_CHK_CHRG_B_MASK (0x80000U)
  22830. #define USB_ANALOG_CHRG_DETECT_CHK_CHRG_B_SHIFT (19U)
  22831. #define USB_ANALOG_CHRG_DETECT_CHK_CHRG_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CHK_CHRG_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_CHK_CHRG_B_MASK)
  22832. #define USB_ANALOG_CHRG_DETECT_EN_B_MASK (0x100000U)
  22833. #define USB_ANALOG_CHRG_DETECT_EN_B_SHIFT (20U)
  22834. #define USB_ANALOG_CHRG_DETECT_EN_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_EN_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_EN_B_MASK)
  22835. /* The count of USB_ANALOG_CHRG_DETECT */
  22836. #define USB_ANALOG_CHRG_DETECT_COUNT (2U)
  22837. /*! @name CHRG_DETECT_SET - USB Charger Detect Register */
  22838. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT_MASK (0x40000U)
  22839. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT_SHIFT (18U)
  22840. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_SET_CHK_CONTACT_MASK)
  22841. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B_MASK (0x80000U)
  22842. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B_SHIFT (19U)
  22843. #define USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_SET_CHK_CHRG_B_MASK)
  22844. #define USB_ANALOG_CHRG_DETECT_SET_EN_B_MASK (0x100000U)
  22845. #define USB_ANALOG_CHRG_DETECT_SET_EN_B_SHIFT (20U)
  22846. #define USB_ANALOG_CHRG_DETECT_SET_EN_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_SET_EN_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_SET_EN_B_MASK)
  22847. /* The count of USB_ANALOG_CHRG_DETECT_SET */
  22848. #define USB_ANALOG_CHRG_DETECT_SET_COUNT (2U)
  22849. /*! @name CHRG_DETECT_CLR - USB Charger Detect Register */
  22850. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT_MASK (0x40000U)
  22851. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT_SHIFT (18U)
  22852. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_CLR_CHK_CONTACT_MASK)
  22853. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B_MASK (0x80000U)
  22854. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B_SHIFT (19U)
  22855. #define USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_CLR_CHK_CHRG_B_MASK)
  22856. #define USB_ANALOG_CHRG_DETECT_CLR_EN_B_MASK (0x100000U)
  22857. #define USB_ANALOG_CHRG_DETECT_CLR_EN_B_SHIFT (20U)
  22858. #define USB_ANALOG_CHRG_DETECT_CLR_EN_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_CLR_EN_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_CLR_EN_B_MASK)
  22859. /* The count of USB_ANALOG_CHRG_DETECT_CLR */
  22860. #define USB_ANALOG_CHRG_DETECT_CLR_COUNT (2U)
  22861. /*! @name CHRG_DETECT_TOG - USB Charger Detect Register */
  22862. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT_MASK (0x40000U)
  22863. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT_SHIFT (18U)
  22864. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_TOG_CHK_CONTACT_MASK)
  22865. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B_MASK (0x80000U)
  22866. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B_SHIFT (19U)
  22867. #define USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_TOG_CHK_CHRG_B_MASK)
  22868. #define USB_ANALOG_CHRG_DETECT_TOG_EN_B_MASK (0x100000U)
  22869. #define USB_ANALOG_CHRG_DETECT_TOG_EN_B_SHIFT (20U)
  22870. #define USB_ANALOG_CHRG_DETECT_TOG_EN_B(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_TOG_EN_B_SHIFT)) & USB_ANALOG_CHRG_DETECT_TOG_EN_B_MASK)
  22871. /* The count of USB_ANALOG_CHRG_DETECT_TOG */
  22872. #define USB_ANALOG_CHRG_DETECT_TOG_COUNT (2U)
  22873. /*! @name VBUS_DETECT_STAT - USB VBUS Detect Status Register */
  22874. #define USB_ANALOG_VBUS_DETECT_STAT_SESSEND_MASK (0x1U)
  22875. #define USB_ANALOG_VBUS_DETECT_STAT_SESSEND_SHIFT (0U)
  22876. #define USB_ANALOG_VBUS_DETECT_STAT_SESSEND(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_STAT_SESSEND_SHIFT)) & USB_ANALOG_VBUS_DETECT_STAT_SESSEND_MASK)
  22877. #define USB_ANALOG_VBUS_DETECT_STAT_BVALID_MASK (0x2U)
  22878. #define USB_ANALOG_VBUS_DETECT_STAT_BVALID_SHIFT (1U)
  22879. #define USB_ANALOG_VBUS_DETECT_STAT_BVALID(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_STAT_BVALID_SHIFT)) & USB_ANALOG_VBUS_DETECT_STAT_BVALID_MASK)
  22880. #define USB_ANALOG_VBUS_DETECT_STAT_AVALID_MASK (0x4U)
  22881. #define USB_ANALOG_VBUS_DETECT_STAT_AVALID_SHIFT (2U)
  22882. #define USB_ANALOG_VBUS_DETECT_STAT_AVALID(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_STAT_AVALID_SHIFT)) & USB_ANALOG_VBUS_DETECT_STAT_AVALID_MASK)
  22883. #define USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID_MASK (0x8U)
  22884. #define USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID_SHIFT (3U)
  22885. #define USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID_SHIFT)) & USB_ANALOG_VBUS_DETECT_STAT_VBUS_VALID_MASK)
  22886. /* The count of USB_ANALOG_VBUS_DETECT_STAT */
  22887. #define USB_ANALOG_VBUS_DETECT_STAT_COUNT (2U)
  22888. /*! @name CHRG_DETECT_STAT - USB Charger Detect Status Register */
  22889. #define USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT_MASK (0x1U)
  22890. #define USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT_SHIFT (0U)
  22891. #define USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT_SHIFT)) & USB_ANALOG_CHRG_DETECT_STAT_PLUG_CONTACT_MASK)
  22892. #define USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED_MASK (0x2U)
  22893. #define USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED_SHIFT (1U)
  22894. #define USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED_SHIFT)) & USB_ANALOG_CHRG_DETECT_STAT_CHRG_DETECTED_MASK)
  22895. #define USB_ANALOG_CHRG_DETECT_STAT_DM_STATE_MASK (0x4U)
  22896. #define USB_ANALOG_CHRG_DETECT_STAT_DM_STATE_SHIFT (2U)
  22897. #define USB_ANALOG_CHRG_DETECT_STAT_DM_STATE(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_STAT_DM_STATE_SHIFT)) & USB_ANALOG_CHRG_DETECT_STAT_DM_STATE_MASK)
  22898. #define USB_ANALOG_CHRG_DETECT_STAT_DP_STATE_MASK (0x8U)
  22899. #define USB_ANALOG_CHRG_DETECT_STAT_DP_STATE_SHIFT (3U)
  22900. #define USB_ANALOG_CHRG_DETECT_STAT_DP_STATE(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_CHRG_DETECT_STAT_DP_STATE_SHIFT)) & USB_ANALOG_CHRG_DETECT_STAT_DP_STATE_MASK)
  22901. /* The count of USB_ANALOG_CHRG_DETECT_STAT */
  22902. #define USB_ANALOG_CHRG_DETECT_STAT_COUNT (2U)
  22903. /*! @name MISC - USB Misc Register */
  22904. #define USB_ANALOG_MISC_HS_USE_EXTERNAL_R_MASK (0x1U)
  22905. #define USB_ANALOG_MISC_HS_USE_EXTERNAL_R_SHIFT (0U)
  22906. #define USB_ANALOG_MISC_HS_USE_EXTERNAL_R(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_HS_USE_EXTERNAL_R_SHIFT)) & USB_ANALOG_MISC_HS_USE_EXTERNAL_R_MASK)
  22907. #define USB_ANALOG_MISC_EN_DEGLITCH_MASK (0x2U)
  22908. #define USB_ANALOG_MISC_EN_DEGLITCH_SHIFT (1U)
  22909. #define USB_ANALOG_MISC_EN_DEGLITCH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_EN_DEGLITCH_SHIFT)) & USB_ANALOG_MISC_EN_DEGLITCH_MASK)
  22910. #define USB_ANALOG_MISC_EN_CLK_UTMI_MASK (0x40000000U)
  22911. #define USB_ANALOG_MISC_EN_CLK_UTMI_SHIFT (30U)
  22912. #define USB_ANALOG_MISC_EN_CLK_UTMI(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_EN_CLK_UTMI_SHIFT)) & USB_ANALOG_MISC_EN_CLK_UTMI_MASK)
  22913. /* The count of USB_ANALOG_MISC */
  22914. #define USB_ANALOG_MISC_COUNT (2U)
  22915. /*! @name MISC_SET - USB Misc Register */
  22916. #define USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R_MASK (0x1U)
  22917. #define USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R_SHIFT (0U)
  22918. #define USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R_SHIFT)) & USB_ANALOG_MISC_SET_HS_USE_EXTERNAL_R_MASK)
  22919. #define USB_ANALOG_MISC_SET_EN_DEGLITCH_MASK (0x2U)
  22920. #define USB_ANALOG_MISC_SET_EN_DEGLITCH_SHIFT (1U)
  22921. #define USB_ANALOG_MISC_SET_EN_DEGLITCH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_SET_EN_DEGLITCH_SHIFT)) & USB_ANALOG_MISC_SET_EN_DEGLITCH_MASK)
  22922. #define USB_ANALOG_MISC_SET_EN_CLK_UTMI_MASK (0x40000000U)
  22923. #define USB_ANALOG_MISC_SET_EN_CLK_UTMI_SHIFT (30U)
  22924. #define USB_ANALOG_MISC_SET_EN_CLK_UTMI(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_SET_EN_CLK_UTMI_SHIFT)) & USB_ANALOG_MISC_SET_EN_CLK_UTMI_MASK)
  22925. /* The count of USB_ANALOG_MISC_SET */
  22926. #define USB_ANALOG_MISC_SET_COUNT (2U)
  22927. /*! @name MISC_CLR - USB Misc Register */
  22928. #define USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R_MASK (0x1U)
  22929. #define USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R_SHIFT (0U)
  22930. #define USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R_SHIFT)) & USB_ANALOG_MISC_CLR_HS_USE_EXTERNAL_R_MASK)
  22931. #define USB_ANALOG_MISC_CLR_EN_DEGLITCH_MASK (0x2U)
  22932. #define USB_ANALOG_MISC_CLR_EN_DEGLITCH_SHIFT (1U)
  22933. #define USB_ANALOG_MISC_CLR_EN_DEGLITCH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_CLR_EN_DEGLITCH_SHIFT)) & USB_ANALOG_MISC_CLR_EN_DEGLITCH_MASK)
  22934. #define USB_ANALOG_MISC_CLR_EN_CLK_UTMI_MASK (0x40000000U)
  22935. #define USB_ANALOG_MISC_CLR_EN_CLK_UTMI_SHIFT (30U)
  22936. #define USB_ANALOG_MISC_CLR_EN_CLK_UTMI(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_CLR_EN_CLK_UTMI_SHIFT)) & USB_ANALOG_MISC_CLR_EN_CLK_UTMI_MASK)
  22937. /* The count of USB_ANALOG_MISC_CLR */
  22938. #define USB_ANALOG_MISC_CLR_COUNT (2U)
  22939. /*! @name MISC_TOG - USB Misc Register */
  22940. #define USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R_MASK (0x1U)
  22941. #define USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R_SHIFT (0U)
  22942. #define USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R_SHIFT)) & USB_ANALOG_MISC_TOG_HS_USE_EXTERNAL_R_MASK)
  22943. #define USB_ANALOG_MISC_TOG_EN_DEGLITCH_MASK (0x2U)
  22944. #define USB_ANALOG_MISC_TOG_EN_DEGLITCH_SHIFT (1U)
  22945. #define USB_ANALOG_MISC_TOG_EN_DEGLITCH(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_TOG_EN_DEGLITCH_SHIFT)) & USB_ANALOG_MISC_TOG_EN_DEGLITCH_MASK)
  22946. #define USB_ANALOG_MISC_TOG_EN_CLK_UTMI_MASK (0x40000000U)
  22947. #define USB_ANALOG_MISC_TOG_EN_CLK_UTMI_SHIFT (30U)
  22948. #define USB_ANALOG_MISC_TOG_EN_CLK_UTMI(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_MISC_TOG_EN_CLK_UTMI_SHIFT)) & USB_ANALOG_MISC_TOG_EN_CLK_UTMI_MASK)
  22949. /* The count of USB_ANALOG_MISC_TOG */
  22950. #define USB_ANALOG_MISC_TOG_COUNT (2U)
  22951. /*! @name DIGPROG - Chip Silicon Version */
  22952. #define USB_ANALOG_DIGPROG_MINOR_MASK (0xFFU)
  22953. #define USB_ANALOG_DIGPROG_MINOR_SHIFT (0U)
  22954. #define USB_ANALOG_DIGPROG_MINOR(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_DIGPROG_MINOR_SHIFT)) & USB_ANALOG_DIGPROG_MINOR_MASK)
  22955. #define USB_ANALOG_DIGPROG_MAJOR_LOWER_MASK (0xFF00U)
  22956. #define USB_ANALOG_DIGPROG_MAJOR_LOWER_SHIFT (8U)
  22957. #define USB_ANALOG_DIGPROG_MAJOR_LOWER(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_DIGPROG_MAJOR_LOWER_SHIFT)) & USB_ANALOG_DIGPROG_MAJOR_LOWER_MASK)
  22958. #define USB_ANALOG_DIGPROG_MAJOR_UPPER_MASK (0xFF0000U)
  22959. #define USB_ANALOG_DIGPROG_MAJOR_UPPER_SHIFT (16U)
  22960. #define USB_ANALOG_DIGPROG_MAJOR_UPPER(x) (((uint32_t)(((uint32_t)(x)) << USB_ANALOG_DIGPROG_MAJOR_UPPER_SHIFT)) & USB_ANALOG_DIGPROG_MAJOR_UPPER_MASK)
  22961. /*!
  22962. * @}
  22963. */ /* end of group USB_ANALOG_Register_Masks */
  22964. /* USB_ANALOG - Peripheral instance base addresses */
  22965. /** Peripheral USB_ANALOG base address */
  22966. #define USB_ANALOG_BASE (0x400D8000u)
  22967. /** Peripheral USB_ANALOG base pointer */
  22968. #define USB_ANALOG ((USB_ANALOG_Type *)USB_ANALOG_BASE)
  22969. /** Array initializer of USB_ANALOG peripheral base addresses */
  22970. #define USB_ANALOG_BASE_ADDRS { USB_ANALOG_BASE }
  22971. /** Array initializer of USB_ANALOG peripheral base pointers */
  22972. #define USB_ANALOG_BASE_PTRS { USB_ANALOG }
  22973. /*!
  22974. * @}
  22975. */ /* end of group USB_ANALOG_Peripheral_Access_Layer */
  22976. /* ----------------------------------------------------------------------------
  22977. -- USDHC Peripheral Access Layer
  22978. ---------------------------------------------------------------------------- */
  22979. /*!
  22980. * @addtogroup USDHC_Peripheral_Access_Layer USDHC Peripheral Access Layer
  22981. * @{
  22982. */
  22983. /** USDHC - Register Layout Typedef */
  22984. typedef struct {
  22985. __IO uint32_t DS_ADDR; /**< DMA System Address, offset: 0x0 */
  22986. __IO uint32_t BLK_ATT; /**< Block Attributes, offset: 0x4 */
  22987. __IO uint32_t CMD_ARG; /**< Command Argument, offset: 0x8 */
  22988. __IO uint32_t CMD_XFR_TYP; /**< Command Transfer Type, offset: 0xC */
  22989. __I uint32_t CMD_RSP0; /**< Command Response0, offset: 0x10 */
  22990. __I uint32_t CMD_RSP1; /**< Command Response1, offset: 0x14 */
  22991. __I uint32_t CMD_RSP2; /**< Command Response2, offset: 0x18 */
  22992. __I uint32_t CMD_RSP3; /**< Command Response3, offset: 0x1C */
  22993. __IO uint32_t DATA_BUFF_ACC_PORT; /**< Data Buffer Access Port, offset: 0x20 */
  22994. __I uint32_t PRES_STATE; /**< Present State, offset: 0x24 */
  22995. __IO uint32_t PROT_CTRL; /**< Protocol Control, offset: 0x28 */
  22996. __IO uint32_t SYS_CTRL; /**< System Control, offset: 0x2C */
  22997. __IO uint32_t INT_STATUS; /**< Interrupt Status, offset: 0x30 */
  22998. __IO uint32_t INT_STATUS_EN; /**< Interrupt Status Enable, offset: 0x34 */
  22999. __IO uint32_t INT_SIGNAL_EN; /**< Interrupt Signal Enable, offset: 0x38 */
  23000. __IO uint32_t AUTOCMD12_ERR_STATUS; /**< Auto CMD12 Error Status, offset: 0x3C */
  23001. __IO uint32_t HOST_CTRL_CAP; /**< Host Controller Capabilities, offset: 0x40 */
  23002. __IO uint32_t WTMK_LVL; /**< Watermark Level, offset: 0x44 */
  23003. __IO uint32_t MIX_CTRL; /**< Mixer Control, offset: 0x48 */
  23004. uint8_t RESERVED_0[4];
  23005. __O uint32_t FORCE_EVENT; /**< Force Event, offset: 0x50 */
  23006. __I uint32_t ADMA_ERR_STATUS; /**< ADMA Error Status Register, offset: 0x54 */
  23007. __IO uint32_t ADMA_SYS_ADDR; /**< ADMA System Address, offset: 0x58 */
  23008. uint8_t RESERVED_1[4];
  23009. __IO uint32_t DLL_CTRL; /**< DLL (Delay Line) Control, offset: 0x60 */
  23010. __I uint32_t DLL_STATUS; /**< DLL Status, offset: 0x64 */
  23011. __IO uint32_t CLK_TUNE_CTRL_STATUS; /**< CLK Tuning Control and Status, offset: 0x68 */
  23012. uint8_t RESERVED_2[84];
  23013. __IO uint32_t VEND_SPEC; /**< Vendor Specific Register, offset: 0xC0 */
  23014. __IO uint32_t MMC_BOOT; /**< MMC Boot Register, offset: 0xC4 */
  23015. __IO uint32_t VEND_SPEC2; /**< Vendor Specific 2 Register, offset: 0xC8 */
  23016. __IO uint32_t TUNING_CTRL; /**< Tuning Control Register, offset: 0xCC */
  23017. } USDHC_Type;
  23018. /* ----------------------------------------------------------------------------
  23019. -- USDHC Register Masks
  23020. ---------------------------------------------------------------------------- */
  23021. /*!
  23022. * @addtogroup USDHC_Register_Masks USDHC Register Masks
  23023. * @{
  23024. */
  23025. /*! @name DS_ADDR - DMA System Address */
  23026. #define USDHC_DS_ADDR_DS_ADDR_MASK (0xFFFFFFFFU)
  23027. #define USDHC_DS_ADDR_DS_ADDR_SHIFT (0U)
  23028. #define USDHC_DS_ADDR_DS_ADDR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DS_ADDR_DS_ADDR_SHIFT)) & USDHC_DS_ADDR_DS_ADDR_MASK)
  23029. /*! @name BLK_ATT - Block Attributes */
  23030. #define USDHC_BLK_ATT_BLKSIZE_MASK (0x1FFFU)
  23031. #define USDHC_BLK_ATT_BLKSIZE_SHIFT (0U)
  23032. #define USDHC_BLK_ATT_BLKSIZE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_BLK_ATT_BLKSIZE_SHIFT)) & USDHC_BLK_ATT_BLKSIZE_MASK)
  23033. #define USDHC_BLK_ATT_BLKCNT_MASK (0xFFFF0000U)
  23034. #define USDHC_BLK_ATT_BLKCNT_SHIFT (16U)
  23035. #define USDHC_BLK_ATT_BLKCNT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_BLK_ATT_BLKCNT_SHIFT)) & USDHC_BLK_ATT_BLKCNT_MASK)
  23036. /*! @name CMD_ARG - Command Argument */
  23037. #define USDHC_CMD_ARG_CMDARG_MASK (0xFFFFFFFFU)
  23038. #define USDHC_CMD_ARG_CMDARG_SHIFT (0U)
  23039. #define USDHC_CMD_ARG_CMDARG(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_ARG_CMDARG_SHIFT)) & USDHC_CMD_ARG_CMDARG_MASK)
  23040. /*! @name CMD_XFR_TYP - Command Transfer Type */
  23041. #define USDHC_CMD_XFR_TYP_RSPTYP_MASK (0x30000U)
  23042. #define USDHC_CMD_XFR_TYP_RSPTYP_SHIFT (16U)
  23043. #define USDHC_CMD_XFR_TYP_RSPTYP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_RSPTYP_SHIFT)) & USDHC_CMD_XFR_TYP_RSPTYP_MASK)
  23044. #define USDHC_CMD_XFR_TYP_CCCEN_MASK (0x80000U)
  23045. #define USDHC_CMD_XFR_TYP_CCCEN_SHIFT (19U)
  23046. #define USDHC_CMD_XFR_TYP_CCCEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_CCCEN_SHIFT)) & USDHC_CMD_XFR_TYP_CCCEN_MASK)
  23047. #define USDHC_CMD_XFR_TYP_CICEN_MASK (0x100000U)
  23048. #define USDHC_CMD_XFR_TYP_CICEN_SHIFT (20U)
  23049. #define USDHC_CMD_XFR_TYP_CICEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_CICEN_SHIFT)) & USDHC_CMD_XFR_TYP_CICEN_MASK)
  23050. #define USDHC_CMD_XFR_TYP_DPSEL_MASK (0x200000U)
  23051. #define USDHC_CMD_XFR_TYP_DPSEL_SHIFT (21U)
  23052. #define USDHC_CMD_XFR_TYP_DPSEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_DPSEL_SHIFT)) & USDHC_CMD_XFR_TYP_DPSEL_MASK)
  23053. #define USDHC_CMD_XFR_TYP_CMDTYP_MASK (0xC00000U)
  23054. #define USDHC_CMD_XFR_TYP_CMDTYP_SHIFT (22U)
  23055. #define USDHC_CMD_XFR_TYP_CMDTYP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_CMDTYP_SHIFT)) & USDHC_CMD_XFR_TYP_CMDTYP_MASK)
  23056. #define USDHC_CMD_XFR_TYP_CMDINX_MASK (0x3F000000U)
  23057. #define USDHC_CMD_XFR_TYP_CMDINX_SHIFT (24U)
  23058. #define USDHC_CMD_XFR_TYP_CMDINX(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_XFR_TYP_CMDINX_SHIFT)) & USDHC_CMD_XFR_TYP_CMDINX_MASK)
  23059. /*! @name CMD_RSP0 - Command Response0 */
  23060. #define USDHC_CMD_RSP0_CMDRSP0_MASK (0xFFFFFFFFU)
  23061. #define USDHC_CMD_RSP0_CMDRSP0_SHIFT (0U)
  23062. #define USDHC_CMD_RSP0_CMDRSP0(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_RSP0_CMDRSP0_SHIFT)) & USDHC_CMD_RSP0_CMDRSP0_MASK)
  23063. /*! @name CMD_RSP1 - Command Response1 */
  23064. #define USDHC_CMD_RSP1_CMDRSP1_MASK (0xFFFFFFFFU)
  23065. #define USDHC_CMD_RSP1_CMDRSP1_SHIFT (0U)
  23066. #define USDHC_CMD_RSP1_CMDRSP1(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_RSP1_CMDRSP1_SHIFT)) & USDHC_CMD_RSP1_CMDRSP1_MASK)
  23067. /*! @name CMD_RSP2 - Command Response2 */
  23068. #define USDHC_CMD_RSP2_CMDRSP2_MASK (0xFFFFFFFFU)
  23069. #define USDHC_CMD_RSP2_CMDRSP2_SHIFT (0U)
  23070. #define USDHC_CMD_RSP2_CMDRSP2(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_RSP2_CMDRSP2_SHIFT)) & USDHC_CMD_RSP2_CMDRSP2_MASK)
  23071. /*! @name CMD_RSP3 - Command Response3 */
  23072. #define USDHC_CMD_RSP3_CMDRSP3_MASK (0xFFFFFFFFU)
  23073. #define USDHC_CMD_RSP3_CMDRSP3_SHIFT (0U)
  23074. #define USDHC_CMD_RSP3_CMDRSP3(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CMD_RSP3_CMDRSP3_SHIFT)) & USDHC_CMD_RSP3_CMDRSP3_MASK)
  23075. /*! @name DATA_BUFF_ACC_PORT - Data Buffer Access Port */
  23076. #define USDHC_DATA_BUFF_ACC_PORT_DATCONT_MASK (0xFFFFFFFFU)
  23077. #define USDHC_DATA_BUFF_ACC_PORT_DATCONT_SHIFT (0U)
  23078. #define USDHC_DATA_BUFF_ACC_PORT_DATCONT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DATA_BUFF_ACC_PORT_DATCONT_SHIFT)) & USDHC_DATA_BUFF_ACC_PORT_DATCONT_MASK)
  23079. /*! @name PRES_STATE - Present State */
  23080. #define USDHC_PRES_STATE_CIHB_MASK (0x1U)
  23081. #define USDHC_PRES_STATE_CIHB_SHIFT (0U)
  23082. #define USDHC_PRES_STATE_CIHB(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CIHB_SHIFT)) & USDHC_PRES_STATE_CIHB_MASK)
  23083. #define USDHC_PRES_STATE_CDIHB_MASK (0x2U)
  23084. #define USDHC_PRES_STATE_CDIHB_SHIFT (1U)
  23085. #define USDHC_PRES_STATE_CDIHB(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CDIHB_SHIFT)) & USDHC_PRES_STATE_CDIHB_MASK)
  23086. #define USDHC_PRES_STATE_DLA_MASK (0x4U)
  23087. #define USDHC_PRES_STATE_DLA_SHIFT (2U)
  23088. #define USDHC_PRES_STATE_DLA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_DLA_SHIFT)) & USDHC_PRES_STATE_DLA_MASK)
  23089. #define USDHC_PRES_STATE_SDSTB_MASK (0x8U)
  23090. #define USDHC_PRES_STATE_SDSTB_SHIFT (3U)
  23091. #define USDHC_PRES_STATE_SDSTB(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_SDSTB_SHIFT)) & USDHC_PRES_STATE_SDSTB_MASK)
  23092. #define USDHC_PRES_STATE_IPGOFF_MASK (0x10U)
  23093. #define USDHC_PRES_STATE_IPGOFF_SHIFT (4U)
  23094. #define USDHC_PRES_STATE_IPGOFF(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_IPGOFF_SHIFT)) & USDHC_PRES_STATE_IPGOFF_MASK)
  23095. #define USDHC_PRES_STATE_HCKOFF_MASK (0x20U)
  23096. #define USDHC_PRES_STATE_HCKOFF_SHIFT (5U)
  23097. #define USDHC_PRES_STATE_HCKOFF(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_HCKOFF_SHIFT)) & USDHC_PRES_STATE_HCKOFF_MASK)
  23098. #define USDHC_PRES_STATE_PEROFF_MASK (0x40U)
  23099. #define USDHC_PRES_STATE_PEROFF_SHIFT (6U)
  23100. #define USDHC_PRES_STATE_PEROFF(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_PEROFF_SHIFT)) & USDHC_PRES_STATE_PEROFF_MASK)
  23101. #define USDHC_PRES_STATE_SDOFF_MASK (0x80U)
  23102. #define USDHC_PRES_STATE_SDOFF_SHIFT (7U)
  23103. #define USDHC_PRES_STATE_SDOFF(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_SDOFF_SHIFT)) & USDHC_PRES_STATE_SDOFF_MASK)
  23104. #define USDHC_PRES_STATE_WTA_MASK (0x100U)
  23105. #define USDHC_PRES_STATE_WTA_SHIFT (8U)
  23106. #define USDHC_PRES_STATE_WTA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_WTA_SHIFT)) & USDHC_PRES_STATE_WTA_MASK)
  23107. #define USDHC_PRES_STATE_RTA_MASK (0x200U)
  23108. #define USDHC_PRES_STATE_RTA_SHIFT (9U)
  23109. #define USDHC_PRES_STATE_RTA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_RTA_SHIFT)) & USDHC_PRES_STATE_RTA_MASK)
  23110. #define USDHC_PRES_STATE_BWEN_MASK (0x400U)
  23111. #define USDHC_PRES_STATE_BWEN_SHIFT (10U)
  23112. #define USDHC_PRES_STATE_BWEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_BWEN_SHIFT)) & USDHC_PRES_STATE_BWEN_MASK)
  23113. #define USDHC_PRES_STATE_BREN_MASK (0x800U)
  23114. #define USDHC_PRES_STATE_BREN_SHIFT (11U)
  23115. #define USDHC_PRES_STATE_BREN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_BREN_SHIFT)) & USDHC_PRES_STATE_BREN_MASK)
  23116. #define USDHC_PRES_STATE_RTR_MASK (0x1000U)
  23117. #define USDHC_PRES_STATE_RTR_SHIFT (12U)
  23118. #define USDHC_PRES_STATE_RTR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_RTR_SHIFT)) & USDHC_PRES_STATE_RTR_MASK)
  23119. #define USDHC_PRES_STATE_TSCD_MASK (0x8000U)
  23120. #define USDHC_PRES_STATE_TSCD_SHIFT (15U)
  23121. #define USDHC_PRES_STATE_TSCD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_TSCD_SHIFT)) & USDHC_PRES_STATE_TSCD_MASK)
  23122. #define USDHC_PRES_STATE_CINST_MASK (0x10000U)
  23123. #define USDHC_PRES_STATE_CINST_SHIFT (16U)
  23124. #define USDHC_PRES_STATE_CINST(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CINST_SHIFT)) & USDHC_PRES_STATE_CINST_MASK)
  23125. #define USDHC_PRES_STATE_CDPL_MASK (0x40000U)
  23126. #define USDHC_PRES_STATE_CDPL_SHIFT (18U)
  23127. #define USDHC_PRES_STATE_CDPL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CDPL_SHIFT)) & USDHC_PRES_STATE_CDPL_MASK)
  23128. #define USDHC_PRES_STATE_WPSPL_MASK (0x80000U)
  23129. #define USDHC_PRES_STATE_WPSPL_SHIFT (19U)
  23130. #define USDHC_PRES_STATE_WPSPL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_WPSPL_SHIFT)) & USDHC_PRES_STATE_WPSPL_MASK)
  23131. #define USDHC_PRES_STATE_CLSL_MASK (0x800000U)
  23132. #define USDHC_PRES_STATE_CLSL_SHIFT (23U)
  23133. #define USDHC_PRES_STATE_CLSL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_CLSL_SHIFT)) & USDHC_PRES_STATE_CLSL_MASK)
  23134. #define USDHC_PRES_STATE_DLSL_MASK (0xFF000000U)
  23135. #define USDHC_PRES_STATE_DLSL_SHIFT (24U)
  23136. #define USDHC_PRES_STATE_DLSL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PRES_STATE_DLSL_SHIFT)) & USDHC_PRES_STATE_DLSL_MASK)
  23137. /*! @name PROT_CTRL - Protocol Control */
  23138. #define USDHC_PROT_CTRL_LCTL_MASK (0x1U)
  23139. #define USDHC_PROT_CTRL_LCTL_SHIFT (0U)
  23140. #define USDHC_PROT_CTRL_LCTL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_LCTL_SHIFT)) & USDHC_PROT_CTRL_LCTL_MASK)
  23141. #define USDHC_PROT_CTRL_DTW_MASK (0x6U)
  23142. #define USDHC_PROT_CTRL_DTW_SHIFT (1U)
  23143. #define USDHC_PROT_CTRL_DTW(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_DTW_SHIFT)) & USDHC_PROT_CTRL_DTW_MASK)
  23144. #define USDHC_PROT_CTRL_D3CD_MASK (0x8U)
  23145. #define USDHC_PROT_CTRL_D3CD_SHIFT (3U)
  23146. #define USDHC_PROT_CTRL_D3CD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_D3CD_SHIFT)) & USDHC_PROT_CTRL_D3CD_MASK)
  23147. #define USDHC_PROT_CTRL_EMODE_MASK (0x30U)
  23148. #define USDHC_PROT_CTRL_EMODE_SHIFT (4U)
  23149. #define USDHC_PROT_CTRL_EMODE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_EMODE_SHIFT)) & USDHC_PROT_CTRL_EMODE_MASK)
  23150. #define USDHC_PROT_CTRL_CDTL_MASK (0x40U)
  23151. #define USDHC_PROT_CTRL_CDTL_SHIFT (6U)
  23152. #define USDHC_PROT_CTRL_CDTL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_CDTL_SHIFT)) & USDHC_PROT_CTRL_CDTL_MASK)
  23153. #define USDHC_PROT_CTRL_CDSS_MASK (0x80U)
  23154. #define USDHC_PROT_CTRL_CDSS_SHIFT (7U)
  23155. #define USDHC_PROT_CTRL_CDSS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_CDSS_SHIFT)) & USDHC_PROT_CTRL_CDSS_MASK)
  23156. #define USDHC_PROT_CTRL_DMASEL_MASK (0x300U)
  23157. #define USDHC_PROT_CTRL_DMASEL_SHIFT (8U)
  23158. #define USDHC_PROT_CTRL_DMASEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_DMASEL_SHIFT)) & USDHC_PROT_CTRL_DMASEL_MASK)
  23159. #define USDHC_PROT_CTRL_SABGREQ_MASK (0x10000U)
  23160. #define USDHC_PROT_CTRL_SABGREQ_SHIFT (16U)
  23161. #define USDHC_PROT_CTRL_SABGREQ(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_SABGREQ_SHIFT)) & USDHC_PROT_CTRL_SABGREQ_MASK)
  23162. #define USDHC_PROT_CTRL_CREQ_MASK (0x20000U)
  23163. #define USDHC_PROT_CTRL_CREQ_SHIFT (17U)
  23164. #define USDHC_PROT_CTRL_CREQ(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_CREQ_SHIFT)) & USDHC_PROT_CTRL_CREQ_MASK)
  23165. #define USDHC_PROT_CTRL_RWCTL_MASK (0x40000U)
  23166. #define USDHC_PROT_CTRL_RWCTL_SHIFT (18U)
  23167. #define USDHC_PROT_CTRL_RWCTL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_RWCTL_SHIFT)) & USDHC_PROT_CTRL_RWCTL_MASK)
  23168. #define USDHC_PROT_CTRL_IABG_MASK (0x80000U)
  23169. #define USDHC_PROT_CTRL_IABG_SHIFT (19U)
  23170. #define USDHC_PROT_CTRL_IABG(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_IABG_SHIFT)) & USDHC_PROT_CTRL_IABG_MASK)
  23171. #define USDHC_PROT_CTRL_RD_DONE_NO_8CLK_MASK (0x100000U)
  23172. #define USDHC_PROT_CTRL_RD_DONE_NO_8CLK_SHIFT (20U)
  23173. #define USDHC_PROT_CTRL_RD_DONE_NO_8CLK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_RD_DONE_NO_8CLK_SHIFT)) & USDHC_PROT_CTRL_RD_DONE_NO_8CLK_MASK)
  23174. #define USDHC_PROT_CTRL_WECINT_MASK (0x1000000U)
  23175. #define USDHC_PROT_CTRL_WECINT_SHIFT (24U)
  23176. #define USDHC_PROT_CTRL_WECINT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_WECINT_SHIFT)) & USDHC_PROT_CTRL_WECINT_MASK)
  23177. #define USDHC_PROT_CTRL_WECINS_MASK (0x2000000U)
  23178. #define USDHC_PROT_CTRL_WECINS_SHIFT (25U)
  23179. #define USDHC_PROT_CTRL_WECINS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_WECINS_SHIFT)) & USDHC_PROT_CTRL_WECINS_MASK)
  23180. #define USDHC_PROT_CTRL_WECRM_MASK (0x4000000U)
  23181. #define USDHC_PROT_CTRL_WECRM_SHIFT (26U)
  23182. #define USDHC_PROT_CTRL_WECRM(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_WECRM_SHIFT)) & USDHC_PROT_CTRL_WECRM_MASK)
  23183. #define USDHC_PROT_CTRL_BURST_LEN_EN_MASK (0x38000000U)
  23184. #define USDHC_PROT_CTRL_BURST_LEN_EN_SHIFT (27U)
  23185. #define USDHC_PROT_CTRL_BURST_LEN_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_BURST_LEN_EN_SHIFT)) & USDHC_PROT_CTRL_BURST_LEN_EN_MASK)
  23186. #define USDHC_PROT_CTRL_NON_EXACT_BLK_RD_MASK (0x40000000U)
  23187. #define USDHC_PROT_CTRL_NON_EXACT_BLK_RD_SHIFT (30U)
  23188. #define USDHC_PROT_CTRL_NON_EXACT_BLK_RD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_PROT_CTRL_NON_EXACT_BLK_RD_SHIFT)) & USDHC_PROT_CTRL_NON_EXACT_BLK_RD_MASK)
  23189. /*! @name SYS_CTRL - System Control */
  23190. #define USDHC_SYS_CTRL_DVS_MASK (0xF0U)
  23191. #define USDHC_SYS_CTRL_DVS_SHIFT (4U)
  23192. #define USDHC_SYS_CTRL_DVS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_DVS_SHIFT)) & USDHC_SYS_CTRL_DVS_MASK)
  23193. #define USDHC_SYS_CTRL_SDCLKFS_MASK (0xFF00U)
  23194. #define USDHC_SYS_CTRL_SDCLKFS_SHIFT (8U)
  23195. #define USDHC_SYS_CTRL_SDCLKFS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_SDCLKFS_SHIFT)) & USDHC_SYS_CTRL_SDCLKFS_MASK)
  23196. #define USDHC_SYS_CTRL_DTOCV_MASK (0xF0000U)
  23197. #define USDHC_SYS_CTRL_DTOCV_SHIFT (16U)
  23198. #define USDHC_SYS_CTRL_DTOCV(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_DTOCV_SHIFT)) & USDHC_SYS_CTRL_DTOCV_MASK)
  23199. #define USDHC_SYS_CTRL_IPP_RST_N_MASK (0x800000U)
  23200. #define USDHC_SYS_CTRL_IPP_RST_N_SHIFT (23U)
  23201. #define USDHC_SYS_CTRL_IPP_RST_N(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_IPP_RST_N_SHIFT)) & USDHC_SYS_CTRL_IPP_RST_N_MASK)
  23202. #define USDHC_SYS_CTRL_RSTA_MASK (0x1000000U)
  23203. #define USDHC_SYS_CTRL_RSTA_SHIFT (24U)
  23204. #define USDHC_SYS_CTRL_RSTA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_RSTA_SHIFT)) & USDHC_SYS_CTRL_RSTA_MASK)
  23205. #define USDHC_SYS_CTRL_RSTC_MASK (0x2000000U)
  23206. #define USDHC_SYS_CTRL_RSTC_SHIFT (25U)
  23207. #define USDHC_SYS_CTRL_RSTC(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_RSTC_SHIFT)) & USDHC_SYS_CTRL_RSTC_MASK)
  23208. #define USDHC_SYS_CTRL_RSTD_MASK (0x4000000U)
  23209. #define USDHC_SYS_CTRL_RSTD_SHIFT (26U)
  23210. #define USDHC_SYS_CTRL_RSTD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_RSTD_SHIFT)) & USDHC_SYS_CTRL_RSTD_MASK)
  23211. #define USDHC_SYS_CTRL_INITA_MASK (0x8000000U)
  23212. #define USDHC_SYS_CTRL_INITA_SHIFT (27U)
  23213. #define USDHC_SYS_CTRL_INITA(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_INITA_SHIFT)) & USDHC_SYS_CTRL_INITA_MASK)
  23214. #define USDHC_SYS_CTRL_RSTT_MASK (0x10000000U)
  23215. #define USDHC_SYS_CTRL_RSTT_SHIFT (28U)
  23216. #define USDHC_SYS_CTRL_RSTT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_SYS_CTRL_RSTT_SHIFT)) & USDHC_SYS_CTRL_RSTT_MASK)
  23217. /*! @name INT_STATUS - Interrupt Status */
  23218. #define USDHC_INT_STATUS_CC_MASK (0x1U)
  23219. #define USDHC_INT_STATUS_CC_SHIFT (0U)
  23220. #define USDHC_INT_STATUS_CC(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CC_SHIFT)) & USDHC_INT_STATUS_CC_MASK)
  23221. #define USDHC_INT_STATUS_TC_MASK (0x2U)
  23222. #define USDHC_INT_STATUS_TC_SHIFT (1U)
  23223. #define USDHC_INT_STATUS_TC(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_TC_SHIFT)) & USDHC_INT_STATUS_TC_MASK)
  23224. #define USDHC_INT_STATUS_BGE_MASK (0x4U)
  23225. #define USDHC_INT_STATUS_BGE_SHIFT (2U)
  23226. #define USDHC_INT_STATUS_BGE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_BGE_SHIFT)) & USDHC_INT_STATUS_BGE_MASK)
  23227. #define USDHC_INT_STATUS_DINT_MASK (0x8U)
  23228. #define USDHC_INT_STATUS_DINT_SHIFT (3U)
  23229. #define USDHC_INT_STATUS_DINT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DINT_SHIFT)) & USDHC_INT_STATUS_DINT_MASK)
  23230. #define USDHC_INT_STATUS_BWR_MASK (0x10U)
  23231. #define USDHC_INT_STATUS_BWR_SHIFT (4U)
  23232. #define USDHC_INT_STATUS_BWR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_BWR_SHIFT)) & USDHC_INT_STATUS_BWR_MASK)
  23233. #define USDHC_INT_STATUS_BRR_MASK (0x20U)
  23234. #define USDHC_INT_STATUS_BRR_SHIFT (5U)
  23235. #define USDHC_INT_STATUS_BRR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_BRR_SHIFT)) & USDHC_INT_STATUS_BRR_MASK)
  23236. #define USDHC_INT_STATUS_CINS_MASK (0x40U)
  23237. #define USDHC_INT_STATUS_CINS_SHIFT (6U)
  23238. #define USDHC_INT_STATUS_CINS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CINS_SHIFT)) & USDHC_INT_STATUS_CINS_MASK)
  23239. #define USDHC_INT_STATUS_CRM_MASK (0x80U)
  23240. #define USDHC_INT_STATUS_CRM_SHIFT (7U)
  23241. #define USDHC_INT_STATUS_CRM(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CRM_SHIFT)) & USDHC_INT_STATUS_CRM_MASK)
  23242. #define USDHC_INT_STATUS_CINT_MASK (0x100U)
  23243. #define USDHC_INT_STATUS_CINT_SHIFT (8U)
  23244. #define USDHC_INT_STATUS_CINT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CINT_SHIFT)) & USDHC_INT_STATUS_CINT_MASK)
  23245. #define USDHC_INT_STATUS_RTE_MASK (0x1000U)
  23246. #define USDHC_INT_STATUS_RTE_SHIFT (12U)
  23247. #define USDHC_INT_STATUS_RTE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_RTE_SHIFT)) & USDHC_INT_STATUS_RTE_MASK)
  23248. #define USDHC_INT_STATUS_TP_MASK (0x4000U)
  23249. #define USDHC_INT_STATUS_TP_SHIFT (14U)
  23250. #define USDHC_INT_STATUS_TP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_TP_SHIFT)) & USDHC_INT_STATUS_TP_MASK)
  23251. #define USDHC_INT_STATUS_CTOE_MASK (0x10000U)
  23252. #define USDHC_INT_STATUS_CTOE_SHIFT (16U)
  23253. #define USDHC_INT_STATUS_CTOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CTOE_SHIFT)) & USDHC_INT_STATUS_CTOE_MASK)
  23254. #define USDHC_INT_STATUS_CCE_MASK (0x20000U)
  23255. #define USDHC_INT_STATUS_CCE_SHIFT (17U)
  23256. #define USDHC_INT_STATUS_CCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CCE_SHIFT)) & USDHC_INT_STATUS_CCE_MASK)
  23257. #define USDHC_INT_STATUS_CEBE_MASK (0x40000U)
  23258. #define USDHC_INT_STATUS_CEBE_SHIFT (18U)
  23259. #define USDHC_INT_STATUS_CEBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CEBE_SHIFT)) & USDHC_INT_STATUS_CEBE_MASK)
  23260. #define USDHC_INT_STATUS_CIE_MASK (0x80000U)
  23261. #define USDHC_INT_STATUS_CIE_SHIFT (19U)
  23262. #define USDHC_INT_STATUS_CIE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_CIE_SHIFT)) & USDHC_INT_STATUS_CIE_MASK)
  23263. #define USDHC_INT_STATUS_DTOE_MASK (0x100000U)
  23264. #define USDHC_INT_STATUS_DTOE_SHIFT (20U)
  23265. #define USDHC_INT_STATUS_DTOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DTOE_SHIFT)) & USDHC_INT_STATUS_DTOE_MASK)
  23266. #define USDHC_INT_STATUS_DCE_MASK (0x200000U)
  23267. #define USDHC_INT_STATUS_DCE_SHIFT (21U)
  23268. #define USDHC_INT_STATUS_DCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DCE_SHIFT)) & USDHC_INT_STATUS_DCE_MASK)
  23269. #define USDHC_INT_STATUS_DEBE_MASK (0x400000U)
  23270. #define USDHC_INT_STATUS_DEBE_SHIFT (22U)
  23271. #define USDHC_INT_STATUS_DEBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DEBE_SHIFT)) & USDHC_INT_STATUS_DEBE_MASK)
  23272. #define USDHC_INT_STATUS_AC12E_MASK (0x1000000U)
  23273. #define USDHC_INT_STATUS_AC12E_SHIFT (24U)
  23274. #define USDHC_INT_STATUS_AC12E(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_AC12E_SHIFT)) & USDHC_INT_STATUS_AC12E_MASK)
  23275. #define USDHC_INT_STATUS_TNE_MASK (0x4000000U)
  23276. #define USDHC_INT_STATUS_TNE_SHIFT (26U)
  23277. #define USDHC_INT_STATUS_TNE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_TNE_SHIFT)) & USDHC_INT_STATUS_TNE_MASK)
  23278. #define USDHC_INT_STATUS_DMAE_MASK (0x10000000U)
  23279. #define USDHC_INT_STATUS_DMAE_SHIFT (28U)
  23280. #define USDHC_INT_STATUS_DMAE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_DMAE_SHIFT)) & USDHC_INT_STATUS_DMAE_MASK)
  23281. /*! @name INT_STATUS_EN - Interrupt Status Enable */
  23282. #define USDHC_INT_STATUS_EN_CCSEN_MASK (0x1U)
  23283. #define USDHC_INT_STATUS_EN_CCSEN_SHIFT (0U)
  23284. #define USDHC_INT_STATUS_EN_CCSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CCSEN_SHIFT)) & USDHC_INT_STATUS_EN_CCSEN_MASK)
  23285. #define USDHC_INT_STATUS_EN_TCSEN_MASK (0x2U)
  23286. #define USDHC_INT_STATUS_EN_TCSEN_SHIFT (1U)
  23287. #define USDHC_INT_STATUS_EN_TCSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_TCSEN_SHIFT)) & USDHC_INT_STATUS_EN_TCSEN_MASK)
  23288. #define USDHC_INT_STATUS_EN_BGESEN_MASK (0x4U)
  23289. #define USDHC_INT_STATUS_EN_BGESEN_SHIFT (2U)
  23290. #define USDHC_INT_STATUS_EN_BGESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_BGESEN_SHIFT)) & USDHC_INT_STATUS_EN_BGESEN_MASK)
  23291. #define USDHC_INT_STATUS_EN_DINTSEN_MASK (0x8U)
  23292. #define USDHC_INT_STATUS_EN_DINTSEN_SHIFT (3U)
  23293. #define USDHC_INT_STATUS_EN_DINTSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DINTSEN_SHIFT)) & USDHC_INT_STATUS_EN_DINTSEN_MASK)
  23294. #define USDHC_INT_STATUS_EN_BWRSEN_MASK (0x10U)
  23295. #define USDHC_INT_STATUS_EN_BWRSEN_SHIFT (4U)
  23296. #define USDHC_INT_STATUS_EN_BWRSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_BWRSEN_SHIFT)) & USDHC_INT_STATUS_EN_BWRSEN_MASK)
  23297. #define USDHC_INT_STATUS_EN_BRRSEN_MASK (0x20U)
  23298. #define USDHC_INT_STATUS_EN_BRRSEN_SHIFT (5U)
  23299. #define USDHC_INT_STATUS_EN_BRRSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_BRRSEN_SHIFT)) & USDHC_INT_STATUS_EN_BRRSEN_MASK)
  23300. #define USDHC_INT_STATUS_EN_CINSSEN_MASK (0x40U)
  23301. #define USDHC_INT_STATUS_EN_CINSSEN_SHIFT (6U)
  23302. #define USDHC_INT_STATUS_EN_CINSSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CINSSEN_SHIFT)) & USDHC_INT_STATUS_EN_CINSSEN_MASK)
  23303. #define USDHC_INT_STATUS_EN_CRMSEN_MASK (0x80U)
  23304. #define USDHC_INT_STATUS_EN_CRMSEN_SHIFT (7U)
  23305. #define USDHC_INT_STATUS_EN_CRMSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CRMSEN_SHIFT)) & USDHC_INT_STATUS_EN_CRMSEN_MASK)
  23306. #define USDHC_INT_STATUS_EN_CINTSEN_MASK (0x100U)
  23307. #define USDHC_INT_STATUS_EN_CINTSEN_SHIFT (8U)
  23308. #define USDHC_INT_STATUS_EN_CINTSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CINTSEN_SHIFT)) & USDHC_INT_STATUS_EN_CINTSEN_MASK)
  23309. #define USDHC_INT_STATUS_EN_RTESEN_MASK (0x1000U)
  23310. #define USDHC_INT_STATUS_EN_RTESEN_SHIFT (12U)
  23311. #define USDHC_INT_STATUS_EN_RTESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_RTESEN_SHIFT)) & USDHC_INT_STATUS_EN_RTESEN_MASK)
  23312. #define USDHC_INT_STATUS_EN_TPSEN_MASK (0x4000U)
  23313. #define USDHC_INT_STATUS_EN_TPSEN_SHIFT (14U)
  23314. #define USDHC_INT_STATUS_EN_TPSEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_TPSEN_SHIFT)) & USDHC_INT_STATUS_EN_TPSEN_MASK)
  23315. #define USDHC_INT_STATUS_EN_CTOESEN_MASK (0x10000U)
  23316. #define USDHC_INT_STATUS_EN_CTOESEN_SHIFT (16U)
  23317. #define USDHC_INT_STATUS_EN_CTOESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CTOESEN_SHIFT)) & USDHC_INT_STATUS_EN_CTOESEN_MASK)
  23318. #define USDHC_INT_STATUS_EN_CCESEN_MASK (0x20000U)
  23319. #define USDHC_INT_STATUS_EN_CCESEN_SHIFT (17U)
  23320. #define USDHC_INT_STATUS_EN_CCESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CCESEN_SHIFT)) & USDHC_INT_STATUS_EN_CCESEN_MASK)
  23321. #define USDHC_INT_STATUS_EN_CEBESEN_MASK (0x40000U)
  23322. #define USDHC_INT_STATUS_EN_CEBESEN_SHIFT (18U)
  23323. #define USDHC_INT_STATUS_EN_CEBESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CEBESEN_SHIFT)) & USDHC_INT_STATUS_EN_CEBESEN_MASK)
  23324. #define USDHC_INT_STATUS_EN_CIESEN_MASK (0x80000U)
  23325. #define USDHC_INT_STATUS_EN_CIESEN_SHIFT (19U)
  23326. #define USDHC_INT_STATUS_EN_CIESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_CIESEN_SHIFT)) & USDHC_INT_STATUS_EN_CIESEN_MASK)
  23327. #define USDHC_INT_STATUS_EN_DTOESEN_MASK (0x100000U)
  23328. #define USDHC_INT_STATUS_EN_DTOESEN_SHIFT (20U)
  23329. #define USDHC_INT_STATUS_EN_DTOESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DTOESEN_SHIFT)) & USDHC_INT_STATUS_EN_DTOESEN_MASK)
  23330. #define USDHC_INT_STATUS_EN_DCESEN_MASK (0x200000U)
  23331. #define USDHC_INT_STATUS_EN_DCESEN_SHIFT (21U)
  23332. #define USDHC_INT_STATUS_EN_DCESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DCESEN_SHIFT)) & USDHC_INT_STATUS_EN_DCESEN_MASK)
  23333. #define USDHC_INT_STATUS_EN_DEBESEN_MASK (0x400000U)
  23334. #define USDHC_INT_STATUS_EN_DEBESEN_SHIFT (22U)
  23335. #define USDHC_INT_STATUS_EN_DEBESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DEBESEN_SHIFT)) & USDHC_INT_STATUS_EN_DEBESEN_MASK)
  23336. #define USDHC_INT_STATUS_EN_AC12ESEN_MASK (0x1000000U)
  23337. #define USDHC_INT_STATUS_EN_AC12ESEN_SHIFT (24U)
  23338. #define USDHC_INT_STATUS_EN_AC12ESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_AC12ESEN_SHIFT)) & USDHC_INT_STATUS_EN_AC12ESEN_MASK)
  23339. #define USDHC_INT_STATUS_EN_TNESEN_MASK (0x4000000U)
  23340. #define USDHC_INT_STATUS_EN_TNESEN_SHIFT (26U)
  23341. #define USDHC_INT_STATUS_EN_TNESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_TNESEN_SHIFT)) & USDHC_INT_STATUS_EN_TNESEN_MASK)
  23342. #define USDHC_INT_STATUS_EN_DMAESEN_MASK (0x10000000U)
  23343. #define USDHC_INT_STATUS_EN_DMAESEN_SHIFT (28U)
  23344. #define USDHC_INT_STATUS_EN_DMAESEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_STATUS_EN_DMAESEN_SHIFT)) & USDHC_INT_STATUS_EN_DMAESEN_MASK)
  23345. /*! @name INT_SIGNAL_EN - Interrupt Signal Enable */
  23346. #define USDHC_INT_SIGNAL_EN_CCIEN_MASK (0x1U)
  23347. #define USDHC_INT_SIGNAL_EN_CCIEN_SHIFT (0U)
  23348. #define USDHC_INT_SIGNAL_EN_CCIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CCIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CCIEN_MASK)
  23349. #define USDHC_INT_SIGNAL_EN_TCIEN_MASK (0x2U)
  23350. #define USDHC_INT_SIGNAL_EN_TCIEN_SHIFT (1U)
  23351. #define USDHC_INT_SIGNAL_EN_TCIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_TCIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_TCIEN_MASK)
  23352. #define USDHC_INT_SIGNAL_EN_BGEIEN_MASK (0x4U)
  23353. #define USDHC_INT_SIGNAL_EN_BGEIEN_SHIFT (2U)
  23354. #define USDHC_INT_SIGNAL_EN_BGEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_BGEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_BGEIEN_MASK)
  23355. #define USDHC_INT_SIGNAL_EN_DINTIEN_MASK (0x8U)
  23356. #define USDHC_INT_SIGNAL_EN_DINTIEN_SHIFT (3U)
  23357. #define USDHC_INT_SIGNAL_EN_DINTIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DINTIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DINTIEN_MASK)
  23358. #define USDHC_INT_SIGNAL_EN_BWRIEN_MASK (0x10U)
  23359. #define USDHC_INT_SIGNAL_EN_BWRIEN_SHIFT (4U)
  23360. #define USDHC_INT_SIGNAL_EN_BWRIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_BWRIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_BWRIEN_MASK)
  23361. #define USDHC_INT_SIGNAL_EN_BRRIEN_MASK (0x20U)
  23362. #define USDHC_INT_SIGNAL_EN_BRRIEN_SHIFT (5U)
  23363. #define USDHC_INT_SIGNAL_EN_BRRIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_BRRIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_BRRIEN_MASK)
  23364. #define USDHC_INT_SIGNAL_EN_CINSIEN_MASK (0x40U)
  23365. #define USDHC_INT_SIGNAL_EN_CINSIEN_SHIFT (6U)
  23366. #define USDHC_INT_SIGNAL_EN_CINSIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CINSIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CINSIEN_MASK)
  23367. #define USDHC_INT_SIGNAL_EN_CRMIEN_MASK (0x80U)
  23368. #define USDHC_INT_SIGNAL_EN_CRMIEN_SHIFT (7U)
  23369. #define USDHC_INT_SIGNAL_EN_CRMIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CRMIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CRMIEN_MASK)
  23370. #define USDHC_INT_SIGNAL_EN_CINTIEN_MASK (0x100U)
  23371. #define USDHC_INT_SIGNAL_EN_CINTIEN_SHIFT (8U)
  23372. #define USDHC_INT_SIGNAL_EN_CINTIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CINTIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CINTIEN_MASK)
  23373. #define USDHC_INT_SIGNAL_EN_RTEIEN_MASK (0x1000U)
  23374. #define USDHC_INT_SIGNAL_EN_RTEIEN_SHIFT (12U)
  23375. #define USDHC_INT_SIGNAL_EN_RTEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_RTEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_RTEIEN_MASK)
  23376. #define USDHC_INT_SIGNAL_EN_TPIEN_MASK (0x4000U)
  23377. #define USDHC_INT_SIGNAL_EN_TPIEN_SHIFT (14U)
  23378. #define USDHC_INT_SIGNAL_EN_TPIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_TPIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_TPIEN_MASK)
  23379. #define USDHC_INT_SIGNAL_EN_CTOEIEN_MASK (0x10000U)
  23380. #define USDHC_INT_SIGNAL_EN_CTOEIEN_SHIFT (16U)
  23381. #define USDHC_INT_SIGNAL_EN_CTOEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CTOEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CTOEIEN_MASK)
  23382. #define USDHC_INT_SIGNAL_EN_CCEIEN_MASK (0x20000U)
  23383. #define USDHC_INT_SIGNAL_EN_CCEIEN_SHIFT (17U)
  23384. #define USDHC_INT_SIGNAL_EN_CCEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CCEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CCEIEN_MASK)
  23385. #define USDHC_INT_SIGNAL_EN_CEBEIEN_MASK (0x40000U)
  23386. #define USDHC_INT_SIGNAL_EN_CEBEIEN_SHIFT (18U)
  23387. #define USDHC_INT_SIGNAL_EN_CEBEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CEBEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CEBEIEN_MASK)
  23388. #define USDHC_INT_SIGNAL_EN_CIEIEN_MASK (0x80000U)
  23389. #define USDHC_INT_SIGNAL_EN_CIEIEN_SHIFT (19U)
  23390. #define USDHC_INT_SIGNAL_EN_CIEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_CIEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_CIEIEN_MASK)
  23391. #define USDHC_INT_SIGNAL_EN_DTOEIEN_MASK (0x100000U)
  23392. #define USDHC_INT_SIGNAL_EN_DTOEIEN_SHIFT (20U)
  23393. #define USDHC_INT_SIGNAL_EN_DTOEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DTOEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DTOEIEN_MASK)
  23394. #define USDHC_INT_SIGNAL_EN_DCEIEN_MASK (0x200000U)
  23395. #define USDHC_INT_SIGNAL_EN_DCEIEN_SHIFT (21U)
  23396. #define USDHC_INT_SIGNAL_EN_DCEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DCEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DCEIEN_MASK)
  23397. #define USDHC_INT_SIGNAL_EN_DEBEIEN_MASK (0x400000U)
  23398. #define USDHC_INT_SIGNAL_EN_DEBEIEN_SHIFT (22U)
  23399. #define USDHC_INT_SIGNAL_EN_DEBEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DEBEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DEBEIEN_MASK)
  23400. #define USDHC_INT_SIGNAL_EN_AC12EIEN_MASK (0x1000000U)
  23401. #define USDHC_INT_SIGNAL_EN_AC12EIEN_SHIFT (24U)
  23402. #define USDHC_INT_SIGNAL_EN_AC12EIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_AC12EIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_AC12EIEN_MASK)
  23403. #define USDHC_INT_SIGNAL_EN_TNEIEN_MASK (0x4000000U)
  23404. #define USDHC_INT_SIGNAL_EN_TNEIEN_SHIFT (26U)
  23405. #define USDHC_INT_SIGNAL_EN_TNEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_TNEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_TNEIEN_MASK)
  23406. #define USDHC_INT_SIGNAL_EN_DMAEIEN_MASK (0x10000000U)
  23407. #define USDHC_INT_SIGNAL_EN_DMAEIEN_SHIFT (28U)
  23408. #define USDHC_INT_SIGNAL_EN_DMAEIEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_INT_SIGNAL_EN_DMAEIEN_SHIFT)) & USDHC_INT_SIGNAL_EN_DMAEIEN_MASK)
  23409. /*! @name AUTOCMD12_ERR_STATUS - Auto CMD12 Error Status */
  23410. #define USDHC_AUTOCMD12_ERR_STATUS_AC12NE_MASK (0x1U)
  23411. #define USDHC_AUTOCMD12_ERR_STATUS_AC12NE_SHIFT (0U)
  23412. #define USDHC_AUTOCMD12_ERR_STATUS_AC12NE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12NE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12NE_MASK)
  23413. #define USDHC_AUTOCMD12_ERR_STATUS_AC12TOE_MASK (0x2U)
  23414. #define USDHC_AUTOCMD12_ERR_STATUS_AC12TOE_SHIFT (1U)
  23415. #define USDHC_AUTOCMD12_ERR_STATUS_AC12TOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12TOE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12TOE_MASK)
  23416. #define USDHC_AUTOCMD12_ERR_STATUS_AC12EBE_MASK (0x4U)
  23417. #define USDHC_AUTOCMD12_ERR_STATUS_AC12EBE_SHIFT (2U)
  23418. #define USDHC_AUTOCMD12_ERR_STATUS_AC12EBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12EBE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12EBE_MASK)
  23419. #define USDHC_AUTOCMD12_ERR_STATUS_AC12CE_MASK (0x8U)
  23420. #define USDHC_AUTOCMD12_ERR_STATUS_AC12CE_SHIFT (3U)
  23421. #define USDHC_AUTOCMD12_ERR_STATUS_AC12CE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12CE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12CE_MASK)
  23422. #define USDHC_AUTOCMD12_ERR_STATUS_AC12IE_MASK (0x10U)
  23423. #define USDHC_AUTOCMD12_ERR_STATUS_AC12IE_SHIFT (4U)
  23424. #define USDHC_AUTOCMD12_ERR_STATUS_AC12IE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_AC12IE_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_AC12IE_MASK)
  23425. #define USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E_MASK (0x80U)
  23426. #define USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E_SHIFT (7U)
  23427. #define USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_CNIBAC12E_MASK)
  23428. #define USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING_MASK (0x400000U)
  23429. #define USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING_SHIFT (22U)
  23430. #define USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_EXECUTE_TUNING_MASK)
  23431. #define USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL_MASK (0x800000U)
  23432. #define USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL_SHIFT (23U)
  23433. #define USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL_SHIFT)) & USDHC_AUTOCMD12_ERR_STATUS_SMP_CLK_SEL_MASK)
  23434. /*! @name HOST_CTRL_CAP - Host Controller Capabilities */
  23435. #define USDHC_HOST_CTRL_CAP_SDR50_SUPPORT_MASK (0x1U)
  23436. #define USDHC_HOST_CTRL_CAP_SDR50_SUPPORT_SHIFT (0U)
  23437. #define USDHC_HOST_CTRL_CAP_SDR50_SUPPORT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_SDR50_SUPPORT_SHIFT)) & USDHC_HOST_CTRL_CAP_SDR50_SUPPORT_MASK)
  23438. #define USDHC_HOST_CTRL_CAP_SDR104_SUPPORT_MASK (0x2U)
  23439. #define USDHC_HOST_CTRL_CAP_SDR104_SUPPORT_SHIFT (1U)
  23440. #define USDHC_HOST_CTRL_CAP_SDR104_SUPPORT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_SDR104_SUPPORT_SHIFT)) & USDHC_HOST_CTRL_CAP_SDR104_SUPPORT_MASK)
  23441. #define USDHC_HOST_CTRL_CAP_DDR50_SUPPORT_MASK (0x4U)
  23442. #define USDHC_HOST_CTRL_CAP_DDR50_SUPPORT_SHIFT (2U)
  23443. #define USDHC_HOST_CTRL_CAP_DDR50_SUPPORT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_DDR50_SUPPORT_SHIFT)) & USDHC_HOST_CTRL_CAP_DDR50_SUPPORT_MASK)
  23444. #define USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING_MASK (0xF00U)
  23445. #define USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING_SHIFT (8U)
  23446. #define USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING_SHIFT)) & USDHC_HOST_CTRL_CAP_TIME_COUNT_RETUNING_MASK)
  23447. #define USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50_MASK (0x2000U)
  23448. #define USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50_SHIFT (13U)
  23449. #define USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50_SHIFT)) & USDHC_HOST_CTRL_CAP_USE_TUNING_SDR50_MASK)
  23450. #define USDHC_HOST_CTRL_CAP_RETUNING_MODE_MASK (0xC000U)
  23451. #define USDHC_HOST_CTRL_CAP_RETUNING_MODE_SHIFT (14U)
  23452. #define USDHC_HOST_CTRL_CAP_RETUNING_MODE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_RETUNING_MODE_SHIFT)) & USDHC_HOST_CTRL_CAP_RETUNING_MODE_MASK)
  23453. #define USDHC_HOST_CTRL_CAP_MBL_MASK (0x70000U)
  23454. #define USDHC_HOST_CTRL_CAP_MBL_SHIFT (16U)
  23455. #define USDHC_HOST_CTRL_CAP_MBL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_MBL_SHIFT)) & USDHC_HOST_CTRL_CAP_MBL_MASK)
  23456. #define USDHC_HOST_CTRL_CAP_ADMAS_MASK (0x100000U)
  23457. #define USDHC_HOST_CTRL_CAP_ADMAS_SHIFT (20U)
  23458. #define USDHC_HOST_CTRL_CAP_ADMAS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_ADMAS_SHIFT)) & USDHC_HOST_CTRL_CAP_ADMAS_MASK)
  23459. #define USDHC_HOST_CTRL_CAP_HSS_MASK (0x200000U)
  23460. #define USDHC_HOST_CTRL_CAP_HSS_SHIFT (21U)
  23461. #define USDHC_HOST_CTRL_CAP_HSS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_HSS_SHIFT)) & USDHC_HOST_CTRL_CAP_HSS_MASK)
  23462. #define USDHC_HOST_CTRL_CAP_DMAS_MASK (0x400000U)
  23463. #define USDHC_HOST_CTRL_CAP_DMAS_SHIFT (22U)
  23464. #define USDHC_HOST_CTRL_CAP_DMAS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_DMAS_SHIFT)) & USDHC_HOST_CTRL_CAP_DMAS_MASK)
  23465. #define USDHC_HOST_CTRL_CAP_SRS_MASK (0x800000U)
  23466. #define USDHC_HOST_CTRL_CAP_SRS_SHIFT (23U)
  23467. #define USDHC_HOST_CTRL_CAP_SRS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_SRS_SHIFT)) & USDHC_HOST_CTRL_CAP_SRS_MASK)
  23468. #define USDHC_HOST_CTRL_CAP_VS33_MASK (0x1000000U)
  23469. #define USDHC_HOST_CTRL_CAP_VS33_SHIFT (24U)
  23470. #define USDHC_HOST_CTRL_CAP_VS33(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_VS33_SHIFT)) & USDHC_HOST_CTRL_CAP_VS33_MASK)
  23471. #define USDHC_HOST_CTRL_CAP_VS30_MASK (0x2000000U)
  23472. #define USDHC_HOST_CTRL_CAP_VS30_SHIFT (25U)
  23473. #define USDHC_HOST_CTRL_CAP_VS30(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_VS30_SHIFT)) & USDHC_HOST_CTRL_CAP_VS30_MASK)
  23474. #define USDHC_HOST_CTRL_CAP_VS18_MASK (0x4000000U)
  23475. #define USDHC_HOST_CTRL_CAP_VS18_SHIFT (26U)
  23476. #define USDHC_HOST_CTRL_CAP_VS18(x) (((uint32_t)(((uint32_t)(x)) << USDHC_HOST_CTRL_CAP_VS18_SHIFT)) & USDHC_HOST_CTRL_CAP_VS18_MASK)
  23477. /*! @name WTMK_LVL - Watermark Level */
  23478. #define USDHC_WTMK_LVL_RD_WML_MASK (0xFFU)
  23479. #define USDHC_WTMK_LVL_RD_WML_SHIFT (0U)
  23480. #define USDHC_WTMK_LVL_RD_WML(x) (((uint32_t)(((uint32_t)(x)) << USDHC_WTMK_LVL_RD_WML_SHIFT)) & USDHC_WTMK_LVL_RD_WML_MASK)
  23481. #define USDHC_WTMK_LVL_RD_BRST_LEN_MASK (0x1F00U)
  23482. #define USDHC_WTMK_LVL_RD_BRST_LEN_SHIFT (8U)
  23483. #define USDHC_WTMK_LVL_RD_BRST_LEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_WTMK_LVL_RD_BRST_LEN_SHIFT)) & USDHC_WTMK_LVL_RD_BRST_LEN_MASK)
  23484. #define USDHC_WTMK_LVL_WR_WML_MASK (0xFF0000U)
  23485. #define USDHC_WTMK_LVL_WR_WML_SHIFT (16U)
  23486. #define USDHC_WTMK_LVL_WR_WML(x) (((uint32_t)(((uint32_t)(x)) << USDHC_WTMK_LVL_WR_WML_SHIFT)) & USDHC_WTMK_LVL_WR_WML_MASK)
  23487. #define USDHC_WTMK_LVL_WR_BRST_LEN_MASK (0x1F000000U)
  23488. #define USDHC_WTMK_LVL_WR_BRST_LEN_SHIFT (24U)
  23489. #define USDHC_WTMK_LVL_WR_BRST_LEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_WTMK_LVL_WR_BRST_LEN_SHIFT)) & USDHC_WTMK_LVL_WR_BRST_LEN_MASK)
  23490. /*! @name MIX_CTRL - Mixer Control */
  23491. #define USDHC_MIX_CTRL_DMAEN_MASK (0x1U)
  23492. #define USDHC_MIX_CTRL_DMAEN_SHIFT (0U)
  23493. #define USDHC_MIX_CTRL_DMAEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_DMAEN_SHIFT)) & USDHC_MIX_CTRL_DMAEN_MASK)
  23494. #define USDHC_MIX_CTRL_BCEN_MASK (0x2U)
  23495. #define USDHC_MIX_CTRL_BCEN_SHIFT (1U)
  23496. #define USDHC_MIX_CTRL_BCEN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_BCEN_SHIFT)) & USDHC_MIX_CTRL_BCEN_MASK)
  23497. #define USDHC_MIX_CTRL_AC12EN_MASK (0x4U)
  23498. #define USDHC_MIX_CTRL_AC12EN_SHIFT (2U)
  23499. #define USDHC_MIX_CTRL_AC12EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_AC12EN_SHIFT)) & USDHC_MIX_CTRL_AC12EN_MASK)
  23500. #define USDHC_MIX_CTRL_DDR_EN_MASK (0x8U)
  23501. #define USDHC_MIX_CTRL_DDR_EN_SHIFT (3U)
  23502. #define USDHC_MIX_CTRL_DDR_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_DDR_EN_SHIFT)) & USDHC_MIX_CTRL_DDR_EN_MASK)
  23503. #define USDHC_MIX_CTRL_DTDSEL_MASK (0x10U)
  23504. #define USDHC_MIX_CTRL_DTDSEL_SHIFT (4U)
  23505. #define USDHC_MIX_CTRL_DTDSEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_DTDSEL_SHIFT)) & USDHC_MIX_CTRL_DTDSEL_MASK)
  23506. #define USDHC_MIX_CTRL_MSBSEL_MASK (0x20U)
  23507. #define USDHC_MIX_CTRL_MSBSEL_SHIFT (5U)
  23508. #define USDHC_MIX_CTRL_MSBSEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_MSBSEL_SHIFT)) & USDHC_MIX_CTRL_MSBSEL_MASK)
  23509. #define USDHC_MIX_CTRL_NIBBLE_POS_MASK (0x40U)
  23510. #define USDHC_MIX_CTRL_NIBBLE_POS_SHIFT (6U)
  23511. #define USDHC_MIX_CTRL_NIBBLE_POS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_NIBBLE_POS_SHIFT)) & USDHC_MIX_CTRL_NIBBLE_POS_MASK)
  23512. #define USDHC_MIX_CTRL_AC23EN_MASK (0x80U)
  23513. #define USDHC_MIX_CTRL_AC23EN_SHIFT (7U)
  23514. #define USDHC_MIX_CTRL_AC23EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_AC23EN_SHIFT)) & USDHC_MIX_CTRL_AC23EN_MASK)
  23515. #define USDHC_MIX_CTRL_EXE_TUNE_MASK (0x400000U)
  23516. #define USDHC_MIX_CTRL_EXE_TUNE_SHIFT (22U)
  23517. #define USDHC_MIX_CTRL_EXE_TUNE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_EXE_TUNE_SHIFT)) & USDHC_MIX_CTRL_EXE_TUNE_MASK)
  23518. #define USDHC_MIX_CTRL_SMP_CLK_SEL_MASK (0x800000U)
  23519. #define USDHC_MIX_CTRL_SMP_CLK_SEL_SHIFT (23U)
  23520. #define USDHC_MIX_CTRL_SMP_CLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_SMP_CLK_SEL_SHIFT)) & USDHC_MIX_CTRL_SMP_CLK_SEL_MASK)
  23521. #define USDHC_MIX_CTRL_AUTO_TUNE_EN_MASK (0x1000000U)
  23522. #define USDHC_MIX_CTRL_AUTO_TUNE_EN_SHIFT (24U)
  23523. #define USDHC_MIX_CTRL_AUTO_TUNE_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_AUTO_TUNE_EN_SHIFT)) & USDHC_MIX_CTRL_AUTO_TUNE_EN_MASK)
  23524. #define USDHC_MIX_CTRL_FBCLK_SEL_MASK (0x2000000U)
  23525. #define USDHC_MIX_CTRL_FBCLK_SEL_SHIFT (25U)
  23526. #define USDHC_MIX_CTRL_FBCLK_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MIX_CTRL_FBCLK_SEL_SHIFT)) & USDHC_MIX_CTRL_FBCLK_SEL_MASK)
  23527. /*! @name FORCE_EVENT - Force Event */
  23528. #define USDHC_FORCE_EVENT_FEVTAC12NE_MASK (0x1U)
  23529. #define USDHC_FORCE_EVENT_FEVTAC12NE_SHIFT (0U)
  23530. #define USDHC_FORCE_EVENT_FEVTAC12NE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12NE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12NE_MASK)
  23531. #define USDHC_FORCE_EVENT_FEVTAC12TOE_MASK (0x2U)
  23532. #define USDHC_FORCE_EVENT_FEVTAC12TOE_SHIFT (1U)
  23533. #define USDHC_FORCE_EVENT_FEVTAC12TOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12TOE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12TOE_MASK)
  23534. #define USDHC_FORCE_EVENT_FEVTAC12CE_MASK (0x4U)
  23535. #define USDHC_FORCE_EVENT_FEVTAC12CE_SHIFT (2U)
  23536. #define USDHC_FORCE_EVENT_FEVTAC12CE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12CE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12CE_MASK)
  23537. #define USDHC_FORCE_EVENT_FEVTAC12EBE_MASK (0x8U)
  23538. #define USDHC_FORCE_EVENT_FEVTAC12EBE_SHIFT (3U)
  23539. #define USDHC_FORCE_EVENT_FEVTAC12EBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12EBE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12EBE_MASK)
  23540. #define USDHC_FORCE_EVENT_FEVTAC12IE_MASK (0x10U)
  23541. #define USDHC_FORCE_EVENT_FEVTAC12IE_SHIFT (4U)
  23542. #define USDHC_FORCE_EVENT_FEVTAC12IE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12IE_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12IE_MASK)
  23543. #define USDHC_FORCE_EVENT_FEVTCNIBAC12E_MASK (0x80U)
  23544. #define USDHC_FORCE_EVENT_FEVTCNIBAC12E_SHIFT (7U)
  23545. #define USDHC_FORCE_EVENT_FEVTCNIBAC12E(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCNIBAC12E_SHIFT)) & USDHC_FORCE_EVENT_FEVTCNIBAC12E_MASK)
  23546. #define USDHC_FORCE_EVENT_FEVTCTOE_MASK (0x10000U)
  23547. #define USDHC_FORCE_EVENT_FEVTCTOE_SHIFT (16U)
  23548. #define USDHC_FORCE_EVENT_FEVTCTOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCTOE_SHIFT)) & USDHC_FORCE_EVENT_FEVTCTOE_MASK)
  23549. #define USDHC_FORCE_EVENT_FEVTCCE_MASK (0x20000U)
  23550. #define USDHC_FORCE_EVENT_FEVTCCE_SHIFT (17U)
  23551. #define USDHC_FORCE_EVENT_FEVTCCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCCE_SHIFT)) & USDHC_FORCE_EVENT_FEVTCCE_MASK)
  23552. #define USDHC_FORCE_EVENT_FEVTCEBE_MASK (0x40000U)
  23553. #define USDHC_FORCE_EVENT_FEVTCEBE_SHIFT (18U)
  23554. #define USDHC_FORCE_EVENT_FEVTCEBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCEBE_SHIFT)) & USDHC_FORCE_EVENT_FEVTCEBE_MASK)
  23555. #define USDHC_FORCE_EVENT_FEVTCIE_MASK (0x80000U)
  23556. #define USDHC_FORCE_EVENT_FEVTCIE_SHIFT (19U)
  23557. #define USDHC_FORCE_EVENT_FEVTCIE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCIE_SHIFT)) & USDHC_FORCE_EVENT_FEVTCIE_MASK)
  23558. #define USDHC_FORCE_EVENT_FEVTDTOE_MASK (0x100000U)
  23559. #define USDHC_FORCE_EVENT_FEVTDTOE_SHIFT (20U)
  23560. #define USDHC_FORCE_EVENT_FEVTDTOE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTDTOE_SHIFT)) & USDHC_FORCE_EVENT_FEVTDTOE_MASK)
  23561. #define USDHC_FORCE_EVENT_FEVTDCE_MASK (0x200000U)
  23562. #define USDHC_FORCE_EVENT_FEVTDCE_SHIFT (21U)
  23563. #define USDHC_FORCE_EVENT_FEVTDCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTDCE_SHIFT)) & USDHC_FORCE_EVENT_FEVTDCE_MASK)
  23564. #define USDHC_FORCE_EVENT_FEVTDEBE_MASK (0x400000U)
  23565. #define USDHC_FORCE_EVENT_FEVTDEBE_SHIFT (22U)
  23566. #define USDHC_FORCE_EVENT_FEVTDEBE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTDEBE_SHIFT)) & USDHC_FORCE_EVENT_FEVTDEBE_MASK)
  23567. #define USDHC_FORCE_EVENT_FEVTAC12E_MASK (0x1000000U)
  23568. #define USDHC_FORCE_EVENT_FEVTAC12E_SHIFT (24U)
  23569. #define USDHC_FORCE_EVENT_FEVTAC12E(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTAC12E_SHIFT)) & USDHC_FORCE_EVENT_FEVTAC12E_MASK)
  23570. #define USDHC_FORCE_EVENT_FEVTTNE_MASK (0x4000000U)
  23571. #define USDHC_FORCE_EVENT_FEVTTNE_SHIFT (26U)
  23572. #define USDHC_FORCE_EVENT_FEVTTNE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTTNE_SHIFT)) & USDHC_FORCE_EVENT_FEVTTNE_MASK)
  23573. #define USDHC_FORCE_EVENT_FEVTDMAE_MASK (0x10000000U)
  23574. #define USDHC_FORCE_EVENT_FEVTDMAE_SHIFT (28U)
  23575. #define USDHC_FORCE_EVENT_FEVTDMAE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTDMAE_SHIFT)) & USDHC_FORCE_EVENT_FEVTDMAE_MASK)
  23576. #define USDHC_FORCE_EVENT_FEVTCINT_MASK (0x80000000U)
  23577. #define USDHC_FORCE_EVENT_FEVTCINT_SHIFT (31U)
  23578. #define USDHC_FORCE_EVENT_FEVTCINT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_FORCE_EVENT_FEVTCINT_SHIFT)) & USDHC_FORCE_EVENT_FEVTCINT_MASK)
  23579. /*! @name ADMA_ERR_STATUS - ADMA Error Status Register */
  23580. #define USDHC_ADMA_ERR_STATUS_ADMAES_MASK (0x3U)
  23581. #define USDHC_ADMA_ERR_STATUS_ADMAES_SHIFT (0U)
  23582. #define USDHC_ADMA_ERR_STATUS_ADMAES(x) (((uint32_t)(((uint32_t)(x)) << USDHC_ADMA_ERR_STATUS_ADMAES_SHIFT)) & USDHC_ADMA_ERR_STATUS_ADMAES_MASK)
  23583. #define USDHC_ADMA_ERR_STATUS_ADMALME_MASK (0x4U)
  23584. #define USDHC_ADMA_ERR_STATUS_ADMALME_SHIFT (2U)
  23585. #define USDHC_ADMA_ERR_STATUS_ADMALME(x) (((uint32_t)(((uint32_t)(x)) << USDHC_ADMA_ERR_STATUS_ADMALME_SHIFT)) & USDHC_ADMA_ERR_STATUS_ADMALME_MASK)
  23586. #define USDHC_ADMA_ERR_STATUS_ADMADCE_MASK (0x8U)
  23587. #define USDHC_ADMA_ERR_STATUS_ADMADCE_SHIFT (3U)
  23588. #define USDHC_ADMA_ERR_STATUS_ADMADCE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_ADMA_ERR_STATUS_ADMADCE_SHIFT)) & USDHC_ADMA_ERR_STATUS_ADMADCE_MASK)
  23589. /*! @name ADMA_SYS_ADDR - ADMA System Address */
  23590. #define USDHC_ADMA_SYS_ADDR_ADS_ADDR_MASK (0xFFFFFFFCU)
  23591. #define USDHC_ADMA_SYS_ADDR_ADS_ADDR_SHIFT (2U)
  23592. #define USDHC_ADMA_SYS_ADDR_ADS_ADDR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_ADMA_SYS_ADDR_ADS_ADDR_SHIFT)) & USDHC_ADMA_SYS_ADDR_ADS_ADDR_MASK)
  23593. /*! @name DLL_CTRL - DLL (Delay Line) Control */
  23594. #define USDHC_DLL_CTRL_DLL_CTRL_ENABLE_MASK (0x1U)
  23595. #define USDHC_DLL_CTRL_DLL_CTRL_ENABLE_SHIFT (0U)
  23596. #define USDHC_DLL_CTRL_DLL_CTRL_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_ENABLE_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_ENABLE_MASK)
  23597. #define USDHC_DLL_CTRL_DLL_CTRL_RESET_MASK (0x2U)
  23598. #define USDHC_DLL_CTRL_DLL_CTRL_RESET_SHIFT (1U)
  23599. #define USDHC_DLL_CTRL_DLL_CTRL_RESET(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_RESET_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_RESET_MASK)
  23600. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD_MASK (0x4U)
  23601. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD_SHIFT (2U)
  23602. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_FORCE_UPD_MASK)
  23603. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0_MASK (0x78U)
  23604. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0_SHIFT (3U)
  23605. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET0_MASK)
  23606. #define USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE_MASK (0x80U)
  23607. #define USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE_SHIFT (7U)
  23608. #define USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_GATE_UPDATE_MASK)
  23609. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_MASK (0x100U)
  23610. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_SHIFT (8U)
  23611. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_MASK)
  23612. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL_MASK (0xFE00U)
  23613. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL_SHIFT (9U)
  23614. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_OVERRIDE_VAL_MASK)
  23615. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1_MASK (0x70000U)
  23616. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1_SHIFT (16U)
  23617. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_DLY_TARGET1_MASK)
  23618. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT_MASK (0xFF00000U)
  23619. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT_SHIFT (20U)
  23620. #define USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_SLV_UPDATE_INT_MASK)
  23621. #define USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT_MASK (0xF0000000U)
  23622. #define USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT_SHIFT (28U)
  23623. #define USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT_SHIFT)) & USDHC_DLL_CTRL_DLL_CTRL_REF_UPDATE_INT_MASK)
  23624. /*! @name DLL_STATUS - DLL Status */
  23625. #define USDHC_DLL_STATUS_DLL_STS_SLV_LOCK_MASK (0x1U)
  23626. #define USDHC_DLL_STATUS_DLL_STS_SLV_LOCK_SHIFT (0U)
  23627. #define USDHC_DLL_STATUS_DLL_STS_SLV_LOCK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_STATUS_DLL_STS_SLV_LOCK_SHIFT)) & USDHC_DLL_STATUS_DLL_STS_SLV_LOCK_MASK)
  23628. #define USDHC_DLL_STATUS_DLL_STS_REF_LOCK_MASK (0x2U)
  23629. #define USDHC_DLL_STATUS_DLL_STS_REF_LOCK_SHIFT (1U)
  23630. #define USDHC_DLL_STATUS_DLL_STS_REF_LOCK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_STATUS_DLL_STS_REF_LOCK_SHIFT)) & USDHC_DLL_STATUS_DLL_STS_REF_LOCK_MASK)
  23631. #define USDHC_DLL_STATUS_DLL_STS_SLV_SEL_MASK (0x1FCU)
  23632. #define USDHC_DLL_STATUS_DLL_STS_SLV_SEL_SHIFT (2U)
  23633. #define USDHC_DLL_STATUS_DLL_STS_SLV_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_STATUS_DLL_STS_SLV_SEL_SHIFT)) & USDHC_DLL_STATUS_DLL_STS_SLV_SEL_MASK)
  23634. #define USDHC_DLL_STATUS_DLL_STS_REF_SEL_MASK (0xFE00U)
  23635. #define USDHC_DLL_STATUS_DLL_STS_REF_SEL_SHIFT (9U)
  23636. #define USDHC_DLL_STATUS_DLL_STS_REF_SEL(x) (((uint32_t)(((uint32_t)(x)) << USDHC_DLL_STATUS_DLL_STS_REF_SEL_SHIFT)) & USDHC_DLL_STATUS_DLL_STS_REF_SEL_MASK)
  23637. /*! @name CLK_TUNE_CTRL_STATUS - CLK Tuning Control and Status */
  23638. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST_MASK (0xFU)
  23639. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST_SHIFT (0U)
  23640. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_POST_MASK)
  23641. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT_MASK (0xF0U)
  23642. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT_SHIFT (4U)
  23643. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_OUT_MASK)
  23644. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE_MASK (0x7F00U)
  23645. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE_SHIFT (8U)
  23646. #define USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_DLY_CELL_SET_PRE_MASK)
  23647. #define USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR_MASK (0x8000U)
  23648. #define USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR_SHIFT (15U)
  23649. #define USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_NXT_ERR_MASK)
  23650. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST_MASK (0xF0000U)
  23651. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST_SHIFT (16U)
  23652. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_POST_MASK)
  23653. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT_MASK (0xF00000U)
  23654. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT_SHIFT (20U)
  23655. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_OUT_MASK)
  23656. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE_MASK (0x7F000000U)
  23657. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE_SHIFT (24U)
  23658. #define USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_TAP_SEL_PRE_MASK)
  23659. #define USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR_MASK (0x80000000U)
  23660. #define USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR_SHIFT (31U)
  23661. #define USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR(x) (((uint32_t)(((uint32_t)(x)) << USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR_SHIFT)) & USDHC_CLK_TUNE_CTRL_STATUS_PRE_ERR_MASK)
  23662. /*! @name VEND_SPEC - Vendor Specific Register */
  23663. #define USDHC_VEND_SPEC_VSELECT_MASK (0x2U)
  23664. #define USDHC_VEND_SPEC_VSELECT_SHIFT (1U)
  23665. #define USDHC_VEND_SPEC_VSELECT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_VSELECT_SHIFT)) & USDHC_VEND_SPEC_VSELECT_MASK)
  23666. #define USDHC_VEND_SPEC_CONFLICT_CHK_EN_MASK (0x4U)
  23667. #define USDHC_VEND_SPEC_CONFLICT_CHK_EN_SHIFT (2U)
  23668. #define USDHC_VEND_SPEC_CONFLICT_CHK_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_CONFLICT_CHK_EN_SHIFT)) & USDHC_VEND_SPEC_CONFLICT_CHK_EN_MASK)
  23669. #define USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN_MASK (0x8U)
  23670. #define USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN_SHIFT (3U)
  23671. #define USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN_SHIFT)) & USDHC_VEND_SPEC_AC12_WR_CHKBUSY_EN_MASK)
  23672. #define USDHC_VEND_SPEC_FRC_SDCLK_ON_MASK (0x100U)
  23673. #define USDHC_VEND_SPEC_FRC_SDCLK_ON_SHIFT (8U)
  23674. #define USDHC_VEND_SPEC_FRC_SDCLK_ON(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_FRC_SDCLK_ON_SHIFT)) & USDHC_VEND_SPEC_FRC_SDCLK_ON_MASK)
  23675. #define USDHC_VEND_SPEC_CRC_CHK_DIS_MASK (0x8000U)
  23676. #define USDHC_VEND_SPEC_CRC_CHK_DIS_SHIFT (15U)
  23677. #define USDHC_VEND_SPEC_CRC_CHK_DIS(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_CRC_CHK_DIS_SHIFT)) & USDHC_VEND_SPEC_CRC_CHK_DIS_MASK)
  23678. #define USDHC_VEND_SPEC_CMD_BYTE_EN_MASK (0x80000000U)
  23679. #define USDHC_VEND_SPEC_CMD_BYTE_EN_SHIFT (31U)
  23680. #define USDHC_VEND_SPEC_CMD_BYTE_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC_CMD_BYTE_EN_SHIFT)) & USDHC_VEND_SPEC_CMD_BYTE_EN_MASK)
  23681. /*! @name MMC_BOOT - MMC Boot Register */
  23682. #define USDHC_MMC_BOOT_DTOCV_ACK_MASK (0xFU)
  23683. #define USDHC_MMC_BOOT_DTOCV_ACK_SHIFT (0U)
  23684. #define USDHC_MMC_BOOT_DTOCV_ACK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_DTOCV_ACK_SHIFT)) & USDHC_MMC_BOOT_DTOCV_ACK_MASK)
  23685. #define USDHC_MMC_BOOT_BOOT_ACK_MASK (0x10U)
  23686. #define USDHC_MMC_BOOT_BOOT_ACK_SHIFT (4U)
  23687. #define USDHC_MMC_BOOT_BOOT_ACK(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_BOOT_ACK_SHIFT)) & USDHC_MMC_BOOT_BOOT_ACK_MASK)
  23688. #define USDHC_MMC_BOOT_BOOT_MODE_MASK (0x20U)
  23689. #define USDHC_MMC_BOOT_BOOT_MODE_SHIFT (5U)
  23690. #define USDHC_MMC_BOOT_BOOT_MODE(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_BOOT_MODE_SHIFT)) & USDHC_MMC_BOOT_BOOT_MODE_MASK)
  23691. #define USDHC_MMC_BOOT_BOOT_EN_MASK (0x40U)
  23692. #define USDHC_MMC_BOOT_BOOT_EN_SHIFT (6U)
  23693. #define USDHC_MMC_BOOT_BOOT_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_BOOT_EN_SHIFT)) & USDHC_MMC_BOOT_BOOT_EN_MASK)
  23694. #define USDHC_MMC_BOOT_AUTO_SABG_EN_MASK (0x80U)
  23695. #define USDHC_MMC_BOOT_AUTO_SABG_EN_SHIFT (7U)
  23696. #define USDHC_MMC_BOOT_AUTO_SABG_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_AUTO_SABG_EN_SHIFT)) & USDHC_MMC_BOOT_AUTO_SABG_EN_MASK)
  23697. #define USDHC_MMC_BOOT_DISABLE_TIME_OUT_MASK (0x100U)
  23698. #define USDHC_MMC_BOOT_DISABLE_TIME_OUT_SHIFT (8U)
  23699. #define USDHC_MMC_BOOT_DISABLE_TIME_OUT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_DISABLE_TIME_OUT_SHIFT)) & USDHC_MMC_BOOT_DISABLE_TIME_OUT_MASK)
  23700. #define USDHC_MMC_BOOT_BOOT_BLK_CNT_MASK (0xFFFF0000U)
  23701. #define USDHC_MMC_BOOT_BOOT_BLK_CNT_SHIFT (16U)
  23702. #define USDHC_MMC_BOOT_BOOT_BLK_CNT(x) (((uint32_t)(((uint32_t)(x)) << USDHC_MMC_BOOT_BOOT_BLK_CNT_SHIFT)) & USDHC_MMC_BOOT_BOOT_BLK_CNT_MASK)
  23703. /*! @name VEND_SPEC2 - Vendor Specific 2 Register */
  23704. #define USDHC_VEND_SPEC2_CARD_INT_D3_TEST_MASK (0x8U)
  23705. #define USDHC_VEND_SPEC2_CARD_INT_D3_TEST_SHIFT (3U)
  23706. #define USDHC_VEND_SPEC2_CARD_INT_D3_TEST(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_CARD_INT_D3_TEST_SHIFT)) & USDHC_VEND_SPEC2_CARD_INT_D3_TEST_MASK)
  23707. #define USDHC_VEND_SPEC2_TUNING_8bit_EN_MASK (0x10U)
  23708. #define USDHC_VEND_SPEC2_TUNING_8bit_EN_SHIFT (4U)
  23709. #define USDHC_VEND_SPEC2_TUNING_8bit_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_TUNING_8bit_EN_SHIFT)) & USDHC_VEND_SPEC2_TUNING_8bit_EN_MASK)
  23710. #define USDHC_VEND_SPEC2_TUNING_1bit_EN_MASK (0x20U)
  23711. #define USDHC_VEND_SPEC2_TUNING_1bit_EN_SHIFT (5U)
  23712. #define USDHC_VEND_SPEC2_TUNING_1bit_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_TUNING_1bit_EN_SHIFT)) & USDHC_VEND_SPEC2_TUNING_1bit_EN_MASK)
  23713. #define USDHC_VEND_SPEC2_TUNING_CMD_EN_MASK (0x40U)
  23714. #define USDHC_VEND_SPEC2_TUNING_CMD_EN_SHIFT (6U)
  23715. #define USDHC_VEND_SPEC2_TUNING_CMD_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_TUNING_CMD_EN_SHIFT)) & USDHC_VEND_SPEC2_TUNING_CMD_EN_MASK)
  23716. #define USDHC_VEND_SPEC2_ACMD23_ARGU2_EN_MASK (0x1000U)
  23717. #define USDHC_VEND_SPEC2_ACMD23_ARGU2_EN_SHIFT (12U)
  23718. #define USDHC_VEND_SPEC2_ACMD23_ARGU2_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_ACMD23_ARGU2_EN_SHIFT)) & USDHC_VEND_SPEC2_ACMD23_ARGU2_EN_MASK)
  23719. #define USDHC_VEND_SPEC2_AHB_RST_MASK (0x4000U)
  23720. #define USDHC_VEND_SPEC2_AHB_RST_SHIFT (14U)
  23721. #define USDHC_VEND_SPEC2_AHB_RST(x) (((uint32_t)(((uint32_t)(x)) << USDHC_VEND_SPEC2_AHB_RST_SHIFT)) & USDHC_VEND_SPEC2_AHB_RST_MASK)
  23722. /*! @name TUNING_CTRL - Tuning Control Register */
  23723. #define USDHC_TUNING_CTRL_TUNING_START_TAP_MASK (0xFFU)
  23724. #define USDHC_TUNING_CTRL_TUNING_START_TAP_SHIFT (0U)
  23725. #define USDHC_TUNING_CTRL_TUNING_START_TAP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_TUNING_START_TAP_SHIFT)) & USDHC_TUNING_CTRL_TUNING_START_TAP_MASK)
  23726. #define USDHC_TUNING_CTRL_TUNING_COUNTER_MASK (0xFF00U)
  23727. #define USDHC_TUNING_CTRL_TUNING_COUNTER_SHIFT (8U)
  23728. #define USDHC_TUNING_CTRL_TUNING_COUNTER(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_TUNING_COUNTER_SHIFT)) & USDHC_TUNING_CTRL_TUNING_COUNTER_MASK)
  23729. #define USDHC_TUNING_CTRL_TUNING_STEP_MASK (0x70000U)
  23730. #define USDHC_TUNING_CTRL_TUNING_STEP_SHIFT (16U)
  23731. #define USDHC_TUNING_CTRL_TUNING_STEP(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_TUNING_STEP_SHIFT)) & USDHC_TUNING_CTRL_TUNING_STEP_MASK)
  23732. #define USDHC_TUNING_CTRL_TUNING_WINDOW_MASK (0x700000U)
  23733. #define USDHC_TUNING_CTRL_TUNING_WINDOW_SHIFT (20U)
  23734. #define USDHC_TUNING_CTRL_TUNING_WINDOW(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_TUNING_WINDOW_SHIFT)) & USDHC_TUNING_CTRL_TUNING_WINDOW_MASK)
  23735. #define USDHC_TUNING_CTRL_STD_TUNING_EN_MASK (0x1000000U)
  23736. #define USDHC_TUNING_CTRL_STD_TUNING_EN_SHIFT (24U)
  23737. #define USDHC_TUNING_CTRL_STD_TUNING_EN(x) (((uint32_t)(((uint32_t)(x)) << USDHC_TUNING_CTRL_STD_TUNING_EN_SHIFT)) & USDHC_TUNING_CTRL_STD_TUNING_EN_MASK)
  23738. /*!
  23739. * @}
  23740. */ /* end of group USDHC_Register_Masks */
  23741. /* USDHC - Peripheral instance base addresses */
  23742. /** Peripheral USDHC1 base address */
  23743. #define USDHC1_BASE (0x402C0000u)
  23744. /** Peripheral USDHC1 base pointer */
  23745. #define USDHC1 ((USDHC_Type *)USDHC1_BASE)
  23746. /** Peripheral USDHC2 base address */
  23747. #define USDHC2_BASE (0x402C4000u)
  23748. /** Peripheral USDHC2 base pointer */
  23749. #define USDHC2 ((USDHC_Type *)USDHC2_BASE)
  23750. /** Array initializer of USDHC peripheral base addresses */
  23751. #define USDHC_BASE_ADDRS { 0u, USDHC1_BASE, USDHC2_BASE }
  23752. /** Array initializer of USDHC peripheral base pointers */
  23753. #define USDHC_BASE_PTRS { (USDHC_Type *)0u, USDHC1, USDHC2 }
  23754. /** Interrupt vectors for the USDHC peripheral type */
  23755. #define USDHC_IRQS { NotAvail_IRQn, USDHC1_IRQn, USDHC2_IRQn }
  23756. /*!
  23757. * @}
  23758. */ /* end of group USDHC_Peripheral_Access_Layer */
  23759. /* ----------------------------------------------------------------------------
  23760. -- WDOG Peripheral Access Layer
  23761. ---------------------------------------------------------------------------- */
  23762. /*!
  23763. * @addtogroup WDOG_Peripheral_Access_Layer WDOG Peripheral Access Layer
  23764. * @{
  23765. */
  23766. /** WDOG - Register Layout Typedef */
  23767. typedef struct {
  23768. __IO uint16_t WCR; /**< Watchdog Control Register, offset: 0x0 */
  23769. __IO uint16_t WSR; /**< Watchdog Service Register, offset: 0x2 */
  23770. __I uint16_t WRSR; /**< Watchdog Reset Status Register, offset: 0x4 */
  23771. __IO uint16_t WICR; /**< Watchdog Interrupt Control Register, offset: 0x6 */
  23772. __IO uint16_t WMCR; /**< Watchdog Miscellaneous Control Register, offset: 0x8 */
  23773. } WDOG_Type;
  23774. /* ----------------------------------------------------------------------------
  23775. -- WDOG Register Masks
  23776. ---------------------------------------------------------------------------- */
  23777. /*!
  23778. * @addtogroup WDOG_Register_Masks WDOG Register Masks
  23779. * @{
  23780. */
  23781. /*! @name WCR - Watchdog Control Register */
  23782. #define WDOG_WCR_WDZST_MASK (0x1U)
  23783. #define WDOG_WCR_WDZST_SHIFT (0U)
  23784. #define WDOG_WCR_WDZST(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDZST_SHIFT)) & WDOG_WCR_WDZST_MASK)
  23785. #define WDOG_WCR_WDBG_MASK (0x2U)
  23786. #define WDOG_WCR_WDBG_SHIFT (1U)
  23787. #define WDOG_WCR_WDBG(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDBG_SHIFT)) & WDOG_WCR_WDBG_MASK)
  23788. #define WDOG_WCR_WDE_MASK (0x4U)
  23789. #define WDOG_WCR_WDE_SHIFT (2U)
  23790. #define WDOG_WCR_WDE(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDE_SHIFT)) & WDOG_WCR_WDE_MASK)
  23791. #define WDOG_WCR_WDT_MASK (0x8U)
  23792. #define WDOG_WCR_WDT_SHIFT (3U)
  23793. #define WDOG_WCR_WDT(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDT_SHIFT)) & WDOG_WCR_WDT_MASK)
  23794. #define WDOG_WCR_SRS_MASK (0x10U)
  23795. #define WDOG_WCR_SRS_SHIFT (4U)
  23796. #define WDOG_WCR_SRS(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_SRS_SHIFT)) & WDOG_WCR_SRS_MASK)
  23797. #define WDOG_WCR_WDA_MASK (0x20U)
  23798. #define WDOG_WCR_WDA_SHIFT (5U)
  23799. #define WDOG_WCR_WDA(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDA_SHIFT)) & WDOG_WCR_WDA_MASK)
  23800. #define WDOG_WCR_SRE_MASK (0x40U)
  23801. #define WDOG_WCR_SRE_SHIFT (6U)
  23802. #define WDOG_WCR_SRE(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_SRE_SHIFT)) & WDOG_WCR_SRE_MASK)
  23803. #define WDOG_WCR_WDW_MASK (0x80U)
  23804. #define WDOG_WCR_WDW_SHIFT (7U)
  23805. #define WDOG_WCR_WDW(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WDW_SHIFT)) & WDOG_WCR_WDW_MASK)
  23806. #define WDOG_WCR_WT_MASK (0xFF00U)
  23807. #define WDOG_WCR_WT_SHIFT (8U)
  23808. #define WDOG_WCR_WT(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WCR_WT_SHIFT)) & WDOG_WCR_WT_MASK)
  23809. /*! @name WSR - Watchdog Service Register */
  23810. #define WDOG_WSR_WSR_MASK (0xFFFFU)
  23811. #define WDOG_WSR_WSR_SHIFT (0U)
  23812. #define WDOG_WSR_WSR(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WSR_WSR_SHIFT)) & WDOG_WSR_WSR_MASK)
  23813. /*! @name WRSR - Watchdog Reset Status Register */
  23814. #define WDOG_WRSR_SFTW_MASK (0x1U)
  23815. #define WDOG_WRSR_SFTW_SHIFT (0U)
  23816. #define WDOG_WRSR_SFTW(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WRSR_SFTW_SHIFT)) & WDOG_WRSR_SFTW_MASK)
  23817. #define WDOG_WRSR_TOUT_MASK (0x2U)
  23818. #define WDOG_WRSR_TOUT_SHIFT (1U)
  23819. #define WDOG_WRSR_TOUT(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WRSR_TOUT_SHIFT)) & WDOG_WRSR_TOUT_MASK)
  23820. #define WDOG_WRSR_POR_MASK (0x10U)
  23821. #define WDOG_WRSR_POR_SHIFT (4U)
  23822. #define WDOG_WRSR_POR(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WRSR_POR_SHIFT)) & WDOG_WRSR_POR_MASK)
  23823. /*! @name WICR - Watchdog Interrupt Control Register */
  23824. #define WDOG_WICR_WICT_MASK (0xFFU)
  23825. #define WDOG_WICR_WICT_SHIFT (0U)
  23826. #define WDOG_WICR_WICT(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WICR_WICT_SHIFT)) & WDOG_WICR_WICT_MASK)
  23827. #define WDOG_WICR_WTIS_MASK (0x4000U)
  23828. #define WDOG_WICR_WTIS_SHIFT (14U)
  23829. #define WDOG_WICR_WTIS(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WICR_WTIS_SHIFT)) & WDOG_WICR_WTIS_MASK)
  23830. #define WDOG_WICR_WIE_MASK (0x8000U)
  23831. #define WDOG_WICR_WIE_SHIFT (15U)
  23832. #define WDOG_WICR_WIE(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WICR_WIE_SHIFT)) & WDOG_WICR_WIE_MASK)
  23833. /*! @name WMCR - Watchdog Miscellaneous Control Register */
  23834. #define WDOG_WMCR_PDE_MASK (0x1U)
  23835. #define WDOG_WMCR_PDE_SHIFT (0U)
  23836. #define WDOG_WMCR_PDE(x) (((uint16_t)(((uint16_t)(x)) << WDOG_WMCR_PDE_SHIFT)) & WDOG_WMCR_PDE_MASK)
  23837. /*!
  23838. * @}
  23839. */ /* end of group WDOG_Register_Masks */
  23840. /* WDOG - Peripheral instance base addresses */
  23841. /** Peripheral WDOG1 base address */
  23842. #define WDOG1_BASE (0x400B8000u)
  23843. /** Peripheral WDOG1 base pointer */
  23844. #define WDOG1 ((WDOG_Type *)WDOG1_BASE)
  23845. /** Peripheral WDOG2 base address */
  23846. #define WDOG2_BASE (0x400D0000u)
  23847. /** Peripheral WDOG2 base pointer */
  23848. #define WDOG2 ((WDOG_Type *)WDOG2_BASE)
  23849. /** Array initializer of WDOG peripheral base addresses */
  23850. #define WDOG_BASE_ADDRS { 0u, WDOG1_BASE, WDOG2_BASE }
  23851. /** Array initializer of WDOG peripheral base pointers */
  23852. #define WDOG_BASE_PTRS { (WDOG_Type *)0u, WDOG1, WDOG2 }
  23853. /** Interrupt vectors for the WDOG peripheral type */
  23854. #define WDOG_IRQS { NotAvail_IRQn, WDOG1_IRQn, WDOG2_IRQn }
  23855. /*!
  23856. * @}
  23857. */ /* end of group WDOG_Peripheral_Access_Layer */
  23858. /* ----------------------------------------------------------------------------
  23859. -- XBARA Peripheral Access Layer
  23860. ---------------------------------------------------------------------------- */
  23861. /*!
  23862. * @addtogroup XBARA_Peripheral_Access_Layer XBARA Peripheral Access Layer
  23863. * @{
  23864. */
  23865. /** XBARA - Register Layout Typedef */
  23866. typedef struct {
  23867. __IO uint16_t SEL0; /**< Crossbar A Select Register 0, offset: 0x0 */
  23868. __IO uint16_t SEL1; /**< Crossbar A Select Register 1, offset: 0x2 */
  23869. __IO uint16_t SEL2; /**< Crossbar A Select Register 2, offset: 0x4 */
  23870. __IO uint16_t SEL3; /**< Crossbar A Select Register 3, offset: 0x6 */
  23871. __IO uint16_t SEL4; /**< Crossbar A Select Register 4, offset: 0x8 */
  23872. __IO uint16_t SEL5; /**< Crossbar A Select Register 5, offset: 0xA */
  23873. __IO uint16_t SEL6; /**< Crossbar A Select Register 6, offset: 0xC */
  23874. __IO uint16_t SEL7; /**< Crossbar A Select Register 7, offset: 0xE */
  23875. __IO uint16_t SEL8; /**< Crossbar A Select Register 8, offset: 0x10 */
  23876. __IO uint16_t SEL9; /**< Crossbar A Select Register 9, offset: 0x12 */
  23877. __IO uint16_t SEL10; /**< Crossbar A Select Register 10, offset: 0x14 */
  23878. __IO uint16_t SEL11; /**< Crossbar A Select Register 11, offset: 0x16 */
  23879. __IO uint16_t SEL12; /**< Crossbar A Select Register 12, offset: 0x18 */
  23880. __IO uint16_t SEL13; /**< Crossbar A Select Register 13, offset: 0x1A */
  23881. __IO uint16_t SEL14; /**< Crossbar A Select Register 14, offset: 0x1C */
  23882. __IO uint16_t SEL15; /**< Crossbar A Select Register 15, offset: 0x1E */
  23883. __IO uint16_t SEL16; /**< Crossbar A Select Register 16, offset: 0x20 */
  23884. __IO uint16_t SEL17; /**< Crossbar A Select Register 17, offset: 0x22 */
  23885. __IO uint16_t SEL18; /**< Crossbar A Select Register 18, offset: 0x24 */
  23886. __IO uint16_t SEL19; /**< Crossbar A Select Register 19, offset: 0x26 */
  23887. __IO uint16_t SEL20; /**< Crossbar A Select Register 20, offset: 0x28 */
  23888. __IO uint16_t SEL21; /**< Crossbar A Select Register 21, offset: 0x2A */
  23889. __IO uint16_t SEL22; /**< Crossbar A Select Register 22, offset: 0x2C */
  23890. __IO uint16_t SEL23; /**< Crossbar A Select Register 23, offset: 0x2E */
  23891. __IO uint16_t SEL24; /**< Crossbar A Select Register 24, offset: 0x30 */
  23892. __IO uint16_t SEL25; /**< Crossbar A Select Register 25, offset: 0x32 */
  23893. __IO uint16_t SEL26; /**< Crossbar A Select Register 26, offset: 0x34 */
  23894. __IO uint16_t SEL27; /**< Crossbar A Select Register 27, offset: 0x36 */
  23895. __IO uint16_t SEL28; /**< Crossbar A Select Register 28, offset: 0x38 */
  23896. __IO uint16_t SEL29; /**< Crossbar A Select Register 29, offset: 0x3A */
  23897. __IO uint16_t SEL30; /**< Crossbar A Select Register 30, offset: 0x3C */
  23898. __IO uint16_t SEL31; /**< Crossbar A Select Register 31, offset: 0x3E */
  23899. __IO uint16_t SEL32; /**< Crossbar A Select Register 32, offset: 0x40 */
  23900. __IO uint16_t SEL33; /**< Crossbar A Select Register 33, offset: 0x42 */
  23901. __IO uint16_t SEL34; /**< Crossbar A Select Register 34, offset: 0x44 */
  23902. __IO uint16_t SEL35; /**< Crossbar A Select Register 35, offset: 0x46 */
  23903. __IO uint16_t SEL36; /**< Crossbar A Select Register 36, offset: 0x48 */
  23904. __IO uint16_t SEL37; /**< Crossbar A Select Register 37, offset: 0x4A */
  23905. __IO uint16_t SEL38; /**< Crossbar A Select Register 38, offset: 0x4C */
  23906. __IO uint16_t SEL39; /**< Crossbar A Select Register 39, offset: 0x4E */
  23907. __IO uint16_t SEL40; /**< Crossbar A Select Register 40, offset: 0x50 */
  23908. __IO uint16_t SEL41; /**< Crossbar A Select Register 41, offset: 0x52 */
  23909. __IO uint16_t SEL42; /**< Crossbar A Select Register 42, offset: 0x54 */
  23910. __IO uint16_t SEL43; /**< Crossbar A Select Register 43, offset: 0x56 */
  23911. __IO uint16_t SEL44; /**< Crossbar A Select Register 44, offset: 0x58 */
  23912. __IO uint16_t SEL45; /**< Crossbar A Select Register 45, offset: 0x5A */
  23913. __IO uint16_t SEL46; /**< Crossbar A Select Register 46, offset: 0x5C */
  23914. __IO uint16_t SEL47; /**< Crossbar A Select Register 47, offset: 0x5E */
  23915. __IO uint16_t SEL48; /**< Crossbar A Select Register 48, offset: 0x60 */
  23916. __IO uint16_t SEL49; /**< Crossbar A Select Register 49, offset: 0x62 */
  23917. __IO uint16_t SEL50; /**< Crossbar A Select Register 50, offset: 0x64 */
  23918. __IO uint16_t SEL51; /**< Crossbar A Select Register 51, offset: 0x66 */
  23919. __IO uint16_t SEL52; /**< Crossbar A Select Register 52, offset: 0x68 */
  23920. __IO uint16_t SEL53; /**< Crossbar A Select Register 53, offset: 0x6A */
  23921. __IO uint16_t SEL54; /**< Crossbar A Select Register 54, offset: 0x6C */
  23922. __IO uint16_t SEL55; /**< Crossbar A Select Register 55, offset: 0x6E */
  23923. __IO uint16_t SEL56; /**< Crossbar A Select Register 56, offset: 0x70 */
  23924. __IO uint16_t SEL57; /**< Crossbar A Select Register 57, offset: 0x72 */
  23925. __IO uint16_t SEL58; /**< Crossbar A Select Register 58, offset: 0x74 */
  23926. __IO uint16_t SEL59; /**< Crossbar A Select Register 59, offset: 0x76 */
  23927. __IO uint16_t SEL60; /**< Crossbar A Select Register 60, offset: 0x78 */
  23928. __IO uint16_t SEL61; /**< Crossbar A Select Register 61, offset: 0x7A */
  23929. __IO uint16_t SEL62; /**< Crossbar A Select Register 62, offset: 0x7C */
  23930. __IO uint16_t SEL63; /**< Crossbar A Select Register 63, offset: 0x7E */
  23931. __IO uint16_t SEL64; /**< Crossbar A Select Register 64, offset: 0x80 */
  23932. __IO uint16_t SEL65; /**< Crossbar A Select Register 65, offset: 0x82 */
  23933. __IO uint16_t CTRL0; /**< Crossbar A Control Register 0, offset: 0x84 */
  23934. __IO uint16_t CTRL1; /**< Crossbar A Control Register 1, offset: 0x86 */
  23935. } XBARA_Type;
  23936. /* ----------------------------------------------------------------------------
  23937. -- XBARA Register Masks
  23938. ---------------------------------------------------------------------------- */
  23939. /*!
  23940. * @addtogroup XBARA_Register_Masks XBARA Register Masks
  23941. * @{
  23942. */
  23943. /*! @name SEL0 - Crossbar A Select Register 0 */
  23944. #define XBARA_SEL0_SEL0_MASK (0x7FU)
  23945. #define XBARA_SEL0_SEL0_SHIFT (0U)
  23946. #define XBARA_SEL0_SEL0(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL0_SEL0_SHIFT)) & XBARA_SEL0_SEL0_MASK)
  23947. #define XBARA_SEL0_SEL1_MASK (0x7F00U)
  23948. #define XBARA_SEL0_SEL1_SHIFT (8U)
  23949. #define XBARA_SEL0_SEL1(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL0_SEL1_SHIFT)) & XBARA_SEL0_SEL1_MASK)
  23950. /*! @name SEL1 - Crossbar A Select Register 1 */
  23951. #define XBARA_SEL1_SEL2_MASK (0x7FU)
  23952. #define XBARA_SEL1_SEL2_SHIFT (0U)
  23953. #define XBARA_SEL1_SEL2(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL1_SEL2_SHIFT)) & XBARA_SEL1_SEL2_MASK)
  23954. #define XBARA_SEL1_SEL3_MASK (0x7F00U)
  23955. #define XBARA_SEL1_SEL3_SHIFT (8U)
  23956. #define XBARA_SEL1_SEL3(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL1_SEL3_SHIFT)) & XBARA_SEL1_SEL3_MASK)
  23957. /*! @name SEL2 - Crossbar A Select Register 2 */
  23958. #define XBARA_SEL2_SEL4_MASK (0x7FU)
  23959. #define XBARA_SEL2_SEL4_SHIFT (0U)
  23960. #define XBARA_SEL2_SEL4(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL2_SEL4_SHIFT)) & XBARA_SEL2_SEL4_MASK)
  23961. #define XBARA_SEL2_SEL5_MASK (0x7F00U)
  23962. #define XBARA_SEL2_SEL5_SHIFT (8U)
  23963. #define XBARA_SEL2_SEL5(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL2_SEL5_SHIFT)) & XBARA_SEL2_SEL5_MASK)
  23964. /*! @name SEL3 - Crossbar A Select Register 3 */
  23965. #define XBARA_SEL3_SEL6_MASK (0x7FU)
  23966. #define XBARA_SEL3_SEL6_SHIFT (0U)
  23967. #define XBARA_SEL3_SEL6(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL3_SEL6_SHIFT)) & XBARA_SEL3_SEL6_MASK)
  23968. #define XBARA_SEL3_SEL7_MASK (0x7F00U)
  23969. #define XBARA_SEL3_SEL7_SHIFT (8U)
  23970. #define XBARA_SEL3_SEL7(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL3_SEL7_SHIFT)) & XBARA_SEL3_SEL7_MASK)
  23971. /*! @name SEL4 - Crossbar A Select Register 4 */
  23972. #define XBARA_SEL4_SEL8_MASK (0x7FU)
  23973. #define XBARA_SEL4_SEL8_SHIFT (0U)
  23974. #define XBARA_SEL4_SEL8(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL4_SEL8_SHIFT)) & XBARA_SEL4_SEL8_MASK)
  23975. #define XBARA_SEL4_SEL9_MASK (0x7F00U)
  23976. #define XBARA_SEL4_SEL9_SHIFT (8U)
  23977. #define XBARA_SEL4_SEL9(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL4_SEL9_SHIFT)) & XBARA_SEL4_SEL9_MASK)
  23978. /*! @name SEL5 - Crossbar A Select Register 5 */
  23979. #define XBARA_SEL5_SEL10_MASK (0x7FU)
  23980. #define XBARA_SEL5_SEL10_SHIFT (0U)
  23981. #define XBARA_SEL5_SEL10(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL5_SEL10_SHIFT)) & XBARA_SEL5_SEL10_MASK)
  23982. #define XBARA_SEL5_SEL11_MASK (0x7F00U)
  23983. #define XBARA_SEL5_SEL11_SHIFT (8U)
  23984. #define XBARA_SEL5_SEL11(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL5_SEL11_SHIFT)) & XBARA_SEL5_SEL11_MASK)
  23985. /*! @name SEL6 - Crossbar A Select Register 6 */
  23986. #define XBARA_SEL6_SEL12_MASK (0x7FU)
  23987. #define XBARA_SEL6_SEL12_SHIFT (0U)
  23988. #define XBARA_SEL6_SEL12(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL6_SEL12_SHIFT)) & XBARA_SEL6_SEL12_MASK)
  23989. #define XBARA_SEL6_SEL13_MASK (0x7F00U)
  23990. #define XBARA_SEL6_SEL13_SHIFT (8U)
  23991. #define XBARA_SEL6_SEL13(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL6_SEL13_SHIFT)) & XBARA_SEL6_SEL13_MASK)
  23992. /*! @name SEL7 - Crossbar A Select Register 7 */
  23993. #define XBARA_SEL7_SEL14_MASK (0x7FU)
  23994. #define XBARA_SEL7_SEL14_SHIFT (0U)
  23995. #define XBARA_SEL7_SEL14(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL7_SEL14_SHIFT)) & XBARA_SEL7_SEL14_MASK)
  23996. #define XBARA_SEL7_SEL15_MASK (0x7F00U)
  23997. #define XBARA_SEL7_SEL15_SHIFT (8U)
  23998. #define XBARA_SEL7_SEL15(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL7_SEL15_SHIFT)) & XBARA_SEL7_SEL15_MASK)
  23999. /*! @name SEL8 - Crossbar A Select Register 8 */
  24000. #define XBARA_SEL8_SEL16_MASK (0x7FU)
  24001. #define XBARA_SEL8_SEL16_SHIFT (0U)
  24002. #define XBARA_SEL8_SEL16(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL8_SEL16_SHIFT)) & XBARA_SEL8_SEL16_MASK)
  24003. #define XBARA_SEL8_SEL17_MASK (0x7F00U)
  24004. #define XBARA_SEL8_SEL17_SHIFT (8U)
  24005. #define XBARA_SEL8_SEL17(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL8_SEL17_SHIFT)) & XBARA_SEL8_SEL17_MASK)
  24006. /*! @name SEL9 - Crossbar A Select Register 9 */
  24007. #define XBARA_SEL9_SEL18_MASK (0x7FU)
  24008. #define XBARA_SEL9_SEL18_SHIFT (0U)
  24009. #define XBARA_SEL9_SEL18(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL9_SEL18_SHIFT)) & XBARA_SEL9_SEL18_MASK)
  24010. #define XBARA_SEL9_SEL19_MASK (0x7F00U)
  24011. #define XBARA_SEL9_SEL19_SHIFT (8U)
  24012. #define XBARA_SEL9_SEL19(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL9_SEL19_SHIFT)) & XBARA_SEL9_SEL19_MASK)
  24013. /*! @name SEL10 - Crossbar A Select Register 10 */
  24014. #define XBARA_SEL10_SEL20_MASK (0x7FU)
  24015. #define XBARA_SEL10_SEL20_SHIFT (0U)
  24016. #define XBARA_SEL10_SEL20(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL10_SEL20_SHIFT)) & XBARA_SEL10_SEL20_MASK)
  24017. #define XBARA_SEL10_SEL21_MASK (0x7F00U)
  24018. #define XBARA_SEL10_SEL21_SHIFT (8U)
  24019. #define XBARA_SEL10_SEL21(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL10_SEL21_SHIFT)) & XBARA_SEL10_SEL21_MASK)
  24020. /*! @name SEL11 - Crossbar A Select Register 11 */
  24021. #define XBARA_SEL11_SEL22_MASK (0x7FU)
  24022. #define XBARA_SEL11_SEL22_SHIFT (0U)
  24023. #define XBARA_SEL11_SEL22(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL11_SEL22_SHIFT)) & XBARA_SEL11_SEL22_MASK)
  24024. #define XBARA_SEL11_SEL23_MASK (0x7F00U)
  24025. #define XBARA_SEL11_SEL23_SHIFT (8U)
  24026. #define XBARA_SEL11_SEL23(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL11_SEL23_SHIFT)) & XBARA_SEL11_SEL23_MASK)
  24027. /*! @name SEL12 - Crossbar A Select Register 12 */
  24028. #define XBARA_SEL12_SEL24_MASK (0x7FU)
  24029. #define XBARA_SEL12_SEL24_SHIFT (0U)
  24030. #define XBARA_SEL12_SEL24(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL12_SEL24_SHIFT)) & XBARA_SEL12_SEL24_MASK)
  24031. #define XBARA_SEL12_SEL25_MASK (0x7F00U)
  24032. #define XBARA_SEL12_SEL25_SHIFT (8U)
  24033. #define XBARA_SEL12_SEL25(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL12_SEL25_SHIFT)) & XBARA_SEL12_SEL25_MASK)
  24034. /*! @name SEL13 - Crossbar A Select Register 13 */
  24035. #define XBARA_SEL13_SEL26_MASK (0x7FU)
  24036. #define XBARA_SEL13_SEL26_SHIFT (0U)
  24037. #define XBARA_SEL13_SEL26(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL13_SEL26_SHIFT)) & XBARA_SEL13_SEL26_MASK)
  24038. #define XBARA_SEL13_SEL27_MASK (0x7F00U)
  24039. #define XBARA_SEL13_SEL27_SHIFT (8U)
  24040. #define XBARA_SEL13_SEL27(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL13_SEL27_SHIFT)) & XBARA_SEL13_SEL27_MASK)
  24041. /*! @name SEL14 - Crossbar A Select Register 14 */
  24042. #define XBARA_SEL14_SEL28_MASK (0x7FU)
  24043. #define XBARA_SEL14_SEL28_SHIFT (0U)
  24044. #define XBARA_SEL14_SEL28(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL14_SEL28_SHIFT)) & XBARA_SEL14_SEL28_MASK)
  24045. #define XBARA_SEL14_SEL29_MASK (0x7F00U)
  24046. #define XBARA_SEL14_SEL29_SHIFT (8U)
  24047. #define XBARA_SEL14_SEL29(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL14_SEL29_SHIFT)) & XBARA_SEL14_SEL29_MASK)
  24048. /*! @name SEL15 - Crossbar A Select Register 15 */
  24049. #define XBARA_SEL15_SEL30_MASK (0x7FU)
  24050. #define XBARA_SEL15_SEL30_SHIFT (0U)
  24051. #define XBARA_SEL15_SEL30(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL15_SEL30_SHIFT)) & XBARA_SEL15_SEL30_MASK)
  24052. #define XBARA_SEL15_SEL31_MASK (0x7F00U)
  24053. #define XBARA_SEL15_SEL31_SHIFT (8U)
  24054. #define XBARA_SEL15_SEL31(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL15_SEL31_SHIFT)) & XBARA_SEL15_SEL31_MASK)
  24055. /*! @name SEL16 - Crossbar A Select Register 16 */
  24056. #define XBARA_SEL16_SEL32_MASK (0x7FU)
  24057. #define XBARA_SEL16_SEL32_SHIFT (0U)
  24058. #define XBARA_SEL16_SEL32(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL16_SEL32_SHIFT)) & XBARA_SEL16_SEL32_MASK)
  24059. #define XBARA_SEL16_SEL33_MASK (0x7F00U)
  24060. #define XBARA_SEL16_SEL33_SHIFT (8U)
  24061. #define XBARA_SEL16_SEL33(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL16_SEL33_SHIFT)) & XBARA_SEL16_SEL33_MASK)
  24062. /*! @name SEL17 - Crossbar A Select Register 17 */
  24063. #define XBARA_SEL17_SEL34_MASK (0x7FU)
  24064. #define XBARA_SEL17_SEL34_SHIFT (0U)
  24065. #define XBARA_SEL17_SEL34(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL17_SEL34_SHIFT)) & XBARA_SEL17_SEL34_MASK)
  24066. #define XBARA_SEL17_SEL35_MASK (0x7F00U)
  24067. #define XBARA_SEL17_SEL35_SHIFT (8U)
  24068. #define XBARA_SEL17_SEL35(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL17_SEL35_SHIFT)) & XBARA_SEL17_SEL35_MASK)
  24069. /*! @name SEL18 - Crossbar A Select Register 18 */
  24070. #define XBARA_SEL18_SEL36_MASK (0x7FU)
  24071. #define XBARA_SEL18_SEL36_SHIFT (0U)
  24072. #define XBARA_SEL18_SEL36(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL18_SEL36_SHIFT)) & XBARA_SEL18_SEL36_MASK)
  24073. #define XBARA_SEL18_SEL37_MASK (0x7F00U)
  24074. #define XBARA_SEL18_SEL37_SHIFT (8U)
  24075. #define XBARA_SEL18_SEL37(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL18_SEL37_SHIFT)) & XBARA_SEL18_SEL37_MASK)
  24076. /*! @name SEL19 - Crossbar A Select Register 19 */
  24077. #define XBARA_SEL19_SEL38_MASK (0x7FU)
  24078. #define XBARA_SEL19_SEL38_SHIFT (0U)
  24079. #define XBARA_SEL19_SEL38(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL19_SEL38_SHIFT)) & XBARA_SEL19_SEL38_MASK)
  24080. #define XBARA_SEL19_SEL39_MASK (0x7F00U)
  24081. #define XBARA_SEL19_SEL39_SHIFT (8U)
  24082. #define XBARA_SEL19_SEL39(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL19_SEL39_SHIFT)) & XBARA_SEL19_SEL39_MASK)
  24083. /*! @name SEL20 - Crossbar A Select Register 20 */
  24084. #define XBARA_SEL20_SEL40_MASK (0x7FU)
  24085. #define XBARA_SEL20_SEL40_SHIFT (0U)
  24086. #define XBARA_SEL20_SEL40(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL20_SEL40_SHIFT)) & XBARA_SEL20_SEL40_MASK)
  24087. #define XBARA_SEL20_SEL41_MASK (0x7F00U)
  24088. #define XBARA_SEL20_SEL41_SHIFT (8U)
  24089. #define XBARA_SEL20_SEL41(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL20_SEL41_SHIFT)) & XBARA_SEL20_SEL41_MASK)
  24090. /*! @name SEL21 - Crossbar A Select Register 21 */
  24091. #define XBARA_SEL21_SEL42_MASK (0x7FU)
  24092. #define XBARA_SEL21_SEL42_SHIFT (0U)
  24093. #define XBARA_SEL21_SEL42(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL21_SEL42_SHIFT)) & XBARA_SEL21_SEL42_MASK)
  24094. #define XBARA_SEL21_SEL43_MASK (0x7F00U)
  24095. #define XBARA_SEL21_SEL43_SHIFT (8U)
  24096. #define XBARA_SEL21_SEL43(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL21_SEL43_SHIFT)) & XBARA_SEL21_SEL43_MASK)
  24097. /*! @name SEL22 - Crossbar A Select Register 22 */
  24098. #define XBARA_SEL22_SEL44_MASK (0x7FU)
  24099. #define XBARA_SEL22_SEL44_SHIFT (0U)
  24100. #define XBARA_SEL22_SEL44(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL22_SEL44_SHIFT)) & XBARA_SEL22_SEL44_MASK)
  24101. #define XBARA_SEL22_SEL45_MASK (0x7F00U)
  24102. #define XBARA_SEL22_SEL45_SHIFT (8U)
  24103. #define XBARA_SEL22_SEL45(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL22_SEL45_SHIFT)) & XBARA_SEL22_SEL45_MASK)
  24104. /*! @name SEL23 - Crossbar A Select Register 23 */
  24105. #define XBARA_SEL23_SEL46_MASK (0x7FU)
  24106. #define XBARA_SEL23_SEL46_SHIFT (0U)
  24107. #define XBARA_SEL23_SEL46(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL23_SEL46_SHIFT)) & XBARA_SEL23_SEL46_MASK)
  24108. #define XBARA_SEL23_SEL47_MASK (0x7F00U)
  24109. #define XBARA_SEL23_SEL47_SHIFT (8U)
  24110. #define XBARA_SEL23_SEL47(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL23_SEL47_SHIFT)) & XBARA_SEL23_SEL47_MASK)
  24111. /*! @name SEL24 - Crossbar A Select Register 24 */
  24112. #define XBARA_SEL24_SEL48_MASK (0x7FU)
  24113. #define XBARA_SEL24_SEL48_SHIFT (0U)
  24114. #define XBARA_SEL24_SEL48(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL24_SEL48_SHIFT)) & XBARA_SEL24_SEL48_MASK)
  24115. #define XBARA_SEL24_SEL49_MASK (0x7F00U)
  24116. #define XBARA_SEL24_SEL49_SHIFT (8U)
  24117. #define XBARA_SEL24_SEL49(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL24_SEL49_SHIFT)) & XBARA_SEL24_SEL49_MASK)
  24118. /*! @name SEL25 - Crossbar A Select Register 25 */
  24119. #define XBARA_SEL25_SEL50_MASK (0x7FU)
  24120. #define XBARA_SEL25_SEL50_SHIFT (0U)
  24121. #define XBARA_SEL25_SEL50(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL25_SEL50_SHIFT)) & XBARA_SEL25_SEL50_MASK)
  24122. #define XBARA_SEL25_SEL51_MASK (0x7F00U)
  24123. #define XBARA_SEL25_SEL51_SHIFT (8U)
  24124. #define XBARA_SEL25_SEL51(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL25_SEL51_SHIFT)) & XBARA_SEL25_SEL51_MASK)
  24125. /*! @name SEL26 - Crossbar A Select Register 26 */
  24126. #define XBARA_SEL26_SEL52_MASK (0x7FU)
  24127. #define XBARA_SEL26_SEL52_SHIFT (0U)
  24128. #define XBARA_SEL26_SEL52(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL26_SEL52_SHIFT)) & XBARA_SEL26_SEL52_MASK)
  24129. #define XBARA_SEL26_SEL53_MASK (0x7F00U)
  24130. #define XBARA_SEL26_SEL53_SHIFT (8U)
  24131. #define XBARA_SEL26_SEL53(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL26_SEL53_SHIFT)) & XBARA_SEL26_SEL53_MASK)
  24132. /*! @name SEL27 - Crossbar A Select Register 27 */
  24133. #define XBARA_SEL27_SEL54_MASK (0x7FU)
  24134. #define XBARA_SEL27_SEL54_SHIFT (0U)
  24135. #define XBARA_SEL27_SEL54(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL27_SEL54_SHIFT)) & XBARA_SEL27_SEL54_MASK)
  24136. #define XBARA_SEL27_SEL55_MASK (0x7F00U)
  24137. #define XBARA_SEL27_SEL55_SHIFT (8U)
  24138. #define XBARA_SEL27_SEL55(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL27_SEL55_SHIFT)) & XBARA_SEL27_SEL55_MASK)
  24139. /*! @name SEL28 - Crossbar A Select Register 28 */
  24140. #define XBARA_SEL28_SEL56_MASK (0x7FU)
  24141. #define XBARA_SEL28_SEL56_SHIFT (0U)
  24142. #define XBARA_SEL28_SEL56(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL28_SEL56_SHIFT)) & XBARA_SEL28_SEL56_MASK)
  24143. #define XBARA_SEL28_SEL57_MASK (0x7F00U)
  24144. #define XBARA_SEL28_SEL57_SHIFT (8U)
  24145. #define XBARA_SEL28_SEL57(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL28_SEL57_SHIFT)) & XBARA_SEL28_SEL57_MASK)
  24146. /*! @name SEL29 - Crossbar A Select Register 29 */
  24147. #define XBARA_SEL29_SEL58_MASK (0x7FU)
  24148. #define XBARA_SEL29_SEL58_SHIFT (0U)
  24149. #define XBARA_SEL29_SEL58(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL29_SEL58_SHIFT)) & XBARA_SEL29_SEL58_MASK)
  24150. #define XBARA_SEL29_SEL59_MASK (0x7F00U)
  24151. #define XBARA_SEL29_SEL59_SHIFT (8U)
  24152. #define XBARA_SEL29_SEL59(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL29_SEL59_SHIFT)) & XBARA_SEL29_SEL59_MASK)
  24153. /*! @name SEL30 - Crossbar A Select Register 30 */
  24154. #define XBARA_SEL30_SEL60_MASK (0x7FU)
  24155. #define XBARA_SEL30_SEL60_SHIFT (0U)
  24156. #define XBARA_SEL30_SEL60(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL30_SEL60_SHIFT)) & XBARA_SEL30_SEL60_MASK)
  24157. #define XBARA_SEL30_SEL61_MASK (0x7F00U)
  24158. #define XBARA_SEL30_SEL61_SHIFT (8U)
  24159. #define XBARA_SEL30_SEL61(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL30_SEL61_SHIFT)) & XBARA_SEL30_SEL61_MASK)
  24160. /*! @name SEL31 - Crossbar A Select Register 31 */
  24161. #define XBARA_SEL31_SEL62_MASK (0x7FU)
  24162. #define XBARA_SEL31_SEL62_SHIFT (0U)
  24163. #define XBARA_SEL31_SEL62(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL31_SEL62_SHIFT)) & XBARA_SEL31_SEL62_MASK)
  24164. #define XBARA_SEL31_SEL63_MASK (0x7F00U)
  24165. #define XBARA_SEL31_SEL63_SHIFT (8U)
  24166. #define XBARA_SEL31_SEL63(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL31_SEL63_SHIFT)) & XBARA_SEL31_SEL63_MASK)
  24167. /*! @name SEL32 - Crossbar A Select Register 32 */
  24168. #define XBARA_SEL32_SEL64_MASK (0x7FU)
  24169. #define XBARA_SEL32_SEL64_SHIFT (0U)
  24170. #define XBARA_SEL32_SEL64(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL32_SEL64_SHIFT)) & XBARA_SEL32_SEL64_MASK)
  24171. #define XBARA_SEL32_SEL65_MASK (0x7F00U)
  24172. #define XBARA_SEL32_SEL65_SHIFT (8U)
  24173. #define XBARA_SEL32_SEL65(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL32_SEL65_SHIFT)) & XBARA_SEL32_SEL65_MASK)
  24174. /*! @name SEL33 - Crossbar A Select Register 33 */
  24175. #define XBARA_SEL33_SEL66_MASK (0x7FU)
  24176. #define XBARA_SEL33_SEL66_SHIFT (0U)
  24177. #define XBARA_SEL33_SEL66(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL33_SEL66_SHIFT)) & XBARA_SEL33_SEL66_MASK)
  24178. #define XBARA_SEL33_SEL67_MASK (0x7F00U)
  24179. #define XBARA_SEL33_SEL67_SHIFT (8U)
  24180. #define XBARA_SEL33_SEL67(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL33_SEL67_SHIFT)) & XBARA_SEL33_SEL67_MASK)
  24181. /*! @name SEL34 - Crossbar A Select Register 34 */
  24182. #define XBARA_SEL34_SEL68_MASK (0x7FU)
  24183. #define XBARA_SEL34_SEL68_SHIFT (0U)
  24184. #define XBARA_SEL34_SEL68(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL34_SEL68_SHIFT)) & XBARA_SEL34_SEL68_MASK)
  24185. #define XBARA_SEL34_SEL69_MASK (0x7F00U)
  24186. #define XBARA_SEL34_SEL69_SHIFT (8U)
  24187. #define XBARA_SEL34_SEL69(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL34_SEL69_SHIFT)) & XBARA_SEL34_SEL69_MASK)
  24188. /*! @name SEL35 - Crossbar A Select Register 35 */
  24189. #define XBARA_SEL35_SEL70_MASK (0x7FU)
  24190. #define XBARA_SEL35_SEL70_SHIFT (0U)
  24191. #define XBARA_SEL35_SEL70(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL35_SEL70_SHIFT)) & XBARA_SEL35_SEL70_MASK)
  24192. #define XBARA_SEL35_SEL71_MASK (0x7F00U)
  24193. #define XBARA_SEL35_SEL71_SHIFT (8U)
  24194. #define XBARA_SEL35_SEL71(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL35_SEL71_SHIFT)) & XBARA_SEL35_SEL71_MASK)
  24195. /*! @name SEL36 - Crossbar A Select Register 36 */
  24196. #define XBARA_SEL36_SEL72_MASK (0x7FU)
  24197. #define XBARA_SEL36_SEL72_SHIFT (0U)
  24198. #define XBARA_SEL36_SEL72(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL36_SEL72_SHIFT)) & XBARA_SEL36_SEL72_MASK)
  24199. #define XBARA_SEL36_SEL73_MASK (0x7F00U)
  24200. #define XBARA_SEL36_SEL73_SHIFT (8U)
  24201. #define XBARA_SEL36_SEL73(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL36_SEL73_SHIFT)) & XBARA_SEL36_SEL73_MASK)
  24202. /*! @name SEL37 - Crossbar A Select Register 37 */
  24203. #define XBARA_SEL37_SEL74_MASK (0x7FU)
  24204. #define XBARA_SEL37_SEL74_SHIFT (0U)
  24205. #define XBARA_SEL37_SEL74(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL37_SEL74_SHIFT)) & XBARA_SEL37_SEL74_MASK)
  24206. #define XBARA_SEL37_SEL75_MASK (0x7F00U)
  24207. #define XBARA_SEL37_SEL75_SHIFT (8U)
  24208. #define XBARA_SEL37_SEL75(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL37_SEL75_SHIFT)) & XBARA_SEL37_SEL75_MASK)
  24209. /*! @name SEL38 - Crossbar A Select Register 38 */
  24210. #define XBARA_SEL38_SEL76_MASK (0x7FU)
  24211. #define XBARA_SEL38_SEL76_SHIFT (0U)
  24212. #define XBARA_SEL38_SEL76(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL38_SEL76_SHIFT)) & XBARA_SEL38_SEL76_MASK)
  24213. #define XBARA_SEL38_SEL77_MASK (0x7F00U)
  24214. #define XBARA_SEL38_SEL77_SHIFT (8U)
  24215. #define XBARA_SEL38_SEL77(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL38_SEL77_SHIFT)) & XBARA_SEL38_SEL77_MASK)
  24216. /*! @name SEL39 - Crossbar A Select Register 39 */
  24217. #define XBARA_SEL39_SEL78_MASK (0x7FU)
  24218. #define XBARA_SEL39_SEL78_SHIFT (0U)
  24219. #define XBARA_SEL39_SEL78(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL39_SEL78_SHIFT)) & XBARA_SEL39_SEL78_MASK)
  24220. #define XBARA_SEL39_SEL79_MASK (0x7F00U)
  24221. #define XBARA_SEL39_SEL79_SHIFT (8U)
  24222. #define XBARA_SEL39_SEL79(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL39_SEL79_SHIFT)) & XBARA_SEL39_SEL79_MASK)
  24223. /*! @name SEL40 - Crossbar A Select Register 40 */
  24224. #define XBARA_SEL40_SEL80_MASK (0x7FU)
  24225. #define XBARA_SEL40_SEL80_SHIFT (0U)
  24226. #define XBARA_SEL40_SEL80(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL40_SEL80_SHIFT)) & XBARA_SEL40_SEL80_MASK)
  24227. #define XBARA_SEL40_SEL81_MASK (0x7F00U)
  24228. #define XBARA_SEL40_SEL81_SHIFT (8U)
  24229. #define XBARA_SEL40_SEL81(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL40_SEL81_SHIFT)) & XBARA_SEL40_SEL81_MASK)
  24230. /*! @name SEL41 - Crossbar A Select Register 41 */
  24231. #define XBARA_SEL41_SEL82_MASK (0x7FU)
  24232. #define XBARA_SEL41_SEL82_SHIFT (0U)
  24233. #define XBARA_SEL41_SEL82(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL41_SEL82_SHIFT)) & XBARA_SEL41_SEL82_MASK)
  24234. #define XBARA_SEL41_SEL83_MASK (0x7F00U)
  24235. #define XBARA_SEL41_SEL83_SHIFT (8U)
  24236. #define XBARA_SEL41_SEL83(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL41_SEL83_SHIFT)) & XBARA_SEL41_SEL83_MASK)
  24237. /*! @name SEL42 - Crossbar A Select Register 42 */
  24238. #define XBARA_SEL42_SEL84_MASK (0x7FU)
  24239. #define XBARA_SEL42_SEL84_SHIFT (0U)
  24240. #define XBARA_SEL42_SEL84(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL42_SEL84_SHIFT)) & XBARA_SEL42_SEL84_MASK)
  24241. #define XBARA_SEL42_SEL85_MASK (0x7F00U)
  24242. #define XBARA_SEL42_SEL85_SHIFT (8U)
  24243. #define XBARA_SEL42_SEL85(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL42_SEL85_SHIFT)) & XBARA_SEL42_SEL85_MASK)
  24244. /*! @name SEL43 - Crossbar A Select Register 43 */
  24245. #define XBARA_SEL43_SEL86_MASK (0x7FU)
  24246. #define XBARA_SEL43_SEL86_SHIFT (0U)
  24247. #define XBARA_SEL43_SEL86(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL43_SEL86_SHIFT)) & XBARA_SEL43_SEL86_MASK)
  24248. #define XBARA_SEL43_SEL87_MASK (0x7F00U)
  24249. #define XBARA_SEL43_SEL87_SHIFT (8U)
  24250. #define XBARA_SEL43_SEL87(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL43_SEL87_SHIFT)) & XBARA_SEL43_SEL87_MASK)
  24251. /*! @name SEL44 - Crossbar A Select Register 44 */
  24252. #define XBARA_SEL44_SEL88_MASK (0x7FU)
  24253. #define XBARA_SEL44_SEL88_SHIFT (0U)
  24254. #define XBARA_SEL44_SEL88(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL44_SEL88_SHIFT)) & XBARA_SEL44_SEL88_MASK)
  24255. #define XBARA_SEL44_SEL89_MASK (0x7F00U)
  24256. #define XBARA_SEL44_SEL89_SHIFT (8U)
  24257. #define XBARA_SEL44_SEL89(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL44_SEL89_SHIFT)) & XBARA_SEL44_SEL89_MASK)
  24258. /*! @name SEL45 - Crossbar A Select Register 45 */
  24259. #define XBARA_SEL45_SEL90_MASK (0x7FU)
  24260. #define XBARA_SEL45_SEL90_SHIFT (0U)
  24261. #define XBARA_SEL45_SEL90(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL45_SEL90_SHIFT)) & XBARA_SEL45_SEL90_MASK)
  24262. #define XBARA_SEL45_SEL91_MASK (0x7F00U)
  24263. #define XBARA_SEL45_SEL91_SHIFT (8U)
  24264. #define XBARA_SEL45_SEL91(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL45_SEL91_SHIFT)) & XBARA_SEL45_SEL91_MASK)
  24265. /*! @name SEL46 - Crossbar A Select Register 46 */
  24266. #define XBARA_SEL46_SEL92_MASK (0x7FU)
  24267. #define XBARA_SEL46_SEL92_SHIFT (0U)
  24268. #define XBARA_SEL46_SEL92(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL46_SEL92_SHIFT)) & XBARA_SEL46_SEL92_MASK)
  24269. #define XBARA_SEL46_SEL93_MASK (0x7F00U)
  24270. #define XBARA_SEL46_SEL93_SHIFT (8U)
  24271. #define XBARA_SEL46_SEL93(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL46_SEL93_SHIFT)) & XBARA_SEL46_SEL93_MASK)
  24272. /*! @name SEL47 - Crossbar A Select Register 47 */
  24273. #define XBARA_SEL47_SEL94_MASK (0x7FU)
  24274. #define XBARA_SEL47_SEL94_SHIFT (0U)
  24275. #define XBARA_SEL47_SEL94(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL47_SEL94_SHIFT)) & XBARA_SEL47_SEL94_MASK)
  24276. #define XBARA_SEL47_SEL95_MASK (0x7F00U)
  24277. #define XBARA_SEL47_SEL95_SHIFT (8U)
  24278. #define XBARA_SEL47_SEL95(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL47_SEL95_SHIFT)) & XBARA_SEL47_SEL95_MASK)
  24279. /*! @name SEL48 - Crossbar A Select Register 48 */
  24280. #define XBARA_SEL48_SEL96_MASK (0x7FU)
  24281. #define XBARA_SEL48_SEL96_SHIFT (0U)
  24282. #define XBARA_SEL48_SEL96(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL48_SEL96_SHIFT)) & XBARA_SEL48_SEL96_MASK)
  24283. #define XBARA_SEL48_SEL97_MASK (0x7F00U)
  24284. #define XBARA_SEL48_SEL97_SHIFT (8U)
  24285. #define XBARA_SEL48_SEL97(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL48_SEL97_SHIFT)) & XBARA_SEL48_SEL97_MASK)
  24286. /*! @name SEL49 - Crossbar A Select Register 49 */
  24287. #define XBARA_SEL49_SEL98_MASK (0x7FU)
  24288. #define XBARA_SEL49_SEL98_SHIFT (0U)
  24289. #define XBARA_SEL49_SEL98(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL49_SEL98_SHIFT)) & XBARA_SEL49_SEL98_MASK)
  24290. #define XBARA_SEL49_SEL99_MASK (0x7F00U)
  24291. #define XBARA_SEL49_SEL99_SHIFT (8U)
  24292. #define XBARA_SEL49_SEL99(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL49_SEL99_SHIFT)) & XBARA_SEL49_SEL99_MASK)
  24293. /*! @name SEL50 - Crossbar A Select Register 50 */
  24294. #define XBARA_SEL50_SEL100_MASK (0x7FU)
  24295. #define XBARA_SEL50_SEL100_SHIFT (0U)
  24296. #define XBARA_SEL50_SEL100(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL50_SEL100_SHIFT)) & XBARA_SEL50_SEL100_MASK)
  24297. #define XBARA_SEL50_SEL101_MASK (0x7F00U)
  24298. #define XBARA_SEL50_SEL101_SHIFT (8U)
  24299. #define XBARA_SEL50_SEL101(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL50_SEL101_SHIFT)) & XBARA_SEL50_SEL101_MASK)
  24300. /*! @name SEL51 - Crossbar A Select Register 51 */
  24301. #define XBARA_SEL51_SEL102_MASK (0x7FU)
  24302. #define XBARA_SEL51_SEL102_SHIFT (0U)
  24303. #define XBARA_SEL51_SEL102(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL51_SEL102_SHIFT)) & XBARA_SEL51_SEL102_MASK)
  24304. #define XBARA_SEL51_SEL103_MASK (0x7F00U)
  24305. #define XBARA_SEL51_SEL103_SHIFT (8U)
  24306. #define XBARA_SEL51_SEL103(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL51_SEL103_SHIFT)) & XBARA_SEL51_SEL103_MASK)
  24307. /*! @name SEL52 - Crossbar A Select Register 52 */
  24308. #define XBARA_SEL52_SEL104_MASK (0x7FU)
  24309. #define XBARA_SEL52_SEL104_SHIFT (0U)
  24310. #define XBARA_SEL52_SEL104(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL52_SEL104_SHIFT)) & XBARA_SEL52_SEL104_MASK)
  24311. #define XBARA_SEL52_SEL105_MASK (0x7F00U)
  24312. #define XBARA_SEL52_SEL105_SHIFT (8U)
  24313. #define XBARA_SEL52_SEL105(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL52_SEL105_SHIFT)) & XBARA_SEL52_SEL105_MASK)
  24314. /*! @name SEL53 - Crossbar A Select Register 53 */
  24315. #define XBARA_SEL53_SEL106_MASK (0x7FU)
  24316. #define XBARA_SEL53_SEL106_SHIFT (0U)
  24317. #define XBARA_SEL53_SEL106(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL53_SEL106_SHIFT)) & XBARA_SEL53_SEL106_MASK)
  24318. #define XBARA_SEL53_SEL107_MASK (0x7F00U)
  24319. #define XBARA_SEL53_SEL107_SHIFT (8U)
  24320. #define XBARA_SEL53_SEL107(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL53_SEL107_SHIFT)) & XBARA_SEL53_SEL107_MASK)
  24321. /*! @name SEL54 - Crossbar A Select Register 54 */
  24322. #define XBARA_SEL54_SEL108_MASK (0x7FU)
  24323. #define XBARA_SEL54_SEL108_SHIFT (0U)
  24324. #define XBARA_SEL54_SEL108(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL54_SEL108_SHIFT)) & XBARA_SEL54_SEL108_MASK)
  24325. #define XBARA_SEL54_SEL109_MASK (0x7F00U)
  24326. #define XBARA_SEL54_SEL109_SHIFT (8U)
  24327. #define XBARA_SEL54_SEL109(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL54_SEL109_SHIFT)) & XBARA_SEL54_SEL109_MASK)
  24328. /*! @name SEL55 - Crossbar A Select Register 55 */
  24329. #define XBARA_SEL55_SEL110_MASK (0x7FU)
  24330. #define XBARA_SEL55_SEL110_SHIFT (0U)
  24331. #define XBARA_SEL55_SEL110(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL55_SEL110_SHIFT)) & XBARA_SEL55_SEL110_MASK)
  24332. #define XBARA_SEL55_SEL111_MASK (0x7F00U)
  24333. #define XBARA_SEL55_SEL111_SHIFT (8U)
  24334. #define XBARA_SEL55_SEL111(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL55_SEL111_SHIFT)) & XBARA_SEL55_SEL111_MASK)
  24335. /*! @name SEL56 - Crossbar A Select Register 56 */
  24336. #define XBARA_SEL56_SEL112_MASK (0x7FU)
  24337. #define XBARA_SEL56_SEL112_SHIFT (0U)
  24338. #define XBARA_SEL56_SEL112(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL56_SEL112_SHIFT)) & XBARA_SEL56_SEL112_MASK)
  24339. #define XBARA_SEL56_SEL113_MASK (0x7F00U)
  24340. #define XBARA_SEL56_SEL113_SHIFT (8U)
  24341. #define XBARA_SEL56_SEL113(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL56_SEL113_SHIFT)) & XBARA_SEL56_SEL113_MASK)
  24342. /*! @name SEL57 - Crossbar A Select Register 57 */
  24343. #define XBARA_SEL57_SEL114_MASK (0x7FU)
  24344. #define XBARA_SEL57_SEL114_SHIFT (0U)
  24345. #define XBARA_SEL57_SEL114(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL57_SEL114_SHIFT)) & XBARA_SEL57_SEL114_MASK)
  24346. #define XBARA_SEL57_SEL115_MASK (0x7F00U)
  24347. #define XBARA_SEL57_SEL115_SHIFT (8U)
  24348. #define XBARA_SEL57_SEL115(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL57_SEL115_SHIFT)) & XBARA_SEL57_SEL115_MASK)
  24349. /*! @name SEL58 - Crossbar A Select Register 58 */
  24350. #define XBARA_SEL58_SEL116_MASK (0x7FU)
  24351. #define XBARA_SEL58_SEL116_SHIFT (0U)
  24352. #define XBARA_SEL58_SEL116(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL58_SEL116_SHIFT)) & XBARA_SEL58_SEL116_MASK)
  24353. #define XBARA_SEL58_SEL117_MASK (0x7F00U)
  24354. #define XBARA_SEL58_SEL117_SHIFT (8U)
  24355. #define XBARA_SEL58_SEL117(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL58_SEL117_SHIFT)) & XBARA_SEL58_SEL117_MASK)
  24356. /*! @name SEL59 - Crossbar A Select Register 59 */
  24357. #define XBARA_SEL59_SEL118_MASK (0x7FU)
  24358. #define XBARA_SEL59_SEL118_SHIFT (0U)
  24359. #define XBARA_SEL59_SEL118(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL59_SEL118_SHIFT)) & XBARA_SEL59_SEL118_MASK)
  24360. #define XBARA_SEL59_SEL119_MASK (0x7F00U)
  24361. #define XBARA_SEL59_SEL119_SHIFT (8U)
  24362. #define XBARA_SEL59_SEL119(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL59_SEL119_SHIFT)) & XBARA_SEL59_SEL119_MASK)
  24363. /*! @name SEL60 - Crossbar A Select Register 60 */
  24364. #define XBARA_SEL60_SEL120_MASK (0x7FU)
  24365. #define XBARA_SEL60_SEL120_SHIFT (0U)
  24366. #define XBARA_SEL60_SEL120(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL60_SEL120_SHIFT)) & XBARA_SEL60_SEL120_MASK)
  24367. #define XBARA_SEL60_SEL121_MASK (0x7F00U)
  24368. #define XBARA_SEL60_SEL121_SHIFT (8U)
  24369. #define XBARA_SEL60_SEL121(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL60_SEL121_SHIFT)) & XBARA_SEL60_SEL121_MASK)
  24370. /*! @name SEL61 - Crossbar A Select Register 61 */
  24371. #define XBARA_SEL61_SEL122_MASK (0x7FU)
  24372. #define XBARA_SEL61_SEL122_SHIFT (0U)
  24373. #define XBARA_SEL61_SEL122(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL61_SEL122_SHIFT)) & XBARA_SEL61_SEL122_MASK)
  24374. #define XBARA_SEL61_SEL123_MASK (0x7F00U)
  24375. #define XBARA_SEL61_SEL123_SHIFT (8U)
  24376. #define XBARA_SEL61_SEL123(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL61_SEL123_SHIFT)) & XBARA_SEL61_SEL123_MASK)
  24377. /*! @name SEL62 - Crossbar A Select Register 62 */
  24378. #define XBARA_SEL62_SEL124_MASK (0x7FU)
  24379. #define XBARA_SEL62_SEL124_SHIFT (0U)
  24380. #define XBARA_SEL62_SEL124(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL62_SEL124_SHIFT)) & XBARA_SEL62_SEL124_MASK)
  24381. #define XBARA_SEL62_SEL125_MASK (0x7F00U)
  24382. #define XBARA_SEL62_SEL125_SHIFT (8U)
  24383. #define XBARA_SEL62_SEL125(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL62_SEL125_SHIFT)) & XBARA_SEL62_SEL125_MASK)
  24384. /*! @name SEL63 - Crossbar A Select Register 63 */
  24385. #define XBARA_SEL63_SEL126_MASK (0x7FU)
  24386. #define XBARA_SEL63_SEL126_SHIFT (0U)
  24387. #define XBARA_SEL63_SEL126(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL63_SEL126_SHIFT)) & XBARA_SEL63_SEL126_MASK)
  24388. #define XBARA_SEL63_SEL127_MASK (0x7F00U)
  24389. #define XBARA_SEL63_SEL127_SHIFT (8U)
  24390. #define XBARA_SEL63_SEL127(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL63_SEL127_SHIFT)) & XBARA_SEL63_SEL127_MASK)
  24391. /*! @name SEL64 - Crossbar A Select Register 64 */
  24392. #define XBARA_SEL64_SEL128_MASK (0x7FU)
  24393. #define XBARA_SEL64_SEL128_SHIFT (0U)
  24394. #define XBARA_SEL64_SEL128(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL64_SEL128_SHIFT)) & XBARA_SEL64_SEL128_MASK)
  24395. #define XBARA_SEL64_SEL129_MASK (0x7F00U)
  24396. #define XBARA_SEL64_SEL129_SHIFT (8U)
  24397. #define XBARA_SEL64_SEL129(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL64_SEL129_SHIFT)) & XBARA_SEL64_SEL129_MASK)
  24398. /*! @name SEL65 - Crossbar A Select Register 65 */
  24399. #define XBARA_SEL65_SEL130_MASK (0x7FU)
  24400. #define XBARA_SEL65_SEL130_SHIFT (0U)
  24401. #define XBARA_SEL65_SEL130(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL65_SEL130_SHIFT)) & XBARA_SEL65_SEL130_MASK)
  24402. #define XBARA_SEL65_SEL131_MASK (0x7F00U)
  24403. #define XBARA_SEL65_SEL131_SHIFT (8U)
  24404. #define XBARA_SEL65_SEL131(x) (((uint16_t)(((uint16_t)(x)) << XBARA_SEL65_SEL131_SHIFT)) & XBARA_SEL65_SEL131_MASK)
  24405. /*! @name CTRL0 - Crossbar A Control Register 0 */
  24406. #define XBARA_CTRL0_DEN0_MASK (0x1U)
  24407. #define XBARA_CTRL0_DEN0_SHIFT (0U)
  24408. #define XBARA_CTRL0_DEN0(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL0_DEN0_SHIFT)) & XBARA_CTRL0_DEN0_MASK)
  24409. #define XBARA_CTRL0_IEN0_MASK (0x2U)
  24410. #define XBARA_CTRL0_IEN0_SHIFT (1U)
  24411. #define XBARA_CTRL0_IEN0(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL0_IEN0_SHIFT)) & XBARA_CTRL0_IEN0_MASK)
  24412. #define XBARA_CTRL0_EDGE0_MASK (0xCU)
  24413. #define XBARA_CTRL0_EDGE0_SHIFT (2U)
  24414. #define XBARA_CTRL0_EDGE0(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL0_EDGE0_SHIFT)) & XBARA_CTRL0_EDGE0_MASK)
  24415. #define XBARA_CTRL0_STS0_MASK (0x10U)
  24416. #define XBARA_CTRL0_STS0_SHIFT (4U)
  24417. #define XBARA_CTRL0_STS0(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL0_STS0_SHIFT)) & XBARA_CTRL0_STS0_MASK)
  24418. #define XBARA_CTRL0_DEN1_MASK (0x100U)
  24419. #define XBARA_CTRL0_DEN1_SHIFT (8U)
  24420. #define XBARA_CTRL0_DEN1(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL0_DEN1_SHIFT)) & XBARA_CTRL0_DEN1_MASK)
  24421. #define XBARA_CTRL0_IEN1_MASK (0x200U)
  24422. #define XBARA_CTRL0_IEN1_SHIFT (9U)
  24423. #define XBARA_CTRL0_IEN1(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL0_IEN1_SHIFT)) & XBARA_CTRL0_IEN1_MASK)
  24424. #define XBARA_CTRL0_EDGE1_MASK (0xC00U)
  24425. #define XBARA_CTRL0_EDGE1_SHIFT (10U)
  24426. #define XBARA_CTRL0_EDGE1(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL0_EDGE1_SHIFT)) & XBARA_CTRL0_EDGE1_MASK)
  24427. #define XBARA_CTRL0_STS1_MASK (0x1000U)
  24428. #define XBARA_CTRL0_STS1_SHIFT (12U)
  24429. #define XBARA_CTRL0_STS1(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL0_STS1_SHIFT)) & XBARA_CTRL0_STS1_MASK)
  24430. /*! @name CTRL1 - Crossbar A Control Register 1 */
  24431. #define XBARA_CTRL1_DEN2_MASK (0x1U)
  24432. #define XBARA_CTRL1_DEN2_SHIFT (0U)
  24433. #define XBARA_CTRL1_DEN2(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL1_DEN2_SHIFT)) & XBARA_CTRL1_DEN2_MASK)
  24434. #define XBARA_CTRL1_IEN2_MASK (0x2U)
  24435. #define XBARA_CTRL1_IEN2_SHIFT (1U)
  24436. #define XBARA_CTRL1_IEN2(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL1_IEN2_SHIFT)) & XBARA_CTRL1_IEN2_MASK)
  24437. #define XBARA_CTRL1_EDGE2_MASK (0xCU)
  24438. #define XBARA_CTRL1_EDGE2_SHIFT (2U)
  24439. #define XBARA_CTRL1_EDGE2(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL1_EDGE2_SHIFT)) & XBARA_CTRL1_EDGE2_MASK)
  24440. #define XBARA_CTRL1_STS2_MASK (0x10U)
  24441. #define XBARA_CTRL1_STS2_SHIFT (4U)
  24442. #define XBARA_CTRL1_STS2(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL1_STS2_SHIFT)) & XBARA_CTRL1_STS2_MASK)
  24443. #define XBARA_CTRL1_DEN3_MASK (0x100U)
  24444. #define XBARA_CTRL1_DEN3_SHIFT (8U)
  24445. #define XBARA_CTRL1_DEN3(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL1_DEN3_SHIFT)) & XBARA_CTRL1_DEN3_MASK)
  24446. #define XBARA_CTRL1_IEN3_MASK (0x200U)
  24447. #define XBARA_CTRL1_IEN3_SHIFT (9U)
  24448. #define XBARA_CTRL1_IEN3(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL1_IEN3_SHIFT)) & XBARA_CTRL1_IEN3_MASK)
  24449. #define XBARA_CTRL1_EDGE3_MASK (0xC00U)
  24450. #define XBARA_CTRL1_EDGE3_SHIFT (10U)
  24451. #define XBARA_CTRL1_EDGE3(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL1_EDGE3_SHIFT)) & XBARA_CTRL1_EDGE3_MASK)
  24452. #define XBARA_CTRL1_STS3_MASK (0x1000U)
  24453. #define XBARA_CTRL1_STS3_SHIFT (12U)
  24454. #define XBARA_CTRL1_STS3(x) (((uint16_t)(((uint16_t)(x)) << XBARA_CTRL1_STS3_SHIFT)) & XBARA_CTRL1_STS3_MASK)
  24455. /*!
  24456. * @}
  24457. */ /* end of group XBARA_Register_Masks */
  24458. /* XBARA - Peripheral instance base addresses */
  24459. /** Peripheral XBARA1 base address */
  24460. #define XBARA1_BASE (0x403BC000u)
  24461. /** Peripheral XBARA1 base pointer */
  24462. #define XBARA1 ((XBARA_Type *)XBARA1_BASE)
  24463. /** Array initializer of XBARA peripheral base addresses */
  24464. #define XBARA_BASE_ADDRS { XBARA1_BASE }
  24465. /** Array initializer of XBARA peripheral base pointers */
  24466. #define XBARA_BASE_PTRS { XBARA1 }
  24467. /*!
  24468. * @}
  24469. */ /* end of group XBARA_Peripheral_Access_Layer */
  24470. /* ----------------------------------------------------------------------------
  24471. -- XBARB Peripheral Access Layer
  24472. ---------------------------------------------------------------------------- */
  24473. /*!
  24474. * @addtogroup XBARB_Peripheral_Access_Layer XBARB Peripheral Access Layer
  24475. * @{
  24476. */
  24477. /** XBARB - Register Layout Typedef */
  24478. typedef struct {
  24479. __IO uint16_t SEL0; /**< Crossbar B Select Register 0, offset: 0x0 */
  24480. __IO uint16_t SEL1; /**< Crossbar B Select Register 1, offset: 0x2 */
  24481. __IO uint16_t SEL2; /**< Crossbar B Select Register 2, offset: 0x4 */
  24482. __IO uint16_t SEL3; /**< Crossbar B Select Register 3, offset: 0x6 */
  24483. __IO uint16_t SEL4; /**< Crossbar B Select Register 4, offset: 0x8 */
  24484. __IO uint16_t SEL5; /**< Crossbar B Select Register 5, offset: 0xA */
  24485. __IO uint16_t SEL6; /**< Crossbar B Select Register 6, offset: 0xC */
  24486. __IO uint16_t SEL7; /**< Crossbar B Select Register 7, offset: 0xE */
  24487. } XBARB_Type;
  24488. /* ----------------------------------------------------------------------------
  24489. -- XBARB Register Masks
  24490. ---------------------------------------------------------------------------- */
  24491. /*!
  24492. * @addtogroup XBARB_Register_Masks XBARB Register Masks
  24493. * @{
  24494. */
  24495. /*! @name SEL0 - Crossbar B Select Register 0 */
  24496. #define XBARB_SEL0_SEL0_MASK (0x3FU)
  24497. #define XBARB_SEL0_SEL0_SHIFT (0U)
  24498. #define XBARB_SEL0_SEL0(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL0_SEL0_SHIFT)) & XBARB_SEL0_SEL0_MASK)
  24499. #define XBARB_SEL0_SEL1_MASK (0x3F00U)
  24500. #define XBARB_SEL0_SEL1_SHIFT (8U)
  24501. #define XBARB_SEL0_SEL1(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL0_SEL1_SHIFT)) & XBARB_SEL0_SEL1_MASK)
  24502. /*! @name SEL1 - Crossbar B Select Register 1 */
  24503. #define XBARB_SEL1_SEL2_MASK (0x3FU)
  24504. #define XBARB_SEL1_SEL2_SHIFT (0U)
  24505. #define XBARB_SEL1_SEL2(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL1_SEL2_SHIFT)) & XBARB_SEL1_SEL2_MASK)
  24506. #define XBARB_SEL1_SEL3_MASK (0x3F00U)
  24507. #define XBARB_SEL1_SEL3_SHIFT (8U)
  24508. #define XBARB_SEL1_SEL3(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL1_SEL3_SHIFT)) & XBARB_SEL1_SEL3_MASK)
  24509. /*! @name SEL2 - Crossbar B Select Register 2 */
  24510. #define XBARB_SEL2_SEL4_MASK (0x3FU)
  24511. #define XBARB_SEL2_SEL4_SHIFT (0U)
  24512. #define XBARB_SEL2_SEL4(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL2_SEL4_SHIFT)) & XBARB_SEL2_SEL4_MASK)
  24513. #define XBARB_SEL2_SEL5_MASK (0x3F00U)
  24514. #define XBARB_SEL2_SEL5_SHIFT (8U)
  24515. #define XBARB_SEL2_SEL5(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL2_SEL5_SHIFT)) & XBARB_SEL2_SEL5_MASK)
  24516. /*! @name SEL3 - Crossbar B Select Register 3 */
  24517. #define XBARB_SEL3_SEL6_MASK (0x3FU)
  24518. #define XBARB_SEL3_SEL6_SHIFT (0U)
  24519. #define XBARB_SEL3_SEL6(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL3_SEL6_SHIFT)) & XBARB_SEL3_SEL6_MASK)
  24520. #define XBARB_SEL3_SEL7_MASK (0x3F00U)
  24521. #define XBARB_SEL3_SEL7_SHIFT (8U)
  24522. #define XBARB_SEL3_SEL7(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL3_SEL7_SHIFT)) & XBARB_SEL3_SEL7_MASK)
  24523. /*! @name SEL4 - Crossbar B Select Register 4 */
  24524. #define XBARB_SEL4_SEL8_MASK (0x3FU)
  24525. #define XBARB_SEL4_SEL8_SHIFT (0U)
  24526. #define XBARB_SEL4_SEL8(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL4_SEL8_SHIFT)) & XBARB_SEL4_SEL8_MASK)
  24527. #define XBARB_SEL4_SEL9_MASK (0x3F00U)
  24528. #define XBARB_SEL4_SEL9_SHIFT (8U)
  24529. #define XBARB_SEL4_SEL9(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL4_SEL9_SHIFT)) & XBARB_SEL4_SEL9_MASK)
  24530. /*! @name SEL5 - Crossbar B Select Register 5 */
  24531. #define XBARB_SEL5_SEL10_MASK (0x3FU)
  24532. #define XBARB_SEL5_SEL10_SHIFT (0U)
  24533. #define XBARB_SEL5_SEL10(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL5_SEL10_SHIFT)) & XBARB_SEL5_SEL10_MASK)
  24534. #define XBARB_SEL5_SEL11_MASK (0x3F00U)
  24535. #define XBARB_SEL5_SEL11_SHIFT (8U)
  24536. #define XBARB_SEL5_SEL11(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL5_SEL11_SHIFT)) & XBARB_SEL5_SEL11_MASK)
  24537. /*! @name SEL6 - Crossbar B Select Register 6 */
  24538. #define XBARB_SEL6_SEL12_MASK (0x3FU)
  24539. #define XBARB_SEL6_SEL12_SHIFT (0U)
  24540. #define XBARB_SEL6_SEL12(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL6_SEL12_SHIFT)) & XBARB_SEL6_SEL12_MASK)
  24541. #define XBARB_SEL6_SEL13_MASK (0x3F00U)
  24542. #define XBARB_SEL6_SEL13_SHIFT (8U)
  24543. #define XBARB_SEL6_SEL13(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL6_SEL13_SHIFT)) & XBARB_SEL6_SEL13_MASK)
  24544. /*! @name SEL7 - Crossbar B Select Register 7 */
  24545. #define XBARB_SEL7_SEL14_MASK (0x3FU)
  24546. #define XBARB_SEL7_SEL14_SHIFT (0U)
  24547. #define XBARB_SEL7_SEL14(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL7_SEL14_SHIFT)) & XBARB_SEL7_SEL14_MASK)
  24548. #define XBARB_SEL7_SEL15_MASK (0x3F00U)
  24549. #define XBARB_SEL7_SEL15_SHIFT (8U)
  24550. #define XBARB_SEL7_SEL15(x) (((uint16_t)(((uint16_t)(x)) << XBARB_SEL7_SEL15_SHIFT)) & XBARB_SEL7_SEL15_MASK)
  24551. /*!
  24552. * @}
  24553. */ /* end of group XBARB_Register_Masks */
  24554. /* XBARB - Peripheral instance base addresses */
  24555. /** Peripheral XBARB2 base address */
  24556. #define XBARB2_BASE (0x403C0000u)
  24557. /** Peripheral XBARB2 base pointer */
  24558. #define XBARB2 ((XBARB_Type *)XBARB2_BASE)
  24559. /** Peripheral XBARB3 base address */
  24560. #define XBARB3_BASE (0x403C4000u)
  24561. /** Peripheral XBARB3 base pointer */
  24562. #define XBARB3 ((XBARB_Type *)XBARB3_BASE)
  24563. /** Array initializer of XBARB peripheral base addresses */
  24564. #define XBARB_BASE_ADDRS { 0u, 0u, XBARB2_BASE, XBARB3_BASE }
  24565. /** Array initializer of XBARB peripheral base pointers */
  24566. #define XBARB_BASE_PTRS { (XBARB_Type *)0u, (XBARB_Type *)0u, XBARB2, XBARB3 }
  24567. /*!
  24568. * @}
  24569. */ /* end of group XBARB_Peripheral_Access_Layer */
  24570. /* ----------------------------------------------------------------------------
  24571. -- XTALOSC24M Peripheral Access Layer
  24572. ---------------------------------------------------------------------------- */
  24573. /*!
  24574. * @addtogroup XTALOSC24M_Peripheral_Access_Layer XTALOSC24M Peripheral Access Layer
  24575. * @{
  24576. */
  24577. /** XTALOSC24M - Register Layout Typedef */
  24578. typedef struct {
  24579. uint8_t RESERVED_0[336];
  24580. __IO uint32_t MISC0; /**< Miscellaneous Register 0, offset: 0x150 */
  24581. __IO uint32_t MISC0_SET; /**< Miscellaneous Register 0, offset: 0x154 */
  24582. __IO uint32_t MISC0_CLR; /**< Miscellaneous Register 0, offset: 0x158 */
  24583. __IO uint32_t MISC0_TOG; /**< Miscellaneous Register 0, offset: 0x15C */
  24584. uint8_t RESERVED_1[272];
  24585. __IO uint32_t LOWPWR_CTRL; /**< XTAL OSC (LP) Control Register, offset: 0x270 */
  24586. __IO uint32_t LOWPWR_CTRL_SET; /**< XTAL OSC (LP) Control Register, offset: 0x274 */
  24587. __IO uint32_t LOWPWR_CTRL_CLR; /**< XTAL OSC (LP) Control Register, offset: 0x278 */
  24588. __IO uint32_t LOWPWR_CTRL_TOG; /**< XTAL OSC (LP) Control Register, offset: 0x27C */
  24589. uint8_t RESERVED_2[32];
  24590. __IO uint32_t OSC_CONFIG0; /**< XTAL OSC Configuration 0 Register, offset: 0x2A0 */
  24591. __IO uint32_t OSC_CONFIG0_SET; /**< XTAL OSC Configuration 0 Register, offset: 0x2A4 */
  24592. __IO uint32_t OSC_CONFIG0_CLR; /**< XTAL OSC Configuration 0 Register, offset: 0x2A8 */
  24593. __IO uint32_t OSC_CONFIG0_TOG; /**< XTAL OSC Configuration 0 Register, offset: 0x2AC */
  24594. __IO uint32_t OSC_CONFIG1; /**< XTAL OSC Configuration 1 Register, offset: 0x2B0 */
  24595. __IO uint32_t OSC_CONFIG1_SET; /**< XTAL OSC Configuration 1 Register, offset: 0x2B4 */
  24596. __IO uint32_t OSC_CONFIG1_CLR; /**< XTAL OSC Configuration 1 Register, offset: 0x2B8 */
  24597. __IO uint32_t OSC_CONFIG1_TOG; /**< XTAL OSC Configuration 1 Register, offset: 0x2BC */
  24598. __IO uint32_t OSC_CONFIG2; /**< XTAL OSC Configuration 2 Register, offset: 0x2C0 */
  24599. __IO uint32_t OSC_CONFIG2_SET; /**< XTAL OSC Configuration 2 Register, offset: 0x2C4 */
  24600. __IO uint32_t OSC_CONFIG2_CLR; /**< XTAL OSC Configuration 2 Register, offset: 0x2C8 */
  24601. __IO uint32_t OSC_CONFIG2_TOG; /**< XTAL OSC Configuration 2 Register, offset: 0x2CC */
  24602. } XTALOSC24M_Type;
  24603. /* ----------------------------------------------------------------------------
  24604. -- XTALOSC24M Register Masks
  24605. ---------------------------------------------------------------------------- */
  24606. /*!
  24607. * @addtogroup XTALOSC24M_Register_Masks XTALOSC24M Register Masks
  24608. * @{
  24609. */
  24610. /*! @name MISC0 - Miscellaneous Register 0 */
  24611. #define XTALOSC24M_MISC0_REFTOP_PWD_MASK (0x1U)
  24612. #define XTALOSC24M_MISC0_REFTOP_PWD_SHIFT (0U)
  24613. #define XTALOSC24M_MISC0_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_REFTOP_PWD_SHIFT)) & XTALOSC24M_MISC0_REFTOP_PWD_MASK)
  24614. #define XTALOSC24M_MISC0_REFTOP_SELFBIASOFF_MASK (0x8U)
  24615. #define XTALOSC24M_MISC0_REFTOP_SELFBIASOFF_SHIFT (3U)
  24616. #define XTALOSC24M_MISC0_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_REFTOP_SELFBIASOFF_SHIFT)) & XTALOSC24M_MISC0_REFTOP_SELFBIASOFF_MASK)
  24617. #define XTALOSC24M_MISC0_REFTOP_VBGADJ_MASK (0x70U)
  24618. #define XTALOSC24M_MISC0_REFTOP_VBGADJ_SHIFT (4U)
  24619. #define XTALOSC24M_MISC0_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_REFTOP_VBGADJ_SHIFT)) & XTALOSC24M_MISC0_REFTOP_VBGADJ_MASK)
  24620. #define XTALOSC24M_MISC0_REFTOP_VBGUP_MASK (0x80U)
  24621. #define XTALOSC24M_MISC0_REFTOP_VBGUP_SHIFT (7U)
  24622. #define XTALOSC24M_MISC0_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_REFTOP_VBGUP_SHIFT)) & XTALOSC24M_MISC0_REFTOP_VBGUP_MASK)
  24623. #define XTALOSC24M_MISC0_STOP_MODE_CONFIG_MASK (0xC00U)
  24624. #define XTALOSC24M_MISC0_STOP_MODE_CONFIG_SHIFT (10U)
  24625. #define XTALOSC24M_MISC0_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_STOP_MODE_CONFIG_SHIFT)) & XTALOSC24M_MISC0_STOP_MODE_CONFIG_MASK)
  24626. #define XTALOSC24M_MISC0_DISCON_HIGH_SNVS_MASK (0x1000U)
  24627. #define XTALOSC24M_MISC0_DISCON_HIGH_SNVS_SHIFT (12U)
  24628. #define XTALOSC24M_MISC0_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_DISCON_HIGH_SNVS_SHIFT)) & XTALOSC24M_MISC0_DISCON_HIGH_SNVS_MASK)
  24629. #define XTALOSC24M_MISC0_OSC_I_MASK (0x6000U)
  24630. #define XTALOSC24M_MISC0_OSC_I_SHIFT (13U)
  24631. #define XTALOSC24M_MISC0_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_OSC_I_SHIFT)) & XTALOSC24M_MISC0_OSC_I_MASK)
  24632. #define XTALOSC24M_MISC0_OSC_XTALOK_MASK (0x8000U)
  24633. #define XTALOSC24M_MISC0_OSC_XTALOK_SHIFT (15U)
  24634. #define XTALOSC24M_MISC0_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_OSC_XTALOK_SHIFT)) & XTALOSC24M_MISC0_OSC_XTALOK_MASK)
  24635. #define XTALOSC24M_MISC0_OSC_XTALOK_EN_MASK (0x10000U)
  24636. #define XTALOSC24M_MISC0_OSC_XTALOK_EN_SHIFT (16U)
  24637. #define XTALOSC24M_MISC0_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_OSC_XTALOK_EN_SHIFT)) & XTALOSC24M_MISC0_OSC_XTALOK_EN_MASK)
  24638. #define XTALOSC24M_MISC0_CLKGATE_CTRL_MASK (0x2000000U)
  24639. #define XTALOSC24M_MISC0_CLKGATE_CTRL_SHIFT (25U)
  24640. #define XTALOSC24M_MISC0_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLKGATE_CTRL_SHIFT)) & XTALOSC24M_MISC0_CLKGATE_CTRL_MASK)
  24641. #define XTALOSC24M_MISC0_CLKGATE_DELAY_MASK (0x1C000000U)
  24642. #define XTALOSC24M_MISC0_CLKGATE_DELAY_SHIFT (26U)
  24643. #define XTALOSC24M_MISC0_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLKGATE_DELAY_SHIFT)) & XTALOSC24M_MISC0_CLKGATE_DELAY_MASK)
  24644. #define XTALOSC24M_MISC0_RTC_XTAL_SOURCE_MASK (0x20000000U)
  24645. #define XTALOSC24M_MISC0_RTC_XTAL_SOURCE_SHIFT (29U)
  24646. #define XTALOSC24M_MISC0_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_RTC_XTAL_SOURCE_SHIFT)) & XTALOSC24M_MISC0_RTC_XTAL_SOURCE_MASK)
  24647. #define XTALOSC24M_MISC0_XTAL_24M_PWD_MASK (0x40000000U)
  24648. #define XTALOSC24M_MISC0_XTAL_24M_PWD_SHIFT (30U)
  24649. #define XTALOSC24M_MISC0_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_XTAL_24M_PWD_SHIFT)) & XTALOSC24M_MISC0_XTAL_24M_PWD_MASK)
  24650. #define XTALOSC24M_MISC0_VID_PLL_PREDIV_MASK (0x80000000U)
  24651. #define XTALOSC24M_MISC0_VID_PLL_PREDIV_SHIFT (31U)
  24652. #define XTALOSC24M_MISC0_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_VID_PLL_PREDIV_SHIFT)) & XTALOSC24M_MISC0_VID_PLL_PREDIV_MASK)
  24653. /*! @name MISC0_SET - Miscellaneous Register 0 */
  24654. #define XTALOSC24M_MISC0_SET_REFTOP_PWD_MASK (0x1U)
  24655. #define XTALOSC24M_MISC0_SET_REFTOP_PWD_SHIFT (0U)
  24656. #define XTALOSC24M_MISC0_SET_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_REFTOP_PWD_SHIFT)) & XTALOSC24M_MISC0_SET_REFTOP_PWD_MASK)
  24657. #define XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF_MASK (0x8U)
  24658. #define XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT (3U)
  24659. #define XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF_SHIFT)) & XTALOSC24M_MISC0_SET_REFTOP_SELFBIASOFF_MASK)
  24660. #define XTALOSC24M_MISC0_SET_REFTOP_VBGADJ_MASK (0x70U)
  24661. #define XTALOSC24M_MISC0_SET_REFTOP_VBGADJ_SHIFT (4U)
  24662. #define XTALOSC24M_MISC0_SET_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_REFTOP_VBGADJ_SHIFT)) & XTALOSC24M_MISC0_SET_REFTOP_VBGADJ_MASK)
  24663. #define XTALOSC24M_MISC0_SET_REFTOP_VBGUP_MASK (0x80U)
  24664. #define XTALOSC24M_MISC0_SET_REFTOP_VBGUP_SHIFT (7U)
  24665. #define XTALOSC24M_MISC0_SET_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_REFTOP_VBGUP_SHIFT)) & XTALOSC24M_MISC0_SET_REFTOP_VBGUP_MASK)
  24666. #define XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG_MASK (0xC00U)
  24667. #define XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG_SHIFT (10U)
  24668. #define XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG_SHIFT)) & XTALOSC24M_MISC0_SET_STOP_MODE_CONFIG_MASK)
  24669. #define XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS_MASK (0x1000U)
  24670. #define XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS_SHIFT (12U)
  24671. #define XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS_SHIFT)) & XTALOSC24M_MISC0_SET_DISCON_HIGH_SNVS_MASK)
  24672. #define XTALOSC24M_MISC0_SET_OSC_I_MASK (0x6000U)
  24673. #define XTALOSC24M_MISC0_SET_OSC_I_SHIFT (13U)
  24674. #define XTALOSC24M_MISC0_SET_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_OSC_I_SHIFT)) & XTALOSC24M_MISC0_SET_OSC_I_MASK)
  24675. #define XTALOSC24M_MISC0_SET_OSC_XTALOK_MASK (0x8000U)
  24676. #define XTALOSC24M_MISC0_SET_OSC_XTALOK_SHIFT (15U)
  24677. #define XTALOSC24M_MISC0_SET_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_OSC_XTALOK_SHIFT)) & XTALOSC24M_MISC0_SET_OSC_XTALOK_MASK)
  24678. #define XTALOSC24M_MISC0_SET_OSC_XTALOK_EN_MASK (0x10000U)
  24679. #define XTALOSC24M_MISC0_SET_OSC_XTALOK_EN_SHIFT (16U)
  24680. #define XTALOSC24M_MISC0_SET_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_OSC_XTALOK_EN_SHIFT)) & XTALOSC24M_MISC0_SET_OSC_XTALOK_EN_MASK)
  24681. #define XTALOSC24M_MISC0_SET_CLKGATE_CTRL_MASK (0x2000000U)
  24682. #define XTALOSC24M_MISC0_SET_CLKGATE_CTRL_SHIFT (25U)
  24683. #define XTALOSC24M_MISC0_SET_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_CLKGATE_CTRL_SHIFT)) & XTALOSC24M_MISC0_SET_CLKGATE_CTRL_MASK)
  24684. #define XTALOSC24M_MISC0_SET_CLKGATE_DELAY_MASK (0x1C000000U)
  24685. #define XTALOSC24M_MISC0_SET_CLKGATE_DELAY_SHIFT (26U)
  24686. #define XTALOSC24M_MISC0_SET_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_CLKGATE_DELAY_SHIFT)) & XTALOSC24M_MISC0_SET_CLKGATE_DELAY_MASK)
  24687. #define XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE_MASK (0x20000000U)
  24688. #define XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE_SHIFT (29U)
  24689. #define XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE_SHIFT)) & XTALOSC24M_MISC0_SET_RTC_XTAL_SOURCE_MASK)
  24690. #define XTALOSC24M_MISC0_SET_XTAL_24M_PWD_MASK (0x40000000U)
  24691. #define XTALOSC24M_MISC0_SET_XTAL_24M_PWD_SHIFT (30U)
  24692. #define XTALOSC24M_MISC0_SET_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_XTAL_24M_PWD_SHIFT)) & XTALOSC24M_MISC0_SET_XTAL_24M_PWD_MASK)
  24693. #define XTALOSC24M_MISC0_SET_VID_PLL_PREDIV_MASK (0x80000000U)
  24694. #define XTALOSC24M_MISC0_SET_VID_PLL_PREDIV_SHIFT (31U)
  24695. #define XTALOSC24M_MISC0_SET_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_SET_VID_PLL_PREDIV_SHIFT)) & XTALOSC24M_MISC0_SET_VID_PLL_PREDIV_MASK)
  24696. /*! @name MISC0_CLR - Miscellaneous Register 0 */
  24697. #define XTALOSC24M_MISC0_CLR_REFTOP_PWD_MASK (0x1U)
  24698. #define XTALOSC24M_MISC0_CLR_REFTOP_PWD_SHIFT (0U)
  24699. #define XTALOSC24M_MISC0_CLR_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_REFTOP_PWD_SHIFT)) & XTALOSC24M_MISC0_CLR_REFTOP_PWD_MASK)
  24700. #define XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF_MASK (0x8U)
  24701. #define XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT (3U)
  24702. #define XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF_SHIFT)) & XTALOSC24M_MISC0_CLR_REFTOP_SELFBIASOFF_MASK)
  24703. #define XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ_MASK (0x70U)
  24704. #define XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ_SHIFT (4U)
  24705. #define XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ_SHIFT)) & XTALOSC24M_MISC0_CLR_REFTOP_VBGADJ_MASK)
  24706. #define XTALOSC24M_MISC0_CLR_REFTOP_VBGUP_MASK (0x80U)
  24707. #define XTALOSC24M_MISC0_CLR_REFTOP_VBGUP_SHIFT (7U)
  24708. #define XTALOSC24M_MISC0_CLR_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_REFTOP_VBGUP_SHIFT)) & XTALOSC24M_MISC0_CLR_REFTOP_VBGUP_MASK)
  24709. #define XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG_MASK (0xC00U)
  24710. #define XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG_SHIFT (10U)
  24711. #define XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG_SHIFT)) & XTALOSC24M_MISC0_CLR_STOP_MODE_CONFIG_MASK)
  24712. #define XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS_MASK (0x1000U)
  24713. #define XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT (12U)
  24714. #define XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS_SHIFT)) & XTALOSC24M_MISC0_CLR_DISCON_HIGH_SNVS_MASK)
  24715. #define XTALOSC24M_MISC0_CLR_OSC_I_MASK (0x6000U)
  24716. #define XTALOSC24M_MISC0_CLR_OSC_I_SHIFT (13U)
  24717. #define XTALOSC24M_MISC0_CLR_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_OSC_I_SHIFT)) & XTALOSC24M_MISC0_CLR_OSC_I_MASK)
  24718. #define XTALOSC24M_MISC0_CLR_OSC_XTALOK_MASK (0x8000U)
  24719. #define XTALOSC24M_MISC0_CLR_OSC_XTALOK_SHIFT (15U)
  24720. #define XTALOSC24M_MISC0_CLR_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_OSC_XTALOK_SHIFT)) & XTALOSC24M_MISC0_CLR_OSC_XTALOK_MASK)
  24721. #define XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN_MASK (0x10000U)
  24722. #define XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN_SHIFT (16U)
  24723. #define XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN_SHIFT)) & XTALOSC24M_MISC0_CLR_OSC_XTALOK_EN_MASK)
  24724. #define XTALOSC24M_MISC0_CLR_CLKGATE_CTRL_MASK (0x2000000U)
  24725. #define XTALOSC24M_MISC0_CLR_CLKGATE_CTRL_SHIFT (25U)
  24726. #define XTALOSC24M_MISC0_CLR_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_CLKGATE_CTRL_SHIFT)) & XTALOSC24M_MISC0_CLR_CLKGATE_CTRL_MASK)
  24727. #define XTALOSC24M_MISC0_CLR_CLKGATE_DELAY_MASK (0x1C000000U)
  24728. #define XTALOSC24M_MISC0_CLR_CLKGATE_DELAY_SHIFT (26U)
  24729. #define XTALOSC24M_MISC0_CLR_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_CLKGATE_DELAY_SHIFT)) & XTALOSC24M_MISC0_CLR_CLKGATE_DELAY_MASK)
  24730. #define XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE_MASK (0x20000000U)
  24731. #define XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT (29U)
  24732. #define XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE_SHIFT)) & XTALOSC24M_MISC0_CLR_RTC_XTAL_SOURCE_MASK)
  24733. #define XTALOSC24M_MISC0_CLR_XTAL_24M_PWD_MASK (0x40000000U)
  24734. #define XTALOSC24M_MISC0_CLR_XTAL_24M_PWD_SHIFT (30U)
  24735. #define XTALOSC24M_MISC0_CLR_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_XTAL_24M_PWD_SHIFT)) & XTALOSC24M_MISC0_CLR_XTAL_24M_PWD_MASK)
  24736. #define XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV_MASK (0x80000000U)
  24737. #define XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV_SHIFT (31U)
  24738. #define XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV_SHIFT)) & XTALOSC24M_MISC0_CLR_VID_PLL_PREDIV_MASK)
  24739. /*! @name MISC0_TOG - Miscellaneous Register 0 */
  24740. #define XTALOSC24M_MISC0_TOG_REFTOP_PWD_MASK (0x1U)
  24741. #define XTALOSC24M_MISC0_TOG_REFTOP_PWD_SHIFT (0U)
  24742. #define XTALOSC24M_MISC0_TOG_REFTOP_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_REFTOP_PWD_SHIFT)) & XTALOSC24M_MISC0_TOG_REFTOP_PWD_MASK)
  24743. #define XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF_MASK (0x8U)
  24744. #define XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT (3U)
  24745. #define XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF_SHIFT)) & XTALOSC24M_MISC0_TOG_REFTOP_SELFBIASOFF_MASK)
  24746. #define XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ_MASK (0x70U)
  24747. #define XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ_SHIFT (4U)
  24748. #define XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ_SHIFT)) & XTALOSC24M_MISC0_TOG_REFTOP_VBGADJ_MASK)
  24749. #define XTALOSC24M_MISC0_TOG_REFTOP_VBGUP_MASK (0x80U)
  24750. #define XTALOSC24M_MISC0_TOG_REFTOP_VBGUP_SHIFT (7U)
  24751. #define XTALOSC24M_MISC0_TOG_REFTOP_VBGUP(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_REFTOP_VBGUP_SHIFT)) & XTALOSC24M_MISC0_TOG_REFTOP_VBGUP_MASK)
  24752. #define XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG_MASK (0xC00U)
  24753. #define XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG_SHIFT (10U)
  24754. #define XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG_SHIFT)) & XTALOSC24M_MISC0_TOG_STOP_MODE_CONFIG_MASK)
  24755. #define XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS_MASK (0x1000U)
  24756. #define XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT (12U)
  24757. #define XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS_SHIFT)) & XTALOSC24M_MISC0_TOG_DISCON_HIGH_SNVS_MASK)
  24758. #define XTALOSC24M_MISC0_TOG_OSC_I_MASK (0x6000U)
  24759. #define XTALOSC24M_MISC0_TOG_OSC_I_SHIFT (13U)
  24760. #define XTALOSC24M_MISC0_TOG_OSC_I(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_OSC_I_SHIFT)) & XTALOSC24M_MISC0_TOG_OSC_I_MASK)
  24761. #define XTALOSC24M_MISC0_TOG_OSC_XTALOK_MASK (0x8000U)
  24762. #define XTALOSC24M_MISC0_TOG_OSC_XTALOK_SHIFT (15U)
  24763. #define XTALOSC24M_MISC0_TOG_OSC_XTALOK(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_OSC_XTALOK_SHIFT)) & XTALOSC24M_MISC0_TOG_OSC_XTALOK_MASK)
  24764. #define XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN_MASK (0x10000U)
  24765. #define XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN_SHIFT (16U)
  24766. #define XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN_SHIFT)) & XTALOSC24M_MISC0_TOG_OSC_XTALOK_EN_MASK)
  24767. #define XTALOSC24M_MISC0_TOG_CLKGATE_CTRL_MASK (0x2000000U)
  24768. #define XTALOSC24M_MISC0_TOG_CLKGATE_CTRL_SHIFT (25U)
  24769. #define XTALOSC24M_MISC0_TOG_CLKGATE_CTRL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_CLKGATE_CTRL_SHIFT)) & XTALOSC24M_MISC0_TOG_CLKGATE_CTRL_MASK)
  24770. #define XTALOSC24M_MISC0_TOG_CLKGATE_DELAY_MASK (0x1C000000U)
  24771. #define XTALOSC24M_MISC0_TOG_CLKGATE_DELAY_SHIFT (26U)
  24772. #define XTALOSC24M_MISC0_TOG_CLKGATE_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_CLKGATE_DELAY_SHIFT)) & XTALOSC24M_MISC0_TOG_CLKGATE_DELAY_MASK)
  24773. #define XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE_MASK (0x20000000U)
  24774. #define XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT (29U)
  24775. #define XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE_SHIFT)) & XTALOSC24M_MISC0_TOG_RTC_XTAL_SOURCE_MASK)
  24776. #define XTALOSC24M_MISC0_TOG_XTAL_24M_PWD_MASK (0x40000000U)
  24777. #define XTALOSC24M_MISC0_TOG_XTAL_24M_PWD_SHIFT (30U)
  24778. #define XTALOSC24M_MISC0_TOG_XTAL_24M_PWD(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_XTAL_24M_PWD_SHIFT)) & XTALOSC24M_MISC0_TOG_XTAL_24M_PWD_MASK)
  24779. #define XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV_MASK (0x80000000U)
  24780. #define XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV_SHIFT (31U)
  24781. #define XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV_SHIFT)) & XTALOSC24M_MISC0_TOG_VID_PLL_PREDIV_MASK)
  24782. /*! @name LOWPWR_CTRL - XTAL OSC (LP) Control Register */
  24783. #define XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN_MASK (0x1U)
  24784. #define XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN_SHIFT (0U)
  24785. #define XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_RC_OSC_EN_MASK)
  24786. #define XTALOSC24M_LOWPWR_CTRL_RC_OSC_PROG_MASK (0xEU)
  24787. #define XTALOSC24M_LOWPWR_CTRL_RC_OSC_PROG_SHIFT (1U)
  24788. #define XTALOSC24M_LOWPWR_CTRL_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_RC_OSC_PROG_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_RC_OSC_PROG_MASK)
  24789. #define XTALOSC24M_LOWPWR_CTRL_OSC_SEL_MASK (0x10U)
  24790. #define XTALOSC24M_LOWPWR_CTRL_OSC_SEL_SHIFT (4U)
  24791. #define XTALOSC24M_LOWPWR_CTRL_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_OSC_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_OSC_SEL_MASK)
  24792. #define XTALOSC24M_LOWPWR_CTRL_LPBG_SEL_MASK (0x20U)
  24793. #define XTALOSC24M_LOWPWR_CTRL_LPBG_SEL_SHIFT (5U)
  24794. #define XTALOSC24M_LOWPWR_CTRL_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_LPBG_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_LPBG_SEL_MASK)
  24795. #define XTALOSC24M_LOWPWR_CTRL_LPBG_TEST_MASK (0x40U)
  24796. #define XTALOSC24M_LOWPWR_CTRL_LPBG_TEST_SHIFT (6U)
  24797. #define XTALOSC24M_LOWPWR_CTRL_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_LPBG_TEST_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_LPBG_TEST_MASK)
  24798. #define XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF_MASK (0x80U)
  24799. #define XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF_SHIFT (7U)
  24800. #define XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_REFTOP_IBIAS_OFF_MASK)
  24801. #define XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE_MASK (0x100U)
  24802. #define XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE_SHIFT (8U)
  24803. #define XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_L1_PWRGATE_MASK)
  24804. #define XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE_MASK (0x200U)
  24805. #define XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE_SHIFT (9U)
  24806. #define XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_L2_PWRGATE_MASK)
  24807. #define XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE_MASK (0x400U)
  24808. #define XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE_SHIFT (10U)
  24809. #define XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CPU_PWRGATE_MASK)
  24810. #define XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE_MASK (0x800U)
  24811. #define XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE_SHIFT (11U)
  24812. #define XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_DISPLAY_PWRGATE_MASK)
  24813. #define XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_MASK (0x2000U)
  24814. #define XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_SHIFT (13U)
  24815. #define XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_RCOSC_CG_OVERRIDE_MASK)
  24816. #define XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_MASK (0xC000U)
  24817. #define XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_SHIFT (14U)
  24818. #define XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_DELAY_MASK)
  24819. #define XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_MASK (0x10000U)
  24820. #define XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_SHIFT (16U)
  24821. #define XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_XTALOSC_PWRUP_STAT_MASK)
  24822. #define XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE_MASK (0x20000U)
  24823. #define XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE_SHIFT (17U)
  24824. #define XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_MIX_PWRGATE_MASK)
  24825. /*! @name LOWPWR_CTRL_SET - XTAL OSC (LP) Control Register */
  24826. #define XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN_MASK (0x1U)
  24827. #define XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN_SHIFT (0U)
  24828. #define XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_EN_MASK)
  24829. #define XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_PROG_MASK (0xEU)
  24830. #define XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_PROG_SHIFT (1U)
  24831. #define XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_PROG_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_RC_OSC_PROG_MASK)
  24832. #define XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL_MASK (0x10U)
  24833. #define XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL_SHIFT (4U)
  24834. #define XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_OSC_SEL_MASK)
  24835. #define XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL_MASK (0x20U)
  24836. #define XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL_SHIFT (5U)
  24837. #define XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_LPBG_SEL_MASK)
  24838. #define XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST_MASK (0x40U)
  24839. #define XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST_SHIFT (6U)
  24840. #define XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_LPBG_TEST_MASK)
  24841. #define XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_MASK (0x80U)
  24842. #define XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_SHIFT (7U)
  24843. #define XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_REFTOP_IBIAS_OFF_MASK)
  24844. #define XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE_MASK (0x100U)
  24845. #define XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE_SHIFT (8U)
  24846. #define XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_L1_PWRGATE_MASK)
  24847. #define XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE_MASK (0x200U)
  24848. #define XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE_SHIFT (9U)
  24849. #define XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_L2_PWRGATE_MASK)
  24850. #define XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE_MASK (0x400U)
  24851. #define XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE_SHIFT (10U)
  24852. #define XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_CPU_PWRGATE_MASK)
  24853. #define XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_MASK (0x800U)
  24854. #define XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_SHIFT (11U)
  24855. #define XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_MASK)
  24856. #define XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_MASK (0x2000U)
  24857. #define XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_SHIFT (13U)
  24858. #define XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_RCOSC_CG_OVERRIDE_MASK)
  24859. #define XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_MASK (0xC000U)
  24860. #define XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_SHIFT (14U)
  24861. #define XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_DELAY_MASK)
  24862. #define XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_MASK (0x10000U)
  24863. #define XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_SHIFT (16U)
  24864. #define XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_XTALOSC_PWRUP_STAT_MASK)
  24865. #define XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE_MASK (0x20000U)
  24866. #define XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE_SHIFT (17U)
  24867. #define XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_SET_MIX_PWRGATE_MASK)
  24868. /*! @name LOWPWR_CTRL_CLR - XTAL OSC (LP) Control Register */
  24869. #define XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN_MASK (0x1U)
  24870. #define XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN_SHIFT (0U)
  24871. #define XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_EN_MASK)
  24872. #define XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_PROG_MASK (0xEU)
  24873. #define XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_PROG_SHIFT (1U)
  24874. #define XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_PROG_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_RC_OSC_PROG_MASK)
  24875. #define XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL_MASK (0x10U)
  24876. #define XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL_SHIFT (4U)
  24877. #define XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_OSC_SEL_MASK)
  24878. #define XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL_MASK (0x20U)
  24879. #define XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL_SHIFT (5U)
  24880. #define XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_SEL_MASK)
  24881. #define XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST_MASK (0x40U)
  24882. #define XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST_SHIFT (6U)
  24883. #define XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_LPBG_TEST_MASK)
  24884. #define XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_MASK (0x80U)
  24885. #define XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_SHIFT (7U)
  24886. #define XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_REFTOP_IBIAS_OFF_MASK)
  24887. #define XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE_MASK (0x100U)
  24888. #define XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE_SHIFT (8U)
  24889. #define XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_L1_PWRGATE_MASK)
  24890. #define XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE_MASK (0x200U)
  24891. #define XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE_SHIFT (9U)
  24892. #define XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_L2_PWRGATE_MASK)
  24893. #define XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE_MASK (0x400U)
  24894. #define XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE_SHIFT (10U)
  24895. #define XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_CPU_PWRGATE_MASK)
  24896. #define XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_MASK (0x800U)
  24897. #define XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_SHIFT (11U)
  24898. #define XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_MASK)
  24899. #define XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_MASK (0x2000U)
  24900. #define XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_SHIFT (13U)
  24901. #define XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_RCOSC_CG_OVERRIDE_MASK)
  24902. #define XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_MASK (0xC000U)
  24903. #define XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_SHIFT (14U)
  24904. #define XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_DELAY_MASK)
  24905. #define XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_MASK (0x10000U)
  24906. #define XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_SHIFT (16U)
  24907. #define XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_XTALOSC_PWRUP_STAT_MASK)
  24908. #define XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE_MASK (0x20000U)
  24909. #define XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE_SHIFT (17U)
  24910. #define XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_CLR_MIX_PWRGATE_MASK)
  24911. /*! @name LOWPWR_CTRL_TOG - XTAL OSC (LP) Control Register */
  24912. #define XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN_MASK (0x1U)
  24913. #define XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN_SHIFT (0U)
  24914. #define XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_EN_MASK)
  24915. #define XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_PROG_MASK (0xEU)
  24916. #define XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_PROG_SHIFT (1U)
  24917. #define XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_PROG_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_RC_OSC_PROG_MASK)
  24918. #define XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL_MASK (0x10U)
  24919. #define XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL_SHIFT (4U)
  24920. #define XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_OSC_SEL_MASK)
  24921. #define XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL_MASK (0x20U)
  24922. #define XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL_SHIFT (5U)
  24923. #define XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_SEL_MASK)
  24924. #define XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST_MASK (0x40U)
  24925. #define XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST_SHIFT (6U)
  24926. #define XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_LPBG_TEST_MASK)
  24927. #define XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_MASK (0x80U)
  24928. #define XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_SHIFT (7U)
  24929. #define XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_REFTOP_IBIAS_OFF_MASK)
  24930. #define XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE_MASK (0x100U)
  24931. #define XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE_SHIFT (8U)
  24932. #define XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_L1_PWRGATE_MASK)
  24933. #define XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE_MASK (0x200U)
  24934. #define XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE_SHIFT (9U)
  24935. #define XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_L2_PWRGATE_MASK)
  24936. #define XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE_MASK (0x400U)
  24937. #define XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE_SHIFT (10U)
  24938. #define XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_CPU_PWRGATE_MASK)
  24939. #define XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_MASK (0x800U)
  24940. #define XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_SHIFT (11U)
  24941. #define XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_MASK)
  24942. #define XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_MASK (0x2000U)
  24943. #define XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_SHIFT (13U)
  24944. #define XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_RCOSC_CG_OVERRIDE_MASK)
  24945. #define XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_MASK (0xC000U)
  24946. #define XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_SHIFT (14U)
  24947. #define XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_DELAY_MASK)
  24948. #define XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_MASK (0x10000U)
  24949. #define XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_SHIFT (16U)
  24950. #define XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_XTALOSC_PWRUP_STAT_MASK)
  24951. #define XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE_MASK (0x20000U)
  24952. #define XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE_SHIFT (17U)
  24953. #define XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE_SHIFT)) & XTALOSC24M_LOWPWR_CTRL_TOG_MIX_PWRGATE_MASK)
  24954. /*! @name OSC_CONFIG0 - XTAL OSC Configuration 0 Register */
  24955. #define XTALOSC24M_OSC_CONFIG0_START_MASK (0x1U)
  24956. #define XTALOSC24M_OSC_CONFIG0_START_SHIFT (0U)
  24957. #define XTALOSC24M_OSC_CONFIG0_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_START_MASK)
  24958. #define XTALOSC24M_OSC_CONFIG0_ENABLE_MASK (0x2U)
  24959. #define XTALOSC24M_OSC_CONFIG0_ENABLE_SHIFT (1U)
  24960. #define XTALOSC24M_OSC_CONFIG0_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_ENABLE_MASK)
  24961. #define XTALOSC24M_OSC_CONFIG0_BYPASS_MASK (0x4U)
  24962. #define XTALOSC24M_OSC_CONFIG0_BYPASS_SHIFT (2U)
  24963. #define XTALOSC24M_OSC_CONFIG0_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_BYPASS_MASK)
  24964. #define XTALOSC24M_OSC_CONFIG0_INVERT_MASK (0x8U)
  24965. #define XTALOSC24M_OSC_CONFIG0_INVERT_SHIFT (3U)
  24966. #define XTALOSC24M_OSC_CONFIG0_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_INVERT_MASK)
  24967. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_MASK (0xFF0U)
  24968. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_SHIFT (4U)
  24969. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_MASK)
  24970. #define XTALOSC24M_OSC_CONFIG0_HYST_PLUS_MASK (0xF000U)
  24971. #define XTALOSC24M_OSC_CONFIG0_HYST_PLUS_SHIFT (12U)
  24972. #define XTALOSC24M_OSC_CONFIG0_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_HYST_PLUS_MASK)
  24973. #define XTALOSC24M_OSC_CONFIG0_HYST_MINUS_MASK (0xF0000U)
  24974. #define XTALOSC24M_OSC_CONFIG0_HYST_MINUS_SHIFT (16U)
  24975. #define XTALOSC24M_OSC_CONFIG0_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_HYST_MINUS_MASK)
  24976. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_MASK (0xFF000000U)
  24977. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_SHIFT (24U)
  24978. #define XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_RC_OSC_PROG_CUR_MASK)
  24979. /*! @name OSC_CONFIG0_SET - XTAL OSC Configuration 0 Register */
  24980. #define XTALOSC24M_OSC_CONFIG0_SET_START_MASK (0x1U)
  24981. #define XTALOSC24M_OSC_CONFIG0_SET_START_SHIFT (0U)
  24982. #define XTALOSC24M_OSC_CONFIG0_SET_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_START_MASK)
  24983. #define XTALOSC24M_OSC_CONFIG0_SET_ENABLE_MASK (0x2U)
  24984. #define XTALOSC24M_OSC_CONFIG0_SET_ENABLE_SHIFT (1U)
  24985. #define XTALOSC24M_OSC_CONFIG0_SET_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_ENABLE_MASK)
  24986. #define XTALOSC24M_OSC_CONFIG0_SET_BYPASS_MASK (0x4U)
  24987. #define XTALOSC24M_OSC_CONFIG0_SET_BYPASS_SHIFT (2U)
  24988. #define XTALOSC24M_OSC_CONFIG0_SET_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_BYPASS_MASK)
  24989. #define XTALOSC24M_OSC_CONFIG0_SET_INVERT_MASK (0x8U)
  24990. #define XTALOSC24M_OSC_CONFIG0_SET_INVERT_SHIFT (3U)
  24991. #define XTALOSC24M_OSC_CONFIG0_SET_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_INVERT_MASK)
  24992. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_MASK (0xFF0U)
  24993. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_SHIFT (4U)
  24994. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_MASK)
  24995. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_MASK (0xF000U)
  24996. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_SHIFT (12U)
  24997. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_HYST_PLUS_MASK)
  24998. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_MASK (0xF0000U)
  24999. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_SHIFT (16U)
  25000. #define XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_HYST_MINUS_MASK)
  25001. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_MASK (0xFF000000U)
  25002. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_SHIFT (24U)
  25003. #define XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_SET_RC_OSC_PROG_CUR_MASK)
  25004. /*! @name OSC_CONFIG0_CLR - XTAL OSC Configuration 0 Register */
  25005. #define XTALOSC24M_OSC_CONFIG0_CLR_START_MASK (0x1U)
  25006. #define XTALOSC24M_OSC_CONFIG0_CLR_START_SHIFT (0U)
  25007. #define XTALOSC24M_OSC_CONFIG0_CLR_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_START_MASK)
  25008. #define XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_MASK (0x2U)
  25009. #define XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_SHIFT (1U)
  25010. #define XTALOSC24M_OSC_CONFIG0_CLR_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_ENABLE_MASK)
  25011. #define XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_MASK (0x4U)
  25012. #define XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_SHIFT (2U)
  25013. #define XTALOSC24M_OSC_CONFIG0_CLR_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_BYPASS_MASK)
  25014. #define XTALOSC24M_OSC_CONFIG0_CLR_INVERT_MASK (0x8U)
  25015. #define XTALOSC24M_OSC_CONFIG0_CLR_INVERT_SHIFT (3U)
  25016. #define XTALOSC24M_OSC_CONFIG0_CLR_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_INVERT_MASK)
  25017. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_MASK (0xFF0U)
  25018. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_SHIFT (4U)
  25019. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_MASK)
  25020. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_MASK (0xF000U)
  25021. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_SHIFT (12U)
  25022. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_HYST_PLUS_MASK)
  25023. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_MASK (0xF0000U)
  25024. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_SHIFT (16U)
  25025. #define XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_HYST_MINUS_MASK)
  25026. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_MASK (0xFF000000U)
  25027. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_SHIFT (24U)
  25028. #define XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_CLR_RC_OSC_PROG_CUR_MASK)
  25029. /*! @name OSC_CONFIG0_TOG - XTAL OSC Configuration 0 Register */
  25030. #define XTALOSC24M_OSC_CONFIG0_TOG_START_MASK (0x1U)
  25031. #define XTALOSC24M_OSC_CONFIG0_TOG_START_SHIFT (0U)
  25032. #define XTALOSC24M_OSC_CONFIG0_TOG_START(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_START_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_START_MASK)
  25033. #define XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_MASK (0x2U)
  25034. #define XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_SHIFT (1U)
  25035. #define XTALOSC24M_OSC_CONFIG0_TOG_ENABLE(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_ENABLE_MASK)
  25036. #define XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_MASK (0x4U)
  25037. #define XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_SHIFT (2U)
  25038. #define XTALOSC24M_OSC_CONFIG0_TOG_BYPASS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_BYPASS_MASK)
  25039. #define XTALOSC24M_OSC_CONFIG0_TOG_INVERT_MASK (0x8U)
  25040. #define XTALOSC24M_OSC_CONFIG0_TOG_INVERT_SHIFT (3U)
  25041. #define XTALOSC24M_OSC_CONFIG0_TOG_INVERT(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_INVERT_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_INVERT_MASK)
  25042. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_MASK (0xFF0U)
  25043. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_SHIFT (4U)
  25044. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_MASK)
  25045. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_MASK (0xF000U)
  25046. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_SHIFT (12U)
  25047. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_HYST_PLUS_MASK)
  25048. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_MASK (0xF0000U)
  25049. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_SHIFT (16U)
  25050. #define XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_HYST_MINUS_MASK)
  25051. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_MASK (0xFF000000U)
  25052. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_SHIFT (24U)
  25053. #define XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG0_TOG_RC_OSC_PROG_CUR_MASK)
  25054. /*! @name OSC_CONFIG1 - XTAL OSC Configuration 1 Register */
  25055. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG_MASK (0xFFFU)
  25056. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG_SHIFT (0U)
  25057. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG1_COUNT_RC_TRG_MASK)
  25058. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR_MASK (0xFFF00000U)
  25059. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR_SHIFT (20U)
  25060. #define XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG1_COUNT_RC_CUR_MASK)
  25061. /*! @name OSC_CONFIG1_SET - XTAL OSC Configuration 1 Register */
  25062. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG_MASK (0xFFFU)
  25063. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG_SHIFT (0U)
  25064. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_TRG_MASK)
  25065. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR_MASK (0xFFF00000U)
  25066. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR_SHIFT (20U)
  25067. #define XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG1_SET_COUNT_RC_CUR_MASK)
  25068. /*! @name OSC_CONFIG1_CLR - XTAL OSC Configuration 1 Register */
  25069. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG_MASK (0xFFFU)
  25070. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG_SHIFT (0U)
  25071. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_TRG_MASK)
  25072. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR_MASK (0xFFF00000U)
  25073. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR_SHIFT (20U)
  25074. #define XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG1_CLR_COUNT_RC_CUR_MASK)
  25075. /*! @name OSC_CONFIG1_TOG - XTAL OSC Configuration 1 Register */
  25076. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG_MASK (0xFFFU)
  25077. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG_SHIFT (0U)
  25078. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_TRG_MASK)
  25079. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR_MASK (0xFFF00000U)
  25080. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR_SHIFT (20U)
  25081. #define XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR_SHIFT)) & XTALOSC24M_OSC_CONFIG1_TOG_COUNT_RC_CUR_MASK)
  25082. /*! @name OSC_CONFIG2 - XTAL OSC Configuration 2 Register */
  25083. #define XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_MASK (0xFFFU)
  25084. #define XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_SHIFT (0U)
  25085. #define XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_COUNT_1M_TRG_MASK)
  25086. #define XTALOSC24M_OSC_CONFIG2_ENABLE_1M_MASK (0x10000U)
  25087. #define XTALOSC24M_OSC_CONFIG2_ENABLE_1M_SHIFT (16U)
  25088. #define XTALOSC24M_OSC_CONFIG2_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_ENABLE_1M_MASK)
  25089. #define XTALOSC24M_OSC_CONFIG2_MUX_1M_MASK (0x20000U)
  25090. #define XTALOSC24M_OSC_CONFIG2_MUX_1M_SHIFT (17U)
  25091. #define XTALOSC24M_OSC_CONFIG2_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_MUX_1M_MASK)
  25092. #define XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_MASK (0x80000000U)
  25093. #define XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_SHIFT (31U)
  25094. #define XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLK_1M_ERR_FL_MASK)
  25095. /*! @name OSC_CONFIG2_SET - XTAL OSC Configuration 2 Register */
  25096. #define XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_MASK (0xFFFU)
  25097. #define XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_SHIFT (0U)
  25098. #define XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_COUNT_1M_TRG_MASK)
  25099. #define XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_MASK (0x10000U)
  25100. #define XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_SHIFT (16U)
  25101. #define XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_ENABLE_1M_MASK)
  25102. #define XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_MASK (0x20000U)
  25103. #define XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_SHIFT (17U)
  25104. #define XTALOSC24M_OSC_CONFIG2_SET_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_MUX_1M_MASK)
  25105. #define XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_MASK (0x80000000U)
  25106. #define XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_SHIFT (31U)
  25107. #define XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_SET_CLK_1M_ERR_FL_MASK)
  25108. /*! @name OSC_CONFIG2_CLR - XTAL OSC Configuration 2 Register */
  25109. #define XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_MASK (0xFFFU)
  25110. #define XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_SHIFT (0U)
  25111. #define XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_COUNT_1M_TRG_MASK)
  25112. #define XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_MASK (0x10000U)
  25113. #define XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_SHIFT (16U)
  25114. #define XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_ENABLE_1M_MASK)
  25115. #define XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_MASK (0x20000U)
  25116. #define XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_SHIFT (17U)
  25117. #define XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_MUX_1M_MASK)
  25118. #define XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_MASK (0x80000000U)
  25119. #define XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_SHIFT (31U)
  25120. #define XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_CLR_CLK_1M_ERR_FL_MASK)
  25121. /*! @name OSC_CONFIG2_TOG - XTAL OSC Configuration 2 Register */
  25122. #define XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_MASK (0xFFFU)
  25123. #define XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_SHIFT (0U)
  25124. #define XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_COUNT_1M_TRG_MASK)
  25125. #define XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_MASK (0x10000U)
  25126. #define XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_SHIFT (16U)
  25127. #define XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_ENABLE_1M_MASK)
  25128. #define XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_MASK (0x20000U)
  25129. #define XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_SHIFT (17U)
  25130. #define XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_MUX_1M_MASK)
  25131. #define XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_MASK (0x80000000U)
  25132. #define XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_SHIFT (31U)
  25133. #define XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL(x) (((uint32_t)(((uint32_t)(x)) << XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_SHIFT)) & XTALOSC24M_OSC_CONFIG2_TOG_CLK_1M_ERR_FL_MASK)
  25134. /*!
  25135. * @}
  25136. */ /* end of group XTALOSC24M_Register_Masks */
  25137. /* XTALOSC24M - Peripheral instance base addresses */
  25138. /** Peripheral XTALOSC24M base address */
  25139. #define XTALOSC24M_BASE (0x400D8000u)
  25140. /** Peripheral XTALOSC24M base pointer */
  25141. #define XTALOSC24M ((XTALOSC24M_Type *)XTALOSC24M_BASE)
  25142. /** Array initializer of XTALOSC24M peripheral base addresses */
  25143. #define XTALOSC24M_BASE_ADDRS { XTALOSC24M_BASE }
  25144. /** Array initializer of XTALOSC24M peripheral base pointers */
  25145. #define XTALOSC24M_BASE_PTRS { XTALOSC24M }
  25146. /*!
  25147. * @}
  25148. */ /* end of group XTALOSC24M_Peripheral_Access_Layer */
  25149. /*
  25150. ** End of section using anonymous unions
  25151. */
  25152. #if defined(__ARMCC_VERSION)
  25153. #pragma pop
  25154. #elif defined(__CWCC__)
  25155. #pragma pop
  25156. #elif defined(__GNUC__)
  25157. /* leave anonymous unions enabled */
  25158. #elif defined(__IAR_SYSTEMS_ICC__)
  25159. #pragma language=default
  25160. #else
  25161. #error Not supported compiler type
  25162. #endif
  25163. /*!
  25164. * @}
  25165. */ /* end of group Peripheral_access_layer */
  25166. /* ----------------------------------------------------------------------------
  25167. -- Macros for use with bit field definitions (xxx_SHIFT, xxx_MASK).
  25168. ---------------------------------------------------------------------------- */
  25169. /*!
  25170. * @addtogroup Bit_Field_Generic_Macros Macros for use with bit field definitions (xxx_SHIFT, xxx_MASK).
  25171. * @{
  25172. */
  25173. #if defined(__ARMCC_VERSION)
  25174. #if (__ARMCC_VERSION >= 6010050)
  25175. #pragma clang system_header
  25176. #endif
  25177. #elif defined(__IAR_SYSTEMS_ICC__)
  25178. #pragma system_include
  25179. #endif
  25180. /**
  25181. * @brief Mask and left-shift a bit field value for use in a register bit range.
  25182. * @param field Name of the register bit field.
  25183. * @param value Value of the bit field.
  25184. * @return Masked and shifted value.
  25185. */
  25186. #define NXP_VAL2FLD(field, value) (((value) << (field ## _SHIFT)) & (field ## _MASK))
  25187. /**
  25188. * @brief Mask and right-shift a register value to extract a bit field value.
  25189. * @param field Name of the register bit field.
  25190. * @param value Value of the register.
  25191. * @return Masked and shifted bit field value.
  25192. */
  25193. #define NXP_FLD2VAL(field, value) (((value) & (field ## _MASK)) >> (field ## _SHIFT))
  25194. /*!
  25195. * @}
  25196. */ /* end of group Bit_Field_Generic_Macros */
  25197. /* ----------------------------------------------------------------------------
  25198. -- SDK Compatibility
  25199. ---------------------------------------------------------------------------- */
  25200. /*!
  25201. * @addtogroup SDK_Compatibility_Symbols SDK Compatibility
  25202. * @{
  25203. */
  25204. /* No SDK compatibility issues. */
  25205. /*!
  25206. * @}
  25207. */ /* end of group SDK_Compatibility_Symbols */
  25208. #endif /* _MIMXRT1052_H_ */