system_MIMXRT1052.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. ** ###################################################################
  3. ** Processors: MIMXRT1052CVL5A
  4. ** MIMXRT1052DVL6A
  5. **
  6. ** Compilers: Keil ARM C/C++ Compiler
  7. ** Freescale C/C++ for Embedded ARM
  8. ** GNU C Compiler
  9. ** IAR ANSI C/C++ Compiler for ARM
  10. ** MCUXpresso Compiler
  11. **
  12. ** Reference manual: IMXRT1050RM Rev.C, 08/2017
  13. ** Version: rev. 0.1, 2017-01-10
  14. ** Build: b170927
  15. **
  16. ** Abstract:
  17. ** Provides a system configuration function and a global variable that
  18. ** contains the system frequency. It configures the device and initializes
  19. ** the oscillator (PLL) that is part of the microcontroller device.
  20. **
  21. ** Copyright 2016 Freescale Semiconductor, Inc.
  22. ** Copyright 2016-2017 NXP
  23. ** Redistribution and use in source and binary forms, with or without modification,
  24. ** are permitted provided that the following conditions are met:
  25. **
  26. ** 1. Redistributions of source code must retain the above copyright notice, this list
  27. ** of conditions and the following disclaimer.
  28. **
  29. ** 2. Redistributions in binary form must reproduce the above copyright notice, this
  30. ** list of conditions and the following disclaimer in the documentation and/or
  31. ** other materials provided with the distribution.
  32. **
  33. ** 3. Neither the name of the copyright holder nor the names of its
  34. ** contributors may be used to endorse or promote products derived from this
  35. ** software without specific prior written permission.
  36. **
  37. ** THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  38. ** ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  39. ** WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  40. ** DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  41. ** ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  42. ** (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  43. ** LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  44. ** ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  45. ** (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  46. ** SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  47. **
  48. ** http: www.nxp.com
  49. ** mail: support@nxp.com
  50. **
  51. ** Revisions:
  52. ** - rev. 0.1 (2017-01-10)
  53. ** Initial version.
  54. **
  55. ** ###################################################################
  56. */
  57. /*!
  58. * @file MIMXRT1052
  59. * @version 0.1
  60. * @date 2017-01-10
  61. * @brief Device specific configuration file for MIMXRT1052 (implementation file)
  62. *
  63. * Provides a system configuration function and a global variable that contains
  64. * the system frequency. It configures the device and initializes the oscillator
  65. * (PLL) that is part of the microcontroller device.
  66. */
  67. #include <stdint.h>
  68. #include "fsl_device_registers.h"
  69. /* ----------------------------------------------------------------------------
  70. -- Core clock
  71. ---------------------------------------------------------------------------- */
  72. uint32_t SystemCoreClock = DEFAULT_SYSTEM_CLOCK;
  73. /* ----------------------------------------------------------------------------
  74. -- SystemInit()
  75. ---------------------------------------------------------------------------- */
  76. void SystemInit (void) {
  77. #if ((__FPU_PRESENT == 1) && (__FPU_USED == 1))
  78. SCB->CPACR |= ((3UL << 10*2) | (3UL << 11*2)); /* set CP10, CP11 Full Access */
  79. #endif /* ((__FPU_PRESENT == 1) && (__FPU_USED == 1)) */
  80. /* Watchdog disable */
  81. #if (DISABLE_WDOG)
  82. if (WDOG1->WCR & WDOG_WCR_WDE_MASK)
  83. {
  84. WDOG1->WCR &= ~WDOG_WCR_WDE_MASK;
  85. }
  86. if (WDOG2->WCR & WDOG_WCR_WDE_MASK)
  87. {
  88. WDOG2->WCR &= ~WDOG_WCR_WDE_MASK;
  89. }
  90. RTWDOG->CNT = 0xD928C520U; /* 0xD928C520U is the update key */
  91. RTWDOG->TOVAL = 0xFFFF;
  92. RTWDOG->CS = (uint32_t) ((RTWDOG->CS) & ~RTWDOG_CS_EN_MASK) | RTWDOG_CS_UPDATE_MASK;
  93. #endif /* (DISABLE_WDOG) */
  94. /* Disable Systick which might be enabled by bootrom */
  95. if (SysTick->CTRL & SysTick_CTRL_ENABLE_Msk)
  96. {
  97. SysTick->CTRL &= ~SysTick_CTRL_ENABLE_Msk;
  98. }
  99. /* Enable instruction and data caches */
  100. #if defined(__ICACHE_PRESENT) && __ICACHE_PRESENT
  101. SCB_EnableICache();
  102. #endif
  103. #if defined(__DCACHE_PRESENT) && __DCACHE_PRESENT
  104. SCB_EnableDCache();
  105. #endif
  106. extern void rt_lowlevel_init(void);
  107. rt_lowlevel_init();
  108. }
  109. /* ----------------------------------------------------------------------------
  110. -- SystemCoreClockUpdate()
  111. ---------------------------------------------------------------------------- */
  112. void SystemCoreClockUpdate (void) {
  113. uint32_t freq;
  114. uint32_t PLL1MainClock;
  115. uint32_t PLL2MainClock;
  116. /* Periph_clk2_clk ---> Periph_clk */
  117. if (CCM->CBCDR & CCM_CBCDR_PERIPH_CLK_SEL_MASK)
  118. {
  119. switch (CCM->CBCMR & CCM_CBCMR_PERIPH_CLK2_SEL_MASK)
  120. {
  121. /* Pll3_sw_clk ---> Periph_clk2_clk ---> Periph_clk */
  122. case CCM_CBCMR_PERIPH_CLK2_SEL(0U):
  123. freq = (24000000UL * ((CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_DIV_SELECT_MASK) ? 22U : 20U));
  124. break;
  125. /* Osc_clk ---> Periph_clk2_clk ---> Periph_clk */
  126. case CCM_CBCMR_PERIPH_CLK2_SEL(1U):
  127. freq = 24000000UL;
  128. break;
  129. case CCM_CBCMR_PERIPH_CLK2_SEL(2U):
  130. case CCM_CBCMR_PERIPH_CLK2_SEL(3U):
  131. default:
  132. freq = 0U;
  133. break;
  134. }
  135. freq /= (((CCM->CBCDR & CCM_CBCDR_PERIPH_CLK2_PODF_MASK) >> CCM_CBCDR_PERIPH_CLK2_PODF_SHIFT) + 1U);
  136. }
  137. /* Pre_Periph_clk ---> Periph_clk */
  138. else
  139. {
  140. PLL1MainClock = ((24000000UL * ((CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_DIV_SELECT_MASK) >>
  141. CCM_ANALOG_PLL_ARM_DIV_SELECT_SHIFT)) >> 1U);
  142. PLL2MainClock = (24000000UL * ((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_DIV_SELECT_MASK) ? 22U : 20U));
  143. PLL2MainClock += ((uint64_t)24000000UL * ((uint64_t)(CCM_ANALOG->PLL_SYS_NUM))) / ((uint64_t)(CCM_ANALOG->PLL_SYS_DENOM));
  144. switch (CCM->CBCMR & CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK)
  145. {
  146. /* PLL2 ---> Pre_Periph_clk ---> Periph_clk */
  147. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(0U):
  148. freq = PLL2MainClock;
  149. break;
  150. /* PLL2 PFD2 ---> Pre_Periph_clk ---> Periph_clk */
  151. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(1U):
  152. freq = PLL2MainClock / ((CCM_ANALOG->PFD_528 & CCM_ANALOG_PFD_528_PFD2_FRAC_MASK) >> CCM_ANALOG_PFD_528_PFD2_FRAC_SHIFT) * 18U;
  153. break;
  154. /* PLL2 PFD0 ---> Pre_Periph_clk ---> Periph_clk */
  155. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(2U):
  156. freq = PLL2MainClock / ((CCM_ANALOG->PFD_528 & CCM_ANALOG_PFD_528_PFD0_FRAC_MASK) >> CCM_ANALOG_PFD_528_PFD0_FRAC_SHIFT) * 18U;
  157. break;
  158. /* PLL1 divided(/2) ---> Pre_Periph_clk ---> Periph_clk */
  159. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(3U):
  160. freq = PLL1MainClock / (((CCM->CACRR & CCM_CACRR_ARM_PODF_MASK) >> CCM_CACRR_ARM_PODF_SHIFT) + 1U);
  161. break;
  162. default:
  163. freq = 0U;
  164. break;
  165. }
  166. }
  167. SystemCoreClock = (freq / (((CCM->CBCDR & CCM_CBCDR_AHB_PODF_MASK) >> CCM_CBCDR_AHB_PODF_SHIFT) + 1U));
  168. }