drv_usart.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-10-30 SummerGift first version
  9. */
  10. #include "board.h"
  11. #include "drv_usart.h"
  12. #include "drv_config.h"
  13. #ifdef RT_USING_SERIAL
  14. //#define DRV_DEBUG
  15. #define LOG_TAG "drv.usart"
  16. #include <drv_log.h>
  17. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && !defined(BSP_USING_UART3) \
  18. && !defined(BSP_USING_UART4) && !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && !defined(BSP_USING_LPUART1)
  19. #error "Please define at least one BSP_USING_UARTx"
  20. /* this driver can be disabled at menuconfig → RT-Thread Components → Device Drivers */
  21. #endif
  22. #ifdef RT_SERIAL_USING_DMA
  23. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  24. #endif
  25. enum
  26. {
  27. #ifdef BSP_USING_UART1
  28. UART1_INDEX,
  29. #endif
  30. #ifdef BSP_USING_UART2
  31. UART2_INDEX,
  32. #endif
  33. #ifdef BSP_USING_UART3
  34. UART3_INDEX,
  35. #endif
  36. #ifdef BSP_USING_UART4
  37. UART4_INDEX,
  38. #endif
  39. #ifdef BSP_USING_UART5
  40. UART5_INDEX,
  41. #endif
  42. #ifdef BSP_USING_UART6
  43. UART6_INDEX,
  44. #endif
  45. #ifdef BSP_USING_LPUART1
  46. LPUART1_INDEX,
  47. #endif
  48. };
  49. static struct stm32_uart_config uart_config[] =
  50. {
  51. #ifdef BSP_USING_UART1
  52. UART1_CONFIG,
  53. #endif
  54. #ifdef BSP_USING_UART2
  55. UART2_CONFIG,
  56. #endif
  57. #ifdef BSP_USING_UART3
  58. UART3_CONFIG,
  59. #endif
  60. #ifdef BSP_USING_UART4
  61. UART4_CONFIG,
  62. #endif
  63. #ifdef BSP_USING_UART5
  64. UART5_CONFIG,
  65. #endif
  66. #ifdef BSP_USING_UART6
  67. UART6_CONFIG,
  68. #endif
  69. #ifdef BSP_USING_LPUART1
  70. LPUART1_CONFIG,
  71. #endif
  72. };
  73. static struct stm32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  74. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  75. {
  76. struct stm32_uart *uart;
  77. RT_ASSERT(serial != RT_NULL);
  78. RT_ASSERT(cfg != RT_NULL);
  79. uart = (struct stm32_uart *)serial->parent.user_data;
  80. RT_ASSERT(uart != RT_NULL);
  81. uart->handle.Instance = uart->config->Instance;
  82. uart->handle.Init.BaudRate = cfg->baud_rate;
  83. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  84. uart->handle.Init.Mode = UART_MODE_TX_RX;
  85. uart->handle.Init.OverSampling = UART_OVERSAMPLING_16;
  86. switch (cfg->data_bits)
  87. {
  88. case DATA_BITS_8:
  89. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  90. break;
  91. case DATA_BITS_9:
  92. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  93. break;
  94. default:
  95. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  96. break;
  97. }
  98. switch (cfg->stop_bits)
  99. {
  100. case STOP_BITS_1:
  101. uart->handle.Init.StopBits = UART_STOPBITS_1;
  102. break;
  103. case STOP_BITS_2:
  104. uart->handle.Init.StopBits = UART_STOPBITS_2;
  105. break;
  106. default:
  107. uart->handle.Init.StopBits = UART_STOPBITS_1;
  108. break;
  109. }
  110. switch (cfg->parity)
  111. {
  112. case PARITY_NONE:
  113. uart->handle.Init.Parity = UART_PARITY_NONE;
  114. break;
  115. case PARITY_ODD:
  116. uart->handle.Init.Parity = UART_PARITY_ODD;
  117. break;
  118. case PARITY_EVEN:
  119. uart->handle.Init.Parity = UART_PARITY_EVEN;
  120. break;
  121. default:
  122. uart->handle.Init.Parity = UART_PARITY_NONE;
  123. break;
  124. }
  125. if (HAL_UART_Init(&uart->handle) != HAL_OK)
  126. {
  127. return -RT_ERROR;
  128. }
  129. return RT_EOK;
  130. }
  131. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  132. {
  133. struct stm32_uart *uart;
  134. #ifdef RT_SERIAL_USING_DMA
  135. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  136. #endif
  137. RT_ASSERT(serial != RT_NULL);
  138. uart = (struct stm32_uart *)serial->parent.user_data;
  139. RT_ASSERT(uart != RT_NULL);
  140. switch (cmd)
  141. {
  142. /* disable interrupt */
  143. case RT_DEVICE_CTRL_CLR_INT:
  144. /* disable rx irq */
  145. NVIC_DisableIRQ(uart->config->irq_type);
  146. /* disable interrupt */
  147. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  148. break;
  149. /* enable interrupt */
  150. case RT_DEVICE_CTRL_SET_INT:
  151. /* enable rx irq */
  152. NVIC_EnableIRQ(uart->config->irq_type);
  153. /* enable interrupt */
  154. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_RXNE);
  155. break;
  156. #ifdef RT_SERIAL_USING_DMA
  157. case RT_DEVICE_CTRL_CONFIG:
  158. stm32_dma_config(serial, ctrl_arg);
  159. break;
  160. #endif
  161. }
  162. return RT_EOK;
  163. }
  164. static int stm32_putc(struct rt_serial_device *serial, char c)
  165. {
  166. struct stm32_uart *uart;
  167. RT_ASSERT(serial != RT_NULL);
  168. uart = (struct stm32_uart *)serial->parent.user_data;
  169. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  170. #if defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32F0) \
  171. || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32H7)
  172. uart->handle.Instance->TDR = c;
  173. #else
  174. uart->handle.Instance->DR = c;
  175. #endif
  176. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET);
  177. return 1;
  178. }
  179. static int stm32_getc(struct rt_serial_device *serial)
  180. {
  181. int ch;
  182. struct stm32_uart *uart;
  183. RT_ASSERT(serial != RT_NULL);
  184. uart = (struct stm32_uart *)serial->parent.user_data;
  185. RT_ASSERT(uart != RT_NULL);
  186. ch = -1;
  187. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  188. {
  189. #if defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32F0) \
  190. || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32H7)
  191. ch = uart->handle.Instance->RDR & 0xff;
  192. #else
  193. ch = uart->handle.Instance->DR & 0xff;
  194. #endif
  195. }
  196. return ch;
  197. }
  198. static rt_size_t stm32_dma_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, int direction)
  199. {
  200. struct stm32_uart *uart;
  201. RT_ASSERT(serial != RT_NULL);
  202. uart = (struct stm32_uart *)(serial->parent.user_data);
  203. RT_ASSERT(uart != RT_NULL);
  204. if (size == 0)
  205. {
  206. return 0;
  207. }
  208. if (RT_SERIAL_DMA_TX == direction)
  209. {
  210. if (HAL_UART_Transmit_DMA(&uart->handle, buf, size) == HAL_OK)
  211. {
  212. return size;
  213. }
  214. else
  215. {
  216. return 0;
  217. }
  218. }
  219. return 0;
  220. }
  221. static const struct rt_uart_ops stm32_uart_ops =
  222. {
  223. .configure = stm32_configure,
  224. .control = stm32_control,
  225. .putc = stm32_putc,
  226. .getc = stm32_getc,
  227. .dma_transmit = stm32_dma_transmit
  228. };
  229. /**
  230. * Uart common interrupt process. This need add to uart ISR.
  231. *
  232. * @param serial serial device
  233. */
  234. static void uart_isr(struct rt_serial_device *serial)
  235. {
  236. struct stm32_uart *uart;
  237. #ifdef RT_SERIAL_USING_DMA
  238. rt_size_t recv_total_index, recv_len;
  239. rt_base_t level;
  240. #endif
  241. RT_ASSERT(serial != RT_NULL);
  242. uart = (struct stm32_uart *) serial->parent.user_data;
  243. RT_ASSERT(uart != RT_NULL);
  244. /* UART in mode Receiver -------------------------------------------------*/
  245. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  246. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_RXNE) != RESET))
  247. {
  248. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  249. }
  250. #ifdef RT_SERIAL_USING_DMA
  251. else if ((uart->uart_dma_flag) && (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_IDLE) != RESET)
  252. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_IDLE) != RESET))
  253. {
  254. level = rt_hw_interrupt_disable();
  255. recv_total_index = serial->config.bufsz - __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  256. recv_len = recv_total_index - uart->dma_rx.last_index;
  257. uart->dma_rx.last_index = recv_total_index;
  258. rt_hw_interrupt_enable(level);
  259. if (recv_len)
  260. {
  261. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  262. }
  263. __HAL_UART_CLEAR_IDLEFLAG(&uart->handle);
  264. }
  265. else if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) != RESET)
  266. {
  267. if ((serial->parent.open_flag & RT_DEVICE_FLAG_DMA_TX) != 0)
  268. {
  269. HAL_UART_IRQHandler(&(uart->handle));
  270. }
  271. else
  272. {
  273. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  274. }
  275. }
  276. #endif
  277. else
  278. {
  279. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_ORE) != RESET)
  280. {
  281. __HAL_UART_CLEAR_OREFLAG(&uart->handle);
  282. }
  283. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_NE) != RESET)
  284. {
  285. __HAL_UART_CLEAR_NEFLAG(&uart->handle);
  286. }
  287. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_FE) != RESET)
  288. {
  289. __HAL_UART_CLEAR_FEFLAG(&uart->handle);
  290. }
  291. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_PE) != RESET)
  292. {
  293. __HAL_UART_CLEAR_PEFLAG(&uart->handle);
  294. }
  295. #if !defined(SOC_SERIES_STM32L4) && !defined(SOC_SERIES_STM32F7) && !defined(SOC_SERIES_STM32F0) \
  296. && !defined(SOC_SERIES_STM32L0) && !defined(SOC_SERIES_STM32G0) && !defined(SOC_SERIES_STM32H7)
  297. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBD) != RESET)
  298. {
  299. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBD);
  300. }
  301. #endif
  302. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_CTS) != RESET)
  303. {
  304. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_CTS);
  305. }
  306. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET)
  307. {
  308. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TXE);
  309. }
  310. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) != RESET)
  311. {
  312. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  313. }
  314. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  315. {
  316. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_RXNE);
  317. }
  318. }
  319. }
  320. #if defined(BSP_USING_UART1)
  321. void USART1_IRQHandler(void)
  322. {
  323. /* enter interrupt */
  324. rt_interrupt_enter();
  325. uart_isr(&(uart_obj[UART1_INDEX].serial));
  326. /* leave interrupt */
  327. rt_interrupt_leave();
  328. }
  329. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  330. void UART1_DMA_RX_IRQHandler(void)
  331. {
  332. /* enter interrupt */
  333. rt_interrupt_enter();
  334. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_rx.handle);
  335. /* leave interrupt */
  336. rt_interrupt_leave();
  337. }
  338. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  339. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  340. void UART1_DMA_TX_IRQHandler(void)
  341. {
  342. /* enter interrupt */
  343. rt_interrupt_enter();
  344. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_tx.handle);
  345. /* leave interrupt */
  346. rt_interrupt_leave();
  347. }
  348. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  349. #endif /* BSP_USING_UART1 */
  350. #if defined(BSP_USING_UART2)
  351. void USART2_IRQHandler(void)
  352. {
  353. /* enter interrupt */
  354. rt_interrupt_enter();
  355. uart_isr(&(uart_obj[UART2_INDEX].serial));
  356. /* leave interrupt */
  357. rt_interrupt_leave();
  358. }
  359. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  360. void UART2_DMA_RX_IRQHandler(void)
  361. {
  362. /* enter interrupt */
  363. rt_interrupt_enter();
  364. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_rx.handle);
  365. /* leave interrupt */
  366. rt_interrupt_leave();
  367. }
  368. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  369. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  370. void UART2_DMA_TX_IRQHandler(void)
  371. {
  372. /* enter interrupt */
  373. rt_interrupt_enter();
  374. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_tx.handle);
  375. /* leave interrupt */
  376. rt_interrupt_leave();
  377. }
  378. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  379. #endif /* BSP_USING_UART2 */
  380. #if defined(BSP_USING_UART3)
  381. void USART3_IRQHandler(void)
  382. {
  383. /* enter interrupt */
  384. rt_interrupt_enter();
  385. uart_isr(&(uart_obj[UART3_INDEX].serial));
  386. /* leave interrupt */
  387. rt_interrupt_leave();
  388. }
  389. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  390. void UART3_DMA_RX_IRQHandler(void)
  391. {
  392. /* enter interrupt */
  393. rt_interrupt_enter();
  394. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_rx.handle);
  395. /* leave interrupt */
  396. rt_interrupt_leave();
  397. }
  398. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART3_RX_USING_DMA) */
  399. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  400. void UART3_DMA_TX_IRQHandler(void)
  401. {
  402. /* enter interrupt */
  403. rt_interrupt_enter();
  404. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_tx.handle);
  405. /* leave interrupt */
  406. rt_interrupt_leave();
  407. }
  408. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART3_TX_USING_DMA) */
  409. #endif /* BSP_USING_UART3*/
  410. #if defined(BSP_USING_UART4)
  411. void UART4_IRQHandler(void)
  412. {
  413. /* enter interrupt */
  414. rt_interrupt_enter();
  415. uart_isr(&(uart_obj[UART4_INDEX].serial));
  416. /* leave interrupt */
  417. rt_interrupt_leave();
  418. }
  419. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  420. void UART4_DMA_RX_IRQHandler(void)
  421. {
  422. /* enter interrupt */
  423. rt_interrupt_enter();
  424. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_rx.handle);
  425. /* leave interrupt */
  426. rt_interrupt_leave();
  427. }
  428. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART4_RX_USING_DMA) */
  429. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  430. void UART4_DMA_TX_IRQHandler(void)
  431. {
  432. /* enter interrupt */
  433. rt_interrupt_enter();
  434. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_tx.handle);
  435. /* leave interrupt */
  436. rt_interrupt_leave();
  437. }
  438. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART4_TX_USING_DMA) */
  439. #endif /* BSP_USING_UART4*/
  440. #if defined(BSP_USING_UART5)
  441. void UART5_IRQHandler(void)
  442. {
  443. /* enter interrupt */
  444. rt_interrupt_enter();
  445. uart_isr(&(uart_obj[UART5_INDEX].serial));
  446. /* leave interrupt */
  447. rt_interrupt_leave();
  448. }
  449. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  450. void UART5_DMA_RX_IRQHandler(void)
  451. {
  452. /* enter interrupt */
  453. rt_interrupt_enter();
  454. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_rx.handle);
  455. /* leave interrupt */
  456. rt_interrupt_leave();
  457. }
  458. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  459. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  460. void UART5_DMA_TX_IRQHandler(void)
  461. {
  462. /* enter interrupt */
  463. rt_interrupt_enter();
  464. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_tx.handle);
  465. /* leave interrupt */
  466. rt_interrupt_leave();
  467. }
  468. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  469. #endif /* BSP_USING_UART5*/
  470. #if defined(BSP_USING_UART6)
  471. void USART6_IRQHandler(void)
  472. {
  473. /* enter interrupt */
  474. rt_interrupt_enter();
  475. uart_isr(&(uart_obj[UART6_INDEX].serial));
  476. /* leave interrupt */
  477. rt_interrupt_leave();
  478. }
  479. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  480. void UART6_DMA_RX_IRQHandler(void)
  481. {
  482. /* enter interrupt */
  483. rt_interrupt_enter();
  484. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_rx.handle);
  485. /* leave interrupt */
  486. rt_interrupt_leave();
  487. }
  488. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  489. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  490. void UART6_DMA_TX_IRQHandler(void)
  491. {
  492. /* enter interrupt */
  493. rt_interrupt_enter();
  494. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_tx.handle);
  495. /* leave interrupt */
  496. rt_interrupt_leave();
  497. }
  498. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  499. #endif /* BSP_USING_UART6*/
  500. #if defined(BSP_USING_LPUART1)
  501. void LPUART1_IRQHandler(void)
  502. {
  503. /* enter interrupt */
  504. rt_interrupt_enter();
  505. uart_isr(&(uart_obj[LPUART1_INDEX].serial));
  506. /* leave interrupt */
  507. rt_interrupt_leave();
  508. }
  509. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA)
  510. void LPUART1_DMA_RX_IRQHandler(void)
  511. {
  512. /* enter interrupt */
  513. rt_interrupt_enter();
  514. HAL_DMA_IRQHandler(&uart_obj[LPUART1_INDEX].dma_rx.handle);
  515. /* leave interrupt */
  516. rt_interrupt_leave();
  517. }
  518. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA) */
  519. #endif /* BSP_USING_LPUART1*/
  520. #ifdef RT_SERIAL_USING_DMA
  521. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  522. {
  523. RT_ASSERT(serial != RT_NULL);
  524. struct stm32_uart *uart = (struct stm32_uart *)serial->parent.user_data;
  525. RT_ASSERT(uart != RT_NULL);
  526. struct rt_serial_rx_fifo *rx_fifo;
  527. DMA_HandleTypeDef *DMA_Handle;
  528. struct dma_config *dma_config;
  529. if (RT_DEVICE_FLAG_DMA_RX == flag)
  530. {
  531. DMA_Handle = &uart->dma_rx.handle;
  532. dma_config = uart->config->dma_rx;
  533. }
  534. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  535. {
  536. DMA_Handle = &uart->dma_tx.handle;
  537. dma_config = uart->config->dma_tx;
  538. }
  539. LOG_D("%s dma config start", uart->config->name);
  540. {
  541. rt_uint32_t tmpreg = 0x00U;
  542. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) \
  543. || defined(SOC_SERIES_STM32L0)
  544. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  545. SET_BIT(RCC->AHBENR, uart->config->dma_rx->dma_rcc);
  546. tmpreg = READ_BIT(RCC->AHBENR, uart->config->dma_rx->dma_rcc);
  547. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4)
  548. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  549. SET_BIT(RCC->AHB1ENR, uart->config->dma_rx->dma_rcc);
  550. tmpreg = READ_BIT(RCC->AHB1ENR, uart->config->dma_rx->dma_rcc);
  551. #endif
  552. UNUSED(tmpreg); /* To avoid compiler warnings */
  553. }
  554. if (RT_DEVICE_FLAG_DMA_RX == flag)
  555. {
  556. __HAL_LINKDMA(&(uart->handle), hdmarx, uart->dma_rx.handle);
  557. }
  558. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  559. {
  560. __HAL_LINKDMA(&(uart->handle), hdmatx, uart->dma_tx.handle);
  561. }
  562. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0)
  563. DMA_Handle->Instance = dma_config->Instance;
  564. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  565. DMA_Handle->Instance = dma_config->Instance;
  566. DMA_Handle->Init.Channel = dma_config->channel;
  567. #elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32G0)
  568. DMA_Handle->Instance = dma_config->Instance;
  569. DMA_Handle->Init.Request = dma_config->request;
  570. #endif
  571. DMA_Handle->Init.PeriphInc = DMA_PINC_DISABLE;
  572. DMA_Handle->Init.MemInc = DMA_MINC_ENABLE;
  573. DMA_Handle->Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  574. DMA_Handle->Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  575. if (RT_DEVICE_FLAG_DMA_RX == flag)
  576. {
  577. DMA_Handle->Init.Direction = DMA_PERIPH_TO_MEMORY;
  578. DMA_Handle->Init.Mode = DMA_CIRCULAR;
  579. }
  580. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  581. {
  582. DMA_Handle->Init.Direction = DMA_MEMORY_TO_PERIPH;
  583. DMA_Handle->Init.Mode = DMA_NORMAL;
  584. }
  585. DMA_Handle->Init.Priority = DMA_PRIORITY_MEDIUM;
  586. #if defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  587. DMA_Handle->Init.FIFOMode = DMA_FIFOMODE_DISABLE;
  588. #endif
  589. if (HAL_DMA_DeInit(DMA_Handle) != HAL_OK)
  590. {
  591. RT_ASSERT(0);
  592. }
  593. if (HAL_DMA_Init(DMA_Handle) != HAL_OK)
  594. {
  595. RT_ASSERT(0);
  596. }
  597. /* enable interrupt */
  598. if (flag == RT_DEVICE_FLAG_DMA_RX)
  599. {
  600. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  601. /* Start DMA transfer */
  602. if (HAL_UART_Receive_DMA(&(uart->handle), rx_fifo->buffer, serial->config.bufsz) != HAL_OK)
  603. {
  604. /* Transfer error in reception process */
  605. RT_ASSERT(0);
  606. }
  607. CLEAR_BIT(uart->handle.Instance->CR3, USART_CR3_EIE);
  608. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_IDLE);
  609. }
  610. else if (flag == RT_DEVICE_FLAG_DMA_TX)
  611. {
  612. __HAL_UART_CLEAR_FLAG(&(uart->handle), UART_FLAG_TC);
  613. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET)
  614. {
  615. ;
  616. }
  617. __HAL_UART_CLEAR_FLAG(&(uart->handle), UART_FLAG_TC);
  618. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TC);
  619. }
  620. /* enable irq */
  621. HAL_NVIC_SetPriority(dma_config->dma_irq, 0, 0);
  622. HAL_NVIC_EnableIRQ(dma_config->dma_irq);
  623. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  624. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  625. LOG_D("%s dma %s instance: %x", uart->config->name, flag == RT_DEVICE_FLAG_DMA_RX ? "RX" : "TX", DMA_Handle->Instance);
  626. LOG_D("%s dma config done", uart->config->name);
  627. }
  628. /**
  629. * @brief UART error callbacks
  630. * @param huart: UART handle
  631. * @note This example shows a simple way to report transfer error, and you can
  632. * add your own implementation.
  633. * @retval None
  634. */
  635. void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
  636. {
  637. RT_ASSERT(huart != NULL);
  638. struct stm32_uart *uart = (struct stm32_uart *)huart;
  639. LOG_D("%s: %s %d\n", __FUNCTION__, uart->config->name, huart->ErrorCode);
  640. UNUSED(uart);
  641. }
  642. /**
  643. * @brief Rx Transfer completed callback
  644. * @param huart: UART handle
  645. * @note This example shows a simple way to report end of DMA Rx transfer, and
  646. * you can add your own implementation.
  647. * @retval None
  648. */
  649. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  650. {
  651. struct rt_serial_device *serial;
  652. struct stm32_uart *uart;
  653. rt_size_t recv_len;
  654. rt_base_t level;
  655. RT_ASSERT(huart != NULL);
  656. uart = (struct stm32_uart *)huart;
  657. serial = &uart->serial;
  658. level = rt_hw_interrupt_disable();
  659. recv_len = serial->config.bufsz - uart->dma_rx.last_index;
  660. uart->dma_rx.last_index = 0;
  661. rt_hw_interrupt_enable(level);
  662. if (recv_len)
  663. {
  664. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  665. }
  666. }
  667. void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart)
  668. {
  669. struct stm32_uart *uart;
  670. RT_ASSERT(huart != NULL);
  671. uart = (struct stm32_uart *)huart;
  672. rt_hw_serial_isr(&uart->serial, RT_SERIAL_EVENT_TX_DMADONE);
  673. }
  674. #endif /* RT_SERIAL_USING_DMA */
  675. static void stm32_uart_get_dma_config(void)
  676. {
  677. #ifdef BSP_USING_UART1
  678. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  679. #ifdef BSP_UART1_RX_USING_DMA
  680. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  681. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  682. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  683. #endif
  684. #ifdef BSP_UART1_TX_USING_DMA
  685. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  686. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  687. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  688. #endif
  689. #endif
  690. #ifdef BSP_USING_UART2
  691. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  692. #ifdef BSP_UART2_RX_USING_DMA
  693. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  694. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  695. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  696. #endif
  697. #ifdef BSP_UART2_TX_USING_DMA
  698. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  699. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  700. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  701. #endif
  702. #endif
  703. #ifdef BSP_USING_UART3
  704. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  705. #ifdef BSP_UART3_RX_USING_DMA
  706. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  707. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  708. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  709. #endif
  710. #ifdef BSP_UART3_TX_USING_DMA
  711. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  712. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  713. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  714. #endif
  715. #endif
  716. #ifdef BSP_USING_UART4
  717. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  718. #ifdef BSP_UART4_RX_USING_DMA
  719. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  720. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  721. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  722. #endif
  723. #ifdef BSP_UART4_TX_USING_DMA
  724. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  725. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  726. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  727. #endif
  728. #endif
  729. #ifdef BSP_USING_UART5
  730. uart_obj[UART5_INDEX].uart_dma_flag = 0;
  731. #ifdef BSP_UART5_RX_USING_DMA
  732. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  733. static struct dma_config uart5_dma_rx = UART5_DMA_RX_CONFIG;
  734. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  735. #endif
  736. #ifdef BSP_UART5_TX_USING_DMA
  737. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  738. static struct dma_config uart5_dma_tx = UART5_DMA_TX_CONFIG;
  739. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  740. #endif
  741. #endif
  742. #ifdef BSP_USING_UART6
  743. uart_obj[UART6_INDEX].uart_dma_flag = 0;
  744. #ifdef BSP_UART6_RX_USING_DMA
  745. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  746. static struct dma_config uart6_dma_rx = UART6_DMA_RX_CONFIG;
  747. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  748. #endif
  749. #ifdef BSP_UART6_TX_USING_DMA
  750. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  751. static struct dma_config uart6_dma_tx = UART6_DMA_TX_CONFIG;
  752. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  753. #endif
  754. #endif
  755. }
  756. int rt_hw_usart_init(void)
  757. {
  758. rt_size_t obj_num = sizeof(uart_obj) / sizeof(struct stm32_uart);
  759. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  760. rt_err_t result = 0;
  761. stm32_uart_get_dma_config();
  762. for (int i = 0; i < obj_num; i++)
  763. {
  764. uart_obj[i].config = &uart_config[i];
  765. uart_obj[i].serial.ops = &stm32_uart_ops;
  766. uart_obj[i].serial.config = config;
  767. /* register UART device */
  768. result = rt_hw_serial_register(&uart_obj[i].serial, uart_obj[i].config->name,
  769. RT_DEVICE_FLAG_RDWR
  770. | RT_DEVICE_FLAG_INT_RX
  771. | RT_DEVICE_FLAG_INT_TX
  772. | uart_obj[i].uart_dma_flag
  773. , &uart_obj[i]);
  774. RT_ASSERT(result == RT_EOK);
  775. }
  776. return result;
  777. }
  778. #endif /* RT_USING_SERIAL */