board.c 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231
  1. /*
  2. * File : board.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2009 RT-Thread Develop Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2009-01-05 Bernard first implementation
  13. * 2019-05-09 Zero-Free Adding multiple configurations for system clock frequency
  14. */
  15. #include <board.h>
  16. #include <rtthread.h>
  17. void SystemClock_Config(void)
  18. {
  19. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  20. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  21. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  22. /**Initializes the CPU, AHB and APB busses clocks
  23. */
  24. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  25. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  26. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  27. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  28. RCC_OscInitStruct.PLL.PLLM = 1;
  29. RCC_OscInitStruct.PLL.PLLN = 20;
  30. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  31. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  32. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  33. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  34. {
  35. Error_Handler();
  36. }
  37. /**Initializes the CPU, AHB and APB busses clocks
  38. */
  39. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  40. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  41. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  42. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  43. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  44. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  45. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  46. {
  47. Error_Handler();
  48. }
  49. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_USART1 | RCC_PERIPHCLK_USART2;
  50. PeriphClkInit.Usart1ClockSelection = RCC_USART1CLKSOURCE_PCLK2;
  51. PeriphClkInit.Usart2ClockSelection = RCC_USART2CLKSOURCE_PCLK1;
  52. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  53. {
  54. Error_Handler();
  55. }
  56. /**Configure the main internal regulator output voltage
  57. */
  58. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1) != HAL_OK)
  59. {
  60. Error_Handler();
  61. }
  62. }
  63. #ifdef RT_USING_PM
  64. void SystemClock_MSI_ON(void)
  65. {
  66. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  67. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  68. /* Initializes the CPU, AHB and APB busses clocks */
  69. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  70. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  71. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  72. {
  73. RT_ASSERT(0);
  74. }
  75. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  76. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  77. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  78. {
  79. Error_Handler();
  80. }
  81. }
  82. void SystemClock_MSI_OFF(void)
  83. {
  84. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  85. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  86. RCC_OscInitStruct.HSIState = RCC_MSI_OFF;
  87. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE; /* No update on PLL */
  88. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  89. {
  90. Error_Handler();
  91. }
  92. }
  93. void SystemClock_80M(void)
  94. {
  95. RCC_OscInitTypeDef RCC_OscInitStruct;
  96. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  97. /**Initializes the CPU, AHB and APB busses clocks */
  98. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  99. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  100. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  101. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  102. RCC_OscInitStruct.PLL.PLLM = 1;
  103. RCC_OscInitStruct.PLL.PLLN = 20;
  104. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  105. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  106. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  107. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  108. {
  109. Error_Handler();
  110. }
  111. /**Initializes the CPU, AHB and APB busses clocks
  112. */
  113. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  114. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  115. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  116. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  117. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  118. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  119. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  120. {
  121. Error_Handler();
  122. }
  123. }
  124. void SystemClock_24M(void)
  125. {
  126. RCC_OscInitTypeDef RCC_OscInitStruct;
  127. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  128. /** Initializes the CPU, AHB and APB busses clocks */
  129. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  130. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  131. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  132. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  133. RCC_OscInitStruct.PLL.PLLM = 1;
  134. RCC_OscInitStruct.PLL.PLLN = 12;
  135. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV7;
  136. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  137. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV4;
  138. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  139. {
  140. Error_Handler();
  141. }
  142. /** Initializes the CPU, AHB and APB busses clocks */
  143. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_SYSCLK
  144. | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2;
  145. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  146. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  147. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  148. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  149. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_1) != HAL_OK)
  150. {
  151. Error_Handler();
  152. }
  153. }
  154. void SystemClock_2M(void)
  155. {
  156. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  157. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  158. /* MSI is enabled after System reset, update MSI to 2Mhz (RCC_MSIRANGE_5) */
  159. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  160. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  161. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_5;
  162. RCC_OscInitStruct.MSICalibrationValue = RCC_MSICALIBRATION_DEFAULT;
  163. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE;
  164. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  165. {
  166. /* Initialization Error */
  167. Error_Handler();
  168. }
  169. /* Select MSI as system clock source and configure the HCLK, PCLK1 and PCLK2
  170. clocks dividers */
  171. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_SYSCLK;
  172. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  173. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  174. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  175. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  176. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  177. {
  178. /* Initialization Error */
  179. Error_Handler();
  180. }
  181. }
  182. /**
  183. * @brief Configures system clock after wake-up from STOP: enable HSI, PLL
  184. * and select PLL as system clock source.
  185. * @param None
  186. * @retval None
  187. */
  188. void SystemClock_ReConfig(uint8_t mode)
  189. {
  190. SystemClock_MSI_ON();
  191. switch (mode)
  192. {
  193. case PM_RUN_MODE_HIGH_SPEED:
  194. case PM_RUN_MODE_NORMAL_SPEED:
  195. SystemClock_80M();
  196. break;
  197. case PM_RUN_MODE_MEDIUM_SPEED:
  198. SystemClock_24M();
  199. break;
  200. case PM_RUN_MODE_LOW_SPEED:
  201. SystemClock_2M();
  202. break;
  203. default:
  204. break;
  205. }
  206. // SystemClock_MSI_OFF();
  207. }
  208. #endif