drv_gpio.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2017-11-20 DQL the first version
  9. */
  10. #include <rthw.h>
  11. #include <rtdevice.h>
  12. #include <board.h>
  13. #ifdef RT_USING_PIN
  14. #define STM32L476_PIN_NUMBERS 64 //[48, 64, 100, 144 ]
  15. #define __STM32_PIN(index, gpio, gpio_index) \
  16. { \
  17. index, GPIO##gpio##_CLK_ENABLE, GPIO##gpio, GPIO_PIN_##gpio_index \
  18. }
  19. #define __STM32_PIN_DEFAULT \
  20. { \
  21. -1, 0, 0, 0 \
  22. }
  23. static void GPIOA_CLK_ENABLE(void)
  24. {
  25. #ifdef __HAL_RCC_GPIOA_CLK_ENABLE
  26. __HAL_RCC_GPIOA_CLK_ENABLE();
  27. #endif
  28. }
  29. static void GPIOB_CLK_ENABLE(void)
  30. {
  31. #ifdef __HAL_RCC_GPIOB_CLK_ENABLE
  32. __HAL_RCC_GPIOB_CLK_ENABLE();
  33. #endif
  34. }
  35. static void GPIOC_CLK_ENABLE(void)
  36. {
  37. #ifdef __HAL_RCC_GPIOC_CLK_ENABLE
  38. __HAL_RCC_GPIOC_CLK_ENABLE();
  39. #endif
  40. }
  41. #if (STM32L476_PIN_NUMBERS !=48)
  42. static void GPIOD_CLK_ENABLE(void)
  43. {
  44. #ifdef __HAL_RCC_GPIOD_CLK_ENABLE
  45. __HAL_RCC_GPIOD_CLK_ENABLE();
  46. #endif
  47. }
  48. #if (STM32L476_PIN_NUMBERS !=64)
  49. static void GPIOE_CLK_ENABLE(void)
  50. {
  51. #ifdef __HAL_RCC_GPIOE_CLK_ENABLE
  52. __HAL_RCC_GPIOE_CLK_ENABLE();
  53. #endif
  54. }
  55. static void GPIOF_CLK_ENABLE(void)
  56. {
  57. #ifdef __HAL_RCC_GPIOF_CLK_ENABLE
  58. __HAL_RCC_GPIOF_CLK_ENABLE();
  59. #endif
  60. }
  61. static void GPIOG_CLK_ENABLE(void)
  62. {
  63. #ifdef __HAL_RCC_GPIOG_CLK_ENABLE
  64. __HAL_RCC_GPIOG_CLK_ENABLE();
  65. #endif
  66. }
  67. static void GPIOH_CLK_ENABLE(void)
  68. {
  69. #ifdef __HAL_RCC_GPIOH_CLK_ENABLE
  70. __HAL_RCC_GPIOH_CLK_ENABLE();
  71. #endif
  72. }
  73. #endif
  74. #endif
  75. /* STM32 GPIO driver */
  76. struct pin_index
  77. {
  78. int index;
  79. void (*rcc)(void);
  80. GPIO_TypeDef *gpio;
  81. uint32_t pin;
  82. };
  83. static const struct pin_index pins[] =
  84. {
  85. #if (STM32L476_PIN_NUMBERS == 48)
  86. __STM32_PIN_DEFAULT,
  87. __STM32_PIN_DEFAULT,
  88. __STM32_PIN(2, C, 13),
  89. __STM32_PIN(3, C, 14),
  90. __STM32_PIN(4, C, 15),
  91. __STM32_PIN_DEFAULT,
  92. __STM32_PIN_DEFAULT,
  93. __STM32_PIN_DEFAULT,
  94. __STM32_PIN_DEFAULT,
  95. __STM32_PIN_DEFAULT,
  96. __STM32_PIN(10, A, 0),
  97. __STM32_PIN(11, A, 1),
  98. __STM32_PIN(12, A, 2),
  99. __STM32_PIN(13, A, 3),
  100. __STM32_PIN(14, A, 4),
  101. __STM32_PIN(15, A, 5),
  102. __STM32_PIN(16, A, 6),
  103. __STM32_PIN(17, A, 7),
  104. __STM32_PIN(18, B, 0),
  105. __STM32_PIN(19, B, 1),
  106. __STM32_PIN(20, B, 2),
  107. __STM32_PIN(21, B, 10),
  108. __STM32_PIN(22, B, 11),
  109. __STM32_PIN_DEFAULT,
  110. __STM32_PIN_DEFAULT,
  111. __STM32_PIN(25, B, 12),
  112. __STM32_PIN(26, B, 13),
  113. __STM32_PIN(27, B, 14),
  114. __STM32_PIN(28, B, 15),
  115. __STM32_PIN(29, A, 8),
  116. __STM32_PIN(30, A, 9),
  117. __STM32_PIN(31, A, 10),
  118. __STM32_PIN(32, A, 11),
  119. __STM32_PIN(33, A, 12),
  120. __STM32_PIN(34, A, 13),
  121. __STM32_PIN_DEFAULT,
  122. __STM32_PIN_DEFAULT,
  123. __STM32_PIN(37, A, 14),
  124. __STM32_PIN(38, A, 15),
  125. __STM32_PIN(39, B, 3),
  126. __STM32_PIN(40, B, 4),
  127. __STM32_PIN(41, B, 5),
  128. __STM32_PIN(42, B, 6),
  129. __STM32_PIN(43, B, 7),
  130. __STM32_PIN_DEFAULT,
  131. __STM32_PIN(45, B, 8),
  132. __STM32_PIN(46, B, 9),
  133. __STM32_PIN_DEFAULT,
  134. __STM32_PIN_DEFAULT,
  135. #endif
  136. #if (STM32L476_PIN_NUMBERS == 64)
  137. __STM32_PIN_DEFAULT,
  138. __STM32_PIN_DEFAULT,
  139. __STM32_PIN(2, C, 13),
  140. __STM32_PIN(3, C, 14),
  141. __STM32_PIN(4, C, 15),
  142. __STM32_PIN(5, D, 0),
  143. __STM32_PIN(6, D, 1),
  144. __STM32_PIN_DEFAULT,
  145. __STM32_PIN(8, C, 0),
  146. __STM32_PIN(9, C, 1),
  147. __STM32_PIN(10, C, 2),
  148. __STM32_PIN(11, C, 3),
  149. __STM32_PIN_DEFAULT,
  150. __STM32_PIN_DEFAULT,
  151. __STM32_PIN(14, A, 0),
  152. __STM32_PIN(15, A, 1),
  153. __STM32_PIN(16, A, 2),
  154. __STM32_PIN(17, A, 3),
  155. __STM32_PIN_DEFAULT,
  156. __STM32_PIN_DEFAULT,
  157. __STM32_PIN(20, A, 4),
  158. __STM32_PIN(21, A, 5),
  159. __STM32_PIN(22, A, 6),
  160. __STM32_PIN(23, A, 7),
  161. __STM32_PIN(24, C, 4),
  162. __STM32_PIN(25, C, 5),
  163. __STM32_PIN(26, B, 0),
  164. __STM32_PIN(27, B, 1),
  165. __STM32_PIN(28, B, 2),
  166. __STM32_PIN(29, B, 10),
  167. __STM32_PIN(30, B, 11),
  168. __STM32_PIN_DEFAULT,
  169. __STM32_PIN_DEFAULT,
  170. __STM32_PIN(33, B, 12),
  171. __STM32_PIN(34, B, 13),
  172. __STM32_PIN(35, B, 14),
  173. __STM32_PIN(36, B, 15),
  174. __STM32_PIN(37, C, 6),
  175. __STM32_PIN(38, C, 7),
  176. __STM32_PIN(39, C, 8),
  177. __STM32_PIN(40, C, 9),
  178. __STM32_PIN(41, A, 8),
  179. __STM32_PIN(42, A, 9),
  180. __STM32_PIN(43, A, 10),
  181. __STM32_PIN(44, A, 11),
  182. __STM32_PIN(45, A, 12),
  183. __STM32_PIN(46, A, 13),
  184. __STM32_PIN_DEFAULT,
  185. __STM32_PIN_DEFAULT,
  186. __STM32_PIN(49, A, 14),
  187. __STM32_PIN(50, A, 15),
  188. __STM32_PIN(51, C, 10),
  189. __STM32_PIN(52, C, 11),
  190. __STM32_PIN(53, C, 12),
  191. __STM32_PIN(54, D, 2),
  192. __STM32_PIN(55, B, 3),
  193. __STM32_PIN(56, B, 4),
  194. __STM32_PIN(57, B, 5),
  195. __STM32_PIN(58, B, 6),
  196. __STM32_PIN(59, B, 7),
  197. __STM32_PIN_DEFAULT,
  198. __STM32_PIN(61, B, 8),
  199. __STM32_PIN(62, B, 9),
  200. __STM32_PIN_DEFAULT,
  201. __STM32_PIN_DEFAULT,
  202. #endif
  203. #if (STM32L476_PIN_NUMBERS == 100)
  204. __STM32_PIN_DEFAULT,
  205. __STM32_PIN(1, E, 2),
  206. __STM32_PIN(2, E, 3),
  207. __STM32_PIN(3, E, 4),
  208. __STM32_PIN(4, E, 5),
  209. __STM32_PIN(5, E, 6),
  210. __STM32_PIN_DEFAULT,
  211. __STM32_PIN(7, C, 13),
  212. __STM32_PIN(8, C, 14),
  213. __STM32_PIN(9, C, 15),
  214. __STM32_PIN_DEFAULT,
  215. __STM32_PIN_DEFAULT,
  216. __STM32_PIN_DEFAULT,
  217. __STM32_PIN_DEFAULT,
  218. __STM32_PIN_DEFAULT,
  219. __STM32_PIN(15, C, 0),
  220. __STM32_PIN(16, C, 1),
  221. __STM32_PIN(17, C, 2),
  222. __STM32_PIN(18, C, 3),
  223. __STM32_PIN_DEFAULT,
  224. __STM32_PIN_DEFAULT,
  225. __STM32_PIN_DEFAULT,
  226. __STM32_PIN_DEFAULT,
  227. __STM32_PIN(23, A, 0),
  228. __STM32_PIN(24, A, 1),
  229. __STM32_PIN(25, A, 2),
  230. __STM32_PIN(26, A, 3),
  231. __STM32_PIN_DEFAULT,
  232. __STM32_PIN_DEFAULT,
  233. __STM32_PIN(29, A, 4),
  234. __STM32_PIN(30, A, 5),
  235. __STM32_PIN(31, A, 6),
  236. __STM32_PIN(32, A, 7),
  237. __STM32_PIN(33, C, 4),
  238. __STM32_PIN(34, C, 5),
  239. __STM32_PIN(35, B, 0),
  240. __STM32_PIN(36, B, 1),
  241. __STM32_PIN(37, B, 2),
  242. __STM32_PIN(38, E, 7),
  243. __STM32_PIN(39, E, 8),
  244. __STM32_PIN(40, E, 9),
  245. __STM32_PIN(41, E, 10),
  246. __STM32_PIN(42, E, 11),
  247. __STM32_PIN(43, E, 12),
  248. __STM32_PIN(44, E, 13),
  249. __STM32_PIN(45, E, 14),
  250. __STM32_PIN(46, E, 15),
  251. __STM32_PIN(47, B, 10),
  252. __STM32_PIN(48, B, 11),
  253. __STM32_PIN_DEFAULT,
  254. __STM32_PIN_DEFAULT,
  255. __STM32_PIN(51, B, 12),
  256. __STM32_PIN(52, B, 13),
  257. __STM32_PIN(53, B, 14),
  258. __STM32_PIN(54, B, 15),
  259. __STM32_PIN(55, D, 8),
  260. __STM32_PIN(56, D, 9),
  261. __STM32_PIN(57, D, 10),
  262. __STM32_PIN(58, D, 11),
  263. __STM32_PIN(59, D, 12),
  264. __STM32_PIN(60, D, 13),
  265. __STM32_PIN(61, D, 14),
  266. __STM32_PIN(62, D, 15),
  267. __STM32_PIN(63, C, 6),
  268. __STM32_PIN(64, C, 7),
  269. __STM32_PIN(65, C, 8),
  270. __STM32_PIN(66, C, 9),
  271. __STM32_PIN(67, A, 8),
  272. __STM32_PIN(68, A, 9),
  273. __STM32_PIN(69, A, 10),
  274. __STM32_PIN(70, A, 11),
  275. __STM32_PIN(71, A, 12),
  276. __STM32_PIN(72, A, 13),
  277. __STM32_PIN_DEFAULT,
  278. __STM32_PIN_DEFAULT,
  279. __STM32_PIN_DEFAULT,
  280. __STM32_PIN(76, A, 14),
  281. __STM32_PIN(77, A, 15),
  282. __STM32_PIN(78, C, 10),
  283. __STM32_PIN(79, C, 11),
  284. __STM32_PIN(80, C, 12),
  285. __STM32_PIN(81, D, 0),
  286. __STM32_PIN(82, D, 1),
  287. __STM32_PIN(83, D, 2),
  288. __STM32_PIN(84, D, 3),
  289. __STM32_PIN(85, D, 4),
  290. __STM32_PIN(86, D, 5),
  291. __STM32_PIN(87, D, 6),
  292. __STM32_PIN(88, D, 7),
  293. __STM32_PIN(89, B, 3),
  294. __STM32_PIN(90, B, 4),
  295. __STM32_PIN(91, B, 5),
  296. __STM32_PIN(92, B, 6),
  297. __STM32_PIN(93, B, 7),
  298. __STM32_PIN_DEFAULT,
  299. __STM32_PIN(95, B, 8),
  300. __STM32_PIN(96, B, 9),
  301. __STM32_PIN(97, E, 0),
  302. __STM32_PIN(98, E, 1),
  303. __STM32_PIN_DEFAULT,
  304. __STM32_PIN_DEFAULT,
  305. #endif
  306. #if (STM32L476_PIN_NUMBERS == 144)
  307. __STM32_PIN_DEFAULT,
  308. __STM32_PIN(1, E, 2),
  309. __STM32_PIN(2, E, 3),
  310. __STM32_PIN(3, E, 4),
  311. __STM32_PIN(4, E, 5),
  312. __STM32_PIN(5, E, 6),
  313. __STM32_PIN_DEFAULT,
  314. __STM32_PIN(7, C, 13),
  315. __STM32_PIN(8, C, 14),
  316. __STM32_PIN(9, C, 15),
  317. __STM32_PIN(10, F, 0),
  318. __STM32_PIN(11, F, 1),
  319. __STM32_PIN(12, F, 2),
  320. __STM32_PIN(13, F, 3),
  321. __STM32_PIN(14, F, 4),
  322. __STM32_PIN(15, F, 5),
  323. __STM32_PIN_DEFAULT,
  324. __STM32_PIN_DEFAULT,
  325. __STM32_PIN(18, F, 6),
  326. __STM32_PIN(19, F, 7),
  327. __STM32_PIN(20, F, 8),
  328. __STM32_PIN(21, F, 9),
  329. __STM32_PIN(22, F, 10),
  330. __STM32_PIN_DEFAULT,
  331. __STM32_PIN_DEFAULT,
  332. __STM32_PIN_DEFAULT,
  333. __STM32_PIN(26, C, 0),
  334. __STM32_PIN(27, C, 1),
  335. __STM32_PIN(28, C, 2),
  336. __STM32_PIN(29, C, 3),
  337. __STM32_PIN_DEFAULT,
  338. __STM32_PIN_DEFAULT,
  339. __STM32_PIN_DEFAULT,
  340. __STM32_PIN_DEFAULT,
  341. __STM32_PIN(34, A, 0),
  342. __STM32_PIN(35, A, 1),
  343. __STM32_PIN(36, A, 2),
  344. __STM32_PIN(37, A, 3),
  345. __STM32_PIN_DEFAULT,
  346. __STM32_PIN_DEFAULT,
  347. __STM32_PIN(40, A, 4),
  348. __STM32_PIN(41, A, 5),
  349. __STM32_PIN(42, A, 6),
  350. __STM32_PIN(43, A, 7),
  351. __STM32_PIN(44, C, 4),
  352. __STM32_PIN(45, C, 5),
  353. __STM32_PIN(46, B, 0),
  354. __STM32_PIN(47, B, 1),
  355. __STM32_PIN(48, B, 2),
  356. __STM32_PIN(49, F, 11),
  357. __STM32_PIN(50, F, 12),
  358. __STM32_PIN_DEFAULT,
  359. __STM32_PIN_DEFAULT,
  360. __STM32_PIN(53, F, 13),
  361. __STM32_PIN(54, F, 14),
  362. __STM32_PIN(55, F, 15),
  363. __STM32_PIN(56, G, 0),
  364. __STM32_PIN(57, G, 1),
  365. __STM32_PIN(58, E, 7),
  366. __STM32_PIN(59, E, 8),
  367. __STM32_PIN(60, E, 9),
  368. __STM32_PIN_DEFAULT,
  369. __STM32_PIN_DEFAULT,
  370. __STM32_PIN(63, E, 10),
  371. __STM32_PIN(64, E, 11),
  372. __STM32_PIN(65, E, 12),
  373. __STM32_PIN(66, E, 13),
  374. __STM32_PIN(67, E, 14),
  375. __STM32_PIN(68, E, 15),
  376. __STM32_PIN(69, B, 10),
  377. __STM32_PIN(70, B, 11),
  378. __STM32_PIN_DEFAULT,
  379. __STM32_PIN_DEFAULT,
  380. __STM32_PIN(73, B, 12),
  381. __STM32_PIN(74, B, 13),
  382. __STM32_PIN(75, B, 14),
  383. __STM32_PIN(76, B, 15),
  384. __STM32_PIN(77, D, 8),
  385. __STM32_PIN(78, D, 9),
  386. __STM32_PIN(79, D, 10),
  387. __STM32_PIN(80, D, 11),
  388. __STM32_PIN(81, D, 12),
  389. __STM32_PIN(82, D, 13),
  390. __STM32_PIN_DEFAULT,
  391. __STM32_PIN_DEFAULT,
  392. __STM32_PIN(85, D, 14),
  393. __STM32_PIN(86, D, 15),
  394. __STM32_PIN(87, G, 2),
  395. __STM32_PIN(88, G, 3),
  396. __STM32_PIN(89, G, 4),
  397. __STM32_PIN(90, G, 5),
  398. __STM32_PIN(91, G, 6),
  399. __STM32_PIN(92, G, 7),
  400. __STM32_PIN(93, G, 8),
  401. __STM32_PIN_DEFAULT,
  402. __STM32_PIN_DEFAULT,
  403. __STM32_PIN(96, C, 6),
  404. __STM32_PIN(97, C, 7),
  405. __STM32_PIN(98, C, 8),
  406. __STM32_PIN(99, C, 9),
  407. __STM32_PIN(100, A, 8),
  408. __STM32_PIN(101, A, 9),
  409. __STM32_PIN(102, A, 10),
  410. __STM32_PIN(103, A, 11),
  411. __STM32_PIN(104, A, 12),
  412. __STM32_PIN(105, A, 13),
  413. __STM32_PIN_DEFAULT,
  414. __STM32_PIN_DEFAULT,
  415. __STM32_PIN_DEFAULT,
  416. __STM32_PIN(109, A, 14),
  417. __STM32_PIN(110, A, 15),
  418. __STM32_PIN(111, C, 10),
  419. __STM32_PIN(112, C, 11),
  420. __STM32_PIN(113, C, 12),
  421. __STM32_PIN(114, D, 0),
  422. __STM32_PIN(115, D, 1),
  423. __STM32_PIN(116, D, 2),
  424. __STM32_PIN(117, D, 3),
  425. __STM32_PIN(118, D, 4),
  426. __STM32_PIN(119, D, 5),
  427. __STM32_PIN_DEFAULT,
  428. __STM32_PIN_DEFAULT,
  429. __STM32_PIN(122, D, 6),
  430. __STM32_PIN(123, D, 7),
  431. __STM32_PIN(124, G, 9),
  432. __STM32_PIN(125, G, 10),
  433. __STM32_PIN(126, G, 11),
  434. __STM32_PIN(127, G, 12),
  435. __STM32_PIN(128, G, 13),
  436. __STM32_PIN(129, G, 14),
  437. __STM32_PIN_DEFAULT,
  438. __STM32_PIN_DEFAULT,
  439. __STM32_PIN(132, G, 15),
  440. __STM32_PIN(133, B, 3),
  441. __STM32_PIN(134, B, 4),
  442. __STM32_PIN(135, B, 5),
  443. __STM32_PIN(136, B, 6),
  444. __STM32_PIN(137, B, 7),
  445. __STM32_PIN_DEFAULT,
  446. __STM32_PIN(139, B, 8),
  447. __STM32_PIN(140, B, 9),
  448. __STM32_PIN(141, E, 0),
  449. __STM32_PIN(142, E, 1),
  450. __STM32_PIN_DEFAULT,
  451. __STM32_PIN_DEFAULT,
  452. #endif
  453. };
  454. struct pin_irq_map
  455. {
  456. rt_uint16_t pinbit;
  457. IRQn_Type irqno;
  458. };
  459. static const struct pin_irq_map pin_irq_map[] =
  460. {
  461. {GPIO_PIN_0, EXTI0_IRQn},
  462. {GPIO_PIN_1, EXTI1_IRQn},
  463. {GPIO_PIN_2, EXTI2_IRQn},
  464. {GPIO_PIN_3, EXTI3_IRQn},
  465. {GPIO_PIN_4, EXTI4_IRQn},
  466. {GPIO_PIN_5, EXTI9_5_IRQn},
  467. {GPIO_PIN_6, EXTI9_5_IRQn},
  468. {GPIO_PIN_7, EXTI9_5_IRQn},
  469. {GPIO_PIN_8, EXTI9_5_IRQn},
  470. {GPIO_PIN_9, EXTI9_5_IRQn},
  471. {GPIO_PIN_10, EXTI15_10_IRQn},
  472. {GPIO_PIN_11, EXTI15_10_IRQn},
  473. {GPIO_PIN_12, EXTI15_10_IRQn},
  474. {GPIO_PIN_13, EXTI15_10_IRQn},
  475. {GPIO_PIN_14, EXTI15_10_IRQn},
  476. {GPIO_PIN_15, EXTI15_10_IRQn},
  477. };
  478. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  479. {
  480. {-1, 0, RT_NULL, RT_NULL},
  481. {-1, 0, RT_NULL, RT_NULL},
  482. {-1, 0, RT_NULL, RT_NULL},
  483. {-1, 0, RT_NULL, RT_NULL},
  484. {-1, 0, RT_NULL, RT_NULL},
  485. {-1, 0, RT_NULL, RT_NULL},
  486. {-1, 0, RT_NULL, RT_NULL},
  487. {-1, 0, RT_NULL, RT_NULL},
  488. {-1, 0, RT_NULL, RT_NULL},
  489. {-1, 0, RT_NULL, RT_NULL},
  490. {-1, 0, RT_NULL, RT_NULL},
  491. {-1, 0, RT_NULL, RT_NULL},
  492. {-1, 0, RT_NULL, RT_NULL},
  493. {-1, 0, RT_NULL, RT_NULL},
  494. {-1, 0, RT_NULL, RT_NULL},
  495. {-1, 0, RT_NULL, RT_NULL},
  496. };
  497. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  498. const struct pin_index *get_pin(uint8_t pin)
  499. {
  500. const struct pin_index *index;
  501. if (pin < ITEM_NUM(pins))
  502. {
  503. index = &pins[pin];
  504. if (index->index == -1)
  505. index = RT_NULL;
  506. }
  507. else
  508. {
  509. index = RT_NULL;
  510. }
  511. return index;
  512. };
  513. void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  514. {
  515. const struct pin_index *index;
  516. index = get_pin(pin);
  517. if (index == RT_NULL)
  518. {
  519. return;
  520. }
  521. HAL_GPIO_WritePin(index->gpio, index->pin, (GPIO_PinState)value);
  522. }
  523. int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  524. {
  525. int value;
  526. const struct pin_index *index;
  527. value = PIN_LOW;
  528. index = get_pin(pin);
  529. if (index == RT_NULL)
  530. {
  531. return value;
  532. }
  533. value = HAL_GPIO_ReadPin(index->gpio, index->pin);
  534. return value;
  535. }
  536. void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  537. {
  538. const struct pin_index *index;
  539. GPIO_InitTypeDef GPIO_InitStruct;
  540. index = get_pin(pin);
  541. if (index == RT_NULL)
  542. {
  543. return;
  544. }
  545. /* GPIO Periph clock enable */
  546. index->rcc();
  547. /* Configure GPIO_InitStructure */
  548. GPIO_InitStruct.Pin = index->pin;
  549. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  550. GPIO_InitStruct.Pull = GPIO_NOPULL;
  551. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  552. if (mode == PIN_MODE_OUTPUT)
  553. {
  554. /* output setting */
  555. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  556. GPIO_InitStruct.Pull = GPIO_NOPULL;
  557. }
  558. else if (mode == PIN_MODE_INPUT)
  559. {
  560. /* input setting: not pull. */
  561. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  562. GPIO_InitStruct.Pull = GPIO_NOPULL;
  563. }
  564. else if (mode == PIN_MODE_INPUT_PULLUP)
  565. {
  566. /* input setting: pull up. */
  567. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  568. GPIO_InitStruct.Pull = GPIO_PULLUP;
  569. }
  570. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  571. {
  572. /* input setting: pull down. */
  573. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  574. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  575. }
  576. else if (mode == PIN_MODE_OUTPUT_OD)
  577. {
  578. /* output setting: od. */
  579. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  580. GPIO_InitStruct.Pull = GPIO_NOPULL;
  581. }
  582. HAL_GPIO_Init(index->gpio, &GPIO_InitStruct);
  583. }
  584. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  585. {
  586. int i;
  587. for (i = 0; i < 32; i++)
  588. {
  589. if ((0x01 << i) == bit)
  590. {
  591. return i;
  592. }
  593. }
  594. return -1;
  595. }
  596. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  597. {
  598. rt_int32_t mapindex = bit2bitno(pinbit);
  599. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  600. {
  601. return RT_NULL;
  602. }
  603. return &pin_irq_map[mapindex];
  604. };
  605. rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  606. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  607. {
  608. const struct pin_index *index;
  609. rt_base_t level;
  610. rt_int32_t irqindex = -1;
  611. index = get_pin(pin);
  612. if (index == RT_NULL)
  613. {
  614. return RT_ENOSYS;
  615. }
  616. irqindex = bit2bitno(index->pin);
  617. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  618. {
  619. return RT_ENOSYS;
  620. }
  621. level = rt_hw_interrupt_disable();
  622. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  623. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  624. pin_irq_hdr_tab[irqindex].mode == mode &&
  625. pin_irq_hdr_tab[irqindex].args == args)
  626. {
  627. rt_hw_interrupt_enable(level);
  628. return RT_EOK;
  629. }
  630. if (pin_irq_hdr_tab[irqindex].pin != -1)
  631. {
  632. rt_hw_interrupt_enable(level);
  633. return RT_EBUSY;
  634. }
  635. pin_irq_hdr_tab[irqindex].pin = pin;
  636. pin_irq_hdr_tab[irqindex].hdr = hdr;
  637. pin_irq_hdr_tab[irqindex].mode = mode;
  638. pin_irq_hdr_tab[irqindex].args = args;
  639. rt_hw_interrupt_enable(level);
  640. return RT_EOK;
  641. }
  642. rt_err_t stm32_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  643. {
  644. const struct pin_index *index;
  645. rt_base_t level;
  646. rt_int32_t irqindex = -1;
  647. index = get_pin(pin);
  648. if (index == RT_NULL)
  649. {
  650. return RT_ENOSYS;
  651. }
  652. irqindex = bit2bitno(index->pin);
  653. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  654. {
  655. return RT_ENOSYS;
  656. }
  657. level = rt_hw_interrupt_disable();
  658. if (pin_irq_hdr_tab[irqindex].pin == -1)
  659. {
  660. rt_hw_interrupt_enable(level);
  661. return RT_EOK;
  662. }
  663. pin_irq_hdr_tab[irqindex].pin = -1;
  664. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  665. pin_irq_hdr_tab[irqindex].mode = 0;
  666. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  667. rt_hw_interrupt_enable(level);
  668. return RT_EOK;
  669. }
  670. rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  671. rt_uint32_t enabled)
  672. {
  673. const struct pin_index *index;
  674. const struct pin_irq_map *irqmap;
  675. rt_base_t level;
  676. rt_int32_t irqindex = -1;
  677. GPIO_InitTypeDef GPIO_InitStruct;
  678. index = get_pin(pin);
  679. if (index == RT_NULL)
  680. {
  681. return RT_ENOSYS;
  682. }
  683. if (enabled == PIN_IRQ_ENABLE)
  684. {
  685. irqindex = bit2bitno(index->pin);
  686. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  687. {
  688. return RT_ENOSYS;
  689. }
  690. level = rt_hw_interrupt_disable();
  691. if (pin_irq_hdr_tab[irqindex].pin == -1)
  692. {
  693. rt_hw_interrupt_enable(level);
  694. return RT_ENOSYS;
  695. }
  696. irqmap = &pin_irq_map[irqindex];
  697. /* GPIO Periph clock enable */
  698. index->rcc();
  699. /* Configure GPIO_InitStructure */
  700. GPIO_InitStruct.Pin = index->pin;
  701. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  702. switch (pin_irq_hdr_tab[irqindex].mode)
  703. {
  704. case PIN_IRQ_MODE_RISING:
  705. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  706. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  707. break;
  708. case PIN_IRQ_MODE_FALLING:
  709. GPIO_InitStruct.Pull = GPIO_PULLUP;
  710. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  711. break;
  712. case PIN_IRQ_MODE_RISING_FALLING:
  713. GPIO_InitStruct.Pull = GPIO_NOPULL;
  714. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  715. break;
  716. }
  717. HAL_GPIO_Init(index->gpio, &GPIO_InitStruct);
  718. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  719. HAL_NVIC_EnableIRQ(irqmap->irqno);
  720. rt_hw_interrupt_enable(level);
  721. }
  722. else if (enabled == PIN_IRQ_DISABLE)
  723. {
  724. irqmap = get_pin_irq_map(index->pin);
  725. if (irqmap == RT_NULL)
  726. {
  727. return RT_ENOSYS;
  728. }
  729. HAL_NVIC_DisableIRQ(irqmap->irqno);
  730. }
  731. else
  732. {
  733. return RT_ENOSYS;
  734. }
  735. return RT_EOK;
  736. }
  737. const static struct rt_pin_ops _stm32_pin_ops =
  738. {
  739. stm32_pin_mode,
  740. stm32_pin_write,
  741. stm32_pin_read,
  742. stm32_pin_attach_irq,
  743. stm32_pin_detach_irq,
  744. stm32_pin_irq_enable,
  745. };
  746. int bsp_hw_pin_init(void)
  747. {
  748. int result;
  749. result = rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  750. return result;
  751. }
  752. INIT_BOARD_EXPORT(bsp_hw_pin_init);
  753. rt_inline void pin_irq_hdr(int irqno)
  754. {
  755. if (pin_irq_hdr_tab[irqno].hdr)
  756. {
  757. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  758. }
  759. }
  760. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  761. {
  762. pin_irq_hdr(bit2bitno(GPIO_Pin));
  763. }
  764. void EXTI0_IRQHandler(void)
  765. {
  766. rt_interrupt_enter();
  767. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  768. rt_interrupt_leave();
  769. }
  770. void EXTI1_IRQHandler(void)
  771. {
  772. rt_interrupt_enter();
  773. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  774. rt_interrupt_leave();
  775. }
  776. void EXTI2_IRQHandler(void)
  777. {
  778. rt_interrupt_enter();
  779. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  780. rt_interrupt_leave();
  781. }
  782. void EXTI3_IRQHandler(void)
  783. {
  784. rt_interrupt_enter();
  785. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  786. rt_interrupt_leave();
  787. }
  788. void EXTI4_IRQHandler(void)
  789. {
  790. rt_interrupt_enter();
  791. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  792. rt_interrupt_leave();
  793. }
  794. void EXTI9_5_IRQHandler(void)
  795. {
  796. rt_interrupt_enter();
  797. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  798. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  799. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  800. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  801. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  802. rt_interrupt_leave();
  803. }
  804. void EXTI15_10_IRQHandler(void)
  805. {
  806. rt_interrupt_enter();
  807. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  808. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  809. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  810. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  811. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  812. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  813. rt_interrupt_leave();
  814. }
  815. #endif