drv_gpio.c 8.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-07-1 Rbb666 first version
  9. */
  10. #include "drv_gpio.h"
  11. #ifdef RT_USING_PIN
  12. #define PIN_GET(pin) ((uint8_t)(((uint8_t)pin) & 0x07U))
  13. #define PORT_GET(pin) ((uint8_t)(((uint8_t)pin) >> 3U))
  14. #define __IFX_PORT_MAX 15u
  15. #define PIN_IFXPORT_MAX __IFX_PORT_MAX
  16. static const struct pin_irq_map pin_irq_map[] =
  17. {
  18. {CYHAL_PORT_0, ioss_interrupts_gpio_0_IRQn},
  19. #if !defined(SOC_CY8C6245LQI_S3D72) && !defined(SOC_CY8C6244LQI_S4D92)
  20. {CYHAL_PORT_1, ioss_interrupts_gpio_1_IRQn},
  21. #endif
  22. {CYHAL_PORT_2, ioss_interrupts_gpio_2_IRQn},
  23. {CYHAL_PORT_3, ioss_interrupts_gpio_3_IRQn},
  24. #if !defined(SOC_CY8C6245LQI_S3D72) && !defined(SOC_CY8C6244LQI_S4D92)
  25. {CYHAL_PORT_4, ioss_interrupts_gpio_4_IRQn},
  26. #endif
  27. {CYHAL_PORT_5, ioss_interrupts_gpio_5_IRQn},
  28. {CYHAL_PORT_6, ioss_interrupts_gpio_6_IRQn},
  29. {CYHAL_PORT_7, ioss_interrupts_gpio_7_IRQn},
  30. {CYHAL_PORT_8, ioss_interrupts_gpio_8_IRQn},
  31. {CYHAL_PORT_9, ioss_interrupts_gpio_9_IRQn},
  32. {CYHAL_PORT_10, ioss_interrupts_gpio_10_IRQn},
  33. {CYHAL_PORT_11, ioss_interrupts_gpio_11_IRQn},
  34. {CYHAL_PORT_12, ioss_interrupts_gpio_12_IRQn},
  35. #if !defined(SOC_CY8C6245LQI_S3D72) && !defined(SOC_CY8C6244LQI_S4D92)
  36. {CYHAL_PORT_13, ioss_interrupts_gpio_13_IRQn},
  37. #endif
  38. {CYHAL_PORT_14, ioss_interrupts_gpio_14_IRQn},
  39. };
  40. static struct rt_pin_irq_hdr pin_irq_handler_tab[] =
  41. {
  42. {-1, 0, RT_NULL, RT_NULL},
  43. {-1, 0, RT_NULL, RT_NULL},
  44. {-1, 0, RT_NULL, RT_NULL},
  45. {-1, 0, RT_NULL, RT_NULL},
  46. {-1, 0, RT_NULL, RT_NULL},
  47. {-1, 0, RT_NULL, RT_NULL},
  48. {-1, 0, RT_NULL, RT_NULL},
  49. {-1, 0, RT_NULL, RT_NULL},
  50. {-1, 0, RT_NULL, RT_NULL},
  51. {-1, 0, RT_NULL, RT_NULL},
  52. {-1, 0, RT_NULL, RT_NULL},
  53. {-1, 0, RT_NULL, RT_NULL},
  54. {-1, 0, RT_NULL, RT_NULL},
  55. {-1, 0, RT_NULL, RT_NULL},
  56. {-1, 0, RT_NULL, RT_NULL},
  57. {-1, 0, RT_NULL, RT_NULL},
  58. };
  59. rt_inline void pin_irq_handler(int irqno)
  60. {
  61. if (pin_irq_handler_tab[irqno].hdr)
  62. {
  63. pin_irq_handler_tab[irqno].hdr(pin_irq_handler_tab[irqno].args);
  64. }
  65. }
  66. void gpio_exint_handler(uint16_t GPIO_Port)
  67. {
  68. pin_irq_handler(GPIO_Port);
  69. }
  70. /* interrupt callback definition*/
  71. static void irq_callback(void *callback_arg, cyhal_gpio_event_t event)
  72. {
  73. /* To avoid compiler warnings */
  74. (void) callback_arg;
  75. (void) event;
  76. /* enter interrupt */
  77. rt_interrupt_enter();
  78. gpio_exint_handler(*(rt_uint16_t *)callback_arg);
  79. /* leave interrupt */
  80. rt_interrupt_leave();
  81. }
  82. cyhal_gpio_callback_data_t irq_cb_data;
  83. static void ifx_pin_mode(rt_device_t dev, rt_base_t pin, rt_uint8_t mode)
  84. {
  85. rt_uint16_t gpio_pin;
  86. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  87. {
  88. gpio_pin = pin;
  89. }
  90. else
  91. {
  92. return;
  93. }
  94. switch (mode)
  95. {
  96. case PIN_MODE_OUTPUT:
  97. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_OUTPUT, CYHAL_GPIO_DRIVE_STRONG, true);
  98. break;
  99. case PIN_MODE_INPUT:
  100. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_INPUT, CYHAL_GPIO_DRIVE_NONE, false);
  101. break;
  102. case PIN_MODE_INPUT_PULLUP:
  103. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLUP, true);
  104. break;
  105. case PIN_MODE_INPUT_PULLDOWN:
  106. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLDOWN, false);
  107. break;
  108. case PIN_MODE_OUTPUT_OD:
  109. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLUP, true);
  110. break;
  111. }
  112. }
  113. static void ifx_pin_write(rt_device_t dev, rt_base_t pin, rt_uint8_t value)
  114. {
  115. rt_uint16_t gpio_pin;
  116. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  117. {
  118. gpio_pin = pin;
  119. }
  120. else
  121. {
  122. return;
  123. }
  124. cyhal_gpio_write(gpio_pin, value);
  125. }
  126. static rt_int8_t ifx_pin_read(struct rt_device *device, rt_base_t pin)
  127. {
  128. rt_uint16_t gpio_pin;
  129. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  130. {
  131. gpio_pin = pin;
  132. }
  133. else
  134. {
  135. return -RT_ERROR;
  136. }
  137. return cyhal_gpio_read(gpio_pin);
  138. }
  139. static rt_err_t ifx_pin_attach_irq(struct rt_device *device, rt_base_t pin,
  140. rt_uint8_t mode, void (*hdr)(void *args), void *args)
  141. {
  142. rt_uint16_t gpio_port;
  143. rt_uint16_t gpio_pin;
  144. rt_base_t level;
  145. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  146. {
  147. gpio_port = PORT_GET(pin);
  148. gpio_pin = pin;
  149. }
  150. else
  151. {
  152. return -RT_ERROR;
  153. }
  154. level = rt_hw_interrupt_disable();
  155. if (pin_irq_handler_tab[gpio_port].pin == pin &&
  156. pin_irq_handler_tab[gpio_port].hdr == hdr &&
  157. pin_irq_handler_tab[gpio_port].mode == mode &&
  158. pin_irq_handler_tab[gpio_port].args == args)
  159. {
  160. rt_hw_interrupt_enable(level);
  161. return RT_EOK;
  162. }
  163. if (pin_irq_handler_tab[gpio_port].pin != -1)
  164. {
  165. rt_hw_interrupt_enable(level);
  166. return -RT_EBUSY;
  167. }
  168. pin_irq_handler_tab[gpio_port].pin = pin;
  169. pin_irq_handler_tab[gpio_port].hdr = hdr;
  170. pin_irq_handler_tab[gpio_port].mode = mode;
  171. pin_irq_handler_tab[gpio_port].args = args;
  172. rt_hw_interrupt_enable(level);
  173. return RT_EOK;
  174. }
  175. static rt_err_t ifx_pin_dettach_irq(struct rt_device *device, rt_base_t pin)
  176. {
  177. rt_uint16_t gpio_port;
  178. rt_uint16_t gpio_pin;
  179. rt_base_t level;
  180. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  181. {
  182. gpio_port = PORT_GET(pin);
  183. gpio_pin = pin;
  184. }
  185. else
  186. {
  187. return -RT_ERROR;
  188. }
  189. level = rt_hw_interrupt_disable();
  190. if (pin_irq_handler_tab[gpio_port].pin == -1)
  191. {
  192. rt_hw_interrupt_enable(level);
  193. return RT_EOK;
  194. }
  195. pin_irq_handler_tab[gpio_port].pin = -1;
  196. pin_irq_handler_tab[gpio_port].hdr = RT_NULL;
  197. pin_irq_handler_tab[gpio_port].mode = 0;
  198. pin_irq_handler_tab[gpio_port].args = RT_NULL;
  199. rt_hw_interrupt_enable(level);
  200. return RT_EOK;
  201. }
  202. static rt_err_t ifx_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  203. rt_uint8_t enabled)
  204. {
  205. rt_uint16_t gpio_port;
  206. rt_uint16_t gpio_pin;
  207. rt_base_t level;
  208. rt_uint8_t pin_irq_mode;
  209. const struct pin_irq_map *irqmap;
  210. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  211. {
  212. gpio_port = PORT_GET(pin);
  213. gpio_pin = pin;
  214. }
  215. else
  216. {
  217. return -RT_ERROR;
  218. }
  219. if (enabled == PIN_IRQ_ENABLE)
  220. {
  221. level = rt_hw_interrupt_disable();
  222. if (pin_irq_handler_tab[gpio_port].pin == -1)
  223. {
  224. rt_hw_interrupt_enable(level);
  225. return -RT_EINVAL;
  226. }
  227. irqmap = &pin_irq_map[gpio_port];
  228. irq_cb_data.callback = irq_callback;
  229. irq_cb_data.callback_arg = (rt_uint16_t *)&pin_irq_map[gpio_port].port;
  230. cyhal_gpio_register_callback(gpio_pin, &irq_cb_data);
  231. Cy_GPIO_ClearInterrupt(CYHAL_GET_PORTADDR(gpio_pin), CYHAL_GET_PIN(gpio_pin));
  232. switch (pin_irq_handler_tab[gpio_port].mode)
  233. {
  234. case PIN_IRQ_MODE_RISING:
  235. pin_irq_mode = CYHAL_GPIO_IRQ_RISE;
  236. break;
  237. case PIN_IRQ_MODE_FALLING:
  238. pin_irq_mode = CYHAL_GPIO_IRQ_FALL;
  239. break;
  240. case PIN_IRQ_MODE_RISING_FALLING:
  241. pin_irq_mode = CYHAL_GPIO_IRQ_BOTH;
  242. break;
  243. default:
  244. break;
  245. }
  246. cyhal_gpio_enable_event(gpio_pin, pin_irq_mode, GPIO_INTERRUPT_PRIORITY, RT_TRUE);
  247. rt_hw_interrupt_enable(level);
  248. }
  249. else if (enabled == PIN_IRQ_DISABLE)
  250. {
  251. level = rt_hw_interrupt_disable();
  252. Cy_GPIO_Port_Deinit(CYHAL_GET_PORTADDR(gpio_pin));
  253. #if !defined(COMPONENT_CAT1C)
  254. IRQn_Type irqn = (IRQn_Type)(irqmap->irqno + PORT_GET(irqmap->port));
  255. #endif
  256. _cyhal_irq_disable(irqn);
  257. rt_hw_interrupt_enable(level);
  258. }
  259. else
  260. {
  261. return -RT_EINVAL;
  262. }
  263. return RT_EOK;
  264. }
  265. const static struct rt_pin_ops _ifx_pin_ops =
  266. {
  267. ifx_pin_mode,
  268. ifx_pin_write,
  269. ifx_pin_read,
  270. ifx_pin_attach_irq,
  271. ifx_pin_dettach_irq,
  272. ifx_pin_irq_enable,
  273. RT_NULL,
  274. };
  275. int rt_hw_pin_init(void)
  276. {
  277. return rt_device_pin_register("pin", &_ifx_pin_ops, RT_NULL);
  278. }
  279. #endif /* RT_USING_PIN */