1
0

cpuport.c 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2010-01-25 Bernard first version
  9. * 2012-05-31 aozima Merge all of the C source code into cpuport.c
  10. * 2012-08-17 aozima fixed bug: store r8 - r11.
  11. * 2012-12-23 aozima stack addr align to 8byte.
  12. * 2019-03-31 xuzhuoyi port to Cortex-M23.
  13. */
  14. #include <rtthread.h>
  15. struct exception_stack_frame
  16. {
  17. rt_uint32_t r0;
  18. rt_uint32_t r1;
  19. rt_uint32_t r2;
  20. rt_uint32_t r3;
  21. rt_uint32_t r12;
  22. rt_uint32_t lr;
  23. rt_uint32_t pc;
  24. rt_uint32_t psr;
  25. };
  26. struct stack_frame
  27. {
  28. /* r4 ~ r7 low register */
  29. rt_uint32_t r4;
  30. rt_uint32_t r5;
  31. rt_uint32_t r6;
  32. rt_uint32_t r7;
  33. /* r8 ~ r11 high register */
  34. rt_uint32_t r8;
  35. rt_uint32_t r9;
  36. rt_uint32_t r10;
  37. rt_uint32_t r11;
  38. struct exception_stack_frame exception_stack_frame;
  39. };
  40. /* flag in interrupt handling */
  41. rt_uint32_t rt_interrupt_from_thread, rt_interrupt_to_thread;
  42. rt_uint32_t rt_thread_switch_interrupt_flag;
  43. /**
  44. * This function will initialize thread stack
  45. *
  46. * @param tentry the entry of thread
  47. * @param parameter the parameter of entry
  48. * @param stack_addr the beginning stack address
  49. * @param texit the function will be called when thread exit
  50. *
  51. * @return stack address
  52. */
  53. rt_uint8_t *rt_hw_stack_init(void *tentry,
  54. void *parameter,
  55. rt_uint8_t *stack_addr,
  56. void *texit)
  57. {
  58. struct stack_frame *stack_frame;
  59. rt_uint8_t *stk;
  60. unsigned long i;
  61. stk = stack_addr + sizeof(rt_uint32_t);
  62. stk = (rt_uint8_t *)RT_ALIGN_DOWN((rt_uint32_t)stk, 8);
  63. stk -= sizeof(struct stack_frame);
  64. stack_frame = (struct stack_frame *)stk;
  65. /* init all register */
  66. for (i = 0; i < sizeof(struct stack_frame) / sizeof(rt_uint32_t); i ++)
  67. {
  68. ((rt_uint32_t *)stack_frame)[i] = 0xdeadbeef;
  69. }
  70. stack_frame->exception_stack_frame.r0 = (unsigned long)parameter; /* r0 : argument */
  71. stack_frame->exception_stack_frame.r1 = 0; /* r1 */
  72. stack_frame->exception_stack_frame.r2 = 0; /* r2 */
  73. stack_frame->exception_stack_frame.r3 = 0; /* r3 */
  74. stack_frame->exception_stack_frame.r12 = 0; /* r12 */
  75. stack_frame->exception_stack_frame.lr = (unsigned long)texit; /* lr */
  76. stack_frame->exception_stack_frame.pc = (unsigned long)tentry; /* entry point, pc */
  77. stack_frame->exception_stack_frame.psr = 0x01000000L; /* PSR */
  78. /* return task's current stack address */
  79. return stk;
  80. }
  81. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  82. extern long list_thread(void);
  83. #endif
  84. extern rt_thread_t rt_current_thread;
  85. /**
  86. * fault exception handling
  87. */
  88. void rt_hw_hard_fault_exception(struct exception_stack_frame *contex)
  89. {
  90. rt_kprintf("psr: 0x%08x\n", contex->psr);
  91. rt_kprintf(" pc: 0x%08x\n", contex->pc);
  92. rt_kprintf(" lr: 0x%08x\n", contex->lr);
  93. rt_kprintf("r12: 0x%08x\n", contex->r12);
  94. rt_kprintf("r03: 0x%08x\n", contex->r3);
  95. rt_kprintf("r02: 0x%08x\n", contex->r2);
  96. rt_kprintf("r01: 0x%08x\n", contex->r1);
  97. rt_kprintf("r00: 0x%08x\n", contex->r0);
  98. rt_kprintf("hard fault on thread: %s\n", rt_current_thread->parent.name);
  99. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  100. list_thread();
  101. #endif
  102. while (1);
  103. }
  104. #define SCB_CFSR (*(volatile const unsigned *)0xE000ED28) /* Configurable Fault Status Register */
  105. #define SCB_HFSR (*(volatile const unsigned *)0xE000ED2C) /* HardFault Status Register */
  106. #define SCB_MMAR (*(volatile const unsigned *)0xE000ED34) /* MemManage Fault Address register */
  107. #define SCB_BFAR (*(volatile const unsigned *)0xE000ED38) /* Bus Fault Address Register */
  108. #define SCB_AIRCR (*(volatile unsigned long *)0xE000ED00) /* Reset control Address Register */
  109. #define SCB_RESET_VALUE 0x05FA0004 /* Reset value, write to SCB_AIRCR can reset cpu */
  110. #define SCB_CFSR_MFSR (*(volatile const unsigned char*)0xE000ED28) /* Memory-management Fault Status Register */
  111. #define SCB_CFSR_BFSR (*(volatile const unsigned char*)0xE000ED29) /* Bus Fault Status Register */
  112. #define SCB_CFSR_UFSR (*(volatile const unsigned short*)0xE000ED2A) /* Usage Fault Status Register */
  113. /**
  114. * reset CPU
  115. */
  116. rt_weak void rt_hw_cpu_reset(void)
  117. {
  118. SCB_AIRCR = SCB_RESET_VALUE;//((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |SCB_AIRCR_SYSRESETREQ_Msk);
  119. }