start_gcc.S 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. * 2018-11-22 Jesven in the interrupt context, use rt_scheduler_do_irq_switch checks
  10. * and switches to a new thread
  11. */
  12. #include "rtconfig.h"
  13. .equ Mode_USR, 0x10
  14. .equ Mode_FIQ, 0x11
  15. .equ Mode_IRQ, 0x12
  16. .equ Mode_SVC, 0x13
  17. .equ Mode_ABT, 0x17
  18. .equ Mode_UND, 0x1B
  19. .equ Mode_SYS, 0x1F
  20. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  21. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  22. .equ UND_Stack_Size, 0x00000000
  23. .equ SVC_Stack_Size, 0x00000400
  24. .equ ABT_Stack_Size, 0x00000000
  25. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  26. .equ RT_IRQ_STACK_PGSZ, 0x00000800
  27. .equ USR_Stack_Size, 0x00000400
  28. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  29. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  30. .section .data.share.isr
  31. /* stack */
  32. .globl stack_start
  33. .globl stack_top
  34. stack_start:
  35. .rept ISR_Stack_Size
  36. .byte 0
  37. .endr
  38. stack_top:
  39. .text
  40. /* reset entry */
  41. .globl _reset
  42. _reset:
  43. /* set the cpu to SVC32 mode and disable interrupt */
  44. cps #Mode_SVC
  45. /* setup stack */
  46. bl stack_setup
  47. /* clear .bss */
  48. mov r0,#0 /* get a zero */
  49. ldr r1,=__bss_start /* bss start */
  50. ldr r2,=__bss_end /* bss end */
  51. bss_loop:
  52. cmp r1,r2 /* check if data to clear */
  53. strlo r0,[r1],#4 /* clear 4 bytes */
  54. blo bss_loop /* loop until done */
  55. #ifdef RT_USING_SMP
  56. mrc p15, 0, r1, c1, c0, 1
  57. mov r0, #(1<<6)
  58. orr r1, r0
  59. mcr p15, 0, r1, c1, c0, 1 //enable smp
  60. #endif
  61. /* initialize the mmu table and enable mmu */
  62. ldr r0, =platform_mem_desc
  63. ldr r1, =platform_mem_desc_size
  64. ldr r1, [r1]
  65. bl rt_hw_init_mmu_table
  66. bl rt_hw_mmu_init
  67. /* call C++ constructors of global objects */
  68. ldr r0, =__ctors_start__
  69. ldr r1, =__ctors_end__
  70. ctor_loop:
  71. cmp r0, r1
  72. beq ctor_end
  73. ldr r2, [r0], #4
  74. stmfd sp!, {r0-r1}
  75. mov lr, pc
  76. bx r2
  77. ldmfd sp!, {r0-r1}
  78. b ctor_loop
  79. ctor_end:
  80. /* start RT-Thread Kernel */
  81. ldr pc, _rtthread_startup
  82. _rtthread_startup:
  83. .word rtthread_startup
  84. stack_setup:
  85. ldr r0, =stack_top
  86. @ Set the startup stack for svc
  87. mov sp, r0
  88. @ Enter Undefined Instruction Mode and set its Stack Pointer
  89. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  90. mov sp, r0
  91. sub r0, r0, #UND_Stack_Size
  92. @ Enter Abort Mode and set its Stack Pointer
  93. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  94. mov sp, r0
  95. sub r0, r0, #ABT_Stack_Size
  96. @ Enter FIQ Mode and set its Stack Pointer
  97. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  98. mov sp, r0
  99. sub r0, r0, #RT_FIQ_STACK_PGSZ
  100. @ Enter IRQ Mode and set its Stack Pointer
  101. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  102. mov sp, r0
  103. sub r0, r0, #RT_IRQ_STACK_PGSZ
  104. /* come back to SVC mode */
  105. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  106. bx lr
  107. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  108. .section .text.isr, "ax"
  109. .align 5
  110. .globl vector_fiq
  111. vector_fiq:
  112. stmfd sp!,{r0-r7,lr}
  113. bl rt_hw_trap_fiq
  114. ldmfd sp!,{r0-r7,lr}
  115. subs pc, lr, #4
  116. .globl rt_interrupt_enter
  117. .globl rt_interrupt_leave
  118. .globl rt_thread_switch_interrupt_flag
  119. .globl rt_interrupt_from_thread
  120. .globl rt_interrupt_to_thread
  121. .globl rt_current_thread
  122. .globl vmm_thread
  123. .globl vmm_virq_check
  124. .align 5
  125. .globl vector_irq
  126. vector_irq:
  127. #ifdef RT_USING_SMP
  128. clrex
  129. #endif
  130. stmfd sp!, {r0-r12,lr}
  131. bl rt_interrupt_enter
  132. bl rt_hw_trap_irq
  133. bl rt_interrupt_leave
  134. #ifdef RT_USING_SMP
  135. mov r0, sp
  136. bl rt_scheduler_do_irq_switch
  137. ldmfd sp!, {r0-r12,lr}
  138. subs pc, lr, #4
  139. #else
  140. @ if rt_thread_switch_interrupt_flag set, jump to
  141. @ rt_hw_context_switch_interrupt_do and don't return
  142. ldr r0, =rt_thread_switch_interrupt_flag
  143. ldr r1, [r0]
  144. cmp r1, #1
  145. beq rt_hw_context_switch_interrupt_do
  146. ldmfd sp!, {r0-r12,lr}
  147. subs pc, lr, #4
  148. rt_hw_context_switch_interrupt_do:
  149. mov r1, #0 @ clear flag
  150. str r1, [r0]
  151. mov r1, sp @ r1 point to {r0-r3} in stack
  152. add sp, sp, #4*4
  153. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  154. mrs r0, spsr @ get cpsr of interrupt thread
  155. sub r2, lr, #4 @ save old task's pc to r2
  156. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  157. @ interrupted, this will just switch to the stack of kernel space.
  158. @ save the registers in kernel space won't trigger data abort.
  159. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  160. stmfd sp!, {r2} @ push old task's pc
  161. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  162. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  163. stmfd sp!, {r1-r4} @ push old task's r0-r3
  164. stmfd sp!, {r0} @ push old task's cpsr
  165. #ifdef RT_USING_LWP
  166. stmfd sp, {r13, r14}^ @push usr_sp, usr_lr
  167. sub sp, #8
  168. #endif
  169. ldr r4, =rt_interrupt_from_thread
  170. ldr r5, [r4]
  171. str sp, [r5] @ store sp in preempted tasks's TCB
  172. ldr r6, =rt_interrupt_to_thread
  173. ldr r6, [r6]
  174. ldr sp, [r6] @ get new task's stack pointer
  175. #ifdef RT_USING_LWP
  176. ldmfd sp, {r13, r14}^ @pop usr_sp, usr_lr
  177. add sp, #8
  178. #endif
  179. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  180. msr spsr_cxsf, r4
  181. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  182. #endif
  183. .macro push_svc_reg
  184. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  185. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  186. mov r0, sp
  187. mrs r6, spsr @/* Save CPSR */
  188. str lr, [r0, #15*4] @/* Push PC */
  189. str r6, [r0, #16*4] @/* Push CPSR */
  190. cps #Mode_SVC
  191. str sp, [r0, #13*4] @/* Save calling SP */
  192. str lr, [r0, #14*4] @/* Save calling PC */
  193. .endm
  194. .align 5
  195. .globl vector_swi
  196. .weak SVC_Handler
  197. SVC_Handler:
  198. vector_swi:
  199. push_svc_reg
  200. bl rt_hw_trap_swi
  201. b .
  202. .align 5
  203. .globl vector_undef
  204. vector_undef:
  205. push_svc_reg
  206. bl rt_hw_trap_undef
  207. b .
  208. .align 5
  209. .globl vector_pabt
  210. vector_pabt:
  211. push_svc_reg
  212. bl rt_hw_trap_pabt
  213. b .
  214. .align 5
  215. .globl vector_dabt
  216. vector_dabt:
  217. push_svc_reg
  218. bl rt_hw_trap_dabt
  219. b .
  220. .align 5
  221. .globl vector_resv
  222. vector_resv:
  223. push_svc_reg
  224. bl rt_hw_trap_resv
  225. b .
  226. #ifdef RT_USING_SMP
  227. .global set_secondary_cpu_boot_address
  228. set_secondary_cpu_boot_address:
  229. ldr r0, =secondary_cpu_start
  230. mvn r1, #0 //0xffffffff
  231. ldr r2, =0x10000034
  232. str r1, [r2]
  233. str r0, [r2, #-4]
  234. mov pc, lr
  235. .global secondary_cpu_start
  236. secondary_cpu_start:
  237. mrc p15, 0, r1, c1, c0, 1
  238. mov r0, #(1<<6)
  239. orr r1, r0
  240. mcr p15, 0, r1, c1, c0, 1 //enable smp
  241. mrc p15, 0, r0, c1, c0, 0
  242. bic r0, #(1<<13)
  243. mcr p15, 0, r0, c1, c0, 0
  244. cps #Mode_IRQ
  245. ldr sp, =irq_stack_2_limit
  246. cps #Mode_FIQ
  247. ldr sp, =irq_stack_2_limit
  248. cps #Mode_SVC
  249. ldr sp, =svc_stack_2_limit
  250. /* initialize the mmu table and enable mmu */
  251. bl rt_hw_mmu_init
  252. b secondary_cpu_c_start
  253. #endif
  254. .bss
  255. .align 2 //align to 2~2=4
  256. svc_stack_2:
  257. .space (1 << 10)
  258. svc_stack_2_limit:
  259. irq_stack_2:
  260. .space (1 << 10)
  261. irq_stack_2_limit: