drv_uart.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * Copyright (c) 2006-2020, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-03-19 WangHuachen the first version
  9. */
  10. #include <rthw.h>
  11. #include <rtdevice.h>
  12. #include "board.h"
  13. #include "gic.h"
  14. #include "drv_uart.h"
  15. #define IOU_SLCR_BASE_ADDR XPAR_PSU_IOUSLCR_0_S_AXI_BASEADDR
  16. #define ZynqMP_IOU_SLCR_MIO_PIN(x) (IOU_SLCR_BASE_ADDR + 0x04 * x)
  17. #define XUARTPS_MAX_RATE 921600U
  18. #define XUARTPS_MIN_RATE 110U
  19. #define XUARTPS_MAX_BAUD_ERROR_RATE 3U /* max % error allowed */
  20. #define ZynqMP_UART_INT_DISABLE(UART) \
  21. (UART->IER &= ~(UART_IXR_RXOVR | UART_IXR_RXFULL))
  22. #define ZynqMP_UART_INT_ENABLE(UART) \
  23. (UART->IER |= (UART_IXR_RXOVR | UART_IXR_RXFULL))
  24. #define ZynqMP_UART_SENDCHAR(UART, ch) \
  25. do { \
  26. while ((UART->SR) & UART_SR_TXFULL); \
  27. UART->FIFO = ch; \
  28. } while(0)
  29. #define ZynqMP_UART_GETCHAR(UART, ch) \
  30. do { \
  31. if (UART->ISR & UART_IXR_RXOVR) \
  32. { \
  33. ch = UART->FIFO & 0xff; \
  34. UART->ISR = (UART_IXR_RXOVR | UART_IXR_RXFULL); \
  35. } \
  36. } while(0)
  37. static void UartEnable(UART_Registers* uart)
  38. {
  39. uint32_t tmp = uart->CR;
  40. tmp &= ~UART_CR_EN_DIS_MASK;
  41. tmp |= (UART_CR_TX_EN | UART_CR_RX_EN);
  42. uart->CR = tmp;
  43. }
  44. static void UartDisable(UART_Registers* uart)
  45. {
  46. uint32_t tmp = uart->CR;
  47. tmp &= ~UART_CR_EN_DIS_MASK;
  48. tmp |= (UART_CR_TX_DIS | UART_CR_RX_DIS);
  49. uart->CR = tmp;
  50. }
  51. static void UartResetTXRXLogic(UART_Registers* uart)
  52. {
  53. uart->CR |= (UART_CR_TXRST | UART_CR_RXRST);
  54. while (uart->CR & (UART_CR_TXRST | UART_CR_RXRST));
  55. }
  56. /* UART TxD/RxD | L3 Mux | L2 Mux | L1 Mux */
  57. #define RX_MIO_PIN_MODE ((0x6 << 5) | (0x0 << 3) | (0x0 << 2) | (0x0 << 1))
  58. #define TX_MIO_PIN_MODE ((0x6 << 5) | (0x0 << 3) | (0x0 << 2) | (0x0 << 1))
  59. struct hw_uart_device
  60. {
  61. UART_Registers * uart;
  62. rt_uint32_t irqno;
  63. rt_uint32_t inputClockHz;
  64. /* MIO pin mode address */
  65. rt_uint32_t *rxmio;
  66. rt_uint32_t *txmio;
  67. };
  68. /* RT-Thread UART interface */
  69. static void rt_hw_uart_isr(int irqno, void *param)
  70. {
  71. struct rt_serial_device *serial = (struct rt_serial_device *)param;
  72. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  73. }
  74. static rt_err_t XUartPsSetBandRate(struct hw_uart_device *pdev, rt_uint32_t targetBandRate)
  75. {
  76. rt_uint32_t IterBAUDDIV; /* Iterator for available baud divisor values */
  77. rt_uint32_t BRGR_Value; /* Calculated value for baud rate generator */
  78. rt_uint32_t CalcBaudRate; /* Calculated baud rate */
  79. rt_uint32_t BaudError; /* Diff between calculated and requested baud rate */
  80. rt_uint32_t Best_BRGR = 0U; /* Best value for baud rate generator */
  81. rt_uint8_t Best_BAUDDIV = 0U; /* Best value for baud divisor */
  82. rt_uint32_t Best_Error = 0xFFFFFFFFU;
  83. rt_uint32_t PercentError;
  84. rt_uint32_t ModeReg;
  85. rt_uint32_t InputClk;
  86. if ((targetBandRate > (rt_uint32_t)XUARTPS_MAX_RATE) ||
  87. (targetBandRate < (rt_uint32_t)XUARTPS_MIN_RATE))
  88. return -RT_EINVAL;
  89. /*
  90. * Make sure the baud rate is not impossilby large.
  91. * Fastest possible baud rate is Input Clock / 2.
  92. */
  93. if ((targetBandRate * 2) > pdev->inputClockHz)
  94. return -RT_EINVAL;
  95. /* Check whether the input clock is divided by 8 */
  96. ModeReg = pdev->uart->MR;
  97. InputClk = pdev->inputClockHz;
  98. if(ModeReg & UART_MR_CLKSEL)
  99. InputClk = pdev->inputClockHz / 8;
  100. /*
  101. * Determine the Baud divider. It can be 4to 254.
  102. * Loop through all possible combinations
  103. */
  104. for (IterBAUDDIV = 4; IterBAUDDIV < 255; IterBAUDDIV++)
  105. {
  106. /* Calculate the value for BRGR register */
  107. BRGR_Value = InputClk / (targetBandRate * (IterBAUDDIV + 1));
  108. /* Calculate the baud rate from the BRGR value */
  109. CalcBaudRate = InputClk / (BRGR_Value * (IterBAUDDIV + 1));
  110. /* Avoid unsigned integer underflow */
  111. if (targetBandRate > CalcBaudRate)
  112. BaudError = targetBandRate - CalcBaudRate;
  113. else
  114. BaudError = CalcBaudRate - targetBandRate;
  115. /* Find the calculated baud rate closest to requested baud rate. */
  116. if (Best_Error > BaudError)
  117. {
  118. Best_BRGR = BRGR_Value;
  119. Best_BAUDDIV = IterBAUDDIV;
  120. Best_Error = BaudError;
  121. }
  122. }
  123. /* Make sure the best error is not too large. */
  124. PercentError = (Best_Error * 100) / targetBandRate;
  125. if (XUARTPS_MAX_BAUD_ERROR_RATE < PercentError)
  126. return -RT_ERROR;
  127. pdev->uart->BAUDGEN = Best_BRGR;
  128. pdev->uart->BAUDDIV = Best_BAUDDIV;
  129. return RT_EOK;
  130. }
  131. static rt_err_t uart_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  132. {
  133. uint32_t mr;
  134. struct hw_uart_device *pdev = serial->parent.user_data;
  135. UART_Registers *uart = pdev->uart;
  136. UartDisable(uart);
  137. UartResetTXRXLogic(uart);
  138. UartEnable(uart);
  139. mr = uart->MR & ~(UART_MR_CHARLEN_MASK |
  140. UART_MR_STOPMODE_MASK |
  141. UART_MR_PARITY_MASK);
  142. if (cfg->stop_bits == STOP_BITS_2)
  143. mr |= UART_MR_STOPMODE_2_BIT;
  144. else if (cfg->stop_bits == STOP_BITS_1)
  145. mr |= UART_MR_STOPMODE_1_BIT;
  146. else
  147. return -RT_EINVAL;
  148. if (cfg->parity == PARITY_EVEN)
  149. mr |= UART_MR_PARITY_EVEN;
  150. else if (cfg->parity == PARITY_ODD)
  151. mr |= UART_MR_PARITY_ODD;
  152. else if (cfg->parity == PARITY_NONE)
  153. mr |= UART_MR_PARITY_NONE;
  154. else
  155. return -RT_EINVAL;
  156. if (cfg->data_bits == DATA_BITS_8)
  157. mr |= UART_MR_CHARLEN_8_BIT;
  158. else if (cfg->data_bits == DATA_BITS_7)
  159. mr |= UART_MR_CHARLEN_7_BIT;
  160. else if (cfg->data_bits == DATA_BITS_6)
  161. mr |= UART_MR_CHARLEN_6_BIT;
  162. else
  163. return -RT_EINVAL;
  164. uart->MR = mr;
  165. uart->TXWM = 8;
  166. uart->RXWM = 1;
  167. if (XUartPsSetBandRate(pdev, cfg->baud_rate) != RT_EOK)
  168. {
  169. rt_kprintf("baudrate %d not implemented yet\n", cfg->baud_rate);
  170. return -RT_EINVAL;
  171. }
  172. /* disable all interrupts */
  173. uart->IDR = UART_IXR_MASK;
  174. /* configure the pin */
  175. *(pdev->txmio) = TX_MIO_PIN_MODE;
  176. *(pdev->rxmio) = RX_MIO_PIN_MODE;
  177. return RT_EOK;
  178. }
  179. static rt_err_t uart_control(struct rt_serial_device *serial, int cmd, void *arg)
  180. {
  181. struct hw_uart_device *pdev;
  182. RT_ASSERT(serial != RT_NULL);
  183. pdev = serial->parent.user_data;
  184. switch (cmd)
  185. {
  186. case RT_DEVICE_CTRL_CLR_INT:
  187. /* disable rx irq */
  188. ZynqMP_UART_INT_DISABLE(pdev->uart);
  189. break;
  190. case RT_DEVICE_CTRL_SET_INT:
  191. /* enable rx irq */
  192. ZynqMP_UART_INT_ENABLE(pdev->uart);
  193. rt_hw_interrupt_install(pdev->irqno, rt_hw_uart_isr, serial, serial->parent.parent.name);
  194. /* set the interrupt to this cpu */
  195. arm_gic_set_cpu(0, pdev->irqno, 1 << rt_cpu_get_smp_id());
  196. rt_hw_interrupt_umask(pdev->irqno);
  197. break;
  198. }
  199. return RT_EOK;
  200. }
  201. static int uart_putc(struct rt_serial_device *serial, char c)
  202. {
  203. struct hw_uart_device *dev;
  204. RT_ASSERT(serial != RT_NULL);
  205. dev = (struct hw_uart_device *)serial->parent.user_data;
  206. ZynqMP_UART_SENDCHAR(dev->uart, c);
  207. return 1;
  208. }
  209. static int uart_getc(struct rt_serial_device *serial)
  210. {
  211. int ch;
  212. struct hw_uart_device *dev;
  213. RT_ASSERT(serial != RT_NULL);
  214. dev = (struct hw_uart_device *)serial->parent.user_data;
  215. ch = -1;
  216. ZynqMP_UART_GETCHAR(dev->uart, ch);
  217. return ch;
  218. }
  219. static const struct rt_uart_ops _uart_ops =
  220. {
  221. uart_configure,
  222. uart_control,
  223. uart_putc,
  224. uart_getc,
  225. };
  226. /* UART device driver structure */
  227. #ifdef BSP_USING_UART0
  228. static struct hw_uart_device _uart_device0 =
  229. {
  230. .uart = (UART_Registers*)XPAR_PSU_UART_0_BASEADDR,
  231. .irqno = XPAR_PSU_UART_0_INTR,
  232. .inputClockHz = XPAR_PSU_UART_0_UART_CLK_FREQ_HZ,
  233. .rxmio = (rt_uint32_t*)ZynqMP_IOU_SLCR_MIO_PIN(42), /* MIO42 */
  234. .txmio = (rt_uint32_t*)ZynqMP_IOU_SLCR_MIO_PIN(43), /* MIO43 */
  235. };
  236. static struct rt_serial_device _serial0;
  237. #endif
  238. int rt_hw_uart_init(void)
  239. {
  240. struct serial_configure config;
  241. config.baud_rate = BAUD_RATE_115200;
  242. config.bit_order = BIT_ORDER_LSB;
  243. config.data_bits = DATA_BITS_8;
  244. config.parity = PARITY_NONE;
  245. config.stop_bits = STOP_BITS_1;
  246. config.invert = NRZ_NORMAL;
  247. config.bufsz = RT_SERIAL_RB_BUFSZ;
  248. /* register uart device */
  249. #ifdef BSP_USING_UART0
  250. _serial0.ops = &_uart_ops;
  251. _serial0.config = config;
  252. rt_hw_serial_register(&_serial0, "uart0",
  253. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX,
  254. &_uart_device0);
  255. #endif
  256. return RT_EOK;
  257. }
  258. INIT_BOARD_EXPORT(rt_hw_uart_init);