drv_usart.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-10-30 SummerGift first version
  9. * 2020-03-16 SummerGift add device close feature
  10. * 2020-03-20 SummerGift fix bug caused by ORE
  11. * 2020-05-02 whj4674672 support stm32h7 uart dma
  12. * 2020-09-09 forest-rain support stm32wl uart
  13. * 2020-10-14 Dozingfiretruck Porting for stm32wbxx
  14. */
  15. #include "board.h"
  16. #include "drv_usart.h"
  17. #include "drv_config.h"
  18. #ifdef RT_USING_SERIAL
  19. //#define DRV_DEBUG
  20. #define LOG_TAG "drv.usart"
  21. #include <drv_log.h>
  22. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && !defined(BSP_USING_UART3) && \
  23. !defined(BSP_USING_UART4) && !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  24. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8) && !defined(BSP_USING_LPUART1)
  25. #error "Please define at least one BSP_USING_UARTx"
  26. /* this driver can be disabled at menuconfig -> RT-Thread Components -> Device Drivers */
  27. #endif
  28. #ifdef RT_SERIAL_USING_DMA
  29. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  30. #endif
  31. enum
  32. {
  33. #ifdef BSP_USING_UART1
  34. UART1_INDEX,
  35. #endif
  36. #ifdef BSP_USING_UART2
  37. UART2_INDEX,
  38. #endif
  39. #ifdef BSP_USING_UART3
  40. UART3_INDEX,
  41. #endif
  42. #ifdef BSP_USING_UART4
  43. UART4_INDEX,
  44. #endif
  45. #ifdef BSP_USING_UART5
  46. UART5_INDEX,
  47. #endif
  48. #ifdef BSP_USING_UART6
  49. UART6_INDEX,
  50. #endif
  51. #ifdef BSP_USING_UART7
  52. UART7_INDEX,
  53. #endif
  54. #ifdef BSP_USING_UART8
  55. UART8_INDEX,
  56. #endif
  57. #ifdef BSP_USING_LPUART1
  58. LPUART1_INDEX,
  59. #endif
  60. };
  61. static struct stm32_uart_config uart_config[] =
  62. {
  63. #ifdef BSP_USING_UART1
  64. UART1_CONFIG,
  65. #endif
  66. #ifdef BSP_USING_UART2
  67. UART2_CONFIG,
  68. #endif
  69. #ifdef BSP_USING_UART3
  70. UART3_CONFIG,
  71. #endif
  72. #ifdef BSP_USING_UART4
  73. UART4_CONFIG,
  74. #endif
  75. #ifdef BSP_USING_UART5
  76. UART5_CONFIG,
  77. #endif
  78. #ifdef BSP_USING_UART6
  79. UART6_CONFIG,
  80. #endif
  81. #ifdef BSP_USING_UART7
  82. UART7_CONFIG,
  83. #endif
  84. #ifdef BSP_USING_UART8
  85. UART8_CONFIG,
  86. #endif
  87. #ifdef BSP_USING_LPUART1
  88. LPUART1_CONFIG,
  89. #endif
  90. };
  91. static struct stm32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  92. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  93. {
  94. struct stm32_uart *uart;
  95. RT_ASSERT(serial != RT_NULL);
  96. RT_ASSERT(cfg != RT_NULL);
  97. uart = rt_container_of(serial, struct stm32_uart, serial);
  98. uart->handle.Instance = uart->config->Instance;
  99. uart->handle.Init.BaudRate = cfg->baud_rate;
  100. uart->handle.Init.Mode = UART_MODE_TX_RX;
  101. uart->handle.Init.OverSampling = UART_OVERSAMPLING_16;
  102. switch (cfg->flowcontrol)
  103. {
  104. case RT_SERIAL_FLOWCONTROL_NONE:
  105. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  106. break;
  107. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  108. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_RTS_CTS;
  109. break;
  110. default:
  111. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  112. break;
  113. }
  114. switch (cfg->data_bits)
  115. {
  116. case DATA_BITS_8:
  117. if (cfg->parity == PARITY_ODD || cfg->parity == PARITY_EVEN)
  118. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  119. else
  120. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  121. break;
  122. case DATA_BITS_9:
  123. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  124. break;
  125. default:
  126. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  127. break;
  128. }
  129. switch (cfg->stop_bits)
  130. {
  131. case STOP_BITS_1:
  132. uart->handle.Init.StopBits = UART_STOPBITS_1;
  133. break;
  134. case STOP_BITS_2:
  135. uart->handle.Init.StopBits = UART_STOPBITS_2;
  136. break;
  137. default:
  138. uart->handle.Init.StopBits = UART_STOPBITS_1;
  139. break;
  140. }
  141. switch (cfg->parity)
  142. {
  143. case PARITY_NONE:
  144. uart->handle.Init.Parity = UART_PARITY_NONE;
  145. break;
  146. case PARITY_ODD:
  147. uart->handle.Init.Parity = UART_PARITY_ODD;
  148. break;
  149. case PARITY_EVEN:
  150. uart->handle.Init.Parity = UART_PARITY_EVEN;
  151. break;
  152. default:
  153. uart->handle.Init.Parity = UART_PARITY_NONE;
  154. break;
  155. }
  156. #ifdef RT_SERIAL_USING_DMA
  157. if (!(serial->parent.open_flag & RT_DEVICE_OFLAG_OPEN)) {
  158. uart->dma_rx.remaining_cnt = 0;
  159. }
  160. #endif
  161. if (HAL_UART_Init(&uart->handle) != HAL_OK)
  162. {
  163. return -RT_ERROR;
  164. }
  165. return RT_EOK;
  166. }
  167. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  168. {
  169. struct stm32_uart *uart;
  170. #ifdef RT_SERIAL_USING_DMA
  171. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  172. #endif
  173. RT_ASSERT(serial != RT_NULL);
  174. uart = rt_container_of(serial, struct stm32_uart, serial);
  175. switch (cmd)
  176. {
  177. /* disable interrupt */
  178. case RT_DEVICE_CTRL_CLR_INT:
  179. /* disable rx irq */
  180. NVIC_DisableIRQ(uart->config->irq_type);
  181. /* disable interrupt */
  182. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  183. #ifdef RT_SERIAL_USING_DMA
  184. /* disable DMA */
  185. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  186. {
  187. HAL_NVIC_DisableIRQ(uart->config->dma_rx->dma_irq);
  188. if (HAL_DMA_Abort(&(uart->dma_rx.handle)) != HAL_OK)
  189. {
  190. RT_ASSERT(0);
  191. }
  192. if (HAL_DMA_DeInit(&(uart->dma_rx.handle)) != HAL_OK)
  193. {
  194. RT_ASSERT(0);
  195. }
  196. }
  197. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  198. {
  199. HAL_NVIC_DisableIRQ(uart->config->dma_tx->dma_irq);
  200. if (HAL_DMA_DeInit(&(uart->dma_tx.handle)) != HAL_OK)
  201. {
  202. RT_ASSERT(0);
  203. }
  204. }
  205. #endif
  206. break;
  207. /* enable interrupt */
  208. case RT_DEVICE_CTRL_SET_INT:
  209. /* enable rx irq */
  210. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  211. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  212. /* enable interrupt */
  213. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_RXNE);
  214. break;
  215. #ifdef RT_SERIAL_USING_DMA
  216. case RT_DEVICE_CTRL_CONFIG:
  217. stm32_dma_config(serial, ctrl_arg);
  218. break;
  219. #endif
  220. case RT_DEVICE_CTRL_CLOSE:
  221. if (HAL_UART_DeInit(&(uart->handle)) != HAL_OK )
  222. {
  223. RT_ASSERT(0)
  224. }
  225. break;
  226. }
  227. return RT_EOK;
  228. }
  229. rt_uint32_t stm32_uart_get_mask(rt_uint32_t word_length, rt_uint32_t parity)
  230. {
  231. rt_uint32_t mask;
  232. if (word_length == UART_WORDLENGTH_8B)
  233. {
  234. if (parity == UART_PARITY_NONE)
  235. {
  236. mask = 0x00FFU ;
  237. }
  238. else
  239. {
  240. mask = 0x007FU ;
  241. }
  242. }
  243. #ifdef UART_WORDLENGTH_9B
  244. else if (word_length == UART_WORDLENGTH_9B)
  245. {
  246. if (parity == UART_PARITY_NONE)
  247. {
  248. mask = 0x01FFU ;
  249. }
  250. else
  251. {
  252. mask = 0x00FFU ;
  253. }
  254. }
  255. #endif
  256. #ifdef UART_WORDLENGTH_7B
  257. else if (word_length == UART_WORDLENGTH_7B)
  258. {
  259. if (parity == UART_PARITY_NONE)
  260. {
  261. mask = 0x007FU ;
  262. }
  263. else
  264. {
  265. mask = 0x003FU ;
  266. }
  267. }
  268. else
  269. {
  270. mask = 0x0000U;
  271. }
  272. #endif
  273. return mask;
  274. }
  275. static int stm32_putc(struct rt_serial_device *serial, char c)
  276. {
  277. struct stm32_uart *uart;
  278. RT_ASSERT(serial != RT_NULL);
  279. uart = rt_container_of(serial, struct stm32_uart, serial);
  280. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  281. #if defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32F0) \
  282. || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32L5) \
  283. || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32WB) || defined(SOC_SERIES_STM32F3) \
  284. || defined(SOC_SERIES_STM32U5)
  285. uart->handle.Instance->TDR = c;
  286. #else
  287. uart->handle.Instance->DR = c;
  288. #endif
  289. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET);
  290. return 1;
  291. }
  292. static int stm32_getc(struct rt_serial_device *serial)
  293. {
  294. int ch;
  295. struct stm32_uart *uart;
  296. RT_ASSERT(serial != RT_NULL);
  297. uart = rt_container_of(serial, struct stm32_uart, serial);
  298. ch = -1;
  299. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  300. {
  301. #if defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32F0) \
  302. || defined(SOC_SERIES_STM32L0) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32L5) \
  303. || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32MP1) || defined(SOC_SERIES_STM32WB)|| defined(SOC_SERIES_STM32F3) \
  304. || defined(SOC_SERIES_STM32U5)
  305. ch = uart->handle.Instance->RDR & stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity);
  306. #else
  307. ch = uart->handle.Instance->DR & stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity);
  308. #endif
  309. }
  310. return ch;
  311. }
  312. static rt_size_t stm32_dma_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, int direction)
  313. {
  314. struct stm32_uart *uart;
  315. RT_ASSERT(serial != RT_NULL);
  316. RT_ASSERT(buf != RT_NULL);
  317. uart = rt_container_of(serial, struct stm32_uart, serial);
  318. if (size == 0)
  319. {
  320. return 0;
  321. }
  322. if (RT_SERIAL_DMA_TX == direction)
  323. {
  324. if (HAL_UART_Transmit_DMA(&uart->handle, buf, size) == HAL_OK)
  325. {
  326. return size;
  327. }
  328. else
  329. {
  330. return 0;
  331. }
  332. }
  333. return 0;
  334. }
  335. #ifdef RT_SERIAL_USING_DMA
  336. static void dma_recv_isr(struct rt_serial_device *serial, rt_uint8_t isr_flag)
  337. {
  338. struct stm32_uart *uart;
  339. rt_base_t level;
  340. rt_size_t recv_len, counter;
  341. RT_ASSERT(serial != RT_NULL);
  342. uart = rt_container_of(serial, struct stm32_uart, serial);
  343. level = rt_hw_interrupt_disable();
  344. recv_len = 0;
  345. counter = __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  346. switch (isr_flag)
  347. {
  348. case UART_RX_DMA_IT_IDLE_FLAG:
  349. if (counter <= uart->dma_rx.remaining_cnt)
  350. recv_len = uart->dma_rx.remaining_cnt - counter;
  351. else
  352. recv_len = serial->config.bufsz + uart->dma_rx.remaining_cnt - counter;
  353. break;
  354. case UART_RX_DMA_IT_HT_FLAG:
  355. if (counter < uart->dma_rx.remaining_cnt)
  356. recv_len = uart->dma_rx.remaining_cnt - counter;
  357. break;
  358. case UART_RX_DMA_IT_TC_FLAG:
  359. if(counter >= uart->dma_rx.remaining_cnt)
  360. recv_len = serial->config.bufsz + uart->dma_rx.remaining_cnt - counter;
  361. default:
  362. break;
  363. }
  364. if (recv_len)
  365. {
  366. uart->dma_rx.remaining_cnt = counter;
  367. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  368. }
  369. rt_hw_interrupt_enable(level);
  370. }
  371. #endif
  372. /**
  373. * Uart common interrupt process. This need add to uart ISR.
  374. *
  375. * @param serial serial device
  376. */
  377. static void uart_isr(struct rt_serial_device *serial)
  378. {
  379. struct stm32_uart *uart;
  380. RT_ASSERT(serial != RT_NULL);
  381. uart = rt_container_of(serial, struct stm32_uart, serial);
  382. /* UART in mode Receiver -------------------------------------------------*/
  383. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET) &&
  384. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_RXNE) != RESET))
  385. {
  386. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  387. }
  388. #ifdef RT_SERIAL_USING_DMA
  389. else if ((uart->uart_dma_flag) && (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_IDLE) != RESET)
  390. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_IDLE) != RESET))
  391. {
  392. dma_recv_isr(serial, UART_RX_DMA_IT_IDLE_FLAG);
  393. __HAL_UART_CLEAR_IDLEFLAG(&uart->handle);
  394. }
  395. else if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) &&
  396. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TC) != RESET))
  397. {
  398. if ((serial->parent.open_flag & RT_DEVICE_FLAG_DMA_TX) != 0)
  399. {
  400. HAL_UART_IRQHandler(&(uart->handle));
  401. }
  402. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  403. }
  404. #endif
  405. else
  406. {
  407. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_ORE) != RESET)
  408. {
  409. __HAL_UART_CLEAR_OREFLAG(&uart->handle);
  410. }
  411. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_NE) != RESET)
  412. {
  413. __HAL_UART_CLEAR_NEFLAG(&uart->handle);
  414. }
  415. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_FE) != RESET)
  416. {
  417. __HAL_UART_CLEAR_FEFLAG(&uart->handle);
  418. }
  419. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_PE) != RESET)
  420. {
  421. __HAL_UART_CLEAR_PEFLAG(&uart->handle);
  422. }
  423. #if !defined(SOC_SERIES_STM32L4) && !defined(SOC_SERIES_STM32WL) && !defined(SOC_SERIES_STM32F7) && !defined(SOC_SERIES_STM32F0) \
  424. && !defined(SOC_SERIES_STM32L0) && !defined(SOC_SERIES_STM32G0) && !defined(SOC_SERIES_STM32H7) \
  425. && !defined(SOC_SERIES_STM32G4) && !defined(SOC_SERIES_STM32MP1) && !defined(SOC_SERIES_STM32WB) \
  426. && !defined(SOC_SERIES_STM32L5) && !defined(SOC_SERIES_STM32U5)
  427. #ifdef SOC_SERIES_STM32F3
  428. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBDF) != RESET)
  429. {
  430. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBDF);
  431. }
  432. #else
  433. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBD) != RESET)
  434. {
  435. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBD);
  436. }
  437. #endif
  438. #endif
  439. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_CTS) != RESET)
  440. {
  441. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_CTS);
  442. }
  443. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET)
  444. {
  445. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TXE);
  446. }
  447. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  448. {
  449. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_RXNE);
  450. }
  451. }
  452. }
  453. #if defined(BSP_USING_UART1)
  454. void USART1_IRQHandler(void)
  455. {
  456. /* enter interrupt */
  457. rt_interrupt_enter();
  458. uart_isr(&(uart_obj[UART1_INDEX].serial));
  459. /* leave interrupt */
  460. rt_interrupt_leave();
  461. }
  462. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  463. void UART1_DMA_RX_IRQHandler(void)
  464. {
  465. /* enter interrupt */
  466. rt_interrupt_enter();
  467. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_rx.handle);
  468. /* leave interrupt */
  469. rt_interrupt_leave();
  470. }
  471. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  472. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  473. void UART1_DMA_TX_IRQHandler(void)
  474. {
  475. /* enter interrupt */
  476. rt_interrupt_enter();
  477. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_tx.handle);
  478. /* leave interrupt */
  479. rt_interrupt_leave();
  480. }
  481. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  482. #endif /* BSP_USING_UART1 */
  483. #if defined(BSP_USING_UART2)
  484. void USART2_IRQHandler(void)
  485. {
  486. /* enter interrupt */
  487. rt_interrupt_enter();
  488. uart_isr(&(uart_obj[UART2_INDEX].serial));
  489. /* leave interrupt */
  490. rt_interrupt_leave();
  491. }
  492. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  493. void UART2_DMA_RX_IRQHandler(void)
  494. {
  495. /* enter interrupt */
  496. rt_interrupt_enter();
  497. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_rx.handle);
  498. /* leave interrupt */
  499. rt_interrupt_leave();
  500. }
  501. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  502. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  503. void UART2_DMA_TX_IRQHandler(void)
  504. {
  505. /* enter interrupt */
  506. rt_interrupt_enter();
  507. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_tx.handle);
  508. /* leave interrupt */
  509. rt_interrupt_leave();
  510. }
  511. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  512. #endif /* BSP_USING_UART2 */
  513. #if defined(BSP_USING_UART3)
  514. void USART3_IRQHandler(void)
  515. {
  516. /* enter interrupt */
  517. rt_interrupt_enter();
  518. uart_isr(&(uart_obj[UART3_INDEX].serial));
  519. /* leave interrupt */
  520. rt_interrupt_leave();
  521. }
  522. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  523. void UART3_DMA_RX_IRQHandler(void)
  524. {
  525. /* enter interrupt */
  526. rt_interrupt_enter();
  527. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_rx.handle);
  528. /* leave interrupt */
  529. rt_interrupt_leave();
  530. }
  531. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART3_RX_USING_DMA) */
  532. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  533. void UART3_DMA_TX_IRQHandler(void)
  534. {
  535. /* enter interrupt */
  536. rt_interrupt_enter();
  537. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_tx.handle);
  538. /* leave interrupt */
  539. rt_interrupt_leave();
  540. }
  541. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART3_TX_USING_DMA) */
  542. #endif /* BSP_USING_UART3*/
  543. #if defined(BSP_USING_UART4)
  544. void UART4_IRQHandler(void)
  545. {
  546. /* enter interrupt */
  547. rt_interrupt_enter();
  548. uart_isr(&(uart_obj[UART4_INDEX].serial));
  549. /* leave interrupt */
  550. rt_interrupt_leave();
  551. }
  552. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  553. void UART4_DMA_RX_IRQHandler(void)
  554. {
  555. /* enter interrupt */
  556. rt_interrupt_enter();
  557. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_rx.handle);
  558. /* leave interrupt */
  559. rt_interrupt_leave();
  560. }
  561. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART4_RX_USING_DMA) */
  562. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  563. void UART4_DMA_TX_IRQHandler(void)
  564. {
  565. /* enter interrupt */
  566. rt_interrupt_enter();
  567. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_tx.handle);
  568. /* leave interrupt */
  569. rt_interrupt_leave();
  570. }
  571. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART4_TX_USING_DMA) */
  572. #endif /* BSP_USING_UART4*/
  573. #if defined(BSP_USING_UART5)
  574. void UART5_IRQHandler(void)
  575. {
  576. /* enter interrupt */
  577. rt_interrupt_enter();
  578. uart_isr(&(uart_obj[UART5_INDEX].serial));
  579. /* leave interrupt */
  580. rt_interrupt_leave();
  581. }
  582. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  583. void UART5_DMA_RX_IRQHandler(void)
  584. {
  585. /* enter interrupt */
  586. rt_interrupt_enter();
  587. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_rx.handle);
  588. /* leave interrupt */
  589. rt_interrupt_leave();
  590. }
  591. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  592. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  593. void UART5_DMA_TX_IRQHandler(void)
  594. {
  595. /* enter interrupt */
  596. rt_interrupt_enter();
  597. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_tx.handle);
  598. /* leave interrupt */
  599. rt_interrupt_leave();
  600. }
  601. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  602. #endif /* BSP_USING_UART5*/
  603. #if defined(BSP_USING_UART6)
  604. void USART6_IRQHandler(void)
  605. {
  606. /* enter interrupt */
  607. rt_interrupt_enter();
  608. uart_isr(&(uart_obj[UART6_INDEX].serial));
  609. /* leave interrupt */
  610. rt_interrupt_leave();
  611. }
  612. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  613. void UART6_DMA_RX_IRQHandler(void)
  614. {
  615. /* enter interrupt */
  616. rt_interrupt_enter();
  617. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_rx.handle);
  618. /* leave interrupt */
  619. rt_interrupt_leave();
  620. }
  621. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  622. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  623. void UART6_DMA_TX_IRQHandler(void)
  624. {
  625. /* enter interrupt */
  626. rt_interrupt_enter();
  627. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_tx.handle);
  628. /* leave interrupt */
  629. rt_interrupt_leave();
  630. }
  631. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  632. #endif /* BSP_USING_UART6*/
  633. #if defined(BSP_USING_UART7)
  634. void UART7_IRQHandler(void)
  635. {
  636. /* enter interrupt */
  637. rt_interrupt_enter();
  638. uart_isr(&(uart_obj[UART7_INDEX].serial));
  639. /* leave interrupt */
  640. rt_interrupt_leave();
  641. }
  642. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  643. void UART7_DMA_RX_IRQHandler(void)
  644. {
  645. /* enter interrupt */
  646. rt_interrupt_enter();
  647. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_rx.handle);
  648. /* leave interrupt */
  649. rt_interrupt_leave();
  650. }
  651. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  652. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  653. void UART7_DMA_TX_IRQHandler(void)
  654. {
  655. /* enter interrupt */
  656. rt_interrupt_enter();
  657. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_tx.handle);
  658. /* leave interrupt */
  659. rt_interrupt_leave();
  660. }
  661. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  662. #endif /* BSP_USING_UART7*/
  663. #if defined(BSP_USING_UART8)
  664. void UART8_IRQHandler(void)
  665. {
  666. /* enter interrupt */
  667. rt_interrupt_enter();
  668. uart_isr(&(uart_obj[UART8_INDEX].serial));
  669. /* leave interrupt */
  670. rt_interrupt_leave();
  671. }
  672. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  673. void UART8_DMA_RX_IRQHandler(void)
  674. {
  675. /* enter interrupt */
  676. rt_interrupt_enter();
  677. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_rx.handle);
  678. /* leave interrupt */
  679. rt_interrupt_leave();
  680. }
  681. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  682. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  683. void UART8_DMA_TX_IRQHandler(void)
  684. {
  685. /* enter interrupt */
  686. rt_interrupt_enter();
  687. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_tx.handle);
  688. /* leave interrupt */
  689. rt_interrupt_leave();
  690. }
  691. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  692. #endif /* BSP_USING_UART8*/
  693. #if defined(BSP_USING_LPUART1)
  694. void LPUART1_IRQHandler(void)
  695. {
  696. /* enter interrupt */
  697. rt_interrupt_enter();
  698. uart_isr(&(uart_obj[LPUART1_INDEX].serial));
  699. /* leave interrupt */
  700. rt_interrupt_leave();
  701. }
  702. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA)
  703. void LPUART1_DMA_RX_IRQHandler(void)
  704. {
  705. /* enter interrupt */
  706. rt_interrupt_enter();
  707. HAL_DMA_IRQHandler(&uart_obj[LPUART1_INDEX].dma_rx.handle);
  708. /* leave interrupt */
  709. rt_interrupt_leave();
  710. }
  711. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA) */
  712. #endif /* BSP_USING_LPUART1*/
  713. static void stm32_uart_get_dma_config(void)
  714. {
  715. #ifdef BSP_USING_UART1
  716. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  717. #ifdef BSP_UART1_RX_USING_DMA
  718. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  719. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  720. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  721. #endif
  722. #ifdef BSP_UART1_TX_USING_DMA
  723. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  724. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  725. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  726. #endif
  727. #endif
  728. #ifdef BSP_USING_UART2
  729. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  730. #ifdef BSP_UART2_RX_USING_DMA
  731. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  732. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  733. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  734. #endif
  735. #ifdef BSP_UART2_TX_USING_DMA
  736. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  737. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  738. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  739. #endif
  740. #endif
  741. #ifdef BSP_USING_UART3
  742. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  743. #ifdef BSP_UART3_RX_USING_DMA
  744. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  745. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  746. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  747. #endif
  748. #ifdef BSP_UART3_TX_USING_DMA
  749. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  750. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  751. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  752. #endif
  753. #endif
  754. #ifdef BSP_USING_UART4
  755. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  756. #ifdef BSP_UART4_RX_USING_DMA
  757. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  758. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  759. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  760. #endif
  761. #ifdef BSP_UART4_TX_USING_DMA
  762. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  763. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  764. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  765. #endif
  766. #endif
  767. #ifdef BSP_USING_UART5
  768. uart_obj[UART5_INDEX].uart_dma_flag = 0;
  769. #ifdef BSP_UART5_RX_USING_DMA
  770. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  771. static struct dma_config uart5_dma_rx = UART5_DMA_RX_CONFIG;
  772. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  773. #endif
  774. #ifdef BSP_UART5_TX_USING_DMA
  775. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  776. static struct dma_config uart5_dma_tx = UART5_DMA_TX_CONFIG;
  777. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  778. #endif
  779. #endif
  780. #ifdef BSP_USING_UART6
  781. uart_obj[UART6_INDEX].uart_dma_flag = 0;
  782. #ifdef BSP_UART6_RX_USING_DMA
  783. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  784. static struct dma_config uart6_dma_rx = UART6_DMA_RX_CONFIG;
  785. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  786. #endif
  787. #ifdef BSP_UART6_TX_USING_DMA
  788. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  789. static struct dma_config uart6_dma_tx = UART6_DMA_TX_CONFIG;
  790. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  791. #endif
  792. #endif
  793. #ifdef BSP_USING_UART7
  794. uart_obj[UART7_INDEX].uart_dma_flag = 0;
  795. #ifdef BSP_UART7_RX_USING_DMA
  796. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  797. static struct dma_config uart7_dma_rx = UART7_DMA_RX_CONFIG;
  798. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  799. #endif
  800. #ifdef BSP_UART7_TX_USING_DMA
  801. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  802. static struct dma_config uart7_dma_tx = UART7_DMA_TX_CONFIG;
  803. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  804. #endif
  805. #endif
  806. #ifdef BSP_USING_UART8
  807. uart_obj[UART8_INDEX].uart_dma_flag = 0;
  808. #ifdef BSP_UART8_RX_USING_DMA
  809. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  810. static struct dma_config uart8_dma_rx = UART8_DMA_RX_CONFIG;
  811. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  812. #endif
  813. #ifdef BSP_UART8_TX_USING_DMA
  814. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  815. static struct dma_config uart8_dma_tx = UART8_DMA_TX_CONFIG;
  816. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  817. #endif
  818. #endif
  819. }
  820. #ifdef RT_SERIAL_USING_DMA
  821. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  822. {
  823. struct rt_serial_rx_fifo *rx_fifo;
  824. DMA_HandleTypeDef *DMA_Handle;
  825. struct dma_config *dma_config;
  826. struct stm32_uart *uart;
  827. RT_ASSERT(serial != RT_NULL);
  828. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  829. uart = rt_container_of(serial, struct stm32_uart, serial);
  830. if (RT_DEVICE_FLAG_DMA_RX == flag)
  831. {
  832. DMA_Handle = &uart->dma_rx.handle;
  833. dma_config = uart->config->dma_rx;
  834. }
  835. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  836. {
  837. DMA_Handle = &uart->dma_tx.handle;
  838. dma_config = uart->config->dma_tx;
  839. }
  840. LOG_D("%s dma config start", uart->config->name);
  841. {
  842. rt_uint32_t tmpreg = 0x00U;
  843. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) \
  844. || defined(SOC_SERIES_STM32L0)|| defined(SOC_SERIES_STM32F3) || defined(SOC_SERIES_STM32L1)
  845. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  846. SET_BIT(RCC->AHBENR, dma_config->dma_rcc);
  847. tmpreg = READ_BIT(RCC->AHBENR, dma_config->dma_rcc);
  848. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) \
  849. || defined(SOC_SERIES_STM32G4)|| defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32WB)
  850. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  851. SET_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  852. tmpreg = READ_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  853. #elif defined(SOC_SERIES_STM32MP1)
  854. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  855. SET_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  856. tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  857. #endif
  858. #if (defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB)) && defined(DMAMUX1)
  859. /* enable DMAMUX clock for L4+ and G4 */
  860. __HAL_RCC_DMAMUX1_CLK_ENABLE();
  861. #elif defined(SOC_SERIES_STM32MP1)
  862. __HAL_RCC_DMAMUX_CLK_ENABLE();
  863. #endif
  864. UNUSED(tmpreg); /* To avoid compiler warnings */
  865. }
  866. if (RT_DEVICE_FLAG_DMA_RX == flag)
  867. {
  868. __HAL_LINKDMA(&(uart->handle), hdmarx, uart->dma_rx.handle);
  869. }
  870. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  871. {
  872. __HAL_LINKDMA(&(uart->handle), hdmatx, uart->dma_tx.handle);
  873. }
  874. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0)|| defined(SOC_SERIES_STM32F3) || defined(SOC_SERIES_STM32L1) || defined(SOC_SERIES_STM32U5)
  875. DMA_Handle->Instance = dma_config->Instance;
  876. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  877. DMA_Handle->Instance = dma_config->Instance;
  878. DMA_Handle->Init.Channel = dma_config->channel;
  879. #elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB)\
  880. || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  881. DMA_Handle->Instance = dma_config->Instance;
  882. DMA_Handle->Init.Request = dma_config->request;
  883. #endif
  884. DMA_Handle->Init.PeriphInc = DMA_PINC_DISABLE;
  885. DMA_Handle->Init.MemInc = DMA_MINC_ENABLE;
  886. DMA_Handle->Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  887. DMA_Handle->Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  888. if (RT_DEVICE_FLAG_DMA_RX == flag)
  889. {
  890. DMA_Handle->Init.Direction = DMA_PERIPH_TO_MEMORY;
  891. DMA_Handle->Init.Mode = DMA_CIRCULAR;
  892. }
  893. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  894. {
  895. DMA_Handle->Init.Direction = DMA_MEMORY_TO_PERIPH;
  896. DMA_Handle->Init.Mode = DMA_NORMAL;
  897. }
  898. DMA_Handle->Init.Priority = DMA_PRIORITY_MEDIUM;
  899. #if defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  900. DMA_Handle->Init.FIFOMode = DMA_FIFOMODE_DISABLE;
  901. #endif
  902. if (HAL_DMA_DeInit(DMA_Handle) != HAL_OK)
  903. {
  904. RT_ASSERT(0);
  905. }
  906. if (HAL_DMA_Init(DMA_Handle) != HAL_OK)
  907. {
  908. RT_ASSERT(0);
  909. }
  910. /* enable interrupt */
  911. if (flag == RT_DEVICE_FLAG_DMA_RX)
  912. {
  913. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  914. /* Start DMA transfer */
  915. if (HAL_UART_Receive_DMA(&(uart->handle), rx_fifo->buffer, serial->config.bufsz) != HAL_OK)
  916. {
  917. /* Transfer error in reception process */
  918. RT_ASSERT(0);
  919. }
  920. CLEAR_BIT(uart->handle.Instance->CR3, USART_CR3_EIE);
  921. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_IDLE);
  922. }
  923. /* DMA irq should set in DMA TX mode, or HAL_UART_TxCpltCallback function will not be called */
  924. HAL_NVIC_SetPriority(dma_config->dma_irq, 0, 0);
  925. HAL_NVIC_EnableIRQ(dma_config->dma_irq);
  926. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  927. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  928. LOG_D("%s dma %s instance: %x", uart->config->name, flag == RT_DEVICE_FLAG_DMA_RX ? "RX" : "TX", DMA_Handle->Instance);
  929. LOG_D("%s dma config done", uart->config->name);
  930. }
  931. /**
  932. * @brief UART error callbacks
  933. * @param huart: UART handle
  934. * @note This example shows a simple way to report transfer error, and you can
  935. * add your own implementation.
  936. * @retval None
  937. */
  938. void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
  939. {
  940. RT_ASSERT(huart != NULL);
  941. struct stm32_uart *uart = (struct stm32_uart *)huart;
  942. LOG_D("%s: %s %d\n", __FUNCTION__, uart->config->name, huart->ErrorCode);
  943. UNUSED(uart);
  944. }
  945. /**
  946. * @brief Rx Transfer completed callback
  947. * @param huart: UART handle
  948. * @note This example shows a simple way to report end of DMA Rx transfer, and
  949. * you can add your own implementation.
  950. * @retval None
  951. */
  952. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  953. {
  954. struct stm32_uart *uart;
  955. RT_ASSERT(huart != NULL);
  956. uart = (struct stm32_uart *)huart;
  957. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_TC_FLAG);
  958. }
  959. /**
  960. * @brief Rx Half transfer completed callback
  961. * @param huart: UART handle
  962. * @note This example shows a simple way to report end of DMA Rx Half transfer,
  963. * and you can add your own implementation.
  964. * @retval None
  965. */
  966. void HAL_UART_RxHalfCpltCallback(UART_HandleTypeDef *huart)
  967. {
  968. struct stm32_uart *uart;
  969. RT_ASSERT(huart != NULL);
  970. uart = (struct stm32_uart *)huart;
  971. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_HT_FLAG);
  972. }
  973. static void _dma_tx_complete(struct rt_serial_device *serial)
  974. {
  975. struct stm32_uart *uart;
  976. rt_size_t trans_total_index;
  977. rt_base_t level;
  978. RT_ASSERT(serial != RT_NULL);
  979. uart = rt_container_of(serial, struct stm32_uart, serial);
  980. level = rt_hw_interrupt_disable();
  981. trans_total_index = __HAL_DMA_GET_COUNTER(&(uart->dma_tx.handle));
  982. rt_hw_interrupt_enable(level);
  983. if (trans_total_index == 0)
  984. {
  985. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  986. }
  987. }
  988. /**
  989. * @brief HAL_UART_TxCpltCallback
  990. * @param huart: UART handle
  991. * @note This callback can be called by two functions, first in UART_EndTransmit_IT when
  992. * UART Tx complete and second in UART_DMATransmitCplt function in DMA Circular mode.
  993. * @retval None
  994. */
  995. void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart)
  996. {
  997. struct stm32_uart *uart;
  998. RT_ASSERT(huart != NULL);
  999. uart = (struct stm32_uart *)huart;
  1000. _dma_tx_complete(&uart->serial);
  1001. }
  1002. #endif /* RT_SERIAL_USING_DMA */
  1003. static const struct rt_uart_ops stm32_uart_ops =
  1004. {
  1005. .configure = stm32_configure,
  1006. .control = stm32_control,
  1007. .putc = stm32_putc,
  1008. .getc = stm32_getc,
  1009. .dma_transmit = stm32_dma_transmit
  1010. };
  1011. int rt_hw_usart_init(void)
  1012. {
  1013. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  1014. rt_err_t result = 0;
  1015. stm32_uart_get_dma_config();
  1016. for (rt_size_t i = 0; i < sizeof(uart_obj) / sizeof(struct stm32_uart); i++)
  1017. {
  1018. /* init UART object */
  1019. uart_obj[i].config = &uart_config[i];
  1020. uart_obj[i].serial.ops = &stm32_uart_ops;
  1021. uart_obj[i].serial.config = config;
  1022. /* register UART device */
  1023. result = rt_hw_serial_register(&uart_obj[i].serial, uart_obj[i].config->name,
  1024. RT_DEVICE_FLAG_RDWR
  1025. | RT_DEVICE_FLAG_INT_RX
  1026. | RT_DEVICE_FLAG_INT_TX
  1027. | uart_obj[i].uart_dma_flag
  1028. , NULL);
  1029. RT_ASSERT(result == RT_EOK);
  1030. }
  1031. return result;
  1032. }
  1033. #endif /* RT_USING_SERIAL */