display_controller.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2011-08-09 lgnq first version for LS1B DC
  9. */
  10. #include <rtthread.h>
  11. #include "display_controller.h"
  12. struct vga_struct vga_mode[] =
  13. {
  14. {/*"640x480_70.00"*/ 28560, 640, 664, 728, 816, 480, 481, 484, 500, },
  15. {/*"640x640_60.00"*/ 33100, 640, 672, 736, 832, 640, 641, 644, 663, },
  16. {/*"640x768_60.00"*/ 39690, 640, 672, 736, 832, 768, 769, 772, 795, },
  17. {/*"640x800_60.00"*/ 42130, 640, 680, 744, 848, 800, 801, 804, 828, },
  18. {/*"800x480_70.00"*/ 35840, 800, 832, 912, 1024, 480, 481, 484, 500, },
  19. {/*"800x600_60.00"*/ 38220, 800, 832, 912, 1024, 600, 601, 604, 622, },
  20. {/*"800x640_60.00"*/ 40730, 800, 832, 912, 1024, 640, 641, 644, 663, },
  21. {/*"832x600_60.00"*/ 40010, 832, 864, 952, 1072, 600, 601, 604, 622, },
  22. {/*"832x608_60.00"*/ 40520, 832, 864, 952, 1072, 608, 609, 612, 630, },
  23. {/*"1024x480_60.00"*/ 38170, 1024, 1048, 1152, 1280, 480, 481, 484, 497, },
  24. {/*"1024x600_60.00"*/ 48960, 1024, 1064, 1168, 1312, 600, 601, 604, 622, },
  25. {/*"1024x640_60.00"*/ 52830, 1024, 1072, 1176, 1328, 640, 641, 644, 663, },
  26. {/*"1024x768_60.00"*/ 64110, 1024, 1080, 1184, 1344, 768, 769, 772, 795, },
  27. {/*"1152x764_60.00"*/ 71380, 1152, 1208, 1328, 1504, 764, 765, 768, 791, },
  28. {/*"1280x800_60.00"*/ 83460, 1280, 1344, 1480, 1680, 800, 801, 804, 828, },
  29. {/*"1280x1024_55.00"*/ 98600, 1280, 1352, 1488, 1696, 1024, 1025, 1028, 1057, },
  30. {/*"1440x800_60.00"*/ 93800, 1440, 1512, 1664, 1888, 800, 801, 804, 828, },
  31. {/*"1440x900_67.00"*/ 120280, 1440, 1528, 1680, 1920, 900, 901, 904, 935, },
  32. };
  33. rt_align(16)
  34. volatile rt_uint16_t _rt_framebuffer[FB_YSIZE][FB_XSIZE];
  35. static struct rt_device_graphic_info _dc_info;
  36. #define abs(x) ((x<0)?(-x):x)
  37. #define min(a,b) ((a<b)?a:b)
  38. int caclulate_freq(long long XIN, long long PCLK)
  39. {
  40. int i;
  41. long long clk, clk1;
  42. int start, end;
  43. int mi;
  44. int pll,ctrl,div,div1,frac;
  45. pll = PLL_FREQ;
  46. ctrl = PLL_DIV_PARAM;
  47. rt_kprintf("pll=0x%x, ctrl=0x%x\n", pll, ctrl);
  48. // rt_kprintf("cpu freq is %d\n", tgt_pipefreq());
  49. start = -1;
  50. end = 1;
  51. for (i=start; i<=end; i++)
  52. {
  53. clk = (12+i+(pll&0x3f))*33333333/2;
  54. div = clk/(long)PCLK/1000;
  55. clk1 = (12+i+1+(pll&0x3f))*33333333/2;
  56. div1 = clk1/(long)PCLK/1000;
  57. if (div!=div1)
  58. break;
  59. }
  60. if (div!=div1)
  61. {
  62. frac = ((PCLK*1000*div1)*2*1024/33333333 - (12+i+(pll&0x3f))*1024)&0x3ff;
  63. pll = (pll & ~0x3ff3f)|(frac<<8)|((pll&0x3f)+i);
  64. ctrl = ctrl&~(0x1f<<26)|(div1<<26)|(1<<31);
  65. }
  66. else
  67. {
  68. clk = (12+start+(pll&0x3f))*33333333/2;
  69. clk1 = (12+end+(pll&0x3f))*33333333/2;
  70. if (abs((long)clk/div/1000-PCLK)<abs((long)clk1/(div+1)/1000-PCLK))
  71. {
  72. pll = (pll & ~0x3ff3f)|((pll&0x3f)+start);
  73. ctrl = ctrl&~(0x1f<<26)|(div<<26)|(1<<31);
  74. }
  75. else
  76. {
  77. pll = (pll & ~0x3ff3f)|((pll&0x3f)+end);
  78. ctrl = ctrl&~(0x1f<<26)|((div+1)<<26)|(1<<31);
  79. }
  80. }
  81. rt_kprintf("new pll=0x%x, ctrl=0x%x\n", pll, ctrl);
  82. ctrl |= 0x2a00;
  83. PLL_DIV_PARAM = ctrl;
  84. PLL_FREQ = pll;
  85. rt_thread_delay(10);
  86. // initserial(0);
  87. // _probe_frequencies();
  88. // rt_kprintf("cpu freq is %d\n",tgt_pipefreq());
  89. return 0;
  90. }
  91. static rt_err_t rt_dc_init(rt_device_t dev)
  92. {
  93. int i, out, mode=-1;
  94. int val;
  95. for (i=0; i<sizeof(vga_mode)/sizeof(struct vga_struct); i++)
  96. {
  97. if (vga_mode[i].hr == FB_XSIZE && vga_mode[i].vr == FB_YSIZE)
  98. {
  99. mode=i;
  100. #ifdef LS1FSOC
  101. // out = caclulatefreq(APB_CLK/1000,vga_mode[i].pclk);
  102. // rt_kprintf("out=%x\n",out);
  103. /*inner gpu dc logic fifo pll ctrl,must large then outclk*/
  104. // *(volatile int *)0xbfd00414 = out+1;
  105. /*output pix1 clock pll ctrl*/
  106. // *(volatile int *)0xbfd00410 = out;
  107. /*output pix2 clock pll ctrl */
  108. // *(volatile int *)0xbfd00424 = out;
  109. #else
  110. caclulate_freq(APB_CLK/1000, vga_mode[i].pclk);
  111. #endif
  112. break;
  113. }
  114. }
  115. if (mode<0)
  116. {
  117. rt_kprintf("\n\n\nunsupported framebuffer resolution\n\n\n");
  118. return;
  119. }
  120. DC_FB_CONFIG = 0x0;
  121. DC_FB_CONFIG = 0x3; // // framebuffer configuration RGB565
  122. DC_FB_BUFFER_ADDR0 = (rt_uint32_t)_rt_framebuffer - 0x80000000;
  123. DC_FB_BUFFER_ADDR1 = (rt_uint32_t)_rt_framebuffer - 0x80000000;
  124. DC_DITHER_CONFIG = 0x0;
  125. DC_DITHER_TABLE_LOW = 0x0;
  126. DC_DITHER_TABLE_HIGH = 0x0;
  127. DC_PANEL_CONFIG = 0x80001311;
  128. DC_PANEL_TIMING = 0x0;
  129. DC_HDISPLAY = (vga_mode[mode].hfl<<16) | vga_mode[mode].hr;
  130. DC_HSYNC = 0x40000000 | (vga_mode[mode].hse<<16) | vga_mode[mode].hss;
  131. DC_VDISPLAY = (vga_mode[mode].vfl<<16) | vga_mode[mode].vr;
  132. DC_VSYNC = 0x40000000 | (vga_mode[mode].vse<<16) | vga_mode[mode].vss;
  133. #if defined(CONFIG_VIDEO_32BPP)
  134. DC_FB_CONFIG = 0x00100104;
  135. DC_FB_BUFFER_STRIDE = FB_XSIZE*4;
  136. #elif defined(CONFIG_VIDEO_16BPP)
  137. DC_FB_CONFIG = 0x00100103;
  138. DC_FB_BUFFER_STRIDE = (FB_XSIZE*2+255)&(~255);
  139. #elif defined(CONFIG_VIDEO_15BPP)
  140. DC_FB_CONFIG = 0x00100102;
  141. DC_FB_BUFFER_STRIDE = FB_XSIZE*2;
  142. #elif defined(CONFIG_VIDEO_12BPP)
  143. DC_FB_CONFIG = 0x00100101;
  144. DC_FB_BUFFER_STRIDE = FB_XSIZE*2;
  145. #else //640x480-32Bits
  146. DC_FB_CONFIG = 0x00100104;
  147. DC_FB_BUFFER_STRIDE = FB_XSIZE*4;
  148. #endif //32Bits
  149. #ifdef LS1GSOC
  150. /*fix ls1g dc
  151. *first switch to tile mode
  152. *change origin register to 0
  153. *goback nomal mode
  154. */
  155. {
  156. val = DC_FB_CONFIG;
  157. DC_FB_CONFIG = val | 0x10;
  158. DC_FB_BUFFER_ORIGIN = 0;
  159. DC_FB_BUFFER_ORIGIN;
  160. rt_thread_delay(10);
  161. DC_FB_CONFIG;
  162. DC_FB_CONFIG = val;
  163. }
  164. #endif
  165. return RT_EOK;
  166. }
  167. static rt_err_t rt_dc_control(rt_device_t dev, int cmd, void *args)
  168. {
  169. switch (cmd)
  170. {
  171. case RTGRAPHIC_CTRL_RECT_UPDATE:
  172. break;
  173. case RTGRAPHIC_CTRL_POWERON:
  174. break;
  175. case RTGRAPHIC_CTRL_POWEROFF:
  176. break;
  177. case RTGRAPHIC_CTRL_GET_INFO:
  178. rt_memcpy(args, &_dc_info, sizeof(_dc_info));
  179. break;
  180. case RTGRAPHIC_CTRL_SET_MODE:
  181. break;
  182. }
  183. return RT_EOK;
  184. }
  185. void rt_hw_dc_init(void)
  186. {
  187. rt_device_t dc = rt_malloc(sizeof(struct rt_device));
  188. if (dc == RT_NULL)
  189. {
  190. rt_kprintf("dc == RT_NULL\n");
  191. return; /* no memory yet */
  192. }
  193. _dc_info.bits_per_pixel = 16;
  194. _dc_info.pixel_format = RTGRAPHIC_PIXEL_FORMAT_RGB565P;
  195. _dc_info.framebuffer = (rt_uint8_t*)HW_FB_ADDR;
  196. _dc_info.width = FB_XSIZE;
  197. _dc_info.height = FB_YSIZE;
  198. /* init device structure */
  199. dc->type = RT_Device_Class_Graphic;
  200. dc->init = rt_dc_init;
  201. dc->open = RT_NULL;
  202. dc->close = RT_NULL;
  203. dc->control = rt_dc_control;
  204. dc->user_data = (void*)&_dc_info;
  205. /* register Display Controller device to RT-Thread */
  206. rt_device_register(dc, "dc", RT_DEVICE_FLAG_RDWR);
  207. }