drv_gpio.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-08-25 liYony first version
  9. */
  10. #include <board.h>
  11. #include "drv_gpio.h"
  12. #ifdef BSP_USING_GPIO
  13. #define PIN_NUM(port, no) (((((port) & 0xFu) << 4) | ((no) & 0xFu)))
  14. #define PIN_PORT(pin) ((uint8_t)(((pin) >> 4) & 0xFu))
  15. #define PIN_NO(pin) ((uint8_t)((pin) & 0xFu))
  16. #define PIN_STPORT(pin) ((GPIO_TypeDef *)(GPIOA_BASE + (0x400u * PIN_PORT(pin))))
  17. #define PIN_STPIN(pin) ((uint16_t)(1u << PIN_NO(pin)))
  18. #if defined(GPIOZ)
  19. #define __CH32_PORT_MAX 12u
  20. #elif defined(GPIOK)
  21. #define __CH32_PORT_MAX 11u
  22. #elif defined(GPIOJ)
  23. #define __CH32_PORT_MAX 10u
  24. #elif defined(GPIOI)
  25. #define __CH32_PORT_MAX 9u
  26. #elif defined(GPIOH)
  27. #define __CH32_PORT_MAX 8u
  28. #elif defined(GPIOG)
  29. #define __CH32_PORT_MAX 7u
  30. #elif defined(GPIOF)
  31. #define __CH32_PORT_MAX 6u
  32. #elif defined(GPIOE)
  33. #define __CH32_PORT_MAX 5u
  34. #elif defined(GPIOD)
  35. #define __CH32_PORT_MAX 4u
  36. #elif defined(GPIOC)
  37. #define __CH32_PORT_MAX 3u
  38. #elif defined(GPIOB)
  39. #define __CH32_PORT_MAX 2u
  40. #elif defined(GPIOA)
  41. #define __CH32_PORT_MAX 1u
  42. #else
  43. #define __CH32_PORT_MAX 0u
  44. #error Unsupported CH32 GPIO peripheral.
  45. #endif
  46. #define PIN_STPORT_MAX __CH32_PORT_MAX
  47. static const struct pin_irq_map pin_irq_map[] =
  48. {
  49. {GPIO_Pin_0, EXTI0_IRQn},
  50. {GPIO_Pin_1, EXTI1_IRQn},
  51. {GPIO_Pin_2, EXTI2_IRQn},
  52. {GPIO_Pin_3, EXTI3_IRQn},
  53. {GPIO_Pin_4, EXTI4_IRQn},
  54. {GPIO_Pin_5, EXTI9_5_IRQn},
  55. {GPIO_Pin_6, EXTI9_5_IRQn},
  56. {GPIO_Pin_7, EXTI9_5_IRQn},
  57. {GPIO_Pin_8, EXTI9_5_IRQn},
  58. {GPIO_Pin_9, EXTI9_5_IRQn},
  59. {GPIO_Pin_10, EXTI15_10_IRQn},
  60. {GPIO_Pin_11, EXTI15_10_IRQn},
  61. {GPIO_Pin_12, EXTI15_10_IRQn},
  62. {GPIO_Pin_13, EXTI15_10_IRQn},
  63. {GPIO_Pin_14, EXTI15_10_IRQn},
  64. {GPIO_Pin_15, EXTI15_10_IRQn},
  65. };
  66. static struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  67. {
  68. {-1, 0, RT_NULL, RT_NULL},
  69. {-1, 0, RT_NULL, RT_NULL},
  70. {-1, 0, RT_NULL, RT_NULL},
  71. {-1, 0, RT_NULL, RT_NULL},
  72. {-1, 0, RT_NULL, RT_NULL},
  73. {-1, 0, RT_NULL, RT_NULL},
  74. {-1, 0, RT_NULL, RT_NULL},
  75. {-1, 0, RT_NULL, RT_NULL},
  76. {-1, 0, RT_NULL, RT_NULL},
  77. {-1, 0, RT_NULL, RT_NULL},
  78. {-1, 0, RT_NULL, RT_NULL},
  79. {-1, 0, RT_NULL, RT_NULL},
  80. {-1, 0, RT_NULL, RT_NULL},
  81. {-1, 0, RT_NULL, RT_NULL},
  82. {-1, 0, RT_NULL, RT_NULL},
  83. {-1, 0, RT_NULL, RT_NULL},
  84. };
  85. static uint32_t pin_irq_enable_mask = 0;
  86. #define ITEM_NUM(items) (sizeof(items) / sizeof((items)[0]))
  87. static rt_base_t ch32_pin_get(const char *name)
  88. {
  89. rt_base_t pin = 0;
  90. int hw_port_num, hw_pin_num = 0;
  91. int i, name_len;
  92. name_len = rt_strlen(name);
  93. if ((name_len < 4) || (name_len >= 6))
  94. {
  95. return -RT_EINVAL;
  96. }
  97. if ((name[0] != 'P') || (name[2] != '.'))
  98. {
  99. return -RT_EINVAL;
  100. }
  101. if ((name[1] >= 'A') && (name[1] <= 'Z'))
  102. {
  103. hw_port_num = (int)(name[1] - 'A');
  104. }
  105. else
  106. {
  107. return -RT_EINVAL;
  108. }
  109. for (i = 3; i < name_len; i++)
  110. {
  111. hw_pin_num *= 10;
  112. hw_pin_num += name[i] - '0';
  113. }
  114. pin = PIN_NUM(hw_port_num, hw_pin_num);
  115. return pin;
  116. }
  117. static void ch32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  118. {
  119. GPIO_TypeDef *gpio_port;
  120. uint16_t gpio_pin;
  121. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  122. {
  123. gpio_port = PIN_STPORT(pin);
  124. gpio_pin = PIN_STPIN(pin);
  125. GPIO_WriteBit(gpio_port, gpio_pin, (BitAction)value);
  126. }
  127. }
  128. static int ch32_pin_read(rt_device_t dev, rt_base_t pin)
  129. {
  130. GPIO_TypeDef *gpio_port;
  131. uint16_t gpio_pin;
  132. int value = PIN_LOW;
  133. if (PIN_PORT(pin) < PIN_STPORT_MAX)
  134. {
  135. gpio_port = PIN_STPORT(pin);
  136. gpio_pin = PIN_STPIN(pin);
  137. value = GPIO_ReadInputDataBit(gpio_port, gpio_pin);
  138. }
  139. return value;
  140. }
  141. static void ch32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  142. {
  143. GPIO_InitTypeDef GPIO_InitStruct;
  144. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  145. {
  146. return;
  147. }
  148. /* Configure GPIO_InitStructure */
  149. GPIO_InitStruct.GPIO_Pin = PIN_STPIN(pin);
  150. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_Out_PP;
  151. GPIO_InitStruct.GPIO_Speed = GPIO_Speed_50MHz;
  152. if (mode == PIN_MODE_OUTPUT)
  153. {
  154. /* output setting */
  155. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_Out_PP;
  156. }
  157. else if (mode == PIN_MODE_INPUT)
  158. {
  159. /* input setting: pull up. */
  160. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  161. }
  162. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  163. {
  164. /* input setting: pull down. */
  165. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IPD;
  166. }
  167. else if (mode == PIN_MODE_INPUT_PULLUP)
  168. {
  169. /* output setting: od. */
  170. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IPU;
  171. }
  172. else if (mode == PIN_MODE_OUTPUT_OD)
  173. {
  174. /* output setting: od. */
  175. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_Out_OD;
  176. }
  177. GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  178. }
  179. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  180. {
  181. rt_int32_t i;
  182. for (i = 0; i < 32; i++)
  183. {
  184. if (((rt_uint32_t)0x01 << i) == bit)
  185. {
  186. return i;
  187. }
  188. }
  189. return -1;
  190. }
  191. rt_inline const struct pin_irq_map *get_pin_irq_map(uint32_t pinbit)
  192. {
  193. rt_int32_t mapindex = bit2bitno(pinbit);
  194. if (mapindex < 0 || mapindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  195. {
  196. return RT_NULL;
  197. }
  198. return &pin_irq_map[mapindex];
  199. };
  200. static rt_err_t ch32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  201. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  202. {
  203. rt_base_t level;
  204. rt_int32_t irqindex = -1;
  205. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  206. {
  207. return -RT_ENOSYS;
  208. }
  209. irqindex = bit2bitno(PIN_STPIN(pin));
  210. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  211. {
  212. return -RT_ENOSYS;
  213. }
  214. level = rt_hw_interrupt_disable();
  215. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  216. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  217. pin_irq_hdr_tab[irqindex].mode == mode &&
  218. pin_irq_hdr_tab[irqindex].args == args)
  219. {
  220. rt_hw_interrupt_enable(level);
  221. return RT_EOK;
  222. }
  223. if (pin_irq_hdr_tab[irqindex].pin != -1)
  224. {
  225. rt_hw_interrupt_enable(level);
  226. return -RT_EBUSY;
  227. }
  228. pin_irq_hdr_tab[irqindex].pin = pin;
  229. pin_irq_hdr_tab[irqindex].hdr = hdr;
  230. pin_irq_hdr_tab[irqindex].mode = mode;
  231. pin_irq_hdr_tab[irqindex].args = args;
  232. rt_hw_interrupt_enable(level);
  233. return RT_EOK;
  234. }
  235. static rt_err_t ch32_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  236. {
  237. rt_base_t level;
  238. rt_int32_t irqindex = -1;
  239. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  240. {
  241. return -RT_ENOSYS;
  242. }
  243. irqindex = bit2bitno(PIN_STPIN(pin));
  244. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  245. {
  246. return -RT_ENOSYS;
  247. }
  248. level = rt_hw_interrupt_disable();
  249. if (pin_irq_hdr_tab[irqindex].pin == -1)
  250. {
  251. rt_hw_interrupt_enable(level);
  252. return RT_EOK;
  253. }
  254. pin_irq_hdr_tab[irqindex].pin = -1;
  255. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  256. pin_irq_hdr_tab[irqindex].mode = 0;
  257. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  258. rt_hw_interrupt_enable(level);
  259. return RT_EOK;
  260. }
  261. static rt_err_t ch32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  262. rt_uint32_t enabled)
  263. {
  264. const struct pin_irq_map *irqmap;
  265. rt_base_t level;
  266. rt_int32_t irqindex = -1;
  267. rt_uint8_t gpio_port_souce=0;
  268. GPIO_InitTypeDef GPIO_InitStruct={0};
  269. EXTI_InitTypeDef EXTI_InitStructure={0};
  270. if (PIN_PORT(pin) >= PIN_STPORT_MAX)
  271. {
  272. return -RT_ENOSYS;
  273. }
  274. if (enabled == PIN_IRQ_ENABLE)
  275. {
  276. irqindex = bit2bitno(PIN_STPIN(pin));
  277. if (irqindex < 0 || irqindex >= (rt_int32_t)ITEM_NUM(pin_irq_map))
  278. {
  279. return -RT_ENOSYS;
  280. }
  281. level = rt_hw_interrupt_disable();
  282. if (pin_irq_hdr_tab[irqindex].pin == -1)
  283. {
  284. rt_hw_interrupt_enable(level);
  285. return -RT_ENOSYS;
  286. }
  287. irqmap = &pin_irq_map[irqindex];
  288. /* Configure GPIO_InitStructure */
  289. RCC_APB2PeriphClockCmd(RCC_APB2Periph_AFIO , ENABLE);
  290. GPIO_InitStruct.GPIO_Pin = PIN_STPIN(pin);
  291. GPIO_InitStruct.GPIO_Speed = GPIO_Speed_50MHz;
  292. EXTI_InitStructure.EXTI_Line=PIN_STPIN(pin);
  293. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  294. EXTI_InitStructure.EXTI_LineCmd = ENABLE;
  295. switch (pin_irq_hdr_tab[irqindex].mode)
  296. {
  297. case PIN_IRQ_MODE_RISING:
  298. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IPD;
  299. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  300. break;
  301. case PIN_IRQ_MODE_FALLING:
  302. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IPU;
  303. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling;
  304. break;
  305. case PIN_IRQ_MODE_RISING_FALLING:
  306. GPIO_InitStruct.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  307. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising_Falling;
  308. break;
  309. }
  310. GPIO_Init(PIN_STPORT(pin), &GPIO_InitStruct);
  311. gpio_port_souce=PIN_PORT(pin);
  312. GPIO_EXTILineConfig(gpio_port_souce,(rt_uint8_t)irqindex);
  313. EXTI_Init(&EXTI_InitStructure);
  314. NVIC_SetPriority(irqmap->irqno,5<<4);
  315. NVIC_EnableIRQ( irqmap->irqno );
  316. pin_irq_enable_mask |= irqmap->pinbit;
  317. rt_hw_interrupt_enable(level);
  318. }
  319. else if (enabled == PIN_IRQ_DISABLE)
  320. {
  321. irqmap = get_pin_irq_map(PIN_STPIN(pin));
  322. if (irqmap == RT_NULL)
  323. {
  324. return -RT_ENOSYS;
  325. }
  326. level = rt_hw_interrupt_disable();
  327. pin_irq_enable_mask &= ~irqmap->pinbit;
  328. if (( irqmap->pinbit>=GPIO_Pin_5 )&&( irqmap->pinbit<=GPIO_Pin_9 ))
  329. {
  330. if(!(pin_irq_enable_mask&(GPIO_Pin_5|GPIO_Pin_6|GPIO_Pin_7|GPIO_Pin_8|GPIO_Pin_9)))
  331. {
  332. NVIC_DisableIRQ(irqmap->irqno);
  333. }
  334. }
  335. else if (( irqmap->pinbit>=GPIO_Pin_10 )&&( irqmap->pinbit<=GPIO_Pin_15 ))
  336. {
  337. if(!(pin_irq_enable_mask&(GPIO_Pin_10|GPIO_Pin_11|GPIO_Pin_12|GPIO_Pin_13|GPIO_Pin_14|GPIO_Pin_15)))
  338. {
  339. NVIC_DisableIRQ(irqmap->irqno);
  340. }
  341. }
  342. else
  343. {
  344. NVIC_DisableIRQ(irqmap->irqno);
  345. }
  346. rt_hw_interrupt_enable(level);
  347. }
  348. else
  349. {
  350. return -RT_ENOSYS;
  351. }
  352. return RT_EOK;
  353. }
  354. static const struct rt_pin_ops _ch32_pin_ops =
  355. {
  356. ch32_pin_mode,
  357. ch32_pin_write,
  358. ch32_pin_read,
  359. ch32_pin_attach_irq,
  360. ch32_pin_dettach_irq,
  361. ch32_pin_irq_enable,
  362. ch32_pin_get,
  363. };
  364. rt_inline void pin_irq_hdr(int irqno)
  365. {
  366. if (pin_irq_hdr_tab[irqno].hdr)
  367. {
  368. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  369. }
  370. }
  371. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  372. {
  373. pin_irq_hdr(bit2bitno(GPIO_Pin));
  374. }
  375. void EXTI0_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  376. void EXTI1_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  377. void EXTI2_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  378. void EXTI3_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  379. void EXTI4_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  380. void EXTI9_5_IRQHandler(void) __attribute__((interrupt("WCH-Interrupt-fast")));
  381. void EXTI0_IRQHandler(void)
  382. {
  383. GET_INT_SP();
  384. rt_interrupt_enter();
  385. if(EXTI_GetITStatus(EXTI_Line0)!=RESET)
  386. {
  387. HAL_GPIO_EXTI_Callback(GPIO_Pin_0);
  388. EXTI_ClearITPendingBit(EXTI_Line0);
  389. }
  390. rt_interrupt_leave();
  391. FREE_INT_SP();
  392. }
  393. void EXTI1_IRQHandler(void)
  394. {
  395. GET_INT_SP();
  396. rt_interrupt_enter();
  397. if(EXTI_GetITStatus(EXTI_Line1)!=RESET)
  398. {
  399. HAL_GPIO_EXTI_Callback(GPIO_Pin_1);
  400. EXTI_ClearITPendingBit(EXTI_Line1);
  401. }
  402. rt_interrupt_leave();
  403. FREE_INT_SP();
  404. }
  405. void EXTI2_IRQHandler(void)
  406. {
  407. GET_INT_SP();
  408. rt_interrupt_enter();
  409. if(EXTI_GetITStatus(EXTI_Line2)!=RESET)
  410. {
  411. HAL_GPIO_EXTI_Callback(GPIO_Pin_2);
  412. EXTI_ClearITPendingBit(EXTI_Line2);
  413. }
  414. rt_interrupt_leave();
  415. FREE_INT_SP();
  416. }
  417. void EXTI3_IRQHandler(void)
  418. {
  419. GET_INT_SP();
  420. rt_interrupt_enter();
  421. if(EXTI_GetITStatus(EXTI_Line3)!=RESET)
  422. {
  423. HAL_GPIO_EXTI_Callback(GPIO_Pin_3);
  424. EXTI_ClearITPendingBit(EXTI_Line3);
  425. }
  426. rt_interrupt_leave();
  427. FREE_INT_SP();
  428. }
  429. void EXTI4_IRQHandler(void)
  430. {
  431. GET_INT_SP();
  432. rt_interrupt_enter();
  433. if(EXTI_GetITStatus(EXTI_Line4)!=RESET)
  434. {
  435. HAL_GPIO_EXTI_Callback(GPIO_Pin_4);
  436. EXTI_ClearITPendingBit(EXTI_Line4);
  437. }
  438. rt_interrupt_leave();
  439. FREE_INT_SP();
  440. }
  441. void EXTI9_5_IRQHandler(void)
  442. {
  443. GET_INT_SP();
  444. rt_interrupt_enter();
  445. if( (EXTI_GetITStatus(EXTI_Line5)!=RESET)|| \
  446. (EXTI_GetITStatus(EXTI_Line6)!=RESET)|| \
  447. (EXTI_GetITStatus(EXTI_Line7)!=RESET)|| \
  448. (EXTI_GetITStatus(EXTI_Line8)!=RESET)|| \
  449. (EXTI_GetITStatus(EXTI_Line9)!=RESET) )
  450. {
  451. HAL_GPIO_EXTI_Callback(GPIO_Pin_5);
  452. HAL_GPIO_EXTI_Callback(GPIO_Pin_6);
  453. HAL_GPIO_EXTI_Callback(GPIO_Pin_7);
  454. HAL_GPIO_EXTI_Callback(GPIO_Pin_8);
  455. HAL_GPIO_EXTI_Callback(GPIO_Pin_9);
  456. EXTI_ClearITPendingBit(EXTI_Line5|EXTI_Line6|EXTI_Line7|EXTI_Line8|EXTI_Line9);
  457. }
  458. rt_interrupt_leave();
  459. FREE_INT_SP();
  460. }
  461. int rt_hw_pin_init(void)
  462. {
  463. #if defined(RCC_APB2Periph_GPIOA)
  464. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA , ENABLE);
  465. #if defined(RCC_APB2Periph_GPIOB)
  466. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOB , ENABLE);
  467. #if defined(RCC_APB2Periph_GPIOC)
  468. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOC , ENABLE);
  469. #if defined(RCC_APB2Periph_GPIOD)
  470. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOD , ENABLE);
  471. #if defined(RCC_APB2Periph_GPIOE)
  472. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOE , ENABLE);
  473. #if defined(RCC_APB2Periph_GPIOF)
  474. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOF , ENABLE);
  475. #if defined(RCC_APB2Periph_GPIOG)
  476. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOG , ENABLE);
  477. #if defined(RCC_APB2Periph_GPIOH)
  478. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOH , ENABLE);
  479. #if defined(RCC_APB2Periph_GPIOI)
  480. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOI , ENABLE);
  481. #if defined(RCC_APB2Periph_GPIOJ)
  482. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOJ , ENABLE);
  483. #if defined(RCC_APB2Periph_GPIOK)
  484. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOK , ENABLE);
  485. #if defined(RCC_APB2Periph_GPIOZ)
  486. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOZ , ENABLE);
  487. #endif /* defined(RCC_APB2Periph_GPIOZ) */
  488. #endif /* defined(RCC_APB2Periph_GPIOK) */
  489. #endif /* defined(RCC_APB2Periph_GPIOJ) */
  490. #endif /* defined(RCC_APB2Periph_GPIOI) */
  491. #endif /* defined(RCC_APB2Periph_GPIOH) */
  492. #endif /* defined(RCC_APB2Periph_GPIOG) */
  493. #endif /* defined(RCC_APB2Periph_GPIOF) */
  494. #endif /* defined(RCC_APB2Periph_GPIOE) */
  495. #endif /* defined(RCC_APB2Periph_GPIOD) */
  496. #endif /* defined(RCC_APB2Periph_GPIOC) */
  497. #endif /* defined(RCC_APB2Periph_GPIOB) */
  498. #endif /* defined(RCC_APB2Periph_GPIOA) */
  499. return rt_device_pin_register("pin", &_ch32_pin_ops, RT_NULL);
  500. }
  501. INIT_BOARD_EXPORT(rt_hw_pin_init);
  502. #endif /* BSP_USING_GPIO */