efm32g_rtc.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215
  1. /**************************************************************************//**
  2. * @file
  3. * @brief efm32g_rtc Register and Bit Field definitions
  4. * @author Energy Micro AS
  5. * @version 3.0.0
  6. ******************************************************************************
  7. * @section License
  8. * <b>(C) Copyright 2012 Energy Micro AS, http://www.energymicro.com</b>
  9. ******************************************************************************
  10. *
  11. * Permission is granted to anyone to use this software for any purpose,
  12. * including commercial applications, and to alter it and redistribute it
  13. * freely, subject to the following restrictions:
  14. *
  15. * 1. The origin of this software must not be misrepresented; you must not
  16. * claim that you wrote the original software.
  17. * 2. Altered source versions must be plainly marked as such, and must not be
  18. * misrepresented as being the original software.
  19. * 3. This notice may not be removed or altered from any source distribution.
  20. *
  21. * DISCLAIMER OF WARRANTY/LIMITATION OF REMEDIES: Energy Micro AS has no
  22. * obligation to support this Software. Energy Micro AS is providing the
  23. * Software "AS IS", with no express or implied warranties of any kind,
  24. * including, but not limited to, any implied warranties of merchantability
  25. * or fitness for any particular purpose or warranties against infringement
  26. * of any proprietary rights of a third party.
  27. *
  28. * Energy Micro AS will not be liable for any consequential, incidental, or
  29. * special damages, or any other relief, or for any claim by any third party,
  30. * arising from your use of this Software.
  31. *
  32. *****************************************************************************/
  33. /**************************************************************************//**
  34. * @defgroup EFM32G_RTC
  35. * @{
  36. * @brief EFM32G_RTC Register Declaration
  37. *****************************************************************************/
  38. typedef struct
  39. {
  40. __IO uint32_t CTRL; /**< Control Register */
  41. __I uint32_t CNT; /**< Counter Value Register */
  42. __IO uint32_t COMP0; /**< Compare Value Register 0 */
  43. __IO uint32_t COMP1; /**< Compare Value Register 1 */
  44. __I uint32_t IF; /**< Interrupt Flag Register */
  45. __IO uint32_t IFS; /**< Interrupt Flag Set Register */
  46. __IO uint32_t IFC; /**< Interrupt Flag Clear Register */
  47. __IO uint32_t IEN; /**< Interrupt Enable Register */
  48. __IO uint32_t FREEZE; /**< Freeze Register */
  49. __I uint32_t SYNCBUSY; /**< Synchronization Busy Register */
  50. } RTC_TypeDef; /** @} */
  51. /**************************************************************************//**
  52. * @defgroup EFM32G_RTC_BitFields
  53. * @{
  54. *****************************************************************************/
  55. /* Bit fields for RTC CTRL */
  56. #define _RTC_CTRL_RESETVALUE 0x00000000UL /**< Default value for RTC_CTRL */
  57. #define _RTC_CTRL_MASK 0x00000007UL /**< Mask for RTC_CTRL */
  58. #define RTC_CTRL_EN (0x1UL << 0) /**< RTC Enable */
  59. #define _RTC_CTRL_EN_SHIFT 0 /**< Shift value for RTC_EN */
  60. #define _RTC_CTRL_EN_MASK 0x1UL /**< Bit mask for RTC_EN */
  61. #define _RTC_CTRL_EN_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_CTRL */
  62. #define RTC_CTRL_EN_DEFAULT (_RTC_CTRL_EN_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_CTRL */
  63. #define RTC_CTRL_DEBUGRUN (0x1UL << 1) /**< Debug Mode Run Enable */
  64. #define _RTC_CTRL_DEBUGRUN_SHIFT 1 /**< Shift value for RTC_DEBUGRUN */
  65. #define _RTC_CTRL_DEBUGRUN_MASK 0x2UL /**< Bit mask for RTC_DEBUGRUN */
  66. #define _RTC_CTRL_DEBUGRUN_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_CTRL */
  67. #define RTC_CTRL_DEBUGRUN_DEFAULT (_RTC_CTRL_DEBUGRUN_DEFAULT << 1) /**< Shifted mode DEFAULT for RTC_CTRL */
  68. #define RTC_CTRL_COMP0TOP (0x1UL << 2) /**< Compare Channel 0 is Top Value */
  69. #define _RTC_CTRL_COMP0TOP_SHIFT 2 /**< Shift value for RTC_COMP0TOP */
  70. #define _RTC_CTRL_COMP0TOP_MASK 0x4UL /**< Bit mask for RTC_COMP0TOP */
  71. #define _RTC_CTRL_COMP0TOP_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_CTRL */
  72. #define _RTC_CTRL_COMP0TOP_DISABLE 0x00000000UL /**< Mode DISABLE for RTC_CTRL */
  73. #define _RTC_CTRL_COMP0TOP_ENABLE 0x00000001UL /**< Mode ENABLE for RTC_CTRL */
  74. #define RTC_CTRL_COMP0TOP_DEFAULT (_RTC_CTRL_COMP0TOP_DEFAULT << 2) /**< Shifted mode DEFAULT for RTC_CTRL */
  75. #define RTC_CTRL_COMP0TOP_DISABLE (_RTC_CTRL_COMP0TOP_DISABLE << 2) /**< Shifted mode DISABLE for RTC_CTRL */
  76. #define RTC_CTRL_COMP0TOP_ENABLE (_RTC_CTRL_COMP0TOP_ENABLE << 2) /**< Shifted mode ENABLE for RTC_CTRL */
  77. /* Bit fields for RTC CNT */
  78. #define _RTC_CNT_RESETVALUE 0x00000000UL /**< Default value for RTC_CNT */
  79. #define _RTC_CNT_MASK 0x00FFFFFFUL /**< Mask for RTC_CNT */
  80. #define _RTC_CNT_CNT_SHIFT 0 /**< Shift value for RTC_CNT */
  81. #define _RTC_CNT_CNT_MASK 0xFFFFFFUL /**< Bit mask for RTC_CNT */
  82. #define _RTC_CNT_CNT_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_CNT */
  83. #define RTC_CNT_CNT_DEFAULT (_RTC_CNT_CNT_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_CNT */
  84. /* Bit fields for RTC COMP0 */
  85. #define _RTC_COMP0_RESETVALUE 0x00000000UL /**< Default value for RTC_COMP0 */
  86. #define _RTC_COMP0_MASK 0x00FFFFFFUL /**< Mask for RTC_COMP0 */
  87. #define _RTC_COMP0_COMP0_SHIFT 0 /**< Shift value for RTC_COMP0 */
  88. #define _RTC_COMP0_COMP0_MASK 0xFFFFFFUL /**< Bit mask for RTC_COMP0 */
  89. #define _RTC_COMP0_COMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_COMP0 */
  90. #define RTC_COMP0_COMP0_DEFAULT (_RTC_COMP0_COMP0_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_COMP0 */
  91. /* Bit fields for RTC COMP1 */
  92. #define _RTC_COMP1_RESETVALUE 0x00000000UL /**< Default value for RTC_COMP1 */
  93. #define _RTC_COMP1_MASK 0x00FFFFFFUL /**< Mask for RTC_COMP1 */
  94. #define _RTC_COMP1_COMP1_SHIFT 0 /**< Shift value for RTC_COMP1 */
  95. #define _RTC_COMP1_COMP1_MASK 0xFFFFFFUL /**< Bit mask for RTC_COMP1 */
  96. #define _RTC_COMP1_COMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_COMP1 */
  97. #define RTC_COMP1_COMP1_DEFAULT (_RTC_COMP1_COMP1_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_COMP1 */
  98. /* Bit fields for RTC IF */
  99. #define _RTC_IF_RESETVALUE 0x00000000UL /**< Default value for RTC_IF */
  100. #define _RTC_IF_MASK 0x00000007UL /**< Mask for RTC_IF */
  101. #define RTC_IF_OF (0x1UL << 0) /**< Overflow Interrupt Flag */
  102. #define _RTC_IF_OF_SHIFT 0 /**< Shift value for RTC_OF */
  103. #define _RTC_IF_OF_MASK 0x1UL /**< Bit mask for RTC_OF */
  104. #define _RTC_IF_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IF */
  105. #define RTC_IF_OF_DEFAULT (_RTC_IF_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_IF */
  106. #define RTC_IF_COMP0 (0x1UL << 1) /**< Compare Match 0 Interrupt Flag */
  107. #define _RTC_IF_COMP0_SHIFT 1 /**< Shift value for RTC_COMP0 */
  108. #define _RTC_IF_COMP0_MASK 0x2UL /**< Bit mask for RTC_COMP0 */
  109. #define _RTC_IF_COMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IF */
  110. #define RTC_IF_COMP0_DEFAULT (_RTC_IF_COMP0_DEFAULT << 1) /**< Shifted mode DEFAULT for RTC_IF */
  111. #define RTC_IF_COMP1 (0x1UL << 2) /**< Compare Match 1 Interrupt Flag */
  112. #define _RTC_IF_COMP1_SHIFT 2 /**< Shift value for RTC_COMP1 */
  113. #define _RTC_IF_COMP1_MASK 0x4UL /**< Bit mask for RTC_COMP1 */
  114. #define _RTC_IF_COMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IF */
  115. #define RTC_IF_COMP1_DEFAULT (_RTC_IF_COMP1_DEFAULT << 2) /**< Shifted mode DEFAULT for RTC_IF */
  116. /* Bit fields for RTC IFS */
  117. #define _RTC_IFS_RESETVALUE 0x00000000UL /**< Default value for RTC_IFS */
  118. #define _RTC_IFS_MASK 0x00000007UL /**< Mask for RTC_IFS */
  119. #define RTC_IFS_OF (0x1UL << 0) /**< Set Overflow Interrupt Flag */
  120. #define _RTC_IFS_OF_SHIFT 0 /**< Shift value for RTC_OF */
  121. #define _RTC_IFS_OF_MASK 0x1UL /**< Bit mask for RTC_OF */
  122. #define _RTC_IFS_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IFS */
  123. #define RTC_IFS_OF_DEFAULT (_RTC_IFS_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_IFS */
  124. #define RTC_IFS_COMP0 (0x1UL << 1) /**< Set Compare match 0 Interrupt Flag */
  125. #define _RTC_IFS_COMP0_SHIFT 1 /**< Shift value for RTC_COMP0 */
  126. #define _RTC_IFS_COMP0_MASK 0x2UL /**< Bit mask for RTC_COMP0 */
  127. #define _RTC_IFS_COMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IFS */
  128. #define RTC_IFS_COMP0_DEFAULT (_RTC_IFS_COMP0_DEFAULT << 1) /**< Shifted mode DEFAULT for RTC_IFS */
  129. #define RTC_IFS_COMP1 (0x1UL << 2) /**< Set Compare match 1 Interrupt Flag */
  130. #define _RTC_IFS_COMP1_SHIFT 2 /**< Shift value for RTC_COMP1 */
  131. #define _RTC_IFS_COMP1_MASK 0x4UL /**< Bit mask for RTC_COMP1 */
  132. #define _RTC_IFS_COMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IFS */
  133. #define RTC_IFS_COMP1_DEFAULT (_RTC_IFS_COMP1_DEFAULT << 2) /**< Shifted mode DEFAULT for RTC_IFS */
  134. /* Bit fields for RTC IFC */
  135. #define _RTC_IFC_RESETVALUE 0x00000000UL /**< Default value for RTC_IFC */
  136. #define _RTC_IFC_MASK 0x00000007UL /**< Mask for RTC_IFC */
  137. #define RTC_IFC_OF (0x1UL << 0) /**< Clear Overflow Interrupt Flag */
  138. #define _RTC_IFC_OF_SHIFT 0 /**< Shift value for RTC_OF */
  139. #define _RTC_IFC_OF_MASK 0x1UL /**< Bit mask for RTC_OF */
  140. #define _RTC_IFC_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IFC */
  141. #define RTC_IFC_OF_DEFAULT (_RTC_IFC_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_IFC */
  142. #define RTC_IFC_COMP0 (0x1UL << 1) /**< Clear Compare match 0 Interrupt Flag */
  143. #define _RTC_IFC_COMP0_SHIFT 1 /**< Shift value for RTC_COMP0 */
  144. #define _RTC_IFC_COMP0_MASK 0x2UL /**< Bit mask for RTC_COMP0 */
  145. #define _RTC_IFC_COMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IFC */
  146. #define RTC_IFC_COMP0_DEFAULT (_RTC_IFC_COMP0_DEFAULT << 1) /**< Shifted mode DEFAULT for RTC_IFC */
  147. #define RTC_IFC_COMP1 (0x1UL << 2) /**< Clear Compare match 1 Interrupt Flag */
  148. #define _RTC_IFC_COMP1_SHIFT 2 /**< Shift value for RTC_COMP1 */
  149. #define _RTC_IFC_COMP1_MASK 0x4UL /**< Bit mask for RTC_COMP1 */
  150. #define _RTC_IFC_COMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IFC */
  151. #define RTC_IFC_COMP1_DEFAULT (_RTC_IFC_COMP1_DEFAULT << 2) /**< Shifted mode DEFAULT for RTC_IFC */
  152. /* Bit fields for RTC IEN */
  153. #define _RTC_IEN_RESETVALUE 0x00000000UL /**< Default value for RTC_IEN */
  154. #define _RTC_IEN_MASK 0x00000007UL /**< Mask for RTC_IEN */
  155. #define RTC_IEN_OF (0x1UL << 0) /**< Overflow Interrupt Enable */
  156. #define _RTC_IEN_OF_SHIFT 0 /**< Shift value for RTC_OF */
  157. #define _RTC_IEN_OF_MASK 0x1UL /**< Bit mask for RTC_OF */
  158. #define _RTC_IEN_OF_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IEN */
  159. #define RTC_IEN_OF_DEFAULT (_RTC_IEN_OF_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_IEN */
  160. #define RTC_IEN_COMP0 (0x1UL << 1) /**< Compare Match 0 Interrupt Enable */
  161. #define _RTC_IEN_COMP0_SHIFT 1 /**< Shift value for RTC_COMP0 */
  162. #define _RTC_IEN_COMP0_MASK 0x2UL /**< Bit mask for RTC_COMP0 */
  163. #define _RTC_IEN_COMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IEN */
  164. #define RTC_IEN_COMP0_DEFAULT (_RTC_IEN_COMP0_DEFAULT << 1) /**< Shifted mode DEFAULT for RTC_IEN */
  165. #define RTC_IEN_COMP1 (0x1UL << 2) /**< Compare Match 1 Interrupt Enable */
  166. #define _RTC_IEN_COMP1_SHIFT 2 /**< Shift value for RTC_COMP1 */
  167. #define _RTC_IEN_COMP1_MASK 0x4UL /**< Bit mask for RTC_COMP1 */
  168. #define _RTC_IEN_COMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_IEN */
  169. #define RTC_IEN_COMP1_DEFAULT (_RTC_IEN_COMP1_DEFAULT << 2) /**< Shifted mode DEFAULT for RTC_IEN */
  170. /* Bit fields for RTC FREEZE */
  171. #define _RTC_FREEZE_RESETVALUE 0x00000000UL /**< Default value for RTC_FREEZE */
  172. #define _RTC_FREEZE_MASK 0x00000001UL /**< Mask for RTC_FREEZE */
  173. #define RTC_FREEZE_REGFREEZE (0x1UL << 0) /**< Register Update Freeze */
  174. #define _RTC_FREEZE_REGFREEZE_SHIFT 0 /**< Shift value for RTC_REGFREEZE */
  175. #define _RTC_FREEZE_REGFREEZE_MASK 0x1UL /**< Bit mask for RTC_REGFREEZE */
  176. #define _RTC_FREEZE_REGFREEZE_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_FREEZE */
  177. #define _RTC_FREEZE_REGFREEZE_UPDATE 0x00000000UL /**< Mode UPDATE for RTC_FREEZE */
  178. #define _RTC_FREEZE_REGFREEZE_FREEZE 0x00000001UL /**< Mode FREEZE for RTC_FREEZE */
  179. #define RTC_FREEZE_REGFREEZE_DEFAULT (_RTC_FREEZE_REGFREEZE_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_FREEZE */
  180. #define RTC_FREEZE_REGFREEZE_UPDATE (_RTC_FREEZE_REGFREEZE_UPDATE << 0) /**< Shifted mode UPDATE for RTC_FREEZE */
  181. #define RTC_FREEZE_REGFREEZE_FREEZE (_RTC_FREEZE_REGFREEZE_FREEZE << 0) /**< Shifted mode FREEZE for RTC_FREEZE */
  182. /* Bit fields for RTC SYNCBUSY */
  183. #define _RTC_SYNCBUSY_RESETVALUE 0x00000000UL /**< Default value for RTC_SYNCBUSY */
  184. #define _RTC_SYNCBUSY_MASK 0x00000007UL /**< Mask for RTC_SYNCBUSY */
  185. #define RTC_SYNCBUSY_CTRL (0x1UL << 0) /**< RTC_CTRL Register Busy */
  186. #define _RTC_SYNCBUSY_CTRL_SHIFT 0 /**< Shift value for RTC_CTRL */
  187. #define _RTC_SYNCBUSY_CTRL_MASK 0x1UL /**< Bit mask for RTC_CTRL */
  188. #define _RTC_SYNCBUSY_CTRL_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_SYNCBUSY */
  189. #define RTC_SYNCBUSY_CTRL_DEFAULT (_RTC_SYNCBUSY_CTRL_DEFAULT << 0) /**< Shifted mode DEFAULT for RTC_SYNCBUSY */
  190. #define RTC_SYNCBUSY_COMP0 (0x1UL << 1) /**< RTC_COMP0 Register Busy */
  191. #define _RTC_SYNCBUSY_COMP0_SHIFT 1 /**< Shift value for RTC_COMP0 */
  192. #define _RTC_SYNCBUSY_COMP0_MASK 0x2UL /**< Bit mask for RTC_COMP0 */
  193. #define _RTC_SYNCBUSY_COMP0_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_SYNCBUSY */
  194. #define RTC_SYNCBUSY_COMP0_DEFAULT (_RTC_SYNCBUSY_COMP0_DEFAULT << 1) /**< Shifted mode DEFAULT for RTC_SYNCBUSY */
  195. #define RTC_SYNCBUSY_COMP1 (0x1UL << 2) /**< RTC_COMP1 Register Busy */
  196. #define _RTC_SYNCBUSY_COMP1_SHIFT 2 /**< Shift value for RTC_COMP1 */
  197. #define _RTC_SYNCBUSY_COMP1_MASK 0x4UL /**< Bit mask for RTC_COMP1 */
  198. #define _RTC_SYNCBUSY_COMP1_DEFAULT 0x00000000UL /**< Mode DEFAULT for RTC_SYNCBUSY */
  199. #define RTC_SYNCBUSY_COMP1_DEFAULT (_RTC_SYNCBUSY_COMP1_DEFAULT << 2) /**< Shifted mode DEFAULT for RTC_SYNCBUSY */
  200. /** @} End of group EFM32G_RTC */