1
0

usart.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642
  1. /*
  2. * File : usart.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006-2013, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2009-01-05 Bernard the first version
  13. * 2010-03-29 Bernard remove interrupt Tx and DMA Rx mode
  14. * 2013-05-13 aozima update for kehong-lingtai.
  15. * 2015-01-31 armink make sure the serial transmit complete in putc()
  16. * 2016-05-13 armink add DMA Rx mode
  17. * 2017-01-19 aubr.cool add interrupt Tx mode
  18. * 2017-04-13 aubr.cool correct Rx parity err
  19. */
  20. #include "stm32f10x.h"
  21. #include "usart.h"
  22. #include "board.h"
  23. #include <rtdevice.h>
  24. /* USART1 */
  25. #define UART1_GPIO_TX GPIO_Pin_9
  26. #define UART1_GPIO_RX GPIO_Pin_10
  27. #define UART1_GPIO GPIOA
  28. /* USART2 */
  29. #define UART2_GPIO_TX GPIO_Pin_2
  30. #define UART2_GPIO_RX GPIO_Pin_3
  31. #define UART2_GPIO GPIOA
  32. /* USART3_REMAP[1:0] = 00 */
  33. #define UART3_GPIO_TX GPIO_Pin_10
  34. #define UART3_GPIO_RX GPIO_Pin_11
  35. #define UART3_GPIO GPIOB
  36. /* USART4 */
  37. #define UART4_GPIO_TX GPIO_Pin_10
  38. #define UART4_GPIO_RX GPIO_Pin_11
  39. #define UART4_GPIO GPIOC
  40. /* STM32 uart driver */
  41. struct stm32_uart
  42. {
  43. USART_TypeDef *uart_device;
  44. IRQn_Type irq;
  45. struct stm32_uart_dma
  46. {
  47. /* dma channel */
  48. DMA_Channel_TypeDef *rx_ch;
  49. /* dma global flag */
  50. uint32_t rx_gl_flag;
  51. /* dma irq channel */
  52. uint8_t rx_irq_ch;
  53. /* setting receive len */
  54. rt_size_t setting_recv_len;
  55. /* last receive index */
  56. rt_size_t last_recv_index;
  57. } dma;
  58. };
  59. static void DMA_Configuration(struct rt_serial_device *serial);
  60. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  61. {
  62. struct stm32_uart* uart;
  63. USART_InitTypeDef USART_InitStructure;
  64. RT_ASSERT(serial != RT_NULL);
  65. RT_ASSERT(cfg != RT_NULL);
  66. uart = (struct stm32_uart *)serial->parent.user_data;
  67. USART_InitStructure.USART_BaudRate = cfg->baud_rate;
  68. if (cfg->data_bits == DATA_BITS_8){
  69. USART_InitStructure.USART_WordLength = USART_WordLength_8b;
  70. } else if (cfg->data_bits == DATA_BITS_9) {
  71. USART_InitStructure.USART_WordLength = USART_WordLength_9b;
  72. }
  73. if (cfg->stop_bits == STOP_BITS_1){
  74. USART_InitStructure.USART_StopBits = USART_StopBits_1;
  75. } else if (cfg->stop_bits == STOP_BITS_2){
  76. USART_InitStructure.USART_StopBits = USART_StopBits_2;
  77. }
  78. if (cfg->parity == PARITY_NONE){
  79. USART_InitStructure.USART_Parity = USART_Parity_No;
  80. } else if (cfg->parity == PARITY_ODD) {
  81. USART_InitStructure.USART_Parity = USART_Parity_Odd;
  82. } else if (cfg->parity == PARITY_EVEN) {
  83. USART_InitStructure.USART_Parity = USART_Parity_Even;
  84. }
  85. USART_InitStructure.USART_HardwareFlowControl = USART_HardwareFlowControl_None;
  86. USART_InitStructure.USART_Mode = USART_Mode_Rx | USART_Mode_Tx;
  87. USART_Init(uart->uart_device, &USART_InitStructure);
  88. /* Enable USART */
  89. USART_Cmd(uart->uart_device, ENABLE);
  90. return RT_EOK;
  91. }
  92. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  93. {
  94. struct stm32_uart* uart;
  95. rt_uint32_t ctrl_arg = (rt_uint32_t)(arg);
  96. RT_ASSERT(serial != RT_NULL);
  97. uart = (struct stm32_uart *)serial->parent.user_data;
  98. switch (cmd)
  99. {
  100. /* disable interrupt */
  101. case RT_DEVICE_CTRL_CLR_INT:
  102. /* disable rx irq */
  103. UART_DISABLE_IRQ(uart->irq);
  104. /* disable interrupt */
  105. USART_ITConfig(uart->uart_device, USART_IT_RXNE, DISABLE);
  106. break;
  107. /* enable interrupt */
  108. case RT_DEVICE_CTRL_SET_INT:
  109. /* enable rx irq */
  110. UART_ENABLE_IRQ(uart->irq);
  111. /* enable interrupt */
  112. USART_ITConfig(uart->uart_device, USART_IT_RXNE, ENABLE);
  113. break;
  114. /* USART config */
  115. case RT_DEVICE_CTRL_CONFIG :
  116. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX) {
  117. DMA_Configuration(serial);
  118. }
  119. break;
  120. }
  121. return RT_EOK;
  122. }
  123. static int stm32_putc(struct rt_serial_device *serial, char c)
  124. {
  125. struct stm32_uart* uart;
  126. RT_ASSERT(serial != RT_NULL);
  127. uart = (struct stm32_uart *)serial->parent.user_data;
  128. if (serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
  129. {
  130. if (!(uart->uart_device->SR & USART_FLAG_TXE))
  131. {
  132. USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
  133. return -1;
  134. }
  135. uart->uart_device->DR = c;
  136. USART_ITConfig(uart->uart_device, USART_IT_TC, ENABLE);
  137. }
  138. else
  139. {
  140. uart->uart_device->DR = c;
  141. while (!(uart->uart_device->SR & USART_FLAG_TC));
  142. }
  143. return 1;
  144. }
  145. static int stm32_getc(struct rt_serial_device *serial)
  146. {
  147. int ch;
  148. struct stm32_uart* uart;
  149. RT_ASSERT(serial != RT_NULL);
  150. uart = (struct stm32_uart *)serial->parent.user_data;
  151. ch = -1;
  152. if (uart->uart_device->SR & USART_FLAG_RXNE)
  153. {
  154. ch = uart->uart_device->DR & 0xff;
  155. }
  156. return ch;
  157. }
  158. /**
  159. * Serial port receive idle process. This need add to uart idle ISR.
  160. *
  161. * @param serial serial device
  162. */
  163. static void dma_uart_rx_idle_isr(struct rt_serial_device *serial) {
  164. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  165. rt_size_t recv_total_index, recv_len;
  166. rt_base_t level;
  167. /* disable interrupt */
  168. level = rt_hw_interrupt_disable();
  169. recv_total_index = uart->dma.setting_recv_len - DMA_GetCurrDataCounter(uart->dma.rx_ch);
  170. recv_len = recv_total_index - uart->dma.last_recv_index;
  171. uart->dma.last_recv_index = recv_total_index;
  172. /* enable interrupt */
  173. rt_hw_interrupt_enable(level);
  174. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  175. /* read a data for clear receive idle interrupt flag */
  176. USART_ReceiveData(uart->uart_device);
  177. DMA_ClearFlag(uart->dma.rx_gl_flag);
  178. }
  179. /**
  180. * DMA receive done process. This need add to DMA receive done ISR.
  181. *
  182. * @param serial serial device
  183. */
  184. static void dma_rx_done_isr(struct rt_serial_device *serial) {
  185. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  186. rt_size_t recv_len;
  187. rt_base_t level;
  188. /* disable interrupt */
  189. level = rt_hw_interrupt_disable();
  190. recv_len = uart->dma.setting_recv_len - uart->dma.last_recv_index;
  191. /* reset last recv index */
  192. uart->dma.last_recv_index = 0;
  193. /* enable interrupt */
  194. rt_hw_interrupt_enable(level);
  195. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  196. DMA_ClearFlag(uart->dma.rx_gl_flag);
  197. }
  198. /**
  199. * Uart common interrupt process. This need add to uart ISR.
  200. *
  201. * @param serial serial device
  202. */
  203. static void uart_isr(struct rt_serial_device *serial) {
  204. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  205. RT_ASSERT(uart != RT_NULL);
  206. if(USART_GetITStatus(uart->uart_device, USART_IT_RXNE) != RESET)
  207. {
  208. if(USART_GetFlagStatus(uart->uart_device, USART_FLAG_PE) == RESET)
  209. {
  210. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  211. }
  212. /* clear interrupt */
  213. USART_ClearITPendingBit(uart->uart_device, USART_IT_RXNE);
  214. }
  215. if(USART_GetITStatus(uart->uart_device, USART_IT_IDLE) != RESET)
  216. {
  217. dma_uart_rx_idle_isr(serial);
  218. }
  219. if (USART_GetITStatus(uart->uart_device, USART_IT_TC) != RESET)
  220. {
  221. /* clear interrupt */
  222. if(serial->parent.open_flag & RT_DEVICE_FLAG_INT_TX)
  223. {
  224. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  225. }
  226. USART_ITConfig(uart->uart_device, USART_IT_TC, DISABLE);
  227. USART_ClearITPendingBit(uart->uart_device, USART_IT_TC);
  228. }
  229. if (USART_GetFlagStatus(uart->uart_device, USART_FLAG_ORE) == SET)
  230. {
  231. stm32_getc(serial);
  232. }
  233. }
  234. static const struct rt_uart_ops stm32_uart_ops =
  235. {
  236. stm32_configure,
  237. stm32_control,
  238. stm32_putc,
  239. stm32_getc,
  240. };
  241. #if defined(RT_USING_UART1)
  242. /* UART1 device driver structure */
  243. struct stm32_uart uart1 =
  244. {
  245. USART1,
  246. USART1_IRQn,
  247. {
  248. DMA1_Channel5,
  249. DMA1_FLAG_GL5,
  250. DMA1_Channel5_IRQn,
  251. 0,
  252. },
  253. };
  254. struct rt_serial_device serial1;
  255. void USART1_IRQHandler(void)
  256. {
  257. /* enter interrupt */
  258. rt_interrupt_enter();
  259. uart_isr(&serial1);
  260. /* leave interrupt */
  261. rt_interrupt_leave();
  262. }
  263. void DMA1_Channel5_IRQHandler(void) {
  264. /* enter interrupt */
  265. rt_interrupt_enter();
  266. dma_rx_done_isr(&serial1);
  267. /* leave interrupt */
  268. rt_interrupt_leave();
  269. }
  270. #endif /* RT_USING_UART1 */
  271. #if defined(RT_USING_UART2)
  272. /* UART2 device driver structure */
  273. struct stm32_uart uart2 =
  274. {
  275. USART2,
  276. USART2_IRQn,
  277. {
  278. DMA1_Channel6,
  279. DMA1_FLAG_GL6,
  280. DMA1_Channel6_IRQn,
  281. 0,
  282. },
  283. };
  284. struct rt_serial_device serial2;
  285. void USART2_IRQHandler(void)
  286. {
  287. /* enter interrupt */
  288. rt_interrupt_enter();
  289. uart_isr(&serial2);
  290. /* leave interrupt */
  291. rt_interrupt_leave();
  292. }
  293. void DMA1_Channel6_IRQHandler(void) {
  294. /* enter interrupt */
  295. rt_interrupt_enter();
  296. dma_rx_done_isr(&serial2);
  297. /* leave interrupt */
  298. rt_interrupt_leave();
  299. }
  300. #endif /* RT_USING_UART2 */
  301. #if defined(RT_USING_UART3)
  302. /* UART3 device driver structure */
  303. struct stm32_uart uart3 =
  304. {
  305. USART3,
  306. USART3_IRQn,
  307. {
  308. DMA1_Channel3,
  309. DMA1_FLAG_GL3,
  310. DMA1_Channel3_IRQn,
  311. 0,
  312. },
  313. };
  314. struct rt_serial_device serial3;
  315. void USART3_IRQHandler(void)
  316. {
  317. /* enter interrupt */
  318. rt_interrupt_enter();
  319. uart_isr(&serial3);
  320. /* leave interrupt */
  321. rt_interrupt_leave();
  322. }
  323. void DMA1_Channel3_IRQHandler(void) {
  324. /* enter interrupt */
  325. rt_interrupt_enter();
  326. dma_rx_done_isr(&serial3);
  327. /* leave interrupt */
  328. rt_interrupt_leave();
  329. }
  330. #endif /* RT_USING_UART3 */
  331. #if defined(RT_USING_UART4)
  332. /* UART4 device driver structure */
  333. struct stm32_uart uart4 =
  334. {
  335. UART4,
  336. UART4_IRQn,
  337. {
  338. DMA2_Channel3,
  339. DMA2_FLAG_GL3,
  340. DMA2_Channel3_IRQn,
  341. 0,
  342. },
  343. };
  344. struct rt_serial_device serial4;
  345. void UART4_IRQHandler(void)
  346. {
  347. /* enter interrupt */
  348. rt_interrupt_enter();
  349. uart_isr(&serial4);
  350. /* leave interrupt */
  351. rt_interrupt_leave();
  352. }
  353. void DMA2_Channel3_IRQHandler(void) {
  354. /* enter interrupt */
  355. rt_interrupt_enter();
  356. dma_rx_done_isr(&serial4);
  357. /* leave interrupt */
  358. rt_interrupt_leave();
  359. }
  360. #endif /* RT_USING_UART4 */
  361. static void RCC_Configuration(void)
  362. {
  363. #if defined(RT_USING_UART1)
  364. /* Enable UART GPIO clocks */
  365. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  366. /* Enable UART clock */
  367. RCC_APB2PeriphClockCmd(RCC_APB2Periph_USART1, ENABLE);
  368. #endif /* RT_USING_UART1 */
  369. #if defined(RT_USING_UART2)
  370. /* Enable UART GPIO clocks */
  371. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOA | RCC_APB2Periph_AFIO, ENABLE);
  372. /* Enable UART clock */
  373. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART2, ENABLE);
  374. #endif /* RT_USING_UART2 */
  375. #if defined(RT_USING_UART3)
  376. /* Enable UART GPIO clocks */
  377. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOB | RCC_APB2Periph_AFIO, ENABLE);
  378. /* Enable UART clock */
  379. RCC_APB1PeriphClockCmd(RCC_APB1Periph_USART3, ENABLE);
  380. #endif /* RT_USING_UART3 */
  381. #if defined(RT_USING_UART4)
  382. /* Enable UART GPIO clocks */
  383. RCC_APB2PeriphClockCmd(RCC_APB2Periph_GPIOC | RCC_APB2Periph_AFIO, ENABLE);
  384. /* Enable UART clock */
  385. RCC_APB1PeriphClockCmd(RCC_APB1Periph_UART4, ENABLE);
  386. #endif /* RT_USING_UART4 */
  387. }
  388. static void GPIO_Configuration(void)
  389. {
  390. GPIO_InitTypeDef GPIO_InitStructure;
  391. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_2MHz;
  392. #if defined(RT_USING_UART1)
  393. /* Configure USART Rx/tx PIN */
  394. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  395. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_RX;
  396. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  397. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  398. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_TX;
  399. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  400. #endif /* RT_USING_UART1 */
  401. #if defined(RT_USING_UART2)
  402. /* Configure USART Rx/tx PIN */
  403. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  404. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_RX;
  405. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  406. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  407. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_TX;
  408. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  409. #endif /* RT_USING_UART2 */
  410. #if defined(RT_USING_UART3)
  411. /* Configure USART Rx/tx PIN */
  412. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  413. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_RX;
  414. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  415. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  416. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_TX;
  417. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  418. #endif /* RT_USING_UART3 */
  419. #if defined(RT_USING_UART4)
  420. /* Configure USART Rx/tx PIN */
  421. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN_FLOATING;
  422. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_RX;
  423. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  424. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF_PP;
  425. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_TX;
  426. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  427. #endif /* RT_USING_UART4 */
  428. }
  429. static void NVIC_Configuration(struct stm32_uart* uart)
  430. {
  431. NVIC_InitTypeDef NVIC_InitStructure;
  432. /* Enable the USART1 Interrupt */
  433. NVIC_InitStructure.NVIC_IRQChannel = uart->irq;
  434. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  435. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 1;
  436. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  437. NVIC_Init(&NVIC_InitStructure);
  438. }
  439. static void DMA_Configuration(struct rt_serial_device *serial) {
  440. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  441. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  442. DMA_InitTypeDef DMA_InitStructure;
  443. NVIC_InitTypeDef NVIC_InitStructure;
  444. uart->dma.setting_recv_len = serial->config.bufsz;
  445. /* enable transmit idle interrupt */
  446. USART_ITConfig(uart->uart_device, USART_IT_IDLE , ENABLE);
  447. /* DMA clock enable */
  448. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA1, ENABLE);
  449. RCC_AHBPeriphClockCmd(RCC_AHBPeriph_DMA2, ENABLE);
  450. /* rx dma config */
  451. DMA_DeInit(uart->dma.rx_ch);
  452. DMA_InitStructure.DMA_PeripheralBaseAddr = (uint32_t)&(uart->uart_device->DR);
  453. DMA_InitStructure.DMA_MemoryBaseAddr = (uint32_t) rx_fifo->buffer;
  454. DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralSRC;
  455. DMA_InitStructure.DMA_BufferSize = serial->config.bufsz;
  456. DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
  457. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
  458. DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
  459. DMA_InitStructure.DMA_MemoryDataSize = DMA_MemoryDataSize_Byte;
  460. DMA_InitStructure.DMA_Mode = DMA_Mode_Circular;
  461. DMA_InitStructure.DMA_Priority = DMA_Priority_High;
  462. DMA_InitStructure.DMA_M2M = DMA_M2M_Disable;
  463. DMA_Init(uart->dma.rx_ch, &DMA_InitStructure);
  464. DMA_ClearFlag(uart->dma.rx_gl_flag);
  465. DMA_ITConfig(uart->dma.rx_ch, DMA_IT_TC, ENABLE);
  466. USART_DMACmd(uart->uart_device, USART_DMAReq_Rx, ENABLE);
  467. DMA_Cmd(uart->dma.rx_ch, ENABLE);
  468. /* rx dma interrupt config */
  469. NVIC_InitStructure.NVIC_IRQChannel = uart->dma.rx_irq_ch;
  470. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  471. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;
  472. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  473. NVIC_Init(&NVIC_InitStructure);
  474. }
  475. void rt_hw_usart_init(void)
  476. {
  477. struct stm32_uart* uart;
  478. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  479. RCC_Configuration();
  480. GPIO_Configuration();
  481. #if defined(RT_USING_UART1)
  482. uart = &uart1;
  483. config.baud_rate = BAUD_RATE_115200;
  484. serial1.ops = &stm32_uart_ops;
  485. serial1.config = config;
  486. NVIC_Configuration(uart);
  487. /* register UART1 device */
  488. rt_hw_serial_register(&serial1, "uart1",
  489. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  490. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  491. uart);
  492. #endif /* RT_USING_UART1 */
  493. #if defined(RT_USING_UART2)
  494. uart = &uart2;
  495. config.baud_rate = BAUD_RATE_115200;
  496. serial2.ops = &stm32_uart_ops;
  497. serial2.config = config;
  498. NVIC_Configuration(uart);
  499. /* register UART2 device */
  500. rt_hw_serial_register(&serial2, "uart2",
  501. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  502. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  503. uart);
  504. #endif /* RT_USING_UART2 */
  505. #if defined(RT_USING_UART3)
  506. uart = &uart3;
  507. config.baud_rate = BAUD_RATE_115200;
  508. serial3.ops = &stm32_uart_ops;
  509. serial3.config = config;
  510. NVIC_Configuration(uart);
  511. /* register UART3 device */
  512. rt_hw_serial_register(&serial3, "uart3",
  513. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  514. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  515. uart);
  516. #endif /* RT_USING_UART3 */
  517. #if defined(RT_USING_UART4)
  518. uart = &uart4;
  519. config.baud_rate = BAUD_RATE_115200;
  520. serial4.ops = &stm32_uart_ops;
  521. serial4.config = config;
  522. NVIC_Configuration(uart);
  523. /* register UART4 device */
  524. rt_hw_serial_register(&serial4, "uart4",
  525. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX |
  526. RT_DEVICE_FLAG_INT_TX | RT_DEVICE_FLAG_DMA_RX,
  527. uart);
  528. #endif /* RT_USING_UART4 */
  529. }