stm32f4xx_ll_usb.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_usb.c
  4. * @author MCD Application Team
  5. * @version V1.6.0
  6. * @date 04-November-2016
  7. * @brief USB Low Layer HAL module driver.
  8. *
  9. * This file provides firmware functions to manage the following
  10. * functionalities of the USB Peripheral Controller:
  11. * + Initialization/de-initialization functions
  12. * + I/O operation functions
  13. * + Peripheral Control functions
  14. * + Peripheral State functions
  15. *
  16. @verbatim
  17. ==============================================================================
  18. ##### How to use this driver #####
  19. ==============================================================================
  20. [..]
  21. (#) Fill parameters of Init structure in USB_OTG_CfgTypeDef structure.
  22. (#) Call USB_CoreInit() API to initialize the USB Core peripheral.
  23. (#) The upper HAL HCD/PCD driver will call the right routines for its internal processes.
  24. @endverbatim
  25. ******************************************************************************
  26. * @attention
  27. *
  28. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  29. *
  30. * Redistribution and use in source and binary forms, with or without modification,
  31. * are permitted provided that the following conditions are met:
  32. * 1. Redistributions of source code must retain the above copyright notice,
  33. * this list of conditions and the following disclaimer.
  34. * 2. Redistributions in binary form must reproduce the above copyright notice,
  35. * this list of conditions and the following disclaimer in the documentation
  36. * and/or other materials provided with the distribution.
  37. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  38. * may be used to endorse or promote products derived from this software
  39. * without specific prior written permission.
  40. *
  41. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  42. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  43. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  44. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  45. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  46. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  47. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  48. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  49. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  50. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  51. *
  52. ******************************************************************************
  53. */
  54. /* Includes ------------------------------------------------------------------*/
  55. #include "stm32f4xx_hal.h"
  56. /** @addtogroup STM32F4xx_LL_USB_DRIVER
  57. * @{
  58. */
  59. #if defined(HAL_PCD_MODULE_ENABLED) || defined(HAL_HCD_MODULE_ENABLED)
  60. #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || \
  61. defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || \
  62. defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F446xx) || \
  63. defined(STM32F469xx) || defined(STM32F479xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || \
  64. defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
  65. /* Private typedef -----------------------------------------------------------*/
  66. /* Private define ------------------------------------------------------------*/
  67. /* Private macro -------------------------------------------------------------*/
  68. /* Private variables ---------------------------------------------------------*/
  69. /* Private function prototypes -----------------------------------------------*/
  70. /* Private functions ---------------------------------------------------------*/
  71. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx);
  72. /* Exported functions --------------------------------------------------------*/
  73. /** @defgroup LL_USB_Exported_Functions USB Low Layer Exported Functions
  74. * @{
  75. */
  76. /** @defgroup LL_USB_Group1 Initialization/de-initialization functions
  77. * @brief Initialization and Configuration functions
  78. *
  79. @verbatim
  80. ===============================================================================
  81. ##### Initialization/de-initialization functions #####
  82. ===============================================================================
  83. [..] This section provides functions allowing to:
  84. @endverbatim
  85. * @{
  86. */
  87. /**
  88. * @brief Initializes the USB Core
  89. * @param USBx: USB Instance
  90. * @param cfg : pointer to a USB_OTG_CfgTypeDef structure that contains
  91. * the configuration information for the specified USBx peripheral.
  92. * @retval HAL status
  93. */
  94. HAL_StatusTypeDef USB_CoreInit(USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  95. {
  96. if (cfg.phy_itface == USB_OTG_ULPI_PHY)
  97. {
  98. USBx->GCCFG &= ~(USB_OTG_GCCFG_PWRDWN);
  99. /* Init The ULPI Interface */
  100. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_TSDPS | USB_OTG_GUSBCFG_ULPIFSLS | USB_OTG_GUSBCFG_PHYSEL);
  101. /* Select vbus source */
  102. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_ULPIEVBUSD | USB_OTG_GUSBCFG_ULPIEVBUSI);
  103. if(cfg.use_external_vbus == 1U)
  104. {
  105. USBx->GUSBCFG |= USB_OTG_GUSBCFG_ULPIEVBUSD;
  106. }
  107. /* Reset after a PHY select */
  108. USB_CoreReset(USBx);
  109. }
  110. else /* FS interface (embedded Phy) */
  111. {
  112. /* Select FS Embedded PHY */
  113. USBx->GUSBCFG |= USB_OTG_GUSBCFG_PHYSEL;
  114. /* Reset after a PHY select and set Host mode */
  115. USB_CoreReset(USBx);
  116. /* Deactivate the power down*/
  117. USBx->GCCFG = USB_OTG_GCCFG_PWRDWN;
  118. }
  119. if(cfg.dma_enable == ENABLE)
  120. {
  121. USBx->GAHBCFG |= USB_OTG_GAHBCFG_DMAEN;
  122. }
  123. return HAL_OK;
  124. }
  125. /**
  126. * @brief USB_EnableGlobalInt
  127. * Enables the controller's Global Int in the AHB Config reg
  128. * @param USBx : Selected device
  129. * @retval HAL status
  130. */
  131. HAL_StatusTypeDef USB_EnableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  132. {
  133. USBx->GAHBCFG |= USB_OTG_GAHBCFG_GINT;
  134. return HAL_OK;
  135. }
  136. /**
  137. * @brief USB_DisableGlobalInt
  138. * Disable the controller's Global Int in the AHB Config reg
  139. * @param USBx : Selected device
  140. * @retval HAL status
  141. */
  142. HAL_StatusTypeDef USB_DisableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  143. {
  144. USBx->GAHBCFG &= ~USB_OTG_GAHBCFG_GINT;
  145. return HAL_OK;
  146. }
  147. /**
  148. * @brief USB_SetCurrentMode : Set functional mode
  149. * @param USBx : Selected device
  150. * @param mode : current core mode
  151. * This parameter can be one of these values:
  152. * @arg USB_OTG_DEVICE_MODE: Peripheral mode
  153. * @arg USB_OTG_HOST_MODE: Host mode
  154. * @arg USB_OTG_DRD_MODE: Dual Role Device mode
  155. * @retval HAL status
  156. */
  157. HAL_StatusTypeDef USB_SetCurrentMode(USB_OTG_GlobalTypeDef *USBx , USB_OTG_ModeTypeDef mode)
  158. {
  159. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_FHMOD | USB_OTG_GUSBCFG_FDMOD);
  160. if ( mode == USB_OTG_HOST_MODE)
  161. {
  162. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FHMOD;
  163. }
  164. else if ( mode == USB_OTG_DEVICE_MODE)
  165. {
  166. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FDMOD;
  167. }
  168. HAL_Delay(50U);
  169. return HAL_OK;
  170. }
  171. /**
  172. * @brief USB_DevInit : Initializes the USB_OTG controller registers
  173. * for device mode
  174. * @param USBx : Selected device
  175. * @param cfg : pointer to a USB_OTG_CfgTypeDef structure that contains
  176. * the configuration information for the specified USBx peripheral.
  177. * @retval HAL status
  178. */
  179. HAL_StatusTypeDef USB_DevInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  180. {
  181. uint32_t i = 0U;
  182. /*Activate VBUS Sensing B */
  183. #if defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || \
  184. defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
  185. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  186. if (cfg.vbus_sensing_enable == 0U)
  187. {
  188. /* Deactivate VBUS Sensing B */
  189. USBx->GCCFG &= ~USB_OTG_GCCFG_VBDEN;
  190. /* B-peripheral session valid override enable*/
  191. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOEN;
  192. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOVAL;
  193. }
  194. #else
  195. USBx->GCCFG |= USB_OTG_GCCFG_VBUSBSEN;
  196. if (cfg.vbus_sensing_enable == 0U)
  197. {
  198. USBx->GCCFG |= USB_OTG_GCCFG_NOVBUSSENS;
  199. }
  200. #endif /* STM32F446xx || STM32F469xx || STM32F479xx || STM32F412Zx || STM32F412Rx || STM32F412Vx || STM32F412Cx || STM32F413xx || STM32F423xx */
  201. /* Restart the Phy Clock */
  202. USBx_PCGCCTL = 0U;
  203. /* Device mode configuration */
  204. USBx_DEVICE->DCFG |= DCFG_FRAME_INTERVAL_80;
  205. if(cfg.phy_itface == USB_OTG_ULPI_PHY)
  206. {
  207. if(cfg.speed == USB_OTG_SPEED_HIGH)
  208. {
  209. /* Set High speed phy */
  210. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH);
  211. }
  212. else
  213. {
  214. /* set High speed phy in Full speed mode */
  215. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH_IN_FULL);
  216. }
  217. }
  218. else
  219. {
  220. /* Set Full speed phy */
  221. USB_SetDevSpeed (USBx , USB_OTG_SPEED_FULL);
  222. }
  223. /* Flush the FIFOs */
  224. USB_FlushTxFifo(USBx , 0x10U); /* all Tx FIFOs */
  225. USB_FlushRxFifo(USBx);
  226. /* Clear all pending Device Interrupts */
  227. USBx_DEVICE->DIEPMSK = 0U;
  228. USBx_DEVICE->DOEPMSK = 0U;
  229. USBx_DEVICE->DAINT = 0xFFFFFFFFU;
  230. USBx_DEVICE->DAINTMSK = 0U;
  231. for (i = 0U; i < cfg.dev_endpoints; i++)
  232. {
  233. if ((USBx_INEP(i)->DIEPCTL & USB_OTG_DIEPCTL_EPENA) == USB_OTG_DIEPCTL_EPENA)
  234. {
  235. USBx_INEP(i)->DIEPCTL = (USB_OTG_DIEPCTL_EPDIS | USB_OTG_DIEPCTL_SNAK);
  236. }
  237. else
  238. {
  239. USBx_INEP(i)->DIEPCTL = 0U;
  240. }
  241. USBx_INEP(i)->DIEPTSIZ = 0U;
  242. USBx_INEP(i)->DIEPINT = 0xFFU;
  243. }
  244. for (i = 0U; i < cfg.dev_endpoints; i++)
  245. {
  246. if ((USBx_OUTEP(i)->DOEPCTL & USB_OTG_DOEPCTL_EPENA) == USB_OTG_DOEPCTL_EPENA)
  247. {
  248. USBx_OUTEP(i)->DOEPCTL = (USB_OTG_DOEPCTL_EPDIS | USB_OTG_DOEPCTL_SNAK);
  249. }
  250. else
  251. {
  252. USBx_OUTEP(i)->DOEPCTL = 0U;
  253. }
  254. USBx_OUTEP(i)->DOEPTSIZ = 0U;
  255. USBx_OUTEP(i)->DOEPINT = 0xFFU;
  256. }
  257. USBx_DEVICE->DIEPMSK &= ~(USB_OTG_DIEPMSK_TXFURM);
  258. if (cfg.dma_enable == 1U)
  259. {
  260. /*Set threshold parameters */
  261. USBx_DEVICE->DTHRCTL = (USB_OTG_DTHRCTL_TXTHRLEN_6 | USB_OTG_DTHRCTL_RXTHRLEN_6);
  262. USBx_DEVICE->DTHRCTL |= (USB_OTG_DTHRCTL_RXTHREN | USB_OTG_DTHRCTL_ISOTHREN | USB_OTG_DTHRCTL_NONISOTHREN);
  263. i= USBx_DEVICE->DTHRCTL;
  264. }
  265. /* Disable all interrupts. */
  266. USBx->GINTMSK = 0U;
  267. /* Clear any pending interrupts */
  268. USBx->GINTSTS = 0xBFFFFFFFU;
  269. /* Enable the common interrupts */
  270. if (cfg.dma_enable == DISABLE)
  271. {
  272. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  273. }
  274. /* Enable interrupts matching to the Device mode ONLY */
  275. USBx->GINTMSK |= (USB_OTG_GINTMSK_USBSUSPM | USB_OTG_GINTMSK_USBRST |\
  276. USB_OTG_GINTMSK_ENUMDNEM | USB_OTG_GINTMSK_IEPINT |\
  277. USB_OTG_GINTMSK_OEPINT | USB_OTG_GINTMSK_IISOIXFRM|\
  278. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  279. if(cfg.Sof_enable)
  280. {
  281. USBx->GINTMSK |= USB_OTG_GINTMSK_SOFM;
  282. }
  283. if (cfg.vbus_sensing_enable == ENABLE)
  284. {
  285. USBx->GINTMSK |= (USB_OTG_GINTMSK_SRQIM | USB_OTG_GINTMSK_OTGINT);
  286. }
  287. return HAL_OK;
  288. }
  289. /**
  290. * @brief USB_OTG_FlushTxFifo : Flush a Tx FIFO
  291. * @param USBx : Selected device
  292. * @param num : FIFO number
  293. * This parameter can be a value from 1 to 15
  294. 15 means Flush all Tx FIFOs
  295. * @retval HAL status
  296. */
  297. HAL_StatusTypeDef USB_FlushTxFifo (USB_OTG_GlobalTypeDef *USBx, uint32_t num )
  298. {
  299. uint32_t count = 0U;
  300. USBx->GRSTCTL = ( USB_OTG_GRSTCTL_TXFFLSH |(uint32_t)( num << 6));
  301. do
  302. {
  303. if (++count > 200000U)
  304. {
  305. return HAL_TIMEOUT;
  306. }
  307. }
  308. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_TXFFLSH) == USB_OTG_GRSTCTL_TXFFLSH);
  309. return HAL_OK;
  310. }
  311. /**
  312. * @brief USB_FlushRxFifo : Flush Rx FIFO
  313. * @param USBx : Selected device
  314. * @retval HAL status
  315. */
  316. HAL_StatusTypeDef USB_FlushRxFifo(USB_OTG_GlobalTypeDef *USBx)
  317. {
  318. uint32_t count = 0U;
  319. USBx->GRSTCTL = USB_OTG_GRSTCTL_RXFFLSH;
  320. do
  321. {
  322. if (++count > 200000U)
  323. {
  324. return HAL_TIMEOUT;
  325. }
  326. }
  327. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_RXFFLSH) == USB_OTG_GRSTCTL_RXFFLSH);
  328. return HAL_OK;
  329. }
  330. /**
  331. * @brief USB_SetDevSpeed :Initializes the DevSpd field of DCFG register
  332. * depending the PHY type and the enumeration speed of the device.
  333. * @param USBx : Selected device
  334. * @param speed : device speed
  335. * This parameter can be one of these values:
  336. * @arg USB_OTG_SPEED_HIGH: High speed mode
  337. * @arg USB_OTG_SPEED_HIGH_IN_FULL: High speed core in Full Speed mode
  338. * @arg USB_OTG_SPEED_FULL: Full speed mode
  339. * @arg USB_OTG_SPEED_LOW: Low speed mode
  340. * @retval Hal status
  341. */
  342. HAL_StatusTypeDef USB_SetDevSpeed(USB_OTG_GlobalTypeDef *USBx , uint8_t speed)
  343. {
  344. USBx_DEVICE->DCFG |= speed;
  345. return HAL_OK;
  346. }
  347. /**
  348. * @brief USB_GetDevSpeed :Return the Dev Speed
  349. * @param USBx : Selected device
  350. * @retval speed : device speed
  351. * This parameter can be one of these values:
  352. * @arg USB_OTG_SPEED_HIGH: High speed mode
  353. * @arg USB_OTG_SPEED_FULL: Full speed mode
  354. * @arg USB_OTG_SPEED_LOW: Low speed mode
  355. */
  356. uint8_t USB_GetDevSpeed(USB_OTG_GlobalTypeDef *USBx)
  357. {
  358. uint8_t speed = 0U;
  359. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_HS_PHY_30MHZ_OR_60MHZ)
  360. {
  361. speed = USB_OTG_SPEED_HIGH;
  362. }
  363. else if (((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_30MHZ_OR_60MHZ)||
  364. ((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_48MHZ))
  365. {
  366. speed = USB_OTG_SPEED_FULL;
  367. }
  368. else if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  369. {
  370. speed = USB_OTG_SPEED_LOW;
  371. }
  372. return speed;
  373. }
  374. /**
  375. * @brief Activate and configure an endpoint
  376. * @param USBx : Selected device
  377. * @param ep: pointer to endpoint structure
  378. * @retval HAL status
  379. */
  380. HAL_StatusTypeDef USB_ActivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  381. {
  382. if (ep->is_in == 1U)
  383. {
  384. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_IEPM & ((1U << (ep->num)));
  385. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0U)
  386. {
  387. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18U) |\
  388. ((ep->num) << 22U) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  389. }
  390. }
  391. else
  392. {
  393. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_OEPM & ((1U << (ep->num)) << 16U);
  394. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0U)
  395. {
  396. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18U) |\
  397. (USB_OTG_DIEPCTL_SD0PID_SEVNFRM)| (USB_OTG_DOEPCTL_USBAEP));
  398. }
  399. }
  400. return HAL_OK;
  401. }
  402. /**
  403. * @brief Activate and configure a dedicated endpoint
  404. * @param USBx : Selected device
  405. * @param ep: pointer to endpoint structure
  406. * @retval HAL status
  407. */
  408. HAL_StatusTypeDef USB_ActivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  409. {
  410. static __IO uint32_t debug = 0U;
  411. /* Read DEPCTLn register */
  412. if (ep->is_in == 1U)
  413. {
  414. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0U)
  415. {
  416. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18U) |\
  417. ((ep->num) << 22U) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  418. }
  419. debug |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18U) |\
  420. ((ep->num) << 22U) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  421. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_IEPM & ((1U << (ep->num)));
  422. }
  423. else
  424. {
  425. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0U)
  426. {
  427. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18U) |\
  428. ((ep->num) << 22U) | (USB_OTG_DOEPCTL_USBAEP));
  429. debug = (uint32_t)(((uint32_t )USBx) + USB_OTG_OUT_ENDPOINT_BASE + (0U)*USB_OTG_EP_REG_SIZE);
  430. debug = (uint32_t )&USBx_OUTEP(ep->num)->DOEPCTL;
  431. debug |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18U) |\
  432. ((ep->num) << 22U) | (USB_OTG_DOEPCTL_USBAEP));
  433. }
  434. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_OEPM & ((1U << (ep->num)) << 16U);
  435. }
  436. return HAL_OK;
  437. }
  438. /**
  439. * @brief De-activate and de-initialize an endpoint
  440. * @param USBx : Selected device
  441. * @param ep: pointer to endpoint structure
  442. * @retval HAL status
  443. */
  444. HAL_StatusTypeDef USB_DeactivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  445. {
  446. /* Read DEPCTLn register */
  447. if (ep->is_in == 1U)
  448. {
  449. USBx_DEVICE->DEACHMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1U << (ep->num))));
  450. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1U << (ep->num))));
  451. USBx_INEP(ep->num)->DIEPCTL &= ~ USB_OTG_DIEPCTL_USBAEP;
  452. }
  453. else
  454. {
  455. USBx_DEVICE->DEACHMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1U << (ep->num)) << 16U));
  456. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1U << (ep->num)) << 16U));
  457. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  458. }
  459. return HAL_OK;
  460. }
  461. /**
  462. * @brief De-activate and de-initialize a dedicated endpoint
  463. * @param USBx : Selected device
  464. * @param ep: pointer to endpoint structure
  465. * @retval HAL status
  466. */
  467. HAL_StatusTypeDef USB_DeactivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  468. {
  469. /* Read DEPCTLn register */
  470. if (ep->is_in == 1U)
  471. {
  472. USBx_INEP(ep->num)->DIEPCTL &= ~ USB_OTG_DIEPCTL_USBAEP;
  473. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1U << (ep->num))));
  474. }
  475. else
  476. {
  477. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  478. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1U << (ep->num)) << 16U));
  479. }
  480. return HAL_OK;
  481. }
  482. /**
  483. * @brief USB_EPStartXfer : setup and starts a transfer over an EP
  484. * @param USBx : Selected device
  485. * @param ep: pointer to endpoint structure
  486. * @param dma: USB dma enabled or disabled
  487. * This parameter can be one of these values:
  488. * 0 : DMA feature not used
  489. * 1 : DMA feature used
  490. * @retval HAL status
  491. */
  492. HAL_StatusTypeDef USB_EPStartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  493. {
  494. uint16_t pktcnt = 0U;
  495. /* IN endpoint */
  496. if (ep->is_in == 1U)
  497. {
  498. /* Zero Length Packet? */
  499. if (ep->xfer_len == 0U)
  500. {
  501. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  502. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1U << 19U)) ;
  503. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  504. }
  505. else
  506. {
  507. /* Program the transfer size and packet count
  508. * as follows: xfersize = N * maxpacket +
  509. * short_packet pktcnt = N + (short_packet
  510. * exist ? 1 : 0)
  511. */
  512. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  513. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  514. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (((ep->xfer_len + ep->maxpacket -1U)/ ep->maxpacket) << 19U)) ;
  515. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  516. if (ep->type == EP_TYPE_ISOC)
  517. {
  518. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_MULCNT);
  519. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_MULCNT & (1U << 29U));
  520. }
  521. }
  522. if (dma == 1U)
  523. {
  524. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  525. }
  526. else
  527. {
  528. if (ep->type != EP_TYPE_ISOC)
  529. {
  530. /* Enable the Tx FIFO Empty Interrupt for this EP */
  531. if (ep->xfer_len > 0U)
  532. {
  533. USBx_DEVICE->DIEPEMPMSK |= 1U << ep->num;
  534. }
  535. }
  536. }
  537. if (ep->type == EP_TYPE_ISOC)
  538. {
  539. if ((USBx_DEVICE->DSTS & ( 1U << 8U )) == 0U)
  540. {
  541. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SODDFRM;
  542. }
  543. else
  544. {
  545. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM;
  546. }
  547. }
  548. /* EP enable, IN data in FIFO */
  549. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  550. if (ep->type == EP_TYPE_ISOC)
  551. {
  552. USB_WritePacket(USBx, ep->xfer_buff, ep->num, ep->xfer_len, dma);
  553. }
  554. }
  555. else /* OUT endpoint */
  556. {
  557. /* Program the transfer size and packet count as follows:
  558. * pktcnt = N
  559. * xfersize = N * maxpacket
  560. */
  561. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  562. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  563. if (ep->xfer_len == 0U)
  564. {
  565. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & ep->maxpacket);
  566. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1U << 19U));
  567. }
  568. else
  569. {
  570. pktcnt = (ep->xfer_len + ep->maxpacket -1U)/ ep->maxpacket;
  571. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (pktcnt << 19U));
  572. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket * pktcnt));
  573. }
  574. if (dma == 1U)
  575. {
  576. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)ep->xfer_buff;
  577. }
  578. if (ep->type == EP_TYPE_ISOC)
  579. {
  580. if ((USBx_DEVICE->DSTS & ( 1U << 8U )) == 0U)
  581. {
  582. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SODDFRM;
  583. }
  584. else
  585. {
  586. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM;
  587. }
  588. }
  589. /* EP enable */
  590. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  591. }
  592. return HAL_OK;
  593. }
  594. /**
  595. * @brief USB_EP0StartXfer : setup and starts a transfer over the EP 0
  596. * @param USBx : Selected device
  597. * @param ep: pointer to endpoint structure
  598. * @param dma: USB dma enabled or disabled
  599. * This parameter can be one of these values:
  600. * 0 : DMA feature not used
  601. * 1 : DMA feature used
  602. * @retval HAL status
  603. */
  604. HAL_StatusTypeDef USB_EP0StartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  605. {
  606. /* IN endpoint */
  607. if (ep->is_in == 1U)
  608. {
  609. /* Zero Length Packet? */
  610. if (ep->xfer_len == 0U)
  611. {
  612. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  613. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1U << 19U)) ;
  614. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  615. }
  616. else
  617. {
  618. /* Program the transfer size and packet count
  619. * as follows: xfersize = N * maxpacket +
  620. * short_packet pktcnt = N + (short_packet
  621. * exist ? 1 : 0)
  622. */
  623. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  624. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  625. if(ep->xfer_len > ep->maxpacket)
  626. {
  627. ep->xfer_len = ep->maxpacket;
  628. }
  629. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1U << 19U)) ;
  630. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  631. }
  632. if (dma == 1)
  633. {
  634. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  635. }
  636. else
  637. {
  638. /* Enable the Tx FIFO Empty Interrupt for this EP */
  639. if (ep->xfer_len > 0U)
  640. {
  641. USBx_DEVICE->DIEPEMPMSK |= 1U << (ep->num);
  642. }
  643. }
  644. /* EP enable, IN data in FIFO */
  645. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  646. }
  647. else /* OUT endpoint */
  648. {
  649. /* Program the transfer size and packet count as follows:
  650. * pktcnt = N
  651. * xfersize = N * maxpacket
  652. */
  653. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  654. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  655. if (ep->xfer_len > 0U)
  656. {
  657. ep->xfer_len = ep->maxpacket;
  658. }
  659. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1U << 19U));
  660. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket));
  661. if (dma == 1U)
  662. {
  663. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)(ep->xfer_buff);
  664. }
  665. /* EP enable */
  666. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  667. }
  668. return HAL_OK;
  669. }
  670. /**
  671. * @brief USB_WritePacket : Writes a packet into the Tx FIFO associated
  672. * with the EP/channel
  673. * @param USBx : Selected device
  674. * @param src : pointer to source buffer
  675. * @param ch_ep_num : endpoint or host channel number
  676. * @param len : Number of bytes to write
  677. * @param dma: USB dma enabled or disabled
  678. * This parameter can be one of these values:
  679. * 0 : DMA feature not used
  680. * 1 : DMA feature used
  681. * @retval HAL status
  682. */
  683. HAL_StatusTypeDef USB_WritePacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *src, uint8_t ch_ep_num, uint16_t len, uint8_t dma)
  684. {
  685. uint32_t count32b = 0U , i = 0U;
  686. if (dma == 0U)
  687. {
  688. count32b = (len + 3U) / 4U;
  689. for (i = 0U; i < count32b; i++, src += 4U)
  690. {
  691. USBx_DFIFO(ch_ep_num) = *((__packed uint32_t *)src);
  692. }
  693. }
  694. return HAL_OK;
  695. }
  696. /**
  697. * @brief USB_ReadPacket : read a packet from the Tx FIFO associated
  698. * with the EP/channel
  699. * @param USBx : Selected device
  700. * @param src : source pointer
  701. * @param ch_ep_num : endpoint or host channel number
  702. * @param len : Number of bytes to read
  703. * @param dma: USB dma enabled or disabled
  704. * This parameter can be one of these values:
  705. * 0 : DMA feature not used
  706. * 1 : DMA feature used
  707. * @retval pointer to destination buffer
  708. */
  709. void *USB_ReadPacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *dest, uint16_t len)
  710. {
  711. uint32_t i=0U;
  712. uint32_t count32b = (len + 3U) / 4U;
  713. for ( i = 0U; i < count32b; i++, dest += 4U )
  714. {
  715. *(__packed uint32_t *)dest = USBx_DFIFO(0U);
  716. }
  717. return ((void *)dest);
  718. }
  719. /**
  720. * @brief USB_EPSetStall : set a stall condition over an EP
  721. * @param USBx : Selected device
  722. * @param ep: pointer to endpoint structure
  723. * @retval HAL status
  724. */
  725. HAL_StatusTypeDef USB_EPSetStall(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep)
  726. {
  727. if (ep->is_in == 1U)
  728. {
  729. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_EPENA) == 0U)
  730. {
  731. USBx_INEP(ep->num)->DIEPCTL &= ~(USB_OTG_DIEPCTL_EPDIS);
  732. }
  733. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_STALL;
  734. }
  735. else
  736. {
  737. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_EPENA) == 0U)
  738. {
  739. USBx_OUTEP(ep->num)->DOEPCTL &= ~(USB_OTG_DOEPCTL_EPDIS);
  740. }
  741. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_STALL;
  742. }
  743. return HAL_OK;
  744. }
  745. /**
  746. * @brief USB_EPClearStall : Clear a stall condition over an EP
  747. * @param USBx : Selected device
  748. * @param ep: pointer to endpoint structure
  749. * @retval HAL status
  750. */
  751. HAL_StatusTypeDef USB_EPClearStall(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  752. {
  753. if (ep->is_in == 1U)
  754. {
  755. USBx_INEP(ep->num)->DIEPCTL &= ~USB_OTG_DIEPCTL_STALL;
  756. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  757. {
  758. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  759. }
  760. }
  761. else
  762. {
  763. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_STALL;
  764. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  765. {
  766. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  767. }
  768. }
  769. return HAL_OK;
  770. }
  771. /**
  772. * @brief USB_StopDevice : Stop the usb device mode
  773. * @param USBx : Selected device
  774. * @retval HAL status
  775. */
  776. HAL_StatusTypeDef USB_StopDevice(USB_OTG_GlobalTypeDef *USBx)
  777. {
  778. uint32_t i;
  779. /* Clear Pending interrupt */
  780. for (i = 0U; i < 15U ; i++)
  781. {
  782. USBx_INEP(i)->DIEPINT = 0xFFU;
  783. USBx_OUTEP(i)->DOEPINT = 0xFFU;
  784. }
  785. USBx_DEVICE->DAINT = 0xFFFFFFFFU;
  786. /* Clear interrupt masks */
  787. USBx_DEVICE->DIEPMSK = 0U;
  788. USBx_DEVICE->DOEPMSK = 0U;
  789. USBx_DEVICE->DAINTMSK = 0U;
  790. /* Flush the FIFO */
  791. USB_FlushRxFifo(USBx);
  792. USB_FlushTxFifo(USBx , 0x10U);
  793. return HAL_OK;
  794. }
  795. /**
  796. * @brief USB_SetDevAddress : Stop the usb device mode
  797. * @param USBx : Selected device
  798. * @param address : new device address to be assigned
  799. * This parameter can be a value from 0 to 255
  800. * @retval HAL status
  801. */
  802. HAL_StatusTypeDef USB_SetDevAddress (USB_OTG_GlobalTypeDef *USBx, uint8_t address)
  803. {
  804. USBx_DEVICE->DCFG &= ~ (USB_OTG_DCFG_DAD);
  805. USBx_DEVICE->DCFG |= (address << 4U) & USB_OTG_DCFG_DAD ;
  806. return HAL_OK;
  807. }
  808. /**
  809. * @brief USB_DevConnect : Connect the USB device by enabling the pull-up/pull-down
  810. * @param USBx : Selected device
  811. * @retval HAL status
  812. */
  813. HAL_StatusTypeDef USB_DevConnect (USB_OTG_GlobalTypeDef *USBx)
  814. {
  815. USBx_DEVICE->DCTL &= ~USB_OTG_DCTL_SDIS ;
  816. HAL_Delay(3U);
  817. return HAL_OK;
  818. }
  819. /**
  820. * @brief USB_DevDisconnect : Disconnect the USB device by disabling the pull-up/pull-down
  821. * @param USBx : Selected device
  822. * @retval HAL status
  823. */
  824. HAL_StatusTypeDef USB_DevDisconnect (USB_OTG_GlobalTypeDef *USBx)
  825. {
  826. USBx_DEVICE->DCTL |= USB_OTG_DCTL_SDIS ;
  827. HAL_Delay(3U);
  828. return HAL_OK;
  829. }
  830. /**
  831. * @brief USB_ReadInterrupts: return the global USB interrupt status
  832. * @param USBx : Selected device
  833. * @retval HAL status
  834. */
  835. uint32_t USB_ReadInterrupts (USB_OTG_GlobalTypeDef *USBx)
  836. {
  837. uint32_t v = 0U;
  838. v = USBx->GINTSTS;
  839. v &= USBx->GINTMSK;
  840. return v;
  841. }
  842. /**
  843. * @brief USB_ReadDevAllOutEpInterrupt: return the USB device OUT endpoints interrupt status
  844. * @param USBx : Selected device
  845. * @retval HAL status
  846. */
  847. uint32_t USB_ReadDevAllOutEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  848. {
  849. uint32_t v;
  850. v = USBx_DEVICE->DAINT;
  851. v &= USBx_DEVICE->DAINTMSK;
  852. return ((v & 0xffff0000U) >> 16U);
  853. }
  854. /**
  855. * @brief USB_ReadDevAllInEpInterrupt: return the USB device IN endpoints interrupt status
  856. * @param USBx : Selected device
  857. * @retval HAL status
  858. */
  859. uint32_t USB_ReadDevAllInEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  860. {
  861. uint32_t v;
  862. v = USBx_DEVICE->DAINT;
  863. v &= USBx_DEVICE->DAINTMSK;
  864. return ((v & 0xFFFFU));
  865. }
  866. /**
  867. * @brief Returns Device OUT EP Interrupt register
  868. * @param USBx : Selected device
  869. * @param epnum : endpoint number
  870. * This parameter can be a value from 0 to 15
  871. * @retval Device OUT EP Interrupt register
  872. */
  873. uint32_t USB_ReadDevOutEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  874. {
  875. uint32_t v;
  876. v = USBx_OUTEP(epnum)->DOEPINT;
  877. v &= USBx_DEVICE->DOEPMSK;
  878. return v;
  879. }
  880. /**
  881. * @brief Returns Device IN EP Interrupt register
  882. * @param USBx : Selected device
  883. * @param epnum : endpoint number
  884. * This parameter can be a value from 0 to 15
  885. * @retval Device IN EP Interrupt register
  886. */
  887. uint32_t USB_ReadDevInEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  888. {
  889. uint32_t v, msk, emp;
  890. msk = USBx_DEVICE->DIEPMSK;
  891. emp = USBx_DEVICE->DIEPEMPMSK;
  892. msk |= ((emp >> epnum) & 0x1U) << 7U;
  893. v = USBx_INEP(epnum)->DIEPINT & msk;
  894. return v;
  895. }
  896. /**
  897. * @brief USB_ClearInterrupts: clear a USB interrupt
  898. * @param USBx : Selected device
  899. * @param interrupt : interrupt flag
  900. * @retval None
  901. */
  902. void USB_ClearInterrupts (USB_OTG_GlobalTypeDef *USBx, uint32_t interrupt)
  903. {
  904. USBx->GINTSTS |= interrupt;
  905. }
  906. /**
  907. * @brief Returns USB core mode
  908. * @param USBx : Selected device
  909. * @retval return core mode : Host or Device
  910. * This parameter can be one of these values:
  911. * 0 : Host
  912. * 1 : Device
  913. */
  914. uint32_t USB_GetMode(USB_OTG_GlobalTypeDef *USBx)
  915. {
  916. return ((USBx->GINTSTS ) & 0x1U);
  917. }
  918. /**
  919. * @brief Activate EP0 for Setup transactions
  920. * @param USBx : Selected device
  921. * @retval HAL status
  922. */
  923. HAL_StatusTypeDef USB_ActivateSetup (USB_OTG_GlobalTypeDef *USBx)
  924. {
  925. /* Set the MPS of the IN EP based on the enumeration speed */
  926. USBx_INEP(0U)->DIEPCTL &= ~USB_OTG_DIEPCTL_MPSIZ;
  927. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  928. {
  929. USBx_INEP(0U)->DIEPCTL |= 3U;
  930. }
  931. USBx_DEVICE->DCTL |= USB_OTG_DCTL_CGINAK;
  932. return HAL_OK;
  933. }
  934. /**
  935. * @brief Prepare the EP0 to start the first control setup
  936. * @param USBx : Selected device
  937. * @param dma: USB dma enabled or disabled
  938. * This parameter can be one of these values:
  939. * 0 : DMA feature not used
  940. * 1 : DMA feature used
  941. * @param psetup : pointer to setup packet
  942. * @retval HAL status
  943. */
  944. HAL_StatusTypeDef USB_EP0_OutStart(USB_OTG_GlobalTypeDef *USBx, uint8_t dma, uint8_t *psetup)
  945. {
  946. USBx_OUTEP(0U)->DOEPTSIZ = 0U;
  947. USBx_OUTEP(0U)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1U << 19U)) ;
  948. USBx_OUTEP(0U)->DOEPTSIZ |= (3U * 8U);
  949. USBx_OUTEP(0U)->DOEPTSIZ |= USB_OTG_DOEPTSIZ_STUPCNT;
  950. if (dma == 1U)
  951. {
  952. USBx_OUTEP(0U)->DOEPDMA = (uint32_t)psetup;
  953. /* EP enable */
  954. USBx_OUTEP(0U)->DOEPCTL = 0x80008000U;
  955. }
  956. return HAL_OK;
  957. }
  958. /**
  959. * @brief Reset the USB Core (needed after USB clock settings change)
  960. * @param USBx : Selected device
  961. * @retval HAL status
  962. */
  963. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx)
  964. {
  965. uint32_t count = 0U;
  966. /* Wait for AHB master IDLE state. */
  967. do
  968. {
  969. if (++count > 200000U)
  970. {
  971. return HAL_TIMEOUT;
  972. }
  973. }
  974. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_AHBIDL) == 0U);
  975. /* Core Soft Reset */
  976. count = 0U;
  977. USBx->GRSTCTL |= USB_OTG_GRSTCTL_CSRST;
  978. do
  979. {
  980. if (++count > 200000U)
  981. {
  982. return HAL_TIMEOUT;
  983. }
  984. }
  985. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_CSRST) == USB_OTG_GRSTCTL_CSRST);
  986. return HAL_OK;
  987. }
  988. /**
  989. * @brief USB_HostInit : Initializes the USB OTG controller registers
  990. * for Host mode
  991. * @param USBx : Selected device
  992. * @param cfg : pointer to a USB_OTG_CfgTypeDef structure that contains
  993. * the configuration information for the specified USBx peripheral.
  994. * @retval HAL status
  995. */
  996. HAL_StatusTypeDef USB_HostInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  997. {
  998. uint32_t i;
  999. /* Restart the Phy Clock */
  1000. USBx_PCGCCTL = 0U;
  1001. /* Activate VBUS Sensing B */
  1002. #if defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx) || defined(STM32F412Zx) || defined(STM32F412Vx) || \
  1003. defined(STM32F412Rx) || defined(STM32F412Cx) || defined(STM32F413xx) || defined(STM32F423xx)
  1004. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  1005. #else
  1006. USBx->GCCFG &=~ (USB_OTG_GCCFG_VBUSASEN);
  1007. USBx->GCCFG &=~ (USB_OTG_GCCFG_VBUSBSEN);
  1008. USBx->GCCFG |= USB_OTG_GCCFG_NOVBUSSENS;
  1009. #endif /* STM32F446xx || STM32F469xx || STM32F479xx || STM32F412Zx || STM32F412Rx || STM32F412Vx || STM32F412Cx || STM32F413xx || STM32F423xx */
  1010. /* Disable the FS/LS support mode only */
  1011. if((cfg.speed == USB_OTG_SPEED_FULL)&&
  1012. (USBx != USB_OTG_FS))
  1013. {
  1014. USBx_HOST->HCFG |= USB_OTG_HCFG_FSLSS;
  1015. }
  1016. else
  1017. {
  1018. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSS);
  1019. }
  1020. /* Make sure the FIFOs are flushed. */
  1021. USB_FlushTxFifo(USBx, 0x10U); /* all Tx FIFOs */
  1022. USB_FlushRxFifo(USBx);
  1023. /* Clear all pending HC Interrupts */
  1024. for (i = 0U; i < cfg.Host_channels; i++)
  1025. {
  1026. USBx_HC(i)->HCINT = 0xFFFFFFFFU;
  1027. USBx_HC(i)->HCINTMSK = 0U;
  1028. }
  1029. /* Enable VBUS driving */
  1030. USB_DriveVbus(USBx, 1U);
  1031. HAL_Delay(200U);
  1032. /* Disable all interrupts. */
  1033. USBx->GINTMSK = 0U;
  1034. /* Clear any pending interrupts */
  1035. USBx->GINTSTS = 0xFFFFFFFFU;
  1036. if(USBx == USB_OTG_FS)
  1037. {
  1038. /* set Rx FIFO size */
  1039. USBx->GRXFSIZ = (uint32_t )0x80U;
  1040. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x60U << 16U)& USB_OTG_NPTXFD) | 0x80U);
  1041. USBx->HPTXFSIZ = (uint32_t )(((0x40U << 16U)& USB_OTG_HPTXFSIZ_PTXFD) | 0xE0U);
  1042. }
  1043. else
  1044. {
  1045. /* set Rx FIFO size */
  1046. USBx->GRXFSIZ = (uint32_t )0x200U;
  1047. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x100U << 16U)& USB_OTG_NPTXFD) | 0x200U);
  1048. USBx->HPTXFSIZ = (uint32_t )(((0xE0U << 16U)& USB_OTG_HPTXFSIZ_PTXFD) | 0x300U);
  1049. }
  1050. /* Enable the common interrupts */
  1051. if (cfg.dma_enable == DISABLE)
  1052. {
  1053. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  1054. }
  1055. /* Enable interrupts matching to the Host mode ONLY */
  1056. USBx->GINTMSK |= (USB_OTG_GINTMSK_PRTIM | USB_OTG_GINTMSK_HCIM |\
  1057. USB_OTG_GINTMSK_SOFM |USB_OTG_GINTSTS_DISCINT|\
  1058. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  1059. return HAL_OK;
  1060. }
  1061. /**
  1062. * @brief USB_InitFSLSPClkSel : Initializes the FSLSPClkSel field of the
  1063. * HCFG register on the PHY type and set the right frame interval
  1064. * @param USBx : Selected device
  1065. * @param freq : clock frequency
  1066. * This parameter can be one of these values:
  1067. * HCFG_48_MHZ : Full Speed 48 MHz Clock
  1068. * HCFG_6_MHZ : Low Speed 6 MHz Clock
  1069. * @retval HAL status
  1070. */
  1071. HAL_StatusTypeDef USB_InitFSLSPClkSel(USB_OTG_GlobalTypeDef *USBx , uint8_t freq)
  1072. {
  1073. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSPCS);
  1074. USBx_HOST->HCFG |= (freq & USB_OTG_HCFG_FSLSPCS);
  1075. if (freq == HCFG_48_MHZ)
  1076. {
  1077. USBx_HOST->HFIR = (uint32_t)48000U;
  1078. }
  1079. else if (freq == HCFG_6_MHZ)
  1080. {
  1081. USBx_HOST->HFIR = (uint32_t)6000U;
  1082. }
  1083. return HAL_OK;
  1084. }
  1085. /**
  1086. * @brief USB_OTG_ResetPort : Reset Host Port
  1087. * @param USBx : Selected device
  1088. * @retval HAL status
  1089. * @note (1)The application must wait at least 10 ms
  1090. * before clearing the reset bit.
  1091. */
  1092. HAL_StatusTypeDef USB_ResetPort(USB_OTG_GlobalTypeDef *USBx)
  1093. {
  1094. __IO uint32_t hprt0;
  1095. hprt0 = USBx_HPRT0;
  1096. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |\
  1097. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG );
  1098. USBx_HPRT0 = (USB_OTG_HPRT_PRST | hprt0);
  1099. HAL_Delay (10U); /* See Note #1 */
  1100. USBx_HPRT0 = ((~USB_OTG_HPRT_PRST) & hprt0);
  1101. return HAL_OK;
  1102. }
  1103. /**
  1104. * @brief USB_DriveVbus : activate or de-activate vbus
  1105. * @param state : VBUS state
  1106. * This parameter can be one of these values:
  1107. * 0 : VBUS Active
  1108. * 1 : VBUS Inactive
  1109. * @retval HAL status
  1110. */
  1111. HAL_StatusTypeDef USB_DriveVbus (USB_OTG_GlobalTypeDef *USBx, uint8_t state)
  1112. {
  1113. __IO uint32_t hprt0;
  1114. hprt0 = USBx_HPRT0;
  1115. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |\
  1116. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG );
  1117. if (((hprt0 & USB_OTG_HPRT_PPWR) == 0U) && (state == 1U))
  1118. {
  1119. USBx_HPRT0 = (USB_OTG_HPRT_PPWR | hprt0);
  1120. }
  1121. if (((hprt0 & USB_OTG_HPRT_PPWR) == USB_OTG_HPRT_PPWR) && (state == 0U))
  1122. {
  1123. USBx_HPRT0 = ((~USB_OTG_HPRT_PPWR) & hprt0);
  1124. }
  1125. return HAL_OK;
  1126. }
  1127. /**
  1128. * @brief Return Host Core speed
  1129. * @param USBx : Selected device
  1130. * @retval speed : Host speed
  1131. * This parameter can be one of these values:
  1132. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1133. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1134. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1135. */
  1136. uint32_t USB_GetHostSpeed (USB_OTG_GlobalTypeDef *USBx)
  1137. {
  1138. __IO uint32_t hprt0;
  1139. hprt0 = USBx_HPRT0;
  1140. return ((hprt0 & USB_OTG_HPRT_PSPD) >> 17U);
  1141. }
  1142. /**
  1143. * @brief Return Host Current Frame number
  1144. * @param USBx : Selected device
  1145. * @retval current frame number
  1146. */
  1147. uint32_t USB_GetCurrentFrame (USB_OTG_GlobalTypeDef *USBx)
  1148. {
  1149. return (USBx_HOST->HFNUM & USB_OTG_HFNUM_FRNUM);
  1150. }
  1151. /**
  1152. * @brief Initialize a host channel
  1153. * @param USBx : Selected device
  1154. * @param ch_num : Channel number
  1155. * This parameter can be a value from 1 to 15
  1156. * @param epnum : Endpoint number
  1157. * This parameter can be a value from 1 to 15
  1158. * @param dev_address : Current device address
  1159. * This parameter can be a value from 0 to 255
  1160. * @param speed : Current device speed
  1161. * This parameter can be one of these values:
  1162. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1163. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1164. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1165. * @param ep_type : Endpoint Type
  1166. * This parameter can be one of these values:
  1167. * @arg EP_TYPE_CTRL: Control type
  1168. * @arg EP_TYPE_ISOC: Isochronous type
  1169. * @arg EP_TYPE_BULK: Bulk type
  1170. * @arg EP_TYPE_INTR: Interrupt type
  1171. * @param mps : Max Packet Size
  1172. * This parameter can be a value from 0 to32K
  1173. * @retval HAL state
  1174. */
  1175. HAL_StatusTypeDef USB_HC_Init(USB_OTG_GlobalTypeDef *USBx,
  1176. uint8_t ch_num,
  1177. uint8_t epnum,
  1178. uint8_t dev_address,
  1179. uint8_t speed,
  1180. uint8_t ep_type,
  1181. uint16_t mps)
  1182. {
  1183. /* Clear old interrupt conditions for this host channel. */
  1184. USBx_HC(ch_num)->HCINT = 0xFFFFFFFFU;
  1185. /* Enable channel interrupts required for this transfer. */
  1186. switch (ep_type)
  1187. {
  1188. case EP_TYPE_CTRL:
  1189. case EP_TYPE_BULK:
  1190. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1191. USB_OTG_HCINTMSK_STALLM |\
  1192. USB_OTG_HCINTMSK_TXERRM |\
  1193. USB_OTG_HCINTMSK_DTERRM |\
  1194. USB_OTG_HCINTMSK_AHBERR |\
  1195. USB_OTG_HCINTMSK_NAKM ;
  1196. if (epnum & 0x80U)
  1197. {
  1198. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1199. }
  1200. else
  1201. {
  1202. if(USBx != USB_OTG_FS)
  1203. {
  1204. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1205. }
  1206. }
  1207. break;
  1208. case EP_TYPE_INTR:
  1209. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1210. USB_OTG_HCINTMSK_STALLM |\
  1211. USB_OTG_HCINTMSK_TXERRM |\
  1212. USB_OTG_HCINTMSK_DTERRM |\
  1213. USB_OTG_HCINTMSK_NAKM |\
  1214. USB_OTG_HCINTMSK_AHBERR |\
  1215. USB_OTG_HCINTMSK_FRMORM ;
  1216. if (epnum & 0x80U)
  1217. {
  1218. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1219. }
  1220. break;
  1221. case EP_TYPE_ISOC:
  1222. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1223. USB_OTG_HCINTMSK_ACKM |\
  1224. USB_OTG_HCINTMSK_AHBERR |\
  1225. USB_OTG_HCINTMSK_FRMORM ;
  1226. if (epnum & 0x80U)
  1227. {
  1228. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_TXERRM | USB_OTG_HCINTMSK_BBERRM);
  1229. }
  1230. break;
  1231. }
  1232. /* Enable the top level host channel interrupt. */
  1233. USBx_HOST->HAINTMSK |= (1 << ch_num);
  1234. /* Make sure host channel interrupts are enabled. */
  1235. USBx->GINTMSK |= USB_OTG_GINTMSK_HCIM;
  1236. /* Program the HCCHAR register */
  1237. USBx_HC(ch_num)->HCCHAR = (((dev_address << 22U) & USB_OTG_HCCHAR_DAD) |\
  1238. (((epnum & 0x7FU)<< 11U) & USB_OTG_HCCHAR_EPNUM)|\
  1239. ((((epnum & 0x80U) == 0x80U)<< 15U) & USB_OTG_HCCHAR_EPDIR)|\
  1240. (((speed == USB_OTG_SPEED_LOW)<< 17U) & USB_OTG_HCCHAR_LSDEV)|\
  1241. ((ep_type << 18U) & USB_OTG_HCCHAR_EPTYP)|\
  1242. (mps & USB_OTG_HCCHAR_MPSIZ));
  1243. if (ep_type == EP_TYPE_INTR)
  1244. {
  1245. USBx_HC(ch_num)->HCCHAR |= USB_OTG_HCCHAR_ODDFRM ;
  1246. }
  1247. return HAL_OK;
  1248. }
  1249. /**
  1250. * @brief Start a transfer over a host channel
  1251. * @param USBx : Selected device
  1252. * @param hc : pointer to host channel structure
  1253. * @param dma: USB dma enabled or disabled
  1254. * This parameter can be one of these values:
  1255. * 0 : DMA feature not used
  1256. * 1 : DMA feature used
  1257. * @retval HAL state
  1258. */
  1259. #if defined (__CC_ARM) /*!< ARM Compiler */
  1260. #pragma O0
  1261. #elif defined (__GNUC__) /*!< GNU Compiler */
  1262. #pragma GCC optimize ("O0")
  1263. #endif /* __CC_ARM */
  1264. HAL_StatusTypeDef USB_HC_StartXfer(USB_OTG_GlobalTypeDef *USBx, USB_OTG_HCTypeDef *hc, uint8_t dma)
  1265. {
  1266. uint8_t is_oddframe = 0U;
  1267. uint16_t len_words = 0U;
  1268. uint16_t num_packets = 0U;
  1269. uint16_t max_hc_pkt_count = 256U;
  1270. uint32_t tmpreg = 0U;
  1271. if((USBx != USB_OTG_FS) && (hc->speed == USB_OTG_SPEED_HIGH))
  1272. {
  1273. if((dma == 0U) && (hc->do_ping == 1U))
  1274. {
  1275. USB_DoPing(USBx, hc->ch_num);
  1276. return HAL_OK;
  1277. }
  1278. else if(dma == 1U)
  1279. {
  1280. USBx_HC(hc->ch_num)->HCINTMSK &= ~(USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1281. hc->do_ping = 0U;
  1282. }
  1283. }
  1284. /* Compute the expected number of packets associated to the transfer */
  1285. if (hc->xfer_len > 0U)
  1286. {
  1287. num_packets = (hc->xfer_len + hc->max_packet - 1U) / hc->max_packet;
  1288. if (num_packets > max_hc_pkt_count)
  1289. {
  1290. num_packets = max_hc_pkt_count;
  1291. hc->xfer_len = num_packets * hc->max_packet;
  1292. }
  1293. }
  1294. else
  1295. {
  1296. num_packets = 1U;
  1297. }
  1298. if (hc->ep_is_in)
  1299. {
  1300. hc->xfer_len = num_packets * hc->max_packet;
  1301. }
  1302. /* Initialize the HCTSIZn register */
  1303. USBx_HC(hc->ch_num)->HCTSIZ = (((hc->xfer_len) & USB_OTG_HCTSIZ_XFRSIZ)) |\
  1304. ((num_packets << 19U) & USB_OTG_HCTSIZ_PKTCNT) |\
  1305. (((hc->data_pid) << 29U) & USB_OTG_HCTSIZ_DPID);
  1306. if (dma)
  1307. {
  1308. /* xfer_buff MUST be 32-bits aligned */
  1309. USBx_HC(hc->ch_num)->HCDMA = (uint32_t)hc->xfer_buff;
  1310. }
  1311. is_oddframe = (USBx_HOST->HFNUM & 0x01U) ? 0U : 1U;
  1312. USBx_HC(hc->ch_num)->HCCHAR &= ~USB_OTG_HCCHAR_ODDFRM;
  1313. USBx_HC(hc->ch_num)->HCCHAR |= (is_oddframe << 29U);
  1314. /* Set host channel enable */
  1315. tmpreg = USBx_HC(hc->ch_num)->HCCHAR;
  1316. tmpreg &= ~USB_OTG_HCCHAR_CHDIS;
  1317. tmpreg |= USB_OTG_HCCHAR_CHENA;
  1318. USBx_HC(hc->ch_num)->HCCHAR = tmpreg;
  1319. if (dma == 0U) /* Slave mode */
  1320. {
  1321. if((hc->ep_is_in == 0U) && (hc->xfer_len > 0U))
  1322. {
  1323. switch(hc->ep_type)
  1324. {
  1325. /* Non periodic transfer */
  1326. case EP_TYPE_CTRL:
  1327. case EP_TYPE_BULK:
  1328. len_words = (hc->xfer_len + 3U) / 4U;
  1329. /* check if there is enough space in FIFO space */
  1330. if(len_words > (USBx->HNPTXSTS & 0xFFFFU))
  1331. {
  1332. /* need to process data in nptxfempty interrupt */
  1333. USBx->GINTMSK |= USB_OTG_GINTMSK_NPTXFEM;
  1334. }
  1335. break;
  1336. /* Periodic transfer */
  1337. case EP_TYPE_INTR:
  1338. case EP_TYPE_ISOC:
  1339. len_words = (hc->xfer_len + 3U) / 4U;
  1340. /* check if there is enough space in FIFO space */
  1341. if(len_words > (USBx_HOST->HPTXSTS & 0xFFFFU)) /* split the transfer */
  1342. {
  1343. /* need to process data in ptxfempty interrupt */
  1344. USBx->GINTMSK |= USB_OTG_GINTMSK_PTXFEM;
  1345. }
  1346. break;
  1347. default:
  1348. break;
  1349. }
  1350. /* Write packet into the Tx FIFO. */
  1351. USB_WritePacket(USBx, hc->xfer_buff, hc->ch_num, hc->xfer_len, 0);
  1352. }
  1353. }
  1354. return HAL_OK;
  1355. }
  1356. /**
  1357. * @brief Read all host channel interrupts status
  1358. * @param USBx : Selected device
  1359. * @retval HAL state
  1360. */
  1361. uint32_t USB_HC_ReadInterrupt (USB_OTG_GlobalTypeDef *USBx)
  1362. {
  1363. return ((USBx_HOST->HAINT) & 0xFFFFU);
  1364. }
  1365. /**
  1366. * @brief Halt a host channel
  1367. * @param USBx : Selected device
  1368. * @param hc_num : Host Channel number
  1369. * This parameter can be a value from 1 to 15
  1370. * @retval HAL state
  1371. */
  1372. HAL_StatusTypeDef USB_HC_Halt(USB_OTG_GlobalTypeDef *USBx , uint8_t hc_num)
  1373. {
  1374. uint32_t count = 0U;
  1375. /* Check for space in the request queue to issue the halt. */
  1376. if (((((USBx_HC(hc_num)->HCCHAR) & USB_OTG_HCCHAR_EPTYP) >> 18) == HCCHAR_CTRL) || (((((USBx_HC(hc_num)->HCCHAR) &
  1377. USB_OTG_HCCHAR_EPTYP) >> 18) == HCCHAR_BULK)))
  1378. {
  1379. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1380. if ((USBx->HNPTXSTS & 0xFF0000U) == 0U)
  1381. {
  1382. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1383. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1384. do
  1385. {
  1386. if (++count > 1000U)
  1387. {
  1388. break;
  1389. }
  1390. }
  1391. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1392. }
  1393. else
  1394. {
  1395. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1396. }
  1397. }
  1398. else
  1399. {
  1400. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1401. if ((USBx_HOST->HPTXSTS & 0xFFFFU) == 0U)
  1402. {
  1403. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1404. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1405. do
  1406. {
  1407. if (++count > 1000U)
  1408. {
  1409. break;
  1410. }
  1411. }
  1412. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1413. }
  1414. else
  1415. {
  1416. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1417. }
  1418. }
  1419. return HAL_OK;
  1420. }
  1421. /**
  1422. * @brief Initiate Do Ping protocol
  1423. * @param USBx : Selected device
  1424. * @param hc_num : Host Channel number
  1425. * This parameter can be a value from 1 to 15
  1426. * @retval HAL state
  1427. */
  1428. HAL_StatusTypeDef USB_DoPing(USB_OTG_GlobalTypeDef *USBx , uint8_t ch_num)
  1429. {
  1430. uint8_t num_packets = 1U;
  1431. uint32_t tmpreg = 0U;
  1432. USBx_HC(ch_num)->HCTSIZ = ((num_packets << 19U) & USB_OTG_HCTSIZ_PKTCNT) |\
  1433. USB_OTG_HCTSIZ_DOPING;
  1434. /* Set host channel enable */
  1435. tmpreg = USBx_HC(ch_num)->HCCHAR;
  1436. tmpreg &= ~USB_OTG_HCCHAR_CHDIS;
  1437. tmpreg |= USB_OTG_HCCHAR_CHENA;
  1438. USBx_HC(ch_num)->HCCHAR = tmpreg;
  1439. return HAL_OK;
  1440. }
  1441. /**
  1442. * @brief Stop Host Core
  1443. * @param USBx : Selected device
  1444. * @retval HAL state
  1445. */
  1446. HAL_StatusTypeDef USB_StopHost(USB_OTG_GlobalTypeDef *USBx)
  1447. {
  1448. uint8_t i;
  1449. uint32_t count = 0U;
  1450. uint32_t value;
  1451. USB_DisableGlobalInt(USBx);
  1452. /* Flush FIFO */
  1453. USB_FlushTxFifo(USBx, 0x10U);
  1454. USB_FlushRxFifo(USBx);
  1455. /* Flush out any leftover queued requests. */
  1456. for (i = 0U; i <= 15U; i++)
  1457. {
  1458. value = USBx_HC(i)->HCCHAR ;
  1459. value |= USB_OTG_HCCHAR_CHDIS;
  1460. value &= ~USB_OTG_HCCHAR_CHENA;
  1461. value &= ~USB_OTG_HCCHAR_EPDIR;
  1462. USBx_HC(i)->HCCHAR = value;
  1463. }
  1464. /* Halt all channels to put them into a known state. */
  1465. for (i = 0U; i <= 15U; i++)
  1466. {
  1467. value = USBx_HC(i)->HCCHAR ;
  1468. value |= USB_OTG_HCCHAR_CHDIS;
  1469. value |= USB_OTG_HCCHAR_CHENA;
  1470. value &= ~USB_OTG_HCCHAR_EPDIR;
  1471. USBx_HC(i)->HCCHAR = value;
  1472. do
  1473. {
  1474. if (++count > 1000U)
  1475. {
  1476. break;
  1477. }
  1478. }
  1479. while ((USBx_HC(i)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1480. }
  1481. /* Clear any pending Host interrupts */
  1482. USBx_HOST->HAINT = 0xFFFFFFFFU;
  1483. USBx->GINTSTS = 0xFFFFFFFFU;
  1484. USB_EnableGlobalInt(USBx);
  1485. return HAL_OK;
  1486. }
  1487. /**
  1488. * @}
  1489. */
  1490. #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||
  1491. STM32F401xC || STM32F401xE || STM32F411xE || STM32F446xx || STM32F469xx || STM32F479xx || STM32F412Zx || STM32F412Rx ||
  1492. STM32F412Vx || STM32F412Cx || STM32F413xx || STM32F423xx */
  1493. #endif /* defined(HAL_PCD_MODULE_ENABLED) || defined(HAL_HCD_MODULE_ENABLED) */
  1494. /**
  1495. * @}
  1496. */
  1497. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/