stm32f4xx_hal_cec.h 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_hal_cec.h
  4. * @author MCD Application Team
  5. * @version V1.6.0
  6. * @date 04-November-2016
  7. * @brief Header file of CEC HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F4xx_HAL_CEC_H
  39. #define __STM32F4xx_HAL_CEC_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. #if defined(STM32F446xx)
  44. /* Includes ------------------------------------------------------------------*/
  45. #include "stm32f4xx_hal_def.h"
  46. /** @addtogroup STM32F4xx_HAL_Driver
  47. * @{
  48. */
  49. /** @addtogroup CEC
  50. * @{
  51. */
  52. /* Exported types ------------------------------------------------------------*/
  53. /** @defgroup CEC_Exported_Types CEC Exported Types
  54. * @{
  55. */
  56. /**
  57. * @brief CEC Init Structure definition
  58. */
  59. typedef struct
  60. {
  61. uint32_t SignalFreeTime; /*!< Set SFT field, specifies the Signal Free Time.
  62. It can be one of @ref CEC_Signal_Free_Time
  63. and belongs to the set {0,...,7} where
  64. 0x0 is the default configuration
  65. else means 0.5 + (SignalFreeTime - 1) nominal data bit periods */
  66. uint32_t Tolerance; /*!< Set RXTOL bit, specifies the tolerance accepted on the received waveforms,
  67. it can be a value of @ref CEC_Tolerance : it is either CEC_STANDARD_TOLERANCE
  68. or CEC_EXTENDED_TOLERANCE */
  69. uint32_t BRERxStop; /*!< Set BRESTP bit @ref CEC_BRERxStop : specifies whether or not a Bit Rising Error stops the reception.
  70. CEC_NO_RX_STOP_ON_BRE: reception is not stopped.
  71. CEC_RX_STOP_ON_BRE: reception is stopped. */
  72. uint32_t BREErrorBitGen; /*!< Set BREGEN bit @ref CEC_BREErrorBitGen : specifies whether or not an Error-Bit is generated on the
  73. CEC line upon Bit Rising Error detection.
  74. CEC_BRE_ERRORBIT_NO_GENERATION: no error-bit generation.
  75. CEC_BRE_ERRORBIT_GENERATION: error-bit generation if BRESTP is set. */
  76. uint32_t LBPEErrorBitGen; /*!< Set LBPEGEN bit @ref CEC_LBPEErrorBitGen : specifies whether or not an Error-Bit is generated on the
  77. CEC line upon Long Bit Period Error detection.
  78. CEC_LBPE_ERRORBIT_NO_GENERATION: no error-bit generation.
  79. CEC_LBPE_ERRORBIT_GENERATION: error-bit generation. */
  80. uint32_t BroadcastMsgNoErrorBitGen; /*!< Set BRDNOGEN bit @ref CEC_BroadCastMsgErrorBitGen : allows to avoid an Error-Bit generation on the CEC line
  81. upon an error detected on a broadcast message.
  82. It supersedes BREGEN and LBPEGEN bits for a broadcast message error handling. It can take two values:
  83. 1) CEC_BROADCASTERROR_ERRORBIT_GENERATION.
  84. a) BRE detection: error-bit generation on the CEC line if BRESTP=CEC_RX_STOP_ON_BRE
  85. and BREGEN=CEC_BRE_ERRORBIT_NO_GENERATION.
  86. b) LBPE detection: error-bit generation on the CEC line
  87. if LBPGEN=CEC_LBPE_ERRORBIT_NO_GENERATION.
  88. 2) CEC_BROADCASTERROR_NO_ERRORBIT_GENERATION.
  89. no error-bit generation in case neither a) nor b) are satisfied. Additionally,
  90. there is no error-bit generation in case of Short Bit Period Error detection in
  91. a broadcast message while LSTN bit is set. */
  92. uint32_t SignalFreeTimeOption; /*!< Set SFTOP bit @ref CEC_SFT_Option : specifies when SFT timer starts.
  93. CEC_SFT_START_ON_TXSOM SFT: timer starts when TXSOM is set by software.
  94. CEC_SFT_START_ON_TX_RX_END: SFT timer starts automatically at the end of message transmission/reception. */
  95. uint32_t ListenMode; /*!< Set LSTN bit @ref CEC_Listening_Mode : specifies device listening mode. It can take two values:
  96. CEC_REDUCED_LISTENING_MODE: CEC peripheral receives only message addressed to its
  97. own address (OAR). Messages addressed to different destination are ignored.
  98. Broadcast messages are always received.
  99. CEC_FULL_LISTENING_MODE: CEC peripheral receives messages addressed to its own
  100. address (OAR) with positive acknowledge. Messages addressed to different destination
  101. are received, but without interfering with the CEC bus: no acknowledge sent. */
  102. uint16_t OwnAddress; /*!< Own addresses configuration
  103. This parameter can be a value of @ref CEC_OWN_ADDRESS */
  104. uint8_t *RxBuffer; /*!< CEC Rx buffer pointeur */
  105. }CEC_InitTypeDef;
  106. /**
  107. * @brief HAL CEC State structures definition
  108. * @note HAL CEC State value is a combination of 2 different substates: gState and RxState.
  109. * - gState contains CEC state information related to global Handle management
  110. * and also information related to Tx operations.
  111. * gState value coding follow below described bitmap :
  112. * b7 (not used)
  113. * x : Should be set to 0
  114. * b6 Error information
  115. * 0 : No Error
  116. * 1 : Error
  117. * b5 IP initilisation status
  118. * 0 : Reset (IP not initialized)
  119. * 1 : Init done (IP initialized. HAL CEC Init function already called)
  120. * b4-b3 (not used)
  121. * xx : Should be set to 00
  122. * b2 Intrinsic process state
  123. * 0 : Ready
  124. * 1 : Busy (IP busy with some configuration or internal operations)
  125. * b1 (not used)
  126. * x : Should be set to 0
  127. * b0 Tx state
  128. * 0 : Ready (no Tx operation ongoing)
  129. * 1 : Busy (Tx operation ongoing)
  130. * - RxState contains information related to Rx operations.
  131. * RxState value coding follow below described bitmap :
  132. * b7-b6 (not used)
  133. * xx : Should be set to 00
  134. * b5 IP initilisation status
  135. * 0 : Reset (IP not initialized)
  136. * 1 : Init done (IP initialized)
  137. * b4-b2 (not used)
  138. * xxx : Should be set to 000
  139. * b1 Rx state
  140. * 0 : Ready (no Rx operation ongoing)
  141. * 1 : Busy (Rx operation ongoing)
  142. * b0 (not used)
  143. * x : Should be set to 0.
  144. */
  145. typedef enum
  146. {
  147. HAL_CEC_STATE_RESET = 0x00U, /*!< Peripheral is not yet Initialized
  148. Value is allowed for gState and RxState */
  149. HAL_CEC_STATE_READY = 0x20U, /*!< Peripheral Initialized and ready for use
  150. Value is allowed for gState and RxState */
  151. HAL_CEC_STATE_BUSY = 0x24U, /*!< an internal process is ongoing
  152. Value is allowed for gState only */
  153. HAL_CEC_STATE_BUSY_RX = 0x22U, /*!< Data Reception process is ongoing
  154. Value is allowed for RxState only */
  155. HAL_CEC_STATE_BUSY_TX = 0x21U, /*!< Data Transmission process is ongoing
  156. Value is allowed for gState only */
  157. HAL_CEC_STATE_ERROR = 0x60U /*!< Error Value is allowed for gState only */
  158. }HAL_CEC_StateTypeDef;
  159. /**
  160. * @brief CEC handle Structure definition
  161. */
  162. typedef struct
  163. {
  164. CEC_TypeDef *Instance; /*!< CEC registers base address */
  165. CEC_InitTypeDef Init; /*!< CEC communication parameters */
  166. uint8_t *pTxBuffPtr; /*!< Pointer to CEC Tx transfer Buffer */
  167. uint16_t TxXferCount; /*!< CEC Tx Transfer Counter */
  168. uint16_t RxXferSize; /*!< CEC Rx Transfer size, 0: header received only */
  169. HAL_LockTypeDef Lock; /*!< Locking object */
  170. HAL_CEC_StateTypeDef gState; /*!< CEC state information related to global Handle management
  171. and also related to Tx operations.
  172. This parameter can be a value of @ref HAL_CEC_StateTypeDef */
  173. HAL_CEC_StateTypeDef RxState; /*!< CEC state information related to Rx operations.
  174. This parameter can be a value of @ref HAL_CEC_StateTypeDef */
  175. uint32_t ErrorCode; /*!< For errors handling purposes, copy of ISR register
  176. in case error is reported */
  177. }CEC_HandleTypeDef;
  178. /**
  179. * @}
  180. */
  181. /* Exported constants --------------------------------------------------------*/
  182. /** @defgroup CEC_Exported_Constants CEC Exported Constants
  183. * @{
  184. */
  185. /** @defgroup CEC_Error_Code CEC Error Code
  186. * @{
  187. */
  188. #define HAL_CEC_ERROR_NONE ((uint32_t)0x00000000U)/*!< no error */
  189. #define HAL_CEC_ERROR_RXOVR CEC_ISR_RXOVR /*!< CEC Rx-Overrun */
  190. #define HAL_CEC_ERROR_BRE CEC_ISR_BRE /*!< CEC Rx Bit Rising Error */
  191. #define HAL_CEC_ERROR_SBPE CEC_ISR_SBPE /*!< CEC Rx Short Bit period Error */
  192. #define HAL_CEC_ERROR_LBPE CEC_ISR_LBPE /*!< CEC Rx Long Bit period Error */
  193. #define HAL_CEC_ERROR_RXACKE CEC_ISR_RXACKE /*!< CEC Rx Missing Acknowledge */
  194. #define HAL_CEC_ERROR_ARBLST CEC_ISR_ARBLST /*!< CEC Arbitration Lost */
  195. #define HAL_CEC_ERROR_TXUDR CEC_ISR_TXUDR /*!< CEC Tx-Buffer Underrun */
  196. #define HAL_CEC_ERROR_TXERR CEC_ISR_TXERR /*!< CEC Tx-Error */
  197. #define HAL_CEC_ERROR_TXACKE CEC_ISR_TXACKE /*!< CEC Tx Missing Acknowledge */
  198. /**
  199. * @}
  200. */
  201. /** @defgroup CEC_Signal_Free_Time CEC Signal Free Time setting parameter
  202. * @{
  203. */
  204. #define CEC_DEFAULT_SFT ((uint32_t)0x00000000U)
  205. #define CEC_0_5_BITPERIOD_SFT ((uint32_t)0x00000001U)
  206. #define CEC_1_5_BITPERIOD_SFT ((uint32_t)0x00000002U)
  207. #define CEC_2_5_BITPERIOD_SFT ((uint32_t)0x00000003U)
  208. #define CEC_3_5_BITPERIOD_SFT ((uint32_t)0x00000004U)
  209. #define CEC_4_5_BITPERIOD_SFT ((uint32_t)0x00000005U)
  210. #define CEC_5_5_BITPERIOD_SFT ((uint32_t)0x00000006U)
  211. #define CEC_6_5_BITPERIOD_SFT ((uint32_t)0x00000007U)
  212. /**
  213. * @}
  214. */
  215. /** @defgroup CEC_Tolerance CEC Receiver Tolerance
  216. * @{
  217. */
  218. #define CEC_STANDARD_TOLERANCE ((uint32_t)0x00000000U)
  219. #define CEC_EXTENDED_TOLERANCE ((uint32_t)CEC_CFGR_RXTOL)
  220. /**
  221. * @}
  222. */
  223. /** @defgroup CEC_BRERxStop CEC Reception Stop on Error
  224. * @{
  225. */
  226. #define CEC_NO_RX_STOP_ON_BRE ((uint32_t)0x00000000U)
  227. #define CEC_RX_STOP_ON_BRE ((uint32_t)CEC_CFGR_BRESTP)
  228. /**
  229. * @}
  230. */
  231. /** @defgroup CEC_BREErrorBitGen CEC Error Bit Generation if Bit Rise Error reported
  232. * @{
  233. */
  234. #define CEC_BRE_ERRORBIT_NO_GENERATION ((uint32_t)0x00000000U)
  235. #define CEC_BRE_ERRORBIT_GENERATION ((uint32_t)CEC_CFGR_BREGEN)
  236. /**
  237. * @}
  238. */
  239. /** @defgroup CEC_LBPEErrorBitGen CEC Error Bit Generation if Long Bit Period Error reported
  240. * @{
  241. */
  242. #define CEC_LBPE_ERRORBIT_NO_GENERATION ((uint32_t)0x00000000U)
  243. #define CEC_LBPE_ERRORBIT_GENERATION ((uint32_t)CEC_CFGR_LBPEGEN)
  244. /**
  245. * @}
  246. */
  247. /** @defgroup CEC_BroadCastMsgErrorBitGen CEC Error Bit Generation on Broadcast message
  248. * @{
  249. */
  250. #define CEC_BROADCASTERROR_ERRORBIT_GENERATION ((uint32_t)0x00000000U)
  251. #define CEC_BROADCASTERROR_NO_ERRORBIT_GENERATION ((uint32_t)CEC_CFGR_BRDNOGEN)
  252. /**
  253. * @}
  254. */
  255. /** @defgroup CEC_SFT_Option CEC Signal Free Time start option
  256. * @{
  257. */
  258. #define CEC_SFT_START_ON_TXSOM ((uint32_t)0x00000000U)
  259. #define CEC_SFT_START_ON_TX_RX_END ((uint32_t)CEC_CFGR_SFTOPT)
  260. /**
  261. * @}
  262. */
  263. /** @defgroup CEC_Listening_Mode CEC Listening mode option
  264. * @{
  265. */
  266. #define CEC_REDUCED_LISTENING_MODE ((uint32_t)0x00000000U)
  267. #define CEC_FULL_LISTENING_MODE ((uint32_t)CEC_CFGR_LSTN)
  268. /**
  269. * @}
  270. */
  271. /** @defgroup CEC_OAR_Position CEC Device Own Address position in CEC CFGR register
  272. * @{
  273. */
  274. #define CEC_CFGR_OAR_LSB_POS ((uint32_t) 16U)
  275. /**
  276. * @}
  277. */
  278. /** @defgroup CEC_Initiator_Position CEC Initiator logical address position in message header
  279. * @{
  280. */
  281. #define CEC_INITIATOR_LSB_POS ((uint32_t) 4U)
  282. /**
  283. * @}
  284. */
  285. /** @defgroup CEC_OWN_ADDRESS CEC Own Address
  286. * @{
  287. */
  288. #define CEC_OWN_ADDRESS_NONE ((uint16_t) 0x0000U) /* Reset value */
  289. #define CEC_OWN_ADDRESS_0 ((uint16_t) 0x0001U) /* Logical Address 0 */
  290. #define CEC_OWN_ADDRESS_1 ((uint16_t) 0x0002U) /* Logical Address 1 */
  291. #define CEC_OWN_ADDRESS_2 ((uint16_t) 0x0004U) /* Logical Address 2 */
  292. #define CEC_OWN_ADDRESS_3 ((uint16_t) 0x0008U) /* Logical Address 3 */
  293. #define CEC_OWN_ADDRESS_4 ((uint16_t) 0x0010U) /* Logical Address 4 */
  294. #define CEC_OWN_ADDRESS_5 ((uint16_t) 0x0020U) /* Logical Address 5 */
  295. #define CEC_OWN_ADDRESS_6 ((uint16_t) 0x0040U) /* Logical Address 6 */
  296. #define CEC_OWN_ADDRESS_7 ((uint16_t) 0x0080U) /* Logical Address 7 */
  297. #define CEC_OWN_ADDRESS_8 ((uint16_t) 0x0100U) /* Logical Address 9 */
  298. #define CEC_OWN_ADDRESS_9 ((uint16_t) 0x0200U) /* Logical Address 10 */
  299. #define CEC_OWN_ADDRESS_10 ((uint16_t) 0x0400U) /* Logical Address 11 */
  300. #define CEC_OWN_ADDRESS_11 ((uint16_t) 0x0800U) /* Logical Address 12 */
  301. #define CEC_OWN_ADDRESS_12 ((uint16_t) 0x1000U) /* Logical Address 13 */
  302. #define CEC_OWN_ADDRESS_13 ((uint16_t) 0x2000U) /* Logical Address 14 */
  303. #define CEC_OWN_ADDRESS_14 ((uint16_t) 0x4000U) /* Logical Address 15 */
  304. /**
  305. * @}
  306. */
  307. /** @defgroup CEC_Interrupts_Definitions CEC Interrupts definition
  308. * @{
  309. */
  310. #define CEC_IT_TXACKE CEC_IER_TXACKEIE
  311. #define CEC_IT_TXERR CEC_IER_TXERRIE
  312. #define CEC_IT_TXUDR CEC_IER_TXUDRIE
  313. #define CEC_IT_TXEND CEC_IER_TXENDIE
  314. #define CEC_IT_TXBR CEC_IER_TXBRIE
  315. #define CEC_IT_ARBLST CEC_IER_ARBLSTIE
  316. #define CEC_IT_RXACKE CEC_IER_RXACKEIE
  317. #define CEC_IT_LBPE CEC_IER_LBPEIE
  318. #define CEC_IT_SBPE CEC_IER_SBPEIE
  319. #define CEC_IT_BRE CEC_IER_BREIE
  320. #define CEC_IT_RXOVR CEC_IER_RXOVRIE
  321. #define CEC_IT_RXEND CEC_IER_RXENDIE
  322. #define CEC_IT_RXBR CEC_IER_RXBRIE
  323. /**
  324. * @}
  325. */
  326. /** @defgroup CEC_Flags_Definitions CEC Flags definition
  327. * @{
  328. */
  329. #define CEC_FLAG_TXACKE CEC_ISR_TXACKE
  330. #define CEC_FLAG_TXERR CEC_ISR_TXERR
  331. #define CEC_FLAG_TXUDR CEC_ISR_TXUDR
  332. #define CEC_FLAG_TXEND CEC_ISR_TXEND
  333. #define CEC_FLAG_TXBR CEC_ISR_TXBR
  334. #define CEC_FLAG_ARBLST CEC_ISR_ARBLST
  335. #define CEC_FLAG_RXACKE CEC_ISR_RXACKE
  336. #define CEC_FLAG_LBPE CEC_ISR_LBPE
  337. #define CEC_FLAG_SBPE CEC_ISR_SBPE
  338. #define CEC_FLAG_BRE CEC_ISR_BRE
  339. #define CEC_FLAG_RXOVR CEC_ISR_RXOVR
  340. #define CEC_FLAG_RXEND CEC_ISR_RXEND
  341. #define CEC_FLAG_RXBR CEC_ISR_RXBR
  342. /**
  343. * @}
  344. */
  345. /** @defgroup CEC_ALL_ERROR CEC all RX or TX errors flags
  346. * @{
  347. */
  348. #define CEC_ISR_ALL_ERROR ((uint32_t)CEC_ISR_RXOVR|CEC_ISR_BRE|CEC_ISR_SBPE|CEC_ISR_LBPE|CEC_ISR_RXACKE|\
  349. CEC_ISR_ARBLST|CEC_ISR_TXUDR|CEC_ISR_TXERR|CEC_ISR_TXACKE)
  350. /**
  351. * @}
  352. */
  353. /** @defgroup CEC_IER_ALL_RX CEC all RX errors interrupts enabling flag
  354. * @{
  355. */
  356. #define CEC_IER_RX_ALL_ERR ((uint32_t)CEC_IER_RXACKEIE|CEC_IER_LBPEIE|CEC_IER_SBPEIE|CEC_IER_BREIE|CEC_IER_RXOVRIE)
  357. /**
  358. * @}
  359. */
  360. /** @defgroup CEC_IER_ALL_TX CEC all TX errors interrupts enabling flag
  361. * @{
  362. */
  363. #define CEC_IER_TX_ALL_ERR ((uint32_t)CEC_IER_TXACKEIE|CEC_IER_TXERRIE|CEC_IER_TXUDRIE|CEC_IER_ARBLSTIE)
  364. /**
  365. * @}
  366. */
  367. /**
  368. * @}
  369. */
  370. /* Exported macros -----------------------------------------------------------*/
  371. /** @defgroup CEC_Exported_Macros CEC Exported Macros
  372. * @{
  373. */
  374. /** @brief Reset CEC handle gstate & RxState
  375. * @param __HANDLE__: CEC handle.
  376. * @retval None
  377. */
  378. #define __HAL_CEC_RESET_HANDLE_STATE(__HANDLE__) do{ \
  379. (__HANDLE__)->gState = HAL_CEC_STATE_RESET; \
  380. (__HANDLE__)->RxState = HAL_CEC_STATE_RESET; \
  381. } while(0)
  382. /** @brief Checks whether or not the specified CEC interrupt flag is set.
  383. * @param __HANDLE__: specifies the CEC Handle.
  384. * @param __FLAG__: specifies the flag to check.
  385. * @arg CEC_FLAG_TXACKE: Tx Missing acknowledge Error
  386. * @arg CEC_FLAG_TXERR: Tx Error.
  387. * @arg CEC_FLAG_TXUDR: Tx-Buffer Underrun.
  388. * @arg CEC_FLAG_TXEND: End of transmission (successful transmission of the last byte).
  389. * @arg CEC_FLAG_TXBR: Tx-Byte Request.
  390. * @arg CEC_FLAG_ARBLST: Arbitration Lost
  391. * @arg CEC_FLAG_RXACKE: Rx-Missing Acknowledge
  392. * @arg CEC_FLAG_LBPE: Rx Long period Error
  393. * @arg CEC_FLAG_SBPE: Rx Short period Error
  394. * @arg CEC_FLAG_BRE: Rx Bit Rising Error
  395. * @arg CEC_FLAG_RXOVR: Rx Overrun.
  396. * @arg CEC_FLAG_RXEND: End Of Reception.
  397. * @arg CEC_FLAG_RXBR: Rx-Byte Received.
  398. * @retval ITStatus
  399. */
  400. #define __HAL_CEC_GET_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ISR & (__FLAG__))
  401. /** @brief Clears the interrupt or status flag when raised (write at 1)
  402. * @param __HANDLE__: specifies the CEC Handle.
  403. * @param __FLAG__: specifies the interrupt/status flag to clear.
  404. * This parameter can be one of the following values:
  405. * @arg CEC_FLAG_TXACKE: Tx Missing acknowledge Error
  406. * @arg CEC_FLAG_TXERR: Tx Error.
  407. * @arg CEC_FLAG_TXUDR: Tx-Buffer Underrun.
  408. * @arg CEC_FLAG_TXEND: End of transmission (successful transmission of the last byte).
  409. * @arg CEC_FLAG_TXBR: Tx-Byte Request.
  410. * @arg CEC_FLAG_ARBLST: Arbitration Lost
  411. * @arg CEC_FLAG_RXACKE: Rx-Missing Acknowledge
  412. * @arg CEC_FLAG_LBPE: Rx Long period Error
  413. * @arg CEC_FLAG_SBPE: Rx Short period Error
  414. * @arg CEC_FLAG_BRE: Rx Bit Rising Error
  415. * @arg CEC_FLAG_RXOVR: Rx Overrun.
  416. * @arg CEC_FLAG_RXEND: End Of Reception.
  417. * @arg CEC_FLAG_RXBR: Rx-Byte Received.
  418. * @retval none
  419. */
  420. #define __HAL_CEC_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->ISR |= (__FLAG__))
  421. /** @brief Enables the specified CEC interrupt.
  422. * @param __HANDLE__: specifies the CEC Handle.
  423. * @param __INTERRUPT__: specifies the CEC interrupt to enable.
  424. * This parameter can be one of the following values:
  425. * @arg CEC_IT_TXACKE: Tx Missing acknowledge Error IT Enable
  426. * @arg CEC_IT_TXERR: Tx Error IT Enable
  427. * @arg CEC_IT_TXUDR: Tx-Buffer Underrun IT Enable
  428. * @arg CEC_IT_TXEND: End of transmission IT Enable
  429. * @arg CEC_IT_TXBR: Tx-Byte Request IT Enable
  430. * @arg CEC_IT_ARBLST: Arbitration Lost IT Enable
  431. * @arg CEC_IT_RXACKE: Rx-Missing Acknowledge IT Enable
  432. * @arg CEC_IT_LBPE: Rx Long period Error IT Enable
  433. * @arg CEC_IT_SBPE: Rx Short period Error IT Enable
  434. * @arg CEC_IT_BRE: Rx Bit Rising Error IT Enable
  435. * @arg CEC_IT_RXOVR: Rx Overrun IT Enable
  436. * @arg CEC_IT_RXEND: End Of Reception IT Enable
  437. * @arg CEC_IT_RXBR: Rx-Byte Received IT Enable
  438. * @retval none
  439. */
  440. #define __HAL_CEC_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->IER |= (__INTERRUPT__))
  441. /** @brief Disables the specified CEC interrupt.
  442. * @param __HANDLE__: specifies the CEC Handle.
  443. * @param __INTERRUPT__: specifies the CEC interrupt to disable.
  444. * This parameter can be one of the following values:
  445. * @arg CEC_IT_TXACKE: Tx Missing acknowledge Error IT Enable
  446. * @arg CEC_IT_TXERR: Tx Error IT Enable
  447. * @arg CEC_IT_TXUDR: Tx-Buffer Underrun IT Enable
  448. * @arg CEC_IT_TXEND: End of transmission IT Enable
  449. * @arg CEC_IT_TXBR: Tx-Byte Request IT Enable
  450. * @arg CEC_IT_ARBLST: Arbitration Lost IT Enable
  451. * @arg CEC_IT_RXACKE: Rx-Missing Acknowledge IT Enable
  452. * @arg CEC_IT_LBPE: Rx Long period Error IT Enable
  453. * @arg CEC_IT_SBPE: Rx Short period Error IT Enable
  454. * @arg CEC_IT_BRE: Rx Bit Rising Error IT Enable
  455. * @arg CEC_IT_RXOVR: Rx Overrun IT Enable
  456. * @arg CEC_IT_RXEND: End Of Reception IT Enable
  457. * @arg CEC_IT_RXBR: Rx-Byte Received IT Enable
  458. * @retval none
  459. */
  460. #define __HAL_CEC_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->IER &= (~(__INTERRUPT__)))
  461. /** @brief Checks whether or not the specified CEC interrupt is enabled.
  462. * @param __HANDLE__: specifies the CEC Handle.
  463. * @param __INTERRUPT__: specifies the CEC interrupt to check.
  464. * This parameter can be one of the following values:
  465. * @arg CEC_IT_TXACKE: Tx Missing acknowledge Error IT Enable
  466. * @arg CEC_IT_TXERR: Tx Error IT Enable
  467. * @arg CEC_IT_TXUDR: Tx-Buffer Underrun IT Enable
  468. * @arg CEC_IT_TXEND: End of transmission IT Enable
  469. * @arg CEC_IT_TXBR: Tx-Byte Request IT Enable
  470. * @arg CEC_IT_ARBLST: Arbitration Lost IT Enable
  471. * @arg CEC_IT_RXACKE: Rx-Missing Acknowledge IT Enable
  472. * @arg CEC_IT_LBPE: Rx Long period Error IT Enable
  473. * @arg CEC_IT_SBPE: Rx Short period Error IT Enable
  474. * @arg CEC_IT_BRE: Rx Bit Rising Error IT Enable
  475. * @arg CEC_IT_RXOVR: Rx Overrun IT Enable
  476. * @arg CEC_IT_RXEND: End Of Reception IT Enable
  477. * @arg CEC_IT_RXBR: Rx-Byte Received IT Enable
  478. * @retval FlagStatus
  479. */
  480. #define __HAL_CEC_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->IER & (__INTERRUPT__))
  481. /** @brief Enables the CEC device
  482. * @param __HANDLE__: specifies the CEC Handle.
  483. * @retval none
  484. */
  485. #define __HAL_CEC_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR |= CEC_CR_CECEN)
  486. /** @brief Disables the CEC device
  487. * @param __HANDLE__: specifies the CEC Handle.
  488. * @retval none
  489. */
  490. #define __HAL_CEC_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR &= ~CEC_CR_CECEN)
  491. /** @brief Set Transmission Start flag
  492. * @param __HANDLE__: specifies the CEC Handle.
  493. * @retval none
  494. */
  495. #define __HAL_CEC_FIRST_BYTE_TX_SET(__HANDLE__) ((__HANDLE__)->Instance->CR |= CEC_CR_TXSOM)
  496. /** @brief Set Transmission End flag
  497. * @param __HANDLE__: specifies the CEC Handle.
  498. * @retval none
  499. * If the CEC message consists of only one byte, TXEOM must be set before of TXSOM.
  500. */
  501. #define __HAL_CEC_LAST_BYTE_TX_SET(__HANDLE__) ((__HANDLE__)->Instance->CR |= CEC_CR_TXEOM)
  502. /** @brief Get Transmission Start flag
  503. * @param __HANDLE__: specifies the CEC Handle.
  504. * @retval FlagStatus
  505. */
  506. #define __HAL_CEC_GET_TRANSMISSION_START_FLAG(__HANDLE__) ((__HANDLE__)->Instance->CR & CEC_CR_TXSOM)
  507. /** @brief Get Transmission End flag
  508. * @param __HANDLE__: specifies the CEC Handle.
  509. * @retval FlagStatus
  510. */
  511. #define __HAL_CEC_GET_TRANSMISSION_END_FLAG(__HANDLE__) ((__HANDLE__)->Instance->CR & CEC_CR_TXEOM)
  512. /** @brief Clear OAR register
  513. * @param __HANDLE__: specifies the CEC Handle.
  514. * @retval none
  515. */
  516. #define __HAL_CEC_CLEAR_OAR(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CFGR, CEC_CFGR_OAR)
  517. /** @brief Set OAR register (without resetting previously set address in case of multi-address mode)
  518. * To reset OAR, __HAL_CEC_CLEAR_OAR() needs to be called beforehand
  519. * @param __HANDLE__: specifies the CEC Handle.
  520. * @param __ADDRESS__: Own Address value (CEC logical address is identified by bit position)
  521. * @retval none
  522. */
  523. #define __HAL_CEC_SET_OAR(__HANDLE__,__ADDRESS__) SET_BIT((__HANDLE__)->Instance->CFGR, (__ADDRESS__)<< CEC_CFGR_OAR_LSB_POS)
  524. /**
  525. * @}
  526. */
  527. /* Exported functions --------------------------------------------------------*/
  528. /** @addtogroup CEC_Exported_Functions
  529. * @{
  530. */
  531. /** @addtogroup CEC_Exported_Functions_Group1
  532. * @{
  533. */
  534. /* Initialization and de-initialization functions ****************************/
  535. HAL_StatusTypeDef HAL_CEC_Init(CEC_HandleTypeDef *hcec);
  536. HAL_StatusTypeDef HAL_CEC_DeInit(CEC_HandleTypeDef *hcec);
  537. HAL_StatusTypeDef HAL_CEC_SetDeviceAddress(CEC_HandleTypeDef *hcec, uint16_t CEC_OwnAddress);
  538. void HAL_CEC_MspInit(CEC_HandleTypeDef *hcec);
  539. void HAL_CEC_MspDeInit(CEC_HandleTypeDef *hcec);
  540. /**
  541. * @}
  542. */
  543. /** @addtogroup CEC_Exported_Functions_Group2
  544. * @{
  545. */
  546. /* I/O operation functions ***************************************************/
  547. HAL_StatusTypeDef HAL_CEC_Transmit_IT(CEC_HandleTypeDef *hcec, uint8_t InitiatorAddress,uint8_t DestinationAddress, uint8_t *pData, uint32_t Size);
  548. uint32_t HAL_CEC_GetLastReceivedFrameSize(CEC_HandleTypeDef *hcec);
  549. void HAL_CEC_ChangeRxBuffer(CEC_HandleTypeDef *hcec, uint8_t* Rxbuffer);
  550. void HAL_CEC_IRQHandler(CEC_HandleTypeDef *hcec);
  551. void HAL_CEC_TxCpltCallback(CEC_HandleTypeDef *hcec);
  552. void HAL_CEC_RxCpltCallback(CEC_HandleTypeDef *hcec, uint32_t RxFrameSize);
  553. void HAL_CEC_ErrorCallback(CEC_HandleTypeDef *hcec);
  554. /**
  555. * @}
  556. */
  557. /** @addtogroup CEC_Exported_Functions_Group3
  558. * @{
  559. */
  560. /* Peripheral State functions ************************************************/
  561. HAL_CEC_StateTypeDef HAL_CEC_GetState(CEC_HandleTypeDef *hcec);
  562. uint32_t HAL_CEC_GetError(CEC_HandleTypeDef *hcec);
  563. /**
  564. * @}
  565. */
  566. /**
  567. * @}
  568. */
  569. /* Private types -------------------------------------------------------------*/
  570. /** @defgroup CEC_Private_Types CEC Private Types
  571. * @{
  572. */
  573. /**
  574. * @}
  575. */
  576. /* Private variables ---------------------------------------------------------*/
  577. /** @defgroup CEC_Private_Variables CEC Private Variables
  578. * @{
  579. */
  580. /**
  581. * @}
  582. */
  583. /* Private constants ---------------------------------------------------------*/
  584. /** @defgroup CEC_Private_Constants CEC Private Constants
  585. * @{
  586. */
  587. /**
  588. * @}
  589. */
  590. /* Private macros ------------------------------------------------------------*/
  591. /** @defgroup CEC_Private_Macros CEC Private Macros
  592. * @{
  593. */
  594. #define IS_CEC_SIGNALFREETIME(__SFT__) ((__SFT__) <= CEC_CFGR_SFT)
  595. #define IS_CEC_TOLERANCE(__RXTOL__) (((__RXTOL__) == CEC_STANDARD_TOLERANCE) || \
  596. ((__RXTOL__) == CEC_EXTENDED_TOLERANCE))
  597. #define IS_CEC_BRERXSTOP(__BRERXSTOP__) (((__BRERXSTOP__) == CEC_NO_RX_STOP_ON_BRE) || \
  598. ((__BRERXSTOP__) == CEC_RX_STOP_ON_BRE))
  599. #define IS_CEC_BREERRORBITGEN(__ERRORBITGEN__) (((__ERRORBITGEN__) == CEC_BRE_ERRORBIT_NO_GENERATION) || \
  600. ((__ERRORBITGEN__) == CEC_BRE_ERRORBIT_GENERATION))
  601. #define IS_CEC_LBPEERRORBITGEN(__ERRORBITGEN__) (((__ERRORBITGEN__) == CEC_LBPE_ERRORBIT_NO_GENERATION) || \
  602. ((__ERRORBITGEN__) == CEC_LBPE_ERRORBIT_GENERATION))
  603. #define IS_CEC_BROADCASTERROR_NO_ERRORBIT_GENERATION(__ERRORBITGEN__) (((__ERRORBITGEN__) == CEC_BROADCASTERROR_ERRORBIT_GENERATION) || \
  604. ((__ERRORBITGEN__) == CEC_BROADCASTERROR_NO_ERRORBIT_GENERATION))
  605. #define IS_CEC_SFTOP(__SFTOP__) (((__SFTOP__) == CEC_SFT_START_ON_TXSOM) || \
  606. ((__SFTOP__) == CEC_SFT_START_ON_TX_RX_END))
  607. #define IS_CEC_LISTENING_MODE(__MODE__) (((__MODE__) == CEC_REDUCED_LISTENING_MODE) || \
  608. ((__MODE__) == CEC_FULL_LISTENING_MODE))
  609. /** @brief Check CEC message size.
  610. * The message size is the payload size: without counting the header,
  611. * it varies from 0 byte (ping operation, one header only, no payload) to
  612. * 15 bytes (1 opcode and up to 14 operands following the header).
  613. * @param __SIZE__: CEC message size.
  614. * @retval Test result (TRUE or FALSE).
  615. */
  616. #define IS_CEC_MSGSIZE(__SIZE__) ((__SIZE__) <= 0x10)
  617. /** @brief Check CEC device Own Address Register (OAR) setting.
  618. * OAR address is written in a 15-bit field within CEC_CFGR register.
  619. * @param __ADDRESS__: CEC own address.
  620. * @retval Test result (TRUE or FALSE).
  621. */
  622. #define IS_CEC_OWN_ADDRESS(__ADDRESS__) ((__ADDRESS__) <= 0x7FFFU)
  623. /** @brief Check CEC initiator or destination logical address setting.
  624. * Initiator and destination addresses are coded over 4 bits.
  625. * @param __ADDRESS__: CEC initiator or logical address.
  626. * @retval Test result (TRUE or FALSE).
  627. */
  628. #define IS_CEC_ADDRESS(__ADDRESS__) ((__ADDRESS__) <= 0x0FU)
  629. /**
  630. * @}
  631. */
  632. /* Private functions ---------------------------------------------------------*/
  633. /** @defgroup CEC_Private_Functions CEC Private Functions
  634. * @{
  635. */
  636. /**
  637. * @}
  638. */
  639. /**
  640. * @}
  641. */
  642. /**
  643. * @}
  644. */
  645. #endif /* STM32F446xx */
  646. #ifdef __cplusplus
  647. }
  648. #endif
  649. #endif /* __STM32F4xx_HAL_CEC_H */
  650. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/