stm32f4xx_ll_rcc.h 334 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_rcc.h
  4. * @author MCD Application Team
  5. * @brief Header file of RCC LL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. /* Define to prevent recursive inclusion -------------------------------------*/
  36. #ifndef __STM32F4xx_LL_RCC_H
  37. #define __STM32F4xx_LL_RCC_H
  38. #ifdef __cplusplus
  39. extern "C" {
  40. #endif
  41. /* Includes ------------------------------------------------------------------*/
  42. #include "stm32f4xx.h"
  43. /** @addtogroup STM32F4xx_LL_Driver
  44. * @{
  45. */
  46. #if defined(RCC)
  47. /** @defgroup RCC_LL RCC
  48. * @{
  49. */
  50. /* Private types -------------------------------------------------------------*/
  51. /* Private variables ---------------------------------------------------------*/
  52. /** @defgroup RCC_LL_Private_Variables RCC Private Variables
  53. * @{
  54. */
  55. #if defined(RCC_DCKCFGR_PLLSAIDIVR)
  56. static const uint8_t aRCC_PLLSAIDIVRPrescTable[4] = {2, 4, 8, 16};
  57. #endif /* RCC_DCKCFGR_PLLSAIDIVR */
  58. /**
  59. * @}
  60. */
  61. /* Private constants ---------------------------------------------------------*/
  62. /* Private macros ------------------------------------------------------------*/
  63. #if defined(USE_FULL_LL_DRIVER)
  64. /** @defgroup RCC_LL_Private_Macros RCC Private Macros
  65. * @{
  66. */
  67. /**
  68. * @}
  69. */
  70. #endif /*USE_FULL_LL_DRIVER*/
  71. /* Exported types ------------------------------------------------------------*/
  72. #if defined(USE_FULL_LL_DRIVER)
  73. /** @defgroup RCC_LL_Exported_Types RCC Exported Types
  74. * @{
  75. */
  76. /** @defgroup LL_ES_CLOCK_FREQ Clocks Frequency Structure
  77. * @{
  78. */
  79. /**
  80. * @brief RCC Clocks Frequency Structure
  81. */
  82. typedef struct
  83. {
  84. uint32_t SYSCLK_Frequency; /*!< SYSCLK clock frequency */
  85. uint32_t HCLK_Frequency; /*!< HCLK clock frequency */
  86. uint32_t PCLK1_Frequency; /*!< PCLK1 clock frequency */
  87. uint32_t PCLK2_Frequency; /*!< PCLK2 clock frequency */
  88. } LL_RCC_ClocksTypeDef;
  89. /**
  90. * @}
  91. */
  92. /**
  93. * @}
  94. */
  95. #endif /* USE_FULL_LL_DRIVER */
  96. /* Exported constants --------------------------------------------------------*/
  97. /** @defgroup RCC_LL_Exported_Constants RCC Exported Constants
  98. * @{
  99. */
  100. /** @defgroup RCC_LL_EC_OSC_VALUES Oscillator Values adaptation
  101. * @brief Defines used to adapt values of different oscillators
  102. * @note These values could be modified in the user environment according to
  103. * HW set-up.
  104. * @{
  105. */
  106. #if !defined (HSE_VALUE)
  107. #define HSE_VALUE 25000000U /*!< Value of the HSE oscillator in Hz */
  108. #endif /* HSE_VALUE */
  109. #if !defined (HSI_VALUE)
  110. #define HSI_VALUE 16000000U /*!< Value of the HSI oscillator in Hz */
  111. #endif /* HSI_VALUE */
  112. #if !defined (LSE_VALUE)
  113. #define LSE_VALUE 32768U /*!< Value of the LSE oscillator in Hz */
  114. #endif /* LSE_VALUE */
  115. #if !defined (LSI_VALUE)
  116. #define LSI_VALUE 32000U /*!< Value of the LSI oscillator in Hz */
  117. #endif /* LSI_VALUE */
  118. #if !defined (EXTERNAL_CLOCK_VALUE)
  119. #define EXTERNAL_CLOCK_VALUE 12288000U /*!< Value of the I2S_CKIN external oscillator in Hz */
  120. #endif /* EXTERNAL_CLOCK_VALUE */
  121. /**
  122. * @}
  123. */
  124. /** @defgroup RCC_LL_EC_CLEAR_FLAG Clear Flags Defines
  125. * @brief Flags defines which can be used with LL_RCC_WriteReg function
  126. * @{
  127. */
  128. #define LL_RCC_CIR_LSIRDYC RCC_CIR_LSIRDYC /*!< LSI Ready Interrupt Clear */
  129. #define LL_RCC_CIR_LSERDYC RCC_CIR_LSERDYC /*!< LSE Ready Interrupt Clear */
  130. #define LL_RCC_CIR_HSIRDYC RCC_CIR_HSIRDYC /*!< HSI Ready Interrupt Clear */
  131. #define LL_RCC_CIR_HSERDYC RCC_CIR_HSERDYC /*!< HSE Ready Interrupt Clear */
  132. #define LL_RCC_CIR_PLLRDYC RCC_CIR_PLLRDYC /*!< PLL Ready Interrupt Clear */
  133. #if defined(RCC_PLLI2S_SUPPORT)
  134. #define LL_RCC_CIR_PLLI2SRDYC RCC_CIR_PLLI2SRDYC /*!< PLLI2S Ready Interrupt Clear */
  135. #endif /* RCC_PLLI2S_SUPPORT */
  136. #if defined(RCC_PLLSAI_SUPPORT)
  137. #define LL_RCC_CIR_PLLSAIRDYC RCC_CIR_PLLSAIRDYC /*!< PLLSAI Ready Interrupt Clear */
  138. #endif /* RCC_PLLSAI_SUPPORT */
  139. #define LL_RCC_CIR_CSSC RCC_CIR_CSSC /*!< Clock Security System Interrupt Clear */
  140. /**
  141. * @}
  142. */
  143. /** @defgroup RCC_LL_EC_GET_FLAG Get Flags Defines
  144. * @brief Flags defines which can be used with LL_RCC_ReadReg function
  145. * @{
  146. */
  147. #define LL_RCC_CIR_LSIRDYF RCC_CIR_LSIRDYF /*!< LSI Ready Interrupt flag */
  148. #define LL_RCC_CIR_LSERDYF RCC_CIR_LSERDYF /*!< LSE Ready Interrupt flag */
  149. #define LL_RCC_CIR_HSIRDYF RCC_CIR_HSIRDYF /*!< HSI Ready Interrupt flag */
  150. #define LL_RCC_CIR_HSERDYF RCC_CIR_HSERDYF /*!< HSE Ready Interrupt flag */
  151. #define LL_RCC_CIR_PLLRDYF RCC_CIR_PLLRDYF /*!< PLL Ready Interrupt flag */
  152. #if defined(RCC_PLLI2S_SUPPORT)
  153. #define LL_RCC_CIR_PLLI2SRDYF RCC_CIR_PLLI2SRDYF /*!< PLLI2S Ready Interrupt flag */
  154. #endif /* RCC_PLLI2S_SUPPORT */
  155. #if defined(RCC_PLLSAI_SUPPORT)
  156. #define LL_RCC_CIR_PLLSAIRDYF RCC_CIR_PLLSAIRDYF /*!< PLLSAI Ready Interrupt flag */
  157. #endif /* RCC_PLLSAI_SUPPORT */
  158. #define LL_RCC_CIR_CSSF RCC_CIR_CSSF /*!< Clock Security System Interrupt flag */
  159. #define LL_RCC_CSR_LPWRRSTF RCC_CSR_LPWRRSTF /*!< Low-Power reset flag */
  160. #define LL_RCC_CSR_PINRSTF RCC_CSR_PINRSTF /*!< PIN reset flag */
  161. #define LL_RCC_CSR_PORRSTF RCC_CSR_PORRSTF /*!< POR/PDR reset flag */
  162. #define LL_RCC_CSR_SFTRSTF RCC_CSR_SFTRSTF /*!< Software Reset flag */
  163. #define LL_RCC_CSR_IWDGRSTF RCC_CSR_IWDGRSTF /*!< Independent Watchdog reset flag */
  164. #define LL_RCC_CSR_WWDGRSTF RCC_CSR_WWDGRSTF /*!< Window watchdog reset flag */
  165. #if defined(RCC_CSR_BORRSTF)
  166. #define LL_RCC_CSR_BORRSTF RCC_CSR_BORRSTF /*!< BOR reset flag */
  167. #endif /* RCC_CSR_BORRSTF */
  168. /**
  169. * @}
  170. */
  171. /** @defgroup RCC_LL_EC_IT IT Defines
  172. * @brief IT defines which can be used with LL_RCC_ReadReg and LL_RCC_WriteReg functions
  173. * @{
  174. */
  175. #define LL_RCC_CIR_LSIRDYIE RCC_CIR_LSIRDYIE /*!< LSI Ready Interrupt Enable */
  176. #define LL_RCC_CIR_LSERDYIE RCC_CIR_LSERDYIE /*!< LSE Ready Interrupt Enable */
  177. #define LL_RCC_CIR_HSIRDYIE RCC_CIR_HSIRDYIE /*!< HSI Ready Interrupt Enable */
  178. #define LL_RCC_CIR_HSERDYIE RCC_CIR_HSERDYIE /*!< HSE Ready Interrupt Enable */
  179. #define LL_RCC_CIR_PLLRDYIE RCC_CIR_PLLRDYIE /*!< PLL Ready Interrupt Enable */
  180. #if defined(RCC_PLLI2S_SUPPORT)
  181. #define LL_RCC_CIR_PLLI2SRDYIE RCC_CIR_PLLI2SRDYIE /*!< PLLI2S Ready Interrupt Enable */
  182. #endif /* RCC_PLLI2S_SUPPORT */
  183. #if defined(RCC_PLLSAI_SUPPORT)
  184. #define LL_RCC_CIR_PLLSAIRDYIE RCC_CIR_PLLSAIRDYIE /*!< PLLSAI Ready Interrupt Enable */
  185. #endif /* RCC_PLLSAI_SUPPORT */
  186. /**
  187. * @}
  188. */
  189. /** @defgroup RCC_LL_EC_SYS_CLKSOURCE System clock switch
  190. * @{
  191. */
  192. #define LL_RCC_SYS_CLKSOURCE_HSI RCC_CFGR_SW_HSI /*!< HSI selection as system clock */
  193. #define LL_RCC_SYS_CLKSOURCE_HSE RCC_CFGR_SW_HSE /*!< HSE selection as system clock */
  194. #define LL_RCC_SYS_CLKSOURCE_PLL RCC_CFGR_SW_PLL /*!< PLL selection as system clock */
  195. #if defined(RCC_CFGR_SW_PLLR)
  196. #define LL_RCC_SYS_CLKSOURCE_PLLR RCC_CFGR_SW_PLLR /*!< PLLR selection as system clock */
  197. #endif /* RCC_CFGR_SW_PLLR */
  198. /**
  199. * @}
  200. */
  201. /** @defgroup RCC_LL_EC_SYS_CLKSOURCE_STATUS System clock switch status
  202. * @{
  203. */
  204. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSI RCC_CFGR_SWS_HSI /*!< HSI used as system clock */
  205. #define LL_RCC_SYS_CLKSOURCE_STATUS_HSE RCC_CFGR_SWS_HSE /*!< HSE used as system clock */
  206. #define LL_RCC_SYS_CLKSOURCE_STATUS_PLL RCC_CFGR_SWS_PLL /*!< PLL used as system clock */
  207. #if defined(RCC_PLLR_SYSCLK_SUPPORT)
  208. #define LL_RCC_SYS_CLKSOURCE_STATUS_PLLR RCC_CFGR_SWS_PLLR /*!< PLLR used as system clock */
  209. #endif /* RCC_PLLR_SYSCLK_SUPPORT */
  210. /**
  211. * @}
  212. */
  213. /** @defgroup RCC_LL_EC_SYSCLK_DIV AHB prescaler
  214. * @{
  215. */
  216. #define LL_RCC_SYSCLK_DIV_1 RCC_CFGR_HPRE_DIV1 /*!< SYSCLK not divided */
  217. #define LL_RCC_SYSCLK_DIV_2 RCC_CFGR_HPRE_DIV2 /*!< SYSCLK divided by 2 */
  218. #define LL_RCC_SYSCLK_DIV_4 RCC_CFGR_HPRE_DIV4 /*!< SYSCLK divided by 4 */
  219. #define LL_RCC_SYSCLK_DIV_8 RCC_CFGR_HPRE_DIV8 /*!< SYSCLK divided by 8 */
  220. #define LL_RCC_SYSCLK_DIV_16 RCC_CFGR_HPRE_DIV16 /*!< SYSCLK divided by 16 */
  221. #define LL_RCC_SYSCLK_DIV_64 RCC_CFGR_HPRE_DIV64 /*!< SYSCLK divided by 64 */
  222. #define LL_RCC_SYSCLK_DIV_128 RCC_CFGR_HPRE_DIV128 /*!< SYSCLK divided by 128 */
  223. #define LL_RCC_SYSCLK_DIV_256 RCC_CFGR_HPRE_DIV256 /*!< SYSCLK divided by 256 */
  224. #define LL_RCC_SYSCLK_DIV_512 RCC_CFGR_HPRE_DIV512 /*!< SYSCLK divided by 512 */
  225. /**
  226. * @}
  227. */
  228. /** @defgroup RCC_LL_EC_APB1_DIV APB low-speed prescaler (APB1)
  229. * @{
  230. */
  231. #define LL_RCC_APB1_DIV_1 RCC_CFGR_PPRE1_DIV1 /*!< HCLK not divided */
  232. #define LL_RCC_APB1_DIV_2 RCC_CFGR_PPRE1_DIV2 /*!< HCLK divided by 2 */
  233. #define LL_RCC_APB1_DIV_4 RCC_CFGR_PPRE1_DIV4 /*!< HCLK divided by 4 */
  234. #define LL_RCC_APB1_DIV_8 RCC_CFGR_PPRE1_DIV8 /*!< HCLK divided by 8 */
  235. #define LL_RCC_APB1_DIV_16 RCC_CFGR_PPRE1_DIV16 /*!< HCLK divided by 16 */
  236. /**
  237. * @}
  238. */
  239. /** @defgroup RCC_LL_EC_APB2_DIV APB high-speed prescaler (APB2)
  240. * @{
  241. */
  242. #define LL_RCC_APB2_DIV_1 RCC_CFGR_PPRE2_DIV1 /*!< HCLK not divided */
  243. #define LL_RCC_APB2_DIV_2 RCC_CFGR_PPRE2_DIV2 /*!< HCLK divided by 2 */
  244. #define LL_RCC_APB2_DIV_4 RCC_CFGR_PPRE2_DIV4 /*!< HCLK divided by 4 */
  245. #define LL_RCC_APB2_DIV_8 RCC_CFGR_PPRE2_DIV8 /*!< HCLK divided by 8 */
  246. #define LL_RCC_APB2_DIV_16 RCC_CFGR_PPRE2_DIV16 /*!< HCLK divided by 16 */
  247. /**
  248. * @}
  249. */
  250. /** @defgroup RCC_LL_EC_MCOxSOURCE MCO source selection
  251. * @{
  252. */
  253. #define LL_RCC_MCO1SOURCE_HSI (uint32_t)(RCC_CFGR_MCO1|0x00000000U) /*!< HSI selection as MCO1 source */
  254. #define LL_RCC_MCO1SOURCE_LSE (uint32_t)(RCC_CFGR_MCO1|(RCC_CFGR_MCO1_0 >> 16U)) /*!< LSE selection as MCO1 source */
  255. #define LL_RCC_MCO1SOURCE_HSE (uint32_t)(RCC_CFGR_MCO1|(RCC_CFGR_MCO1_1 >> 16U)) /*!< HSE selection as MCO1 source */
  256. #define LL_RCC_MCO1SOURCE_PLLCLK (uint32_t)(RCC_CFGR_MCO1|((RCC_CFGR_MCO1_1|RCC_CFGR_MCO1_0) >> 16U)) /*!< PLLCLK selection as MCO1 source */
  257. #if defined(RCC_CFGR_MCO2)
  258. #define LL_RCC_MCO2SOURCE_SYSCLK (uint32_t)(RCC_CFGR_MCO2|0x00000000U) /*!< SYSCLK selection as MCO2 source */
  259. #define LL_RCC_MCO2SOURCE_PLLI2S (uint32_t)(RCC_CFGR_MCO2|(RCC_CFGR_MCO2_0 >> 16U)) /*!< PLLI2S selection as MCO2 source */
  260. #define LL_RCC_MCO2SOURCE_HSE (uint32_t)(RCC_CFGR_MCO2|(RCC_CFGR_MCO2_1 >> 16U)) /*!< HSE selection as MCO2 source */
  261. #define LL_RCC_MCO2SOURCE_PLLCLK (uint32_t)(RCC_CFGR_MCO2|((RCC_CFGR_MCO2_1|RCC_CFGR_MCO2_0) >> 16U)) /*!< PLLCLK selection as MCO2 source */
  262. #endif /* RCC_CFGR_MCO2 */
  263. /**
  264. * @}
  265. */
  266. /** @defgroup RCC_LL_EC_MCOx_DIV MCO prescaler
  267. * @{
  268. */
  269. #define LL_RCC_MCO1_DIV_1 (uint32_t)(RCC_CFGR_MCO1PRE|0x00000000U) /*!< MCO1 not divided */
  270. #define LL_RCC_MCO1_DIV_2 (uint32_t)(RCC_CFGR_MCO1PRE|(RCC_CFGR_MCO1PRE_2 >> 16U)) /*!< MCO1 divided by 2 */
  271. #define LL_RCC_MCO1_DIV_3 (uint32_t)(RCC_CFGR_MCO1PRE|((RCC_CFGR_MCO1PRE_2|RCC_CFGR_MCO1PRE_0) >> 16U)) /*!< MCO1 divided by 3 */
  272. #define LL_RCC_MCO1_DIV_4 (uint32_t)(RCC_CFGR_MCO1PRE|((RCC_CFGR_MCO1PRE_2|RCC_CFGR_MCO1PRE_1) >> 16U)) /*!< MCO1 divided by 4 */
  273. #define LL_RCC_MCO1_DIV_5 (uint32_t)(RCC_CFGR_MCO1PRE|(RCC_CFGR_MCO1PRE >> 16U)) /*!< MCO1 divided by 5 */
  274. #if defined(RCC_CFGR_MCO2PRE)
  275. #define LL_RCC_MCO2_DIV_1 (uint32_t)(RCC_CFGR_MCO2PRE|0x00000000U) /*!< MCO2 not divided */
  276. #define LL_RCC_MCO2_DIV_2 (uint32_t)(RCC_CFGR_MCO2PRE|(RCC_CFGR_MCO2PRE_2 >> 16U)) /*!< MCO2 divided by 2 */
  277. #define LL_RCC_MCO2_DIV_3 (uint32_t)(RCC_CFGR_MCO2PRE|((RCC_CFGR_MCO2PRE_2|RCC_CFGR_MCO2PRE_0) >> 16U)) /*!< MCO2 divided by 3 */
  278. #define LL_RCC_MCO2_DIV_4 (uint32_t)(RCC_CFGR_MCO2PRE|((RCC_CFGR_MCO2PRE_2|RCC_CFGR_MCO2PRE_1) >> 16U)) /*!< MCO2 divided by 4 */
  279. #define LL_RCC_MCO2_DIV_5 (uint32_t)(RCC_CFGR_MCO2PRE|(RCC_CFGR_MCO2PRE >> 16U)) /*!< MCO2 divided by 5 */
  280. #endif /* RCC_CFGR_MCO2PRE */
  281. /**
  282. * @}
  283. */
  284. /** @defgroup RCC_LL_EC_RTC_HSEDIV HSE prescaler for RTC clock
  285. * @{
  286. */
  287. #define LL_RCC_RTC_NOCLOCK 0x00000000U /*!< HSE not divided */
  288. #define LL_RCC_RTC_HSE_DIV_2 RCC_CFGR_RTCPRE_1 /*!< HSE clock divided by 2 */
  289. #define LL_RCC_RTC_HSE_DIV_3 (RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 3 */
  290. #define LL_RCC_RTC_HSE_DIV_4 RCC_CFGR_RTCPRE_2 /*!< HSE clock divided by 4 */
  291. #define LL_RCC_RTC_HSE_DIV_5 (RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 5 */
  292. #define LL_RCC_RTC_HSE_DIV_6 (RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 6 */
  293. #define LL_RCC_RTC_HSE_DIV_7 (RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 7 */
  294. #define LL_RCC_RTC_HSE_DIV_8 RCC_CFGR_RTCPRE_3 /*!< HSE clock divided by 8 */
  295. #define LL_RCC_RTC_HSE_DIV_9 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 9 */
  296. #define LL_RCC_RTC_HSE_DIV_10 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 10 */
  297. #define LL_RCC_RTC_HSE_DIV_11 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 11 */
  298. #define LL_RCC_RTC_HSE_DIV_12 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2) /*!< HSE clock divided by 12 */
  299. #define LL_RCC_RTC_HSE_DIV_13 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 13 */
  300. #define LL_RCC_RTC_HSE_DIV_14 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 14 */
  301. #define LL_RCC_RTC_HSE_DIV_15 (RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 15 */
  302. #define LL_RCC_RTC_HSE_DIV_16 RCC_CFGR_RTCPRE_4 /*!< HSE clock divided by 16 */
  303. #define LL_RCC_RTC_HSE_DIV_17 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 17 */
  304. #define LL_RCC_RTC_HSE_DIV_18 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 18 */
  305. #define LL_RCC_RTC_HSE_DIV_19 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 19 */
  306. #define LL_RCC_RTC_HSE_DIV_20 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_2) /*!< HSE clock divided by 20 */
  307. #define LL_RCC_RTC_HSE_DIV_21 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 21 */
  308. #define LL_RCC_RTC_HSE_DIV_22 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 22 */
  309. #define LL_RCC_RTC_HSE_DIV_23 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 23 */
  310. #define LL_RCC_RTC_HSE_DIV_24 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3) /*!< HSE clock divided by 24 */
  311. #define LL_RCC_RTC_HSE_DIV_25 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 25 */
  312. #define LL_RCC_RTC_HSE_DIV_26 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 26 */
  313. #define LL_RCC_RTC_HSE_DIV_27 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 27 */
  314. #define LL_RCC_RTC_HSE_DIV_28 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2) /*!< HSE clock divided by 28 */
  315. #define LL_RCC_RTC_HSE_DIV_29 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 29 */
  316. #define LL_RCC_RTC_HSE_DIV_30 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1) /*!< HSE clock divided by 30 */
  317. #define LL_RCC_RTC_HSE_DIV_31 (RCC_CFGR_RTCPRE_4|RCC_CFGR_RTCPRE_3|RCC_CFGR_RTCPRE_2|RCC_CFGR_RTCPRE_1|RCC_CFGR_RTCPRE_0) /*!< HSE clock divided by 31 */
  318. /**
  319. * @}
  320. */
  321. #if defined(USE_FULL_LL_DRIVER)
  322. /** @defgroup RCC_LL_EC_PERIPH_FREQUENCY Peripheral clock frequency
  323. * @{
  324. */
  325. #define LL_RCC_PERIPH_FREQUENCY_NO 0x00000000U /*!< No clock enabled for the peripheral */
  326. #define LL_RCC_PERIPH_FREQUENCY_NA 0xFFFFFFFFU /*!< Frequency cannot be provided as external clock */
  327. /**
  328. * @}
  329. */
  330. #endif /* USE_FULL_LL_DRIVER */
  331. #if defined(FMPI2C1)
  332. /** @defgroup RCC_LL_EC_FMPI2C1_CLKSOURCE Peripheral FMPI2C clock source selection
  333. * @{
  334. */
  335. #define LL_RCC_FMPI2C1_CLKSOURCE_PCLK1 0x00000000U /*!< PCLK1 clock used as FMPI2C1 clock source */
  336. #define LL_RCC_FMPI2C1_CLKSOURCE_SYSCLK RCC_DCKCFGR2_FMPI2C1SEL_0 /*!< SYSCLK clock used as FMPI2C1 clock source */
  337. #define LL_RCC_FMPI2C1_CLKSOURCE_HSI RCC_DCKCFGR2_FMPI2C1SEL_1 /*!< HSI clock used as FMPI2C1 clock source */
  338. /**
  339. * @}
  340. */
  341. #endif /* FMPI2C1 */
  342. #if defined(LPTIM1)
  343. /** @defgroup RCC_LL_EC_LPTIM1_CLKSOURCE Peripheral LPTIM clock source selection
  344. * @{
  345. */
  346. #define LL_RCC_LPTIM1_CLKSOURCE_PCLK1 0x00000000U /*!< PCLK1 clock used as LPTIM1 clock */
  347. #define LL_RCC_LPTIM1_CLKSOURCE_HSI RCC_DCKCFGR2_LPTIM1SEL_0 /*!< LSI oscillator clock used as LPTIM1 clock */
  348. #define LL_RCC_LPTIM1_CLKSOURCE_LSI RCC_DCKCFGR2_LPTIM1SEL_1 /*!< HSI oscillator clock used as LPTIM1 clock */
  349. #define LL_RCC_LPTIM1_CLKSOURCE_LSE (uint32_t)(RCC_DCKCFGR2_LPTIM1SEL_1 | RCC_DCKCFGR2_LPTIM1SEL_0) /*!< LSE oscillator clock used as LPTIM1 clock */
  350. /**
  351. * @}
  352. */
  353. #endif /* LPTIM1 */
  354. #if defined(SAI1)
  355. /** @defgroup RCC_LL_EC_SAIx_CLKSOURCE Peripheral SAI clock source selection
  356. * @{
  357. */
  358. #if defined(RCC_DCKCFGR_SAI1SRC)
  359. #define LL_RCC_SAI1_CLKSOURCE_PLLSAI (uint32_t)(RCC_DCKCFGR_SAI1SRC | 0x00000000U) /*!< PLLSAI clock used as SAI1 clock source */
  360. #define LL_RCC_SAI1_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1SRC | (RCC_DCKCFGR_SAI1SRC_0 >> 16)) /*!< PLLI2S clock used as SAI1 clock source */
  361. #define LL_RCC_SAI1_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_SAI1SRC | (RCC_DCKCFGR_SAI1SRC_1 >> 16)) /*!< PLL clock used as SAI1 clock source */
  362. #define LL_RCC_SAI1_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1SRC | (RCC_DCKCFGR_SAI1SRC >> 16)) /*!< External pin clock used as SAI1 clock source */
  363. #endif /* RCC_DCKCFGR_SAI1SRC */
  364. #if defined(RCC_DCKCFGR_SAI2SRC)
  365. #define LL_RCC_SAI2_CLKSOURCE_PLLSAI (uint32_t)(RCC_DCKCFGR_SAI2SRC | 0x00000000U) /*!< PLLSAI clock used as SAI2 clock source */
  366. #define LL_RCC_SAI2_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI2SRC | (RCC_DCKCFGR_SAI2SRC_0 >> 16)) /*!< PLLI2S clock used as SAI2 clock source */
  367. #define LL_RCC_SAI2_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_SAI2SRC | (RCC_DCKCFGR_SAI2SRC_1 >> 16)) /*!< PLL clock used as SAI2 clock source */
  368. #define LL_RCC_SAI2_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_SAI2SRC | (RCC_DCKCFGR_SAI2SRC >> 16)) /*!< PLL Main clock used as SAI2 clock source */
  369. #endif /* RCC_DCKCFGR_SAI2SRC */
  370. #if defined(RCC_DCKCFGR_SAI1ASRC)
  371. #if defined(RCC_SAI1A_PLLSOURCE_SUPPORT)
  372. #define LL_RCC_SAI1_A_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1ASRC | 0x00000000U) /*!< PLLI2S clock used as SAI1 block A clock source */
  373. #define LL_RCC_SAI1_A_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC_0 >> 16)) /*!< External pin used as SAI1 block A clock source */
  374. #define LL_RCC_SAI1_A_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC_1 >> 16)) /*!< PLL clock used as SAI1 block A clock source */
  375. #define LL_RCC_SAI1_A_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC >> 16)) /*!< PLL Main clock used as SAI1 block A clock source */
  376. #else
  377. #define LL_RCC_SAI1_A_CLKSOURCE_PLLSAI (uint32_t)(RCC_DCKCFGR_SAI1ASRC | 0x00000000U) /*!< PLLSAI clock used as SAI1 block A clock source */
  378. #define LL_RCC_SAI1_A_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC_0 >> 16)) /*!< PLLI2S clock used as SAI1 block A clock source */
  379. #define LL_RCC_SAI1_A_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1ASRC | (RCC_DCKCFGR_SAI1ASRC_1 >> 16)) /*!< External pin clock used as SAI1 block A clock source */
  380. #endif /* RCC_SAI1A_PLLSOURCE_SUPPORT */
  381. #endif /* RCC_DCKCFGR_SAI1ASRC */
  382. #if defined(RCC_DCKCFGR_SAI1BSRC)
  383. #if defined(RCC_SAI1B_PLLSOURCE_SUPPORT)
  384. #define LL_RCC_SAI1_B_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1BSRC | 0x00000000U) /*!< PLLI2S clock used as SAI1 block B clock source */
  385. #define LL_RCC_SAI1_B_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC_0 >> 16)) /*!< External pin used as SAI1 block B clock source */
  386. #define LL_RCC_SAI1_B_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC_1 >> 16)) /*!< PLL clock used as SAI1 block B clock source */
  387. #define LL_RCC_SAI1_B_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC >> 16)) /*!< PLL Main clock used as SAI1 block B clock source */
  388. #else
  389. #define LL_RCC_SAI1_B_CLKSOURCE_PLLSAI (uint32_t)(RCC_DCKCFGR_SAI1BSRC | 0x00000000U) /*!< PLLSAI clock used as SAI1 block B clock source */
  390. #define LL_RCC_SAI1_B_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC_0 >> 16)) /*!< PLLI2S clock used as SAI1 block B clock source */
  391. #define LL_RCC_SAI1_B_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_SAI1BSRC | (RCC_DCKCFGR_SAI1BSRC_1 >> 16)) /*!< External pin clock used as SAI1 block B clock source */
  392. #endif /* RCC_SAI1B_PLLSOURCE_SUPPORT */
  393. #endif /* RCC_DCKCFGR_SAI1BSRC */
  394. /**
  395. * @}
  396. */
  397. #endif /* SAI1 */
  398. #if defined(RCC_DCKCFGR_SDIOSEL) || defined(RCC_DCKCFGR2_SDIOSEL)
  399. /** @defgroup RCC_LL_EC_SDIOx_CLKSOURCE Peripheral SDIO clock source selection
  400. * @{
  401. */
  402. #define LL_RCC_SDIO_CLKSOURCE_PLL48CLK 0x00000000U /*!< PLL 48M domain clock used as SDIO clock */
  403. #if defined(RCC_DCKCFGR_SDIOSEL)
  404. #define LL_RCC_SDIO_CLKSOURCE_SYSCLK RCC_DCKCFGR_SDIOSEL /*!< System clock clock used as SDIO clock */
  405. #else
  406. #define LL_RCC_SDIO_CLKSOURCE_SYSCLK RCC_DCKCFGR2_SDIOSEL /*!< System clock clock used as SDIO clock */
  407. #endif /* RCC_DCKCFGR_SDIOSEL */
  408. /**
  409. * @}
  410. */
  411. #endif /* RCC_DCKCFGR_SDIOSEL || RCC_DCKCFGR2_SDIOSEL */
  412. #if defined(DSI)
  413. /** @defgroup RCC_LL_EC_DSI_CLKSOURCE Peripheral DSI clock source selection
  414. * @{
  415. */
  416. #define LL_RCC_DSI_CLKSOURCE_PHY 0x00000000U /*!< DSI-PHY clock used as DSI byte lane clock source */
  417. #define LL_RCC_DSI_CLKSOURCE_PLL RCC_DCKCFGR_DSISEL /*!< PLL clock used as DSI byte lane clock source */
  418. /**
  419. * @}
  420. */
  421. #endif /* DSI */
  422. #if defined(CEC)
  423. /** @defgroup RCC_LL_EC_CEC_CLKSOURCE Peripheral CEC clock source selection
  424. * @{
  425. */
  426. #define LL_RCC_CEC_CLKSOURCE_HSI_DIV488 0x00000000U /*!< HSI oscillator clock divided by 488 used as CEC clock */
  427. #define LL_RCC_CEC_CLKSOURCE_LSE RCC_DCKCFGR2_CECSEL /*!< LSE oscillator clock used as CEC clock */
  428. /**
  429. * @}
  430. */
  431. #endif /* CEC */
  432. /** @defgroup RCC_LL_EC_I2S1_CLKSOURCE Peripheral I2S clock source selection
  433. * @{
  434. */
  435. #if defined(RCC_CFGR_I2SSRC)
  436. #define LL_RCC_I2S1_CLKSOURCE_PLLI2S 0x00000000U /*!< I2S oscillator clock used as I2S1 clock */
  437. #define LL_RCC_I2S1_CLKSOURCE_PIN RCC_CFGR_I2SSRC /*!< External pin clock used as I2S1 clock */
  438. #endif /* RCC_CFGR_I2SSRC */
  439. #if defined(RCC_DCKCFGR_I2SSRC)
  440. #define LL_RCC_I2S1_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_I2SSRC | 0x00000000U) /*!< PLL clock used as I2S1 clock source */
  441. #define LL_RCC_I2S1_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_I2SSRC | (RCC_DCKCFGR_I2SSRC_0 >> 16)) /*!< External pin used as I2S1 clock source */
  442. #define LL_RCC_I2S1_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_I2SSRC | (RCC_DCKCFGR_I2SSRC_1 >> 16)) /*!< PLL Main clock used as I2S1 clock source */
  443. #endif /* RCC_DCKCFGR_I2SSRC */
  444. #if defined(RCC_DCKCFGR_I2S1SRC)
  445. #define LL_RCC_I2S1_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_I2S1SRC | 0x00000000U) /*!< PLLI2S clock used as I2S1 clock source */
  446. #define LL_RCC_I2S1_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_I2S1SRC | (RCC_DCKCFGR_I2S1SRC_0 >> 16)) /*!< External pin used as I2S1 clock source */
  447. #define LL_RCC_I2S1_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_I2S1SRC | (RCC_DCKCFGR_I2S1SRC_1 >> 16)) /*!< PLL clock used as I2S1 clock source */
  448. #define LL_RCC_I2S1_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_I2S1SRC | (RCC_DCKCFGR_I2S1SRC >> 16)) /*!< PLL Main clock used as I2S1 clock source */
  449. #endif /* RCC_DCKCFGR_I2S1SRC */
  450. #if defined(RCC_DCKCFGR_I2S2SRC)
  451. #define LL_RCC_I2S2_CLKSOURCE_PLLI2S (uint32_t)(RCC_DCKCFGR_I2S2SRC | 0x00000000U) /*!< PLLI2S clock used as I2S2 clock source */
  452. #define LL_RCC_I2S2_CLKSOURCE_PIN (uint32_t)(RCC_DCKCFGR_I2S2SRC | (RCC_DCKCFGR_I2S2SRC_0 >> 16)) /*!< External pin used as I2S2 clock source */
  453. #define LL_RCC_I2S2_CLKSOURCE_PLL (uint32_t)(RCC_DCKCFGR_I2S2SRC | (RCC_DCKCFGR_I2S2SRC_1 >> 16)) /*!< PLL clock used as I2S2 clock source */
  454. #define LL_RCC_I2S2_CLKSOURCE_PLLSRC (uint32_t)(RCC_DCKCFGR_I2S2SRC | (RCC_DCKCFGR_I2S2SRC >> 16)) /*!< PLL Main clock used as I2S2 clock source */
  455. #endif /* RCC_DCKCFGR_I2S2SRC */
  456. /**
  457. * @}
  458. */
  459. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  460. /** @defgroup RCC_LL_EC_CK48M_CLKSOURCE Peripheral 48Mhz domain clock source selection
  461. * @{
  462. */
  463. #if defined(RCC_DCKCFGR_CK48MSEL)
  464. #define LL_RCC_CK48M_CLKSOURCE_PLL 0x00000000U /*!< PLL oscillator clock used as 48Mhz domain clock */
  465. #define LL_RCC_CK48M_CLKSOURCE_PLLSAI RCC_DCKCFGR_CK48MSEL /*!< PLLSAI oscillator clock used as 48Mhz domain clock */
  466. #endif /* RCC_DCKCFGR_CK48MSEL */
  467. #if defined(RCC_DCKCFGR2_CK48MSEL)
  468. #define LL_RCC_CK48M_CLKSOURCE_PLL 0x00000000U /*!< PLL oscillator clock used as 48Mhz domain clock */
  469. #if defined(RCC_PLLSAI_SUPPORT)
  470. #define LL_RCC_CK48M_CLKSOURCE_PLLSAI RCC_DCKCFGR2_CK48MSEL /*!< PLLSAI oscillator clock used as 48Mhz domain clock */
  471. #endif /* RCC_PLLSAI_SUPPORT */
  472. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  473. #define LL_RCC_CK48M_CLKSOURCE_PLLI2S RCC_DCKCFGR2_CK48MSEL /*!< PLLI2S oscillator clock used as 48Mhz domain clock */
  474. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  475. #endif /* RCC_DCKCFGR2_CK48MSEL */
  476. /**
  477. * @}
  478. */
  479. #if defined(RNG)
  480. /** @defgroup RCC_LL_EC_RNG_CLKSOURCE Peripheral RNG clock source selection
  481. * @{
  482. */
  483. #define LL_RCC_RNG_CLKSOURCE_PLL LL_RCC_CK48M_CLKSOURCE_PLL /*!< PLL clock used as RNG clock source */
  484. #if defined(RCC_PLLSAI_SUPPORT)
  485. #define LL_RCC_RNG_CLKSOURCE_PLLSAI LL_RCC_CK48M_CLKSOURCE_PLLSAI /*!< PLLSAI clock used as RNG clock source */
  486. #endif /* RCC_PLLSAI_SUPPORT */
  487. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  488. #define LL_RCC_RNG_CLKSOURCE_PLLI2S LL_RCC_CK48M_CLKSOURCE_PLLI2S /*!< PLLI2S clock used as RNG clock source */
  489. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  490. /**
  491. * @}
  492. */
  493. #endif /* RNG */
  494. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  495. /** @defgroup RCC_LL_EC_USB_CLKSOURCE Peripheral USB clock source selection
  496. * @{
  497. */
  498. #define LL_RCC_USB_CLKSOURCE_PLL LL_RCC_CK48M_CLKSOURCE_PLL /*!< PLL clock used as USB clock source */
  499. #if defined(RCC_PLLSAI_SUPPORT)
  500. #define LL_RCC_USB_CLKSOURCE_PLLSAI LL_RCC_CK48M_CLKSOURCE_PLLSAI /*!< PLLSAI clock used as USB clock source */
  501. #endif /* RCC_PLLSAI_SUPPORT */
  502. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  503. #define LL_RCC_USB_CLKSOURCE_PLLI2S LL_RCC_CK48M_CLKSOURCE_PLLI2S /*!< PLLI2S clock used as USB clock source */
  504. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  505. /**
  506. * @}
  507. */
  508. #endif /* USB_OTG_FS || USB_OTG_HS */
  509. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  510. #if defined(DFSDM1_Channel0) || defined(DFSDM2_Channel0)
  511. /** @defgroup RCC_LL_EC_DFSDM1_AUDIO_CLKSOURCE Peripheral DFSDM Audio clock source selection
  512. * @{
  513. */
  514. #define LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S1 (uint32_t)(RCC_DCKCFGR_CKDFSDM1ASEL | 0x00000000U) /*!< I2S1 clock used as DFSDM1 Audio clock source */
  515. #define LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S2 (uint32_t)(RCC_DCKCFGR_CKDFSDM1ASEL | (RCC_DCKCFGR_CKDFSDM1ASEL << 16)) /*!< I2S2 clock used as DFSDM1 Audio clock source */
  516. #if defined(DFSDM2_Channel0)
  517. #define LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S1 (uint32_t)(RCC_DCKCFGR_CKDFSDM2ASEL | 0x00000000U) /*!< I2S1 clock used as DFSDM2 Audio clock source */
  518. #define LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S2 (uint32_t)(RCC_DCKCFGR_CKDFSDM2ASEL | (RCC_DCKCFGR_CKDFSDM2ASEL << 16)) /*!< I2S2 clock used as DFSDM2 Audio clock source */
  519. #endif /* DFSDM2_Channel0 */
  520. /**
  521. * @}
  522. */
  523. /** @defgroup RCC_LL_EC_DFSDM1_CLKSOURCE Peripheral DFSDM clock source selection
  524. * @{
  525. */
  526. #define LL_RCC_DFSDM1_CLKSOURCE_PCLK2 0x00000000U /*!< PCLK2 clock used as DFSDM1 clock */
  527. #define LL_RCC_DFSDM1_CLKSOURCE_SYSCLK RCC_DCKCFGR_CKDFSDM1SEL /*!< System clock used as DFSDM1 clock */
  528. #if defined(DFSDM2_Channel0)
  529. #define LL_RCC_DFSDM2_CLKSOURCE_PCLK2 0x00000000U /*!< PCLK2 clock used as DFSDM2 clock */
  530. #define LL_RCC_DFSDM2_CLKSOURCE_SYSCLK RCC_DCKCFGR_CKDFSDM1SEL /*!< System clock used as DFSDM2 clock */
  531. #endif /* DFSDM2_Channel0 */
  532. /**
  533. * @}
  534. */
  535. #endif /* DFSDM1_Channel0 || DFSDM2_Channel0 */
  536. #if defined(FMPI2C1)
  537. /** @defgroup RCC_LL_EC_FMPI2C1 Peripheral FMPI2C get clock source
  538. * @{
  539. */
  540. #define LL_RCC_FMPI2C1_CLKSOURCE RCC_DCKCFGR2_FMPI2C1SEL /*!< FMPI2C1 Clock source selection */
  541. /**
  542. * @}
  543. */
  544. #endif /* FMPI2C1 */
  545. #if defined(SPDIFRX)
  546. /** @defgroup RCC_LL_EC_SPDIFRX_CLKSOURCE Peripheral SPDIFRX clock source selection
  547. * @{
  548. */
  549. #define LL_RCC_SPDIFRX1_CLKSOURCE_PLL 0x00000000U /*!< PLL clock used as SPDIFRX clock source */
  550. #define LL_RCC_SPDIFRX1_CLKSOURCE_PLLI2S RCC_DCKCFGR2_SPDIFRXSEL /*!< PLLI2S clock used as SPDIFRX clock source */
  551. /**
  552. * @}
  553. */
  554. #endif /* SPDIFRX */
  555. #if defined(LPTIM1)
  556. /** @defgroup RCC_LL_EC_LPTIM1 Peripheral LPTIM get clock source
  557. * @{
  558. */
  559. #define LL_RCC_LPTIM1_CLKSOURCE RCC_DCKCFGR2_LPTIM1SEL /*!< LPTIM1 Clock source selection */
  560. /**
  561. * @}
  562. */
  563. #endif /* LPTIM1 */
  564. #if defined(SAI1)
  565. /** @defgroup RCC_LL_EC_SAIx Peripheral SAI get clock source
  566. * @{
  567. */
  568. #if defined(RCC_DCKCFGR_SAI1ASRC)
  569. #define LL_RCC_SAI1_A_CLKSOURCE RCC_DCKCFGR_SAI1ASRC /*!< SAI1 block A Clock source selection */
  570. #endif /* RCC_DCKCFGR_SAI1ASRC */
  571. #if defined(RCC_DCKCFGR_SAI1BSRC)
  572. #define LL_RCC_SAI1_B_CLKSOURCE RCC_DCKCFGR_SAI1BSRC /*!< SAI1 block B Clock source selection */
  573. #endif /* RCC_DCKCFGR_SAI1BSRC */
  574. #if defined(RCC_DCKCFGR_SAI1SRC)
  575. #define LL_RCC_SAI1_CLKSOURCE RCC_DCKCFGR_SAI1SRC /*!< SAI1 Clock source selection */
  576. #endif /* RCC_DCKCFGR_SAI1SRC */
  577. #if defined(RCC_DCKCFGR_SAI2SRC)
  578. #define LL_RCC_SAI2_CLKSOURCE RCC_DCKCFGR_SAI2SRC /*!< SAI2 Clock source selection */
  579. #endif /* RCC_DCKCFGR_SAI2SRC */
  580. /**
  581. * @}
  582. */
  583. #endif /* SAI1 */
  584. #if defined(SDIO)
  585. /** @defgroup RCC_LL_EC_SDIOx Peripheral SDIO get clock source
  586. * @{
  587. */
  588. #if defined(RCC_DCKCFGR_SDIOSEL)
  589. #define LL_RCC_SDIO_CLKSOURCE RCC_DCKCFGR_SDIOSEL /*!< SDIO Clock source selection */
  590. #elif defined(RCC_DCKCFGR2_SDIOSEL)
  591. #define LL_RCC_SDIO_CLKSOURCE RCC_DCKCFGR2_SDIOSEL /*!< SDIO Clock source selection */
  592. #else
  593. #define LL_RCC_SDIO_CLKSOURCE RCC_PLLCFGR_PLLQ /*!< SDIO Clock source selection */
  594. #endif
  595. /**
  596. * @}
  597. */
  598. #endif /* SDIO */
  599. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  600. /** @defgroup RCC_LL_EC_CK48M Peripheral CK48M get clock source
  601. * @{
  602. */
  603. #if defined(RCC_DCKCFGR_CK48MSEL)
  604. #define LL_RCC_CK48M_CLKSOURCE RCC_DCKCFGR_CK48MSEL /*!< CK48M Domain clock source selection */
  605. #endif /* RCC_DCKCFGR_CK48MSEL */
  606. #if defined(RCC_DCKCFGR2_CK48MSEL)
  607. #define LL_RCC_CK48M_CLKSOURCE RCC_DCKCFGR2_CK48MSEL /*!< CK48M Domain clock source selection */
  608. #endif /* RCC_DCKCFGR_CK48MSEL */
  609. /**
  610. * @}
  611. */
  612. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  613. #if defined(RNG)
  614. /** @defgroup RCC_LL_EC_RNG Peripheral RNG get clock source
  615. * @{
  616. */
  617. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  618. #define LL_RCC_RNG_CLKSOURCE LL_RCC_CK48M_CLKSOURCE /*!< RNG Clock source selection */
  619. #else
  620. #define LL_RCC_RNG_CLKSOURCE RCC_PLLCFGR_PLLQ /*!< RNG Clock source selection */
  621. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  622. /**
  623. * @}
  624. */
  625. #endif /* RNG */
  626. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  627. /** @defgroup RCC_LL_EC_USB Peripheral USB get clock source
  628. * @{
  629. */
  630. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  631. #define LL_RCC_USB_CLKSOURCE LL_RCC_CK48M_CLKSOURCE /*!< USB Clock source selection */
  632. #else
  633. #define LL_RCC_USB_CLKSOURCE RCC_PLLCFGR_PLLQ /*!< USB Clock source selection */
  634. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  635. /**
  636. * @}
  637. */
  638. #endif /* USB_OTG_FS || USB_OTG_HS */
  639. #if defined(CEC)
  640. /** @defgroup RCC_LL_EC_CEC Peripheral CEC get clock source
  641. * @{
  642. */
  643. #define LL_RCC_CEC_CLKSOURCE RCC_DCKCFGR2_CECSEL /*!< CEC Clock source selection */
  644. /**
  645. * @}
  646. */
  647. #endif /* CEC */
  648. /** @defgroup RCC_LL_EC_I2S1 Peripheral I2S get clock source
  649. * @{
  650. */
  651. #if defined(RCC_CFGR_I2SSRC)
  652. #define LL_RCC_I2S1_CLKSOURCE RCC_CFGR_I2SSRC /*!< I2S1 Clock source selection */
  653. #endif /* RCC_CFGR_I2SSRC */
  654. #if defined(RCC_DCKCFGR_I2SSRC)
  655. #define LL_RCC_I2S1_CLKSOURCE RCC_DCKCFGR_I2SSRC /*!< I2S1 Clock source selection */
  656. #endif /* RCC_DCKCFGR_I2SSRC */
  657. #if defined(RCC_DCKCFGR_I2S1SRC)
  658. #define LL_RCC_I2S1_CLKSOURCE RCC_DCKCFGR_I2S1SRC /*!< I2S1 Clock source selection */
  659. #endif /* RCC_DCKCFGR_I2S1SRC */
  660. #if defined(RCC_DCKCFGR_I2S2SRC)
  661. #define LL_RCC_I2S2_CLKSOURCE RCC_DCKCFGR_I2S2SRC /*!< I2S2 Clock source selection */
  662. #endif /* RCC_DCKCFGR_I2S2SRC */
  663. /**
  664. * @}
  665. */
  666. #if defined(DFSDM1_Channel0) || defined(DFSDM2_Channel0)
  667. /** @defgroup RCC_LL_EC_DFSDM_AUDIO Peripheral DFSDM Audio get clock source
  668. * @{
  669. */
  670. #define LL_RCC_DFSDM1_AUDIO_CLKSOURCE RCC_DCKCFGR_CKDFSDM1ASEL /*!< DFSDM1 Audio Clock source selection */
  671. #if defined(DFSDM2_Channel0)
  672. #define LL_RCC_DFSDM2_AUDIO_CLKSOURCE RCC_DCKCFGR_CKDFSDM2ASEL /*!< DFSDM2 Audio Clock source selection */
  673. #endif /* DFSDM2_Channel0 */
  674. /**
  675. * @}
  676. */
  677. /** @defgroup RCC_LL_EC_DFSDM Peripheral DFSDM get clock source
  678. * @{
  679. */
  680. #define LL_RCC_DFSDM1_CLKSOURCE RCC_DCKCFGR_CKDFSDM1SEL /*!< DFSDM1 Clock source selection */
  681. #if defined(DFSDM2_Channel0)
  682. #define LL_RCC_DFSDM2_CLKSOURCE RCC_DCKCFGR_CKDFSDM1SEL /*!< DFSDM2 Clock source selection */
  683. #endif /* DFSDM2_Channel0 */
  684. /**
  685. * @}
  686. */
  687. #endif /* DFSDM1_Channel0 || DFSDM2_Channel0 */
  688. #if defined(SPDIFRX)
  689. /** @defgroup RCC_LL_EC_SPDIFRX Peripheral SPDIFRX get clock source
  690. * @{
  691. */
  692. #define LL_RCC_SPDIFRX1_CLKSOURCE RCC_DCKCFGR2_SPDIFRXSEL /*!< SPDIFRX Clock source selection */
  693. /**
  694. * @}
  695. */
  696. #endif /* SPDIFRX */
  697. #if defined(DSI)
  698. /** @defgroup RCC_LL_EC_DSI Peripheral DSI get clock source
  699. * @{
  700. */
  701. #define LL_RCC_DSI_CLKSOURCE RCC_DCKCFGR_DSISEL /*!< DSI Clock source selection */
  702. /**
  703. * @}
  704. */
  705. #endif /* DSI */
  706. #if defined(LTDC)
  707. /** @defgroup RCC_LL_EC_LTDC Peripheral LTDC get clock source
  708. * @{
  709. */
  710. #define LL_RCC_LTDC_CLKSOURCE RCC_DCKCFGR_PLLSAIDIVR /*!< LTDC Clock source selection */
  711. /**
  712. * @}
  713. */
  714. #endif /* LTDC */
  715. /** @defgroup RCC_LL_EC_RTC_CLKSOURCE RTC clock source selection
  716. * @{
  717. */
  718. #define LL_RCC_RTC_CLKSOURCE_NONE 0x00000000U /*!< No clock used as RTC clock */
  719. #define LL_RCC_RTC_CLKSOURCE_LSE RCC_BDCR_RTCSEL_0 /*!< LSE oscillator clock used as RTC clock */
  720. #define LL_RCC_RTC_CLKSOURCE_LSI RCC_BDCR_RTCSEL_1 /*!< LSI oscillator clock used as RTC clock */
  721. #define LL_RCC_RTC_CLKSOURCE_HSE RCC_BDCR_RTCSEL /*!< HSE oscillator clock divided by HSE prescaler used as RTC clock */
  722. /**
  723. * @}
  724. */
  725. #if defined(RCC_DCKCFGR_TIMPRE)
  726. /** @defgroup RCC_LL_EC_TIM_CLKPRESCALER Timers clocks prescalers selection
  727. * @{
  728. */
  729. #define LL_RCC_TIM_PRESCALER_TWICE 0x00000000U /*!< Timers clock to twice PCLK */
  730. #define LL_RCC_TIM_PRESCALER_FOUR_TIMES RCC_DCKCFGR_TIMPRE /*!< Timers clock to four time PCLK */
  731. /**
  732. * @}
  733. */
  734. #endif /* RCC_DCKCFGR_TIMPRE */
  735. /** @defgroup RCC_LL_EC_PLLSOURCE PLL, PLLI2S and PLLSAI entry clock source
  736. * @{
  737. */
  738. #define LL_RCC_PLLSOURCE_HSI RCC_PLLCFGR_PLLSRC_HSI /*!< HSI16 clock selected as PLL entry clock source */
  739. #define LL_RCC_PLLSOURCE_HSE RCC_PLLCFGR_PLLSRC_HSE /*!< HSE clock selected as PLL entry clock source */
  740. #if defined(RCC_PLLI2SCFGR_PLLI2SSRC)
  741. #define LL_RCC_PLLI2SSOURCE_PIN (RCC_PLLI2SCFGR_PLLI2SSRC | 0x80U) /*!< I2S External pin input clock selected as PLLI2S entry clock source */
  742. #endif /* RCC_PLLI2SCFGR_PLLI2SSRC */
  743. /**
  744. * @}
  745. */
  746. /** @defgroup RCC_LL_EC_PLLM_DIV PLL, PLLI2S and PLLSAI division factor
  747. * @{
  748. */
  749. #define LL_RCC_PLLM_DIV_2 (RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 2 */
  750. #define LL_RCC_PLLM_DIV_3 (RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 3 */
  751. #define LL_RCC_PLLM_DIV_4 (RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 4 */
  752. #define LL_RCC_PLLM_DIV_5 (RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 5 */
  753. #define LL_RCC_PLLM_DIV_6 (RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 6 */
  754. #define LL_RCC_PLLM_DIV_7 (RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 7 */
  755. #define LL_RCC_PLLM_DIV_8 (RCC_PLLCFGR_PLLM_3) /*!< PLL, PLLI2S and PLLSAI division factor by 8 */
  756. #define LL_RCC_PLLM_DIV_9 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 9 */
  757. #define LL_RCC_PLLM_DIV_10 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 10 */
  758. #define LL_RCC_PLLM_DIV_11 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 11 */
  759. #define LL_RCC_PLLM_DIV_12 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 12 */
  760. #define LL_RCC_PLLM_DIV_13 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 13 */
  761. #define LL_RCC_PLLM_DIV_14 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 14 */
  762. #define LL_RCC_PLLM_DIV_15 (RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 15 */
  763. #define LL_RCC_PLLM_DIV_16 (RCC_PLLCFGR_PLLM_4) /*!< PLL, PLLI2S and PLLSAI division factor by 16 */
  764. #define LL_RCC_PLLM_DIV_17 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 17 */
  765. #define LL_RCC_PLLM_DIV_18 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 18 */
  766. #define LL_RCC_PLLM_DIV_19 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 19 */
  767. #define LL_RCC_PLLM_DIV_20 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 20 */
  768. #define LL_RCC_PLLM_DIV_21 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 21 */
  769. #define LL_RCC_PLLM_DIV_22 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 22 */
  770. #define LL_RCC_PLLM_DIV_23 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 23 */
  771. #define LL_RCC_PLLM_DIV_24 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3) /*!< PLL, PLLI2S and PLLSAI division factor by 24 */
  772. #define LL_RCC_PLLM_DIV_25 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 25 */
  773. #define LL_RCC_PLLM_DIV_26 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 26 */
  774. #define LL_RCC_PLLM_DIV_27 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 27 */
  775. #define LL_RCC_PLLM_DIV_28 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 28 */
  776. #define LL_RCC_PLLM_DIV_29 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 29 */
  777. #define LL_RCC_PLLM_DIV_30 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 30 */
  778. #define LL_RCC_PLLM_DIV_31 (RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 31 */
  779. #define LL_RCC_PLLM_DIV_32 (RCC_PLLCFGR_PLLM_5) /*!< PLL, PLLI2S and PLLSAI division factor by 32 */
  780. #define LL_RCC_PLLM_DIV_33 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 33 */
  781. #define LL_RCC_PLLM_DIV_34 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 34 */
  782. #define LL_RCC_PLLM_DIV_35 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 35 */
  783. #define LL_RCC_PLLM_DIV_36 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 36 */
  784. #define LL_RCC_PLLM_DIV_37 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 37 */
  785. #define LL_RCC_PLLM_DIV_38 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 38 */
  786. #define LL_RCC_PLLM_DIV_39 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 39 */
  787. #define LL_RCC_PLLM_DIV_40 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3) /*!< PLL, PLLI2S and PLLSAI division factor by 40 */
  788. #define LL_RCC_PLLM_DIV_41 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 41 */
  789. #define LL_RCC_PLLM_DIV_42 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 42 */
  790. #define LL_RCC_PLLM_DIV_43 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 43 */
  791. #define LL_RCC_PLLM_DIV_44 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 44 */
  792. #define LL_RCC_PLLM_DIV_45 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 45 */
  793. #define LL_RCC_PLLM_DIV_46 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 46 */
  794. #define LL_RCC_PLLM_DIV_47 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 47 */
  795. #define LL_RCC_PLLM_DIV_48 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4) /*!< PLL, PLLI2S and PLLSAI division factor by 48 */
  796. #define LL_RCC_PLLM_DIV_49 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 49 */
  797. #define LL_RCC_PLLM_DIV_50 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 50 */
  798. #define LL_RCC_PLLM_DIV_51 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 51 */
  799. #define LL_RCC_PLLM_DIV_52 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 52 */
  800. #define LL_RCC_PLLM_DIV_53 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 53 */
  801. #define LL_RCC_PLLM_DIV_54 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 54 */
  802. #define LL_RCC_PLLM_DIV_55 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 55 */
  803. #define LL_RCC_PLLM_DIV_56 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3) /*!< PLL, PLLI2S and PLLSAI division factor by 56 */
  804. #define LL_RCC_PLLM_DIV_57 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 57 */
  805. #define LL_RCC_PLLM_DIV_58 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 58 */
  806. #define LL_RCC_PLLM_DIV_59 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 59 */
  807. #define LL_RCC_PLLM_DIV_60 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2) /*!< PLL, PLLI2S and PLLSAI division factor by 60 */
  808. #define LL_RCC_PLLM_DIV_61 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 61 */
  809. #define LL_RCC_PLLM_DIV_62 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1) /*!< PLL, PLLI2S and PLLSAI division factor by 62 */
  810. #define LL_RCC_PLLM_DIV_63 (RCC_PLLCFGR_PLLM_5 | RCC_PLLCFGR_PLLM_4 | RCC_PLLCFGR_PLLM_3 | RCC_PLLCFGR_PLLM_2 | RCC_PLLCFGR_PLLM_1 | RCC_PLLCFGR_PLLM_0) /*!< PLL, PLLI2S and PLLSAI division factor by 63 */
  811. /**
  812. * @}
  813. */
  814. #if defined(RCC_PLLCFGR_PLLR)
  815. /** @defgroup RCC_LL_EC_PLLR_DIV PLL division factor (PLLR)
  816. * @{
  817. */
  818. #define LL_RCC_PLLR_DIV_2 (RCC_PLLCFGR_PLLR_1) /*!< Main PLL division factor for PLLCLK (system clock) by 2 */
  819. #define LL_RCC_PLLR_DIV_3 (RCC_PLLCFGR_PLLR_1|RCC_PLLCFGR_PLLR_0) /*!< Main PLL division factor for PLLCLK (system clock) by 3 */
  820. #define LL_RCC_PLLR_DIV_4 (RCC_PLLCFGR_PLLR_2) /*!< Main PLL division factor for PLLCLK (system clock) by 4 */
  821. #define LL_RCC_PLLR_DIV_5 (RCC_PLLCFGR_PLLR_2|RCC_PLLCFGR_PLLR_0) /*!< Main PLL division factor for PLLCLK (system clock) by 5 */
  822. #define LL_RCC_PLLR_DIV_6 (RCC_PLLCFGR_PLLR_2|RCC_PLLCFGR_PLLR_1) /*!< Main PLL division factor for PLLCLK (system clock) by 6 */
  823. #define LL_RCC_PLLR_DIV_7 (RCC_PLLCFGR_PLLR) /*!< Main PLL division factor for PLLCLK (system clock) by 7 */
  824. /**
  825. * @}
  826. */
  827. #endif /* RCC_PLLCFGR_PLLR */
  828. #if defined(RCC_DCKCFGR_PLLDIVR)
  829. /** @defgroup RCC_LL_EC_PLLDIVR PLLDIVR division factor (PLLDIVR)
  830. * @{
  831. */
  832. #define LL_RCC_PLLDIVR_DIV_1 (RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 1 */
  833. #define LL_RCC_PLLDIVR_DIV_2 (RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 2 */
  834. #define LL_RCC_PLLDIVR_DIV_3 (RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 3 */
  835. #define LL_RCC_PLLDIVR_DIV_4 (RCC_DCKCFGR_PLLDIVR_2) /*!< PLL division factor for PLLDIVR output by 4 */
  836. #define LL_RCC_PLLDIVR_DIV_5 (RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 5 */
  837. #define LL_RCC_PLLDIVR_DIV_6 (RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 6 */
  838. #define LL_RCC_PLLDIVR_DIV_7 (RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 7 */
  839. #define LL_RCC_PLLDIVR_DIV_8 (RCC_DCKCFGR_PLLDIVR_3) /*!< PLL division factor for PLLDIVR output by 8 */
  840. #define LL_RCC_PLLDIVR_DIV_9 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 9 */
  841. #define LL_RCC_PLLDIVR_DIV_10 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 10 */
  842. #define LL_RCC_PLLDIVR_DIV_11 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 11 */
  843. #define LL_RCC_PLLDIVR_DIV_12 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2) /*!< PLL division factor for PLLDIVR output by 12 */
  844. #define LL_RCC_PLLDIVR_DIV_13 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 13 */
  845. #define LL_RCC_PLLDIVR_DIV_14 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 14 */
  846. #define LL_RCC_PLLDIVR_DIV_15 (RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 15 */
  847. #define LL_RCC_PLLDIVR_DIV_16 (RCC_DCKCFGR_PLLDIVR_4) /*!< PLL division factor for PLLDIVR output by 16 */
  848. #define LL_RCC_PLLDIVR_DIV_17 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 17 */
  849. #define LL_RCC_PLLDIVR_DIV_18 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 18 */
  850. #define LL_RCC_PLLDIVR_DIV_19 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 19 */
  851. #define LL_RCC_PLLDIVR_DIV_20 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_2) /*!< PLL division factor for PLLDIVR output by 20 */
  852. #define LL_RCC_PLLDIVR_DIV_21 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 21 */
  853. #define LL_RCC_PLLDIVR_DIV_22 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 22 */
  854. #define LL_RCC_PLLDIVR_DIV_23 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 23 */
  855. #define LL_RCC_PLLDIVR_DIV_24 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3) /*!< PLL division factor for PLLDIVR output by 24 */
  856. #define LL_RCC_PLLDIVR_DIV_25 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 25 */
  857. #define LL_RCC_PLLDIVR_DIV_26 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 26 */
  858. #define LL_RCC_PLLDIVR_DIV_27 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 27 */
  859. #define LL_RCC_PLLDIVR_DIV_28 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2) /*!< PLL division factor for PLLDIVR output by 28 */
  860. #define LL_RCC_PLLDIVR_DIV_29 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 29 */
  861. #define LL_RCC_PLLDIVR_DIV_30 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1) /*!< PLL division factor for PLLDIVR output by 30 */
  862. #define LL_RCC_PLLDIVR_DIV_31 (RCC_DCKCFGR_PLLDIVR_4 | RCC_DCKCFGR_PLLDIVR_3 | RCC_DCKCFGR_PLLDIVR_2 | RCC_DCKCFGR_PLLDIVR_1 | RCC_DCKCFGR_PLLDIVR_0) /*!< PLL division factor for PLLDIVR output by 31 */
  863. /**
  864. * @}
  865. */
  866. #endif /* RCC_DCKCFGR_PLLDIVR */
  867. /** @defgroup RCC_LL_EC_PLLP_DIV PLL division factor (PLLP)
  868. * @{
  869. */
  870. #define LL_RCC_PLLP_DIV_2 0x00000000U /*!< Main PLL division factor for PLLP output by 2 */
  871. #define LL_RCC_PLLP_DIV_4 RCC_PLLCFGR_PLLP_0 /*!< Main PLL division factor for PLLP output by 4 */
  872. #define LL_RCC_PLLP_DIV_6 RCC_PLLCFGR_PLLP_1 /*!< Main PLL division factor for PLLP output by 6 */
  873. #define LL_RCC_PLLP_DIV_8 (RCC_PLLCFGR_PLLP_1 | RCC_PLLCFGR_PLLP_0) /*!< Main PLL division factor for PLLP output by 8 */
  874. /**
  875. * @}
  876. */
  877. /** @defgroup RCC_LL_EC_PLLQ_DIV PLL division factor (PLLQ)
  878. * @{
  879. */
  880. #define LL_RCC_PLLQ_DIV_2 RCC_PLLCFGR_PLLQ_1 /*!< Main PLL division factor for PLLQ output by 2 */
  881. #define LL_RCC_PLLQ_DIV_3 (RCC_PLLCFGR_PLLQ_1|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 3 */
  882. #define LL_RCC_PLLQ_DIV_4 RCC_PLLCFGR_PLLQ_2 /*!< Main PLL division factor for PLLQ output by 4 */
  883. #define LL_RCC_PLLQ_DIV_5 (RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 5 */
  884. #define LL_RCC_PLLQ_DIV_6 (RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_1) /*!< Main PLL division factor for PLLQ output by 6 */
  885. #define LL_RCC_PLLQ_DIV_7 (RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_1|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 7 */
  886. #define LL_RCC_PLLQ_DIV_8 RCC_PLLCFGR_PLLQ_3 /*!< Main PLL division factor for PLLQ output by 8 */
  887. #define LL_RCC_PLLQ_DIV_9 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 9 */
  888. #define LL_RCC_PLLQ_DIV_10 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_1) /*!< Main PLL division factor for PLLQ output by 10 */
  889. #define LL_RCC_PLLQ_DIV_11 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_1|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 11 */
  890. #define LL_RCC_PLLQ_DIV_12 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_2) /*!< Main PLL division factor for PLLQ output by 12 */
  891. #define LL_RCC_PLLQ_DIV_13 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 13 */
  892. #define LL_RCC_PLLQ_DIV_14 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_1) /*!< Main PLL division factor for PLLQ output by 14 */
  893. #define LL_RCC_PLLQ_DIV_15 (RCC_PLLCFGR_PLLQ_3|RCC_PLLCFGR_PLLQ_2|RCC_PLLCFGR_PLLQ_1|RCC_PLLCFGR_PLLQ_0) /*!< Main PLL division factor for PLLQ output by 15 */
  894. /**
  895. * @}
  896. */
  897. /** @defgroup RCC_LL_EC_PLL_SPRE_SEL PLL Spread Spectrum Selection
  898. * @{
  899. */
  900. #define LL_RCC_SPREAD_SELECT_CENTER 0x00000000U /*!< PLL center spread spectrum selection */
  901. #define LL_RCC_SPREAD_SELECT_DOWN RCC_SSCGR_SPREADSEL /*!< PLL down spread spectrum selection */
  902. /**
  903. * @}
  904. */
  905. #if defined(RCC_PLLI2S_SUPPORT)
  906. /** @defgroup RCC_LL_EC_PLLI2SM PLLI2SM division factor (PLLI2SM)
  907. * @{
  908. */
  909. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  910. #define LL_RCC_PLLI2SM_DIV_2 (RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 2 */
  911. #define LL_RCC_PLLI2SM_DIV_3 (RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 3 */
  912. #define LL_RCC_PLLI2SM_DIV_4 (RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 4 */
  913. #define LL_RCC_PLLI2SM_DIV_5 (RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 5 */
  914. #define LL_RCC_PLLI2SM_DIV_6 (RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 6 */
  915. #define LL_RCC_PLLI2SM_DIV_7 (RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 7 */
  916. #define LL_RCC_PLLI2SM_DIV_8 (RCC_PLLI2SCFGR_PLLI2SM_3) /*!< PLLI2S division factor for PLLI2SM output by 8 */
  917. #define LL_RCC_PLLI2SM_DIV_9 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 9 */
  918. #define LL_RCC_PLLI2SM_DIV_10 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 10 */
  919. #define LL_RCC_PLLI2SM_DIV_11 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 11 */
  920. #define LL_RCC_PLLI2SM_DIV_12 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 12 */
  921. #define LL_RCC_PLLI2SM_DIV_13 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 13 */
  922. #define LL_RCC_PLLI2SM_DIV_14 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 14 */
  923. #define LL_RCC_PLLI2SM_DIV_15 (RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 15 */
  924. #define LL_RCC_PLLI2SM_DIV_16 (RCC_PLLI2SCFGR_PLLI2SM_4) /*!< PLLI2S division factor for PLLI2SM output by 16 */
  925. #define LL_RCC_PLLI2SM_DIV_17 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 17 */
  926. #define LL_RCC_PLLI2SM_DIV_18 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 18 */
  927. #define LL_RCC_PLLI2SM_DIV_19 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 19 */
  928. #define LL_RCC_PLLI2SM_DIV_20 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 20 */
  929. #define LL_RCC_PLLI2SM_DIV_21 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 21 */
  930. #define LL_RCC_PLLI2SM_DIV_22 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 22 */
  931. #define LL_RCC_PLLI2SM_DIV_23 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 23 */
  932. #define LL_RCC_PLLI2SM_DIV_24 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3) /*!< PLLI2S division factor for PLLI2SM output by 24 */
  933. #define LL_RCC_PLLI2SM_DIV_25 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 25 */
  934. #define LL_RCC_PLLI2SM_DIV_26 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 26 */
  935. #define LL_RCC_PLLI2SM_DIV_27 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 27 */
  936. #define LL_RCC_PLLI2SM_DIV_28 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 28 */
  937. #define LL_RCC_PLLI2SM_DIV_29 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 29 */
  938. #define LL_RCC_PLLI2SM_DIV_30 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 30 */
  939. #define LL_RCC_PLLI2SM_DIV_31 (RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 31 */
  940. #define LL_RCC_PLLI2SM_DIV_32 (RCC_PLLI2SCFGR_PLLI2SM_5) /*!< PLLI2S division factor for PLLI2SM output by 32 */
  941. #define LL_RCC_PLLI2SM_DIV_33 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 33 */
  942. #define LL_RCC_PLLI2SM_DIV_34 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 34 */
  943. #define LL_RCC_PLLI2SM_DIV_35 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 35 */
  944. #define LL_RCC_PLLI2SM_DIV_36 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 36 */
  945. #define LL_RCC_PLLI2SM_DIV_37 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 37 */
  946. #define LL_RCC_PLLI2SM_DIV_38 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 38 */
  947. #define LL_RCC_PLLI2SM_DIV_39 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 39 */
  948. #define LL_RCC_PLLI2SM_DIV_40 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3) /*!< PLLI2S division factor for PLLI2SM output by 40 */
  949. #define LL_RCC_PLLI2SM_DIV_41 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 41 */
  950. #define LL_RCC_PLLI2SM_DIV_42 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 42 */
  951. #define LL_RCC_PLLI2SM_DIV_43 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 43 */
  952. #define LL_RCC_PLLI2SM_DIV_44 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 44 */
  953. #define LL_RCC_PLLI2SM_DIV_45 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 45 */
  954. #define LL_RCC_PLLI2SM_DIV_46 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 46 */
  955. #define LL_RCC_PLLI2SM_DIV_47 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 47 */
  956. #define LL_RCC_PLLI2SM_DIV_48 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4) /*!< PLLI2S division factor for PLLI2SM output by 48 */
  957. #define LL_RCC_PLLI2SM_DIV_49 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 49 */
  958. #define LL_RCC_PLLI2SM_DIV_50 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 50 */
  959. #define LL_RCC_PLLI2SM_DIV_51 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 51 */
  960. #define LL_RCC_PLLI2SM_DIV_52 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 52 */
  961. #define LL_RCC_PLLI2SM_DIV_53 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 53 */
  962. #define LL_RCC_PLLI2SM_DIV_54 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 54 */
  963. #define LL_RCC_PLLI2SM_DIV_55 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 55 */
  964. #define LL_RCC_PLLI2SM_DIV_56 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3) /*!< PLLI2S division factor for PLLI2SM output by 56 */
  965. #define LL_RCC_PLLI2SM_DIV_57 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 57 */
  966. #define LL_RCC_PLLI2SM_DIV_58 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 58 */
  967. #define LL_RCC_PLLI2SM_DIV_59 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 59 */
  968. #define LL_RCC_PLLI2SM_DIV_60 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2) /*!< PLLI2S division factor for PLLI2SM output by 60 */
  969. #define LL_RCC_PLLI2SM_DIV_61 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 61 */
  970. #define LL_RCC_PLLI2SM_DIV_62 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1) /*!< PLLI2S division factor for PLLI2SM output by 62 */
  971. #define LL_RCC_PLLI2SM_DIV_63 (RCC_PLLI2SCFGR_PLLI2SM_5 | RCC_PLLI2SCFGR_PLLI2SM_4 | RCC_PLLI2SCFGR_PLLI2SM_3 | RCC_PLLI2SCFGR_PLLI2SM_2 | RCC_PLLI2SCFGR_PLLI2SM_1 | RCC_PLLI2SCFGR_PLLI2SM_0) /*!< PLLI2S division factor for PLLI2SM output by 63 */
  972. #else
  973. #define LL_RCC_PLLI2SM_DIV_2 LL_RCC_PLLM_DIV_2 /*!< PLLI2S division factor for PLLI2SM output by 2 */
  974. #define LL_RCC_PLLI2SM_DIV_3 LL_RCC_PLLM_DIV_3 /*!< PLLI2S division factor for PLLI2SM output by 3 */
  975. #define LL_RCC_PLLI2SM_DIV_4 LL_RCC_PLLM_DIV_4 /*!< PLLI2S division factor for PLLI2SM output by 4 */
  976. #define LL_RCC_PLLI2SM_DIV_5 LL_RCC_PLLM_DIV_5 /*!< PLLI2S division factor for PLLI2SM output by 5 */
  977. #define LL_RCC_PLLI2SM_DIV_6 LL_RCC_PLLM_DIV_6 /*!< PLLI2S division factor for PLLI2SM output by 6 */
  978. #define LL_RCC_PLLI2SM_DIV_7 LL_RCC_PLLM_DIV_7 /*!< PLLI2S division factor for PLLI2SM output by 7 */
  979. #define LL_RCC_PLLI2SM_DIV_8 LL_RCC_PLLM_DIV_8 /*!< PLLI2S division factor for PLLI2SM output by 8 */
  980. #define LL_RCC_PLLI2SM_DIV_9 LL_RCC_PLLM_DIV_9 /*!< PLLI2S division factor for PLLI2SM output by 9 */
  981. #define LL_RCC_PLLI2SM_DIV_10 LL_RCC_PLLM_DIV_10 /*!< PLLI2S division factor for PLLI2SM output by 10 */
  982. #define LL_RCC_PLLI2SM_DIV_11 LL_RCC_PLLM_DIV_11 /*!< PLLI2S division factor for PLLI2SM output by 11 */
  983. #define LL_RCC_PLLI2SM_DIV_12 LL_RCC_PLLM_DIV_12 /*!< PLLI2S division factor for PLLI2SM output by 12 */
  984. #define LL_RCC_PLLI2SM_DIV_13 LL_RCC_PLLM_DIV_13 /*!< PLLI2S division factor for PLLI2SM output by 13 */
  985. #define LL_RCC_PLLI2SM_DIV_14 LL_RCC_PLLM_DIV_14 /*!< PLLI2S division factor for PLLI2SM output by 14 */
  986. #define LL_RCC_PLLI2SM_DIV_15 LL_RCC_PLLM_DIV_15 /*!< PLLI2S division factor for PLLI2SM output by 15 */
  987. #define LL_RCC_PLLI2SM_DIV_16 LL_RCC_PLLM_DIV_16 /*!< PLLI2S division factor for PLLI2SM output by 16 */
  988. #define LL_RCC_PLLI2SM_DIV_17 LL_RCC_PLLM_DIV_17 /*!< PLLI2S division factor for PLLI2SM output by 17 */
  989. #define LL_RCC_PLLI2SM_DIV_18 LL_RCC_PLLM_DIV_18 /*!< PLLI2S division factor for PLLI2SM output by 18 */
  990. #define LL_RCC_PLLI2SM_DIV_19 LL_RCC_PLLM_DIV_19 /*!< PLLI2S division factor for PLLI2SM output by 19 */
  991. #define LL_RCC_PLLI2SM_DIV_20 LL_RCC_PLLM_DIV_20 /*!< PLLI2S division factor for PLLI2SM output by 20 */
  992. #define LL_RCC_PLLI2SM_DIV_21 LL_RCC_PLLM_DIV_21 /*!< PLLI2S division factor for PLLI2SM output by 21 */
  993. #define LL_RCC_PLLI2SM_DIV_22 LL_RCC_PLLM_DIV_22 /*!< PLLI2S division factor for PLLI2SM output by 22 */
  994. #define LL_RCC_PLLI2SM_DIV_23 LL_RCC_PLLM_DIV_23 /*!< PLLI2S division factor for PLLI2SM output by 23 */
  995. #define LL_RCC_PLLI2SM_DIV_24 LL_RCC_PLLM_DIV_24 /*!< PLLI2S division factor for PLLI2SM output by 24 */
  996. #define LL_RCC_PLLI2SM_DIV_25 LL_RCC_PLLM_DIV_25 /*!< PLLI2S division factor for PLLI2SM output by 25 */
  997. #define LL_RCC_PLLI2SM_DIV_26 LL_RCC_PLLM_DIV_26 /*!< PLLI2S division factor for PLLI2SM output by 26 */
  998. #define LL_RCC_PLLI2SM_DIV_27 LL_RCC_PLLM_DIV_27 /*!< PLLI2S division factor for PLLI2SM output by 27 */
  999. #define LL_RCC_PLLI2SM_DIV_28 LL_RCC_PLLM_DIV_28 /*!< PLLI2S division factor for PLLI2SM output by 28 */
  1000. #define LL_RCC_PLLI2SM_DIV_29 LL_RCC_PLLM_DIV_29 /*!< PLLI2S division factor for PLLI2SM output by 29 */
  1001. #define LL_RCC_PLLI2SM_DIV_30 LL_RCC_PLLM_DIV_30 /*!< PLLI2S division factor for PLLI2SM output by 30 */
  1002. #define LL_RCC_PLLI2SM_DIV_31 LL_RCC_PLLM_DIV_31 /*!< PLLI2S division factor for PLLI2SM output by 31 */
  1003. #define LL_RCC_PLLI2SM_DIV_32 LL_RCC_PLLM_DIV_32 /*!< PLLI2S division factor for PLLI2SM output by 32 */
  1004. #define LL_RCC_PLLI2SM_DIV_33 LL_RCC_PLLM_DIV_33 /*!< PLLI2S division factor for PLLI2SM output by 33 */
  1005. #define LL_RCC_PLLI2SM_DIV_34 LL_RCC_PLLM_DIV_34 /*!< PLLI2S division factor for PLLI2SM output by 34 */
  1006. #define LL_RCC_PLLI2SM_DIV_35 LL_RCC_PLLM_DIV_35 /*!< PLLI2S division factor for PLLI2SM output by 35 */
  1007. #define LL_RCC_PLLI2SM_DIV_36 LL_RCC_PLLM_DIV_36 /*!< PLLI2S division factor for PLLI2SM output by 36 */
  1008. #define LL_RCC_PLLI2SM_DIV_37 LL_RCC_PLLM_DIV_37 /*!< PLLI2S division factor for PLLI2SM output by 37 */
  1009. #define LL_RCC_PLLI2SM_DIV_38 LL_RCC_PLLM_DIV_38 /*!< PLLI2S division factor for PLLI2SM output by 38 */
  1010. #define LL_RCC_PLLI2SM_DIV_39 LL_RCC_PLLM_DIV_39 /*!< PLLI2S division factor for PLLI2SM output by 39 */
  1011. #define LL_RCC_PLLI2SM_DIV_40 LL_RCC_PLLM_DIV_40 /*!< PLLI2S division factor for PLLI2SM output by 40 */
  1012. #define LL_RCC_PLLI2SM_DIV_41 LL_RCC_PLLM_DIV_41 /*!< PLLI2S division factor for PLLI2SM output by 41 */
  1013. #define LL_RCC_PLLI2SM_DIV_42 LL_RCC_PLLM_DIV_42 /*!< PLLI2S division factor for PLLI2SM output by 42 */
  1014. #define LL_RCC_PLLI2SM_DIV_43 LL_RCC_PLLM_DIV_43 /*!< PLLI2S division factor for PLLI2SM output by 43 */
  1015. #define LL_RCC_PLLI2SM_DIV_44 LL_RCC_PLLM_DIV_44 /*!< PLLI2S division factor for PLLI2SM output by 44 */
  1016. #define LL_RCC_PLLI2SM_DIV_45 LL_RCC_PLLM_DIV_45 /*!< PLLI2S division factor for PLLI2SM output by 45 */
  1017. #define LL_RCC_PLLI2SM_DIV_46 LL_RCC_PLLM_DIV_46 /*!< PLLI2S division factor for PLLI2SM output by 46 */
  1018. #define LL_RCC_PLLI2SM_DIV_47 LL_RCC_PLLM_DIV_47 /*!< PLLI2S division factor for PLLI2SM output by 47 */
  1019. #define LL_RCC_PLLI2SM_DIV_48 LL_RCC_PLLM_DIV_48 /*!< PLLI2S division factor for PLLI2SM output by 48 */
  1020. #define LL_RCC_PLLI2SM_DIV_49 LL_RCC_PLLM_DIV_49 /*!< PLLI2S division factor for PLLI2SM output by 49 */
  1021. #define LL_RCC_PLLI2SM_DIV_50 LL_RCC_PLLM_DIV_50 /*!< PLLI2S division factor for PLLI2SM output by 50 */
  1022. #define LL_RCC_PLLI2SM_DIV_51 LL_RCC_PLLM_DIV_51 /*!< PLLI2S division factor for PLLI2SM output by 51 */
  1023. #define LL_RCC_PLLI2SM_DIV_52 LL_RCC_PLLM_DIV_52 /*!< PLLI2S division factor for PLLI2SM output by 52 */
  1024. #define LL_RCC_PLLI2SM_DIV_53 LL_RCC_PLLM_DIV_53 /*!< PLLI2S division factor for PLLI2SM output by 53 */
  1025. #define LL_RCC_PLLI2SM_DIV_54 LL_RCC_PLLM_DIV_54 /*!< PLLI2S division factor for PLLI2SM output by 54 */
  1026. #define LL_RCC_PLLI2SM_DIV_55 LL_RCC_PLLM_DIV_55 /*!< PLLI2S division factor for PLLI2SM output by 55 */
  1027. #define LL_RCC_PLLI2SM_DIV_56 LL_RCC_PLLM_DIV_56 /*!< PLLI2S division factor for PLLI2SM output by 56 */
  1028. #define LL_RCC_PLLI2SM_DIV_57 LL_RCC_PLLM_DIV_57 /*!< PLLI2S division factor for PLLI2SM output by 57 */
  1029. #define LL_RCC_PLLI2SM_DIV_58 LL_RCC_PLLM_DIV_58 /*!< PLLI2S division factor for PLLI2SM output by 58 */
  1030. #define LL_RCC_PLLI2SM_DIV_59 LL_RCC_PLLM_DIV_59 /*!< PLLI2S division factor for PLLI2SM output by 59 */
  1031. #define LL_RCC_PLLI2SM_DIV_60 LL_RCC_PLLM_DIV_60 /*!< PLLI2S division factor for PLLI2SM output by 60 */
  1032. #define LL_RCC_PLLI2SM_DIV_61 LL_RCC_PLLM_DIV_61 /*!< PLLI2S division factor for PLLI2SM output by 61 */
  1033. #define LL_RCC_PLLI2SM_DIV_62 LL_RCC_PLLM_DIV_62 /*!< PLLI2S division factor for PLLI2SM output by 62 */
  1034. #define LL_RCC_PLLI2SM_DIV_63 LL_RCC_PLLM_DIV_63 /*!< PLLI2S division factor for PLLI2SM output by 63 */
  1035. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  1036. /**
  1037. * @}
  1038. */
  1039. #if defined(RCC_PLLI2SCFGR_PLLI2SQ)
  1040. /** @defgroup RCC_LL_EC_PLLI2SQ PLLI2SQ division factor (PLLI2SQ)
  1041. * @{
  1042. */
  1043. #define LL_RCC_PLLI2SQ_DIV_2 RCC_PLLI2SCFGR_PLLI2SQ_1 /*!< PLLI2S division factor for PLLI2SQ output by 2 */
  1044. #define LL_RCC_PLLI2SQ_DIV_3 (RCC_PLLI2SCFGR_PLLI2SQ_1 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 3 */
  1045. #define LL_RCC_PLLI2SQ_DIV_4 RCC_PLLI2SCFGR_PLLI2SQ_2 /*!< PLLI2S division factor for PLLI2SQ output by 4 */
  1046. #define LL_RCC_PLLI2SQ_DIV_5 (RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 5 */
  1047. #define LL_RCC_PLLI2SQ_DIV_6 (RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_1) /*!< PLLI2S division factor for PLLI2SQ output by 6 */
  1048. #define LL_RCC_PLLI2SQ_DIV_7 (RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_1 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 7 */
  1049. #define LL_RCC_PLLI2SQ_DIV_8 RCC_PLLI2SCFGR_PLLI2SQ_3 /*!< PLLI2S division factor for PLLI2SQ output by 8 */
  1050. #define LL_RCC_PLLI2SQ_DIV_9 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 9 */
  1051. #define LL_RCC_PLLI2SQ_DIV_10 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_1) /*!< PLLI2S division factor for PLLI2SQ output by 10 */
  1052. #define LL_RCC_PLLI2SQ_DIV_11 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_1 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 11 */
  1053. #define LL_RCC_PLLI2SQ_DIV_12 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_2) /*!< PLLI2S division factor for PLLI2SQ output by 12 */
  1054. #define LL_RCC_PLLI2SQ_DIV_13 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 13 */
  1055. #define LL_RCC_PLLI2SQ_DIV_14 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_1) /*!< PLLI2S division factor for PLLI2SQ output by 14 */
  1056. #define LL_RCC_PLLI2SQ_DIV_15 (RCC_PLLI2SCFGR_PLLI2SQ_3 | RCC_PLLI2SCFGR_PLLI2SQ_2 | RCC_PLLI2SCFGR_PLLI2SQ_1 | RCC_PLLI2SCFGR_PLLI2SQ_0) /*!< PLLI2S division factor for PLLI2SQ output by 15 */
  1057. /**
  1058. * @}
  1059. */
  1060. #endif /* RCC_PLLI2SCFGR_PLLI2SQ */
  1061. #if defined(RCC_DCKCFGR_PLLI2SDIVQ)
  1062. /** @defgroup RCC_LL_EC_PLLI2SDIVQ PLLI2SDIVQ division factor (PLLI2SDIVQ)
  1063. * @{
  1064. */
  1065. #define LL_RCC_PLLI2SDIVQ_DIV_1 0x00000000U /*!< PLLI2S division factor for PLLI2SDIVQ output by 1 */
  1066. #define LL_RCC_PLLI2SDIVQ_DIV_2 RCC_DCKCFGR_PLLI2SDIVQ_0 /*!< PLLI2S division factor for PLLI2SDIVQ output by 2 */
  1067. #define LL_RCC_PLLI2SDIVQ_DIV_3 RCC_DCKCFGR_PLLI2SDIVQ_1 /*!< PLLI2S division factor for PLLI2SDIVQ output by 3 */
  1068. #define LL_RCC_PLLI2SDIVQ_DIV_4 (RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 4 */
  1069. #define LL_RCC_PLLI2SDIVQ_DIV_5 RCC_DCKCFGR_PLLI2SDIVQ_2 /*!< PLLI2S division factor for PLLI2SDIVQ output by 5 */
  1070. #define LL_RCC_PLLI2SDIVQ_DIV_6 (RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 6 */
  1071. #define LL_RCC_PLLI2SDIVQ_DIV_7 (RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 7 */
  1072. #define LL_RCC_PLLI2SDIVQ_DIV_8 (RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 8 */
  1073. #define LL_RCC_PLLI2SDIVQ_DIV_9 RCC_DCKCFGR_PLLI2SDIVQ_3 /*!< PLLI2S division factor for PLLI2SDIVQ output by 9 */
  1074. #define LL_RCC_PLLI2SDIVQ_DIV_10 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 10 */
  1075. #define LL_RCC_PLLI2SDIVQ_DIV_11 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 11 */
  1076. #define LL_RCC_PLLI2SDIVQ_DIV_12 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 12 */
  1077. #define LL_RCC_PLLI2SDIVQ_DIV_13 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2) /*!< PLLI2S division factor for PLLI2SDIVQ output by 13 */
  1078. #define LL_RCC_PLLI2SDIVQ_DIV_14 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 14 */
  1079. #define LL_RCC_PLLI2SDIVQ_DIV_15 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 15 */
  1080. #define LL_RCC_PLLI2SDIVQ_DIV_16 (RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 16 */
  1081. #define LL_RCC_PLLI2SDIVQ_DIV_17 RCC_DCKCFGR_PLLI2SDIVQ_4 /*!< PLLI2S division factor for PLLI2SDIVQ output by 17 */
  1082. #define LL_RCC_PLLI2SDIVQ_DIV_18 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 18 */
  1083. #define LL_RCC_PLLI2SDIVQ_DIV_19 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 19 */
  1084. #define LL_RCC_PLLI2SDIVQ_DIV_20 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 20 */
  1085. #define LL_RCC_PLLI2SDIVQ_DIV_21 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_2) /*!< PLLI2S division factor for PLLI2SDIVQ output by 21 */
  1086. #define LL_RCC_PLLI2SDIVQ_DIV_22 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 22 */
  1087. #define LL_RCC_PLLI2SDIVQ_DIV_23 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 23 */
  1088. #define LL_RCC_PLLI2SDIVQ_DIV_24 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 24 */
  1089. #define LL_RCC_PLLI2SDIVQ_DIV_25 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3) /*!< PLLI2S division factor for PLLI2SDIVQ output by 25 */
  1090. #define LL_RCC_PLLI2SDIVQ_DIV_26 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 26 */
  1091. #define LL_RCC_PLLI2SDIVQ_DIV_27 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 27 */
  1092. #define LL_RCC_PLLI2SDIVQ_DIV_28 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 28 */
  1093. #define LL_RCC_PLLI2SDIVQ_DIV_29 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2) /*!< PLLI2S division factor for PLLI2SDIVQ output by 29 */
  1094. #define LL_RCC_PLLI2SDIVQ_DIV_30 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 30 */
  1095. #define LL_RCC_PLLI2SDIVQ_DIV_31 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1) /*!< PLLI2S division factor for PLLI2SDIVQ output by 31 */
  1096. #define LL_RCC_PLLI2SDIVQ_DIV_32 (RCC_DCKCFGR_PLLI2SDIVQ_4 | RCC_DCKCFGR_PLLI2SDIVQ_3 | RCC_DCKCFGR_PLLI2SDIVQ_2 | RCC_DCKCFGR_PLLI2SDIVQ_1 | RCC_DCKCFGR_PLLI2SDIVQ_0) /*!< PLLI2S division factor for PLLI2SDIVQ output by 32 */
  1097. /**
  1098. * @}
  1099. */
  1100. #endif /* RCC_DCKCFGR_PLLI2SDIVQ */
  1101. #if defined(RCC_DCKCFGR_PLLI2SDIVR)
  1102. /** @defgroup RCC_LL_EC_PLLI2SDIVR PLLI2SDIVR division factor (PLLI2SDIVR)
  1103. * @{
  1104. */
  1105. #define LL_RCC_PLLI2SDIVR_DIV_1 (RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 1 */
  1106. #define LL_RCC_PLLI2SDIVR_DIV_2 (RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 2 */
  1107. #define LL_RCC_PLLI2SDIVR_DIV_3 (RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 3 */
  1108. #define LL_RCC_PLLI2SDIVR_DIV_4 (RCC_DCKCFGR_PLLI2SDIVR_2) /*!< PLLI2S division factor for PLLI2SDIVR output by 4 */
  1109. #define LL_RCC_PLLI2SDIVR_DIV_5 (RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 5 */
  1110. #define LL_RCC_PLLI2SDIVR_DIV_6 (RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 6 */
  1111. #define LL_RCC_PLLI2SDIVR_DIV_7 (RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 7 */
  1112. #define LL_RCC_PLLI2SDIVR_DIV_8 (RCC_DCKCFGR_PLLI2SDIVR_3) /*!< PLLI2S division factor for PLLI2SDIVR output by 8 */
  1113. #define LL_RCC_PLLI2SDIVR_DIV_9 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 9 */
  1114. #define LL_RCC_PLLI2SDIVR_DIV_10 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 10 */
  1115. #define LL_RCC_PLLI2SDIVR_DIV_11 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 11 */
  1116. #define LL_RCC_PLLI2SDIVR_DIV_12 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2) /*!< PLLI2S division factor for PLLI2SDIVR output by 12 */
  1117. #define LL_RCC_PLLI2SDIVR_DIV_13 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 13 */
  1118. #define LL_RCC_PLLI2SDIVR_DIV_14 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 14 */
  1119. #define LL_RCC_PLLI2SDIVR_DIV_15 (RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 15 */
  1120. #define LL_RCC_PLLI2SDIVR_DIV_16 (RCC_DCKCFGR_PLLI2SDIVR_4) /*!< PLLI2S division factor for PLLI2SDIVR output by 16 */
  1121. #define LL_RCC_PLLI2SDIVR_DIV_17 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 17 */
  1122. #define LL_RCC_PLLI2SDIVR_DIV_18 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 18 */
  1123. #define LL_RCC_PLLI2SDIVR_DIV_19 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 19 */
  1124. #define LL_RCC_PLLI2SDIVR_DIV_20 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_2) /*!< PLLI2S division factor for PLLI2SDIVR output by 20 */
  1125. #define LL_RCC_PLLI2SDIVR_DIV_21 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 21 */
  1126. #define LL_RCC_PLLI2SDIVR_DIV_22 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 22 */
  1127. #define LL_RCC_PLLI2SDIVR_DIV_23 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 23 */
  1128. #define LL_RCC_PLLI2SDIVR_DIV_24 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3) /*!< PLLI2S division factor for PLLI2SDIVR output by 24 */
  1129. #define LL_RCC_PLLI2SDIVR_DIV_25 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 25 */
  1130. #define LL_RCC_PLLI2SDIVR_DIV_26 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 26 */
  1131. #define LL_RCC_PLLI2SDIVR_DIV_27 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 27 */
  1132. #define LL_RCC_PLLI2SDIVR_DIV_28 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2) /*!< PLLI2S division factor for PLLI2SDIVR output by 28 */
  1133. #define LL_RCC_PLLI2SDIVR_DIV_29 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 29 */
  1134. #define LL_RCC_PLLI2SDIVR_DIV_30 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1) /*!< PLLI2S division factor for PLLI2SDIVR output by 30 */
  1135. #define LL_RCC_PLLI2SDIVR_DIV_31 (RCC_DCKCFGR_PLLI2SDIVR_4 | RCC_DCKCFGR_PLLI2SDIVR_3 | RCC_DCKCFGR_PLLI2SDIVR_2 | RCC_DCKCFGR_PLLI2SDIVR_1 | RCC_DCKCFGR_PLLI2SDIVR_0) /*!< PLLI2S division factor for PLLI2SDIVR output by 31 */
  1136. /**
  1137. * @}
  1138. */
  1139. #endif /* RCC_DCKCFGR_PLLI2SDIVR */
  1140. /** @defgroup RCC_LL_EC_PLLI2SR PLLI2SR division factor (PLLI2SR)
  1141. * @{
  1142. */
  1143. #define LL_RCC_PLLI2SR_DIV_2 RCC_PLLI2SCFGR_PLLI2SR_1 /*!< PLLI2S division factor for PLLI2SR output by 2 */
  1144. #define LL_RCC_PLLI2SR_DIV_3 (RCC_PLLI2SCFGR_PLLI2SR_1 | RCC_PLLI2SCFGR_PLLI2SR_0) /*!< PLLI2S division factor for PLLI2SR output by 3 */
  1145. #define LL_RCC_PLLI2SR_DIV_4 RCC_PLLI2SCFGR_PLLI2SR_2 /*!< PLLI2S division factor for PLLI2SR output by 4 */
  1146. #define LL_RCC_PLLI2SR_DIV_5 (RCC_PLLI2SCFGR_PLLI2SR_2 | RCC_PLLI2SCFGR_PLLI2SR_0) /*!< PLLI2S division factor for PLLI2SR output by 5 */
  1147. #define LL_RCC_PLLI2SR_DIV_6 (RCC_PLLI2SCFGR_PLLI2SR_2 | RCC_PLLI2SCFGR_PLLI2SR_1) /*!< PLLI2S division factor for PLLI2SR output by 6 */
  1148. #define LL_RCC_PLLI2SR_DIV_7 (RCC_PLLI2SCFGR_PLLI2SR_2 | RCC_PLLI2SCFGR_PLLI2SR_1 | RCC_PLLI2SCFGR_PLLI2SR_0) /*!< PLLI2S division factor for PLLI2SR output by 7 */
  1149. /**
  1150. * @}
  1151. */
  1152. #if defined(RCC_PLLI2SCFGR_PLLI2SP)
  1153. /** @defgroup RCC_LL_EC_PLLI2SP PLLI2SP division factor (PLLI2SP)
  1154. * @{
  1155. */
  1156. #define LL_RCC_PLLI2SP_DIV_2 0x00000000U /*!< PLLI2S division factor for PLLI2SP output by 2 */
  1157. #define LL_RCC_PLLI2SP_DIV_4 RCC_PLLI2SCFGR_PLLI2SP_0 /*!< PLLI2S division factor for PLLI2SP output by 4 */
  1158. #define LL_RCC_PLLI2SP_DIV_6 RCC_PLLI2SCFGR_PLLI2SP_1 /*!< PLLI2S division factor for PLLI2SP output by 6 */
  1159. #define LL_RCC_PLLI2SP_DIV_8 (RCC_PLLI2SCFGR_PLLI2SP_1 | RCC_PLLI2SCFGR_PLLI2SP_0) /*!< PLLI2S division factor for PLLI2SP output by 8 */
  1160. /**
  1161. * @}
  1162. */
  1163. #endif /* RCC_PLLI2SCFGR_PLLI2SP */
  1164. #endif /* RCC_PLLI2S_SUPPORT */
  1165. #if defined(RCC_PLLSAI_SUPPORT)
  1166. /** @defgroup RCC_LL_EC_PLLSAIM PLLSAIM division factor (PLLSAIM or PLLM)
  1167. * @{
  1168. */
  1169. #if defined(RCC_PLLSAICFGR_PLLSAIM)
  1170. #define LL_RCC_PLLSAIM_DIV_2 (RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 2 */
  1171. #define LL_RCC_PLLSAIM_DIV_3 (RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 3 */
  1172. #define LL_RCC_PLLSAIM_DIV_4 (RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 4 */
  1173. #define LL_RCC_PLLSAIM_DIV_5 (RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 5 */
  1174. #define LL_RCC_PLLSAIM_DIV_6 (RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 6 */
  1175. #define LL_RCC_PLLSAIM_DIV_7 (RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 7 */
  1176. #define LL_RCC_PLLSAIM_DIV_8 (RCC_PLLSAICFGR_PLLSAIM_3) /*!< PLLSAI division factor for PLLSAIM output by 8 */
  1177. #define LL_RCC_PLLSAIM_DIV_9 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 9 */
  1178. #define LL_RCC_PLLSAIM_DIV_10 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 10 */
  1179. #define LL_RCC_PLLSAIM_DIV_11 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 11 */
  1180. #define LL_RCC_PLLSAIM_DIV_12 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 12 */
  1181. #define LL_RCC_PLLSAIM_DIV_13 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 13 */
  1182. #define LL_RCC_PLLSAIM_DIV_14 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 14 */
  1183. #define LL_RCC_PLLSAIM_DIV_15 (RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 15 */
  1184. #define LL_RCC_PLLSAIM_DIV_16 (RCC_PLLSAICFGR_PLLSAIM_4) /*!< PLLSAI division factor for PLLSAIM output by 16 */
  1185. #define LL_RCC_PLLSAIM_DIV_17 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 17 */
  1186. #define LL_RCC_PLLSAIM_DIV_18 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 18 */
  1187. #define LL_RCC_PLLSAIM_DIV_19 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 19 */
  1188. #define LL_RCC_PLLSAIM_DIV_20 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 20 */
  1189. #define LL_RCC_PLLSAIM_DIV_21 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 21 */
  1190. #define LL_RCC_PLLSAIM_DIV_22 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 22 */
  1191. #define LL_RCC_PLLSAIM_DIV_23 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 23 */
  1192. #define LL_RCC_PLLSAIM_DIV_24 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3) /*!< PLLSAI division factor for PLLSAIM output by 24 */
  1193. #define LL_RCC_PLLSAIM_DIV_25 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 25 */
  1194. #define LL_RCC_PLLSAIM_DIV_26 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 26 */
  1195. #define LL_RCC_PLLSAIM_DIV_27 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 27 */
  1196. #define LL_RCC_PLLSAIM_DIV_28 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 28 */
  1197. #define LL_RCC_PLLSAIM_DIV_29 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 29 */
  1198. #define LL_RCC_PLLSAIM_DIV_30 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 30 */
  1199. #define LL_RCC_PLLSAIM_DIV_31 (RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 31 */
  1200. #define LL_RCC_PLLSAIM_DIV_32 (RCC_PLLSAICFGR_PLLSAIM_5) /*!< PLLSAI division factor for PLLSAIM output by 32 */
  1201. #define LL_RCC_PLLSAIM_DIV_33 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 33 */
  1202. #define LL_RCC_PLLSAIM_DIV_34 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 34 */
  1203. #define LL_RCC_PLLSAIM_DIV_35 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 35 */
  1204. #define LL_RCC_PLLSAIM_DIV_36 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 36 */
  1205. #define LL_RCC_PLLSAIM_DIV_37 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 37 */
  1206. #define LL_RCC_PLLSAIM_DIV_38 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 38 */
  1207. #define LL_RCC_PLLSAIM_DIV_39 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 39 */
  1208. #define LL_RCC_PLLSAIM_DIV_40 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3) /*!< PLLSAI division factor for PLLSAIM output by 40 */
  1209. #define LL_RCC_PLLSAIM_DIV_41 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 41 */
  1210. #define LL_RCC_PLLSAIM_DIV_42 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 42 */
  1211. #define LL_RCC_PLLSAIM_DIV_43 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 43 */
  1212. #define LL_RCC_PLLSAIM_DIV_44 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 44 */
  1213. #define LL_RCC_PLLSAIM_DIV_45 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 45 */
  1214. #define LL_RCC_PLLSAIM_DIV_46 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 46 */
  1215. #define LL_RCC_PLLSAIM_DIV_47 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 47 */
  1216. #define LL_RCC_PLLSAIM_DIV_48 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4) /*!< PLLSAI division factor for PLLSAIM output by 48 */
  1217. #define LL_RCC_PLLSAIM_DIV_49 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 49 */
  1218. #define LL_RCC_PLLSAIM_DIV_50 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 50 */
  1219. #define LL_RCC_PLLSAIM_DIV_51 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 51 */
  1220. #define LL_RCC_PLLSAIM_DIV_52 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 52 */
  1221. #define LL_RCC_PLLSAIM_DIV_53 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 53 */
  1222. #define LL_RCC_PLLSAIM_DIV_54 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 54 */
  1223. #define LL_RCC_PLLSAIM_DIV_55 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 55 */
  1224. #define LL_RCC_PLLSAIM_DIV_56 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3) /*!< PLLSAI division factor for PLLSAIM output by 56 */
  1225. #define LL_RCC_PLLSAIM_DIV_57 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 57 */
  1226. #define LL_RCC_PLLSAIM_DIV_58 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 58 */
  1227. #define LL_RCC_PLLSAIM_DIV_59 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 59 */
  1228. #define LL_RCC_PLLSAIM_DIV_60 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2) /*!< PLLSAI division factor for PLLSAIM output by 60 */
  1229. #define LL_RCC_PLLSAIM_DIV_61 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 61 */
  1230. #define LL_RCC_PLLSAIM_DIV_62 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1) /*!< PLLSAI division factor for PLLSAIM output by 62 */
  1231. #define LL_RCC_PLLSAIM_DIV_63 (RCC_PLLSAICFGR_PLLSAIM_5 | RCC_PLLSAICFGR_PLLSAIM_4 | RCC_PLLSAICFGR_PLLSAIM_3 | RCC_PLLSAICFGR_PLLSAIM_2 | RCC_PLLSAICFGR_PLLSAIM_1 | RCC_PLLSAICFGR_PLLSAIM_0) /*!< PLLSAI division factor for PLLSAIM output by 63 */
  1232. #else
  1233. #define LL_RCC_PLLSAIM_DIV_2 LL_RCC_PLLM_DIV_2 /*!< PLLSAI division factor for PLLSAIM output by 2 */
  1234. #define LL_RCC_PLLSAIM_DIV_3 LL_RCC_PLLM_DIV_3 /*!< PLLSAI division factor for PLLSAIM output by 3 */
  1235. #define LL_RCC_PLLSAIM_DIV_4 LL_RCC_PLLM_DIV_4 /*!< PLLSAI division factor for PLLSAIM output by 4 */
  1236. #define LL_RCC_PLLSAIM_DIV_5 LL_RCC_PLLM_DIV_5 /*!< PLLSAI division factor for PLLSAIM output by 5 */
  1237. #define LL_RCC_PLLSAIM_DIV_6 LL_RCC_PLLM_DIV_6 /*!< PLLSAI division factor for PLLSAIM output by 6 */
  1238. #define LL_RCC_PLLSAIM_DIV_7 LL_RCC_PLLM_DIV_7 /*!< PLLSAI division factor for PLLSAIM output by 7 */
  1239. #define LL_RCC_PLLSAIM_DIV_8 LL_RCC_PLLM_DIV_8 /*!< PLLSAI division factor for PLLSAIM output by 8 */
  1240. #define LL_RCC_PLLSAIM_DIV_9 LL_RCC_PLLM_DIV_9 /*!< PLLSAI division factor for PLLSAIM output by 9 */
  1241. #define LL_RCC_PLLSAIM_DIV_10 LL_RCC_PLLM_DIV_10 /*!< PLLSAI division factor for PLLSAIM output by 10 */
  1242. #define LL_RCC_PLLSAIM_DIV_11 LL_RCC_PLLM_DIV_11 /*!< PLLSAI division factor for PLLSAIM output by 11 */
  1243. #define LL_RCC_PLLSAIM_DIV_12 LL_RCC_PLLM_DIV_12 /*!< PLLSAI division factor for PLLSAIM output by 12 */
  1244. #define LL_RCC_PLLSAIM_DIV_13 LL_RCC_PLLM_DIV_13 /*!< PLLSAI division factor for PLLSAIM output by 13 */
  1245. #define LL_RCC_PLLSAIM_DIV_14 LL_RCC_PLLM_DIV_14 /*!< PLLSAI division factor for PLLSAIM output by 14 */
  1246. #define LL_RCC_PLLSAIM_DIV_15 LL_RCC_PLLM_DIV_15 /*!< PLLSAI division factor for PLLSAIM output by 15 */
  1247. #define LL_RCC_PLLSAIM_DIV_16 LL_RCC_PLLM_DIV_16 /*!< PLLSAI division factor for PLLSAIM output by 16 */
  1248. #define LL_RCC_PLLSAIM_DIV_17 LL_RCC_PLLM_DIV_17 /*!< PLLSAI division factor for PLLSAIM output by 17 */
  1249. #define LL_RCC_PLLSAIM_DIV_18 LL_RCC_PLLM_DIV_18 /*!< PLLSAI division factor for PLLSAIM output by 18 */
  1250. #define LL_RCC_PLLSAIM_DIV_19 LL_RCC_PLLM_DIV_19 /*!< PLLSAI division factor for PLLSAIM output by 19 */
  1251. #define LL_RCC_PLLSAIM_DIV_20 LL_RCC_PLLM_DIV_20 /*!< PLLSAI division factor for PLLSAIM output by 20 */
  1252. #define LL_RCC_PLLSAIM_DIV_21 LL_RCC_PLLM_DIV_21 /*!< PLLSAI division factor for PLLSAIM output by 21 */
  1253. #define LL_RCC_PLLSAIM_DIV_22 LL_RCC_PLLM_DIV_22 /*!< PLLSAI division factor for PLLSAIM output by 22 */
  1254. #define LL_RCC_PLLSAIM_DIV_23 LL_RCC_PLLM_DIV_23 /*!< PLLSAI division factor for PLLSAIM output by 23 */
  1255. #define LL_RCC_PLLSAIM_DIV_24 LL_RCC_PLLM_DIV_24 /*!< PLLSAI division factor for PLLSAIM output by 24 */
  1256. #define LL_RCC_PLLSAIM_DIV_25 LL_RCC_PLLM_DIV_25 /*!< PLLSAI division factor for PLLSAIM output by 25 */
  1257. #define LL_RCC_PLLSAIM_DIV_26 LL_RCC_PLLM_DIV_26 /*!< PLLSAI division factor for PLLSAIM output by 26 */
  1258. #define LL_RCC_PLLSAIM_DIV_27 LL_RCC_PLLM_DIV_27 /*!< PLLSAI division factor for PLLSAIM output by 27 */
  1259. #define LL_RCC_PLLSAIM_DIV_28 LL_RCC_PLLM_DIV_28 /*!< PLLSAI division factor for PLLSAIM output by 28 */
  1260. #define LL_RCC_PLLSAIM_DIV_29 LL_RCC_PLLM_DIV_29 /*!< PLLSAI division factor for PLLSAIM output by 29 */
  1261. #define LL_RCC_PLLSAIM_DIV_30 LL_RCC_PLLM_DIV_30 /*!< PLLSAI division factor for PLLSAIM output by 30 */
  1262. #define LL_RCC_PLLSAIM_DIV_31 LL_RCC_PLLM_DIV_31 /*!< PLLSAI division factor for PLLSAIM output by 31 */
  1263. #define LL_RCC_PLLSAIM_DIV_32 LL_RCC_PLLM_DIV_32 /*!< PLLSAI division factor for PLLSAIM output by 32 */
  1264. #define LL_RCC_PLLSAIM_DIV_33 LL_RCC_PLLM_DIV_33 /*!< PLLSAI division factor for PLLSAIM output by 33 */
  1265. #define LL_RCC_PLLSAIM_DIV_34 LL_RCC_PLLM_DIV_34 /*!< PLLSAI division factor for PLLSAIM output by 34 */
  1266. #define LL_RCC_PLLSAIM_DIV_35 LL_RCC_PLLM_DIV_35 /*!< PLLSAI division factor for PLLSAIM output by 35 */
  1267. #define LL_RCC_PLLSAIM_DIV_36 LL_RCC_PLLM_DIV_36 /*!< PLLSAI division factor for PLLSAIM output by 36 */
  1268. #define LL_RCC_PLLSAIM_DIV_37 LL_RCC_PLLM_DIV_37 /*!< PLLSAI division factor for PLLSAIM output by 37 */
  1269. #define LL_RCC_PLLSAIM_DIV_38 LL_RCC_PLLM_DIV_38 /*!< PLLSAI division factor for PLLSAIM output by 38 */
  1270. #define LL_RCC_PLLSAIM_DIV_39 LL_RCC_PLLM_DIV_39 /*!< PLLSAI division factor for PLLSAIM output by 39 */
  1271. #define LL_RCC_PLLSAIM_DIV_40 LL_RCC_PLLM_DIV_40 /*!< PLLSAI division factor for PLLSAIM output by 40 */
  1272. #define LL_RCC_PLLSAIM_DIV_41 LL_RCC_PLLM_DIV_41 /*!< PLLSAI division factor for PLLSAIM output by 41 */
  1273. #define LL_RCC_PLLSAIM_DIV_42 LL_RCC_PLLM_DIV_42 /*!< PLLSAI division factor for PLLSAIM output by 42 */
  1274. #define LL_RCC_PLLSAIM_DIV_43 LL_RCC_PLLM_DIV_43 /*!< PLLSAI division factor for PLLSAIM output by 43 */
  1275. #define LL_RCC_PLLSAIM_DIV_44 LL_RCC_PLLM_DIV_44 /*!< PLLSAI division factor for PLLSAIM output by 44 */
  1276. #define LL_RCC_PLLSAIM_DIV_45 LL_RCC_PLLM_DIV_45 /*!< PLLSAI division factor for PLLSAIM output by 45 */
  1277. #define LL_RCC_PLLSAIM_DIV_46 LL_RCC_PLLM_DIV_46 /*!< PLLSAI division factor for PLLSAIM output by 46 */
  1278. #define LL_RCC_PLLSAIM_DIV_47 LL_RCC_PLLM_DIV_47 /*!< PLLSAI division factor for PLLSAIM output by 47 */
  1279. #define LL_RCC_PLLSAIM_DIV_48 LL_RCC_PLLM_DIV_48 /*!< PLLSAI division factor for PLLSAIM output by 48 */
  1280. #define LL_RCC_PLLSAIM_DIV_49 LL_RCC_PLLM_DIV_49 /*!< PLLSAI division factor for PLLSAIM output by 49 */
  1281. #define LL_RCC_PLLSAIM_DIV_50 LL_RCC_PLLM_DIV_50 /*!< PLLSAI division factor for PLLSAIM output by 50 */
  1282. #define LL_RCC_PLLSAIM_DIV_51 LL_RCC_PLLM_DIV_51 /*!< PLLSAI division factor for PLLSAIM output by 51 */
  1283. #define LL_RCC_PLLSAIM_DIV_52 LL_RCC_PLLM_DIV_52 /*!< PLLSAI division factor for PLLSAIM output by 52 */
  1284. #define LL_RCC_PLLSAIM_DIV_53 LL_RCC_PLLM_DIV_53 /*!< PLLSAI division factor for PLLSAIM output by 53 */
  1285. #define LL_RCC_PLLSAIM_DIV_54 LL_RCC_PLLM_DIV_54 /*!< PLLSAI division factor for PLLSAIM output by 54 */
  1286. #define LL_RCC_PLLSAIM_DIV_55 LL_RCC_PLLM_DIV_55 /*!< PLLSAI division factor for PLLSAIM output by 55 */
  1287. #define LL_RCC_PLLSAIM_DIV_56 LL_RCC_PLLM_DIV_56 /*!< PLLSAI division factor for PLLSAIM output by 56 */
  1288. #define LL_RCC_PLLSAIM_DIV_57 LL_RCC_PLLM_DIV_57 /*!< PLLSAI division factor for PLLSAIM output by 57 */
  1289. #define LL_RCC_PLLSAIM_DIV_58 LL_RCC_PLLM_DIV_58 /*!< PLLSAI division factor for PLLSAIM output by 58 */
  1290. #define LL_RCC_PLLSAIM_DIV_59 LL_RCC_PLLM_DIV_59 /*!< PLLSAI division factor for PLLSAIM output by 59 */
  1291. #define LL_RCC_PLLSAIM_DIV_60 LL_RCC_PLLM_DIV_60 /*!< PLLSAI division factor for PLLSAIM output by 60 */
  1292. #define LL_RCC_PLLSAIM_DIV_61 LL_RCC_PLLM_DIV_61 /*!< PLLSAI division factor for PLLSAIM output by 61 */
  1293. #define LL_RCC_PLLSAIM_DIV_62 LL_RCC_PLLM_DIV_62 /*!< PLLSAI division factor for PLLSAIM output by 62 */
  1294. #define LL_RCC_PLLSAIM_DIV_63 LL_RCC_PLLM_DIV_63 /*!< PLLSAI division factor for PLLSAIM output by 63 */
  1295. #endif /* RCC_PLLSAICFGR_PLLSAIM */
  1296. /**
  1297. * @}
  1298. */
  1299. /** @defgroup RCC_LL_EC_PLLSAIQ PLLSAIQ division factor (PLLSAIQ)
  1300. * @{
  1301. */
  1302. #define LL_RCC_PLLSAIQ_DIV_2 RCC_PLLSAICFGR_PLLSAIQ_1 /*!< PLLSAI division factor for PLLSAIQ output by 2 */
  1303. #define LL_RCC_PLLSAIQ_DIV_3 (RCC_PLLSAICFGR_PLLSAIQ_1 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 3 */
  1304. #define LL_RCC_PLLSAIQ_DIV_4 RCC_PLLSAICFGR_PLLSAIQ_2 /*!< PLLSAI division factor for PLLSAIQ output by 4 */
  1305. #define LL_RCC_PLLSAIQ_DIV_5 (RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 5 */
  1306. #define LL_RCC_PLLSAIQ_DIV_6 (RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_1) /*!< PLLSAI division factor for PLLSAIQ output by 6 */
  1307. #define LL_RCC_PLLSAIQ_DIV_7 (RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_1 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 7 */
  1308. #define LL_RCC_PLLSAIQ_DIV_8 RCC_PLLSAICFGR_PLLSAIQ_3 /*!< PLLSAI division factor for PLLSAIQ output by 8 */
  1309. #define LL_RCC_PLLSAIQ_DIV_9 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 9 */
  1310. #define LL_RCC_PLLSAIQ_DIV_10 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_1) /*!< PLLSAI division factor for PLLSAIQ output by 10 */
  1311. #define LL_RCC_PLLSAIQ_DIV_11 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_1 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 11 */
  1312. #define LL_RCC_PLLSAIQ_DIV_12 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_2) /*!< PLLSAI division factor for PLLSAIQ output by 12 */
  1313. #define LL_RCC_PLLSAIQ_DIV_13 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 13 */
  1314. #define LL_RCC_PLLSAIQ_DIV_14 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_1) /*!< PLLSAI division factor for PLLSAIQ output by 14 */
  1315. #define LL_RCC_PLLSAIQ_DIV_15 (RCC_PLLSAICFGR_PLLSAIQ_3 | RCC_PLLSAICFGR_PLLSAIQ_2 | RCC_PLLSAICFGR_PLLSAIQ_1 | RCC_PLLSAICFGR_PLLSAIQ_0) /*!< PLLSAI division factor for PLLSAIQ output by 15 */
  1316. /**
  1317. * @}
  1318. */
  1319. #if defined(RCC_DCKCFGR_PLLSAIDIVQ)
  1320. /** @defgroup RCC_LL_EC_PLLSAIDIVQ PLLSAIDIVQ division factor (PLLSAIDIVQ)
  1321. * @{
  1322. */
  1323. #define LL_RCC_PLLSAIDIVQ_DIV_1 0x00000000U /*!< PLLSAI division factor for PLLSAIDIVQ output by 1 */
  1324. #define LL_RCC_PLLSAIDIVQ_DIV_2 RCC_DCKCFGR_PLLSAIDIVQ_0 /*!< PLLSAI division factor for PLLSAIDIVQ output by 2 */
  1325. #define LL_RCC_PLLSAIDIVQ_DIV_3 RCC_DCKCFGR_PLLSAIDIVQ_1 /*!< PLLSAI division factor for PLLSAIDIVQ output by 3 */
  1326. #define LL_RCC_PLLSAIDIVQ_DIV_4 (RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 4 */
  1327. #define LL_RCC_PLLSAIDIVQ_DIV_5 RCC_DCKCFGR_PLLSAIDIVQ_2 /*!< PLLSAI division factor for PLLSAIDIVQ output by 5 */
  1328. #define LL_RCC_PLLSAIDIVQ_DIV_6 (RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 6 */
  1329. #define LL_RCC_PLLSAIDIVQ_DIV_7 (RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 7 */
  1330. #define LL_RCC_PLLSAIDIVQ_DIV_8 (RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 8 */
  1331. #define LL_RCC_PLLSAIDIVQ_DIV_9 RCC_DCKCFGR_PLLSAIDIVQ_3 /*!< PLLSAI division factor for PLLSAIDIVQ output by 9 */
  1332. #define LL_RCC_PLLSAIDIVQ_DIV_10 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 10 */
  1333. #define LL_RCC_PLLSAIDIVQ_DIV_11 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 11 */
  1334. #define LL_RCC_PLLSAIDIVQ_DIV_12 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 12 */
  1335. #define LL_RCC_PLLSAIDIVQ_DIV_13 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2) /*!< PLLSAI division factor for PLLSAIDIVQ output by 13 */
  1336. #define LL_RCC_PLLSAIDIVQ_DIV_14 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 14 */
  1337. #define LL_RCC_PLLSAIDIVQ_DIV_15 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 15 */
  1338. #define LL_RCC_PLLSAIDIVQ_DIV_16 (RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 16 */
  1339. #define LL_RCC_PLLSAIDIVQ_DIV_17 RCC_DCKCFGR_PLLSAIDIVQ_4 /*!< PLLSAI division factor for PLLSAIDIVQ output by 17 */
  1340. #define LL_RCC_PLLSAIDIVQ_DIV_18 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 18 */
  1341. #define LL_RCC_PLLSAIDIVQ_DIV_19 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 19 */
  1342. #define LL_RCC_PLLSAIDIVQ_DIV_20 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 20 */
  1343. #define LL_RCC_PLLSAIDIVQ_DIV_21 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_2) /*!< PLLSAI division factor for PLLSAIDIVQ output by 21 */
  1344. #define LL_RCC_PLLSAIDIVQ_DIV_22 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 22 */
  1345. #define LL_RCC_PLLSAIDIVQ_DIV_23 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 23 */
  1346. #define LL_RCC_PLLSAIDIVQ_DIV_24 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 24 */
  1347. #define LL_RCC_PLLSAIDIVQ_DIV_25 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3) /*!< PLLSAI division factor for PLLSAIDIVQ output by 25 */
  1348. #define LL_RCC_PLLSAIDIVQ_DIV_26 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 26 */
  1349. #define LL_RCC_PLLSAIDIVQ_DIV_27 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 27 */
  1350. #define LL_RCC_PLLSAIDIVQ_DIV_28 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 28 */
  1351. #define LL_RCC_PLLSAIDIVQ_DIV_29 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2) /*!< PLLSAI division factor for PLLSAIDIVQ output by 29 */
  1352. #define LL_RCC_PLLSAIDIVQ_DIV_30 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 30 */
  1353. #define LL_RCC_PLLSAIDIVQ_DIV_31 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1) /*!< PLLSAI division factor for PLLSAIDIVQ output by 31 */
  1354. #define LL_RCC_PLLSAIDIVQ_DIV_32 (RCC_DCKCFGR_PLLSAIDIVQ_4 | RCC_DCKCFGR_PLLSAIDIVQ_3 | RCC_DCKCFGR_PLLSAIDIVQ_2 | RCC_DCKCFGR_PLLSAIDIVQ_1 | RCC_DCKCFGR_PLLSAIDIVQ_0) /*!< PLLSAI division factor for PLLSAIDIVQ output by 32 */
  1355. /**
  1356. * @}
  1357. */
  1358. #endif /* RCC_DCKCFGR_PLLSAIDIVQ */
  1359. #if defined(RCC_PLLSAICFGR_PLLSAIR)
  1360. /** @defgroup RCC_LL_EC_PLLSAIR PLLSAIR division factor (PLLSAIR)
  1361. * @{
  1362. */
  1363. #define LL_RCC_PLLSAIR_DIV_2 RCC_PLLSAICFGR_PLLSAIR_1 /*!< PLLSAI division factor for PLLSAIR output by 2 */
  1364. #define LL_RCC_PLLSAIR_DIV_3 (RCC_PLLSAICFGR_PLLSAIR_1 | RCC_PLLSAICFGR_PLLSAIR_0) /*!< PLLSAI division factor for PLLSAIR output by 3 */
  1365. #define LL_RCC_PLLSAIR_DIV_4 RCC_PLLSAICFGR_PLLSAIR_2 /*!< PLLSAI division factor for PLLSAIR output by 4 */
  1366. #define LL_RCC_PLLSAIR_DIV_5 (RCC_PLLSAICFGR_PLLSAIR_2 | RCC_PLLSAICFGR_PLLSAIR_0) /*!< PLLSAI division factor for PLLSAIR output by 5 */
  1367. #define LL_RCC_PLLSAIR_DIV_6 (RCC_PLLSAICFGR_PLLSAIR_2 | RCC_PLLSAICFGR_PLLSAIR_1) /*!< PLLSAI division factor for PLLSAIR output by 6 */
  1368. #define LL_RCC_PLLSAIR_DIV_7 (RCC_PLLSAICFGR_PLLSAIR_2 | RCC_PLLSAICFGR_PLLSAIR_1 | RCC_PLLSAICFGR_PLLSAIR_0) /*!< PLLSAI division factor for PLLSAIR output by 7 */
  1369. /**
  1370. * @}
  1371. */
  1372. #endif /* RCC_PLLSAICFGR_PLLSAIR */
  1373. #if defined(RCC_DCKCFGR_PLLSAIDIVR)
  1374. /** @defgroup RCC_LL_EC_PLLSAIDIVR PLLSAIDIVR division factor (PLLSAIDIVR)
  1375. * @{
  1376. */
  1377. #define LL_RCC_PLLSAIDIVR_DIV_2 0x00000000U /*!< PLLSAI division factor for PLLSAIDIVR output by 2 */
  1378. #define LL_RCC_PLLSAIDIVR_DIV_4 RCC_DCKCFGR_PLLSAIDIVR_0 /*!< PLLSAI division factor for PLLSAIDIVR output by 4 */
  1379. #define LL_RCC_PLLSAIDIVR_DIV_8 RCC_DCKCFGR_PLLSAIDIVR_1 /*!< PLLSAI division factor for PLLSAIDIVR output by 8 */
  1380. #define LL_RCC_PLLSAIDIVR_DIV_16 (RCC_DCKCFGR_PLLSAIDIVR_1 | RCC_DCKCFGR_PLLSAIDIVR_0) /*!< PLLSAI division factor for PLLSAIDIVR output by 16 */
  1381. /**
  1382. * @}
  1383. */
  1384. #endif /* RCC_DCKCFGR_PLLSAIDIVR */
  1385. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  1386. /** @defgroup RCC_LL_EC_PLLSAIP PLLSAIP division factor (PLLSAIP)
  1387. * @{
  1388. */
  1389. #define LL_RCC_PLLSAIP_DIV_2 0x00000000U /*!< PLLSAI division factor for PLLSAIP output by 2 */
  1390. #define LL_RCC_PLLSAIP_DIV_4 RCC_PLLSAICFGR_PLLSAIP_0 /*!< PLLSAI division factor for PLLSAIP output by 4 */
  1391. #define LL_RCC_PLLSAIP_DIV_6 RCC_PLLSAICFGR_PLLSAIP_1 /*!< PLLSAI division factor for PLLSAIP output by 6 */
  1392. #define LL_RCC_PLLSAIP_DIV_8 (RCC_PLLSAICFGR_PLLSAIP_1 | RCC_PLLSAICFGR_PLLSAIP_0) /*!< PLLSAI division factor for PLLSAIP output by 8 */
  1393. /**
  1394. * @}
  1395. */
  1396. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  1397. #endif /* RCC_PLLSAI_SUPPORT */
  1398. /**
  1399. * @}
  1400. */
  1401. /* Exported macro ------------------------------------------------------------*/
  1402. /** @defgroup RCC_LL_Exported_Macros RCC Exported Macros
  1403. * @{
  1404. */
  1405. /** @defgroup RCC_LL_EM_WRITE_READ Common Write and read registers Macros
  1406. * @{
  1407. */
  1408. /**
  1409. * @brief Write a value in RCC register
  1410. * @param __REG__ Register to be written
  1411. * @param __VALUE__ Value to be written in the register
  1412. * @retval None
  1413. */
  1414. #define LL_RCC_WriteReg(__REG__, __VALUE__) WRITE_REG(RCC->__REG__, (__VALUE__))
  1415. /**
  1416. * @brief Read a value in RCC register
  1417. * @param __REG__ Register to be read
  1418. * @retval Register value
  1419. */
  1420. #define LL_RCC_ReadReg(__REG__) READ_REG(RCC->__REG__)
  1421. /**
  1422. * @}
  1423. */
  1424. /** @defgroup RCC_LL_EM_CALC_FREQ Calculate frequencies
  1425. * @{
  1426. */
  1427. /**
  1428. * @brief Helper macro to calculate the PLLCLK frequency on system domain
  1429. * @note ex: @ref __LL_RCC_CALC_PLLCLK_FREQ (HSE_VALUE,@ref LL_RCC_PLL_GetDivider (),
  1430. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetP ());
  1431. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1432. * @param __PLLM__ This parameter can be one of the following values:
  1433. * @arg @ref LL_RCC_PLLM_DIV_2
  1434. * @arg @ref LL_RCC_PLLM_DIV_3
  1435. * @arg @ref LL_RCC_PLLM_DIV_4
  1436. * @arg @ref LL_RCC_PLLM_DIV_5
  1437. * @arg @ref LL_RCC_PLLM_DIV_6
  1438. * @arg @ref LL_RCC_PLLM_DIV_7
  1439. * @arg @ref LL_RCC_PLLM_DIV_8
  1440. * @arg @ref LL_RCC_PLLM_DIV_9
  1441. * @arg @ref LL_RCC_PLLM_DIV_10
  1442. * @arg @ref LL_RCC_PLLM_DIV_11
  1443. * @arg @ref LL_RCC_PLLM_DIV_12
  1444. * @arg @ref LL_RCC_PLLM_DIV_13
  1445. * @arg @ref LL_RCC_PLLM_DIV_14
  1446. * @arg @ref LL_RCC_PLLM_DIV_15
  1447. * @arg @ref LL_RCC_PLLM_DIV_16
  1448. * @arg @ref LL_RCC_PLLM_DIV_17
  1449. * @arg @ref LL_RCC_PLLM_DIV_18
  1450. * @arg @ref LL_RCC_PLLM_DIV_19
  1451. * @arg @ref LL_RCC_PLLM_DIV_20
  1452. * @arg @ref LL_RCC_PLLM_DIV_21
  1453. * @arg @ref LL_RCC_PLLM_DIV_22
  1454. * @arg @ref LL_RCC_PLLM_DIV_23
  1455. * @arg @ref LL_RCC_PLLM_DIV_24
  1456. * @arg @ref LL_RCC_PLLM_DIV_25
  1457. * @arg @ref LL_RCC_PLLM_DIV_26
  1458. * @arg @ref LL_RCC_PLLM_DIV_27
  1459. * @arg @ref LL_RCC_PLLM_DIV_28
  1460. * @arg @ref LL_RCC_PLLM_DIV_29
  1461. * @arg @ref LL_RCC_PLLM_DIV_30
  1462. * @arg @ref LL_RCC_PLLM_DIV_31
  1463. * @arg @ref LL_RCC_PLLM_DIV_32
  1464. * @arg @ref LL_RCC_PLLM_DIV_33
  1465. * @arg @ref LL_RCC_PLLM_DIV_34
  1466. * @arg @ref LL_RCC_PLLM_DIV_35
  1467. * @arg @ref LL_RCC_PLLM_DIV_36
  1468. * @arg @ref LL_RCC_PLLM_DIV_37
  1469. * @arg @ref LL_RCC_PLLM_DIV_38
  1470. * @arg @ref LL_RCC_PLLM_DIV_39
  1471. * @arg @ref LL_RCC_PLLM_DIV_40
  1472. * @arg @ref LL_RCC_PLLM_DIV_41
  1473. * @arg @ref LL_RCC_PLLM_DIV_42
  1474. * @arg @ref LL_RCC_PLLM_DIV_43
  1475. * @arg @ref LL_RCC_PLLM_DIV_44
  1476. * @arg @ref LL_RCC_PLLM_DIV_45
  1477. * @arg @ref LL_RCC_PLLM_DIV_46
  1478. * @arg @ref LL_RCC_PLLM_DIV_47
  1479. * @arg @ref LL_RCC_PLLM_DIV_48
  1480. * @arg @ref LL_RCC_PLLM_DIV_49
  1481. * @arg @ref LL_RCC_PLLM_DIV_50
  1482. * @arg @ref LL_RCC_PLLM_DIV_51
  1483. * @arg @ref LL_RCC_PLLM_DIV_52
  1484. * @arg @ref LL_RCC_PLLM_DIV_53
  1485. * @arg @ref LL_RCC_PLLM_DIV_54
  1486. * @arg @ref LL_RCC_PLLM_DIV_55
  1487. * @arg @ref LL_RCC_PLLM_DIV_56
  1488. * @arg @ref LL_RCC_PLLM_DIV_57
  1489. * @arg @ref LL_RCC_PLLM_DIV_58
  1490. * @arg @ref LL_RCC_PLLM_DIV_59
  1491. * @arg @ref LL_RCC_PLLM_DIV_60
  1492. * @arg @ref LL_RCC_PLLM_DIV_61
  1493. * @arg @ref LL_RCC_PLLM_DIV_62
  1494. * @arg @ref LL_RCC_PLLM_DIV_63
  1495. * @param __PLLN__ Between 50/192(*) and 432
  1496. *
  1497. * (*) value not defined in all devices.
  1498. * @param __PLLP__ This parameter can be one of the following values:
  1499. * @arg @ref LL_RCC_PLLP_DIV_2
  1500. * @arg @ref LL_RCC_PLLP_DIV_4
  1501. * @arg @ref LL_RCC_PLLP_DIV_6
  1502. * @arg @ref LL_RCC_PLLP_DIV_8
  1503. * @retval PLL clock frequency (in Hz)
  1504. */
  1505. #define __LL_RCC_CALC_PLLCLK_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLP__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1506. ((((__PLLP__) >> RCC_PLLCFGR_PLLP_Pos ) + 1U) * 2U))
  1507. #if defined(RCC_PLLR_SYSCLK_SUPPORT)
  1508. /**
  1509. * @brief Helper macro to calculate the PLLRCLK frequency on system domain
  1510. * @note ex: @ref __LL_RCC_CALC_PLLRCLK_FREQ (HSE_VALUE,@ref LL_RCC_PLL_GetDivider (),
  1511. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR ());
  1512. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1513. * @param __PLLM__ This parameter can be one of the following values:
  1514. * @arg @ref LL_RCC_PLLM_DIV_2
  1515. * @arg @ref LL_RCC_PLLM_DIV_3
  1516. * @arg @ref LL_RCC_PLLM_DIV_4
  1517. * @arg @ref LL_RCC_PLLM_DIV_5
  1518. * @arg @ref LL_RCC_PLLM_DIV_6
  1519. * @arg @ref LL_RCC_PLLM_DIV_7
  1520. * @arg @ref LL_RCC_PLLM_DIV_8
  1521. * @arg @ref LL_RCC_PLLM_DIV_9
  1522. * @arg @ref LL_RCC_PLLM_DIV_10
  1523. * @arg @ref LL_RCC_PLLM_DIV_11
  1524. * @arg @ref LL_RCC_PLLM_DIV_12
  1525. * @arg @ref LL_RCC_PLLM_DIV_13
  1526. * @arg @ref LL_RCC_PLLM_DIV_14
  1527. * @arg @ref LL_RCC_PLLM_DIV_15
  1528. * @arg @ref LL_RCC_PLLM_DIV_16
  1529. * @arg @ref LL_RCC_PLLM_DIV_17
  1530. * @arg @ref LL_RCC_PLLM_DIV_18
  1531. * @arg @ref LL_RCC_PLLM_DIV_19
  1532. * @arg @ref LL_RCC_PLLM_DIV_20
  1533. * @arg @ref LL_RCC_PLLM_DIV_21
  1534. * @arg @ref LL_RCC_PLLM_DIV_22
  1535. * @arg @ref LL_RCC_PLLM_DIV_23
  1536. * @arg @ref LL_RCC_PLLM_DIV_24
  1537. * @arg @ref LL_RCC_PLLM_DIV_25
  1538. * @arg @ref LL_RCC_PLLM_DIV_26
  1539. * @arg @ref LL_RCC_PLLM_DIV_27
  1540. * @arg @ref LL_RCC_PLLM_DIV_28
  1541. * @arg @ref LL_RCC_PLLM_DIV_29
  1542. * @arg @ref LL_RCC_PLLM_DIV_30
  1543. * @arg @ref LL_RCC_PLLM_DIV_31
  1544. * @arg @ref LL_RCC_PLLM_DIV_32
  1545. * @arg @ref LL_RCC_PLLM_DIV_33
  1546. * @arg @ref LL_RCC_PLLM_DIV_34
  1547. * @arg @ref LL_RCC_PLLM_DIV_35
  1548. * @arg @ref LL_RCC_PLLM_DIV_36
  1549. * @arg @ref LL_RCC_PLLM_DIV_37
  1550. * @arg @ref LL_RCC_PLLM_DIV_38
  1551. * @arg @ref LL_RCC_PLLM_DIV_39
  1552. * @arg @ref LL_RCC_PLLM_DIV_40
  1553. * @arg @ref LL_RCC_PLLM_DIV_41
  1554. * @arg @ref LL_RCC_PLLM_DIV_42
  1555. * @arg @ref LL_RCC_PLLM_DIV_43
  1556. * @arg @ref LL_RCC_PLLM_DIV_44
  1557. * @arg @ref LL_RCC_PLLM_DIV_45
  1558. * @arg @ref LL_RCC_PLLM_DIV_46
  1559. * @arg @ref LL_RCC_PLLM_DIV_47
  1560. * @arg @ref LL_RCC_PLLM_DIV_48
  1561. * @arg @ref LL_RCC_PLLM_DIV_49
  1562. * @arg @ref LL_RCC_PLLM_DIV_50
  1563. * @arg @ref LL_RCC_PLLM_DIV_51
  1564. * @arg @ref LL_RCC_PLLM_DIV_52
  1565. * @arg @ref LL_RCC_PLLM_DIV_53
  1566. * @arg @ref LL_RCC_PLLM_DIV_54
  1567. * @arg @ref LL_RCC_PLLM_DIV_55
  1568. * @arg @ref LL_RCC_PLLM_DIV_56
  1569. * @arg @ref LL_RCC_PLLM_DIV_57
  1570. * @arg @ref LL_RCC_PLLM_DIV_58
  1571. * @arg @ref LL_RCC_PLLM_DIV_59
  1572. * @arg @ref LL_RCC_PLLM_DIV_60
  1573. * @arg @ref LL_RCC_PLLM_DIV_61
  1574. * @arg @ref LL_RCC_PLLM_DIV_62
  1575. * @arg @ref LL_RCC_PLLM_DIV_63
  1576. * @param __PLLN__ Between 50 and 432
  1577. * @param __PLLR__ This parameter can be one of the following values:
  1578. * @arg @ref LL_RCC_PLLR_DIV_2
  1579. * @arg @ref LL_RCC_PLLR_DIV_3
  1580. * @arg @ref LL_RCC_PLLR_DIV_4
  1581. * @arg @ref LL_RCC_PLLR_DIV_5
  1582. * @arg @ref LL_RCC_PLLR_DIV_6
  1583. * @arg @ref LL_RCC_PLLR_DIV_7
  1584. * @retval PLL clock frequency (in Hz)
  1585. */
  1586. #define __LL_RCC_CALC_PLLRCLK_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1587. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  1588. #endif /* RCC_PLLR_SYSCLK_SUPPORT */
  1589. /**
  1590. * @brief Helper macro to calculate the PLLCLK frequency used on 48M domain
  1591. * @note ex: @ref __LL_RCC_CALC_PLLCLK_48M_FREQ (HSE_VALUE,@ref LL_RCC_PLL_GetDivider (),
  1592. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetQ ());
  1593. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1594. * @param __PLLM__ This parameter can be one of the following values:
  1595. * @arg @ref LL_RCC_PLLM_DIV_2
  1596. * @arg @ref LL_RCC_PLLM_DIV_3
  1597. * @arg @ref LL_RCC_PLLM_DIV_4
  1598. * @arg @ref LL_RCC_PLLM_DIV_5
  1599. * @arg @ref LL_RCC_PLLM_DIV_6
  1600. * @arg @ref LL_RCC_PLLM_DIV_7
  1601. * @arg @ref LL_RCC_PLLM_DIV_8
  1602. * @arg @ref LL_RCC_PLLM_DIV_9
  1603. * @arg @ref LL_RCC_PLLM_DIV_10
  1604. * @arg @ref LL_RCC_PLLM_DIV_11
  1605. * @arg @ref LL_RCC_PLLM_DIV_12
  1606. * @arg @ref LL_RCC_PLLM_DIV_13
  1607. * @arg @ref LL_RCC_PLLM_DIV_14
  1608. * @arg @ref LL_RCC_PLLM_DIV_15
  1609. * @arg @ref LL_RCC_PLLM_DIV_16
  1610. * @arg @ref LL_RCC_PLLM_DIV_17
  1611. * @arg @ref LL_RCC_PLLM_DIV_18
  1612. * @arg @ref LL_RCC_PLLM_DIV_19
  1613. * @arg @ref LL_RCC_PLLM_DIV_20
  1614. * @arg @ref LL_RCC_PLLM_DIV_21
  1615. * @arg @ref LL_RCC_PLLM_DIV_22
  1616. * @arg @ref LL_RCC_PLLM_DIV_23
  1617. * @arg @ref LL_RCC_PLLM_DIV_24
  1618. * @arg @ref LL_RCC_PLLM_DIV_25
  1619. * @arg @ref LL_RCC_PLLM_DIV_26
  1620. * @arg @ref LL_RCC_PLLM_DIV_27
  1621. * @arg @ref LL_RCC_PLLM_DIV_28
  1622. * @arg @ref LL_RCC_PLLM_DIV_29
  1623. * @arg @ref LL_RCC_PLLM_DIV_30
  1624. * @arg @ref LL_RCC_PLLM_DIV_31
  1625. * @arg @ref LL_RCC_PLLM_DIV_32
  1626. * @arg @ref LL_RCC_PLLM_DIV_33
  1627. * @arg @ref LL_RCC_PLLM_DIV_34
  1628. * @arg @ref LL_RCC_PLLM_DIV_35
  1629. * @arg @ref LL_RCC_PLLM_DIV_36
  1630. * @arg @ref LL_RCC_PLLM_DIV_37
  1631. * @arg @ref LL_RCC_PLLM_DIV_38
  1632. * @arg @ref LL_RCC_PLLM_DIV_39
  1633. * @arg @ref LL_RCC_PLLM_DIV_40
  1634. * @arg @ref LL_RCC_PLLM_DIV_41
  1635. * @arg @ref LL_RCC_PLLM_DIV_42
  1636. * @arg @ref LL_RCC_PLLM_DIV_43
  1637. * @arg @ref LL_RCC_PLLM_DIV_44
  1638. * @arg @ref LL_RCC_PLLM_DIV_45
  1639. * @arg @ref LL_RCC_PLLM_DIV_46
  1640. * @arg @ref LL_RCC_PLLM_DIV_47
  1641. * @arg @ref LL_RCC_PLLM_DIV_48
  1642. * @arg @ref LL_RCC_PLLM_DIV_49
  1643. * @arg @ref LL_RCC_PLLM_DIV_50
  1644. * @arg @ref LL_RCC_PLLM_DIV_51
  1645. * @arg @ref LL_RCC_PLLM_DIV_52
  1646. * @arg @ref LL_RCC_PLLM_DIV_53
  1647. * @arg @ref LL_RCC_PLLM_DIV_54
  1648. * @arg @ref LL_RCC_PLLM_DIV_55
  1649. * @arg @ref LL_RCC_PLLM_DIV_56
  1650. * @arg @ref LL_RCC_PLLM_DIV_57
  1651. * @arg @ref LL_RCC_PLLM_DIV_58
  1652. * @arg @ref LL_RCC_PLLM_DIV_59
  1653. * @arg @ref LL_RCC_PLLM_DIV_60
  1654. * @arg @ref LL_RCC_PLLM_DIV_61
  1655. * @arg @ref LL_RCC_PLLM_DIV_62
  1656. * @arg @ref LL_RCC_PLLM_DIV_63
  1657. * @param __PLLN__ Between 50/192(*) and 432
  1658. *
  1659. * (*) value not defined in all devices.
  1660. * @param __PLLQ__ This parameter can be one of the following values:
  1661. * @arg @ref LL_RCC_PLLQ_DIV_2
  1662. * @arg @ref LL_RCC_PLLQ_DIV_3
  1663. * @arg @ref LL_RCC_PLLQ_DIV_4
  1664. * @arg @ref LL_RCC_PLLQ_DIV_5
  1665. * @arg @ref LL_RCC_PLLQ_DIV_6
  1666. * @arg @ref LL_RCC_PLLQ_DIV_7
  1667. * @arg @ref LL_RCC_PLLQ_DIV_8
  1668. * @arg @ref LL_RCC_PLLQ_DIV_9
  1669. * @arg @ref LL_RCC_PLLQ_DIV_10
  1670. * @arg @ref LL_RCC_PLLQ_DIV_11
  1671. * @arg @ref LL_RCC_PLLQ_DIV_12
  1672. * @arg @ref LL_RCC_PLLQ_DIV_13
  1673. * @arg @ref LL_RCC_PLLQ_DIV_14
  1674. * @arg @ref LL_RCC_PLLQ_DIV_15
  1675. * @retval PLL clock frequency (in Hz)
  1676. */
  1677. #define __LL_RCC_CALC_PLLCLK_48M_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLQ__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1678. ((__PLLQ__) >> RCC_PLLCFGR_PLLQ_Pos ))
  1679. #if defined(DSI)
  1680. /**
  1681. * @brief Helper macro to calculate the PLLCLK frequency used on DSI
  1682. * @note ex: @ref __LL_RCC_CALC_PLLCLK_DSI_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetDivider (),
  1683. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR ());
  1684. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1685. * @param __PLLM__ This parameter can be one of the following values:
  1686. * @arg @ref LL_RCC_PLLM_DIV_2
  1687. * @arg @ref LL_RCC_PLLM_DIV_3
  1688. * @arg @ref LL_RCC_PLLM_DIV_4
  1689. * @arg @ref LL_RCC_PLLM_DIV_5
  1690. * @arg @ref LL_RCC_PLLM_DIV_6
  1691. * @arg @ref LL_RCC_PLLM_DIV_7
  1692. * @arg @ref LL_RCC_PLLM_DIV_8
  1693. * @arg @ref LL_RCC_PLLM_DIV_9
  1694. * @arg @ref LL_RCC_PLLM_DIV_10
  1695. * @arg @ref LL_RCC_PLLM_DIV_11
  1696. * @arg @ref LL_RCC_PLLM_DIV_12
  1697. * @arg @ref LL_RCC_PLLM_DIV_13
  1698. * @arg @ref LL_RCC_PLLM_DIV_14
  1699. * @arg @ref LL_RCC_PLLM_DIV_15
  1700. * @arg @ref LL_RCC_PLLM_DIV_16
  1701. * @arg @ref LL_RCC_PLLM_DIV_17
  1702. * @arg @ref LL_RCC_PLLM_DIV_18
  1703. * @arg @ref LL_RCC_PLLM_DIV_19
  1704. * @arg @ref LL_RCC_PLLM_DIV_20
  1705. * @arg @ref LL_RCC_PLLM_DIV_21
  1706. * @arg @ref LL_RCC_PLLM_DIV_22
  1707. * @arg @ref LL_RCC_PLLM_DIV_23
  1708. * @arg @ref LL_RCC_PLLM_DIV_24
  1709. * @arg @ref LL_RCC_PLLM_DIV_25
  1710. * @arg @ref LL_RCC_PLLM_DIV_26
  1711. * @arg @ref LL_RCC_PLLM_DIV_27
  1712. * @arg @ref LL_RCC_PLLM_DIV_28
  1713. * @arg @ref LL_RCC_PLLM_DIV_29
  1714. * @arg @ref LL_RCC_PLLM_DIV_30
  1715. * @arg @ref LL_RCC_PLLM_DIV_31
  1716. * @arg @ref LL_RCC_PLLM_DIV_32
  1717. * @arg @ref LL_RCC_PLLM_DIV_33
  1718. * @arg @ref LL_RCC_PLLM_DIV_34
  1719. * @arg @ref LL_RCC_PLLM_DIV_35
  1720. * @arg @ref LL_RCC_PLLM_DIV_36
  1721. * @arg @ref LL_RCC_PLLM_DIV_37
  1722. * @arg @ref LL_RCC_PLLM_DIV_38
  1723. * @arg @ref LL_RCC_PLLM_DIV_39
  1724. * @arg @ref LL_RCC_PLLM_DIV_40
  1725. * @arg @ref LL_RCC_PLLM_DIV_41
  1726. * @arg @ref LL_RCC_PLLM_DIV_42
  1727. * @arg @ref LL_RCC_PLLM_DIV_43
  1728. * @arg @ref LL_RCC_PLLM_DIV_44
  1729. * @arg @ref LL_RCC_PLLM_DIV_45
  1730. * @arg @ref LL_RCC_PLLM_DIV_46
  1731. * @arg @ref LL_RCC_PLLM_DIV_47
  1732. * @arg @ref LL_RCC_PLLM_DIV_48
  1733. * @arg @ref LL_RCC_PLLM_DIV_49
  1734. * @arg @ref LL_RCC_PLLM_DIV_50
  1735. * @arg @ref LL_RCC_PLLM_DIV_51
  1736. * @arg @ref LL_RCC_PLLM_DIV_52
  1737. * @arg @ref LL_RCC_PLLM_DIV_53
  1738. * @arg @ref LL_RCC_PLLM_DIV_54
  1739. * @arg @ref LL_RCC_PLLM_DIV_55
  1740. * @arg @ref LL_RCC_PLLM_DIV_56
  1741. * @arg @ref LL_RCC_PLLM_DIV_57
  1742. * @arg @ref LL_RCC_PLLM_DIV_58
  1743. * @arg @ref LL_RCC_PLLM_DIV_59
  1744. * @arg @ref LL_RCC_PLLM_DIV_60
  1745. * @arg @ref LL_RCC_PLLM_DIV_61
  1746. * @arg @ref LL_RCC_PLLM_DIV_62
  1747. * @arg @ref LL_RCC_PLLM_DIV_63
  1748. * @param __PLLN__ Between 50 and 432
  1749. * @param __PLLR__ This parameter can be one of the following values:
  1750. * @arg @ref LL_RCC_PLLR_DIV_2
  1751. * @arg @ref LL_RCC_PLLR_DIV_3
  1752. * @arg @ref LL_RCC_PLLR_DIV_4
  1753. * @arg @ref LL_RCC_PLLR_DIV_5
  1754. * @arg @ref LL_RCC_PLLR_DIV_6
  1755. * @arg @ref LL_RCC_PLLR_DIV_7
  1756. * @retval PLL clock frequency (in Hz)
  1757. */
  1758. #define __LL_RCC_CALC_PLLCLK_DSI_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1759. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  1760. #endif /* DSI */
  1761. #if defined(RCC_PLLR_I2S_CLKSOURCE_SUPPORT)
  1762. /**
  1763. * @brief Helper macro to calculate the PLLCLK frequency used on I2S
  1764. * @note ex: @ref __LL_RCC_CALC_PLLCLK_I2S_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetDivider (),
  1765. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR ());
  1766. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1767. * @param __PLLM__ This parameter can be one of the following values:
  1768. * @arg @ref LL_RCC_PLLM_DIV_2
  1769. * @arg @ref LL_RCC_PLLM_DIV_3
  1770. * @arg @ref LL_RCC_PLLM_DIV_4
  1771. * @arg @ref LL_RCC_PLLM_DIV_5
  1772. * @arg @ref LL_RCC_PLLM_DIV_6
  1773. * @arg @ref LL_RCC_PLLM_DIV_7
  1774. * @arg @ref LL_RCC_PLLM_DIV_8
  1775. * @arg @ref LL_RCC_PLLM_DIV_9
  1776. * @arg @ref LL_RCC_PLLM_DIV_10
  1777. * @arg @ref LL_RCC_PLLM_DIV_11
  1778. * @arg @ref LL_RCC_PLLM_DIV_12
  1779. * @arg @ref LL_RCC_PLLM_DIV_13
  1780. * @arg @ref LL_RCC_PLLM_DIV_14
  1781. * @arg @ref LL_RCC_PLLM_DIV_15
  1782. * @arg @ref LL_RCC_PLLM_DIV_16
  1783. * @arg @ref LL_RCC_PLLM_DIV_17
  1784. * @arg @ref LL_RCC_PLLM_DIV_18
  1785. * @arg @ref LL_RCC_PLLM_DIV_19
  1786. * @arg @ref LL_RCC_PLLM_DIV_20
  1787. * @arg @ref LL_RCC_PLLM_DIV_21
  1788. * @arg @ref LL_RCC_PLLM_DIV_22
  1789. * @arg @ref LL_RCC_PLLM_DIV_23
  1790. * @arg @ref LL_RCC_PLLM_DIV_24
  1791. * @arg @ref LL_RCC_PLLM_DIV_25
  1792. * @arg @ref LL_RCC_PLLM_DIV_26
  1793. * @arg @ref LL_RCC_PLLM_DIV_27
  1794. * @arg @ref LL_RCC_PLLM_DIV_28
  1795. * @arg @ref LL_RCC_PLLM_DIV_29
  1796. * @arg @ref LL_RCC_PLLM_DIV_30
  1797. * @arg @ref LL_RCC_PLLM_DIV_31
  1798. * @arg @ref LL_RCC_PLLM_DIV_32
  1799. * @arg @ref LL_RCC_PLLM_DIV_33
  1800. * @arg @ref LL_RCC_PLLM_DIV_34
  1801. * @arg @ref LL_RCC_PLLM_DIV_35
  1802. * @arg @ref LL_RCC_PLLM_DIV_36
  1803. * @arg @ref LL_RCC_PLLM_DIV_37
  1804. * @arg @ref LL_RCC_PLLM_DIV_38
  1805. * @arg @ref LL_RCC_PLLM_DIV_39
  1806. * @arg @ref LL_RCC_PLLM_DIV_40
  1807. * @arg @ref LL_RCC_PLLM_DIV_41
  1808. * @arg @ref LL_RCC_PLLM_DIV_42
  1809. * @arg @ref LL_RCC_PLLM_DIV_43
  1810. * @arg @ref LL_RCC_PLLM_DIV_44
  1811. * @arg @ref LL_RCC_PLLM_DIV_45
  1812. * @arg @ref LL_RCC_PLLM_DIV_46
  1813. * @arg @ref LL_RCC_PLLM_DIV_47
  1814. * @arg @ref LL_RCC_PLLM_DIV_48
  1815. * @arg @ref LL_RCC_PLLM_DIV_49
  1816. * @arg @ref LL_RCC_PLLM_DIV_50
  1817. * @arg @ref LL_RCC_PLLM_DIV_51
  1818. * @arg @ref LL_RCC_PLLM_DIV_52
  1819. * @arg @ref LL_RCC_PLLM_DIV_53
  1820. * @arg @ref LL_RCC_PLLM_DIV_54
  1821. * @arg @ref LL_RCC_PLLM_DIV_55
  1822. * @arg @ref LL_RCC_PLLM_DIV_56
  1823. * @arg @ref LL_RCC_PLLM_DIV_57
  1824. * @arg @ref LL_RCC_PLLM_DIV_58
  1825. * @arg @ref LL_RCC_PLLM_DIV_59
  1826. * @arg @ref LL_RCC_PLLM_DIV_60
  1827. * @arg @ref LL_RCC_PLLM_DIV_61
  1828. * @arg @ref LL_RCC_PLLM_DIV_62
  1829. * @arg @ref LL_RCC_PLLM_DIV_63
  1830. * @param __PLLN__ Between 50 and 432
  1831. * @param __PLLR__ This parameter can be one of the following values:
  1832. * @arg @ref LL_RCC_PLLR_DIV_2
  1833. * @arg @ref LL_RCC_PLLR_DIV_3
  1834. * @arg @ref LL_RCC_PLLR_DIV_4
  1835. * @arg @ref LL_RCC_PLLR_DIV_5
  1836. * @arg @ref LL_RCC_PLLR_DIV_6
  1837. * @arg @ref LL_RCC_PLLR_DIV_7
  1838. * @retval PLL clock frequency (in Hz)
  1839. */
  1840. #define __LL_RCC_CALC_PLLCLK_I2S_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1841. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  1842. #endif /* RCC_PLLR_I2S_CLKSOURCE_SUPPORT */
  1843. #if defined(SPDIFRX)
  1844. /**
  1845. * @brief Helper macro to calculate the PLLCLK frequency used on SPDIFRX
  1846. * @note ex: @ref __LL_RCC_CALC_PLLCLK_SPDIFRX_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetDivider (),
  1847. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR ());
  1848. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1849. * @param __PLLM__ This parameter can be one of the following values:
  1850. * @arg @ref LL_RCC_PLLM_DIV_2
  1851. * @arg @ref LL_RCC_PLLM_DIV_3
  1852. * @arg @ref LL_RCC_PLLM_DIV_4
  1853. * @arg @ref LL_RCC_PLLM_DIV_5
  1854. * @arg @ref LL_RCC_PLLM_DIV_6
  1855. * @arg @ref LL_RCC_PLLM_DIV_7
  1856. * @arg @ref LL_RCC_PLLM_DIV_8
  1857. * @arg @ref LL_RCC_PLLM_DIV_9
  1858. * @arg @ref LL_RCC_PLLM_DIV_10
  1859. * @arg @ref LL_RCC_PLLM_DIV_11
  1860. * @arg @ref LL_RCC_PLLM_DIV_12
  1861. * @arg @ref LL_RCC_PLLM_DIV_13
  1862. * @arg @ref LL_RCC_PLLM_DIV_14
  1863. * @arg @ref LL_RCC_PLLM_DIV_15
  1864. * @arg @ref LL_RCC_PLLM_DIV_16
  1865. * @arg @ref LL_RCC_PLLM_DIV_17
  1866. * @arg @ref LL_RCC_PLLM_DIV_18
  1867. * @arg @ref LL_RCC_PLLM_DIV_19
  1868. * @arg @ref LL_RCC_PLLM_DIV_20
  1869. * @arg @ref LL_RCC_PLLM_DIV_21
  1870. * @arg @ref LL_RCC_PLLM_DIV_22
  1871. * @arg @ref LL_RCC_PLLM_DIV_23
  1872. * @arg @ref LL_RCC_PLLM_DIV_24
  1873. * @arg @ref LL_RCC_PLLM_DIV_25
  1874. * @arg @ref LL_RCC_PLLM_DIV_26
  1875. * @arg @ref LL_RCC_PLLM_DIV_27
  1876. * @arg @ref LL_RCC_PLLM_DIV_28
  1877. * @arg @ref LL_RCC_PLLM_DIV_29
  1878. * @arg @ref LL_RCC_PLLM_DIV_30
  1879. * @arg @ref LL_RCC_PLLM_DIV_31
  1880. * @arg @ref LL_RCC_PLLM_DIV_32
  1881. * @arg @ref LL_RCC_PLLM_DIV_33
  1882. * @arg @ref LL_RCC_PLLM_DIV_34
  1883. * @arg @ref LL_RCC_PLLM_DIV_35
  1884. * @arg @ref LL_RCC_PLLM_DIV_36
  1885. * @arg @ref LL_RCC_PLLM_DIV_37
  1886. * @arg @ref LL_RCC_PLLM_DIV_38
  1887. * @arg @ref LL_RCC_PLLM_DIV_39
  1888. * @arg @ref LL_RCC_PLLM_DIV_40
  1889. * @arg @ref LL_RCC_PLLM_DIV_41
  1890. * @arg @ref LL_RCC_PLLM_DIV_42
  1891. * @arg @ref LL_RCC_PLLM_DIV_43
  1892. * @arg @ref LL_RCC_PLLM_DIV_44
  1893. * @arg @ref LL_RCC_PLLM_DIV_45
  1894. * @arg @ref LL_RCC_PLLM_DIV_46
  1895. * @arg @ref LL_RCC_PLLM_DIV_47
  1896. * @arg @ref LL_RCC_PLLM_DIV_48
  1897. * @arg @ref LL_RCC_PLLM_DIV_49
  1898. * @arg @ref LL_RCC_PLLM_DIV_50
  1899. * @arg @ref LL_RCC_PLLM_DIV_51
  1900. * @arg @ref LL_RCC_PLLM_DIV_52
  1901. * @arg @ref LL_RCC_PLLM_DIV_53
  1902. * @arg @ref LL_RCC_PLLM_DIV_54
  1903. * @arg @ref LL_RCC_PLLM_DIV_55
  1904. * @arg @ref LL_RCC_PLLM_DIV_56
  1905. * @arg @ref LL_RCC_PLLM_DIV_57
  1906. * @arg @ref LL_RCC_PLLM_DIV_58
  1907. * @arg @ref LL_RCC_PLLM_DIV_59
  1908. * @arg @ref LL_RCC_PLLM_DIV_60
  1909. * @arg @ref LL_RCC_PLLM_DIV_61
  1910. * @arg @ref LL_RCC_PLLM_DIV_62
  1911. * @arg @ref LL_RCC_PLLM_DIV_63
  1912. * @param __PLLN__ Between 50 and 432
  1913. * @param __PLLR__ This parameter can be one of the following values:
  1914. * @arg @ref LL_RCC_PLLR_DIV_2
  1915. * @arg @ref LL_RCC_PLLR_DIV_3
  1916. * @arg @ref LL_RCC_PLLR_DIV_4
  1917. * @arg @ref LL_RCC_PLLR_DIV_5
  1918. * @arg @ref LL_RCC_PLLR_DIV_6
  1919. * @arg @ref LL_RCC_PLLR_DIV_7
  1920. * @retval PLL clock frequency (in Hz)
  1921. */
  1922. #define __LL_RCC_CALC_PLLCLK_SPDIFRX_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  1923. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  1924. #endif /* SPDIFRX */
  1925. #if defined(RCC_PLLCFGR_PLLR)
  1926. #if defined(SAI1)
  1927. /**
  1928. * @brief Helper macro to calculate the PLLCLK frequency used on SAI
  1929. * @note ex: @ref __LL_RCC_CALC_PLLCLK_SAI_FREQ (HSE_VALUE, @ref LL_RCC_PLL_GetDivider (),
  1930. * @ref LL_RCC_PLL_GetN (), @ref LL_RCC_PLL_GetR (), @ref LL_RCC_PLL_GetDIVR ());
  1931. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  1932. * @param __PLLM__ This parameter can be one of the following values:
  1933. * @arg @ref LL_RCC_PLLM_DIV_2
  1934. * @arg @ref LL_RCC_PLLM_DIV_3
  1935. * @arg @ref LL_RCC_PLLM_DIV_4
  1936. * @arg @ref LL_RCC_PLLM_DIV_5
  1937. * @arg @ref LL_RCC_PLLM_DIV_6
  1938. * @arg @ref LL_RCC_PLLM_DIV_7
  1939. * @arg @ref LL_RCC_PLLM_DIV_8
  1940. * @arg @ref LL_RCC_PLLM_DIV_9
  1941. * @arg @ref LL_RCC_PLLM_DIV_10
  1942. * @arg @ref LL_RCC_PLLM_DIV_11
  1943. * @arg @ref LL_RCC_PLLM_DIV_12
  1944. * @arg @ref LL_RCC_PLLM_DIV_13
  1945. * @arg @ref LL_RCC_PLLM_DIV_14
  1946. * @arg @ref LL_RCC_PLLM_DIV_15
  1947. * @arg @ref LL_RCC_PLLM_DIV_16
  1948. * @arg @ref LL_RCC_PLLM_DIV_17
  1949. * @arg @ref LL_RCC_PLLM_DIV_18
  1950. * @arg @ref LL_RCC_PLLM_DIV_19
  1951. * @arg @ref LL_RCC_PLLM_DIV_20
  1952. * @arg @ref LL_RCC_PLLM_DIV_21
  1953. * @arg @ref LL_RCC_PLLM_DIV_22
  1954. * @arg @ref LL_RCC_PLLM_DIV_23
  1955. * @arg @ref LL_RCC_PLLM_DIV_24
  1956. * @arg @ref LL_RCC_PLLM_DIV_25
  1957. * @arg @ref LL_RCC_PLLM_DIV_26
  1958. * @arg @ref LL_RCC_PLLM_DIV_27
  1959. * @arg @ref LL_RCC_PLLM_DIV_28
  1960. * @arg @ref LL_RCC_PLLM_DIV_29
  1961. * @arg @ref LL_RCC_PLLM_DIV_30
  1962. * @arg @ref LL_RCC_PLLM_DIV_31
  1963. * @arg @ref LL_RCC_PLLM_DIV_32
  1964. * @arg @ref LL_RCC_PLLM_DIV_33
  1965. * @arg @ref LL_RCC_PLLM_DIV_34
  1966. * @arg @ref LL_RCC_PLLM_DIV_35
  1967. * @arg @ref LL_RCC_PLLM_DIV_36
  1968. * @arg @ref LL_RCC_PLLM_DIV_37
  1969. * @arg @ref LL_RCC_PLLM_DIV_38
  1970. * @arg @ref LL_RCC_PLLM_DIV_39
  1971. * @arg @ref LL_RCC_PLLM_DIV_40
  1972. * @arg @ref LL_RCC_PLLM_DIV_41
  1973. * @arg @ref LL_RCC_PLLM_DIV_42
  1974. * @arg @ref LL_RCC_PLLM_DIV_43
  1975. * @arg @ref LL_RCC_PLLM_DIV_44
  1976. * @arg @ref LL_RCC_PLLM_DIV_45
  1977. * @arg @ref LL_RCC_PLLM_DIV_46
  1978. * @arg @ref LL_RCC_PLLM_DIV_47
  1979. * @arg @ref LL_RCC_PLLM_DIV_48
  1980. * @arg @ref LL_RCC_PLLM_DIV_49
  1981. * @arg @ref LL_RCC_PLLM_DIV_50
  1982. * @arg @ref LL_RCC_PLLM_DIV_51
  1983. * @arg @ref LL_RCC_PLLM_DIV_52
  1984. * @arg @ref LL_RCC_PLLM_DIV_53
  1985. * @arg @ref LL_RCC_PLLM_DIV_54
  1986. * @arg @ref LL_RCC_PLLM_DIV_55
  1987. * @arg @ref LL_RCC_PLLM_DIV_56
  1988. * @arg @ref LL_RCC_PLLM_DIV_57
  1989. * @arg @ref LL_RCC_PLLM_DIV_58
  1990. * @arg @ref LL_RCC_PLLM_DIV_59
  1991. * @arg @ref LL_RCC_PLLM_DIV_60
  1992. * @arg @ref LL_RCC_PLLM_DIV_61
  1993. * @arg @ref LL_RCC_PLLM_DIV_62
  1994. * @arg @ref LL_RCC_PLLM_DIV_63
  1995. * @param __PLLN__ Between 50 and 432
  1996. * @param __PLLR__ This parameter can be one of the following values:
  1997. * @arg @ref LL_RCC_PLLR_DIV_2
  1998. * @arg @ref LL_RCC_PLLR_DIV_3
  1999. * @arg @ref LL_RCC_PLLR_DIV_4
  2000. * @arg @ref LL_RCC_PLLR_DIV_5
  2001. * @arg @ref LL_RCC_PLLR_DIV_6
  2002. * @arg @ref LL_RCC_PLLR_DIV_7
  2003. * @param __PLLDIVR__ This parameter can be one of the following values:
  2004. * @arg @ref LL_RCC_PLLDIVR_DIV_1 (*)
  2005. * @arg @ref LL_RCC_PLLDIVR_DIV_2 (*)
  2006. * @arg @ref LL_RCC_PLLDIVR_DIV_3 (*)
  2007. * @arg @ref LL_RCC_PLLDIVR_DIV_4 (*)
  2008. * @arg @ref LL_RCC_PLLDIVR_DIV_5 (*)
  2009. * @arg @ref LL_RCC_PLLDIVR_DIV_6 (*)
  2010. * @arg @ref LL_RCC_PLLDIVR_DIV_7 (*)
  2011. * @arg @ref LL_RCC_PLLDIVR_DIV_8 (*)
  2012. * @arg @ref LL_RCC_PLLDIVR_DIV_9 (*)
  2013. * @arg @ref LL_RCC_PLLDIVR_DIV_10 (*)
  2014. * @arg @ref LL_RCC_PLLDIVR_DIV_11 (*)
  2015. * @arg @ref LL_RCC_PLLDIVR_DIV_12 (*)
  2016. * @arg @ref LL_RCC_PLLDIVR_DIV_13 (*)
  2017. * @arg @ref LL_RCC_PLLDIVR_DIV_14 (*)
  2018. * @arg @ref LL_RCC_PLLDIVR_DIV_15 (*)
  2019. * @arg @ref LL_RCC_PLLDIVR_DIV_16 (*)
  2020. * @arg @ref LL_RCC_PLLDIVR_DIV_17 (*)
  2021. * @arg @ref LL_RCC_PLLDIVR_DIV_18 (*)
  2022. * @arg @ref LL_RCC_PLLDIVR_DIV_19 (*)
  2023. * @arg @ref LL_RCC_PLLDIVR_DIV_20 (*)
  2024. * @arg @ref LL_RCC_PLLDIVR_DIV_21 (*)
  2025. * @arg @ref LL_RCC_PLLDIVR_DIV_22 (*)
  2026. * @arg @ref LL_RCC_PLLDIVR_DIV_23 (*)
  2027. * @arg @ref LL_RCC_PLLDIVR_DIV_24 (*)
  2028. * @arg @ref LL_RCC_PLLDIVR_DIV_25 (*)
  2029. * @arg @ref LL_RCC_PLLDIVR_DIV_26 (*)
  2030. * @arg @ref LL_RCC_PLLDIVR_DIV_27 (*)
  2031. * @arg @ref LL_RCC_PLLDIVR_DIV_28 (*)
  2032. * @arg @ref LL_RCC_PLLDIVR_DIV_29 (*)
  2033. * @arg @ref LL_RCC_PLLDIVR_DIV_30 (*)
  2034. * @arg @ref LL_RCC_PLLDIVR_DIV_31 (*)
  2035. *
  2036. * (*) value not defined in all devices.
  2037. * @retval PLL clock frequency (in Hz)
  2038. */
  2039. #if defined(RCC_DCKCFGR_PLLDIVR)
  2040. #define __LL_RCC_CALC_PLLCLK_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__, __PLLDIVR__) (((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  2041. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos )) / ((__PLLDIVR__) >> RCC_DCKCFGR_PLLDIVR_Pos ))
  2042. #else
  2043. #define __LL_RCC_CALC_PLLCLK_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLN__, __PLLR__) ((__INPUTFREQ__) / (__PLLM__) * (__PLLN__) / \
  2044. ((__PLLR__) >> RCC_PLLCFGR_PLLR_Pos ))
  2045. #endif /* RCC_DCKCFGR_PLLDIVR */
  2046. #endif /* SAI1 */
  2047. #endif /* RCC_PLLCFGR_PLLR */
  2048. #if defined(RCC_PLLSAI_SUPPORT)
  2049. /**
  2050. * @brief Helper macro to calculate the PLLSAI frequency used for SAI domain
  2051. * @note ex: @ref __LL_RCC_CALC_PLLSAI_SAI_FREQ (HSE_VALUE,@ref LL_RCC_PLLSAI_GetDivider (),
  2052. * @ref LL_RCC_PLLSAI_GetN (), @ref LL_RCC_PLLSAI_GetQ (), @ref LL_RCC_PLLSAI_GetDIVQ ());
  2053. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2054. * @param __PLLM__ This parameter can be one of the following values:
  2055. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  2056. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  2057. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  2058. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  2059. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  2060. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  2061. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  2062. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  2063. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  2064. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  2065. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  2066. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  2067. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  2068. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  2069. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  2070. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  2071. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  2072. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  2073. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  2074. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  2075. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  2076. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  2077. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  2078. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  2079. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  2080. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  2081. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  2082. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  2083. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  2084. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  2085. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  2086. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  2087. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  2088. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  2089. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  2090. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  2091. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  2092. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  2093. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  2094. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  2095. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  2096. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  2097. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  2098. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  2099. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  2100. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  2101. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  2102. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  2103. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  2104. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  2105. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  2106. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  2107. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  2108. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  2109. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  2110. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  2111. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  2112. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  2113. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  2114. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  2115. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  2116. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  2117. * @param __PLLSAIN__ Between 49/50(*) and 432
  2118. *
  2119. * (*) value not defined in all devices.
  2120. * @param __PLLSAIQ__ This parameter can be one of the following values:
  2121. * @arg @ref LL_RCC_PLLSAIQ_DIV_2
  2122. * @arg @ref LL_RCC_PLLSAIQ_DIV_3
  2123. * @arg @ref LL_RCC_PLLSAIQ_DIV_4
  2124. * @arg @ref LL_RCC_PLLSAIQ_DIV_5
  2125. * @arg @ref LL_RCC_PLLSAIQ_DIV_6
  2126. * @arg @ref LL_RCC_PLLSAIQ_DIV_7
  2127. * @arg @ref LL_RCC_PLLSAIQ_DIV_8
  2128. * @arg @ref LL_RCC_PLLSAIQ_DIV_9
  2129. * @arg @ref LL_RCC_PLLSAIQ_DIV_10
  2130. * @arg @ref LL_RCC_PLLSAIQ_DIV_11
  2131. * @arg @ref LL_RCC_PLLSAIQ_DIV_12
  2132. * @arg @ref LL_RCC_PLLSAIQ_DIV_13
  2133. * @arg @ref LL_RCC_PLLSAIQ_DIV_14
  2134. * @arg @ref LL_RCC_PLLSAIQ_DIV_15
  2135. * @param __PLLSAIDIVQ__ This parameter can be one of the following values:
  2136. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_1
  2137. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_2
  2138. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_3
  2139. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_4
  2140. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_5
  2141. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_6
  2142. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_7
  2143. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_8
  2144. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_9
  2145. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_10
  2146. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_11
  2147. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_12
  2148. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_13
  2149. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_14
  2150. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_15
  2151. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_16
  2152. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_17
  2153. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_18
  2154. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_19
  2155. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_20
  2156. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_21
  2157. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_22
  2158. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_23
  2159. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_24
  2160. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_25
  2161. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_26
  2162. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_27
  2163. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_28
  2164. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_29
  2165. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_30
  2166. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_31
  2167. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_32
  2168. * @retval PLLSAI clock frequency (in Hz)
  2169. */
  2170. #define __LL_RCC_CALC_PLLSAI_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLSAIN__, __PLLSAIQ__, __PLLSAIDIVQ__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLSAIN__) / \
  2171. (((__PLLSAIQ__) >> RCC_PLLSAICFGR_PLLSAIQ_Pos) * (((__PLLSAIDIVQ__) >> RCC_DCKCFGR_PLLSAIDIVQ_Pos) + 1U)))
  2172. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  2173. /**
  2174. * @brief Helper macro to calculate the PLLSAI frequency used on 48Mhz domain
  2175. * @note ex: @ref __LL_RCC_CALC_PLLSAI_48M_FREQ (HSE_VALUE,@ref LL_RCC_PLLSAI_GetDivider (),
  2176. * @ref LL_RCC_PLLSAI_GetN (), @ref LL_RCC_PLLSAI_GetP ());
  2177. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2178. * @param __PLLM__ This parameter can be one of the following values:
  2179. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  2180. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  2181. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  2182. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  2183. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  2184. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  2185. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  2186. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  2187. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  2188. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  2189. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  2190. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  2191. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  2192. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  2193. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  2194. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  2195. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  2196. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  2197. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  2198. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  2199. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  2200. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  2201. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  2202. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  2203. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  2204. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  2205. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  2206. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  2207. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  2208. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  2209. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  2210. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  2211. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  2212. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  2213. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  2214. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  2215. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  2216. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  2217. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  2218. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  2219. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  2220. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  2221. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  2222. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  2223. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  2224. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  2225. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  2226. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  2227. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  2228. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  2229. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  2230. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  2231. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  2232. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  2233. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  2234. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  2235. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  2236. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  2237. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  2238. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  2239. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  2240. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  2241. * @param __PLLSAIN__ Between 50 and 432
  2242. * @param __PLLSAIP__ This parameter can be one of the following values:
  2243. * @arg @ref LL_RCC_PLLSAIP_DIV_2
  2244. * @arg @ref LL_RCC_PLLSAIP_DIV_4
  2245. * @arg @ref LL_RCC_PLLSAIP_DIV_6
  2246. * @arg @ref LL_RCC_PLLSAIP_DIV_8
  2247. * @retval PLLSAI clock frequency (in Hz)
  2248. */
  2249. #define __LL_RCC_CALC_PLLSAI_48M_FREQ(__INPUTFREQ__, __PLLM__, __PLLSAIN__, __PLLSAIP__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLSAIN__) / \
  2250. ((((__PLLSAIP__) >> RCC_PLLSAICFGR_PLLSAIP_Pos) + 1U) * 2U))
  2251. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  2252. #if defined(LTDC)
  2253. /**
  2254. * @brief Helper macro to calculate the PLLSAI frequency used for LTDC domain
  2255. * @note ex: @ref __LL_RCC_CALC_PLLSAI_LTDC_FREQ (HSE_VALUE,@ref LL_RCC_PLLSAI_GetDivider (),
  2256. * @ref LL_RCC_PLLSAI_GetN (), @ref LL_RCC_PLLSAI_GetR (), @ref LL_RCC_PLLSAI_GetDIVR ());
  2257. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2258. * @param __PLLM__ This parameter can be one of the following values:
  2259. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  2260. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  2261. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  2262. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  2263. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  2264. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  2265. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  2266. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  2267. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  2268. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  2269. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  2270. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  2271. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  2272. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  2273. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  2274. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  2275. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  2276. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  2277. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  2278. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  2279. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  2280. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  2281. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  2282. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  2283. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  2284. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  2285. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  2286. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  2287. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  2288. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  2289. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  2290. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  2291. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  2292. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  2293. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  2294. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  2295. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  2296. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  2297. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  2298. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  2299. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  2300. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  2301. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  2302. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  2303. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  2304. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  2305. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  2306. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  2307. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  2308. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  2309. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  2310. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  2311. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  2312. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  2313. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  2314. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  2315. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  2316. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  2317. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  2318. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  2319. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  2320. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  2321. * @param __PLLSAIN__ Between 49/50(*) and 432
  2322. *
  2323. * (*) value not defined in all devices.
  2324. * @param __PLLSAIR__ This parameter can be one of the following values:
  2325. * @arg @ref LL_RCC_PLLSAIR_DIV_2
  2326. * @arg @ref LL_RCC_PLLSAIR_DIV_3
  2327. * @arg @ref LL_RCC_PLLSAIR_DIV_4
  2328. * @arg @ref LL_RCC_PLLSAIR_DIV_5
  2329. * @arg @ref LL_RCC_PLLSAIR_DIV_6
  2330. * @arg @ref LL_RCC_PLLSAIR_DIV_7
  2331. * @param __PLLSAIDIVR__ This parameter can be one of the following values:
  2332. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_2
  2333. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_4
  2334. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_8
  2335. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_16
  2336. * @retval PLLSAI clock frequency (in Hz)
  2337. */
  2338. #define __LL_RCC_CALC_PLLSAI_LTDC_FREQ(__INPUTFREQ__, __PLLM__, __PLLSAIN__, __PLLSAIR__, __PLLSAIDIVR__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLSAIN__) / \
  2339. (((__PLLSAIR__) >> RCC_PLLSAICFGR_PLLSAIR_Pos) * (aRCC_PLLSAIDIVRPrescTable[(__PLLSAIDIVR__) >> RCC_DCKCFGR_PLLSAIDIVR_Pos])))
  2340. #endif /* LTDC */
  2341. #endif /* RCC_PLLSAI_SUPPORT */
  2342. #if defined(RCC_PLLI2S_SUPPORT)
  2343. #if defined(RCC_DCKCFGR_PLLI2SDIVQ) || defined(RCC_DCKCFGR_PLLI2SDIVR)
  2344. /**
  2345. * @brief Helper macro to calculate the PLLI2S frequency used for SAI domain
  2346. * @note ex: @ref __LL_RCC_CALC_PLLI2S_SAI_FREQ (HSE_VALUE,@ref LL_RCC_PLLI2S_GetDivider (),
  2347. * @ref LL_RCC_PLLI2S_GetN (), @ref LL_RCC_PLLI2S_GetQ (), @ref LL_RCC_PLLI2S_GetDIVQ ());
  2348. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2349. * @param __PLLM__ This parameter can be one of the following values:
  2350. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  2351. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  2352. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  2353. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  2354. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  2355. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  2356. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  2357. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  2358. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  2359. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  2360. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  2361. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  2362. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  2363. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  2364. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  2365. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  2366. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  2367. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  2368. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  2369. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  2370. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  2371. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  2372. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  2373. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  2374. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  2375. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  2376. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  2377. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  2378. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  2379. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  2380. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  2381. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  2382. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  2383. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  2384. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  2385. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  2386. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  2387. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  2388. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  2389. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  2390. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  2391. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  2392. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  2393. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  2394. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  2395. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  2396. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  2397. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  2398. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  2399. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  2400. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  2401. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  2402. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  2403. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  2404. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  2405. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  2406. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  2407. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  2408. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  2409. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  2410. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  2411. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  2412. * @param __PLLI2SN__ Between 50/192(*) and 432
  2413. *
  2414. * (*) value not defined in all devices.
  2415. * @param __PLLI2SQ_R__ This parameter can be one of the following values:
  2416. * @arg @ref LL_RCC_PLLI2SQ_DIV_2 (*)
  2417. * @arg @ref LL_RCC_PLLI2SQ_DIV_3 (*)
  2418. * @arg @ref LL_RCC_PLLI2SQ_DIV_4 (*)
  2419. * @arg @ref LL_RCC_PLLI2SQ_DIV_5 (*)
  2420. * @arg @ref LL_RCC_PLLI2SQ_DIV_6 (*)
  2421. * @arg @ref LL_RCC_PLLI2SQ_DIV_7 (*)
  2422. * @arg @ref LL_RCC_PLLI2SQ_DIV_8 (*)
  2423. * @arg @ref LL_RCC_PLLI2SQ_DIV_9 (*)
  2424. * @arg @ref LL_RCC_PLLI2SQ_DIV_10 (*)
  2425. * @arg @ref LL_RCC_PLLI2SQ_DIV_11 (*)
  2426. * @arg @ref LL_RCC_PLLI2SQ_DIV_12 (*)
  2427. * @arg @ref LL_RCC_PLLI2SQ_DIV_13 (*)
  2428. * @arg @ref LL_RCC_PLLI2SQ_DIV_14 (*)
  2429. * @arg @ref LL_RCC_PLLI2SQ_DIV_15 (*)
  2430. * @arg @ref LL_RCC_PLLI2SR_DIV_2 (*)
  2431. * @arg @ref LL_RCC_PLLI2SR_DIV_3 (*)
  2432. * @arg @ref LL_RCC_PLLI2SR_DIV_4 (*)
  2433. * @arg @ref LL_RCC_PLLI2SR_DIV_5 (*)
  2434. * @arg @ref LL_RCC_PLLI2SR_DIV_6 (*)
  2435. * @arg @ref LL_RCC_PLLI2SR_DIV_7 (*)
  2436. *
  2437. * (*) value not defined in all devices.
  2438. * @param __PLLI2SDIVQ_R__ This parameter can be one of the following values:
  2439. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_1 (*)
  2440. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_2 (*)
  2441. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_3 (*)
  2442. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_4 (*)
  2443. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_5 (*)
  2444. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_6 (*)
  2445. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_7 (*)
  2446. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_8 (*)
  2447. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_9 (*)
  2448. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_10 (*)
  2449. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_11 (*)
  2450. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_12 (*)
  2451. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_13 (*)
  2452. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_14 (*)
  2453. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_15 (*)
  2454. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_16 (*)
  2455. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_17 (*)
  2456. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_18 (*)
  2457. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_19 (*)
  2458. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_20 (*)
  2459. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_21 (*)
  2460. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_22 (*)
  2461. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_23 (*)
  2462. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_24 (*)
  2463. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_25 (*)
  2464. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_26 (*)
  2465. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_27 (*)
  2466. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_28 (*)
  2467. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_29 (*)
  2468. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_30 (*)
  2469. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_31 (*)
  2470. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_32 (*)
  2471. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_1 (*)
  2472. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_2 (*)
  2473. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_3 (*)
  2474. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_4 (*)
  2475. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_5 (*)
  2476. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_6 (*)
  2477. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_7 (*)
  2478. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_8 (*)
  2479. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_9 (*)
  2480. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_10 (*)
  2481. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_11 (*)
  2482. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_12 (*)
  2483. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_13 (*)
  2484. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_14 (*)
  2485. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_15 (*)
  2486. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_16 (*)
  2487. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_17 (*)
  2488. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_18 (*)
  2489. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_19 (*)
  2490. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_20 (*)
  2491. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_21 (*)
  2492. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_22 (*)
  2493. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_23 (*)
  2494. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_24 (*)
  2495. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_25 (*)
  2496. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_26 (*)
  2497. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_27 (*)
  2498. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_28 (*)
  2499. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_29 (*)
  2500. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_30 (*)
  2501. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_31 (*)
  2502. *
  2503. * (*) value not defined in all devices.
  2504. * @retval PLLI2S clock frequency (in Hz)
  2505. */
  2506. #if defined(RCC_DCKCFGR_PLLI2SDIVQ)
  2507. #define __LL_RCC_CALC_PLLI2S_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SQ_R__, __PLLI2SDIVQ_R__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2508. (((__PLLI2SQ_R__) >> RCC_PLLI2SCFGR_PLLI2SQ_Pos) * (((__PLLI2SDIVQ_R__) >> RCC_DCKCFGR_PLLI2SDIVQ_Pos) + 1U)))
  2509. #else
  2510. #define __LL_RCC_CALC_PLLI2S_SAI_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SQ_R__, __PLLI2SDIVQ_R__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2511. (((__PLLI2SQ_R__) >> RCC_PLLI2SCFGR_PLLI2SR_Pos) * ((__PLLI2SDIVQ_R__) >> RCC_DCKCFGR_PLLI2SDIVR_Pos)))
  2512. #endif /* RCC_DCKCFGR_PLLI2SDIVQ */
  2513. #endif /* RCC_DCKCFGR_PLLI2SDIVQ || RCC_DCKCFGR_PLLI2SDIVR */
  2514. #if defined(SPDIFRX)
  2515. /**
  2516. * @brief Helper macro to calculate the PLLI2S frequency used on SPDIFRX domain
  2517. * @note ex: @ref __LL_RCC_CALC_PLLI2S_SPDIFRX_FREQ (HSE_VALUE,@ref LL_RCC_PLLI2S_GetDivider (),
  2518. * @ref LL_RCC_PLLI2S_GetN (), @ref LL_RCC_PLLI2S_GetP ());
  2519. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2520. * @param __PLLM__ This parameter can be one of the following values:
  2521. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  2522. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  2523. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  2524. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  2525. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  2526. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  2527. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  2528. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  2529. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  2530. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  2531. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  2532. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  2533. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  2534. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  2535. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  2536. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  2537. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  2538. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  2539. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  2540. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  2541. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  2542. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  2543. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  2544. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  2545. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  2546. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  2547. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  2548. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  2549. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  2550. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  2551. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  2552. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  2553. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  2554. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  2555. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  2556. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  2557. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  2558. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  2559. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  2560. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  2561. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  2562. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  2563. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  2564. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  2565. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  2566. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  2567. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  2568. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  2569. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  2570. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  2571. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  2572. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  2573. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  2574. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  2575. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  2576. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  2577. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  2578. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  2579. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  2580. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  2581. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  2582. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  2583. * @param __PLLI2SN__ Between 50 and 432
  2584. * @param __PLLI2SP__ This parameter can be one of the following values:
  2585. * @arg @ref LL_RCC_PLLI2SP_DIV_2
  2586. * @arg @ref LL_RCC_PLLI2SP_DIV_4
  2587. * @arg @ref LL_RCC_PLLI2SP_DIV_6
  2588. * @arg @ref LL_RCC_PLLI2SP_DIV_8
  2589. * @retval PLLI2S clock frequency (in Hz)
  2590. */
  2591. #define __LL_RCC_CALC_PLLI2S_SPDIFRX_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SP__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2592. ((((__PLLI2SP__) >> RCC_PLLI2SCFGR_PLLI2SP_Pos) + 1U) * 2U))
  2593. #endif /* SPDIFRX */
  2594. /**
  2595. * @brief Helper macro to calculate the PLLI2S frequency used for I2S domain
  2596. * @note ex: @ref __LL_RCC_CALC_PLLI2S_I2S_FREQ (HSE_VALUE,@ref LL_RCC_PLLI2S_GetDivider (),
  2597. * @ref LL_RCC_PLLI2S_GetN (), @ref LL_RCC_PLLI2S_GetR ());
  2598. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2599. * @param __PLLM__ This parameter can be one of the following values:
  2600. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  2601. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  2602. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  2603. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  2604. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  2605. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  2606. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  2607. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  2608. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  2609. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  2610. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  2611. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  2612. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  2613. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  2614. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  2615. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  2616. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  2617. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  2618. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  2619. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  2620. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  2621. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  2622. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  2623. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  2624. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  2625. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  2626. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  2627. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  2628. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  2629. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  2630. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  2631. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  2632. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  2633. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  2634. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  2635. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  2636. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  2637. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  2638. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  2639. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  2640. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  2641. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  2642. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  2643. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  2644. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  2645. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  2646. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  2647. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  2648. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  2649. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  2650. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  2651. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  2652. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  2653. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  2654. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  2655. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  2656. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  2657. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  2658. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  2659. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  2660. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  2661. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  2662. * @param __PLLI2SN__ Between 50/192(*) and 432
  2663. *
  2664. * (*) value not defined in all devices.
  2665. * @param __PLLI2SR__ This parameter can be one of the following values:
  2666. * @arg @ref LL_RCC_PLLI2SR_DIV_2
  2667. * @arg @ref LL_RCC_PLLI2SR_DIV_3
  2668. * @arg @ref LL_RCC_PLLI2SR_DIV_4
  2669. * @arg @ref LL_RCC_PLLI2SR_DIV_5
  2670. * @arg @ref LL_RCC_PLLI2SR_DIV_6
  2671. * @arg @ref LL_RCC_PLLI2SR_DIV_7
  2672. * @retval PLLI2S clock frequency (in Hz)
  2673. */
  2674. #define __LL_RCC_CALC_PLLI2S_I2S_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SR__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2675. ((__PLLI2SR__) >> RCC_PLLI2SCFGR_PLLI2SR_Pos))
  2676. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  2677. /**
  2678. * @brief Helper macro to calculate the PLLI2S frequency used for 48Mhz domain
  2679. * @note ex: @ref __LL_RCC_CALC_PLLI2S_48M_FREQ (HSE_VALUE,@ref LL_RCC_PLLI2S_GetDivider (),
  2680. * @ref LL_RCC_PLLI2S_GetN (), @ref LL_RCC_PLLI2S_GetQ ());
  2681. * @param __INPUTFREQ__ PLL Input frequency (based on HSE/HSI)
  2682. * @param __PLLM__ This parameter can be one of the following values:
  2683. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  2684. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  2685. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  2686. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  2687. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  2688. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  2689. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  2690. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  2691. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  2692. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  2693. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  2694. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  2695. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  2696. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  2697. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  2698. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  2699. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  2700. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  2701. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  2702. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  2703. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  2704. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  2705. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  2706. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  2707. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  2708. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  2709. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  2710. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  2711. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  2712. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  2713. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  2714. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  2715. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  2716. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  2717. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  2718. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  2719. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  2720. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  2721. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  2722. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  2723. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  2724. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  2725. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  2726. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  2727. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  2728. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  2729. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  2730. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  2731. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  2732. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  2733. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  2734. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  2735. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  2736. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  2737. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  2738. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  2739. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  2740. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  2741. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  2742. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  2743. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  2744. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  2745. * @param __PLLI2SN__ Between 50 and 432
  2746. * @param __PLLI2SQ__ This parameter can be one of the following values:
  2747. * @arg @ref LL_RCC_PLLI2SQ_DIV_2
  2748. * @arg @ref LL_RCC_PLLI2SQ_DIV_3
  2749. * @arg @ref LL_RCC_PLLI2SQ_DIV_4
  2750. * @arg @ref LL_RCC_PLLI2SQ_DIV_5
  2751. * @arg @ref LL_RCC_PLLI2SQ_DIV_6
  2752. * @arg @ref LL_RCC_PLLI2SQ_DIV_7
  2753. * @arg @ref LL_RCC_PLLI2SQ_DIV_8
  2754. * @arg @ref LL_RCC_PLLI2SQ_DIV_9
  2755. * @arg @ref LL_RCC_PLLI2SQ_DIV_10
  2756. * @arg @ref LL_RCC_PLLI2SQ_DIV_11
  2757. * @arg @ref LL_RCC_PLLI2SQ_DIV_12
  2758. * @arg @ref LL_RCC_PLLI2SQ_DIV_13
  2759. * @arg @ref LL_RCC_PLLI2SQ_DIV_14
  2760. * @arg @ref LL_RCC_PLLI2SQ_DIV_15
  2761. * @retval PLLI2S clock frequency (in Hz)
  2762. */
  2763. #define __LL_RCC_CALC_PLLI2S_48M_FREQ(__INPUTFREQ__, __PLLM__, __PLLI2SN__, __PLLI2SQ__) (((__INPUTFREQ__) / (__PLLM__)) * (__PLLI2SN__) / \
  2764. ((__PLLI2SQ__) >> RCC_PLLI2SCFGR_PLLI2SQ_Pos))
  2765. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  2766. #endif /* RCC_PLLI2S_SUPPORT */
  2767. /**
  2768. * @brief Helper macro to calculate the HCLK frequency
  2769. * @param __SYSCLKFREQ__ SYSCLK frequency (based on HSE/HSI/PLLCLK)
  2770. * @param __AHBPRESCALER__ This parameter can be one of the following values:
  2771. * @arg @ref LL_RCC_SYSCLK_DIV_1
  2772. * @arg @ref LL_RCC_SYSCLK_DIV_2
  2773. * @arg @ref LL_RCC_SYSCLK_DIV_4
  2774. * @arg @ref LL_RCC_SYSCLK_DIV_8
  2775. * @arg @ref LL_RCC_SYSCLK_DIV_16
  2776. * @arg @ref LL_RCC_SYSCLK_DIV_64
  2777. * @arg @ref LL_RCC_SYSCLK_DIV_128
  2778. * @arg @ref LL_RCC_SYSCLK_DIV_256
  2779. * @arg @ref LL_RCC_SYSCLK_DIV_512
  2780. * @retval HCLK clock frequency (in Hz)
  2781. */
  2782. #define __LL_RCC_CALC_HCLK_FREQ(__SYSCLKFREQ__, __AHBPRESCALER__) ((__SYSCLKFREQ__) >> AHBPrescTable[((__AHBPRESCALER__) & RCC_CFGR_HPRE) >> RCC_CFGR_HPRE_Pos])
  2783. /**
  2784. * @brief Helper macro to calculate the PCLK1 frequency (ABP1)
  2785. * @param __HCLKFREQ__ HCLK frequency
  2786. * @param __APB1PRESCALER__ This parameter can be one of the following values:
  2787. * @arg @ref LL_RCC_APB1_DIV_1
  2788. * @arg @ref LL_RCC_APB1_DIV_2
  2789. * @arg @ref LL_RCC_APB1_DIV_4
  2790. * @arg @ref LL_RCC_APB1_DIV_8
  2791. * @arg @ref LL_RCC_APB1_DIV_16
  2792. * @retval PCLK1 clock frequency (in Hz)
  2793. */
  2794. #define __LL_RCC_CALC_PCLK1_FREQ(__HCLKFREQ__, __APB1PRESCALER__) ((__HCLKFREQ__) >> APBPrescTable[(__APB1PRESCALER__) >> RCC_CFGR_PPRE1_Pos])
  2795. /**
  2796. * @brief Helper macro to calculate the PCLK2 frequency (ABP2)
  2797. * @param __HCLKFREQ__ HCLK frequency
  2798. * @param __APB2PRESCALER__ This parameter can be one of the following values:
  2799. * @arg @ref LL_RCC_APB2_DIV_1
  2800. * @arg @ref LL_RCC_APB2_DIV_2
  2801. * @arg @ref LL_RCC_APB2_DIV_4
  2802. * @arg @ref LL_RCC_APB2_DIV_8
  2803. * @arg @ref LL_RCC_APB2_DIV_16
  2804. * @retval PCLK2 clock frequency (in Hz)
  2805. */
  2806. #define __LL_RCC_CALC_PCLK2_FREQ(__HCLKFREQ__, __APB2PRESCALER__) ((__HCLKFREQ__) >> APBPrescTable[(__APB2PRESCALER__) >> RCC_CFGR_PPRE2_Pos])
  2807. /**
  2808. * @}
  2809. */
  2810. /**
  2811. * @}
  2812. */
  2813. /* Exported functions --------------------------------------------------------*/
  2814. /** @defgroup RCC_LL_Exported_Functions RCC Exported Functions
  2815. * @{
  2816. */
  2817. /** @defgroup RCC_LL_EF_HSE HSE
  2818. * @{
  2819. */
  2820. /**
  2821. * @brief Enable the Clock Security System.
  2822. * @rmtoll CR CSSON LL_RCC_HSE_EnableCSS
  2823. * @retval None
  2824. */
  2825. __STATIC_INLINE void LL_RCC_HSE_EnableCSS(void)
  2826. {
  2827. SET_BIT(RCC->CR, RCC_CR_CSSON);
  2828. }
  2829. /**
  2830. * @brief Enable HSE external oscillator (HSE Bypass)
  2831. * @rmtoll CR HSEBYP LL_RCC_HSE_EnableBypass
  2832. * @retval None
  2833. */
  2834. __STATIC_INLINE void LL_RCC_HSE_EnableBypass(void)
  2835. {
  2836. SET_BIT(RCC->CR, RCC_CR_HSEBYP);
  2837. }
  2838. /**
  2839. * @brief Disable HSE external oscillator (HSE Bypass)
  2840. * @rmtoll CR HSEBYP LL_RCC_HSE_DisableBypass
  2841. * @retval None
  2842. */
  2843. __STATIC_INLINE void LL_RCC_HSE_DisableBypass(void)
  2844. {
  2845. CLEAR_BIT(RCC->CR, RCC_CR_HSEBYP);
  2846. }
  2847. /**
  2848. * @brief Enable HSE crystal oscillator (HSE ON)
  2849. * @rmtoll CR HSEON LL_RCC_HSE_Enable
  2850. * @retval None
  2851. */
  2852. __STATIC_INLINE void LL_RCC_HSE_Enable(void)
  2853. {
  2854. SET_BIT(RCC->CR, RCC_CR_HSEON);
  2855. }
  2856. /**
  2857. * @brief Disable HSE crystal oscillator (HSE ON)
  2858. * @rmtoll CR HSEON LL_RCC_HSE_Disable
  2859. * @retval None
  2860. */
  2861. __STATIC_INLINE void LL_RCC_HSE_Disable(void)
  2862. {
  2863. CLEAR_BIT(RCC->CR, RCC_CR_HSEON);
  2864. }
  2865. /**
  2866. * @brief Check if HSE oscillator Ready
  2867. * @rmtoll CR HSERDY LL_RCC_HSE_IsReady
  2868. * @retval State of bit (1 or 0).
  2869. */
  2870. __STATIC_INLINE uint32_t LL_RCC_HSE_IsReady(void)
  2871. {
  2872. return (READ_BIT(RCC->CR, RCC_CR_HSERDY) == (RCC_CR_HSERDY));
  2873. }
  2874. /**
  2875. * @}
  2876. */
  2877. /** @defgroup RCC_LL_EF_HSI HSI
  2878. * @{
  2879. */
  2880. /**
  2881. * @brief Enable HSI oscillator
  2882. * @rmtoll CR HSION LL_RCC_HSI_Enable
  2883. * @retval None
  2884. */
  2885. __STATIC_INLINE void LL_RCC_HSI_Enable(void)
  2886. {
  2887. SET_BIT(RCC->CR, RCC_CR_HSION);
  2888. }
  2889. /**
  2890. * @brief Disable HSI oscillator
  2891. * @rmtoll CR HSION LL_RCC_HSI_Disable
  2892. * @retval None
  2893. */
  2894. __STATIC_INLINE void LL_RCC_HSI_Disable(void)
  2895. {
  2896. CLEAR_BIT(RCC->CR, RCC_CR_HSION);
  2897. }
  2898. /**
  2899. * @brief Check if HSI clock is ready
  2900. * @rmtoll CR HSIRDY LL_RCC_HSI_IsReady
  2901. * @retval State of bit (1 or 0).
  2902. */
  2903. __STATIC_INLINE uint32_t LL_RCC_HSI_IsReady(void)
  2904. {
  2905. return (READ_BIT(RCC->CR, RCC_CR_HSIRDY) == (RCC_CR_HSIRDY));
  2906. }
  2907. /**
  2908. * @brief Get HSI Calibration value
  2909. * @note When HSITRIM is written, HSICAL is updated with the sum of
  2910. * HSITRIM and the factory trim value
  2911. * @rmtoll CR HSICAL LL_RCC_HSI_GetCalibration
  2912. * @retval Between Min_Data = 0x00 and Max_Data = 0xFF
  2913. */
  2914. __STATIC_INLINE uint32_t LL_RCC_HSI_GetCalibration(void)
  2915. {
  2916. return (uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSICAL) >> RCC_CR_HSICAL_Pos);
  2917. }
  2918. /**
  2919. * @brief Set HSI Calibration trimming
  2920. * @note user-programmable trimming value that is added to the HSICAL
  2921. * @note Default value is 16, which, when added to the HSICAL value,
  2922. * should trim the HSI to 16 MHz +/- 1 %
  2923. * @rmtoll CR HSITRIM LL_RCC_HSI_SetCalibTrimming
  2924. * @param Value Between Min_Data = 0 and Max_Data = 31
  2925. * @retval None
  2926. */
  2927. __STATIC_INLINE void LL_RCC_HSI_SetCalibTrimming(uint32_t Value)
  2928. {
  2929. MODIFY_REG(RCC->CR, RCC_CR_HSITRIM, Value << RCC_CR_HSITRIM_Pos);
  2930. }
  2931. /**
  2932. * @brief Get HSI Calibration trimming
  2933. * @rmtoll CR HSITRIM LL_RCC_HSI_GetCalibTrimming
  2934. * @retval Between Min_Data = 0 and Max_Data = 31
  2935. */
  2936. __STATIC_INLINE uint32_t LL_RCC_HSI_GetCalibTrimming(void)
  2937. {
  2938. return (uint32_t)(READ_BIT(RCC->CR, RCC_CR_HSITRIM) >> RCC_CR_HSITRIM_Pos);
  2939. }
  2940. /**
  2941. * @}
  2942. */
  2943. /** @defgroup RCC_LL_EF_LSE LSE
  2944. * @{
  2945. */
  2946. /**
  2947. * @brief Enable Low Speed External (LSE) crystal.
  2948. * @rmtoll BDCR LSEON LL_RCC_LSE_Enable
  2949. * @retval None
  2950. */
  2951. __STATIC_INLINE void LL_RCC_LSE_Enable(void)
  2952. {
  2953. SET_BIT(RCC->BDCR, RCC_BDCR_LSEON);
  2954. }
  2955. /**
  2956. * @brief Disable Low Speed External (LSE) crystal.
  2957. * @rmtoll BDCR LSEON LL_RCC_LSE_Disable
  2958. * @retval None
  2959. */
  2960. __STATIC_INLINE void LL_RCC_LSE_Disable(void)
  2961. {
  2962. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEON);
  2963. }
  2964. /**
  2965. * @brief Enable external clock source (LSE bypass).
  2966. * @rmtoll BDCR LSEBYP LL_RCC_LSE_EnableBypass
  2967. * @retval None
  2968. */
  2969. __STATIC_INLINE void LL_RCC_LSE_EnableBypass(void)
  2970. {
  2971. SET_BIT(RCC->BDCR, RCC_BDCR_LSEBYP);
  2972. }
  2973. /**
  2974. * @brief Disable external clock source (LSE bypass).
  2975. * @rmtoll BDCR LSEBYP LL_RCC_LSE_DisableBypass
  2976. * @retval None
  2977. */
  2978. __STATIC_INLINE void LL_RCC_LSE_DisableBypass(void)
  2979. {
  2980. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEBYP);
  2981. }
  2982. /**
  2983. * @brief Check if LSE oscillator Ready
  2984. * @rmtoll BDCR LSERDY LL_RCC_LSE_IsReady
  2985. * @retval State of bit (1 or 0).
  2986. */
  2987. __STATIC_INLINE uint32_t LL_RCC_LSE_IsReady(void)
  2988. {
  2989. return (READ_BIT(RCC->BDCR, RCC_BDCR_LSERDY) == (RCC_BDCR_LSERDY));
  2990. }
  2991. #if defined(RCC_BDCR_LSEMOD)
  2992. /**
  2993. * @brief Enable LSE high drive mode.
  2994. * @note LSE high drive mode can be enabled only when the LSE clock is disabled
  2995. * @rmtoll BDCR LSEMOD LL_RCC_LSE_EnableHighDriveMode
  2996. * @retval None
  2997. */
  2998. __STATIC_INLINE void LL_RCC_LSE_EnableHighDriveMode(void)
  2999. {
  3000. SET_BIT(RCC->BDCR, RCC_BDCR_LSEMOD);
  3001. }
  3002. /**
  3003. * @brief Disable LSE high drive mode.
  3004. * @note LSE high drive mode can be disabled only when the LSE clock is disabled
  3005. * @rmtoll BDCR LSEMOD LL_RCC_LSE_DisableHighDriveMode
  3006. * @retval None
  3007. */
  3008. __STATIC_INLINE void LL_RCC_LSE_DisableHighDriveMode(void)
  3009. {
  3010. CLEAR_BIT(RCC->BDCR, RCC_BDCR_LSEMOD);
  3011. }
  3012. #endif /* RCC_BDCR_LSEMOD */
  3013. /**
  3014. * @}
  3015. */
  3016. /** @defgroup RCC_LL_EF_LSI LSI
  3017. * @{
  3018. */
  3019. /**
  3020. * @brief Enable LSI Oscillator
  3021. * @rmtoll CSR LSION LL_RCC_LSI_Enable
  3022. * @retval None
  3023. */
  3024. __STATIC_INLINE void LL_RCC_LSI_Enable(void)
  3025. {
  3026. SET_BIT(RCC->CSR, RCC_CSR_LSION);
  3027. }
  3028. /**
  3029. * @brief Disable LSI Oscillator
  3030. * @rmtoll CSR LSION LL_RCC_LSI_Disable
  3031. * @retval None
  3032. */
  3033. __STATIC_INLINE void LL_RCC_LSI_Disable(void)
  3034. {
  3035. CLEAR_BIT(RCC->CSR, RCC_CSR_LSION);
  3036. }
  3037. /**
  3038. * @brief Check if LSI is Ready
  3039. * @rmtoll CSR LSIRDY LL_RCC_LSI_IsReady
  3040. * @retval State of bit (1 or 0).
  3041. */
  3042. __STATIC_INLINE uint32_t LL_RCC_LSI_IsReady(void)
  3043. {
  3044. return (READ_BIT(RCC->CSR, RCC_CSR_LSIRDY) == (RCC_CSR_LSIRDY));
  3045. }
  3046. /**
  3047. * @}
  3048. */
  3049. /** @defgroup RCC_LL_EF_System System
  3050. * @{
  3051. */
  3052. /**
  3053. * @brief Configure the system clock source
  3054. * @rmtoll CFGR SW LL_RCC_SetSysClkSource
  3055. * @param Source This parameter can be one of the following values:
  3056. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSI
  3057. * @arg @ref LL_RCC_SYS_CLKSOURCE_HSE
  3058. * @arg @ref LL_RCC_SYS_CLKSOURCE_PLL
  3059. * @arg @ref LL_RCC_SYS_CLKSOURCE_PLLR (*)
  3060. *
  3061. * (*) value not defined in all devices.
  3062. * @retval None
  3063. */
  3064. __STATIC_INLINE void LL_RCC_SetSysClkSource(uint32_t Source)
  3065. {
  3066. MODIFY_REG(RCC->CFGR, RCC_CFGR_SW, Source);
  3067. }
  3068. /**
  3069. * @brief Get the system clock source
  3070. * @rmtoll CFGR SWS LL_RCC_GetSysClkSource
  3071. * @retval Returned value can be one of the following values:
  3072. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSI
  3073. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_HSE
  3074. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_PLL
  3075. * @arg @ref LL_RCC_SYS_CLKSOURCE_STATUS_PLLR (*)
  3076. *
  3077. * (*) value not defined in all devices.
  3078. */
  3079. __STATIC_INLINE uint32_t LL_RCC_GetSysClkSource(void)
  3080. {
  3081. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_SWS));
  3082. }
  3083. /**
  3084. * @brief Set AHB prescaler
  3085. * @rmtoll CFGR HPRE LL_RCC_SetAHBPrescaler
  3086. * @param Prescaler This parameter can be one of the following values:
  3087. * @arg @ref LL_RCC_SYSCLK_DIV_1
  3088. * @arg @ref LL_RCC_SYSCLK_DIV_2
  3089. * @arg @ref LL_RCC_SYSCLK_DIV_4
  3090. * @arg @ref LL_RCC_SYSCLK_DIV_8
  3091. * @arg @ref LL_RCC_SYSCLK_DIV_16
  3092. * @arg @ref LL_RCC_SYSCLK_DIV_64
  3093. * @arg @ref LL_RCC_SYSCLK_DIV_128
  3094. * @arg @ref LL_RCC_SYSCLK_DIV_256
  3095. * @arg @ref LL_RCC_SYSCLK_DIV_512
  3096. * @retval None
  3097. */
  3098. __STATIC_INLINE void LL_RCC_SetAHBPrescaler(uint32_t Prescaler)
  3099. {
  3100. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, Prescaler);
  3101. }
  3102. /**
  3103. * @brief Set APB1 prescaler
  3104. * @rmtoll CFGR PPRE1 LL_RCC_SetAPB1Prescaler
  3105. * @param Prescaler This parameter can be one of the following values:
  3106. * @arg @ref LL_RCC_APB1_DIV_1
  3107. * @arg @ref LL_RCC_APB1_DIV_2
  3108. * @arg @ref LL_RCC_APB1_DIV_4
  3109. * @arg @ref LL_RCC_APB1_DIV_8
  3110. * @arg @ref LL_RCC_APB1_DIV_16
  3111. * @retval None
  3112. */
  3113. __STATIC_INLINE void LL_RCC_SetAPB1Prescaler(uint32_t Prescaler)
  3114. {
  3115. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, Prescaler);
  3116. }
  3117. /**
  3118. * @brief Set APB2 prescaler
  3119. * @rmtoll CFGR PPRE2 LL_RCC_SetAPB2Prescaler
  3120. * @param Prescaler This parameter can be one of the following values:
  3121. * @arg @ref LL_RCC_APB2_DIV_1
  3122. * @arg @ref LL_RCC_APB2_DIV_2
  3123. * @arg @ref LL_RCC_APB2_DIV_4
  3124. * @arg @ref LL_RCC_APB2_DIV_8
  3125. * @arg @ref LL_RCC_APB2_DIV_16
  3126. * @retval None
  3127. */
  3128. __STATIC_INLINE void LL_RCC_SetAPB2Prescaler(uint32_t Prescaler)
  3129. {
  3130. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, Prescaler);
  3131. }
  3132. /**
  3133. * @brief Get AHB prescaler
  3134. * @rmtoll CFGR HPRE LL_RCC_GetAHBPrescaler
  3135. * @retval Returned value can be one of the following values:
  3136. * @arg @ref LL_RCC_SYSCLK_DIV_1
  3137. * @arg @ref LL_RCC_SYSCLK_DIV_2
  3138. * @arg @ref LL_RCC_SYSCLK_DIV_4
  3139. * @arg @ref LL_RCC_SYSCLK_DIV_8
  3140. * @arg @ref LL_RCC_SYSCLK_DIV_16
  3141. * @arg @ref LL_RCC_SYSCLK_DIV_64
  3142. * @arg @ref LL_RCC_SYSCLK_DIV_128
  3143. * @arg @ref LL_RCC_SYSCLK_DIV_256
  3144. * @arg @ref LL_RCC_SYSCLK_DIV_512
  3145. */
  3146. __STATIC_INLINE uint32_t LL_RCC_GetAHBPrescaler(void)
  3147. {
  3148. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_HPRE));
  3149. }
  3150. /**
  3151. * @brief Get APB1 prescaler
  3152. * @rmtoll CFGR PPRE1 LL_RCC_GetAPB1Prescaler
  3153. * @retval Returned value can be one of the following values:
  3154. * @arg @ref LL_RCC_APB1_DIV_1
  3155. * @arg @ref LL_RCC_APB1_DIV_2
  3156. * @arg @ref LL_RCC_APB1_DIV_4
  3157. * @arg @ref LL_RCC_APB1_DIV_8
  3158. * @arg @ref LL_RCC_APB1_DIV_16
  3159. */
  3160. __STATIC_INLINE uint32_t LL_RCC_GetAPB1Prescaler(void)
  3161. {
  3162. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PPRE1));
  3163. }
  3164. /**
  3165. * @brief Get APB2 prescaler
  3166. * @rmtoll CFGR PPRE2 LL_RCC_GetAPB2Prescaler
  3167. * @retval Returned value can be one of the following values:
  3168. * @arg @ref LL_RCC_APB2_DIV_1
  3169. * @arg @ref LL_RCC_APB2_DIV_2
  3170. * @arg @ref LL_RCC_APB2_DIV_4
  3171. * @arg @ref LL_RCC_APB2_DIV_8
  3172. * @arg @ref LL_RCC_APB2_DIV_16
  3173. */
  3174. __STATIC_INLINE uint32_t LL_RCC_GetAPB2Prescaler(void)
  3175. {
  3176. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_PPRE2));
  3177. }
  3178. /**
  3179. * @}
  3180. */
  3181. /** @defgroup RCC_LL_EF_MCO MCO
  3182. * @{
  3183. */
  3184. #if defined(RCC_CFGR_MCO1EN)
  3185. /**
  3186. * @brief Enable MCO1 output
  3187. * @rmtoll CFGR RCC_CFGR_MCO1EN LL_RCC_MCO1_Enable
  3188. * @retval None
  3189. */
  3190. __STATIC_INLINE void LL_RCC_MCO1_Enable(void)
  3191. {
  3192. SET_BIT(RCC->CFGR, RCC_CFGR_MCO1EN);
  3193. }
  3194. /**
  3195. * @brief Disable MCO1 output
  3196. * @rmtoll CFGR RCC_CFGR_MCO1EN LL_RCC_MCO1_Disable
  3197. * @retval None
  3198. */
  3199. __STATIC_INLINE void LL_RCC_MCO1_Disable(void)
  3200. {
  3201. CLEAR_BIT(RCC->CFGR, RCC_CFGR_MCO1EN);
  3202. }
  3203. #endif /* RCC_CFGR_MCO1EN */
  3204. #if defined(RCC_CFGR_MCO2EN)
  3205. /**
  3206. * @brief Enable MCO2 output
  3207. * @rmtoll CFGR RCC_CFGR_MCO2EN LL_RCC_MCO2_Enable
  3208. * @retval None
  3209. */
  3210. __STATIC_INLINE void LL_RCC_MCO2_Enable(void)
  3211. {
  3212. SET_BIT(RCC->CFGR, RCC_CFGR_MCO2EN);
  3213. }
  3214. /**
  3215. * @brief Disable MCO2 output
  3216. * @rmtoll CFGR RCC_CFGR_MCO2EN LL_RCC_MCO2_Disable
  3217. * @retval None
  3218. */
  3219. __STATIC_INLINE void LL_RCC_MCO2_Disable(void)
  3220. {
  3221. CLEAR_BIT(RCC->CFGR, RCC_CFGR_MCO2EN);
  3222. }
  3223. #endif /* RCC_CFGR_MCO2EN */
  3224. /**
  3225. * @brief Configure MCOx
  3226. * @rmtoll CFGR MCO1 LL_RCC_ConfigMCO\n
  3227. * CFGR MCO1PRE LL_RCC_ConfigMCO\n
  3228. * CFGR MCO2 LL_RCC_ConfigMCO\n
  3229. * CFGR MCO2PRE LL_RCC_ConfigMCO
  3230. * @param MCOxSource This parameter can be one of the following values:
  3231. * @arg @ref LL_RCC_MCO1SOURCE_HSI
  3232. * @arg @ref LL_RCC_MCO1SOURCE_LSE
  3233. * @arg @ref LL_RCC_MCO1SOURCE_HSE
  3234. * @arg @ref LL_RCC_MCO1SOURCE_PLLCLK
  3235. * @arg @ref LL_RCC_MCO2SOURCE_SYSCLK
  3236. * @arg @ref LL_RCC_MCO2SOURCE_PLLI2S
  3237. * @arg @ref LL_RCC_MCO2SOURCE_HSE
  3238. * @arg @ref LL_RCC_MCO2SOURCE_PLLCLK
  3239. * @param MCOxPrescaler This parameter can be one of the following values:
  3240. * @arg @ref LL_RCC_MCO1_DIV_1
  3241. * @arg @ref LL_RCC_MCO1_DIV_2
  3242. * @arg @ref LL_RCC_MCO1_DIV_3
  3243. * @arg @ref LL_RCC_MCO1_DIV_4
  3244. * @arg @ref LL_RCC_MCO1_DIV_5
  3245. * @arg @ref LL_RCC_MCO2_DIV_1
  3246. * @arg @ref LL_RCC_MCO2_DIV_2
  3247. * @arg @ref LL_RCC_MCO2_DIV_3
  3248. * @arg @ref LL_RCC_MCO2_DIV_4
  3249. * @arg @ref LL_RCC_MCO2_DIV_5
  3250. * @retval None
  3251. */
  3252. __STATIC_INLINE void LL_RCC_ConfigMCO(uint32_t MCOxSource, uint32_t MCOxPrescaler)
  3253. {
  3254. MODIFY_REG(RCC->CFGR, (MCOxSource & 0xFFFF0000U) | (MCOxPrescaler & 0xFFFF0000U), (MCOxSource << 16U) | (MCOxPrescaler << 16U));
  3255. }
  3256. /**
  3257. * @}
  3258. */
  3259. /** @defgroup RCC_LL_EF_Peripheral_Clock_Source Peripheral Clock Source
  3260. * @{
  3261. */
  3262. #if defined(FMPI2C1)
  3263. /**
  3264. * @brief Configure FMPI2C clock source
  3265. * @rmtoll DCKCFGR2 FMPI2C1SEL LL_RCC_SetFMPI2CClockSource
  3266. * @param FMPI2CxSource This parameter can be one of the following values:
  3267. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_PCLK1
  3268. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_SYSCLK
  3269. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_HSI
  3270. * @retval None
  3271. */
  3272. __STATIC_INLINE void LL_RCC_SetFMPI2CClockSource(uint32_t FMPI2CxSource)
  3273. {
  3274. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_FMPI2C1SEL, FMPI2CxSource);
  3275. }
  3276. #endif /* FMPI2C1 */
  3277. #if defined(LPTIM1)
  3278. /**
  3279. * @brief Configure LPTIMx clock source
  3280. * @rmtoll DCKCFGR2 LPTIM1SEL LL_RCC_SetLPTIMClockSource
  3281. * @param LPTIMxSource This parameter can be one of the following values:
  3282. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_PCLK1
  3283. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_HSI
  3284. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_LSI
  3285. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_LSE
  3286. * @retval None
  3287. */
  3288. __STATIC_INLINE void LL_RCC_SetLPTIMClockSource(uint32_t LPTIMxSource)
  3289. {
  3290. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_LPTIM1SEL, LPTIMxSource);
  3291. }
  3292. #endif /* LPTIM1 */
  3293. #if defined(SAI1)
  3294. /**
  3295. * @brief Configure SAIx clock source
  3296. * @rmtoll DCKCFGR SAI1SRC LL_RCC_SetSAIClockSource\n
  3297. * DCKCFGR SAI2SRC LL_RCC_SetSAIClockSource\n
  3298. * DCKCFGR SAI1ASRC LL_RCC_SetSAIClockSource\n
  3299. * DCKCFGR SAI1BSRC LL_RCC_SetSAIClockSource
  3300. * @param SAIxSource This parameter can be one of the following values:
  3301. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLLSAI (*)
  3302. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLLI2S (*)
  3303. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLL (*)
  3304. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PIN (*)
  3305. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLSAI (*)
  3306. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLI2S (*)
  3307. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLL (*)
  3308. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLSRC (*)
  3309. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLSAI (*)
  3310. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLI2S (*)
  3311. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PIN (*)
  3312. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLL (*)
  3313. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLSRC (*)
  3314. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLSAI (*)
  3315. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLI2S (*)
  3316. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PIN (*)
  3317. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLL (*)
  3318. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLSRC (*)
  3319. *
  3320. * (*) value not defined in all devices.
  3321. * @retval None
  3322. */
  3323. __STATIC_INLINE void LL_RCC_SetSAIClockSource(uint32_t SAIxSource)
  3324. {
  3325. MODIFY_REG(RCC->DCKCFGR, (SAIxSource & 0xFFFF0000U), (SAIxSource << 16U));
  3326. }
  3327. #endif /* SAI1 */
  3328. #if defined(RCC_DCKCFGR_SDIOSEL) || defined(RCC_DCKCFGR2_SDIOSEL)
  3329. /**
  3330. * @brief Configure SDIO clock source
  3331. * @rmtoll DCKCFGR SDIOSEL LL_RCC_SetSDIOClockSource\n
  3332. * DCKCFGR2 SDIOSEL LL_RCC_SetSDIOClockSource
  3333. * @param SDIOxSource This parameter can be one of the following values:
  3334. * @arg @ref LL_RCC_SDIO_CLKSOURCE_PLL48CLK
  3335. * @arg @ref LL_RCC_SDIO_CLKSOURCE_SYSCLK
  3336. * @retval None
  3337. */
  3338. __STATIC_INLINE void LL_RCC_SetSDIOClockSource(uint32_t SDIOxSource)
  3339. {
  3340. #if defined(RCC_DCKCFGR_SDIOSEL)
  3341. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_SDIOSEL, SDIOxSource);
  3342. #else
  3343. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_SDIOSEL, SDIOxSource);
  3344. #endif /* RCC_DCKCFGR_SDIOSEL */
  3345. }
  3346. #endif /* RCC_DCKCFGR_SDIOSEL || RCC_DCKCFGR2_SDIOSEL */
  3347. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  3348. /**
  3349. * @brief Configure 48Mhz domain clock source
  3350. * @rmtoll DCKCFGR CK48MSEL LL_RCC_SetCK48MClockSource\n
  3351. * DCKCFGR2 CK48MSEL LL_RCC_SetCK48MClockSource
  3352. * @param CK48MxSource This parameter can be one of the following values:
  3353. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLL
  3354. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLLSAI (*)
  3355. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLLI2S (*)
  3356. *
  3357. * (*) value not defined in all devices.
  3358. * @retval None
  3359. */
  3360. __STATIC_INLINE void LL_RCC_SetCK48MClockSource(uint32_t CK48MxSource)
  3361. {
  3362. #if defined(RCC_DCKCFGR_CK48MSEL)
  3363. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_CK48MSEL, CK48MxSource);
  3364. #else
  3365. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL, CK48MxSource);
  3366. #endif /* RCC_DCKCFGR_CK48MSEL */
  3367. }
  3368. #if defined(RNG)
  3369. /**
  3370. * @brief Configure RNG clock source
  3371. * @rmtoll DCKCFGR CK48MSEL LL_RCC_SetRNGClockSource\n
  3372. * DCKCFGR2 CK48MSEL LL_RCC_SetRNGClockSource
  3373. * @param RNGxSource This parameter can be one of the following values:
  3374. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLL
  3375. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLLSAI (*)
  3376. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLLI2S (*)
  3377. *
  3378. * (*) value not defined in all devices.
  3379. * @retval None
  3380. */
  3381. __STATIC_INLINE void LL_RCC_SetRNGClockSource(uint32_t RNGxSource)
  3382. {
  3383. #if defined(RCC_DCKCFGR_CK48MSEL)
  3384. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_CK48MSEL, RNGxSource);
  3385. #else
  3386. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL, RNGxSource);
  3387. #endif /* RCC_DCKCFGR_CK48MSEL */
  3388. }
  3389. #endif /* RNG */
  3390. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  3391. /**
  3392. * @brief Configure USB clock source
  3393. * @rmtoll DCKCFGR CK48MSEL LL_RCC_SetUSBClockSource\n
  3394. * DCKCFGR2 CK48MSEL LL_RCC_SetUSBClockSource
  3395. * @param USBxSource This parameter can be one of the following values:
  3396. * @arg @ref LL_RCC_USB_CLKSOURCE_PLL
  3397. * @arg @ref LL_RCC_USB_CLKSOURCE_PLLSAI (*)
  3398. * @arg @ref LL_RCC_USB_CLKSOURCE_PLLI2S (*)
  3399. *
  3400. * (*) value not defined in all devices.
  3401. * @retval None
  3402. */
  3403. __STATIC_INLINE void LL_RCC_SetUSBClockSource(uint32_t USBxSource)
  3404. {
  3405. #if defined(RCC_DCKCFGR_CK48MSEL)
  3406. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_CK48MSEL, USBxSource);
  3407. #else
  3408. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_CK48MSEL, USBxSource);
  3409. #endif /* RCC_DCKCFGR_CK48MSEL */
  3410. }
  3411. #endif /* USB_OTG_FS || USB_OTG_HS */
  3412. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  3413. #if defined(CEC)
  3414. /**
  3415. * @brief Configure CEC clock source
  3416. * @rmtoll DCKCFGR2 CECSEL LL_RCC_SetCECClockSource
  3417. * @param Source This parameter can be one of the following values:
  3418. * @arg @ref LL_RCC_CEC_CLKSOURCE_HSI_DIV488
  3419. * @arg @ref LL_RCC_CEC_CLKSOURCE_LSE
  3420. * @retval None
  3421. */
  3422. __STATIC_INLINE void LL_RCC_SetCECClockSource(uint32_t Source)
  3423. {
  3424. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_CECSEL, Source);
  3425. }
  3426. #endif /* CEC */
  3427. /**
  3428. * @brief Configure I2S clock source
  3429. * @rmtoll CFGR I2SSRC LL_RCC_SetI2SClockSource\n
  3430. * DCKCFGR I2SSRC LL_RCC_SetI2SClockSource\n
  3431. * DCKCFGR I2S1SRC LL_RCC_SetI2SClockSource\n
  3432. * DCKCFGR I2S2SRC LL_RCC_SetI2SClockSource
  3433. * @param Source This parameter can be one of the following values:
  3434. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLLI2S (*)
  3435. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PIN
  3436. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLL (*)
  3437. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLLSRC (*)
  3438. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLLI2S (*)
  3439. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PIN (*)
  3440. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLL (*)
  3441. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLLSRC (*)
  3442. *
  3443. * (*) value not defined in all devices.
  3444. * @retval None
  3445. */
  3446. __STATIC_INLINE void LL_RCC_SetI2SClockSource(uint32_t Source)
  3447. {
  3448. #if defined(RCC_CFGR_I2SSRC)
  3449. MODIFY_REG(RCC->CFGR, RCC_CFGR_I2SSRC, Source);
  3450. #else
  3451. MODIFY_REG(RCC->DCKCFGR, (Source & 0xFFFF0000U), (Source << 16U));
  3452. #endif /* RCC_CFGR_I2SSRC */
  3453. }
  3454. #if defined(DSI)
  3455. /**
  3456. * @brief Configure DSI clock source
  3457. * @rmtoll DCKCFGR DSISEL LL_RCC_SetDSIClockSource
  3458. * @param Source This parameter can be one of the following values:
  3459. * @arg @ref LL_RCC_DSI_CLKSOURCE_PHY
  3460. * @arg @ref LL_RCC_DSI_CLKSOURCE_PLL
  3461. * @retval None
  3462. */
  3463. __STATIC_INLINE void LL_RCC_SetDSIClockSource(uint32_t Source)
  3464. {
  3465. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_DSISEL, Source);
  3466. }
  3467. #endif /* DSI */
  3468. #if defined(DFSDM1_Channel0)
  3469. /**
  3470. * @brief Configure DFSDM Audio clock source
  3471. * @rmtoll DCKCFGR CKDFSDM1ASEL LL_RCC_SetDFSDMAudioClockSource\n
  3472. * DCKCFGR CKDFSDM2ASEL LL_RCC_SetDFSDMAudioClockSource
  3473. * @param Source This parameter can be one of the following values:
  3474. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S1
  3475. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S2
  3476. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S1 (*)
  3477. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S2 (*)
  3478. *
  3479. * (*) value not defined in all devices.
  3480. * @retval None
  3481. */
  3482. __STATIC_INLINE void LL_RCC_SetDFSDMAudioClockSource(uint32_t Source)
  3483. {
  3484. MODIFY_REG(RCC->DCKCFGR, (Source & 0x0000FFFFU), (Source >> 16U));
  3485. }
  3486. /**
  3487. * @brief Configure DFSDM Kernel clock source
  3488. * @rmtoll DCKCFGR CKDFSDM1SEL LL_RCC_SetDFSDMClockSource
  3489. * @param Source This parameter can be one of the following values:
  3490. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE_PCLK2
  3491. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE_SYSCLK
  3492. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE_PCLK2 (*)
  3493. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE_SYSCLK (*)
  3494. *
  3495. * (*) value not defined in all devices.
  3496. * @retval None
  3497. */
  3498. __STATIC_INLINE void LL_RCC_SetDFSDMClockSource(uint32_t Source)
  3499. {
  3500. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_CKDFSDM1SEL, Source);
  3501. }
  3502. #endif /* DFSDM1_Channel0 */
  3503. #if defined(SPDIFRX)
  3504. /**
  3505. * @brief Configure SPDIFRX clock source
  3506. * @rmtoll DCKCFGR2 SPDIFRXSEL LL_RCC_SetSPDIFRXClockSource
  3507. * @param SPDIFRXxSource This parameter can be one of the following values:
  3508. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE_PLL
  3509. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE_PLLI2S
  3510. *
  3511. * (*) value not defined in all devices.
  3512. * @retval None
  3513. */
  3514. __STATIC_INLINE void LL_RCC_SetSPDIFRXClockSource(uint32_t SPDIFRXxSource)
  3515. {
  3516. MODIFY_REG(RCC->DCKCFGR2, RCC_DCKCFGR2_SPDIFRXSEL, SPDIFRXxSource);
  3517. }
  3518. #endif /* SPDIFRX */
  3519. #if defined(FMPI2C1)
  3520. /**
  3521. * @brief Get FMPI2C clock source
  3522. * @rmtoll DCKCFGR2 FMPI2C1SEL LL_RCC_GetFMPI2CClockSource
  3523. * @param FMPI2Cx This parameter can be one of the following values:
  3524. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE
  3525. * @retval Returned value can be one of the following values:
  3526. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_PCLK1
  3527. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_SYSCLK
  3528. * @arg @ref LL_RCC_FMPI2C1_CLKSOURCE_HSI
  3529. */
  3530. __STATIC_INLINE uint32_t LL_RCC_GetFMPI2CClockSource(uint32_t FMPI2Cx)
  3531. {
  3532. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, FMPI2Cx));
  3533. }
  3534. #endif /* FMPI2C1 */
  3535. #if defined(LPTIM1)
  3536. /**
  3537. * @brief Get LPTIMx clock source
  3538. * @rmtoll DCKCFGR2 LPTIM1SEL LL_RCC_GetLPTIMClockSource
  3539. * @param LPTIMx This parameter can be one of the following values:
  3540. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE
  3541. * @retval Returned value can be one of the following values:
  3542. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_PCLK1
  3543. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_HSI
  3544. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_LSI
  3545. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE_LSE
  3546. */
  3547. __STATIC_INLINE uint32_t LL_RCC_GetLPTIMClockSource(uint32_t LPTIMx)
  3548. {
  3549. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, RCC_DCKCFGR2_LPTIM1SEL));
  3550. }
  3551. #endif /* LPTIM1 */
  3552. #if defined(SAI1)
  3553. /**
  3554. * @brief Get SAIx clock source
  3555. * @rmtoll DCKCFGR SAI1SEL LL_RCC_GetSAIClockSource\n
  3556. * DCKCFGR SAI2SEL LL_RCC_GetSAIClockSource\n
  3557. * DCKCFGR SAI1ASRC LL_RCC_GetSAIClockSource\n
  3558. * DCKCFGR SAI1BSRC LL_RCC_GetSAIClockSource
  3559. * @param SAIx This parameter can be one of the following values:
  3560. * @arg @ref LL_RCC_SAI1_CLKSOURCE (*)
  3561. * @arg @ref LL_RCC_SAI2_CLKSOURCE (*)
  3562. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE (*)
  3563. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE (*)
  3564. *
  3565. * (*) value not defined in all devices.
  3566. * @retval Returned value can be one of the following values:
  3567. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLLSAI (*)
  3568. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLLI2S (*)
  3569. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PLL (*)
  3570. * @arg @ref LL_RCC_SAI1_CLKSOURCE_PIN (*)
  3571. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLSAI (*)
  3572. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLI2S (*)
  3573. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLL (*)
  3574. * @arg @ref LL_RCC_SAI2_CLKSOURCE_PLLSRC (*)
  3575. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLSAI (*)
  3576. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLI2S (*)
  3577. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PIN (*)
  3578. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLL (*)
  3579. * @arg @ref LL_RCC_SAI1_A_CLKSOURCE_PLLSRC (*)
  3580. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLSAI (*)
  3581. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLI2S (*)
  3582. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PIN (*)
  3583. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLL (*)
  3584. * @arg @ref LL_RCC_SAI1_B_CLKSOURCE_PLLSRC (*)
  3585. *
  3586. * (*) value not defined in all devices.
  3587. */
  3588. __STATIC_INLINE uint32_t LL_RCC_GetSAIClockSource(uint32_t SAIx)
  3589. {
  3590. return (uint32_t)(READ_BIT(RCC->DCKCFGR, SAIx) >> 16U | SAIx);
  3591. }
  3592. #endif /* SAI1 */
  3593. #if defined(RCC_DCKCFGR_SDIOSEL) || defined(RCC_DCKCFGR2_SDIOSEL)
  3594. /**
  3595. * @brief Get SDIOx clock source
  3596. * @rmtoll DCKCFGR SDIOSEL LL_RCC_GetSDIOClockSource\n
  3597. * DCKCFGR2 SDIOSEL LL_RCC_GetSDIOClockSource
  3598. * @param SDIOx This parameter can be one of the following values:
  3599. * @arg @ref LL_RCC_SDIO_CLKSOURCE
  3600. * @retval Returned value can be one of the following values:
  3601. * @arg @ref LL_RCC_SDIO_CLKSOURCE_PLL48CLK
  3602. * @arg @ref LL_RCC_SDIO_CLKSOURCE_SYSCLK
  3603. */
  3604. __STATIC_INLINE uint32_t LL_RCC_GetSDIOClockSource(uint32_t SDIOx)
  3605. {
  3606. #if defined(RCC_DCKCFGR_SDIOSEL)
  3607. return (uint32_t)(READ_BIT(RCC->DCKCFGR, SDIOx));
  3608. #else
  3609. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, SDIOx));
  3610. #endif /* RCC_DCKCFGR_SDIOSEL */
  3611. }
  3612. #endif /* RCC_DCKCFGR_SDIOSEL || RCC_DCKCFGR2_SDIOSEL */
  3613. #if defined(RCC_DCKCFGR_CK48MSEL) || defined(RCC_DCKCFGR2_CK48MSEL)
  3614. /**
  3615. * @brief Get 48Mhz domain clock source
  3616. * @rmtoll DCKCFGR CK48MSEL LL_RCC_GetCK48MClockSource\n
  3617. * DCKCFGR2 CK48MSEL LL_RCC_GetCK48MClockSource
  3618. * @param CK48Mx This parameter can be one of the following values:
  3619. * @arg @ref LL_RCC_CK48M_CLKSOURCE
  3620. * @retval Returned value can be one of the following values:
  3621. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLL
  3622. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLLSAI (*)
  3623. * @arg @ref LL_RCC_CK48M_CLKSOURCE_PLLI2S (*)
  3624. *
  3625. * (*) value not defined in all devices.
  3626. */
  3627. __STATIC_INLINE uint32_t LL_RCC_GetCK48MClockSource(uint32_t CK48Mx)
  3628. {
  3629. #if defined(RCC_DCKCFGR_CK48MSEL)
  3630. return (uint32_t)(READ_BIT(RCC->DCKCFGR, CK48Mx));
  3631. #else
  3632. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, CK48Mx));
  3633. #endif /* RCC_DCKCFGR_CK48MSEL */
  3634. }
  3635. #if defined(RNG)
  3636. /**
  3637. * @brief Get RNGx clock source
  3638. * @rmtoll DCKCFGR CK48MSEL LL_RCC_GetRNGClockSource\n
  3639. * DCKCFGR2 CK48MSEL LL_RCC_GetRNGClockSource
  3640. * @param RNGx This parameter can be one of the following values:
  3641. * @arg @ref LL_RCC_RNG_CLKSOURCE
  3642. * @retval Returned value can be one of the following values:
  3643. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLL
  3644. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLLSAI (*)
  3645. * @arg @ref LL_RCC_RNG_CLKSOURCE_PLLI2S (*)
  3646. *
  3647. * (*) value not defined in all devices.
  3648. */
  3649. __STATIC_INLINE uint32_t LL_RCC_GetRNGClockSource(uint32_t RNGx)
  3650. {
  3651. #if defined(RCC_DCKCFGR_CK48MSEL)
  3652. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RNGx));
  3653. #else
  3654. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, RNGx));
  3655. #endif /* RCC_DCKCFGR_CK48MSEL */
  3656. }
  3657. #endif /* RNG */
  3658. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  3659. /**
  3660. * @brief Get USBx clock source
  3661. * @rmtoll DCKCFGR CK48MSEL LL_RCC_GetUSBClockSource\n
  3662. * DCKCFGR2 CK48MSEL LL_RCC_GetUSBClockSource
  3663. * @param USBx This parameter can be one of the following values:
  3664. * @arg @ref LL_RCC_USB_CLKSOURCE
  3665. * @retval Returned value can be one of the following values:
  3666. * @arg @ref LL_RCC_USB_CLKSOURCE_PLL
  3667. * @arg @ref LL_RCC_USB_CLKSOURCE_PLLSAI (*)
  3668. * @arg @ref LL_RCC_USB_CLKSOURCE_PLLI2S (*)
  3669. *
  3670. * (*) value not defined in all devices.
  3671. */
  3672. __STATIC_INLINE uint32_t LL_RCC_GetUSBClockSource(uint32_t USBx)
  3673. {
  3674. #if defined(RCC_DCKCFGR_CK48MSEL)
  3675. return (uint32_t)(READ_BIT(RCC->DCKCFGR, USBx));
  3676. #else
  3677. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, USBx));
  3678. #endif /* RCC_DCKCFGR_CK48MSEL */
  3679. }
  3680. #endif /* USB_OTG_FS || USB_OTG_HS */
  3681. #endif /* RCC_DCKCFGR_CK48MSEL || RCC_DCKCFGR2_CK48MSEL */
  3682. #if defined(CEC)
  3683. /**
  3684. * @brief Get CEC Clock Source
  3685. * @rmtoll DCKCFGR2 CECSEL LL_RCC_GetCECClockSource
  3686. * @param CECx This parameter can be one of the following values:
  3687. * @arg @ref LL_RCC_CEC_CLKSOURCE
  3688. * @retval Returned value can be one of the following values:
  3689. * @arg @ref LL_RCC_CEC_CLKSOURCE_HSI_DIV488
  3690. * @arg @ref LL_RCC_CEC_CLKSOURCE_LSE
  3691. */
  3692. __STATIC_INLINE uint32_t LL_RCC_GetCECClockSource(uint32_t CECx)
  3693. {
  3694. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, CECx));
  3695. }
  3696. #endif /* CEC */
  3697. /**
  3698. * @brief Get I2S Clock Source
  3699. * @rmtoll CFGR I2SSRC LL_RCC_GetI2SClockSource\n
  3700. * DCKCFGR I2SSRC LL_RCC_GetI2SClockSource\n
  3701. * DCKCFGR I2S1SRC LL_RCC_GetI2SClockSource\n
  3702. * DCKCFGR I2S2SRC LL_RCC_GetI2SClockSource
  3703. * @param I2Sx This parameter can be one of the following values:
  3704. * @arg @ref LL_RCC_I2S1_CLKSOURCE
  3705. * @arg @ref LL_RCC_I2S2_CLKSOURCE (*)
  3706. * @retval Returned value can be one of the following values:
  3707. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLLI2S (*)
  3708. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PIN
  3709. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLL (*)
  3710. * @arg @ref LL_RCC_I2S1_CLKSOURCE_PLLSRC (*)
  3711. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLLI2S (*)
  3712. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PIN (*)
  3713. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLL (*)
  3714. * @arg @ref LL_RCC_I2S2_CLKSOURCE_PLLSRC (*)
  3715. *
  3716. * (*) value not defined in all devices.
  3717. */
  3718. __STATIC_INLINE uint32_t LL_RCC_GetI2SClockSource(uint32_t I2Sx)
  3719. {
  3720. #if defined(RCC_CFGR_I2SSRC)
  3721. return (uint32_t)(READ_BIT(RCC->CFGR, I2Sx));
  3722. #else
  3723. return (uint32_t)(READ_BIT(RCC->DCKCFGR, I2Sx) >> 16U | I2Sx);
  3724. #endif /* RCC_CFGR_I2SSRC */
  3725. }
  3726. #if defined(DFSDM1_Channel0)
  3727. /**
  3728. * @brief Get DFSDM Audio Clock Source
  3729. * @rmtoll DCKCFGR CKDFSDM1ASEL LL_RCC_GetDFSDMAudioClockSource\n
  3730. * DCKCFGR CKDFSDM2ASEL LL_RCC_GetDFSDMAudioClockSource
  3731. * @param DFSDMx This parameter can be one of the following values:
  3732. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE
  3733. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE (*)
  3734. * @retval Returned value can be one of the following values:
  3735. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S1
  3736. * @arg @ref LL_RCC_DFSDM1_AUDIO_CLKSOURCE_I2S2
  3737. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S1 (*)
  3738. * @arg @ref LL_RCC_DFSDM2_AUDIO_CLKSOURCE_I2S2 (*)
  3739. *
  3740. * (*) value not defined in all devices.
  3741. */
  3742. __STATIC_INLINE uint32_t LL_RCC_GetDFSDMAudioClockSource(uint32_t DFSDMx)
  3743. {
  3744. return (uint32_t)(READ_BIT(RCC->DCKCFGR, DFSDMx) << 16U | DFSDMx);
  3745. }
  3746. /**
  3747. * @brief Get DFSDM Audio Clock Source
  3748. * @rmtoll DCKCFGR CKDFSDM1SEL LL_RCC_GetDFSDMClockSource
  3749. * @param DFSDMx This parameter can be one of the following values:
  3750. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE
  3751. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE (*)
  3752. * @retval Returned value can be one of the following values:
  3753. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE_PCLK2
  3754. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE_SYSCLK
  3755. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE_PCLK2 (*)
  3756. * @arg @ref LL_RCC_DFSDM2_CLKSOURCE_SYSCLK (*)
  3757. *
  3758. * (*) value not defined in all devices.
  3759. */
  3760. __STATIC_INLINE uint32_t LL_RCC_GetDFSDMClockSource(uint32_t DFSDMx)
  3761. {
  3762. return (uint32_t)(READ_BIT(RCC->DCKCFGR, DFSDMx));
  3763. }
  3764. #endif /* DFSDM1_Channel0 */
  3765. #if defined(SPDIFRX)
  3766. /**
  3767. * @brief Get SPDIFRX clock source
  3768. * @rmtoll DCKCFGR2 SPDIFRXSEL LL_RCC_GetSPDIFRXClockSource
  3769. * @param SPDIFRXx This parameter can be one of the following values:
  3770. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE
  3771. * @retval Returned value can be one of the following values:
  3772. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE_PLL
  3773. * @arg @ref LL_RCC_SPDIFRX1_CLKSOURCE_PLLI2S
  3774. *
  3775. * (*) value not defined in all devices.
  3776. */
  3777. __STATIC_INLINE uint32_t LL_RCC_GetSPDIFRXClockSource(uint32_t SPDIFRXx)
  3778. {
  3779. return (uint32_t)(READ_BIT(RCC->DCKCFGR2, SPDIFRXx));
  3780. }
  3781. #endif /* SPDIFRX */
  3782. #if defined(DSI)
  3783. /**
  3784. * @brief Get DSI Clock Source
  3785. * @rmtoll DCKCFGR DSISEL LL_RCC_GetDSIClockSource
  3786. * @param DSIx This parameter can be one of the following values:
  3787. * @arg @ref LL_RCC_DSI_CLKSOURCE
  3788. * @retval Returned value can be one of the following values:
  3789. * @arg @ref LL_RCC_DSI_CLKSOURCE_PHY
  3790. * @arg @ref LL_RCC_DSI_CLKSOURCE_PLL
  3791. */
  3792. __STATIC_INLINE uint32_t LL_RCC_GetDSIClockSource(uint32_t DSIx)
  3793. {
  3794. return (uint32_t)(READ_BIT(RCC->DCKCFGR, DSIx));
  3795. }
  3796. #endif /* DSI */
  3797. /**
  3798. * @}
  3799. */
  3800. /** @defgroup RCC_LL_EF_RTC RTC
  3801. * @{
  3802. */
  3803. /**
  3804. * @brief Set RTC Clock Source
  3805. * @note Once the RTC clock source has been selected, it cannot be changed anymore unless
  3806. * the Backup domain is reset, or unless a failure is detected on LSE (LSECSSD is
  3807. * set). The BDRST bit can be used to reset them.
  3808. * @rmtoll BDCR RTCSEL LL_RCC_SetRTCClockSource
  3809. * @param Source This parameter can be one of the following values:
  3810. * @arg @ref LL_RCC_RTC_CLKSOURCE_NONE
  3811. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSE
  3812. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSI
  3813. * @arg @ref LL_RCC_RTC_CLKSOURCE_HSE
  3814. * @retval None
  3815. */
  3816. __STATIC_INLINE void LL_RCC_SetRTCClockSource(uint32_t Source)
  3817. {
  3818. MODIFY_REG(RCC->BDCR, RCC_BDCR_RTCSEL, Source);
  3819. }
  3820. /**
  3821. * @brief Get RTC Clock Source
  3822. * @rmtoll BDCR RTCSEL LL_RCC_GetRTCClockSource
  3823. * @retval Returned value can be one of the following values:
  3824. * @arg @ref LL_RCC_RTC_CLKSOURCE_NONE
  3825. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSE
  3826. * @arg @ref LL_RCC_RTC_CLKSOURCE_LSI
  3827. * @arg @ref LL_RCC_RTC_CLKSOURCE_HSE
  3828. */
  3829. __STATIC_INLINE uint32_t LL_RCC_GetRTCClockSource(void)
  3830. {
  3831. return (uint32_t)(READ_BIT(RCC->BDCR, RCC_BDCR_RTCSEL));
  3832. }
  3833. /**
  3834. * @brief Enable RTC
  3835. * @rmtoll BDCR RTCEN LL_RCC_EnableRTC
  3836. * @retval None
  3837. */
  3838. __STATIC_INLINE void LL_RCC_EnableRTC(void)
  3839. {
  3840. SET_BIT(RCC->BDCR, RCC_BDCR_RTCEN);
  3841. }
  3842. /**
  3843. * @brief Disable RTC
  3844. * @rmtoll BDCR RTCEN LL_RCC_DisableRTC
  3845. * @retval None
  3846. */
  3847. __STATIC_INLINE void LL_RCC_DisableRTC(void)
  3848. {
  3849. CLEAR_BIT(RCC->BDCR, RCC_BDCR_RTCEN);
  3850. }
  3851. /**
  3852. * @brief Check if RTC has been enabled or not
  3853. * @rmtoll BDCR RTCEN LL_RCC_IsEnabledRTC
  3854. * @retval State of bit (1 or 0).
  3855. */
  3856. __STATIC_INLINE uint32_t LL_RCC_IsEnabledRTC(void)
  3857. {
  3858. return (READ_BIT(RCC->BDCR, RCC_BDCR_RTCEN) == (RCC_BDCR_RTCEN));
  3859. }
  3860. /**
  3861. * @brief Force the Backup domain reset
  3862. * @rmtoll BDCR BDRST LL_RCC_ForceBackupDomainReset
  3863. * @retval None
  3864. */
  3865. __STATIC_INLINE void LL_RCC_ForceBackupDomainReset(void)
  3866. {
  3867. SET_BIT(RCC->BDCR, RCC_BDCR_BDRST);
  3868. }
  3869. /**
  3870. * @brief Release the Backup domain reset
  3871. * @rmtoll BDCR BDRST LL_RCC_ReleaseBackupDomainReset
  3872. * @retval None
  3873. */
  3874. __STATIC_INLINE void LL_RCC_ReleaseBackupDomainReset(void)
  3875. {
  3876. CLEAR_BIT(RCC->BDCR, RCC_BDCR_BDRST);
  3877. }
  3878. /**
  3879. * @brief Set HSE Prescalers for RTC Clock
  3880. * @rmtoll CFGR RTCPRE LL_RCC_SetRTC_HSEPrescaler
  3881. * @param Prescaler This parameter can be one of the following values:
  3882. * @arg @ref LL_RCC_RTC_NOCLOCK
  3883. * @arg @ref LL_RCC_RTC_HSE_DIV_2
  3884. * @arg @ref LL_RCC_RTC_HSE_DIV_3
  3885. * @arg @ref LL_RCC_RTC_HSE_DIV_4
  3886. * @arg @ref LL_RCC_RTC_HSE_DIV_5
  3887. * @arg @ref LL_RCC_RTC_HSE_DIV_6
  3888. * @arg @ref LL_RCC_RTC_HSE_DIV_7
  3889. * @arg @ref LL_RCC_RTC_HSE_DIV_8
  3890. * @arg @ref LL_RCC_RTC_HSE_DIV_9
  3891. * @arg @ref LL_RCC_RTC_HSE_DIV_10
  3892. * @arg @ref LL_RCC_RTC_HSE_DIV_11
  3893. * @arg @ref LL_RCC_RTC_HSE_DIV_12
  3894. * @arg @ref LL_RCC_RTC_HSE_DIV_13
  3895. * @arg @ref LL_RCC_RTC_HSE_DIV_14
  3896. * @arg @ref LL_RCC_RTC_HSE_DIV_15
  3897. * @arg @ref LL_RCC_RTC_HSE_DIV_16
  3898. * @arg @ref LL_RCC_RTC_HSE_DIV_17
  3899. * @arg @ref LL_RCC_RTC_HSE_DIV_18
  3900. * @arg @ref LL_RCC_RTC_HSE_DIV_19
  3901. * @arg @ref LL_RCC_RTC_HSE_DIV_20
  3902. * @arg @ref LL_RCC_RTC_HSE_DIV_21
  3903. * @arg @ref LL_RCC_RTC_HSE_DIV_22
  3904. * @arg @ref LL_RCC_RTC_HSE_DIV_23
  3905. * @arg @ref LL_RCC_RTC_HSE_DIV_24
  3906. * @arg @ref LL_RCC_RTC_HSE_DIV_25
  3907. * @arg @ref LL_RCC_RTC_HSE_DIV_26
  3908. * @arg @ref LL_RCC_RTC_HSE_DIV_27
  3909. * @arg @ref LL_RCC_RTC_HSE_DIV_28
  3910. * @arg @ref LL_RCC_RTC_HSE_DIV_29
  3911. * @arg @ref LL_RCC_RTC_HSE_DIV_30
  3912. * @arg @ref LL_RCC_RTC_HSE_DIV_31
  3913. * @retval None
  3914. */
  3915. __STATIC_INLINE void LL_RCC_SetRTC_HSEPrescaler(uint32_t Prescaler)
  3916. {
  3917. MODIFY_REG(RCC->CFGR, RCC_CFGR_RTCPRE, Prescaler);
  3918. }
  3919. /**
  3920. * @brief Get HSE Prescalers for RTC Clock
  3921. * @rmtoll CFGR RTCPRE LL_RCC_GetRTC_HSEPrescaler
  3922. * @retval Returned value can be one of the following values:
  3923. * @arg @ref LL_RCC_RTC_NOCLOCK
  3924. * @arg @ref LL_RCC_RTC_HSE_DIV_2
  3925. * @arg @ref LL_RCC_RTC_HSE_DIV_3
  3926. * @arg @ref LL_RCC_RTC_HSE_DIV_4
  3927. * @arg @ref LL_RCC_RTC_HSE_DIV_5
  3928. * @arg @ref LL_RCC_RTC_HSE_DIV_6
  3929. * @arg @ref LL_RCC_RTC_HSE_DIV_7
  3930. * @arg @ref LL_RCC_RTC_HSE_DIV_8
  3931. * @arg @ref LL_RCC_RTC_HSE_DIV_9
  3932. * @arg @ref LL_RCC_RTC_HSE_DIV_10
  3933. * @arg @ref LL_RCC_RTC_HSE_DIV_11
  3934. * @arg @ref LL_RCC_RTC_HSE_DIV_12
  3935. * @arg @ref LL_RCC_RTC_HSE_DIV_13
  3936. * @arg @ref LL_RCC_RTC_HSE_DIV_14
  3937. * @arg @ref LL_RCC_RTC_HSE_DIV_15
  3938. * @arg @ref LL_RCC_RTC_HSE_DIV_16
  3939. * @arg @ref LL_RCC_RTC_HSE_DIV_17
  3940. * @arg @ref LL_RCC_RTC_HSE_DIV_18
  3941. * @arg @ref LL_RCC_RTC_HSE_DIV_19
  3942. * @arg @ref LL_RCC_RTC_HSE_DIV_20
  3943. * @arg @ref LL_RCC_RTC_HSE_DIV_21
  3944. * @arg @ref LL_RCC_RTC_HSE_DIV_22
  3945. * @arg @ref LL_RCC_RTC_HSE_DIV_23
  3946. * @arg @ref LL_RCC_RTC_HSE_DIV_24
  3947. * @arg @ref LL_RCC_RTC_HSE_DIV_25
  3948. * @arg @ref LL_RCC_RTC_HSE_DIV_26
  3949. * @arg @ref LL_RCC_RTC_HSE_DIV_27
  3950. * @arg @ref LL_RCC_RTC_HSE_DIV_28
  3951. * @arg @ref LL_RCC_RTC_HSE_DIV_29
  3952. * @arg @ref LL_RCC_RTC_HSE_DIV_30
  3953. * @arg @ref LL_RCC_RTC_HSE_DIV_31
  3954. */
  3955. __STATIC_INLINE uint32_t LL_RCC_GetRTC_HSEPrescaler(void)
  3956. {
  3957. return (uint32_t)(READ_BIT(RCC->CFGR, RCC_CFGR_RTCPRE));
  3958. }
  3959. /**
  3960. * @}
  3961. */
  3962. #if defined(RCC_DCKCFGR_TIMPRE)
  3963. /** @defgroup RCC_LL_EF_TIM_CLOCK_PRESCALER TIM
  3964. * @{
  3965. */
  3966. /**
  3967. * @brief Set Timers Clock Prescalers
  3968. * @rmtoll DCKCFGR TIMPRE LL_RCC_SetTIMPrescaler
  3969. * @param Prescaler This parameter can be one of the following values:
  3970. * @arg @ref LL_RCC_TIM_PRESCALER_TWICE
  3971. * @arg @ref LL_RCC_TIM_PRESCALER_FOUR_TIMES
  3972. * @retval None
  3973. */
  3974. __STATIC_INLINE void LL_RCC_SetTIMPrescaler(uint32_t Prescaler)
  3975. {
  3976. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_TIMPRE, Prescaler);
  3977. }
  3978. /**
  3979. * @brief Get Timers Clock Prescalers
  3980. * @rmtoll DCKCFGR TIMPRE LL_RCC_GetTIMPrescaler
  3981. * @retval Returned value can be one of the following values:
  3982. * @arg @ref LL_RCC_TIM_PRESCALER_TWICE
  3983. * @arg @ref LL_RCC_TIM_PRESCALER_FOUR_TIMES
  3984. */
  3985. __STATIC_INLINE uint32_t LL_RCC_GetTIMPrescaler(void)
  3986. {
  3987. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_TIMPRE));
  3988. }
  3989. /**
  3990. * @}
  3991. */
  3992. #endif /* RCC_DCKCFGR_TIMPRE */
  3993. /** @defgroup RCC_LL_EF_PLL PLL
  3994. * @{
  3995. */
  3996. /**
  3997. * @brief Enable PLL
  3998. * @rmtoll CR PLLON LL_RCC_PLL_Enable
  3999. * @retval None
  4000. */
  4001. __STATIC_INLINE void LL_RCC_PLL_Enable(void)
  4002. {
  4003. SET_BIT(RCC->CR, RCC_CR_PLLON);
  4004. }
  4005. /**
  4006. * @brief Disable PLL
  4007. * @note Cannot be disabled if the PLL clock is used as the system clock
  4008. * @rmtoll CR PLLON LL_RCC_PLL_Disable
  4009. * @retval None
  4010. */
  4011. __STATIC_INLINE void LL_RCC_PLL_Disable(void)
  4012. {
  4013. CLEAR_BIT(RCC->CR, RCC_CR_PLLON);
  4014. }
  4015. /**
  4016. * @brief Check if PLL Ready
  4017. * @rmtoll CR PLLRDY LL_RCC_PLL_IsReady
  4018. * @retval State of bit (1 or 0).
  4019. */
  4020. __STATIC_INLINE uint32_t LL_RCC_PLL_IsReady(void)
  4021. {
  4022. return (READ_BIT(RCC->CR, RCC_CR_PLLRDY) == (RCC_CR_PLLRDY));
  4023. }
  4024. /**
  4025. * @brief Configure PLL used for SYSCLK Domain
  4026. * @note PLL Source and PLLM Divider can be written only when PLL,
  4027. * PLLI2S and PLLSAI(*) are disabled
  4028. * @note PLLN/PLLP can be written only when PLL is disabled
  4029. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_SYS\n
  4030. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_SYS\n
  4031. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_SYS\n
  4032. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_SYS\n
  4033. * PLLCFGR PLLP LL_RCC_PLL_ConfigDomain_SYS
  4034. * @param Source This parameter can be one of the following values:
  4035. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4036. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4037. * @param PLLM This parameter can be one of the following values:
  4038. * @arg @ref LL_RCC_PLLM_DIV_2
  4039. * @arg @ref LL_RCC_PLLM_DIV_3
  4040. * @arg @ref LL_RCC_PLLM_DIV_4
  4041. * @arg @ref LL_RCC_PLLM_DIV_5
  4042. * @arg @ref LL_RCC_PLLM_DIV_6
  4043. * @arg @ref LL_RCC_PLLM_DIV_7
  4044. * @arg @ref LL_RCC_PLLM_DIV_8
  4045. * @arg @ref LL_RCC_PLLM_DIV_9
  4046. * @arg @ref LL_RCC_PLLM_DIV_10
  4047. * @arg @ref LL_RCC_PLLM_DIV_11
  4048. * @arg @ref LL_RCC_PLLM_DIV_12
  4049. * @arg @ref LL_RCC_PLLM_DIV_13
  4050. * @arg @ref LL_RCC_PLLM_DIV_14
  4051. * @arg @ref LL_RCC_PLLM_DIV_15
  4052. * @arg @ref LL_RCC_PLLM_DIV_16
  4053. * @arg @ref LL_RCC_PLLM_DIV_17
  4054. * @arg @ref LL_RCC_PLLM_DIV_18
  4055. * @arg @ref LL_RCC_PLLM_DIV_19
  4056. * @arg @ref LL_RCC_PLLM_DIV_20
  4057. * @arg @ref LL_RCC_PLLM_DIV_21
  4058. * @arg @ref LL_RCC_PLLM_DIV_22
  4059. * @arg @ref LL_RCC_PLLM_DIV_23
  4060. * @arg @ref LL_RCC_PLLM_DIV_24
  4061. * @arg @ref LL_RCC_PLLM_DIV_25
  4062. * @arg @ref LL_RCC_PLLM_DIV_26
  4063. * @arg @ref LL_RCC_PLLM_DIV_27
  4064. * @arg @ref LL_RCC_PLLM_DIV_28
  4065. * @arg @ref LL_RCC_PLLM_DIV_29
  4066. * @arg @ref LL_RCC_PLLM_DIV_30
  4067. * @arg @ref LL_RCC_PLLM_DIV_31
  4068. * @arg @ref LL_RCC_PLLM_DIV_32
  4069. * @arg @ref LL_RCC_PLLM_DIV_33
  4070. * @arg @ref LL_RCC_PLLM_DIV_34
  4071. * @arg @ref LL_RCC_PLLM_DIV_35
  4072. * @arg @ref LL_RCC_PLLM_DIV_36
  4073. * @arg @ref LL_RCC_PLLM_DIV_37
  4074. * @arg @ref LL_RCC_PLLM_DIV_38
  4075. * @arg @ref LL_RCC_PLLM_DIV_39
  4076. * @arg @ref LL_RCC_PLLM_DIV_40
  4077. * @arg @ref LL_RCC_PLLM_DIV_41
  4078. * @arg @ref LL_RCC_PLLM_DIV_42
  4079. * @arg @ref LL_RCC_PLLM_DIV_43
  4080. * @arg @ref LL_RCC_PLLM_DIV_44
  4081. * @arg @ref LL_RCC_PLLM_DIV_45
  4082. * @arg @ref LL_RCC_PLLM_DIV_46
  4083. * @arg @ref LL_RCC_PLLM_DIV_47
  4084. * @arg @ref LL_RCC_PLLM_DIV_48
  4085. * @arg @ref LL_RCC_PLLM_DIV_49
  4086. * @arg @ref LL_RCC_PLLM_DIV_50
  4087. * @arg @ref LL_RCC_PLLM_DIV_51
  4088. * @arg @ref LL_RCC_PLLM_DIV_52
  4089. * @arg @ref LL_RCC_PLLM_DIV_53
  4090. * @arg @ref LL_RCC_PLLM_DIV_54
  4091. * @arg @ref LL_RCC_PLLM_DIV_55
  4092. * @arg @ref LL_RCC_PLLM_DIV_56
  4093. * @arg @ref LL_RCC_PLLM_DIV_57
  4094. * @arg @ref LL_RCC_PLLM_DIV_58
  4095. * @arg @ref LL_RCC_PLLM_DIV_59
  4096. * @arg @ref LL_RCC_PLLM_DIV_60
  4097. * @arg @ref LL_RCC_PLLM_DIV_61
  4098. * @arg @ref LL_RCC_PLLM_DIV_62
  4099. * @arg @ref LL_RCC_PLLM_DIV_63
  4100. * @param PLLN Between 50/192(*) and 432
  4101. *
  4102. * (*) value not defined in all devices.
  4103. * @param PLLP_R This parameter can be one of the following values:
  4104. * @arg @ref LL_RCC_PLLP_DIV_2
  4105. * @arg @ref LL_RCC_PLLP_DIV_4
  4106. * @arg @ref LL_RCC_PLLP_DIV_6
  4107. * @arg @ref LL_RCC_PLLP_DIV_8
  4108. * @arg @ref LL_RCC_PLLR_DIV_2 (*)
  4109. * @arg @ref LL_RCC_PLLR_DIV_3 (*)
  4110. * @arg @ref LL_RCC_PLLR_DIV_4 (*)
  4111. * @arg @ref LL_RCC_PLLR_DIV_5 (*)
  4112. * @arg @ref LL_RCC_PLLR_DIV_6 (*)
  4113. * @arg @ref LL_RCC_PLLR_DIV_7 (*)
  4114. *
  4115. * (*) value not defined in all devices.
  4116. * @retval None
  4117. */
  4118. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SYS(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLP_R)
  4119. {
  4120. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN,
  4121. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos);
  4122. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLP, PLLP_R);
  4123. #if defined(RCC_PLLR_SYSCLK_SUPPORT)
  4124. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLR, PLLP_R);
  4125. #endif /* RCC_PLLR_SYSCLK_SUPPORT */
  4126. }
  4127. /**
  4128. * @brief Configure PLL used for 48Mhz domain clock
  4129. * @note PLL Source and PLLM Divider can be written only when PLL,
  4130. * PLLI2S and PLLSAI(*) are disabled
  4131. * @note PLLN/PLLQ can be written only when PLL is disabled
  4132. * @note This can be selected for USB, RNG, SDIO
  4133. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_48M\n
  4134. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_48M\n
  4135. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_48M\n
  4136. * PLLCFGR PLLQ LL_RCC_PLL_ConfigDomain_48M
  4137. * @param Source This parameter can be one of the following values:
  4138. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4139. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4140. * @param PLLM This parameter can be one of the following values:
  4141. * @arg @ref LL_RCC_PLLM_DIV_2
  4142. * @arg @ref LL_RCC_PLLM_DIV_3
  4143. * @arg @ref LL_RCC_PLLM_DIV_4
  4144. * @arg @ref LL_RCC_PLLM_DIV_5
  4145. * @arg @ref LL_RCC_PLLM_DIV_6
  4146. * @arg @ref LL_RCC_PLLM_DIV_7
  4147. * @arg @ref LL_RCC_PLLM_DIV_8
  4148. * @arg @ref LL_RCC_PLLM_DIV_9
  4149. * @arg @ref LL_RCC_PLLM_DIV_10
  4150. * @arg @ref LL_RCC_PLLM_DIV_11
  4151. * @arg @ref LL_RCC_PLLM_DIV_12
  4152. * @arg @ref LL_RCC_PLLM_DIV_13
  4153. * @arg @ref LL_RCC_PLLM_DIV_14
  4154. * @arg @ref LL_RCC_PLLM_DIV_15
  4155. * @arg @ref LL_RCC_PLLM_DIV_16
  4156. * @arg @ref LL_RCC_PLLM_DIV_17
  4157. * @arg @ref LL_RCC_PLLM_DIV_18
  4158. * @arg @ref LL_RCC_PLLM_DIV_19
  4159. * @arg @ref LL_RCC_PLLM_DIV_20
  4160. * @arg @ref LL_RCC_PLLM_DIV_21
  4161. * @arg @ref LL_RCC_PLLM_DIV_22
  4162. * @arg @ref LL_RCC_PLLM_DIV_23
  4163. * @arg @ref LL_RCC_PLLM_DIV_24
  4164. * @arg @ref LL_RCC_PLLM_DIV_25
  4165. * @arg @ref LL_RCC_PLLM_DIV_26
  4166. * @arg @ref LL_RCC_PLLM_DIV_27
  4167. * @arg @ref LL_RCC_PLLM_DIV_28
  4168. * @arg @ref LL_RCC_PLLM_DIV_29
  4169. * @arg @ref LL_RCC_PLLM_DIV_30
  4170. * @arg @ref LL_RCC_PLLM_DIV_31
  4171. * @arg @ref LL_RCC_PLLM_DIV_32
  4172. * @arg @ref LL_RCC_PLLM_DIV_33
  4173. * @arg @ref LL_RCC_PLLM_DIV_34
  4174. * @arg @ref LL_RCC_PLLM_DIV_35
  4175. * @arg @ref LL_RCC_PLLM_DIV_36
  4176. * @arg @ref LL_RCC_PLLM_DIV_37
  4177. * @arg @ref LL_RCC_PLLM_DIV_38
  4178. * @arg @ref LL_RCC_PLLM_DIV_39
  4179. * @arg @ref LL_RCC_PLLM_DIV_40
  4180. * @arg @ref LL_RCC_PLLM_DIV_41
  4181. * @arg @ref LL_RCC_PLLM_DIV_42
  4182. * @arg @ref LL_RCC_PLLM_DIV_43
  4183. * @arg @ref LL_RCC_PLLM_DIV_44
  4184. * @arg @ref LL_RCC_PLLM_DIV_45
  4185. * @arg @ref LL_RCC_PLLM_DIV_46
  4186. * @arg @ref LL_RCC_PLLM_DIV_47
  4187. * @arg @ref LL_RCC_PLLM_DIV_48
  4188. * @arg @ref LL_RCC_PLLM_DIV_49
  4189. * @arg @ref LL_RCC_PLLM_DIV_50
  4190. * @arg @ref LL_RCC_PLLM_DIV_51
  4191. * @arg @ref LL_RCC_PLLM_DIV_52
  4192. * @arg @ref LL_RCC_PLLM_DIV_53
  4193. * @arg @ref LL_RCC_PLLM_DIV_54
  4194. * @arg @ref LL_RCC_PLLM_DIV_55
  4195. * @arg @ref LL_RCC_PLLM_DIV_56
  4196. * @arg @ref LL_RCC_PLLM_DIV_57
  4197. * @arg @ref LL_RCC_PLLM_DIV_58
  4198. * @arg @ref LL_RCC_PLLM_DIV_59
  4199. * @arg @ref LL_RCC_PLLM_DIV_60
  4200. * @arg @ref LL_RCC_PLLM_DIV_61
  4201. * @arg @ref LL_RCC_PLLM_DIV_62
  4202. * @arg @ref LL_RCC_PLLM_DIV_63
  4203. * @param PLLN Between 50/192(*) and 432
  4204. *
  4205. * (*) value not defined in all devices.
  4206. * @param PLLQ This parameter can be one of the following values:
  4207. * @arg @ref LL_RCC_PLLQ_DIV_2
  4208. * @arg @ref LL_RCC_PLLQ_DIV_3
  4209. * @arg @ref LL_RCC_PLLQ_DIV_4
  4210. * @arg @ref LL_RCC_PLLQ_DIV_5
  4211. * @arg @ref LL_RCC_PLLQ_DIV_6
  4212. * @arg @ref LL_RCC_PLLQ_DIV_7
  4213. * @arg @ref LL_RCC_PLLQ_DIV_8
  4214. * @arg @ref LL_RCC_PLLQ_DIV_9
  4215. * @arg @ref LL_RCC_PLLQ_DIV_10
  4216. * @arg @ref LL_RCC_PLLQ_DIV_11
  4217. * @arg @ref LL_RCC_PLLQ_DIV_12
  4218. * @arg @ref LL_RCC_PLLQ_DIV_13
  4219. * @arg @ref LL_RCC_PLLQ_DIV_14
  4220. * @arg @ref LL_RCC_PLLQ_DIV_15
  4221. * @retval None
  4222. */
  4223. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_48M(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLQ)
  4224. {
  4225. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLQ,
  4226. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLQ);
  4227. }
  4228. #if defined(DSI)
  4229. /**
  4230. * @brief Configure PLL used for DSI clock
  4231. * @note PLL Source and PLLM Divider can be written only when PLL,
  4232. * PLLI2S and PLLSAI are disabled
  4233. * @note PLLN/PLLR can be written only when PLL is disabled
  4234. * @note This can be selected for DSI
  4235. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_DSI\n
  4236. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_DSI\n
  4237. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_DSI\n
  4238. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_DSI
  4239. * @param Source This parameter can be one of the following values:
  4240. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4241. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4242. * @param PLLM This parameter can be one of the following values:
  4243. * @arg @ref LL_RCC_PLLM_DIV_2
  4244. * @arg @ref LL_RCC_PLLM_DIV_3
  4245. * @arg @ref LL_RCC_PLLM_DIV_4
  4246. * @arg @ref LL_RCC_PLLM_DIV_5
  4247. * @arg @ref LL_RCC_PLLM_DIV_6
  4248. * @arg @ref LL_RCC_PLLM_DIV_7
  4249. * @arg @ref LL_RCC_PLLM_DIV_8
  4250. * @arg @ref LL_RCC_PLLM_DIV_9
  4251. * @arg @ref LL_RCC_PLLM_DIV_10
  4252. * @arg @ref LL_RCC_PLLM_DIV_11
  4253. * @arg @ref LL_RCC_PLLM_DIV_12
  4254. * @arg @ref LL_RCC_PLLM_DIV_13
  4255. * @arg @ref LL_RCC_PLLM_DIV_14
  4256. * @arg @ref LL_RCC_PLLM_DIV_15
  4257. * @arg @ref LL_RCC_PLLM_DIV_16
  4258. * @arg @ref LL_RCC_PLLM_DIV_17
  4259. * @arg @ref LL_RCC_PLLM_DIV_18
  4260. * @arg @ref LL_RCC_PLLM_DIV_19
  4261. * @arg @ref LL_RCC_PLLM_DIV_20
  4262. * @arg @ref LL_RCC_PLLM_DIV_21
  4263. * @arg @ref LL_RCC_PLLM_DIV_22
  4264. * @arg @ref LL_RCC_PLLM_DIV_23
  4265. * @arg @ref LL_RCC_PLLM_DIV_24
  4266. * @arg @ref LL_RCC_PLLM_DIV_25
  4267. * @arg @ref LL_RCC_PLLM_DIV_26
  4268. * @arg @ref LL_RCC_PLLM_DIV_27
  4269. * @arg @ref LL_RCC_PLLM_DIV_28
  4270. * @arg @ref LL_RCC_PLLM_DIV_29
  4271. * @arg @ref LL_RCC_PLLM_DIV_30
  4272. * @arg @ref LL_RCC_PLLM_DIV_31
  4273. * @arg @ref LL_RCC_PLLM_DIV_32
  4274. * @arg @ref LL_RCC_PLLM_DIV_33
  4275. * @arg @ref LL_RCC_PLLM_DIV_34
  4276. * @arg @ref LL_RCC_PLLM_DIV_35
  4277. * @arg @ref LL_RCC_PLLM_DIV_36
  4278. * @arg @ref LL_RCC_PLLM_DIV_37
  4279. * @arg @ref LL_RCC_PLLM_DIV_38
  4280. * @arg @ref LL_RCC_PLLM_DIV_39
  4281. * @arg @ref LL_RCC_PLLM_DIV_40
  4282. * @arg @ref LL_RCC_PLLM_DIV_41
  4283. * @arg @ref LL_RCC_PLLM_DIV_42
  4284. * @arg @ref LL_RCC_PLLM_DIV_43
  4285. * @arg @ref LL_RCC_PLLM_DIV_44
  4286. * @arg @ref LL_RCC_PLLM_DIV_45
  4287. * @arg @ref LL_RCC_PLLM_DIV_46
  4288. * @arg @ref LL_RCC_PLLM_DIV_47
  4289. * @arg @ref LL_RCC_PLLM_DIV_48
  4290. * @arg @ref LL_RCC_PLLM_DIV_49
  4291. * @arg @ref LL_RCC_PLLM_DIV_50
  4292. * @arg @ref LL_RCC_PLLM_DIV_51
  4293. * @arg @ref LL_RCC_PLLM_DIV_52
  4294. * @arg @ref LL_RCC_PLLM_DIV_53
  4295. * @arg @ref LL_RCC_PLLM_DIV_54
  4296. * @arg @ref LL_RCC_PLLM_DIV_55
  4297. * @arg @ref LL_RCC_PLLM_DIV_56
  4298. * @arg @ref LL_RCC_PLLM_DIV_57
  4299. * @arg @ref LL_RCC_PLLM_DIV_58
  4300. * @arg @ref LL_RCC_PLLM_DIV_59
  4301. * @arg @ref LL_RCC_PLLM_DIV_60
  4302. * @arg @ref LL_RCC_PLLM_DIV_61
  4303. * @arg @ref LL_RCC_PLLM_DIV_62
  4304. * @arg @ref LL_RCC_PLLM_DIV_63
  4305. * @param PLLN Between 50 and 432
  4306. * @param PLLR This parameter can be one of the following values:
  4307. * @arg @ref LL_RCC_PLLR_DIV_2
  4308. * @arg @ref LL_RCC_PLLR_DIV_3
  4309. * @arg @ref LL_RCC_PLLR_DIV_4
  4310. * @arg @ref LL_RCC_PLLR_DIV_5
  4311. * @arg @ref LL_RCC_PLLR_DIV_6
  4312. * @arg @ref LL_RCC_PLLR_DIV_7
  4313. * @retval None
  4314. */
  4315. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_DSI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  4316. {
  4317. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLR,
  4318. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLR);
  4319. }
  4320. #endif /* DSI */
  4321. #if defined(RCC_PLLR_I2S_CLKSOURCE_SUPPORT)
  4322. /**
  4323. * @brief Configure PLL used for I2S clock
  4324. * @note PLL Source and PLLM Divider can be written only when PLL,
  4325. * PLLI2S and PLLSAI are disabled
  4326. * @note PLLN/PLLR can be written only when PLL is disabled
  4327. * @note This can be selected for I2S
  4328. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_I2S\n
  4329. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_I2S\n
  4330. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_I2S\n
  4331. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_I2S
  4332. * @param Source This parameter can be one of the following values:
  4333. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4334. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4335. * @param PLLM This parameter can be one of the following values:
  4336. * @arg @ref LL_RCC_PLLM_DIV_2
  4337. * @arg @ref LL_RCC_PLLM_DIV_3
  4338. * @arg @ref LL_RCC_PLLM_DIV_4
  4339. * @arg @ref LL_RCC_PLLM_DIV_5
  4340. * @arg @ref LL_RCC_PLLM_DIV_6
  4341. * @arg @ref LL_RCC_PLLM_DIV_7
  4342. * @arg @ref LL_RCC_PLLM_DIV_8
  4343. * @arg @ref LL_RCC_PLLM_DIV_9
  4344. * @arg @ref LL_RCC_PLLM_DIV_10
  4345. * @arg @ref LL_RCC_PLLM_DIV_11
  4346. * @arg @ref LL_RCC_PLLM_DIV_12
  4347. * @arg @ref LL_RCC_PLLM_DIV_13
  4348. * @arg @ref LL_RCC_PLLM_DIV_14
  4349. * @arg @ref LL_RCC_PLLM_DIV_15
  4350. * @arg @ref LL_RCC_PLLM_DIV_16
  4351. * @arg @ref LL_RCC_PLLM_DIV_17
  4352. * @arg @ref LL_RCC_PLLM_DIV_18
  4353. * @arg @ref LL_RCC_PLLM_DIV_19
  4354. * @arg @ref LL_RCC_PLLM_DIV_20
  4355. * @arg @ref LL_RCC_PLLM_DIV_21
  4356. * @arg @ref LL_RCC_PLLM_DIV_22
  4357. * @arg @ref LL_RCC_PLLM_DIV_23
  4358. * @arg @ref LL_RCC_PLLM_DIV_24
  4359. * @arg @ref LL_RCC_PLLM_DIV_25
  4360. * @arg @ref LL_RCC_PLLM_DIV_26
  4361. * @arg @ref LL_RCC_PLLM_DIV_27
  4362. * @arg @ref LL_RCC_PLLM_DIV_28
  4363. * @arg @ref LL_RCC_PLLM_DIV_29
  4364. * @arg @ref LL_RCC_PLLM_DIV_30
  4365. * @arg @ref LL_RCC_PLLM_DIV_31
  4366. * @arg @ref LL_RCC_PLLM_DIV_32
  4367. * @arg @ref LL_RCC_PLLM_DIV_33
  4368. * @arg @ref LL_RCC_PLLM_DIV_34
  4369. * @arg @ref LL_RCC_PLLM_DIV_35
  4370. * @arg @ref LL_RCC_PLLM_DIV_36
  4371. * @arg @ref LL_RCC_PLLM_DIV_37
  4372. * @arg @ref LL_RCC_PLLM_DIV_38
  4373. * @arg @ref LL_RCC_PLLM_DIV_39
  4374. * @arg @ref LL_RCC_PLLM_DIV_40
  4375. * @arg @ref LL_RCC_PLLM_DIV_41
  4376. * @arg @ref LL_RCC_PLLM_DIV_42
  4377. * @arg @ref LL_RCC_PLLM_DIV_43
  4378. * @arg @ref LL_RCC_PLLM_DIV_44
  4379. * @arg @ref LL_RCC_PLLM_DIV_45
  4380. * @arg @ref LL_RCC_PLLM_DIV_46
  4381. * @arg @ref LL_RCC_PLLM_DIV_47
  4382. * @arg @ref LL_RCC_PLLM_DIV_48
  4383. * @arg @ref LL_RCC_PLLM_DIV_49
  4384. * @arg @ref LL_RCC_PLLM_DIV_50
  4385. * @arg @ref LL_RCC_PLLM_DIV_51
  4386. * @arg @ref LL_RCC_PLLM_DIV_52
  4387. * @arg @ref LL_RCC_PLLM_DIV_53
  4388. * @arg @ref LL_RCC_PLLM_DIV_54
  4389. * @arg @ref LL_RCC_PLLM_DIV_55
  4390. * @arg @ref LL_RCC_PLLM_DIV_56
  4391. * @arg @ref LL_RCC_PLLM_DIV_57
  4392. * @arg @ref LL_RCC_PLLM_DIV_58
  4393. * @arg @ref LL_RCC_PLLM_DIV_59
  4394. * @arg @ref LL_RCC_PLLM_DIV_60
  4395. * @arg @ref LL_RCC_PLLM_DIV_61
  4396. * @arg @ref LL_RCC_PLLM_DIV_62
  4397. * @arg @ref LL_RCC_PLLM_DIV_63
  4398. * @param PLLN Between 50 and 432
  4399. * @param PLLR This parameter can be one of the following values:
  4400. * @arg @ref LL_RCC_PLLR_DIV_2
  4401. * @arg @ref LL_RCC_PLLR_DIV_3
  4402. * @arg @ref LL_RCC_PLLR_DIV_4
  4403. * @arg @ref LL_RCC_PLLR_DIV_5
  4404. * @arg @ref LL_RCC_PLLR_DIV_6
  4405. * @arg @ref LL_RCC_PLLR_DIV_7
  4406. * @retval None
  4407. */
  4408. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_I2S(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  4409. {
  4410. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLR,
  4411. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLR);
  4412. }
  4413. #endif /* RCC_PLLR_I2S_CLKSOURCE_SUPPORT */
  4414. #if defined(SPDIFRX)
  4415. /**
  4416. * @brief Configure PLL used for SPDIFRX clock
  4417. * @note PLL Source and PLLM Divider can be written only when PLL,
  4418. * PLLI2S and PLLSAI are disabled
  4419. * @note PLLN/PLLR can be written only when PLL is disabled
  4420. * @note This can be selected for SPDIFRX
  4421. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_SPDIFRX\n
  4422. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_SPDIFRX\n
  4423. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_SPDIFRX\n
  4424. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_SPDIFRX
  4425. * @param Source This parameter can be one of the following values:
  4426. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4427. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4428. * @param PLLM This parameter can be one of the following values:
  4429. * @arg @ref LL_RCC_PLLM_DIV_2
  4430. * @arg @ref LL_RCC_PLLM_DIV_3
  4431. * @arg @ref LL_RCC_PLLM_DIV_4
  4432. * @arg @ref LL_RCC_PLLM_DIV_5
  4433. * @arg @ref LL_RCC_PLLM_DIV_6
  4434. * @arg @ref LL_RCC_PLLM_DIV_7
  4435. * @arg @ref LL_RCC_PLLM_DIV_8
  4436. * @arg @ref LL_RCC_PLLM_DIV_9
  4437. * @arg @ref LL_RCC_PLLM_DIV_10
  4438. * @arg @ref LL_RCC_PLLM_DIV_11
  4439. * @arg @ref LL_RCC_PLLM_DIV_12
  4440. * @arg @ref LL_RCC_PLLM_DIV_13
  4441. * @arg @ref LL_RCC_PLLM_DIV_14
  4442. * @arg @ref LL_RCC_PLLM_DIV_15
  4443. * @arg @ref LL_RCC_PLLM_DIV_16
  4444. * @arg @ref LL_RCC_PLLM_DIV_17
  4445. * @arg @ref LL_RCC_PLLM_DIV_18
  4446. * @arg @ref LL_RCC_PLLM_DIV_19
  4447. * @arg @ref LL_RCC_PLLM_DIV_20
  4448. * @arg @ref LL_RCC_PLLM_DIV_21
  4449. * @arg @ref LL_RCC_PLLM_DIV_22
  4450. * @arg @ref LL_RCC_PLLM_DIV_23
  4451. * @arg @ref LL_RCC_PLLM_DIV_24
  4452. * @arg @ref LL_RCC_PLLM_DIV_25
  4453. * @arg @ref LL_RCC_PLLM_DIV_26
  4454. * @arg @ref LL_RCC_PLLM_DIV_27
  4455. * @arg @ref LL_RCC_PLLM_DIV_28
  4456. * @arg @ref LL_RCC_PLLM_DIV_29
  4457. * @arg @ref LL_RCC_PLLM_DIV_30
  4458. * @arg @ref LL_RCC_PLLM_DIV_31
  4459. * @arg @ref LL_RCC_PLLM_DIV_32
  4460. * @arg @ref LL_RCC_PLLM_DIV_33
  4461. * @arg @ref LL_RCC_PLLM_DIV_34
  4462. * @arg @ref LL_RCC_PLLM_DIV_35
  4463. * @arg @ref LL_RCC_PLLM_DIV_36
  4464. * @arg @ref LL_RCC_PLLM_DIV_37
  4465. * @arg @ref LL_RCC_PLLM_DIV_38
  4466. * @arg @ref LL_RCC_PLLM_DIV_39
  4467. * @arg @ref LL_RCC_PLLM_DIV_40
  4468. * @arg @ref LL_RCC_PLLM_DIV_41
  4469. * @arg @ref LL_RCC_PLLM_DIV_42
  4470. * @arg @ref LL_RCC_PLLM_DIV_43
  4471. * @arg @ref LL_RCC_PLLM_DIV_44
  4472. * @arg @ref LL_RCC_PLLM_DIV_45
  4473. * @arg @ref LL_RCC_PLLM_DIV_46
  4474. * @arg @ref LL_RCC_PLLM_DIV_47
  4475. * @arg @ref LL_RCC_PLLM_DIV_48
  4476. * @arg @ref LL_RCC_PLLM_DIV_49
  4477. * @arg @ref LL_RCC_PLLM_DIV_50
  4478. * @arg @ref LL_RCC_PLLM_DIV_51
  4479. * @arg @ref LL_RCC_PLLM_DIV_52
  4480. * @arg @ref LL_RCC_PLLM_DIV_53
  4481. * @arg @ref LL_RCC_PLLM_DIV_54
  4482. * @arg @ref LL_RCC_PLLM_DIV_55
  4483. * @arg @ref LL_RCC_PLLM_DIV_56
  4484. * @arg @ref LL_RCC_PLLM_DIV_57
  4485. * @arg @ref LL_RCC_PLLM_DIV_58
  4486. * @arg @ref LL_RCC_PLLM_DIV_59
  4487. * @arg @ref LL_RCC_PLLM_DIV_60
  4488. * @arg @ref LL_RCC_PLLM_DIV_61
  4489. * @arg @ref LL_RCC_PLLM_DIV_62
  4490. * @arg @ref LL_RCC_PLLM_DIV_63
  4491. * @param PLLN Between 50 and 432
  4492. * @param PLLR This parameter can be one of the following values:
  4493. * @arg @ref LL_RCC_PLLR_DIV_2
  4494. * @arg @ref LL_RCC_PLLR_DIV_3
  4495. * @arg @ref LL_RCC_PLLR_DIV_4
  4496. * @arg @ref LL_RCC_PLLR_DIV_5
  4497. * @arg @ref LL_RCC_PLLR_DIV_6
  4498. * @arg @ref LL_RCC_PLLR_DIV_7
  4499. * @retval None
  4500. */
  4501. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SPDIFRX(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  4502. {
  4503. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLR,
  4504. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLR);
  4505. }
  4506. #endif /* SPDIFRX */
  4507. #if defined(RCC_PLLCFGR_PLLR)
  4508. #if defined(SAI1)
  4509. /**
  4510. * @brief Configure PLL used for SAI clock
  4511. * @note PLL Source and PLLM Divider can be written only when PLL,
  4512. * PLLI2S and PLLSAI are disabled
  4513. * @note PLLN/PLLR can be written only when PLL is disabled
  4514. * @note This can be selected for SAI
  4515. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_ConfigDomain_SAI\n
  4516. * PLLCFGR PLLM LL_RCC_PLL_ConfigDomain_SAI\n
  4517. * PLLCFGR PLLN LL_RCC_PLL_ConfigDomain_SAI\n
  4518. * PLLCFGR PLLR LL_RCC_PLL_ConfigDomain_SAI\n
  4519. * DCKCFGR PLLDIVR LL_RCC_PLL_ConfigDomain_SAI
  4520. * @param Source This parameter can be one of the following values:
  4521. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4522. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4523. * @param PLLM This parameter can be one of the following values:
  4524. * @arg @ref LL_RCC_PLLM_DIV_2
  4525. * @arg @ref LL_RCC_PLLM_DIV_3
  4526. * @arg @ref LL_RCC_PLLM_DIV_4
  4527. * @arg @ref LL_RCC_PLLM_DIV_5
  4528. * @arg @ref LL_RCC_PLLM_DIV_6
  4529. * @arg @ref LL_RCC_PLLM_DIV_7
  4530. * @arg @ref LL_RCC_PLLM_DIV_8
  4531. * @arg @ref LL_RCC_PLLM_DIV_9
  4532. * @arg @ref LL_RCC_PLLM_DIV_10
  4533. * @arg @ref LL_RCC_PLLM_DIV_11
  4534. * @arg @ref LL_RCC_PLLM_DIV_12
  4535. * @arg @ref LL_RCC_PLLM_DIV_13
  4536. * @arg @ref LL_RCC_PLLM_DIV_14
  4537. * @arg @ref LL_RCC_PLLM_DIV_15
  4538. * @arg @ref LL_RCC_PLLM_DIV_16
  4539. * @arg @ref LL_RCC_PLLM_DIV_17
  4540. * @arg @ref LL_RCC_PLLM_DIV_18
  4541. * @arg @ref LL_RCC_PLLM_DIV_19
  4542. * @arg @ref LL_RCC_PLLM_DIV_20
  4543. * @arg @ref LL_RCC_PLLM_DIV_21
  4544. * @arg @ref LL_RCC_PLLM_DIV_22
  4545. * @arg @ref LL_RCC_PLLM_DIV_23
  4546. * @arg @ref LL_RCC_PLLM_DIV_24
  4547. * @arg @ref LL_RCC_PLLM_DIV_25
  4548. * @arg @ref LL_RCC_PLLM_DIV_26
  4549. * @arg @ref LL_RCC_PLLM_DIV_27
  4550. * @arg @ref LL_RCC_PLLM_DIV_28
  4551. * @arg @ref LL_RCC_PLLM_DIV_29
  4552. * @arg @ref LL_RCC_PLLM_DIV_30
  4553. * @arg @ref LL_RCC_PLLM_DIV_31
  4554. * @arg @ref LL_RCC_PLLM_DIV_32
  4555. * @arg @ref LL_RCC_PLLM_DIV_33
  4556. * @arg @ref LL_RCC_PLLM_DIV_34
  4557. * @arg @ref LL_RCC_PLLM_DIV_35
  4558. * @arg @ref LL_RCC_PLLM_DIV_36
  4559. * @arg @ref LL_RCC_PLLM_DIV_37
  4560. * @arg @ref LL_RCC_PLLM_DIV_38
  4561. * @arg @ref LL_RCC_PLLM_DIV_39
  4562. * @arg @ref LL_RCC_PLLM_DIV_40
  4563. * @arg @ref LL_RCC_PLLM_DIV_41
  4564. * @arg @ref LL_RCC_PLLM_DIV_42
  4565. * @arg @ref LL_RCC_PLLM_DIV_43
  4566. * @arg @ref LL_RCC_PLLM_DIV_44
  4567. * @arg @ref LL_RCC_PLLM_DIV_45
  4568. * @arg @ref LL_RCC_PLLM_DIV_46
  4569. * @arg @ref LL_RCC_PLLM_DIV_47
  4570. * @arg @ref LL_RCC_PLLM_DIV_48
  4571. * @arg @ref LL_RCC_PLLM_DIV_49
  4572. * @arg @ref LL_RCC_PLLM_DIV_50
  4573. * @arg @ref LL_RCC_PLLM_DIV_51
  4574. * @arg @ref LL_RCC_PLLM_DIV_52
  4575. * @arg @ref LL_RCC_PLLM_DIV_53
  4576. * @arg @ref LL_RCC_PLLM_DIV_54
  4577. * @arg @ref LL_RCC_PLLM_DIV_55
  4578. * @arg @ref LL_RCC_PLLM_DIV_56
  4579. * @arg @ref LL_RCC_PLLM_DIV_57
  4580. * @arg @ref LL_RCC_PLLM_DIV_58
  4581. * @arg @ref LL_RCC_PLLM_DIV_59
  4582. * @arg @ref LL_RCC_PLLM_DIV_60
  4583. * @arg @ref LL_RCC_PLLM_DIV_61
  4584. * @arg @ref LL_RCC_PLLM_DIV_62
  4585. * @arg @ref LL_RCC_PLLM_DIV_63
  4586. * @param PLLN Between 50 and 432
  4587. * @param PLLR This parameter can be one of the following values:
  4588. * @arg @ref LL_RCC_PLLR_DIV_2
  4589. * @arg @ref LL_RCC_PLLR_DIV_3
  4590. * @arg @ref LL_RCC_PLLR_DIV_4
  4591. * @arg @ref LL_RCC_PLLR_DIV_5
  4592. * @arg @ref LL_RCC_PLLR_DIV_6
  4593. * @arg @ref LL_RCC_PLLR_DIV_7
  4594. * @param PLLDIVR This parameter can be one of the following values:
  4595. * @arg @ref LL_RCC_PLLDIVR_DIV_1 (*)
  4596. * @arg @ref LL_RCC_PLLDIVR_DIV_2 (*)
  4597. * @arg @ref LL_RCC_PLLDIVR_DIV_3 (*)
  4598. * @arg @ref LL_RCC_PLLDIVR_DIV_4 (*)
  4599. * @arg @ref LL_RCC_PLLDIVR_DIV_5 (*)
  4600. * @arg @ref LL_RCC_PLLDIVR_DIV_6 (*)
  4601. * @arg @ref LL_RCC_PLLDIVR_DIV_7 (*)
  4602. * @arg @ref LL_RCC_PLLDIVR_DIV_8 (*)
  4603. * @arg @ref LL_RCC_PLLDIVR_DIV_9 (*)
  4604. * @arg @ref LL_RCC_PLLDIVR_DIV_10 (*)
  4605. * @arg @ref LL_RCC_PLLDIVR_DIV_11 (*)
  4606. * @arg @ref LL_RCC_PLLDIVR_DIV_12 (*)
  4607. * @arg @ref LL_RCC_PLLDIVR_DIV_13 (*)
  4608. * @arg @ref LL_RCC_PLLDIVR_DIV_14 (*)
  4609. * @arg @ref LL_RCC_PLLDIVR_DIV_15 (*)
  4610. * @arg @ref LL_RCC_PLLDIVR_DIV_16 (*)
  4611. * @arg @ref LL_RCC_PLLDIVR_DIV_17 (*)
  4612. * @arg @ref LL_RCC_PLLDIVR_DIV_18 (*)
  4613. * @arg @ref LL_RCC_PLLDIVR_DIV_19 (*)
  4614. * @arg @ref LL_RCC_PLLDIVR_DIV_20 (*)
  4615. * @arg @ref LL_RCC_PLLDIVR_DIV_21 (*)
  4616. * @arg @ref LL_RCC_PLLDIVR_DIV_22 (*)
  4617. * @arg @ref LL_RCC_PLLDIVR_DIV_23 (*)
  4618. * @arg @ref LL_RCC_PLLDIVR_DIV_24 (*)
  4619. * @arg @ref LL_RCC_PLLDIVR_DIV_25 (*)
  4620. * @arg @ref LL_RCC_PLLDIVR_DIV_26 (*)
  4621. * @arg @ref LL_RCC_PLLDIVR_DIV_27 (*)
  4622. * @arg @ref LL_RCC_PLLDIVR_DIV_28 (*)
  4623. * @arg @ref LL_RCC_PLLDIVR_DIV_29 (*)
  4624. * @arg @ref LL_RCC_PLLDIVR_DIV_30 (*)
  4625. * @arg @ref LL_RCC_PLLDIVR_DIV_31 (*)
  4626. *
  4627. * (*) value not defined in all devices.
  4628. * @retval None
  4629. */
  4630. #if defined(RCC_DCKCFGR_PLLDIVR)
  4631. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SAI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR, uint32_t PLLDIVR)
  4632. #else
  4633. __STATIC_INLINE void LL_RCC_PLL_ConfigDomain_SAI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  4634. #endif /* RCC_DCKCFGR_PLLDIVR */
  4635. {
  4636. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM | RCC_PLLCFGR_PLLN | RCC_PLLCFGR_PLLR,
  4637. Source | PLLM | PLLN << RCC_PLLCFGR_PLLN_Pos | PLLR);
  4638. #if defined(RCC_DCKCFGR_PLLDIVR)
  4639. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLDIVR, PLLDIVR);
  4640. #endif /* RCC_DCKCFGR_PLLDIVR */
  4641. }
  4642. #endif /* SAI1 */
  4643. #endif /* RCC_PLLCFGR_PLLR */
  4644. /**
  4645. * @brief Get Main PLL multiplication factor for VCO
  4646. * @rmtoll PLLCFGR PLLN LL_RCC_PLL_GetN
  4647. * @retval Between 50/192(*) and 432
  4648. *
  4649. * (*) value not defined in all devices.
  4650. */
  4651. __STATIC_INLINE uint32_t LL_RCC_PLL_GetN(void)
  4652. {
  4653. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLN) >> RCC_PLLCFGR_PLLN_Pos);
  4654. }
  4655. /**
  4656. * @brief Get Main PLL division factor for PLLP
  4657. * @rmtoll PLLCFGR PLLP LL_RCC_PLL_GetP
  4658. * @retval Returned value can be one of the following values:
  4659. * @arg @ref LL_RCC_PLLP_DIV_2
  4660. * @arg @ref LL_RCC_PLLP_DIV_4
  4661. * @arg @ref LL_RCC_PLLP_DIV_6
  4662. * @arg @ref LL_RCC_PLLP_DIV_8
  4663. */
  4664. __STATIC_INLINE uint32_t LL_RCC_PLL_GetP(void)
  4665. {
  4666. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLP));
  4667. }
  4668. /**
  4669. * @brief Get Main PLL division factor for PLLQ
  4670. * @note used for PLL48MCLK selected for USB, RNG, SDIO (48 MHz clock)
  4671. * @rmtoll PLLCFGR PLLQ LL_RCC_PLL_GetQ
  4672. * @retval Returned value can be one of the following values:
  4673. * @arg @ref LL_RCC_PLLQ_DIV_2
  4674. * @arg @ref LL_RCC_PLLQ_DIV_3
  4675. * @arg @ref LL_RCC_PLLQ_DIV_4
  4676. * @arg @ref LL_RCC_PLLQ_DIV_5
  4677. * @arg @ref LL_RCC_PLLQ_DIV_6
  4678. * @arg @ref LL_RCC_PLLQ_DIV_7
  4679. * @arg @ref LL_RCC_PLLQ_DIV_8
  4680. * @arg @ref LL_RCC_PLLQ_DIV_9
  4681. * @arg @ref LL_RCC_PLLQ_DIV_10
  4682. * @arg @ref LL_RCC_PLLQ_DIV_11
  4683. * @arg @ref LL_RCC_PLLQ_DIV_12
  4684. * @arg @ref LL_RCC_PLLQ_DIV_13
  4685. * @arg @ref LL_RCC_PLLQ_DIV_14
  4686. * @arg @ref LL_RCC_PLLQ_DIV_15
  4687. */
  4688. __STATIC_INLINE uint32_t LL_RCC_PLL_GetQ(void)
  4689. {
  4690. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLQ));
  4691. }
  4692. #if defined(RCC_PLLCFGR_PLLR)
  4693. /**
  4694. * @brief Get Main PLL division factor for PLLR
  4695. * @note used for PLLCLK (system clock)
  4696. * @rmtoll PLLCFGR PLLR LL_RCC_PLL_GetR
  4697. * @retval Returned value can be one of the following values:
  4698. * @arg @ref LL_RCC_PLLR_DIV_2
  4699. * @arg @ref LL_RCC_PLLR_DIV_3
  4700. * @arg @ref LL_RCC_PLLR_DIV_4
  4701. * @arg @ref LL_RCC_PLLR_DIV_5
  4702. * @arg @ref LL_RCC_PLLR_DIV_6
  4703. * @arg @ref LL_RCC_PLLR_DIV_7
  4704. */
  4705. __STATIC_INLINE uint32_t LL_RCC_PLL_GetR(void)
  4706. {
  4707. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLR));
  4708. }
  4709. #endif /* RCC_PLLCFGR_PLLR */
  4710. #if defined(RCC_DCKCFGR_PLLDIVR)
  4711. /**
  4712. * @brief Get Main PLL division factor for PLLDIVR
  4713. * @note used for PLLSAICLK (SAI1 and SAI2 clock)
  4714. * @rmtoll DCKCFGR PLLDIVR LL_RCC_PLL_GetDIVR
  4715. * @retval Returned value can be one of the following values:
  4716. * @arg @ref LL_RCC_PLLDIVR_DIV_1
  4717. * @arg @ref LL_RCC_PLLDIVR_DIV_2
  4718. * @arg @ref LL_RCC_PLLDIVR_DIV_3
  4719. * @arg @ref LL_RCC_PLLDIVR_DIV_4
  4720. * @arg @ref LL_RCC_PLLDIVR_DIV_5
  4721. * @arg @ref LL_RCC_PLLDIVR_DIV_6
  4722. * @arg @ref LL_RCC_PLLDIVR_DIV_7
  4723. * @arg @ref LL_RCC_PLLDIVR_DIV_8
  4724. * @arg @ref LL_RCC_PLLDIVR_DIV_9
  4725. * @arg @ref LL_RCC_PLLDIVR_DIV_10
  4726. * @arg @ref LL_RCC_PLLDIVR_DIV_11
  4727. * @arg @ref LL_RCC_PLLDIVR_DIV_12
  4728. * @arg @ref LL_RCC_PLLDIVR_DIV_13
  4729. * @arg @ref LL_RCC_PLLDIVR_DIV_14
  4730. * @arg @ref LL_RCC_PLLDIVR_DIV_15
  4731. * @arg @ref LL_RCC_PLLDIVR_DIV_16
  4732. * @arg @ref LL_RCC_PLLDIVR_DIV_17
  4733. * @arg @ref LL_RCC_PLLDIVR_DIV_18
  4734. * @arg @ref LL_RCC_PLLDIVR_DIV_19
  4735. * @arg @ref LL_RCC_PLLDIVR_DIV_20
  4736. * @arg @ref LL_RCC_PLLDIVR_DIV_21
  4737. * @arg @ref LL_RCC_PLLDIVR_DIV_22
  4738. * @arg @ref LL_RCC_PLLDIVR_DIV_23
  4739. * @arg @ref LL_RCC_PLLDIVR_DIV_24
  4740. * @arg @ref LL_RCC_PLLDIVR_DIV_25
  4741. * @arg @ref LL_RCC_PLLDIVR_DIV_26
  4742. * @arg @ref LL_RCC_PLLDIVR_DIV_27
  4743. * @arg @ref LL_RCC_PLLDIVR_DIV_28
  4744. * @arg @ref LL_RCC_PLLDIVR_DIV_29
  4745. * @arg @ref LL_RCC_PLLDIVR_DIV_30
  4746. * @arg @ref LL_RCC_PLLDIVR_DIV_31
  4747. */
  4748. __STATIC_INLINE uint32_t LL_RCC_PLL_GetDIVR(void)
  4749. {
  4750. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLDIVR));
  4751. }
  4752. #endif /* RCC_DCKCFGR_PLLDIVR */
  4753. /**
  4754. * @brief Get the oscillator used as PLL clock source.
  4755. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLL_GetMainSource
  4756. * @retval Returned value can be one of the following values:
  4757. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4758. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4759. */
  4760. __STATIC_INLINE uint32_t LL_RCC_PLL_GetMainSource(void)
  4761. {
  4762. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC));
  4763. }
  4764. /**
  4765. * @brief Get Division factor for the main PLL and other PLL
  4766. * @rmtoll PLLCFGR PLLM LL_RCC_PLL_GetDivider
  4767. * @retval Returned value can be one of the following values:
  4768. * @arg @ref LL_RCC_PLLM_DIV_2
  4769. * @arg @ref LL_RCC_PLLM_DIV_3
  4770. * @arg @ref LL_RCC_PLLM_DIV_4
  4771. * @arg @ref LL_RCC_PLLM_DIV_5
  4772. * @arg @ref LL_RCC_PLLM_DIV_6
  4773. * @arg @ref LL_RCC_PLLM_DIV_7
  4774. * @arg @ref LL_RCC_PLLM_DIV_8
  4775. * @arg @ref LL_RCC_PLLM_DIV_9
  4776. * @arg @ref LL_RCC_PLLM_DIV_10
  4777. * @arg @ref LL_RCC_PLLM_DIV_11
  4778. * @arg @ref LL_RCC_PLLM_DIV_12
  4779. * @arg @ref LL_RCC_PLLM_DIV_13
  4780. * @arg @ref LL_RCC_PLLM_DIV_14
  4781. * @arg @ref LL_RCC_PLLM_DIV_15
  4782. * @arg @ref LL_RCC_PLLM_DIV_16
  4783. * @arg @ref LL_RCC_PLLM_DIV_17
  4784. * @arg @ref LL_RCC_PLLM_DIV_18
  4785. * @arg @ref LL_RCC_PLLM_DIV_19
  4786. * @arg @ref LL_RCC_PLLM_DIV_20
  4787. * @arg @ref LL_RCC_PLLM_DIV_21
  4788. * @arg @ref LL_RCC_PLLM_DIV_22
  4789. * @arg @ref LL_RCC_PLLM_DIV_23
  4790. * @arg @ref LL_RCC_PLLM_DIV_24
  4791. * @arg @ref LL_RCC_PLLM_DIV_25
  4792. * @arg @ref LL_RCC_PLLM_DIV_26
  4793. * @arg @ref LL_RCC_PLLM_DIV_27
  4794. * @arg @ref LL_RCC_PLLM_DIV_28
  4795. * @arg @ref LL_RCC_PLLM_DIV_29
  4796. * @arg @ref LL_RCC_PLLM_DIV_30
  4797. * @arg @ref LL_RCC_PLLM_DIV_31
  4798. * @arg @ref LL_RCC_PLLM_DIV_32
  4799. * @arg @ref LL_RCC_PLLM_DIV_33
  4800. * @arg @ref LL_RCC_PLLM_DIV_34
  4801. * @arg @ref LL_RCC_PLLM_DIV_35
  4802. * @arg @ref LL_RCC_PLLM_DIV_36
  4803. * @arg @ref LL_RCC_PLLM_DIV_37
  4804. * @arg @ref LL_RCC_PLLM_DIV_38
  4805. * @arg @ref LL_RCC_PLLM_DIV_39
  4806. * @arg @ref LL_RCC_PLLM_DIV_40
  4807. * @arg @ref LL_RCC_PLLM_DIV_41
  4808. * @arg @ref LL_RCC_PLLM_DIV_42
  4809. * @arg @ref LL_RCC_PLLM_DIV_43
  4810. * @arg @ref LL_RCC_PLLM_DIV_44
  4811. * @arg @ref LL_RCC_PLLM_DIV_45
  4812. * @arg @ref LL_RCC_PLLM_DIV_46
  4813. * @arg @ref LL_RCC_PLLM_DIV_47
  4814. * @arg @ref LL_RCC_PLLM_DIV_48
  4815. * @arg @ref LL_RCC_PLLM_DIV_49
  4816. * @arg @ref LL_RCC_PLLM_DIV_50
  4817. * @arg @ref LL_RCC_PLLM_DIV_51
  4818. * @arg @ref LL_RCC_PLLM_DIV_52
  4819. * @arg @ref LL_RCC_PLLM_DIV_53
  4820. * @arg @ref LL_RCC_PLLM_DIV_54
  4821. * @arg @ref LL_RCC_PLLM_DIV_55
  4822. * @arg @ref LL_RCC_PLLM_DIV_56
  4823. * @arg @ref LL_RCC_PLLM_DIV_57
  4824. * @arg @ref LL_RCC_PLLM_DIV_58
  4825. * @arg @ref LL_RCC_PLLM_DIV_59
  4826. * @arg @ref LL_RCC_PLLM_DIV_60
  4827. * @arg @ref LL_RCC_PLLM_DIV_61
  4828. * @arg @ref LL_RCC_PLLM_DIV_62
  4829. * @arg @ref LL_RCC_PLLM_DIV_63
  4830. */
  4831. __STATIC_INLINE uint32_t LL_RCC_PLL_GetDivider(void)
  4832. {
  4833. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLM));
  4834. }
  4835. /**
  4836. * @brief Configure Spread Spectrum used for PLL
  4837. * @note These bits must be written before enabling PLL
  4838. * @rmtoll SSCGR MODPER LL_RCC_PLL_ConfigSpreadSpectrum\n
  4839. * SSCGR INCSTEP LL_RCC_PLL_ConfigSpreadSpectrum\n
  4840. * SSCGR SPREADSEL LL_RCC_PLL_ConfigSpreadSpectrum
  4841. * @param Mod Between Min_Data=0 and Max_Data=8191
  4842. * @param Inc Between Min_Data=0 and Max_Data=32767
  4843. * @param Sel This parameter can be one of the following values:
  4844. * @arg @ref LL_RCC_SPREAD_SELECT_CENTER
  4845. * @arg @ref LL_RCC_SPREAD_SELECT_DOWN
  4846. * @retval None
  4847. */
  4848. __STATIC_INLINE void LL_RCC_PLL_ConfigSpreadSpectrum(uint32_t Mod, uint32_t Inc, uint32_t Sel)
  4849. {
  4850. MODIFY_REG(RCC->SSCGR, RCC_SSCGR_MODPER | RCC_SSCGR_INCSTEP | RCC_SSCGR_SPREADSEL, Mod | (Inc << RCC_SSCGR_INCSTEP_Pos) | Sel);
  4851. }
  4852. /**
  4853. * @brief Get Spread Spectrum Modulation Period for PLL
  4854. * @rmtoll SSCGR MODPER LL_RCC_PLL_GetPeriodModulation
  4855. * @retval Between Min_Data=0 and Max_Data=8191
  4856. */
  4857. __STATIC_INLINE uint32_t LL_RCC_PLL_GetPeriodModulation(void)
  4858. {
  4859. return (uint32_t)(READ_BIT(RCC->SSCGR, RCC_SSCGR_MODPER));
  4860. }
  4861. /**
  4862. * @brief Get Spread Spectrum Incrementation Step for PLL
  4863. * @note Must be written before enabling PLL
  4864. * @rmtoll SSCGR INCSTEP LL_RCC_PLL_GetStepIncrementation
  4865. * @retval Between Min_Data=0 and Max_Data=32767
  4866. */
  4867. __STATIC_INLINE uint32_t LL_RCC_PLL_GetStepIncrementation(void)
  4868. {
  4869. return (uint32_t)(READ_BIT(RCC->SSCGR, RCC_SSCGR_INCSTEP) >> RCC_SSCGR_INCSTEP_Pos);
  4870. }
  4871. /**
  4872. * @brief Get Spread Spectrum Selection for PLL
  4873. * @note Must be written before enabling PLL
  4874. * @rmtoll SSCGR SPREADSEL LL_RCC_PLL_GetSpreadSelection
  4875. * @retval Returned value can be one of the following values:
  4876. * @arg @ref LL_RCC_SPREAD_SELECT_CENTER
  4877. * @arg @ref LL_RCC_SPREAD_SELECT_DOWN
  4878. */
  4879. __STATIC_INLINE uint32_t LL_RCC_PLL_GetSpreadSelection(void)
  4880. {
  4881. return (uint32_t)(READ_BIT(RCC->SSCGR, RCC_SSCGR_SPREADSEL));
  4882. }
  4883. /**
  4884. * @brief Enable Spread Spectrum for PLL.
  4885. * @rmtoll SSCGR SSCGEN LL_RCC_PLL_SpreadSpectrum_Enable
  4886. * @retval None
  4887. */
  4888. __STATIC_INLINE void LL_RCC_PLL_SpreadSpectrum_Enable(void)
  4889. {
  4890. SET_BIT(RCC->SSCGR, RCC_SSCGR_SSCGEN);
  4891. }
  4892. /**
  4893. * @brief Disable Spread Spectrum for PLL.
  4894. * @rmtoll SSCGR SSCGEN LL_RCC_PLL_SpreadSpectrum_Disable
  4895. * @retval None
  4896. */
  4897. __STATIC_INLINE void LL_RCC_PLL_SpreadSpectrum_Disable(void)
  4898. {
  4899. CLEAR_BIT(RCC->SSCGR, RCC_SSCGR_SSCGEN);
  4900. }
  4901. /**
  4902. * @}
  4903. */
  4904. #if defined(RCC_PLLI2S_SUPPORT)
  4905. /** @defgroup RCC_LL_EF_PLLI2S PLLI2S
  4906. * @{
  4907. */
  4908. /**
  4909. * @brief Enable PLLI2S
  4910. * @rmtoll CR PLLI2SON LL_RCC_PLLI2S_Enable
  4911. * @retval None
  4912. */
  4913. __STATIC_INLINE void LL_RCC_PLLI2S_Enable(void)
  4914. {
  4915. SET_BIT(RCC->CR, RCC_CR_PLLI2SON);
  4916. }
  4917. /**
  4918. * @brief Disable PLLI2S
  4919. * @rmtoll CR PLLI2SON LL_RCC_PLLI2S_Disable
  4920. * @retval None
  4921. */
  4922. __STATIC_INLINE void LL_RCC_PLLI2S_Disable(void)
  4923. {
  4924. CLEAR_BIT(RCC->CR, RCC_CR_PLLI2SON);
  4925. }
  4926. /**
  4927. * @brief Check if PLLI2S Ready
  4928. * @rmtoll CR PLLI2SRDY LL_RCC_PLLI2S_IsReady
  4929. * @retval State of bit (1 or 0).
  4930. */
  4931. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_IsReady(void)
  4932. {
  4933. return (READ_BIT(RCC->CR, RCC_CR_PLLI2SRDY) == (RCC_CR_PLLI2SRDY));
  4934. }
  4935. #if (defined(RCC_DCKCFGR_PLLI2SDIVQ) || defined(RCC_DCKCFGR_PLLI2SDIVR))
  4936. /**
  4937. * @brief Configure PLLI2S used for SAI domain clock
  4938. * @note PLL Source and PLLM Divider can be written only when PLL,
  4939. * PLLI2S and PLLSAI(*) are disabled
  4940. * @note PLLN/PLLQ/PLLR can be written only when PLLI2S is disabled
  4941. * @note This can be selected for SAI
  4942. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4943. * PLLI2SCFGR PLLI2SSRC LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4944. * PLLCFGR PLLM LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4945. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4946. * PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4947. * PLLI2SCFGR PLLI2SQ LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4948. * PLLI2SCFGR PLLI2SR LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4949. * DCKCFGR PLLI2SDIVQ LL_RCC_PLLI2S_ConfigDomain_SAI\n
  4950. * DCKCFGR PLLI2SDIVR LL_RCC_PLLI2S_ConfigDomain_SAI
  4951. * @param Source This parameter can be one of the following values:
  4952. * @arg @ref LL_RCC_PLLSOURCE_HSI
  4953. * @arg @ref LL_RCC_PLLSOURCE_HSE
  4954. * @arg @ref LL_RCC_PLLI2SSOURCE_PIN (*)
  4955. *
  4956. * (*) value not defined in all devices.
  4957. * @param PLLM This parameter can be one of the following values:
  4958. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  4959. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  4960. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  4961. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  4962. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  4963. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  4964. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  4965. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  4966. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  4967. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  4968. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  4969. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  4970. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  4971. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  4972. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  4973. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  4974. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  4975. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  4976. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  4977. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  4978. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  4979. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  4980. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  4981. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  4982. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  4983. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  4984. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  4985. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  4986. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  4987. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  4988. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  4989. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  4990. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  4991. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  4992. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  4993. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  4994. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  4995. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  4996. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  4997. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  4998. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  4999. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5000. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5001. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5002. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5003. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5004. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5005. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5006. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5007. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5008. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5009. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5010. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5011. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5012. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5013. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5014. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5015. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5016. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5017. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5018. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5019. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5020. * @param PLLN Between 50/192(*) and 432
  5021. *
  5022. * (*) value not defined in all devices.
  5023. * @param PLLQ_R This parameter can be one of the following values:
  5024. * @arg @ref LL_RCC_PLLI2SQ_DIV_2 (*)
  5025. * @arg @ref LL_RCC_PLLI2SQ_DIV_3 (*)
  5026. * @arg @ref LL_RCC_PLLI2SQ_DIV_4 (*)
  5027. * @arg @ref LL_RCC_PLLI2SQ_DIV_5 (*)
  5028. * @arg @ref LL_RCC_PLLI2SQ_DIV_6 (*)
  5029. * @arg @ref LL_RCC_PLLI2SQ_DIV_7 (*)
  5030. * @arg @ref LL_RCC_PLLI2SQ_DIV_8 (*)
  5031. * @arg @ref LL_RCC_PLLI2SQ_DIV_9 (*)
  5032. * @arg @ref LL_RCC_PLLI2SQ_DIV_10 (*)
  5033. * @arg @ref LL_RCC_PLLI2SQ_DIV_11 (*)
  5034. * @arg @ref LL_RCC_PLLI2SQ_DIV_12 (*)
  5035. * @arg @ref LL_RCC_PLLI2SQ_DIV_13 (*)
  5036. * @arg @ref LL_RCC_PLLI2SQ_DIV_14 (*)
  5037. * @arg @ref LL_RCC_PLLI2SQ_DIV_15 (*)
  5038. * @arg @ref LL_RCC_PLLI2SR_DIV_2 (*)
  5039. * @arg @ref LL_RCC_PLLI2SR_DIV_3 (*)
  5040. * @arg @ref LL_RCC_PLLI2SR_DIV_4 (*)
  5041. * @arg @ref LL_RCC_PLLI2SR_DIV_5 (*)
  5042. * @arg @ref LL_RCC_PLLI2SR_DIV_6 (*)
  5043. * @arg @ref LL_RCC_PLLI2SR_DIV_7 (*)
  5044. *
  5045. * (*) value not defined in all devices.
  5046. * @param PLLDIVQ_R This parameter can be one of the following values:
  5047. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_1 (*)
  5048. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_2 (*)
  5049. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_3 (*)
  5050. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_4 (*)
  5051. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_5 (*)
  5052. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_6 (*)
  5053. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_7 (*)
  5054. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_8 (*)
  5055. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_9 (*)
  5056. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_10 (*)
  5057. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_11 (*)
  5058. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_12 (*)
  5059. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_13 (*)
  5060. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_14 (*)
  5061. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_15 (*)
  5062. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_16 (*)
  5063. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_17 (*)
  5064. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_18 (*)
  5065. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_19 (*)
  5066. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_20 (*)
  5067. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_21 (*)
  5068. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_22 (*)
  5069. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_23 (*)
  5070. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_24 (*)
  5071. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_25 (*)
  5072. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_26 (*)
  5073. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_27 (*)
  5074. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_28 (*)
  5075. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_29 (*)
  5076. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_30 (*)
  5077. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_31 (*)
  5078. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_32 (*)
  5079. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_1 (*)
  5080. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_2 (*)
  5081. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_3 (*)
  5082. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_4 (*)
  5083. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_5 (*)
  5084. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_6 (*)
  5085. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_7 (*)
  5086. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_8 (*)
  5087. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_9 (*)
  5088. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_10 (*)
  5089. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_11 (*)
  5090. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_12 (*)
  5091. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_13 (*)
  5092. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_14 (*)
  5093. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_15 (*)
  5094. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_16 (*)
  5095. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_17 (*)
  5096. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_18 (*)
  5097. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_19 (*)
  5098. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_20 (*)
  5099. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_21 (*)
  5100. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_22 (*)
  5101. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_23 (*)
  5102. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_24 (*)
  5103. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_25 (*)
  5104. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_26 (*)
  5105. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_27 (*)
  5106. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_28 (*)
  5107. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_29 (*)
  5108. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_30 (*)
  5109. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_31 (*)
  5110. *
  5111. * (*) value not defined in all devices.
  5112. * @retval None
  5113. */
  5114. __STATIC_INLINE void LL_RCC_PLLI2S_ConfigDomain_SAI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLQ_R, uint32_t PLLDIVQ_R)
  5115. {
  5116. register uint32_t *pReg = (uint32_t *)((uint32_t)((uint32_t)(&RCC->PLLCFGR) + (Source & 0x80U)));
  5117. MODIFY_REG(*pReg, RCC_PLLCFGR_PLLSRC, (Source & (~0x80U)));
  5118. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5119. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM, PLLM);
  5120. #else
  5121. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5122. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5123. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN, PLLN << RCC_PLLI2SCFGR_PLLI2SN_Pos);
  5124. #if defined(RCC_DCKCFGR_PLLI2SDIVQ)
  5125. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SQ, PLLQ_R);
  5126. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLI2SDIVQ, PLLDIVQ_R);
  5127. #else
  5128. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SR, PLLQ_R);
  5129. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLI2SDIVR, PLLDIVQ_R);
  5130. #endif /* RCC_DCKCFGR_PLLI2SDIVQ */
  5131. }
  5132. #endif /* RCC_DCKCFGR_PLLI2SDIVQ && RCC_DCKCFGR_PLLI2SDIVR */
  5133. #if defined(RCC_PLLI2SCFGR_PLLI2SQ) && !defined(RCC_DCKCFGR_PLLI2SDIVQ)
  5134. /**
  5135. * @brief Configure PLLI2S used for 48Mhz domain clock
  5136. * @note PLL Source and PLLM Divider can be written only when PLL,
  5137. * PLLI2S and PLLSAI(*) are disabled
  5138. * @note PLLN/PLLQ can be written only when PLLI2S is disabled
  5139. * @note This can be selected for RNG, USB, SDIO
  5140. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_ConfigDomain_48M\n
  5141. * PLLI2SCFGR PLLI2SSRC LL_RCC_PLLI2S_ConfigDomain_48M\n
  5142. * PLLCFGR PLLM LL_RCC_PLLI2S_ConfigDomain_48M\n
  5143. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_ConfigDomain_48M\n
  5144. * PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_ConfigDomain_48M\n
  5145. * PLLI2SCFGR PLLI2SQ LL_RCC_PLLI2S_ConfigDomain_48M
  5146. * @param Source This parameter can be one of the following values:
  5147. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5148. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5149. * @arg @ref LL_RCC_PLLI2SSOURCE_PIN (*)
  5150. *
  5151. * (*) value not defined in all devices.
  5152. * @param PLLM This parameter can be one of the following values:
  5153. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  5154. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  5155. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  5156. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  5157. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  5158. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  5159. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  5160. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  5161. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  5162. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  5163. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  5164. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  5165. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  5166. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  5167. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  5168. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  5169. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  5170. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  5171. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  5172. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  5173. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  5174. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  5175. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  5176. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  5177. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  5178. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  5179. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  5180. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  5181. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  5182. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  5183. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  5184. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  5185. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  5186. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  5187. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  5188. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  5189. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  5190. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  5191. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  5192. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  5193. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  5194. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5195. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5196. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5197. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5198. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5199. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5200. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5201. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5202. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5203. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5204. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5205. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5206. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5207. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5208. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5209. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5210. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5211. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5212. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5213. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5214. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5215. * @param PLLN Between 50 and 432
  5216. * @param PLLQ This parameter can be one of the following values:
  5217. * @arg @ref LL_RCC_PLLI2SQ_DIV_2
  5218. * @arg @ref LL_RCC_PLLI2SQ_DIV_3
  5219. * @arg @ref LL_RCC_PLLI2SQ_DIV_4
  5220. * @arg @ref LL_RCC_PLLI2SQ_DIV_5
  5221. * @arg @ref LL_RCC_PLLI2SQ_DIV_6
  5222. * @arg @ref LL_RCC_PLLI2SQ_DIV_7
  5223. * @arg @ref LL_RCC_PLLI2SQ_DIV_8
  5224. * @arg @ref LL_RCC_PLLI2SQ_DIV_9
  5225. * @arg @ref LL_RCC_PLLI2SQ_DIV_10
  5226. * @arg @ref LL_RCC_PLLI2SQ_DIV_11
  5227. * @arg @ref LL_RCC_PLLI2SQ_DIV_12
  5228. * @arg @ref LL_RCC_PLLI2SQ_DIV_13
  5229. * @arg @ref LL_RCC_PLLI2SQ_DIV_14
  5230. * @arg @ref LL_RCC_PLLI2SQ_DIV_15
  5231. * @retval None
  5232. */
  5233. __STATIC_INLINE void LL_RCC_PLLI2S_ConfigDomain_48M(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLQ)
  5234. {
  5235. register uint32_t *pReg = (uint32_t *)((uint32_t)((uint32_t)(&RCC->PLLCFGR) + (Source & 0x80U)));
  5236. MODIFY_REG(*pReg, RCC_PLLCFGR_PLLSRC, (Source & (~0x80U)));
  5237. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5238. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM, PLLM);
  5239. #else
  5240. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5241. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5242. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN | RCC_PLLI2SCFGR_PLLI2SQ, PLLN << RCC_PLLI2SCFGR_PLLI2SN_Pos | PLLQ);
  5243. }
  5244. #endif /* RCC_PLLI2SCFGR_PLLI2SQ && !RCC_DCKCFGR_PLLI2SDIVQ */
  5245. #if defined(SPDIFRX)
  5246. /**
  5247. * @brief Configure PLLI2S used for SPDIFRX domain clock
  5248. * @note PLL Source and PLLM Divider can be written only when PLL,
  5249. * PLLI2S and PLLSAI(*) are disabled
  5250. * @note PLLN/PLLP can be written only when PLLI2S is disabled
  5251. * @note This can be selected for SPDIFRX
  5252. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_ConfigDomain_SPDIFRX\n
  5253. * PLLCFGR PLLM LL_RCC_PLLI2S_ConfigDomain_SPDIFRX\n
  5254. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_ConfigDomain_SPDIFRX\n
  5255. * PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_ConfigDomain_SPDIFRX\n
  5256. * PLLI2SCFGR PLLI2SP LL_RCC_PLLI2S_ConfigDomain_SPDIFRX
  5257. * @param Source This parameter can be one of the following values:
  5258. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5259. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5260. * @param PLLM This parameter can be one of the following values:
  5261. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  5262. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  5263. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  5264. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  5265. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  5266. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  5267. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  5268. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  5269. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  5270. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  5271. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  5272. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  5273. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  5274. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  5275. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  5276. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  5277. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  5278. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  5279. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  5280. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  5281. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  5282. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  5283. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  5284. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  5285. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  5286. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  5287. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  5288. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  5289. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  5290. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  5291. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  5292. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  5293. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  5294. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  5295. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  5296. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  5297. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  5298. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  5299. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  5300. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  5301. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  5302. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5303. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5304. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5305. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5306. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5307. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5308. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5309. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5310. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5311. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5312. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5313. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5314. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5315. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5316. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5317. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5318. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5319. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5320. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5321. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5322. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5323. * @param PLLN Between 50 and 432
  5324. * @param PLLP This parameter can be one of the following values:
  5325. * @arg @ref LL_RCC_PLLI2SP_DIV_2
  5326. * @arg @ref LL_RCC_PLLI2SP_DIV_4
  5327. * @arg @ref LL_RCC_PLLI2SP_DIV_6
  5328. * @arg @ref LL_RCC_PLLI2SP_DIV_8
  5329. * @retval None
  5330. */
  5331. __STATIC_INLINE void LL_RCC_PLLI2S_ConfigDomain_SPDIFRX(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLP)
  5332. {
  5333. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC, Source);
  5334. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5335. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM, PLLM);
  5336. #else
  5337. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5338. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5339. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN | RCC_PLLI2SCFGR_PLLI2SP, PLLN << RCC_PLLI2SCFGR_PLLI2SN_Pos | PLLP);
  5340. }
  5341. #endif /* SPDIFRX */
  5342. /**
  5343. * @brief Configure PLLI2S used for I2S1 domain clock
  5344. * @note PLL Source and PLLM Divider can be written only when PLL,
  5345. * PLLI2S and PLLSAI(*) are disabled
  5346. * @note PLLN/PLLR can be written only when PLLI2S is disabled
  5347. * @note This can be selected for I2S
  5348. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5349. * PLLCFGR PLLM LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5350. * PLLI2SCFGR PLLI2SSRC LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5351. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5352. * PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_ConfigDomain_I2S\n
  5353. * PLLI2SCFGR PLLI2SR LL_RCC_PLLI2S_ConfigDomain_I2S
  5354. * @param Source This parameter can be one of the following values:
  5355. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5356. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5357. * @arg @ref LL_RCC_PLLI2SSOURCE_PIN (*)
  5358. *
  5359. * (*) value not defined in all devices.
  5360. * @param PLLM This parameter can be one of the following values:
  5361. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  5362. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  5363. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  5364. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  5365. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  5366. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  5367. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  5368. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  5369. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  5370. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  5371. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  5372. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  5373. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  5374. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  5375. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  5376. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  5377. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  5378. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  5379. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  5380. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  5381. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  5382. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  5383. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  5384. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  5385. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  5386. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  5387. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  5388. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  5389. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  5390. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  5391. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  5392. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  5393. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  5394. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  5395. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  5396. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  5397. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  5398. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  5399. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  5400. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  5401. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  5402. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5403. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5404. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5405. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5406. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5407. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5408. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5409. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5410. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5411. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5412. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5413. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5414. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5415. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5416. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5417. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5418. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5419. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5420. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5421. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5422. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5423. * @param PLLN Between 50/192(*) and 432
  5424. *
  5425. * (*) value not defined in all devices.
  5426. * @param PLLR This parameter can be one of the following values:
  5427. * @arg @ref LL_RCC_PLLI2SR_DIV_2
  5428. * @arg @ref LL_RCC_PLLI2SR_DIV_3
  5429. * @arg @ref LL_RCC_PLLI2SR_DIV_4
  5430. * @arg @ref LL_RCC_PLLI2SR_DIV_5
  5431. * @arg @ref LL_RCC_PLLI2SR_DIV_6
  5432. * @arg @ref LL_RCC_PLLI2SR_DIV_7
  5433. * @retval None
  5434. */
  5435. __STATIC_INLINE void LL_RCC_PLLI2S_ConfigDomain_I2S(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR)
  5436. {
  5437. register uint32_t *pReg = (uint32_t *)((uint32_t)((uint32_t)(&RCC->PLLCFGR) + (Source & 0x80U)));
  5438. MODIFY_REG(*pReg, RCC_PLLCFGR_PLLSRC, (Source & (~0x80U)));
  5439. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5440. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM, PLLM);
  5441. #else
  5442. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5443. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5444. MODIFY_REG(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN | RCC_PLLI2SCFGR_PLLI2SR, PLLN << RCC_PLLI2SCFGR_PLLI2SN_Pos | PLLR);
  5445. }
  5446. /**
  5447. * @brief Get I2SPLL multiplication factor for VCO
  5448. * @rmtoll PLLI2SCFGR PLLI2SN LL_RCC_PLLI2S_GetN
  5449. * @retval Between 50/192(*) and 432
  5450. *
  5451. * (*) value not defined in all devices.
  5452. */
  5453. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetN(void)
  5454. {
  5455. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SN) >> RCC_PLLI2SCFGR_PLLI2SN_Pos);
  5456. }
  5457. #if defined(RCC_PLLI2SCFGR_PLLI2SQ)
  5458. /**
  5459. * @brief Get I2SPLL division factor for PLLI2SQ
  5460. * @rmtoll PLLI2SCFGR PLLI2SQ LL_RCC_PLLI2S_GetQ
  5461. * @retval Returned value can be one of the following values:
  5462. * @arg @ref LL_RCC_PLLI2SQ_DIV_2
  5463. * @arg @ref LL_RCC_PLLI2SQ_DIV_3
  5464. * @arg @ref LL_RCC_PLLI2SQ_DIV_4
  5465. * @arg @ref LL_RCC_PLLI2SQ_DIV_5
  5466. * @arg @ref LL_RCC_PLLI2SQ_DIV_6
  5467. * @arg @ref LL_RCC_PLLI2SQ_DIV_7
  5468. * @arg @ref LL_RCC_PLLI2SQ_DIV_8
  5469. * @arg @ref LL_RCC_PLLI2SQ_DIV_9
  5470. * @arg @ref LL_RCC_PLLI2SQ_DIV_10
  5471. * @arg @ref LL_RCC_PLLI2SQ_DIV_11
  5472. * @arg @ref LL_RCC_PLLI2SQ_DIV_12
  5473. * @arg @ref LL_RCC_PLLI2SQ_DIV_13
  5474. * @arg @ref LL_RCC_PLLI2SQ_DIV_14
  5475. * @arg @ref LL_RCC_PLLI2SQ_DIV_15
  5476. */
  5477. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetQ(void)
  5478. {
  5479. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SQ));
  5480. }
  5481. #endif /* RCC_PLLI2SCFGR_PLLI2SQ */
  5482. /**
  5483. * @brief Get I2SPLL division factor for PLLI2SR
  5484. * @note used for PLLI2SCLK (I2S clock)
  5485. * @rmtoll PLLI2SCFGR PLLI2SR LL_RCC_PLLI2S_GetR
  5486. * @retval Returned value can be one of the following values:
  5487. * @arg @ref LL_RCC_PLLI2SR_DIV_2
  5488. * @arg @ref LL_RCC_PLLI2SR_DIV_3
  5489. * @arg @ref LL_RCC_PLLI2SR_DIV_4
  5490. * @arg @ref LL_RCC_PLLI2SR_DIV_5
  5491. * @arg @ref LL_RCC_PLLI2SR_DIV_6
  5492. * @arg @ref LL_RCC_PLLI2SR_DIV_7
  5493. */
  5494. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetR(void)
  5495. {
  5496. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SR));
  5497. }
  5498. #if defined(RCC_PLLI2SCFGR_PLLI2SP)
  5499. /**
  5500. * @brief Get I2SPLL division factor for PLLI2SP
  5501. * @note used for PLLSPDIFRXCLK (SPDIFRX clock)
  5502. * @rmtoll PLLI2SCFGR PLLI2SP LL_RCC_PLLI2S_GetP
  5503. * @retval Returned value can be one of the following values:
  5504. * @arg @ref LL_RCC_PLLI2SP_DIV_2
  5505. * @arg @ref LL_RCC_PLLI2SP_DIV_4
  5506. * @arg @ref LL_RCC_PLLI2SP_DIV_6
  5507. * @arg @ref LL_RCC_PLLI2SP_DIV_8
  5508. */
  5509. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetP(void)
  5510. {
  5511. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SP));
  5512. }
  5513. #endif /* RCC_PLLI2SCFGR_PLLI2SP */
  5514. #if defined(RCC_DCKCFGR_PLLI2SDIVQ)
  5515. /**
  5516. * @brief Get I2SPLL division factor for PLLI2SDIVQ
  5517. * @note used PLLSAICLK selected (SAI clock)
  5518. * @rmtoll DCKCFGR PLLI2SDIVQ LL_RCC_PLLI2S_GetDIVQ
  5519. * @retval Returned value can be one of the following values:
  5520. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_1
  5521. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_2
  5522. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_3
  5523. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_4
  5524. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_5
  5525. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_6
  5526. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_7
  5527. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_8
  5528. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_9
  5529. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_10
  5530. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_11
  5531. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_12
  5532. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_13
  5533. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_14
  5534. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_15
  5535. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_16
  5536. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_17
  5537. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_18
  5538. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_19
  5539. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_20
  5540. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_21
  5541. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_22
  5542. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_23
  5543. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_24
  5544. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_25
  5545. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_26
  5546. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_27
  5547. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_28
  5548. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_29
  5549. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_30
  5550. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_31
  5551. * @arg @ref LL_RCC_PLLI2SDIVQ_DIV_32
  5552. */
  5553. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetDIVQ(void)
  5554. {
  5555. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLI2SDIVQ));
  5556. }
  5557. #endif /* RCC_DCKCFGR_PLLI2SDIVQ */
  5558. #if defined(RCC_DCKCFGR_PLLI2SDIVR)
  5559. /**
  5560. * @brief Get I2SPLL division factor for PLLI2SDIVR
  5561. * @note used PLLSAICLK selected (SAI clock)
  5562. * @rmtoll DCKCFGR PLLI2SDIVR LL_RCC_PLLI2S_GetDIVR
  5563. * @retval Returned value can be one of the following values:
  5564. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_1
  5565. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_2
  5566. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_3
  5567. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_4
  5568. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_5
  5569. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_6
  5570. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_7
  5571. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_8
  5572. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_9
  5573. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_10
  5574. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_11
  5575. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_12
  5576. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_13
  5577. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_14
  5578. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_15
  5579. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_16
  5580. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_17
  5581. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_18
  5582. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_19
  5583. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_20
  5584. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_21
  5585. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_22
  5586. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_23
  5587. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_24
  5588. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_25
  5589. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_26
  5590. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_27
  5591. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_28
  5592. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_29
  5593. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_30
  5594. * @arg @ref LL_RCC_PLLI2SDIVR_DIV_31
  5595. */
  5596. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetDIVR(void)
  5597. {
  5598. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLI2SDIVR));
  5599. }
  5600. #endif /* RCC_DCKCFGR_PLLI2SDIVR */
  5601. /**
  5602. * @brief Get division factor for PLLI2S input clock
  5603. * @rmtoll PLLCFGR PLLM LL_RCC_PLLI2S_GetDivider\n
  5604. * PLLI2SCFGR PLLI2SM LL_RCC_PLLI2S_GetDivider
  5605. * @retval Returned value can be one of the following values:
  5606. * @arg @ref LL_RCC_PLLI2SM_DIV_2
  5607. * @arg @ref LL_RCC_PLLI2SM_DIV_3
  5608. * @arg @ref LL_RCC_PLLI2SM_DIV_4
  5609. * @arg @ref LL_RCC_PLLI2SM_DIV_5
  5610. * @arg @ref LL_RCC_PLLI2SM_DIV_6
  5611. * @arg @ref LL_RCC_PLLI2SM_DIV_7
  5612. * @arg @ref LL_RCC_PLLI2SM_DIV_8
  5613. * @arg @ref LL_RCC_PLLI2SM_DIV_9
  5614. * @arg @ref LL_RCC_PLLI2SM_DIV_10
  5615. * @arg @ref LL_RCC_PLLI2SM_DIV_11
  5616. * @arg @ref LL_RCC_PLLI2SM_DIV_12
  5617. * @arg @ref LL_RCC_PLLI2SM_DIV_13
  5618. * @arg @ref LL_RCC_PLLI2SM_DIV_14
  5619. * @arg @ref LL_RCC_PLLI2SM_DIV_15
  5620. * @arg @ref LL_RCC_PLLI2SM_DIV_16
  5621. * @arg @ref LL_RCC_PLLI2SM_DIV_17
  5622. * @arg @ref LL_RCC_PLLI2SM_DIV_18
  5623. * @arg @ref LL_RCC_PLLI2SM_DIV_19
  5624. * @arg @ref LL_RCC_PLLI2SM_DIV_20
  5625. * @arg @ref LL_RCC_PLLI2SM_DIV_21
  5626. * @arg @ref LL_RCC_PLLI2SM_DIV_22
  5627. * @arg @ref LL_RCC_PLLI2SM_DIV_23
  5628. * @arg @ref LL_RCC_PLLI2SM_DIV_24
  5629. * @arg @ref LL_RCC_PLLI2SM_DIV_25
  5630. * @arg @ref LL_RCC_PLLI2SM_DIV_26
  5631. * @arg @ref LL_RCC_PLLI2SM_DIV_27
  5632. * @arg @ref LL_RCC_PLLI2SM_DIV_28
  5633. * @arg @ref LL_RCC_PLLI2SM_DIV_29
  5634. * @arg @ref LL_RCC_PLLI2SM_DIV_30
  5635. * @arg @ref LL_RCC_PLLI2SM_DIV_31
  5636. * @arg @ref LL_RCC_PLLI2SM_DIV_32
  5637. * @arg @ref LL_RCC_PLLI2SM_DIV_33
  5638. * @arg @ref LL_RCC_PLLI2SM_DIV_34
  5639. * @arg @ref LL_RCC_PLLI2SM_DIV_35
  5640. * @arg @ref LL_RCC_PLLI2SM_DIV_36
  5641. * @arg @ref LL_RCC_PLLI2SM_DIV_37
  5642. * @arg @ref LL_RCC_PLLI2SM_DIV_38
  5643. * @arg @ref LL_RCC_PLLI2SM_DIV_39
  5644. * @arg @ref LL_RCC_PLLI2SM_DIV_40
  5645. * @arg @ref LL_RCC_PLLI2SM_DIV_41
  5646. * @arg @ref LL_RCC_PLLI2SM_DIV_42
  5647. * @arg @ref LL_RCC_PLLI2SM_DIV_43
  5648. * @arg @ref LL_RCC_PLLI2SM_DIV_44
  5649. * @arg @ref LL_RCC_PLLI2SM_DIV_45
  5650. * @arg @ref LL_RCC_PLLI2SM_DIV_46
  5651. * @arg @ref LL_RCC_PLLI2SM_DIV_47
  5652. * @arg @ref LL_RCC_PLLI2SM_DIV_48
  5653. * @arg @ref LL_RCC_PLLI2SM_DIV_49
  5654. * @arg @ref LL_RCC_PLLI2SM_DIV_50
  5655. * @arg @ref LL_RCC_PLLI2SM_DIV_51
  5656. * @arg @ref LL_RCC_PLLI2SM_DIV_52
  5657. * @arg @ref LL_RCC_PLLI2SM_DIV_53
  5658. * @arg @ref LL_RCC_PLLI2SM_DIV_54
  5659. * @arg @ref LL_RCC_PLLI2SM_DIV_55
  5660. * @arg @ref LL_RCC_PLLI2SM_DIV_56
  5661. * @arg @ref LL_RCC_PLLI2SM_DIV_57
  5662. * @arg @ref LL_RCC_PLLI2SM_DIV_58
  5663. * @arg @ref LL_RCC_PLLI2SM_DIV_59
  5664. * @arg @ref LL_RCC_PLLI2SM_DIV_60
  5665. * @arg @ref LL_RCC_PLLI2SM_DIV_61
  5666. * @arg @ref LL_RCC_PLLI2SM_DIV_62
  5667. * @arg @ref LL_RCC_PLLI2SM_DIV_63
  5668. */
  5669. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetDivider(void)
  5670. {
  5671. #if defined(RCC_PLLI2SCFGR_PLLI2SM)
  5672. return (uint32_t)(READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SM));
  5673. #else
  5674. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLM));
  5675. #endif /* RCC_PLLI2SCFGR_PLLI2SM */
  5676. }
  5677. /**
  5678. * @brief Get the oscillator used as PLL clock source.
  5679. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLI2S_GetMainSource\n
  5680. * PLLI2SCFGR PLLI2SSRC LL_RCC_PLLI2S_GetMainSource
  5681. * @retval Returned value can be one of the following values:
  5682. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5683. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5684. * @arg @ref LL_RCC_PLLI2SSOURCE_PIN (*)
  5685. *
  5686. * (*) value not defined in all devices.
  5687. */
  5688. __STATIC_INLINE uint32_t LL_RCC_PLLI2S_GetMainSource(void)
  5689. {
  5690. #if defined(RCC_PLLI2SCFGR_PLLI2SSRC)
  5691. register uint32_t pllsrc = READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC);
  5692. register uint32_t plli2sssrc0 = READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SSRC);
  5693. register uint32_t plli2sssrc1 = READ_BIT(RCC->PLLI2SCFGR, RCC_PLLI2SCFGR_PLLI2SSRC) >> 15U;
  5694. return (uint32_t)(pllsrc | plli2sssrc0 | plli2sssrc1);
  5695. #else
  5696. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC));
  5697. #endif /* RCC_PLLI2SCFGR_PLLI2SSRC */
  5698. }
  5699. /**
  5700. * @}
  5701. */
  5702. #endif /* RCC_PLLI2S_SUPPORT */
  5703. #if defined(RCC_PLLSAI_SUPPORT)
  5704. /** @defgroup RCC_LL_EF_PLLSAI PLLSAI
  5705. * @{
  5706. */
  5707. /**
  5708. * @brief Enable PLLSAI
  5709. * @rmtoll CR PLLSAION LL_RCC_PLLSAI_Enable
  5710. * @retval None
  5711. */
  5712. __STATIC_INLINE void LL_RCC_PLLSAI_Enable(void)
  5713. {
  5714. SET_BIT(RCC->CR, RCC_CR_PLLSAION);
  5715. }
  5716. /**
  5717. * @brief Disable PLLSAI
  5718. * @rmtoll CR PLLSAION LL_RCC_PLLSAI_Disable
  5719. * @retval None
  5720. */
  5721. __STATIC_INLINE void LL_RCC_PLLSAI_Disable(void)
  5722. {
  5723. CLEAR_BIT(RCC->CR, RCC_CR_PLLSAION);
  5724. }
  5725. /**
  5726. * @brief Check if PLLSAI Ready
  5727. * @rmtoll CR PLLSAIRDY LL_RCC_PLLSAI_IsReady
  5728. * @retval State of bit (1 or 0).
  5729. */
  5730. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_IsReady(void)
  5731. {
  5732. return (READ_BIT(RCC->CR, RCC_CR_PLLSAIRDY) == (RCC_CR_PLLSAIRDY));
  5733. }
  5734. /**
  5735. * @brief Configure PLLSAI used for SAI domain clock
  5736. * @note PLL Source and PLLM Divider can be written only when PLL,
  5737. * PLLI2S and PLLSAI(*) are disabled
  5738. * @note PLLN/PLLQ can be written only when PLLSAI is disabled
  5739. * @note This can be selected for SAI
  5740. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5741. * PLLCFGR PLLM LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5742. * PLLSAICFGR PLLSAIM LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5743. * PLLSAICFGR PLLSAIN LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5744. * PLLSAICFGR PLLSAIQ LL_RCC_PLLSAI_ConfigDomain_SAI\n
  5745. * DCKCFGR PLLSAIDIVQ LL_RCC_PLLSAI_ConfigDomain_SAI
  5746. * @param Source This parameter can be one of the following values:
  5747. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5748. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5749. * @param PLLM This parameter can be one of the following values:
  5750. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  5751. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  5752. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  5753. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  5754. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  5755. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  5756. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  5757. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  5758. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  5759. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  5760. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  5761. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  5762. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  5763. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  5764. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  5765. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  5766. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  5767. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  5768. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  5769. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  5770. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  5771. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  5772. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  5773. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  5774. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  5775. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  5776. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  5777. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  5778. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  5779. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  5780. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  5781. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  5782. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  5783. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  5784. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  5785. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  5786. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  5787. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  5788. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  5789. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  5790. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  5791. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  5792. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  5793. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  5794. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  5795. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  5796. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  5797. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  5798. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  5799. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  5800. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  5801. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  5802. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  5803. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  5804. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  5805. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  5806. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  5807. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  5808. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  5809. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  5810. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  5811. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  5812. * @param PLLN Between 49/50(*) and 432
  5813. *
  5814. * (*) value not defined in all devices.
  5815. * @param PLLQ This parameter can be one of the following values:
  5816. * @arg @ref LL_RCC_PLLSAIQ_DIV_2
  5817. * @arg @ref LL_RCC_PLLSAIQ_DIV_3
  5818. * @arg @ref LL_RCC_PLLSAIQ_DIV_4
  5819. * @arg @ref LL_RCC_PLLSAIQ_DIV_5
  5820. * @arg @ref LL_RCC_PLLSAIQ_DIV_6
  5821. * @arg @ref LL_RCC_PLLSAIQ_DIV_7
  5822. * @arg @ref LL_RCC_PLLSAIQ_DIV_8
  5823. * @arg @ref LL_RCC_PLLSAIQ_DIV_9
  5824. * @arg @ref LL_RCC_PLLSAIQ_DIV_10
  5825. * @arg @ref LL_RCC_PLLSAIQ_DIV_11
  5826. * @arg @ref LL_RCC_PLLSAIQ_DIV_12
  5827. * @arg @ref LL_RCC_PLLSAIQ_DIV_13
  5828. * @arg @ref LL_RCC_PLLSAIQ_DIV_14
  5829. * @arg @ref LL_RCC_PLLSAIQ_DIV_15
  5830. * @param PLLDIVQ This parameter can be one of the following values:
  5831. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_1
  5832. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_2
  5833. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_3
  5834. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_4
  5835. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_5
  5836. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_6
  5837. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_7
  5838. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_8
  5839. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_9
  5840. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_10
  5841. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_11
  5842. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_12
  5843. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_13
  5844. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_14
  5845. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_15
  5846. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_16
  5847. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_17
  5848. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_18
  5849. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_19
  5850. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_20
  5851. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_21
  5852. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_22
  5853. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_23
  5854. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_24
  5855. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_25
  5856. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_26
  5857. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_27
  5858. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_28
  5859. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_29
  5860. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_30
  5861. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_31
  5862. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_32
  5863. * @retval None
  5864. */
  5865. __STATIC_INLINE void LL_RCC_PLLSAI_ConfigDomain_SAI(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLQ, uint32_t PLLDIVQ)
  5866. {
  5867. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC, Source);
  5868. #if defined(RCC_PLLSAICFGR_PLLSAIM)
  5869. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIM, PLLM);
  5870. #else
  5871. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5872. #endif /* RCC_PLLSAICFGR_PLLSAIM */
  5873. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIN | RCC_PLLSAICFGR_PLLSAIQ, PLLN << RCC_PLLSAICFGR_PLLSAIN_Pos | PLLQ);
  5874. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLSAIDIVQ, PLLDIVQ);
  5875. }
  5876. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  5877. /**
  5878. * @brief Configure PLLSAI used for 48Mhz domain clock
  5879. * @note PLL Source and PLLM Divider can be written only when PLL,
  5880. * PLLI2S and PLLSAI(*) are disabled
  5881. * @note PLLN/PLLP can be written only when PLLSAI is disabled
  5882. * @note This can be selected for USB, RNG, SDIO
  5883. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLSAI_ConfigDomain_48M\n
  5884. * PLLCFGR PLLM LL_RCC_PLLSAI_ConfigDomain_48M\n
  5885. * PLLSAICFGR PLLSAIM LL_RCC_PLLSAI_ConfigDomain_48M\n
  5886. * PLLSAICFGR PLLSAIN LL_RCC_PLLSAI_ConfigDomain_48M\n
  5887. * PLLSAICFGR PLLSAIP LL_RCC_PLLSAI_ConfigDomain_48M
  5888. * @param Source This parameter can be one of the following values:
  5889. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5890. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5891. * @param PLLM This parameter can be one of the following values:
  5892. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  5893. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  5894. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  5895. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  5896. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  5897. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  5898. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  5899. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  5900. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  5901. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  5902. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  5903. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  5904. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  5905. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  5906. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  5907. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  5908. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  5909. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  5910. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  5911. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  5912. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  5913. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  5914. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  5915. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  5916. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  5917. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  5918. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  5919. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  5920. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  5921. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  5922. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  5923. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  5924. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  5925. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  5926. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  5927. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  5928. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  5929. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  5930. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  5931. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  5932. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  5933. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  5934. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  5935. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  5936. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  5937. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  5938. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  5939. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  5940. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  5941. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  5942. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  5943. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  5944. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  5945. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  5946. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  5947. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  5948. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  5949. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  5950. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  5951. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  5952. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  5953. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  5954. * @param PLLN Between 50 and 432
  5955. * @param PLLP This parameter can be one of the following values:
  5956. * @arg @ref LL_RCC_PLLSAIP_DIV_2
  5957. * @arg @ref LL_RCC_PLLSAIP_DIV_4
  5958. * @arg @ref LL_RCC_PLLSAIP_DIV_6
  5959. * @arg @ref LL_RCC_PLLSAIP_DIV_8
  5960. * @retval None
  5961. */
  5962. __STATIC_INLINE void LL_RCC_PLLSAI_ConfigDomain_48M(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLP)
  5963. {
  5964. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC, Source);
  5965. #if defined(RCC_PLLSAICFGR_PLLSAIM)
  5966. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIM, PLLM);
  5967. #else
  5968. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLM, PLLM);
  5969. #endif /* RCC_PLLSAICFGR_PLLSAIM */
  5970. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIN | RCC_PLLSAICFGR_PLLSAIP, PLLN << RCC_PLLSAICFGR_PLLSAIN_Pos | PLLP);
  5971. }
  5972. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  5973. #if defined(LTDC)
  5974. /**
  5975. * @brief Configure PLLSAI used for LTDC domain clock
  5976. * @note PLL Source and PLLM Divider can be written only when PLL,
  5977. * PLLI2S and PLLSAI(*) are disabled
  5978. * @note PLLN/PLLR can be written only when PLLSAI is disabled
  5979. * @note This can be selected for LTDC
  5980. * @rmtoll PLLCFGR PLLSRC LL_RCC_PLLSAI_ConfigDomain_LTDC\n
  5981. * PLLCFGR PLLM LL_RCC_PLLSAI_ConfigDomain_LTDC\n
  5982. * PLLSAICFGR PLLSAIN LL_RCC_PLLSAI_ConfigDomain_LTDC\n
  5983. * PLLSAICFGR PLLSAIR LL_RCC_PLLSAI_ConfigDomain_LTDC\n
  5984. * DCKCFGR PLLSAIDIVR LL_RCC_PLLSAI_ConfigDomain_LTDC
  5985. * @param Source This parameter can be one of the following values:
  5986. * @arg @ref LL_RCC_PLLSOURCE_HSI
  5987. * @arg @ref LL_RCC_PLLSOURCE_HSE
  5988. * @param PLLM This parameter can be one of the following values:
  5989. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  5990. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  5991. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  5992. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  5993. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  5994. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  5995. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  5996. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  5997. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  5998. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  5999. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  6000. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  6001. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  6002. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  6003. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  6004. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  6005. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  6006. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  6007. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  6008. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  6009. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  6010. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  6011. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  6012. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  6013. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  6014. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  6015. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  6016. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  6017. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  6018. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  6019. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  6020. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  6021. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  6022. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  6023. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  6024. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  6025. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  6026. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  6027. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  6028. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  6029. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  6030. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  6031. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  6032. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  6033. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  6034. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  6035. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  6036. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  6037. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  6038. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  6039. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  6040. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  6041. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  6042. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  6043. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  6044. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  6045. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  6046. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  6047. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  6048. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  6049. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  6050. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  6051. * @param PLLN Between 49/50(*) and 432
  6052. *
  6053. * (*) value not defined in all devices.
  6054. * @param PLLR This parameter can be one of the following values:
  6055. * @arg @ref LL_RCC_PLLSAIR_DIV_2
  6056. * @arg @ref LL_RCC_PLLSAIR_DIV_3
  6057. * @arg @ref LL_RCC_PLLSAIR_DIV_4
  6058. * @arg @ref LL_RCC_PLLSAIR_DIV_5
  6059. * @arg @ref LL_RCC_PLLSAIR_DIV_6
  6060. * @arg @ref LL_RCC_PLLSAIR_DIV_7
  6061. * @param PLLDIVR This parameter can be one of the following values:
  6062. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_2
  6063. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_4
  6064. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_8
  6065. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_16
  6066. * @retval None
  6067. */
  6068. __STATIC_INLINE void LL_RCC_PLLSAI_ConfigDomain_LTDC(uint32_t Source, uint32_t PLLM, uint32_t PLLN, uint32_t PLLR, uint32_t PLLDIVR)
  6069. {
  6070. MODIFY_REG(RCC->PLLCFGR, RCC_PLLCFGR_PLLSRC | RCC_PLLCFGR_PLLM, Source | PLLM);
  6071. MODIFY_REG(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIN | RCC_PLLSAICFGR_PLLSAIR, PLLN << RCC_PLLSAICFGR_PLLSAIN_Pos | PLLR);
  6072. MODIFY_REG(RCC->DCKCFGR, RCC_DCKCFGR_PLLSAIDIVR, PLLDIVR);
  6073. }
  6074. #endif /* LTDC */
  6075. /**
  6076. * @brief Get division factor for PLLSAI input clock
  6077. * @rmtoll PLLCFGR PLLM LL_RCC_PLLSAI_GetDivider\n
  6078. * PLLSAICFGR PLLSAIM LL_RCC_PLLSAI_GetDivider
  6079. * @retval Returned value can be one of the following values:
  6080. * @arg @ref LL_RCC_PLLSAIM_DIV_2
  6081. * @arg @ref LL_RCC_PLLSAIM_DIV_3
  6082. * @arg @ref LL_RCC_PLLSAIM_DIV_4
  6083. * @arg @ref LL_RCC_PLLSAIM_DIV_5
  6084. * @arg @ref LL_RCC_PLLSAIM_DIV_6
  6085. * @arg @ref LL_RCC_PLLSAIM_DIV_7
  6086. * @arg @ref LL_RCC_PLLSAIM_DIV_8
  6087. * @arg @ref LL_RCC_PLLSAIM_DIV_9
  6088. * @arg @ref LL_RCC_PLLSAIM_DIV_10
  6089. * @arg @ref LL_RCC_PLLSAIM_DIV_11
  6090. * @arg @ref LL_RCC_PLLSAIM_DIV_12
  6091. * @arg @ref LL_RCC_PLLSAIM_DIV_13
  6092. * @arg @ref LL_RCC_PLLSAIM_DIV_14
  6093. * @arg @ref LL_RCC_PLLSAIM_DIV_15
  6094. * @arg @ref LL_RCC_PLLSAIM_DIV_16
  6095. * @arg @ref LL_RCC_PLLSAIM_DIV_17
  6096. * @arg @ref LL_RCC_PLLSAIM_DIV_18
  6097. * @arg @ref LL_RCC_PLLSAIM_DIV_19
  6098. * @arg @ref LL_RCC_PLLSAIM_DIV_20
  6099. * @arg @ref LL_RCC_PLLSAIM_DIV_21
  6100. * @arg @ref LL_RCC_PLLSAIM_DIV_22
  6101. * @arg @ref LL_RCC_PLLSAIM_DIV_23
  6102. * @arg @ref LL_RCC_PLLSAIM_DIV_24
  6103. * @arg @ref LL_RCC_PLLSAIM_DIV_25
  6104. * @arg @ref LL_RCC_PLLSAIM_DIV_26
  6105. * @arg @ref LL_RCC_PLLSAIM_DIV_27
  6106. * @arg @ref LL_RCC_PLLSAIM_DIV_28
  6107. * @arg @ref LL_RCC_PLLSAIM_DIV_29
  6108. * @arg @ref LL_RCC_PLLSAIM_DIV_30
  6109. * @arg @ref LL_RCC_PLLSAIM_DIV_31
  6110. * @arg @ref LL_RCC_PLLSAIM_DIV_32
  6111. * @arg @ref LL_RCC_PLLSAIM_DIV_33
  6112. * @arg @ref LL_RCC_PLLSAIM_DIV_34
  6113. * @arg @ref LL_RCC_PLLSAIM_DIV_35
  6114. * @arg @ref LL_RCC_PLLSAIM_DIV_36
  6115. * @arg @ref LL_RCC_PLLSAIM_DIV_37
  6116. * @arg @ref LL_RCC_PLLSAIM_DIV_38
  6117. * @arg @ref LL_RCC_PLLSAIM_DIV_39
  6118. * @arg @ref LL_RCC_PLLSAIM_DIV_40
  6119. * @arg @ref LL_RCC_PLLSAIM_DIV_41
  6120. * @arg @ref LL_RCC_PLLSAIM_DIV_42
  6121. * @arg @ref LL_RCC_PLLSAIM_DIV_43
  6122. * @arg @ref LL_RCC_PLLSAIM_DIV_44
  6123. * @arg @ref LL_RCC_PLLSAIM_DIV_45
  6124. * @arg @ref LL_RCC_PLLSAIM_DIV_46
  6125. * @arg @ref LL_RCC_PLLSAIM_DIV_47
  6126. * @arg @ref LL_RCC_PLLSAIM_DIV_48
  6127. * @arg @ref LL_RCC_PLLSAIM_DIV_49
  6128. * @arg @ref LL_RCC_PLLSAIM_DIV_50
  6129. * @arg @ref LL_RCC_PLLSAIM_DIV_51
  6130. * @arg @ref LL_RCC_PLLSAIM_DIV_52
  6131. * @arg @ref LL_RCC_PLLSAIM_DIV_53
  6132. * @arg @ref LL_RCC_PLLSAIM_DIV_54
  6133. * @arg @ref LL_RCC_PLLSAIM_DIV_55
  6134. * @arg @ref LL_RCC_PLLSAIM_DIV_56
  6135. * @arg @ref LL_RCC_PLLSAIM_DIV_57
  6136. * @arg @ref LL_RCC_PLLSAIM_DIV_58
  6137. * @arg @ref LL_RCC_PLLSAIM_DIV_59
  6138. * @arg @ref LL_RCC_PLLSAIM_DIV_60
  6139. * @arg @ref LL_RCC_PLLSAIM_DIV_61
  6140. * @arg @ref LL_RCC_PLLSAIM_DIV_62
  6141. * @arg @ref LL_RCC_PLLSAIM_DIV_63
  6142. */
  6143. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetDivider(void)
  6144. {
  6145. #if defined(RCC_PLLSAICFGR_PLLSAIM)
  6146. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIM));
  6147. #else
  6148. return (uint32_t)(READ_BIT(RCC->PLLCFGR, RCC_PLLCFGR_PLLM));
  6149. #endif /* RCC_PLLSAICFGR_PLLSAIM */
  6150. }
  6151. /**
  6152. * @brief Get SAIPLL multiplication factor for VCO
  6153. * @rmtoll PLLSAICFGR PLLSAIN LL_RCC_PLLSAI_GetN
  6154. * @retval Between 49/50(*) and 432
  6155. *
  6156. * (*) value not defined in all devices.
  6157. */
  6158. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetN(void)
  6159. {
  6160. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIN) >> RCC_PLLSAICFGR_PLLSAIN_Pos);
  6161. }
  6162. /**
  6163. * @brief Get SAIPLL division factor for PLLSAIQ
  6164. * @rmtoll PLLSAICFGR PLLSAIQ LL_RCC_PLLSAI_GetQ
  6165. * @retval Returned value can be one of the following values:
  6166. * @arg @ref LL_RCC_PLLSAIQ_DIV_2
  6167. * @arg @ref LL_RCC_PLLSAIQ_DIV_3
  6168. * @arg @ref LL_RCC_PLLSAIQ_DIV_4
  6169. * @arg @ref LL_RCC_PLLSAIQ_DIV_5
  6170. * @arg @ref LL_RCC_PLLSAIQ_DIV_6
  6171. * @arg @ref LL_RCC_PLLSAIQ_DIV_7
  6172. * @arg @ref LL_RCC_PLLSAIQ_DIV_8
  6173. * @arg @ref LL_RCC_PLLSAIQ_DIV_9
  6174. * @arg @ref LL_RCC_PLLSAIQ_DIV_10
  6175. * @arg @ref LL_RCC_PLLSAIQ_DIV_11
  6176. * @arg @ref LL_RCC_PLLSAIQ_DIV_12
  6177. * @arg @ref LL_RCC_PLLSAIQ_DIV_13
  6178. * @arg @ref LL_RCC_PLLSAIQ_DIV_14
  6179. * @arg @ref LL_RCC_PLLSAIQ_DIV_15
  6180. */
  6181. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetQ(void)
  6182. {
  6183. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIQ));
  6184. }
  6185. #if defined(RCC_PLLSAICFGR_PLLSAIR)
  6186. /**
  6187. * @brief Get SAIPLL division factor for PLLSAIR
  6188. * @note used for PLLSAICLK (SAI clock)
  6189. * @rmtoll PLLSAICFGR PLLSAIR LL_RCC_PLLSAI_GetR
  6190. * @retval Returned value can be one of the following values:
  6191. * @arg @ref LL_RCC_PLLSAIR_DIV_2
  6192. * @arg @ref LL_RCC_PLLSAIR_DIV_3
  6193. * @arg @ref LL_RCC_PLLSAIR_DIV_4
  6194. * @arg @ref LL_RCC_PLLSAIR_DIV_5
  6195. * @arg @ref LL_RCC_PLLSAIR_DIV_6
  6196. * @arg @ref LL_RCC_PLLSAIR_DIV_7
  6197. */
  6198. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetR(void)
  6199. {
  6200. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIR));
  6201. }
  6202. #endif /* RCC_PLLSAICFGR_PLLSAIR */
  6203. #if defined(RCC_PLLSAICFGR_PLLSAIP)
  6204. /**
  6205. * @brief Get SAIPLL division factor for PLLSAIP
  6206. * @note used for PLL48MCLK (48M domain clock)
  6207. * @rmtoll PLLSAICFGR PLLSAIP LL_RCC_PLLSAI_GetP
  6208. * @retval Returned value can be one of the following values:
  6209. * @arg @ref LL_RCC_PLLSAIP_DIV_2
  6210. * @arg @ref LL_RCC_PLLSAIP_DIV_4
  6211. * @arg @ref LL_RCC_PLLSAIP_DIV_6
  6212. * @arg @ref LL_RCC_PLLSAIP_DIV_8
  6213. */
  6214. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetP(void)
  6215. {
  6216. return (uint32_t)(READ_BIT(RCC->PLLSAICFGR, RCC_PLLSAICFGR_PLLSAIP));
  6217. }
  6218. #endif /* RCC_PLLSAICFGR_PLLSAIP */
  6219. /**
  6220. * @brief Get SAIPLL division factor for PLLSAIDIVQ
  6221. * @note used PLLSAICLK selected (SAI clock)
  6222. * @rmtoll DCKCFGR PLLSAIDIVQ LL_RCC_PLLSAI_GetDIVQ
  6223. * @retval Returned value can be one of the following values:
  6224. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_1
  6225. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_2
  6226. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_3
  6227. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_4
  6228. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_5
  6229. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_6
  6230. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_7
  6231. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_8
  6232. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_9
  6233. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_10
  6234. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_11
  6235. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_12
  6236. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_13
  6237. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_14
  6238. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_15
  6239. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_16
  6240. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_17
  6241. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_18
  6242. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_19
  6243. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_20
  6244. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_21
  6245. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_22
  6246. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_23
  6247. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_24
  6248. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_25
  6249. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_26
  6250. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_27
  6251. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_28
  6252. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_29
  6253. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_30
  6254. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_31
  6255. * @arg @ref LL_RCC_PLLSAIDIVQ_DIV_32
  6256. */
  6257. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetDIVQ(void)
  6258. {
  6259. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLSAIDIVQ));
  6260. }
  6261. #if defined(RCC_DCKCFGR_PLLSAIDIVR)
  6262. /**
  6263. * @brief Get SAIPLL division factor for PLLSAIDIVR
  6264. * @note used for LTDC domain clock
  6265. * @rmtoll DCKCFGR PLLSAIDIVR LL_RCC_PLLSAI_GetDIVR
  6266. * @retval Returned value can be one of the following values:
  6267. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_2
  6268. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_4
  6269. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_8
  6270. * @arg @ref LL_RCC_PLLSAIDIVR_DIV_16
  6271. */
  6272. __STATIC_INLINE uint32_t LL_RCC_PLLSAI_GetDIVR(void)
  6273. {
  6274. return (uint32_t)(READ_BIT(RCC->DCKCFGR, RCC_DCKCFGR_PLLSAIDIVR));
  6275. }
  6276. #endif /* RCC_DCKCFGR_PLLSAIDIVR */
  6277. /**
  6278. * @}
  6279. */
  6280. #endif /* RCC_PLLSAI_SUPPORT */
  6281. /** @defgroup RCC_LL_EF_FLAG_Management FLAG Management
  6282. * @{
  6283. */
  6284. /**
  6285. * @brief Clear LSI ready interrupt flag
  6286. * @rmtoll CIR LSIRDYC LL_RCC_ClearFlag_LSIRDY
  6287. * @retval None
  6288. */
  6289. __STATIC_INLINE void LL_RCC_ClearFlag_LSIRDY(void)
  6290. {
  6291. SET_BIT(RCC->CIR, RCC_CIR_LSIRDYC);
  6292. }
  6293. /**
  6294. * @brief Clear LSE ready interrupt flag
  6295. * @rmtoll CIR LSERDYC LL_RCC_ClearFlag_LSERDY
  6296. * @retval None
  6297. */
  6298. __STATIC_INLINE void LL_RCC_ClearFlag_LSERDY(void)
  6299. {
  6300. SET_BIT(RCC->CIR, RCC_CIR_LSERDYC);
  6301. }
  6302. /**
  6303. * @brief Clear HSI ready interrupt flag
  6304. * @rmtoll CIR HSIRDYC LL_RCC_ClearFlag_HSIRDY
  6305. * @retval None
  6306. */
  6307. __STATIC_INLINE void LL_RCC_ClearFlag_HSIRDY(void)
  6308. {
  6309. SET_BIT(RCC->CIR, RCC_CIR_HSIRDYC);
  6310. }
  6311. /**
  6312. * @brief Clear HSE ready interrupt flag
  6313. * @rmtoll CIR HSERDYC LL_RCC_ClearFlag_HSERDY
  6314. * @retval None
  6315. */
  6316. __STATIC_INLINE void LL_RCC_ClearFlag_HSERDY(void)
  6317. {
  6318. SET_BIT(RCC->CIR, RCC_CIR_HSERDYC);
  6319. }
  6320. /**
  6321. * @brief Clear PLL ready interrupt flag
  6322. * @rmtoll CIR PLLRDYC LL_RCC_ClearFlag_PLLRDY
  6323. * @retval None
  6324. */
  6325. __STATIC_INLINE void LL_RCC_ClearFlag_PLLRDY(void)
  6326. {
  6327. SET_BIT(RCC->CIR, RCC_CIR_PLLRDYC);
  6328. }
  6329. #if defined(RCC_PLLI2S_SUPPORT)
  6330. /**
  6331. * @brief Clear PLLI2S ready interrupt flag
  6332. * @rmtoll CIR PLLI2SRDYC LL_RCC_ClearFlag_PLLI2SRDY
  6333. * @retval None
  6334. */
  6335. __STATIC_INLINE void LL_RCC_ClearFlag_PLLI2SRDY(void)
  6336. {
  6337. SET_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYC);
  6338. }
  6339. #endif /* RCC_PLLI2S_SUPPORT */
  6340. #if defined(RCC_PLLSAI_SUPPORT)
  6341. /**
  6342. * @brief Clear PLLSAI ready interrupt flag
  6343. * @rmtoll CIR PLLSAIRDYC LL_RCC_ClearFlag_PLLSAIRDY
  6344. * @retval None
  6345. */
  6346. __STATIC_INLINE void LL_RCC_ClearFlag_PLLSAIRDY(void)
  6347. {
  6348. SET_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYC);
  6349. }
  6350. #endif /* RCC_PLLSAI_SUPPORT */
  6351. /**
  6352. * @brief Clear Clock security system interrupt flag
  6353. * @rmtoll CIR CSSC LL_RCC_ClearFlag_HSECSS
  6354. * @retval None
  6355. */
  6356. __STATIC_INLINE void LL_RCC_ClearFlag_HSECSS(void)
  6357. {
  6358. SET_BIT(RCC->CIR, RCC_CIR_CSSC);
  6359. }
  6360. /**
  6361. * @brief Check if LSI ready interrupt occurred or not
  6362. * @rmtoll CIR LSIRDYF LL_RCC_IsActiveFlag_LSIRDY
  6363. * @retval State of bit (1 or 0).
  6364. */
  6365. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LSIRDY(void)
  6366. {
  6367. return (READ_BIT(RCC->CIR, RCC_CIR_LSIRDYF) == (RCC_CIR_LSIRDYF));
  6368. }
  6369. /**
  6370. * @brief Check if LSE ready interrupt occurred or not
  6371. * @rmtoll CIR LSERDYF LL_RCC_IsActiveFlag_LSERDY
  6372. * @retval State of bit (1 or 0).
  6373. */
  6374. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LSERDY(void)
  6375. {
  6376. return (READ_BIT(RCC->CIR, RCC_CIR_LSERDYF) == (RCC_CIR_LSERDYF));
  6377. }
  6378. /**
  6379. * @brief Check if HSI ready interrupt occurred or not
  6380. * @rmtoll CIR HSIRDYF LL_RCC_IsActiveFlag_HSIRDY
  6381. * @retval State of bit (1 or 0).
  6382. */
  6383. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSIRDY(void)
  6384. {
  6385. return (READ_BIT(RCC->CIR, RCC_CIR_HSIRDYF) == (RCC_CIR_HSIRDYF));
  6386. }
  6387. /**
  6388. * @brief Check if HSE ready interrupt occurred or not
  6389. * @rmtoll CIR HSERDYF LL_RCC_IsActiveFlag_HSERDY
  6390. * @retval State of bit (1 or 0).
  6391. */
  6392. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSERDY(void)
  6393. {
  6394. return (READ_BIT(RCC->CIR, RCC_CIR_HSERDYF) == (RCC_CIR_HSERDYF));
  6395. }
  6396. /**
  6397. * @brief Check if PLL ready interrupt occurred or not
  6398. * @rmtoll CIR PLLRDYF LL_RCC_IsActiveFlag_PLLRDY
  6399. * @retval State of bit (1 or 0).
  6400. */
  6401. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PLLRDY(void)
  6402. {
  6403. return (READ_BIT(RCC->CIR, RCC_CIR_PLLRDYF) == (RCC_CIR_PLLRDYF));
  6404. }
  6405. #if defined(RCC_PLLI2S_SUPPORT)
  6406. /**
  6407. * @brief Check if PLLI2S ready interrupt occurred or not
  6408. * @rmtoll CIR PLLI2SRDYF LL_RCC_IsActiveFlag_PLLI2SRDY
  6409. * @retval State of bit (1 or 0).
  6410. */
  6411. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PLLI2SRDY(void)
  6412. {
  6413. return (READ_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYF) == (RCC_CIR_PLLI2SRDYF));
  6414. }
  6415. #endif /* RCC_PLLI2S_SUPPORT */
  6416. #if defined(RCC_PLLSAI_SUPPORT)
  6417. /**
  6418. * @brief Check if PLLSAI ready interrupt occurred or not
  6419. * @rmtoll CIR PLLSAIRDYF LL_RCC_IsActiveFlag_PLLSAIRDY
  6420. * @retval State of bit (1 or 0).
  6421. */
  6422. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PLLSAIRDY(void)
  6423. {
  6424. return (READ_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYF) == (RCC_CIR_PLLSAIRDYF));
  6425. }
  6426. #endif /* RCC_PLLSAI_SUPPORT */
  6427. /**
  6428. * @brief Check if Clock security system interrupt occurred or not
  6429. * @rmtoll CIR CSSF LL_RCC_IsActiveFlag_HSECSS
  6430. * @retval State of bit (1 or 0).
  6431. */
  6432. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_HSECSS(void)
  6433. {
  6434. return (READ_BIT(RCC->CIR, RCC_CIR_CSSF) == (RCC_CIR_CSSF));
  6435. }
  6436. /**
  6437. * @brief Check if RCC flag Independent Watchdog reset is set or not.
  6438. * @rmtoll CSR IWDGRSTF LL_RCC_IsActiveFlag_IWDGRST
  6439. * @retval State of bit (1 or 0).
  6440. */
  6441. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_IWDGRST(void)
  6442. {
  6443. return (READ_BIT(RCC->CSR, RCC_CSR_IWDGRSTF) == (RCC_CSR_IWDGRSTF));
  6444. }
  6445. /**
  6446. * @brief Check if RCC flag Low Power reset is set or not.
  6447. * @rmtoll CSR LPWRRSTF LL_RCC_IsActiveFlag_LPWRRST
  6448. * @retval State of bit (1 or 0).
  6449. */
  6450. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_LPWRRST(void)
  6451. {
  6452. return (READ_BIT(RCC->CSR, RCC_CSR_LPWRRSTF) == (RCC_CSR_LPWRRSTF));
  6453. }
  6454. /**
  6455. * @brief Check if RCC flag Pin reset is set or not.
  6456. * @rmtoll CSR PINRSTF LL_RCC_IsActiveFlag_PINRST
  6457. * @retval State of bit (1 or 0).
  6458. */
  6459. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PINRST(void)
  6460. {
  6461. return (READ_BIT(RCC->CSR, RCC_CSR_PINRSTF) == (RCC_CSR_PINRSTF));
  6462. }
  6463. /**
  6464. * @brief Check if RCC flag POR/PDR reset is set or not.
  6465. * @rmtoll CSR PORRSTF LL_RCC_IsActiveFlag_PORRST
  6466. * @retval State of bit (1 or 0).
  6467. */
  6468. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_PORRST(void)
  6469. {
  6470. return (READ_BIT(RCC->CSR, RCC_CSR_PORRSTF) == (RCC_CSR_PORRSTF));
  6471. }
  6472. /**
  6473. * @brief Check if RCC flag Software reset is set or not.
  6474. * @rmtoll CSR SFTRSTF LL_RCC_IsActiveFlag_SFTRST
  6475. * @retval State of bit (1 or 0).
  6476. */
  6477. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_SFTRST(void)
  6478. {
  6479. return (READ_BIT(RCC->CSR, RCC_CSR_SFTRSTF) == (RCC_CSR_SFTRSTF));
  6480. }
  6481. /**
  6482. * @brief Check if RCC flag Window Watchdog reset is set or not.
  6483. * @rmtoll CSR WWDGRSTF LL_RCC_IsActiveFlag_WWDGRST
  6484. * @retval State of bit (1 or 0).
  6485. */
  6486. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_WWDGRST(void)
  6487. {
  6488. return (READ_BIT(RCC->CSR, RCC_CSR_WWDGRSTF) == (RCC_CSR_WWDGRSTF));
  6489. }
  6490. #if defined(RCC_CSR_BORRSTF)
  6491. /**
  6492. * @brief Check if RCC flag BOR reset is set or not.
  6493. * @rmtoll CSR BORRSTF LL_RCC_IsActiveFlag_BORRST
  6494. * @retval State of bit (1 or 0).
  6495. */
  6496. __STATIC_INLINE uint32_t LL_RCC_IsActiveFlag_BORRST(void)
  6497. {
  6498. return (READ_BIT(RCC->CSR, RCC_CSR_BORRSTF) == (RCC_CSR_BORRSTF));
  6499. }
  6500. #endif /* RCC_CSR_BORRSTF */
  6501. /**
  6502. * @brief Set RMVF bit to clear the reset flags.
  6503. * @rmtoll CSR RMVF LL_RCC_ClearResetFlags
  6504. * @retval None
  6505. */
  6506. __STATIC_INLINE void LL_RCC_ClearResetFlags(void)
  6507. {
  6508. SET_BIT(RCC->CSR, RCC_CSR_RMVF);
  6509. }
  6510. /**
  6511. * @}
  6512. */
  6513. /** @defgroup RCC_LL_EF_IT_Management IT Management
  6514. * @{
  6515. */
  6516. /**
  6517. * @brief Enable LSI ready interrupt
  6518. * @rmtoll CIR LSIRDYIE LL_RCC_EnableIT_LSIRDY
  6519. * @retval None
  6520. */
  6521. __STATIC_INLINE void LL_RCC_EnableIT_LSIRDY(void)
  6522. {
  6523. SET_BIT(RCC->CIR, RCC_CIR_LSIRDYIE);
  6524. }
  6525. /**
  6526. * @brief Enable LSE ready interrupt
  6527. * @rmtoll CIR LSERDYIE LL_RCC_EnableIT_LSERDY
  6528. * @retval None
  6529. */
  6530. __STATIC_INLINE void LL_RCC_EnableIT_LSERDY(void)
  6531. {
  6532. SET_BIT(RCC->CIR, RCC_CIR_LSERDYIE);
  6533. }
  6534. /**
  6535. * @brief Enable HSI ready interrupt
  6536. * @rmtoll CIR HSIRDYIE LL_RCC_EnableIT_HSIRDY
  6537. * @retval None
  6538. */
  6539. __STATIC_INLINE void LL_RCC_EnableIT_HSIRDY(void)
  6540. {
  6541. SET_BIT(RCC->CIR, RCC_CIR_HSIRDYIE);
  6542. }
  6543. /**
  6544. * @brief Enable HSE ready interrupt
  6545. * @rmtoll CIR HSERDYIE LL_RCC_EnableIT_HSERDY
  6546. * @retval None
  6547. */
  6548. __STATIC_INLINE void LL_RCC_EnableIT_HSERDY(void)
  6549. {
  6550. SET_BIT(RCC->CIR, RCC_CIR_HSERDYIE);
  6551. }
  6552. /**
  6553. * @brief Enable PLL ready interrupt
  6554. * @rmtoll CIR PLLRDYIE LL_RCC_EnableIT_PLLRDY
  6555. * @retval None
  6556. */
  6557. __STATIC_INLINE void LL_RCC_EnableIT_PLLRDY(void)
  6558. {
  6559. SET_BIT(RCC->CIR, RCC_CIR_PLLRDYIE);
  6560. }
  6561. #if defined(RCC_PLLI2S_SUPPORT)
  6562. /**
  6563. * @brief Enable PLLI2S ready interrupt
  6564. * @rmtoll CIR PLLI2SRDYIE LL_RCC_EnableIT_PLLI2SRDY
  6565. * @retval None
  6566. */
  6567. __STATIC_INLINE void LL_RCC_EnableIT_PLLI2SRDY(void)
  6568. {
  6569. SET_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYIE);
  6570. }
  6571. #endif /* RCC_PLLI2S_SUPPORT */
  6572. #if defined(RCC_PLLSAI_SUPPORT)
  6573. /**
  6574. * @brief Enable PLLSAI ready interrupt
  6575. * @rmtoll CIR PLLSAIRDYIE LL_RCC_EnableIT_PLLSAIRDY
  6576. * @retval None
  6577. */
  6578. __STATIC_INLINE void LL_RCC_EnableIT_PLLSAIRDY(void)
  6579. {
  6580. SET_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYIE);
  6581. }
  6582. #endif /* RCC_PLLSAI_SUPPORT */
  6583. /**
  6584. * @brief Disable LSI ready interrupt
  6585. * @rmtoll CIR LSIRDYIE LL_RCC_DisableIT_LSIRDY
  6586. * @retval None
  6587. */
  6588. __STATIC_INLINE void LL_RCC_DisableIT_LSIRDY(void)
  6589. {
  6590. CLEAR_BIT(RCC->CIR, RCC_CIR_LSIRDYIE);
  6591. }
  6592. /**
  6593. * @brief Disable LSE ready interrupt
  6594. * @rmtoll CIR LSERDYIE LL_RCC_DisableIT_LSERDY
  6595. * @retval None
  6596. */
  6597. __STATIC_INLINE void LL_RCC_DisableIT_LSERDY(void)
  6598. {
  6599. CLEAR_BIT(RCC->CIR, RCC_CIR_LSERDYIE);
  6600. }
  6601. /**
  6602. * @brief Disable HSI ready interrupt
  6603. * @rmtoll CIR HSIRDYIE LL_RCC_DisableIT_HSIRDY
  6604. * @retval None
  6605. */
  6606. __STATIC_INLINE void LL_RCC_DisableIT_HSIRDY(void)
  6607. {
  6608. CLEAR_BIT(RCC->CIR, RCC_CIR_HSIRDYIE);
  6609. }
  6610. /**
  6611. * @brief Disable HSE ready interrupt
  6612. * @rmtoll CIR HSERDYIE LL_RCC_DisableIT_HSERDY
  6613. * @retval None
  6614. */
  6615. __STATIC_INLINE void LL_RCC_DisableIT_HSERDY(void)
  6616. {
  6617. CLEAR_BIT(RCC->CIR, RCC_CIR_HSERDYIE);
  6618. }
  6619. /**
  6620. * @brief Disable PLL ready interrupt
  6621. * @rmtoll CIR PLLRDYIE LL_RCC_DisableIT_PLLRDY
  6622. * @retval None
  6623. */
  6624. __STATIC_INLINE void LL_RCC_DisableIT_PLLRDY(void)
  6625. {
  6626. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLRDYIE);
  6627. }
  6628. #if defined(RCC_PLLI2S_SUPPORT)
  6629. /**
  6630. * @brief Disable PLLI2S ready interrupt
  6631. * @rmtoll CIR PLLI2SRDYIE LL_RCC_DisableIT_PLLI2SRDY
  6632. * @retval None
  6633. */
  6634. __STATIC_INLINE void LL_RCC_DisableIT_PLLI2SRDY(void)
  6635. {
  6636. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYIE);
  6637. }
  6638. #endif /* RCC_PLLI2S_SUPPORT */
  6639. #if defined(RCC_PLLSAI_SUPPORT)
  6640. /**
  6641. * @brief Disable PLLSAI ready interrupt
  6642. * @rmtoll CIR PLLSAIRDYIE LL_RCC_DisableIT_PLLSAIRDY
  6643. * @retval None
  6644. */
  6645. __STATIC_INLINE void LL_RCC_DisableIT_PLLSAIRDY(void)
  6646. {
  6647. CLEAR_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYIE);
  6648. }
  6649. #endif /* RCC_PLLSAI_SUPPORT */
  6650. /**
  6651. * @brief Checks if LSI ready interrupt source is enabled or disabled.
  6652. * @rmtoll CIR LSIRDYIE LL_RCC_IsEnabledIT_LSIRDY
  6653. * @retval State of bit (1 or 0).
  6654. */
  6655. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_LSIRDY(void)
  6656. {
  6657. return (READ_BIT(RCC->CIR, RCC_CIR_LSIRDYIE) == (RCC_CIR_LSIRDYIE));
  6658. }
  6659. /**
  6660. * @brief Checks if LSE ready interrupt source is enabled or disabled.
  6661. * @rmtoll CIR LSERDYIE LL_RCC_IsEnabledIT_LSERDY
  6662. * @retval State of bit (1 or 0).
  6663. */
  6664. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_LSERDY(void)
  6665. {
  6666. return (READ_BIT(RCC->CIR, RCC_CIR_LSERDYIE) == (RCC_CIR_LSERDYIE));
  6667. }
  6668. /**
  6669. * @brief Checks if HSI ready interrupt source is enabled or disabled.
  6670. * @rmtoll CIR HSIRDYIE LL_RCC_IsEnabledIT_HSIRDY
  6671. * @retval State of bit (1 or 0).
  6672. */
  6673. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSIRDY(void)
  6674. {
  6675. return (READ_BIT(RCC->CIR, RCC_CIR_HSIRDYIE) == (RCC_CIR_HSIRDYIE));
  6676. }
  6677. /**
  6678. * @brief Checks if HSE ready interrupt source is enabled or disabled.
  6679. * @rmtoll CIR HSERDYIE LL_RCC_IsEnabledIT_HSERDY
  6680. * @retval State of bit (1 or 0).
  6681. */
  6682. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_HSERDY(void)
  6683. {
  6684. return (READ_BIT(RCC->CIR, RCC_CIR_HSERDYIE) == (RCC_CIR_HSERDYIE));
  6685. }
  6686. /**
  6687. * @brief Checks if PLL ready interrupt source is enabled or disabled.
  6688. * @rmtoll CIR PLLRDYIE LL_RCC_IsEnabledIT_PLLRDY
  6689. * @retval State of bit (1 or 0).
  6690. */
  6691. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_PLLRDY(void)
  6692. {
  6693. return (READ_BIT(RCC->CIR, RCC_CIR_PLLRDYIE) == (RCC_CIR_PLLRDYIE));
  6694. }
  6695. #if defined(RCC_PLLI2S_SUPPORT)
  6696. /**
  6697. * @brief Checks if PLLI2S ready interrupt source is enabled or disabled.
  6698. * @rmtoll CIR PLLI2SRDYIE LL_RCC_IsEnabledIT_PLLI2SRDY
  6699. * @retval State of bit (1 or 0).
  6700. */
  6701. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_PLLI2SRDY(void)
  6702. {
  6703. return (READ_BIT(RCC->CIR, RCC_CIR_PLLI2SRDYIE) == (RCC_CIR_PLLI2SRDYIE));
  6704. }
  6705. #endif /* RCC_PLLI2S_SUPPORT */
  6706. #if defined(RCC_PLLSAI_SUPPORT)
  6707. /**
  6708. * @brief Checks if PLLSAI ready interrupt source is enabled or disabled.
  6709. * @rmtoll CIR PLLSAIRDYIE LL_RCC_IsEnabledIT_PLLSAIRDY
  6710. * @retval State of bit (1 or 0).
  6711. */
  6712. __STATIC_INLINE uint32_t LL_RCC_IsEnabledIT_PLLSAIRDY(void)
  6713. {
  6714. return (READ_BIT(RCC->CIR, RCC_CIR_PLLSAIRDYIE) == (RCC_CIR_PLLSAIRDYIE));
  6715. }
  6716. #endif /* RCC_PLLSAI_SUPPORT */
  6717. /**
  6718. * @}
  6719. */
  6720. #if defined(USE_FULL_LL_DRIVER)
  6721. /** @defgroup RCC_LL_EF_Init De-initialization function
  6722. * @{
  6723. */
  6724. ErrorStatus LL_RCC_DeInit(void);
  6725. /**
  6726. * @}
  6727. */
  6728. /** @defgroup RCC_LL_EF_Get_Freq Get system and peripherals clocks frequency functions
  6729. * @{
  6730. */
  6731. void LL_RCC_GetSystemClocksFreq(LL_RCC_ClocksTypeDef *RCC_Clocks);
  6732. #if defined(FMPI2C1)
  6733. uint32_t LL_RCC_GetFMPI2CClockFreq(uint32_t FMPI2CxSource);
  6734. #endif /* FMPI2C1 */
  6735. #if defined(LPTIM1)
  6736. uint32_t LL_RCC_GetLPTIMClockFreq(uint32_t LPTIMxSource);
  6737. #endif /* LPTIM1 */
  6738. #if defined(SAI1)
  6739. uint32_t LL_RCC_GetSAIClockFreq(uint32_t SAIxSource);
  6740. #endif /* SAI1 */
  6741. #if defined(SDIO)
  6742. uint32_t LL_RCC_GetSDIOClockFreq(uint32_t SDIOxSource);
  6743. #endif /* SDIO */
  6744. #if defined(RNG)
  6745. uint32_t LL_RCC_GetRNGClockFreq(uint32_t RNGxSource);
  6746. #endif /* RNG */
  6747. #if defined(USB_OTG_FS) || defined(USB_OTG_HS)
  6748. uint32_t LL_RCC_GetUSBClockFreq(uint32_t USBxSource);
  6749. #endif /* USB_OTG_FS || USB_OTG_HS */
  6750. #if defined(DFSDM1_Channel0)
  6751. uint32_t LL_RCC_GetDFSDMClockFreq(uint32_t DFSDMxSource);
  6752. uint32_t LL_RCC_GetDFSDMAudioClockFreq(uint32_t DFSDMxSource);
  6753. #endif /* DFSDM1_Channel0 */
  6754. uint32_t LL_RCC_GetI2SClockFreq(uint32_t I2SxSource);
  6755. #if defined(CEC)
  6756. uint32_t LL_RCC_GetCECClockFreq(uint32_t CECxSource);
  6757. #endif /* CEC */
  6758. #if defined(LTDC)
  6759. uint32_t LL_RCC_GetLTDCClockFreq(uint32_t LTDCxSource);
  6760. #endif /* LTDC */
  6761. #if defined(SPDIFRX)
  6762. uint32_t LL_RCC_GetSPDIFRXClockFreq(uint32_t SPDIFRXxSource);
  6763. #endif /* SPDIFRX */
  6764. #if defined(DSI)
  6765. uint32_t LL_RCC_GetDSIClockFreq(uint32_t DSIxSource);
  6766. #endif /* DSI */
  6767. /**
  6768. * @}
  6769. */
  6770. #endif /* USE_FULL_LL_DRIVER */
  6771. /**
  6772. * @}
  6773. */
  6774. /**
  6775. * @}
  6776. */
  6777. #endif /* defined(RCC) */
  6778. /**
  6779. * @}
  6780. */
  6781. #ifdef __cplusplus
  6782. }
  6783. #endif
  6784. #endif /* __STM32F4xx_LL_RCC_H */
  6785. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/