stm32f4xx_ll_spi.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_spi.c
  4. * @author MCD Application Team
  5. * @brief SPI LL module driver.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. #if defined(USE_FULL_LL_DRIVER)
  36. /* Includes ------------------------------------------------------------------*/
  37. #include "stm32f4xx_ll_spi.h"
  38. #include "stm32f4xx_ll_bus.h"
  39. #include "stm32f4xx_ll_rcc.h"
  40. #ifdef USE_FULL_ASSERT
  41. #include "stm32_assert.h"
  42. #else
  43. #define assert_param(expr) ((void)0U)
  44. #endif
  45. /** @addtogroup STM32F4xx_LL_Driver
  46. * @{
  47. */
  48. #if defined (SPI1) || defined (SPI2) || defined (SPI3) || defined (SPI4) || defined (SPI5) || defined(SPI6)
  49. /** @addtogroup SPI_LL
  50. * @{
  51. */
  52. /* Private types -------------------------------------------------------------*/
  53. /* Private variables ---------------------------------------------------------*/
  54. /* Private constants ---------------------------------------------------------*/
  55. /** @defgroup SPI_LL_Private_Constants SPI Private Constants
  56. * @{
  57. */
  58. /* SPI registers Masks */
  59. #define SPI_CR1_CLEAR_MASK (SPI_CR1_CPHA | SPI_CR1_CPOL | SPI_CR1_MSTR | \
  60. SPI_CR1_BR | SPI_CR1_LSBFIRST | SPI_CR1_SSI | \
  61. SPI_CR1_SSM | SPI_CR1_RXONLY | SPI_CR1_DFF | \
  62. SPI_CR1_CRCNEXT | SPI_CR1_CRCEN | SPI_CR1_BIDIOE | \
  63. SPI_CR1_BIDIMODE)
  64. /**
  65. * @}
  66. */
  67. /* Private macros ------------------------------------------------------------*/
  68. /** @defgroup SPI_LL_Private_Macros SPI Private Macros
  69. * @{
  70. */
  71. #define IS_LL_SPI_TRANSFER_DIRECTION(__VALUE__) (((__VALUE__) == LL_SPI_FULL_DUPLEX) \
  72. || ((__VALUE__) == LL_SPI_SIMPLEX_RX) \
  73. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_RX) \
  74. || ((__VALUE__) == LL_SPI_HALF_DUPLEX_TX))
  75. #define IS_LL_SPI_MODE(__VALUE__) (((__VALUE__) == LL_SPI_MODE_MASTER) \
  76. || ((__VALUE__) == LL_SPI_MODE_SLAVE))
  77. #define IS_LL_SPI_DATAWIDTH(__VALUE__) (((__VALUE__) == LL_SPI_DATAWIDTH_8BIT) \
  78. || ((__VALUE__) == LL_SPI_DATAWIDTH_16BIT))
  79. #define IS_LL_SPI_POLARITY(__VALUE__) (((__VALUE__) == LL_SPI_POLARITY_LOW) \
  80. || ((__VALUE__) == LL_SPI_POLARITY_HIGH))
  81. #define IS_LL_SPI_PHASE(__VALUE__) (((__VALUE__) == LL_SPI_PHASE_1EDGE) \
  82. || ((__VALUE__) == LL_SPI_PHASE_2EDGE))
  83. #define IS_LL_SPI_NSS(__VALUE__) (((__VALUE__) == LL_SPI_NSS_SOFT) \
  84. || ((__VALUE__) == LL_SPI_NSS_HARD_INPUT) \
  85. || ((__VALUE__) == LL_SPI_NSS_HARD_OUTPUT))
  86. #define IS_LL_SPI_BAUDRATE(__VALUE__) (((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV2) \
  87. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV4) \
  88. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV8) \
  89. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV16) \
  90. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV32) \
  91. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV64) \
  92. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV128) \
  93. || ((__VALUE__) == LL_SPI_BAUDRATEPRESCALER_DIV256))
  94. #define IS_LL_SPI_BITORDER(__VALUE__) (((__VALUE__) == LL_SPI_LSB_FIRST) \
  95. || ((__VALUE__) == LL_SPI_MSB_FIRST))
  96. #define IS_LL_SPI_CRCCALCULATION(__VALUE__) (((__VALUE__) == LL_SPI_CRCCALCULATION_ENABLE) \
  97. || ((__VALUE__) == LL_SPI_CRCCALCULATION_DISABLE))
  98. #define IS_LL_SPI_CRC_POLYNOMIAL(__VALUE__) ((__VALUE__) >= 0x1U)
  99. /**
  100. * @}
  101. */
  102. /* Private function prototypes -----------------------------------------------*/
  103. /* Exported functions --------------------------------------------------------*/
  104. /** @addtogroup SPI_LL_Exported_Functions
  105. * @{
  106. */
  107. /** @addtogroup SPI_LL_EF_Init
  108. * @{
  109. */
  110. /**
  111. * @brief De-initialize the SPI registers to their default reset values.
  112. * @param SPIx SPI Instance
  113. * @retval An ErrorStatus enumeration value:
  114. * - SUCCESS: SPI registers are de-initialized
  115. * - ERROR: SPI registers are not de-initialized
  116. */
  117. ErrorStatus LL_SPI_DeInit(SPI_TypeDef *SPIx)
  118. {
  119. ErrorStatus status = ERROR;
  120. /* Check the parameters */
  121. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  122. #if defined(SPI1)
  123. if (SPIx == SPI1)
  124. {
  125. /* Force reset of SPI clock */
  126. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI1);
  127. /* Release reset of SPI clock */
  128. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI1);
  129. status = SUCCESS;
  130. }
  131. #endif /* SPI1 */
  132. #if defined(SPI2)
  133. if (SPIx == SPI2)
  134. {
  135. /* Force reset of SPI clock */
  136. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI2);
  137. /* Release reset of SPI clock */
  138. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI2);
  139. status = SUCCESS;
  140. }
  141. #endif /* SPI2 */
  142. #if defined(SPI3)
  143. if (SPIx == SPI3)
  144. {
  145. /* Force reset of SPI clock */
  146. LL_APB1_GRP1_ForceReset(LL_APB1_GRP1_PERIPH_SPI3);
  147. /* Release reset of SPI clock */
  148. LL_APB1_GRP1_ReleaseReset(LL_APB1_GRP1_PERIPH_SPI3);
  149. status = SUCCESS;
  150. }
  151. #endif /* SPI3 */
  152. #if defined(SPI4)
  153. if (SPIx == SPI4)
  154. {
  155. /* Force reset of SPI clock */
  156. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI4);
  157. /* Release reset of SPI clock */
  158. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI4);
  159. status = SUCCESS;
  160. }
  161. #endif /* SPI4 */
  162. #if defined(SPI5)
  163. if (SPIx == SPI5)
  164. {
  165. /* Force reset of SPI clock */
  166. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI5);
  167. /* Release reset of SPI clock */
  168. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI5);
  169. status = SUCCESS;
  170. }
  171. #endif /* SPI5 */
  172. #if defined(SPI6)
  173. if (SPIx == SPI6)
  174. {
  175. /* Force reset of SPI clock */
  176. LL_APB2_GRP1_ForceReset(LL_APB2_GRP1_PERIPH_SPI6);
  177. /* Release reset of SPI clock */
  178. LL_APB2_GRP1_ReleaseReset(LL_APB2_GRP1_PERIPH_SPI6);
  179. status = SUCCESS;
  180. }
  181. #endif /* SPI6 */
  182. return status;
  183. }
  184. /**
  185. * @brief Initialize the SPI registers according to the specified parameters in SPI_InitStruct.
  186. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  187. * SPI IP should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  188. * @param SPIx SPI Instance
  189. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  190. * @retval An ErrorStatus enumeration value. (Return always SUCCESS)
  191. */
  192. ErrorStatus LL_SPI_Init(SPI_TypeDef *SPIx, LL_SPI_InitTypeDef *SPI_InitStruct)
  193. {
  194. ErrorStatus status = ERROR;
  195. /* Check the SPI Instance SPIx*/
  196. assert_param(IS_SPI_ALL_INSTANCE(SPIx));
  197. /* Check the SPI parameters from SPI_InitStruct*/
  198. assert_param(IS_LL_SPI_TRANSFER_DIRECTION(SPI_InitStruct->TransferDirection));
  199. assert_param(IS_LL_SPI_MODE(SPI_InitStruct->Mode));
  200. assert_param(IS_LL_SPI_DATAWIDTH(SPI_InitStruct->DataWidth));
  201. assert_param(IS_LL_SPI_POLARITY(SPI_InitStruct->ClockPolarity));
  202. assert_param(IS_LL_SPI_PHASE(SPI_InitStruct->ClockPhase));
  203. assert_param(IS_LL_SPI_NSS(SPI_InitStruct->NSS));
  204. assert_param(IS_LL_SPI_BAUDRATE(SPI_InitStruct->BaudRate));
  205. assert_param(IS_LL_SPI_BITORDER(SPI_InitStruct->BitOrder));
  206. assert_param(IS_LL_SPI_CRCCALCULATION(SPI_InitStruct->CRCCalculation));
  207. if (LL_SPI_IsEnabled(SPIx) == 0x00000000U)
  208. {
  209. /*---------------------------- SPIx CR1 Configuration ------------------------
  210. * Configure SPIx CR1 with parameters:
  211. * - TransferDirection: SPI_CR1_BIDIMODE, SPI_CR1_BIDIOE and SPI_CR1_RXONLY bits
  212. * - Master/Slave Mode: SPI_CR1_MSTR bit
  213. * - DataWidth: SPI_CR1_DFF bit
  214. * - ClockPolarity: SPI_CR1_CPOL bit
  215. * - ClockPhase: SPI_CR1_CPHA bit
  216. * - NSS management: SPI_CR1_SSM bit
  217. * - BaudRate prescaler: SPI_CR1_BR[2:0] bits
  218. * - BitOrder: SPI_CR1_LSBFIRST bit
  219. * - CRCCalculation: SPI_CR1_CRCEN bit
  220. */
  221. MODIFY_REG(SPIx->CR1,
  222. SPI_CR1_CLEAR_MASK,
  223. SPI_InitStruct->TransferDirection | SPI_InitStruct->Mode | SPI_InitStruct->DataWidth |
  224. SPI_InitStruct->ClockPolarity | SPI_InitStruct->ClockPhase |
  225. SPI_InitStruct->NSS | SPI_InitStruct->BaudRate |
  226. SPI_InitStruct->BitOrder | SPI_InitStruct->CRCCalculation);
  227. /*---------------------------- SPIx CR2 Configuration ------------------------
  228. * Configure SPIx CR2 with parameters:
  229. * - NSS management: SSOE bit
  230. */
  231. MODIFY_REG(SPIx->CR2, SPI_CR2_SSOE, (SPI_InitStruct->NSS >> 16U));
  232. /*---------------------------- SPIx CRCPR Configuration ----------------------
  233. * Configure SPIx CRCPR with parameters:
  234. * - CRCPoly: CRCPOLY[15:0] bits
  235. */
  236. if (SPI_InitStruct->CRCCalculation == LL_SPI_CRCCALCULATION_ENABLE)
  237. {
  238. assert_param(IS_LL_SPI_CRC_POLYNOMIAL(SPI_InitStruct->CRCPoly));
  239. LL_SPI_SetCRCPolynomial(SPIx, SPI_InitStruct->CRCPoly);
  240. }
  241. status = SUCCESS;
  242. }
  243. /* Activate the SPI mode (Reset I2SMOD bit in I2SCFGR register) */
  244. CLEAR_BIT(SPIx->I2SCFGR, SPI_I2SCFGR_I2SMOD);
  245. return status;
  246. }
  247. /**
  248. * @brief Set each @ref LL_SPI_InitTypeDef field to default value.
  249. * @param SPI_InitStruct pointer to a @ref LL_SPI_InitTypeDef structure
  250. * whose fields will be set to default values.
  251. * @retval None
  252. */
  253. void LL_SPI_StructInit(LL_SPI_InitTypeDef *SPI_InitStruct)
  254. {
  255. /* Set SPI_InitStruct fields to default values */
  256. SPI_InitStruct->TransferDirection = LL_SPI_FULL_DUPLEX;
  257. SPI_InitStruct->Mode = LL_SPI_MODE_SLAVE;
  258. SPI_InitStruct->DataWidth = LL_SPI_DATAWIDTH_8BIT;
  259. SPI_InitStruct->ClockPolarity = LL_SPI_POLARITY_LOW;
  260. SPI_InitStruct->ClockPhase = LL_SPI_PHASE_1EDGE;
  261. SPI_InitStruct->NSS = LL_SPI_NSS_HARD_INPUT;
  262. SPI_InitStruct->BaudRate = LL_SPI_BAUDRATEPRESCALER_DIV2;
  263. SPI_InitStruct->BitOrder = LL_SPI_MSB_FIRST;
  264. SPI_InitStruct->CRCCalculation = LL_SPI_CRCCALCULATION_DISABLE;
  265. SPI_InitStruct->CRCPoly = 7U;
  266. }
  267. /**
  268. * @}
  269. */
  270. /**
  271. * @}
  272. */
  273. /**
  274. * @}
  275. */
  276. /** @addtogroup I2S_LL
  277. * @{
  278. */
  279. /* Private types -------------------------------------------------------------*/
  280. /* Private variables ---------------------------------------------------------*/
  281. /* Private constants ---------------------------------------------------------*/
  282. /** @defgroup I2S_LL_Private_Constants I2S Private Constants
  283. * @{
  284. */
  285. /* I2S registers Masks */
  286. #define I2S_I2SCFGR_CLEAR_MASK (SPI_I2SCFGR_CHLEN | SPI_I2SCFGR_DATLEN | \
  287. SPI_I2SCFGR_CKPOL | SPI_I2SCFGR_I2SSTD | \
  288. SPI_I2SCFGR_I2SCFG | SPI_I2SCFGR_I2SMOD )
  289. #define I2S_I2SPR_CLEAR_MASK 0x0002U
  290. /**
  291. * @}
  292. */
  293. /* Private macros ------------------------------------------------------------*/
  294. /** @defgroup I2S_LL_Private_Macros I2S Private Macros
  295. * @{
  296. */
  297. #define IS_LL_I2S_DATAFORMAT(__VALUE__) (((__VALUE__) == LL_I2S_DATAFORMAT_16B) \
  298. || ((__VALUE__) == LL_I2S_DATAFORMAT_16B_EXTENDED) \
  299. || ((__VALUE__) == LL_I2S_DATAFORMAT_24B) \
  300. || ((__VALUE__) == LL_I2S_DATAFORMAT_32B))
  301. #define IS_LL_I2S_CPOL(__VALUE__) (((__VALUE__) == LL_I2S_POLARITY_LOW) \
  302. || ((__VALUE__) == LL_I2S_POLARITY_HIGH))
  303. #define IS_LL_I2S_STANDARD(__VALUE__) (((__VALUE__) == LL_I2S_STANDARD_PHILIPS) \
  304. || ((__VALUE__) == LL_I2S_STANDARD_MSB) \
  305. || ((__VALUE__) == LL_I2S_STANDARD_LSB) \
  306. || ((__VALUE__) == LL_I2S_STANDARD_PCM_SHORT) \
  307. || ((__VALUE__) == LL_I2S_STANDARD_PCM_LONG))
  308. #define IS_LL_I2S_MODE(__VALUE__) (((__VALUE__) == LL_I2S_MODE_SLAVE_TX) \
  309. || ((__VALUE__) == LL_I2S_MODE_SLAVE_RX) \
  310. || ((__VALUE__) == LL_I2S_MODE_MASTER_TX) \
  311. || ((__VALUE__) == LL_I2S_MODE_MASTER_RX))
  312. #define IS_LL_I2S_MCLK_OUTPUT(__VALUE__) (((__VALUE__) == LL_I2S_MCLK_OUTPUT_ENABLE) \
  313. || ((__VALUE__) == LL_I2S_MCLK_OUTPUT_DISABLE))
  314. #define IS_LL_I2S_AUDIO_FREQ(__VALUE__) ((((__VALUE__) >= LL_I2S_AUDIOFREQ_8K) \
  315. && ((__VALUE__) <= LL_I2S_AUDIOFREQ_192K)) \
  316. || ((__VALUE__) == LL_I2S_AUDIOFREQ_DEFAULT))
  317. #define IS_LL_I2S_PRESCALER_LINEAR(__VALUE__) ((__VALUE__) >= 0x2U)
  318. #define IS_LL_I2S_PRESCALER_PARITY(__VALUE__) (((__VALUE__) == LL_I2S_PRESCALER_PARITY_EVEN) \
  319. || ((__VALUE__) == LL_I2S_PRESCALER_PARITY_ODD))
  320. /**
  321. * @}
  322. */
  323. /* Private function prototypes -----------------------------------------------*/
  324. /* Exported functions --------------------------------------------------------*/
  325. /** @addtogroup I2S_LL_Exported_Functions
  326. * @{
  327. */
  328. /** @addtogroup I2S_LL_EF_Init
  329. * @{
  330. */
  331. /**
  332. * @brief De-initialize the SPI/I2S registers to their default reset values.
  333. * @param SPIx SPI Instance
  334. * @retval An ErrorStatus enumeration value:
  335. * - SUCCESS: SPI registers are de-initialized
  336. * - ERROR: SPI registers are not de-initialized
  337. */
  338. ErrorStatus LL_I2S_DeInit(SPI_TypeDef *SPIx)
  339. {
  340. return LL_SPI_DeInit(SPIx);
  341. }
  342. /**
  343. * @brief Initializes the SPI/I2S registers according to the specified parameters in I2S_InitStruct.
  344. * @note As some bits in SPI configuration registers can only be written when the SPI is disabled (SPI_CR1_SPE bit =0),
  345. * SPI IP should be in disabled state prior calling this function. Otherwise, ERROR result will be returned.
  346. * @param SPIx SPI Instance
  347. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  348. * @retval An ErrorStatus enumeration value:
  349. * - SUCCESS: SPI registers are Initialized
  350. * - ERROR: SPI registers are not Initialized
  351. */
  352. ErrorStatus LL_I2S_Init(SPI_TypeDef *SPIx, LL_I2S_InitTypeDef *I2S_InitStruct)
  353. {
  354. uint16_t i2sdiv = 2U, i2sodd = 0U, packetlength = 1U;
  355. uint32_t tmp = 0U;
  356. uint32_t sourceclock = 0U;
  357. ErrorStatus status = ERROR;
  358. /* Check the I2S parameters */
  359. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  360. assert_param(IS_LL_I2S_MODE(I2S_InitStruct->Mode));
  361. assert_param(IS_LL_I2S_STANDARD(I2S_InitStruct->Standard));
  362. assert_param(IS_LL_I2S_DATAFORMAT(I2S_InitStruct->DataFormat));
  363. assert_param(IS_LL_I2S_MCLK_OUTPUT(I2S_InitStruct->MCLKOutput));
  364. assert_param(IS_LL_I2S_AUDIO_FREQ(I2S_InitStruct->AudioFreq));
  365. assert_param(IS_LL_I2S_CPOL(I2S_InitStruct->ClockPolarity));
  366. if (LL_I2S_IsEnabled(SPIx) == 0x00000000U)
  367. {
  368. /*---------------------------- SPIx I2SCFGR Configuration --------------------
  369. * Configure SPIx I2SCFGR with parameters:
  370. * - Mode: SPI_I2SCFGR_I2SCFG[1:0] bit
  371. * - Standard: SPI_I2SCFGR_I2SSTD[1:0] and SPI_I2SCFGR_PCMSYNC bits
  372. * - DataFormat: SPI_I2SCFGR_CHLEN and SPI_I2SCFGR_DATLEN bits
  373. * - ClockPolarity: SPI_I2SCFGR_CKPOL bit
  374. */
  375. /* Write to SPIx I2SCFGR */
  376. MODIFY_REG(SPIx->I2SCFGR,
  377. I2S_I2SCFGR_CLEAR_MASK,
  378. I2S_InitStruct->Mode | I2S_InitStruct->Standard |
  379. I2S_InitStruct->DataFormat | I2S_InitStruct->ClockPolarity |
  380. SPI_I2SCFGR_I2SMOD);
  381. /*---------------------------- SPIx I2SPR Configuration ----------------------
  382. * Configure SPIx I2SPR with parameters:
  383. * - MCLKOutput: SPI_I2SPR_MCKOE bit
  384. * - AudioFreq: SPI_I2SPR_I2SDIV[7:0] and SPI_I2SPR_ODD bits
  385. */
  386. /* If the requested audio frequency is not the default, compute the prescaler (i2sodd, i2sdiv)
  387. * else, default values are used: i2sodd = 0U, i2sdiv = 2U.
  388. */
  389. if (I2S_InitStruct->AudioFreq != LL_I2S_AUDIOFREQ_DEFAULT)
  390. {
  391. /* Check the frame length (For the Prescaler computing)
  392. * Default value: LL_I2S_DATAFORMAT_16B (packetlength = 1U).
  393. */
  394. if (I2S_InitStruct->DataFormat != LL_I2S_DATAFORMAT_16B)
  395. {
  396. /* Packet length is 32 bits */
  397. packetlength = 2U;
  398. }
  399. /* If an external I2S clock has to be used, the specific define should be set
  400. in the project configuration or in the stm32f4xx_ll_rcc.h file */
  401. /* Get the I2S source clock value */
  402. sourceclock = LL_RCC_GetI2SClockFreq(LL_RCC_I2S1_CLKSOURCE);
  403. /* Compute the Real divider depending on the MCLK output state with a floating point */
  404. if (I2S_InitStruct->MCLKOutput == LL_I2S_MCLK_OUTPUT_ENABLE)
  405. {
  406. /* MCLK output is enabled */
  407. tmp = (uint16_t)(((((sourceclock / 256U) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  408. }
  409. else
  410. {
  411. /* MCLK output is disabled */
  412. tmp = (uint16_t)(((((sourceclock / (32U * packetlength)) * 10U) / I2S_InitStruct->AudioFreq)) + 5U);
  413. }
  414. /* Remove the floating point */
  415. tmp = tmp / 10U;
  416. /* Check the parity of the divider */
  417. i2sodd = (uint16_t)(tmp & (uint16_t)0x0001U);
  418. /* Compute the i2sdiv prescaler */
  419. i2sdiv = (uint16_t)((tmp - i2sodd) / 2U);
  420. /* Get the Mask for the Odd bit (SPI_I2SPR[8]) register */
  421. i2sodd = (uint16_t)(i2sodd << 8U);
  422. }
  423. /* Test if the divider is 1 or 0 or greater than 0xFF */
  424. if ((i2sdiv < 2U) || (i2sdiv > 0xFFU))
  425. {
  426. /* Set the default values */
  427. i2sdiv = 2U;
  428. i2sodd = 0U;
  429. }
  430. /* Write to SPIx I2SPR register the computed value */
  431. WRITE_REG(SPIx->I2SPR, i2sdiv | i2sodd | I2S_InitStruct->MCLKOutput);
  432. status = SUCCESS;
  433. }
  434. return status;
  435. }
  436. /**
  437. * @brief Set each @ref LL_I2S_InitTypeDef field to default value.
  438. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  439. * whose fields will be set to default values.
  440. * @retval None
  441. */
  442. void LL_I2S_StructInit(LL_I2S_InitTypeDef *I2S_InitStruct)
  443. {
  444. /*--------------- Reset I2S init structure parameters values -----------------*/
  445. I2S_InitStruct->Mode = LL_I2S_MODE_SLAVE_TX;
  446. I2S_InitStruct->Standard = LL_I2S_STANDARD_PHILIPS;
  447. I2S_InitStruct->DataFormat = LL_I2S_DATAFORMAT_16B;
  448. I2S_InitStruct->MCLKOutput = LL_I2S_MCLK_OUTPUT_DISABLE;
  449. I2S_InitStruct->AudioFreq = LL_I2S_AUDIOFREQ_DEFAULT;
  450. I2S_InitStruct->ClockPolarity = LL_I2S_POLARITY_LOW;
  451. }
  452. /**
  453. * @brief Set linear and parity prescaler.
  454. * @note To calculate value of PrescalerLinear(I2SDIV[7:0] bits) and PrescalerParity(ODD bit)\n
  455. * Check Audio frequency table and formulas inside Reference Manual (SPI/I2S).
  456. * @param SPIx SPI Instance
  457. * @param PrescalerLinear value Min_Data=0x02 and Max_Data=0xFF.
  458. * @param PrescalerParity This parameter can be one of the following values:
  459. * @arg @ref LL_I2S_PRESCALER_PARITY_EVEN
  460. * @arg @ref LL_I2S_PRESCALER_PARITY_ODD
  461. * @retval None
  462. */
  463. void LL_I2S_ConfigPrescaler(SPI_TypeDef *SPIx, uint32_t PrescalerLinear, uint32_t PrescalerParity)
  464. {
  465. /* Check the I2S parameters */
  466. assert_param(IS_I2S_ALL_INSTANCE(SPIx));
  467. assert_param(IS_LL_I2S_PRESCALER_LINEAR(PrescalerLinear));
  468. assert_param(IS_LL_I2S_PRESCALER_PARITY(PrescalerParity));
  469. /* Write to SPIx I2SPR */
  470. MODIFY_REG(SPIx->I2SPR, SPI_I2SPR_I2SDIV | SPI_I2SPR_ODD, PrescalerLinear | (PrescalerParity << 8U));
  471. }
  472. #if defined (SPI_I2S_FULLDUPLEX_SUPPORT)
  473. /**
  474. * @brief Configures the full duplex mode for the I2Sx peripheral using its extension
  475. * I2Sxext according to the specified parameters in the I2S_InitStruct.
  476. * @note The structure pointed by I2S_InitStruct parameter should be the same
  477. * used for the master I2S peripheral. In this case, if the master is
  478. * configured as transmitter, the slave will be receiver and vice versa.
  479. * Or you can force a different mode by modifying the field I2S_Mode to the
  480. * value I2S_SlaveRx or I2S_SlaveTx independently of the master configuration.
  481. * @param I2Sxext SPI Instance
  482. * @param I2S_InitStruct pointer to a @ref LL_I2S_InitTypeDef structure
  483. * @retval An ErrorStatus enumeration value:
  484. * - SUCCESS: I2Sxext registers are Initialized
  485. * - ERROR: I2Sxext registers are not Initialized
  486. */
  487. ErrorStatus LL_I2S_InitFullDuplex(SPI_TypeDef *I2Sxext, LL_I2S_InitTypeDef *I2S_InitStruct)
  488. {
  489. uint16_t mode = 0U;
  490. ErrorStatus status = ERROR;
  491. /* Check the I2S parameters */
  492. assert_param(IS_I2S_EXT_ALL_INSTANCE(I2Sxext));
  493. assert_param(IS_LL_I2S_MODE(I2S_InitStruct->Mode));
  494. assert_param(IS_LL_I2S_STANDARD(I2S_InitStruct->Standard));
  495. assert_param(IS_LL_I2S_DATAFORMAT(I2S_InitStruct->DataFormat));
  496. assert_param(IS_LL_I2S_CPOL(I2S_InitStruct->ClockPolarity));
  497. if (LL_I2S_IsEnabled(I2Sxext) == 0x00000000U)
  498. {
  499. /*---------------------------- SPIx I2SCFGR Configuration --------------------
  500. * Configure SPIx I2SCFGR with parameters:
  501. * - Mode: SPI_I2SCFGR_I2SCFG[1:0] bit
  502. * - Standard: SPI_I2SCFGR_I2SSTD[1:0] and SPI_I2SCFGR_PCMSYNC bits
  503. * - DataFormat: SPI_I2SCFGR_CHLEN and SPI_I2SCFGR_DATLEN bits
  504. * - ClockPolarity: SPI_I2SCFGR_CKPOL bit
  505. */
  506. /* Reset I2SPR registers */
  507. WRITE_REG(I2Sxext->I2SPR, I2S_I2SPR_CLEAR_MASK);
  508. /* Get the mode to be configured for the extended I2S */
  509. if ((I2S_InitStruct->Mode == LL_I2S_MODE_MASTER_TX) || (I2S_InitStruct->Mode == LL_I2S_MODE_SLAVE_TX))
  510. {
  511. mode = LL_I2S_MODE_SLAVE_RX;
  512. }
  513. else
  514. {
  515. if ((I2S_InitStruct->Mode == LL_I2S_MODE_MASTER_RX) || (I2S_InitStruct->Mode == LL_I2S_MODE_SLAVE_RX))
  516. {
  517. mode = LL_I2S_MODE_SLAVE_TX;
  518. }
  519. }
  520. /* Write to SPIx I2SCFGR */
  521. MODIFY_REG(I2Sxext->I2SCFGR,
  522. I2S_I2SCFGR_CLEAR_MASK,
  523. I2S_InitStruct->Standard |
  524. I2S_InitStruct->DataFormat | I2S_InitStruct->ClockPolarity |
  525. SPI_I2SCFGR_I2SMOD | mode);
  526. status = SUCCESS;
  527. }
  528. return status;
  529. }
  530. #endif /* SPI_I2S_FULLDUPLEX_SUPPORT */
  531. /**
  532. * @}
  533. */
  534. /**
  535. * @}
  536. */
  537. /**
  538. * @}
  539. */
  540. #endif /* defined (SPI1) || defined (SPI2) || defined (SPI3) || defined (SPI4) || defined (SPI5) || defined(SPI6) */
  541. /**
  542. * @}
  543. */
  544. #endif /* USE_FULL_LL_DRIVER */
  545. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/