drv_usart_v2.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-06-01 KyleChan first version
  9. */
  10. #include "board.h"
  11. #include "drv_usart_v2.h"
  12. #ifdef RT_USING_SERIAL_V2
  13. //#define DRV_DEBUG
  14. #define DBG_TAG "drv.usart"
  15. #ifdef DRV_DEBUG
  16. #define DBG_LVL DBG_LOG
  17. #else
  18. #define DBG_LVL DBG_INFO
  19. #endif /* DRV_DEBUG */
  20. #include <rtdbg.h>
  21. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && !defined(BSP_USING_UART3) && \
  22. !defined(BSP_USING_UART4) && !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  23. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8) && !defined(BSP_USING_LPUART1)
  24. #error "Please define at least one BSP_USING_UARTx"
  25. /* this driver can be disabled at menuconfig -> RT-Thread Components -> Device Drivers */
  26. #endif
  27. #ifdef RT_SERIAL_USING_DMA
  28. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  29. #endif
  30. enum
  31. {
  32. #ifdef BSP_USING_UART1
  33. UART1_INDEX,
  34. #endif
  35. #ifdef BSP_USING_UART2
  36. UART2_INDEX,
  37. #endif
  38. #ifdef BSP_USING_UART3
  39. UART3_INDEX,
  40. #endif
  41. #ifdef BSP_USING_UART4
  42. UART4_INDEX,
  43. #endif
  44. #ifdef BSP_USING_UART5
  45. UART5_INDEX,
  46. #endif
  47. #ifdef BSP_USING_UART6
  48. UART6_INDEX,
  49. #endif
  50. #ifdef BSP_USING_UART7
  51. UART7_INDEX,
  52. #endif
  53. #ifdef BSP_USING_UART8
  54. UART8_INDEX,
  55. #endif
  56. #ifdef BSP_USING_LPUART1
  57. LPUART1_INDEX,
  58. #endif
  59. };
  60. static struct stm32_uart_config uart_config[] =
  61. {
  62. #ifdef BSP_USING_UART1
  63. UART1_CONFIG,
  64. #endif
  65. #ifdef BSP_USING_UART2
  66. UART2_CONFIG,
  67. #endif
  68. #ifdef BSP_USING_UART3
  69. UART3_CONFIG,
  70. #endif
  71. #ifdef BSP_USING_UART4
  72. UART4_CONFIG,
  73. #endif
  74. #ifdef BSP_USING_UART5
  75. UART5_CONFIG,
  76. #endif
  77. #ifdef BSP_USING_UART6
  78. UART6_CONFIG,
  79. #endif
  80. #ifdef BSP_USING_UART7
  81. UART7_CONFIG,
  82. #endif
  83. #ifdef BSP_USING_UART8
  84. UART8_CONFIG,
  85. #endif
  86. #ifdef BSP_USING_LPUART1
  87. LPUART1_CONFIG,
  88. #endif
  89. };
  90. static struct stm32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  91. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  92. {
  93. struct stm32_uart *uart;
  94. RT_ASSERT(serial != RT_NULL);
  95. RT_ASSERT(cfg != RT_NULL);
  96. uart = rt_container_of(serial, struct stm32_uart, serial);
  97. uart->handle.Instance = uart->config->Instance;
  98. uart->handle.Init.BaudRate = cfg->baud_rate;
  99. uart->handle.Init.Mode = UART_MODE_TX_RX;
  100. uart->handle.Init.OverSampling = UART_OVERSAMPLING_16;
  101. switch (cfg->data_bits)
  102. {
  103. case DATA_BITS_8:
  104. if (cfg->parity == PARITY_ODD || cfg->parity == PARITY_EVEN)
  105. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  106. else
  107. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  108. break;
  109. case DATA_BITS_9:
  110. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  111. break;
  112. default:
  113. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  114. break;
  115. }
  116. switch (cfg->stop_bits)
  117. {
  118. case STOP_BITS_1:
  119. uart->handle.Init.StopBits = UART_STOPBITS_1;
  120. break;
  121. case STOP_BITS_2:
  122. uart->handle.Init.StopBits = UART_STOPBITS_2;
  123. break;
  124. default:
  125. uart->handle.Init.StopBits = UART_STOPBITS_1;
  126. break;
  127. }
  128. switch (cfg->parity)
  129. {
  130. case PARITY_NONE:
  131. uart->handle.Init.Parity = UART_PARITY_NONE;
  132. break;
  133. case PARITY_ODD:
  134. uart->handle.Init.Parity = UART_PARITY_ODD;
  135. break;
  136. case PARITY_EVEN:
  137. uart->handle.Init.Parity = UART_PARITY_EVEN;
  138. break;
  139. default:
  140. uart->handle.Init.Parity = UART_PARITY_NONE;
  141. break;
  142. }
  143. switch (cfg->flowcontrol)
  144. {
  145. case RT_SERIAL_FLOWCONTROL_NONE:
  146. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  147. break;
  148. case RT_SERIAL_FLOWCONTROL_CTSRTS:
  149. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_RTS_CTS;
  150. break;
  151. default:
  152. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  153. break;
  154. }
  155. #ifdef RT_SERIAL_USING_DMA
  156. uart->dma_rx.remaining_cnt = serial->config.rx_bufsz;
  157. #endif
  158. if (HAL_UART_Init(&uart->handle) != HAL_OK)
  159. {
  160. return -RT_ERROR;
  161. }
  162. return RT_EOK;
  163. }
  164. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  165. {
  166. struct stm32_uart *uart;
  167. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  168. RT_ASSERT(serial != RT_NULL);
  169. uart = rt_container_of(serial, struct stm32_uart, serial);
  170. if(ctrl_arg & (RT_DEVICE_FLAG_RX_BLOCKING | RT_DEVICE_FLAG_RX_NON_BLOCKING))
  171. {
  172. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  173. ctrl_arg = RT_DEVICE_FLAG_DMA_RX;
  174. else
  175. ctrl_arg = RT_DEVICE_FLAG_INT_RX;
  176. }
  177. else if(ctrl_arg & (RT_DEVICE_FLAG_TX_BLOCKING | RT_DEVICE_FLAG_TX_NON_BLOCKING))
  178. {
  179. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  180. ctrl_arg = RT_DEVICE_FLAG_DMA_TX;
  181. else
  182. ctrl_arg = RT_DEVICE_FLAG_INT_TX;
  183. }
  184. switch (cmd)
  185. {
  186. /* disable interrupt */
  187. case RT_DEVICE_CTRL_CLR_INT:
  188. NVIC_DisableIRQ(uart->config->irq_type);
  189. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  190. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  191. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  192. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  193. #ifdef RT_SERIAL_USING_DMA
  194. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  195. {
  196. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  197. HAL_NVIC_DisableIRQ(uart->config->dma_rx->dma_irq);
  198. if (HAL_DMA_Abort(&(uart->dma_rx.handle)) != HAL_OK)
  199. {
  200. RT_ASSERT(0);
  201. }
  202. if (HAL_DMA_DeInit(&(uart->dma_rx.handle)) != HAL_OK)
  203. {
  204. RT_ASSERT(0);
  205. }
  206. }
  207. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  208. {
  209. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  210. HAL_NVIC_DisableIRQ(uart->config->dma_tx->dma_irq);
  211. if (HAL_DMA_DeInit(&(uart->dma_tx.handle)) != HAL_OK)
  212. {
  213. RT_ASSERT(0);
  214. }
  215. }
  216. #endif
  217. break;
  218. case RT_DEVICE_CTRL_SET_INT:
  219. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  220. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  221. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  222. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_RXNE);
  223. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  224. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TXE);
  225. break;
  226. case RT_DEVICE_CTRL_CONFIG:
  227. if (ctrl_arg & (RT_DEVICE_FLAG_DMA_RX | RT_DEVICE_FLAG_DMA_TX))
  228. {
  229. #ifdef RT_SERIAL_USING_DMA
  230. stm32_dma_config(serial, ctrl_arg);
  231. #endif
  232. }
  233. else
  234. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)ctrl_arg);
  235. break;
  236. case RT_DEVICE_CHECK_OPTMODE:
  237. {
  238. if (ctrl_arg & RT_DEVICE_FLAG_DMA_TX)
  239. return RT_SERIAL_TX_BLOCKING_NO_BUFFER;
  240. else
  241. return RT_SERIAL_TX_BLOCKING_BUFFER;
  242. }
  243. case RT_DEVICE_CTRL_CLOSE:
  244. if (HAL_UART_DeInit(&(uart->handle)) != HAL_OK )
  245. {
  246. RT_ASSERT(0)
  247. }
  248. break;
  249. }
  250. return RT_EOK;
  251. }
  252. static int stm32_putc(struct rt_serial_device *serial, char c)
  253. {
  254. struct stm32_uart *uart;
  255. RT_ASSERT(serial != RT_NULL);
  256. uart = rt_container_of(serial, struct stm32_uart, serial);
  257. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  258. UART_SET_TDR(&uart->handle, c);
  259. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET);
  260. return 1;
  261. }
  262. rt_uint32_t stm32_uart_get_mask(rt_uint32_t word_length, rt_uint32_t parity)
  263. {
  264. rt_uint32_t mask = 0;
  265. if (word_length == UART_WORDLENGTH_8B)
  266. {
  267. if (parity == UART_PARITY_NONE)
  268. {
  269. mask = 0x00FFU ;
  270. }
  271. else
  272. {
  273. mask = 0x007FU ;
  274. }
  275. }
  276. #ifdef UART_WORDLENGTH_9B
  277. else if (word_length == UART_WORDLENGTH_9B)
  278. {
  279. if (parity == UART_PARITY_NONE)
  280. {
  281. mask = 0x01FFU ;
  282. }
  283. else
  284. {
  285. mask = 0x00FFU ;
  286. }
  287. }
  288. #endif
  289. #ifdef UART_WORDLENGTH_7B
  290. else if (word_length == UART_WORDLENGTH_7B)
  291. {
  292. if (parity == UART_PARITY_NONE)
  293. {
  294. mask = 0x007FU ;
  295. }
  296. else
  297. {
  298. mask = 0x003FU ;
  299. }
  300. }
  301. else
  302. {
  303. mask = 0x0000U;
  304. }
  305. #endif
  306. return mask;
  307. }
  308. static int stm32_getc(struct rt_serial_device *serial)
  309. {
  310. int ch;
  311. struct stm32_uart *uart;
  312. RT_ASSERT(serial != RT_NULL);
  313. uart = rt_container_of(serial, struct stm32_uart, serial);
  314. ch = -1;
  315. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  316. ch = UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity));
  317. return ch;
  318. }
  319. static rt_size_t stm32_transmit(struct rt_serial_device *serial,
  320. rt_uint8_t *buf,
  321. rt_size_t size,
  322. rt_uint32_t tx_flag)
  323. {
  324. struct stm32_uart *uart;
  325. RT_ASSERT(serial != RT_NULL);
  326. RT_ASSERT(buf != RT_NULL);
  327. uart = rt_container_of(serial, struct stm32_uart, serial);
  328. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  329. {
  330. HAL_UART_Transmit_DMA(&uart->handle, buf, size);
  331. return size;
  332. }
  333. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)tx_flag);
  334. return size;
  335. }
  336. #ifdef RT_SERIAL_USING_DMA
  337. static void dma_recv_isr(struct rt_serial_device *serial, rt_uint8_t isr_flag)
  338. {
  339. struct stm32_uart *uart;
  340. rt_size_t recv_len, counter;
  341. RT_ASSERT(serial != RT_NULL);
  342. uart = rt_container_of(serial, struct stm32_uart, serial);
  343. recv_len = 0;
  344. counter = __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  345. if (counter <= uart->dma_rx.remaining_cnt)
  346. recv_len = uart->dma_rx.remaining_cnt - counter;
  347. else
  348. recv_len = serial->config.rx_bufsz + uart->dma_rx.remaining_cnt - counter;
  349. if (recv_len)
  350. {
  351. #if defined (__DCACHE_PRESENT) && (__DCACHE_PRESENT == 1U)
  352. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *) serial->serial_rx;
  353. SCB_InvalidateDCache_by_Addr((uint32_t *)rx_fifo->buffer, serial->config.rx_bufsz);
  354. #endif
  355. uart->dma_rx.remaining_cnt = counter;
  356. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  357. }
  358. }
  359. #endif /* RT_SERIAL_USING_DMA */
  360. /**
  361. * Uart common interrupt process. This need add to uart ISR.
  362. *
  363. * @param serial serial device
  364. */
  365. static void uart_isr(struct rt_serial_device *serial)
  366. {
  367. struct stm32_uart *uart;
  368. RT_ASSERT(serial != RT_NULL);
  369. uart = rt_container_of(serial, struct stm32_uart, serial);
  370. /* If the Read data register is not empty and the RXNE interrupt is enabled (RDR) */
  371. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET) &&
  372. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_RXNE) != RESET))
  373. {
  374. struct rt_serial_rx_fifo *rx_fifo;
  375. rx_fifo = (struct rt_serial_rx_fifo *) serial->serial_rx;
  376. RT_ASSERT(rx_fifo != RT_NULL);
  377. rt_ringbuffer_putchar(&(rx_fifo->rb), UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity)));
  378. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  379. }
  380. /* If the Transmit data register is empty and the TXE interrupt enable is enabled (TDR) */
  381. else if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET) &&
  382. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TXE)) != RESET)
  383. {
  384. struct rt_serial_tx_fifo *tx_fifo;
  385. tx_fifo = (struct rt_serial_tx_fifo *) serial->serial_tx;
  386. RT_ASSERT(tx_fifo != RT_NULL);
  387. rt_uint8_t put_char = 0;
  388. if (rt_ringbuffer_getchar(&(tx_fifo->rb), &put_char))
  389. {
  390. UART_SET_TDR(&uart->handle, put_char);
  391. }
  392. else
  393. {
  394. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  395. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TC);
  396. }
  397. }
  398. else if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) &&
  399. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TC) != RESET))
  400. {
  401. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  402. {
  403. /* The HAL_UART_TxCpltCallback will be triggered */
  404. HAL_UART_IRQHandler(&(uart->handle));
  405. }
  406. else
  407. {
  408. /* Transmission complete interrupt disable ( CR1 Register) */
  409. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  410. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  411. }
  412. /* Clear Transmission complete interrupt flag ( ISR Register ) */
  413. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  414. }
  415. #ifdef RT_SERIAL_USING_DMA
  416. else if ((uart->uart_dma_flag) && (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_IDLE) != RESET)
  417. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_IDLE) != RESET))
  418. {
  419. dma_recv_isr(serial, UART_RX_DMA_IT_IDLE_FLAG);
  420. __HAL_UART_CLEAR_IDLEFLAG(&uart->handle);
  421. }
  422. #endif
  423. else
  424. {
  425. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_ORE) != RESET)
  426. {
  427. LOG_E("(%s) serial device Overrun error!", serial->parent.parent.name);
  428. __HAL_UART_CLEAR_OREFLAG(&uart->handle);
  429. }
  430. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_NE) != RESET)
  431. {
  432. __HAL_UART_CLEAR_NEFLAG(&uart->handle);
  433. }
  434. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_FE) != RESET)
  435. {
  436. __HAL_UART_CLEAR_FEFLAG(&uart->handle);
  437. }
  438. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_PE) != RESET)
  439. {
  440. __HAL_UART_CLEAR_PEFLAG(&uart->handle);
  441. }
  442. #if !defined(SOC_SERIES_STM32L4) && !defined(SOC_SERIES_STM32WL) && !defined(SOC_SERIES_STM32F7) && !defined(SOC_SERIES_STM32F0) \
  443. && !defined(SOC_SERIES_STM32L0) && !defined(SOC_SERIES_STM32G0) && !defined(SOC_SERIES_STM32H7) \
  444. && !defined(SOC_SERIES_STM32G4) && !defined(SOC_SERIES_STM32MP1) && !defined(SOC_SERIES_STM32WB)
  445. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBD) != RESET)
  446. {
  447. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBD);
  448. }
  449. #endif
  450. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_CTS) != RESET)
  451. {
  452. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_CTS);
  453. }
  454. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET)
  455. {
  456. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TXE);
  457. }
  458. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) != RESET)
  459. {
  460. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  461. }
  462. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  463. {
  464. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_RXNE);
  465. }
  466. }
  467. }
  468. #if defined(BSP_USING_UART1)
  469. void USART1_IRQHandler(void)
  470. {
  471. /* enter interrupt */
  472. rt_interrupt_enter();
  473. uart_isr(&(uart_obj[UART1_INDEX].serial));
  474. /* leave interrupt */
  475. rt_interrupt_leave();
  476. }
  477. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  478. void UART1_DMA_RX_IRQHandler(void)
  479. {
  480. /* enter interrupt */
  481. rt_interrupt_enter();
  482. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_rx.handle);
  483. /* leave interrupt */
  484. rt_interrupt_leave();
  485. }
  486. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  487. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  488. void UART1_DMA_TX_IRQHandler(void)
  489. {
  490. /* enter interrupt */
  491. rt_interrupt_enter();
  492. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_tx.handle);
  493. /* leave interrupt */
  494. rt_interrupt_leave();
  495. }
  496. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  497. #endif /* BSP_USING_UART1 */
  498. #if defined(BSP_USING_UART2)
  499. void USART2_IRQHandler(void)
  500. {
  501. /* enter interrupt */
  502. rt_interrupt_enter();
  503. uart_isr(&(uart_obj[UART2_INDEX].serial));
  504. /* leave interrupt */
  505. rt_interrupt_leave();
  506. }
  507. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  508. void UART2_DMA_RX_IRQHandler(void)
  509. {
  510. /* enter interrupt */
  511. rt_interrupt_enter();
  512. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_rx.handle);
  513. /* leave interrupt */
  514. rt_interrupt_leave();
  515. }
  516. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  517. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  518. void UART2_DMA_TX_IRQHandler(void)
  519. {
  520. /* enter interrupt */
  521. rt_interrupt_enter();
  522. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_tx.handle);
  523. /* leave interrupt */
  524. rt_interrupt_leave();
  525. }
  526. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  527. #endif /* BSP_USING_UART2 */
  528. #if defined(BSP_USING_UART3)
  529. void USART3_IRQHandler(void)
  530. {
  531. /* enter interrupt */
  532. rt_interrupt_enter();
  533. uart_isr(&(uart_obj[UART3_INDEX].serial));
  534. /* leave interrupt */
  535. rt_interrupt_leave();
  536. }
  537. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  538. void UART3_DMA_RX_IRQHandler(void)
  539. {
  540. /* enter interrupt */
  541. rt_interrupt_enter();
  542. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_rx.handle);
  543. /* leave interrupt */
  544. rt_interrupt_leave();
  545. }
  546. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART3_RX_USING_DMA) */
  547. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  548. void UART3_DMA_TX_IRQHandler(void)
  549. {
  550. /* enter interrupt */
  551. rt_interrupt_enter();
  552. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_tx.handle);
  553. /* leave interrupt */
  554. rt_interrupt_leave();
  555. }
  556. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART3_TX_USING_DMA) */
  557. #endif /* BSP_USING_UART3*/
  558. #if defined(BSP_USING_UART4)
  559. void UART4_IRQHandler(void)
  560. {
  561. /* enter interrupt */
  562. rt_interrupt_enter();
  563. uart_isr(&(uart_obj[UART4_INDEX].serial));
  564. /* leave interrupt */
  565. rt_interrupt_leave();
  566. }
  567. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  568. void UART4_DMA_RX_IRQHandler(void)
  569. {
  570. /* enter interrupt */
  571. rt_interrupt_enter();
  572. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_rx.handle);
  573. /* leave interrupt */
  574. rt_interrupt_leave();
  575. }
  576. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART4_RX_USING_DMA) */
  577. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  578. void UART4_DMA_TX_IRQHandler(void)
  579. {
  580. /* enter interrupt */
  581. rt_interrupt_enter();
  582. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_tx.handle);
  583. /* leave interrupt */
  584. rt_interrupt_leave();
  585. }
  586. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART4_TX_USING_DMA) */
  587. #endif /* BSP_USING_UART4*/
  588. #if defined(BSP_USING_UART5)
  589. void UART5_IRQHandler(void)
  590. {
  591. /* enter interrupt */
  592. rt_interrupt_enter();
  593. uart_isr(&(uart_obj[UART5_INDEX].serial));
  594. /* leave interrupt */
  595. rt_interrupt_leave();
  596. }
  597. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  598. void UART5_DMA_RX_IRQHandler(void)
  599. {
  600. /* enter interrupt */
  601. rt_interrupt_enter();
  602. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_rx.handle);
  603. /* leave interrupt */
  604. rt_interrupt_leave();
  605. }
  606. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  607. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  608. void UART5_DMA_TX_IRQHandler(void)
  609. {
  610. /* enter interrupt */
  611. rt_interrupt_enter();
  612. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_tx.handle);
  613. /* leave interrupt */
  614. rt_interrupt_leave();
  615. }
  616. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  617. #endif /* BSP_USING_UART5*/
  618. #if defined(BSP_USING_UART6)
  619. void USART6_IRQHandler(void)
  620. {
  621. /* enter interrupt */
  622. rt_interrupt_enter();
  623. uart_isr(&(uart_obj[UART6_INDEX].serial));
  624. /* leave interrupt */
  625. rt_interrupt_leave();
  626. }
  627. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  628. void UART6_DMA_RX_IRQHandler(void)
  629. {
  630. /* enter interrupt */
  631. rt_interrupt_enter();
  632. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_rx.handle);
  633. /* leave interrupt */
  634. rt_interrupt_leave();
  635. }
  636. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  637. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  638. void UART6_DMA_TX_IRQHandler(void)
  639. {
  640. /* enter interrupt */
  641. rt_interrupt_enter();
  642. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_tx.handle);
  643. /* leave interrupt */
  644. rt_interrupt_leave();
  645. }
  646. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  647. #endif /* BSP_USING_UART6*/
  648. #if defined(BSP_USING_UART7)
  649. void UART7_IRQHandler(void)
  650. {
  651. /* enter interrupt */
  652. rt_interrupt_enter();
  653. uart_isr(&(uart_obj[UART7_INDEX].serial));
  654. /* leave interrupt */
  655. rt_interrupt_leave();
  656. }
  657. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  658. void UART7_DMA_RX_IRQHandler(void)
  659. {
  660. /* enter interrupt */
  661. rt_interrupt_enter();
  662. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_rx.handle);
  663. /* leave interrupt */
  664. rt_interrupt_leave();
  665. }
  666. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  667. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  668. void UART7_DMA_TX_IRQHandler(void)
  669. {
  670. /* enter interrupt */
  671. rt_interrupt_enter();
  672. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_tx.handle);
  673. /* leave interrupt */
  674. rt_interrupt_leave();
  675. }
  676. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  677. #endif /* BSP_USING_UART7*/
  678. #if defined(BSP_USING_UART8)
  679. void UART8_IRQHandler(void)
  680. {
  681. /* enter interrupt */
  682. rt_interrupt_enter();
  683. uart_isr(&(uart_obj[UART8_INDEX].serial));
  684. /* leave interrupt */
  685. rt_interrupt_leave();
  686. }
  687. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  688. void UART8_DMA_RX_IRQHandler(void)
  689. {
  690. /* enter interrupt */
  691. rt_interrupt_enter();
  692. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_rx.handle);
  693. /* leave interrupt */
  694. rt_interrupt_leave();
  695. }
  696. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  697. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  698. void UART8_DMA_TX_IRQHandler(void)
  699. {
  700. /* enter interrupt */
  701. rt_interrupt_enter();
  702. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_tx.handle);
  703. /* leave interrupt */
  704. rt_interrupt_leave();
  705. }
  706. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  707. #endif /* BSP_USING_UART8*/
  708. #if defined(BSP_USING_LPUART1)
  709. void LPUART1_IRQHandler(void)
  710. {
  711. /* enter interrupt */
  712. rt_interrupt_enter();
  713. uart_isr(&(uart_obj[LPUART1_INDEX].serial));
  714. /* leave interrupt */
  715. rt_interrupt_leave();
  716. }
  717. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA)
  718. void LPUART1_DMA_RX_IRQHandler(void)
  719. {
  720. /* enter interrupt */
  721. rt_interrupt_enter();
  722. HAL_DMA_IRQHandler(&uart_obj[LPUART1_INDEX].dma_rx.handle);
  723. /* leave interrupt */
  724. rt_interrupt_leave();
  725. }
  726. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA) */
  727. #endif /* BSP_USING_LPUART1*/
  728. static void stm32_uart_get_config(void)
  729. {
  730. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  731. #ifdef BSP_USING_UART1
  732. uart_obj[UART1_INDEX].serial.config = config;
  733. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  734. uart_obj[UART1_INDEX].serial.config.rx_bufsz = BSP_UART1_RX_BUFSIZE;
  735. uart_obj[UART1_INDEX].serial.config.tx_bufsz = BSP_UART1_TX_BUFSIZE;
  736. #ifdef BSP_UART1_RX_USING_DMA
  737. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  738. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  739. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  740. #endif
  741. #ifdef BSP_UART1_TX_USING_DMA
  742. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  743. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  744. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  745. #endif
  746. #endif
  747. #ifdef BSP_USING_UART2
  748. uart_obj[UART2_INDEX].serial.config = config;
  749. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  750. uart_obj[UART2_INDEX].serial.config.rx_bufsz = BSP_UART2_RX_BUFSIZE;
  751. uart_obj[UART2_INDEX].serial.config.tx_bufsz = BSP_UART2_TX_BUFSIZE;
  752. #ifdef BSP_UART2_RX_USING_DMA
  753. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  754. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  755. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  756. #endif
  757. #ifdef BSP_UART2_TX_USING_DMA
  758. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  759. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  760. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  761. #endif
  762. #endif
  763. #ifdef BSP_USING_UART3
  764. uart_obj[UART3_INDEX].serial.config = config;
  765. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  766. uart_obj[UART3_INDEX].serial.config.rx_bufsz = BSP_UART3_RX_BUFSIZE;
  767. uart_obj[UART3_INDEX].serial.config.tx_bufsz = BSP_UART3_TX_BUFSIZE;
  768. #ifdef BSP_UART3_RX_USING_DMA
  769. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  770. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  771. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  772. #endif
  773. #ifdef BSP_UART3_TX_USING_DMA
  774. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  775. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  776. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  777. #endif
  778. #endif
  779. #ifdef BSP_USING_UART4
  780. uart_obj[UART4_INDEX].serial.config = config;
  781. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  782. uart_obj[UART4_INDEX].serial.config.rx_bufsz = BSP_UART4_RX_BUFSIZE;
  783. uart_obj[UART4_INDEX].serial.config.tx_bufsz = BSP_UART4_TX_BUFSIZE;
  784. #ifdef BSP_UART4_RX_USING_DMA
  785. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  786. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  787. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  788. #endif
  789. #ifdef BSP_UART4_TX_USING_DMA
  790. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  791. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  792. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  793. #endif
  794. #endif
  795. #ifdef BSP_USING_UART5
  796. uart_obj[UART5_INDEX].serial.config = config;
  797. uart_obj[UART5_INDEX].uart_dma_flag = 0;
  798. uart_obj[UART5_INDEX].serial.config.rx_bufsz = BSP_UART5_RX_BUFSIZE;
  799. uart_obj[UART5_INDEX].serial.config.tx_bufsz = BSP_UART5_TX_BUFSIZE;
  800. #ifdef BSP_UART5_RX_USING_DMA
  801. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  802. static struct dma_config uart5_dma_rx = UART5_DMA_RX_CONFIG;
  803. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  804. #endif
  805. #ifdef BSP_UART5_TX_USING_DMA
  806. uart_obj[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  807. static struct dma_config uart5_dma_tx = UART5_DMA_TX_CONFIG;
  808. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  809. #endif
  810. #endif
  811. #ifdef BSP_USING_UART6
  812. uart_obj[UART6_INDEX].serial.config = config;
  813. uart_obj[UART6_INDEX].uart_dma_flag = 0;
  814. uart_obj[UART6_INDEX].serial.config.rx_bufsz = BSP_UART6_RX_BUFSIZE;
  815. uart_obj[UART6_INDEX].serial.config.tx_bufsz = BSP_UART6_TX_BUFSIZE;
  816. #ifdef BSP_UART6_RX_USING_DMA
  817. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  818. static struct dma_config uart6_dma_rx = UART6_DMA_RX_CONFIG;
  819. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  820. #endif
  821. #ifdef BSP_UART6_TX_USING_DMA
  822. uart_obj[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  823. static struct dma_config uart6_dma_tx = UART6_DMA_TX_CONFIG;
  824. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  825. #endif
  826. #endif
  827. #ifdef BSP_USING_UART7
  828. uart_obj[UART7_INDEX].serial.config = config;
  829. uart_obj[UART7_INDEX].uart_dma_flag = 0;
  830. uart_obj[UART7_INDEX].serial.config.rx_bufsz = BSP_UART7_RX_BUFSIZE;
  831. uart_obj[UART7_INDEX].serial.config.tx_bufsz = BSP_UART7_TX_BUFSIZE;
  832. #ifdef BSP_UART7_RX_USING_DMA
  833. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  834. static struct dma_config uart7_dma_rx = UART7_DMA_RX_CONFIG;
  835. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  836. #endif
  837. #ifdef BSP_UART7_TX_USING_DMA
  838. uart_obj[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  839. static struct dma_config uart7_dma_tx = UART7_DMA_TX_CONFIG;
  840. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  841. #endif
  842. #endif
  843. #ifdef BSP_USING_UART8
  844. uart_obj[UART8_INDEX].serial.config = config;
  845. uart_obj[UART8_INDEX].uart_dma_flag = 0;
  846. uart_obj[UART8_INDEX].serial.config.rx_bufsz = BSP_UART8_RX_BUFSIZE;
  847. uart_obj[UART8_INDEX].serial.config.tx_bufsz = BSP_UART8_TX_BUFSIZE;
  848. #ifdef BSP_UART8_RX_USING_DMA
  849. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  850. static struct dma_config uart8_dma_rx = UART8_DMA_RX_CONFIG;
  851. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  852. #endif
  853. #ifdef BSP_UART8_TX_USING_DMA
  854. uart_obj[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  855. static struct dma_config uart8_dma_tx = UART8_DMA_TX_CONFIG;
  856. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  857. #endif
  858. #endif
  859. }
  860. #ifdef RT_SERIAL_USING_DMA
  861. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  862. {
  863. struct rt_serial_rx_fifo *rx_fifo;
  864. DMA_HandleTypeDef *DMA_Handle;
  865. struct dma_config *dma_config;
  866. struct stm32_uart *uart;
  867. RT_ASSERT(serial != RT_NULL);
  868. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  869. uart = rt_container_of(serial, struct stm32_uart, serial);
  870. if (RT_DEVICE_FLAG_DMA_RX == flag)
  871. {
  872. DMA_Handle = &uart->dma_rx.handle;
  873. dma_config = uart->config->dma_rx;
  874. }
  875. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  876. {
  877. DMA_Handle = &uart->dma_tx.handle;
  878. dma_config = uart->config->dma_tx;
  879. }
  880. LOG_D("%s dma config start", uart->config->name);
  881. {
  882. rt_uint32_t tmpreg = 0x00U;
  883. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) \
  884. || defined(SOC_SERIES_STM32L0)
  885. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  886. SET_BIT(RCC->AHBENR, dma_config->dma_rcc);
  887. tmpreg = READ_BIT(RCC->AHBENR, dma_config->dma_rcc);
  888. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) \
  889. || defined(SOC_SERIES_STM32G4)|| defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32WB)
  890. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  891. SET_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  892. tmpreg = READ_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  893. #elif defined(SOC_SERIES_STM32MP1)
  894. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  895. SET_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  896. tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  897. #endif
  898. #if defined(DMAMUX1) && (defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB))
  899. /* enable DMAMUX clock for L4+ and G4 */
  900. __HAL_RCC_DMAMUX1_CLK_ENABLE();
  901. #elif defined(SOC_SERIES_STM32MP1)
  902. __HAL_RCC_DMAMUX_CLK_ENABLE();
  903. #endif
  904. UNUSED(tmpreg); /* To avoid compiler warnings */
  905. }
  906. if (RT_DEVICE_FLAG_DMA_RX == flag)
  907. {
  908. __HAL_LINKDMA(&(uart->handle), hdmarx, uart->dma_rx.handle);
  909. }
  910. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  911. {
  912. __HAL_LINKDMA(&(uart->handle), hdmatx, uart->dma_tx.handle);
  913. }
  914. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0)
  915. DMA_Handle->Instance = dma_config->Instance;
  916. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  917. DMA_Handle->Instance = dma_config->Instance;
  918. DMA_Handle->Init.Channel = dma_config->channel;
  919. #elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB)\
  920. || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  921. DMA_Handle->Instance = dma_config->Instance;
  922. DMA_Handle->Init.Request = dma_config->request;
  923. #endif
  924. DMA_Handle->Init.PeriphInc = DMA_PINC_DISABLE;
  925. DMA_Handle->Init.MemInc = DMA_MINC_ENABLE;
  926. DMA_Handle->Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  927. DMA_Handle->Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  928. if (RT_DEVICE_FLAG_DMA_RX == flag)
  929. {
  930. DMA_Handle->Init.Direction = DMA_PERIPH_TO_MEMORY;
  931. DMA_Handle->Init.Mode = DMA_CIRCULAR;
  932. }
  933. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  934. {
  935. DMA_Handle->Init.Direction = DMA_MEMORY_TO_PERIPH;
  936. DMA_Handle->Init.Mode = DMA_NORMAL;
  937. }
  938. DMA_Handle->Init.Priority = DMA_PRIORITY_MEDIUM;
  939. #if defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  940. DMA_Handle->Init.FIFOMode = DMA_FIFOMODE_DISABLE;
  941. #endif
  942. if (HAL_DMA_DeInit(DMA_Handle) != HAL_OK)
  943. {
  944. RT_ASSERT(0);
  945. }
  946. if (HAL_DMA_Init(DMA_Handle) != HAL_OK)
  947. {
  948. RT_ASSERT(0);
  949. }
  950. /* enable interrupt */
  951. if (flag == RT_DEVICE_FLAG_DMA_RX)
  952. {
  953. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  954. RT_ASSERT(rx_fifo != RT_NULL);
  955. /* Start DMA transfer */
  956. if (HAL_UART_Receive_DMA(&(uart->handle), rx_fifo->buffer, serial->config.rx_bufsz) != HAL_OK)
  957. {
  958. /* Transfer error in reception process */
  959. RT_ASSERT(0);
  960. }
  961. CLEAR_BIT(uart->handle.Instance->CR3, USART_CR3_EIE);
  962. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_IDLE);
  963. }
  964. /* DMA irq should set in DMA TX mode, or HAL_UART_TxCpltCallback function will not be called */
  965. HAL_NVIC_SetPriority(dma_config->dma_irq, 0, 0);
  966. HAL_NVIC_EnableIRQ(dma_config->dma_irq);
  967. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  968. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  969. LOG_D("%s dma %s instance: %x", uart->config->name, flag == RT_DEVICE_FLAG_DMA_RX ? "RX" : "TX", DMA_Handle->Instance);
  970. LOG_D("%s dma config done", uart->config->name);
  971. }
  972. /**
  973. * @brief UART error callbacks
  974. * @param huart: UART handle
  975. * @note This example shows a simple way to report transfer error, and you can
  976. * add your own implementation.
  977. * @retval None
  978. */
  979. void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
  980. {
  981. RT_ASSERT(huart != NULL);
  982. struct stm32_uart *uart = (struct stm32_uart *)huart;
  983. LOG_D("%s: %s %d\n", __FUNCTION__, uart->config->name, huart->ErrorCode);
  984. UNUSED(uart);
  985. }
  986. /**
  987. * @brief Rx Transfer completed callback
  988. * @param huart: UART handle
  989. * @note This example shows a simple way to report end of DMA Rx transfer, and
  990. * you can add your own implementation.
  991. * @retval None
  992. */
  993. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  994. {
  995. struct stm32_uart *uart;
  996. RT_ASSERT(huart != NULL);
  997. uart = (struct stm32_uart *)huart;
  998. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_TC_FLAG);
  999. }
  1000. /**
  1001. * @brief Rx Half transfer completed callback
  1002. * @param huart: UART handle
  1003. * @note This example shows a simple way to report end of DMA Rx Half transfer,
  1004. * and you can add your own implementation.
  1005. * @retval None
  1006. */
  1007. void HAL_UART_RxHalfCpltCallback(UART_HandleTypeDef *huart)
  1008. {
  1009. struct stm32_uart *uart;
  1010. RT_ASSERT(huart != NULL);
  1011. uart = (struct stm32_uart *)huart;
  1012. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_HT_FLAG);
  1013. }
  1014. /**
  1015. * @brief HAL_UART_TxCpltCallback
  1016. * @param huart: UART handle
  1017. * @note This callback can be called by two functions, first in UART_EndTransmit_IT when
  1018. * UART Tx complete and second in UART_DMATransmitCplt function in DMA Circular mode.
  1019. * @retval None
  1020. */
  1021. void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart)
  1022. {
  1023. struct stm32_uart *uart;
  1024. struct rt_serial_device *serial;
  1025. rt_size_t trans_total_index;
  1026. rt_base_t level;
  1027. RT_ASSERT(huart != NULL);
  1028. uart = (struct stm32_uart *)huart;
  1029. serial = &uart->serial;
  1030. RT_ASSERT(serial != RT_NULL);
  1031. level = rt_hw_interrupt_disable();
  1032. trans_total_index = __HAL_DMA_GET_COUNTER(&(uart->dma_tx.handle));
  1033. rt_hw_interrupt_enable(level);
  1034. if (trans_total_index) return;
  1035. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  1036. }
  1037. #endif /* RT_SERIAL_USING_DMA */
  1038. static const struct rt_uart_ops stm32_uart_ops =
  1039. {
  1040. .configure = stm32_configure,
  1041. .control = stm32_control,
  1042. .putc = stm32_putc,
  1043. .getc = stm32_getc,
  1044. .transmit = stm32_transmit
  1045. };
  1046. int rt_hw_usart_init(void)
  1047. {
  1048. rt_err_t result = 0;
  1049. rt_size_t obj_num = sizeof(uart_obj) / sizeof(struct stm32_uart);
  1050. stm32_uart_get_config();
  1051. for (int i = 0; i < obj_num; i++)
  1052. {
  1053. /* init UART object */
  1054. uart_obj[i].config = &uart_config[i];
  1055. uart_obj[i].serial.ops = &stm32_uart_ops;
  1056. /* register UART device */
  1057. result = rt_hw_serial_register(&uart_obj[i].serial,
  1058. uart_obj[i].config->name,
  1059. RT_DEVICE_FLAG_RDWR,
  1060. NULL);
  1061. RT_ASSERT(result == RT_EOK);
  1062. }
  1063. return result;
  1064. }
  1065. #endif /* RT_USING_SERIAL_V2 */