drv_eth.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688
  1. /*
  2. * Copyright (c) 2006-2020, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-10-30 bigmagic first version
  9. */
  10. #include <rthw.h>
  11. #include <stdint.h>
  12. #include <rtthread.h>
  13. #include <lwip/sys.h>
  14. #include <netif/ethernetif.h>
  15. #include "mbox.h"
  16. #include "raspi4.h"
  17. #include "drv_eth.h"
  18. #define DBG_LEVEL DBG_LOG
  19. #include <rtdbg.h>
  20. #define LOG_TAG "drv.eth"
  21. static int link_speed = 0;
  22. static int link_flag = 0;
  23. #define RECV_CACHE_BUF (2048)
  24. #define SEND_CACHE_BUF (2048)
  25. #define DMA_DISC_ADDR_SIZE (2 * 1024 *1024)
  26. #define RX_DESC_BASE (mac_reg_base_addr + GENET_RX_OFF)
  27. #define TX_DESC_BASE (mac_reg_base_addr + GENET_TX_OFF)
  28. #define MAX_ADDR_LEN (6)
  29. #define upper_32_bits(n) ((rt_uint32_t)(((n) >> 16) >> 16))
  30. #define lower_32_bits(n) ((rt_uint32_t)(n))
  31. #define BIT(nr) (1UL << (nr))
  32. static rt_thread_t link_thread_tid = RT_NULL;
  33. #define LINK_THREAD_STACK_SIZE (1024)
  34. #define LINK_THREAD_PRIORITY (20)
  35. #define LINK_THREAD_TIMESLICE (10)
  36. static rt_uint32_t tx_index = 0;
  37. static rt_uint32_t rx_index = 0;
  38. static rt_uint32_t index_flag = 0;
  39. struct rt_eth_dev
  40. {
  41. struct eth_device parent;
  42. rt_uint8_t dev_addr[MAX_ADDR_LEN];
  43. char *name;
  44. void *iobase;
  45. int state;
  46. int index;
  47. struct rt_timer link_timer;
  48. void *priv;
  49. };
  50. static struct rt_eth_dev eth_dev;
  51. static struct rt_semaphore send_finsh_sem_lock;
  52. static struct rt_semaphore link_ack;
  53. static inline rt_uint32_t read32(void *addr)
  54. {
  55. return (*((volatile unsigned int*)(addr)));
  56. }
  57. static inline void write32(void *addr, rt_uint32_t value)
  58. {
  59. (*((volatile unsigned int*)(addr))) = value;
  60. }
  61. static void eth_rx_irq(int irq, void *param)
  62. {
  63. rt_uint32_t val = 0;
  64. val = read32(mac_reg_base_addr + GENET_INTRL2_CPU_STAT);
  65. val &= ~read32(mac_reg_base_addr + GENET_INTRL2_CPU_STAT_MASK);
  66. write32(mac_reg_base_addr + GENET_INTRL2_CPU_CLEAR, val);
  67. if (val & GENET_IRQ_RXDMA_DONE)
  68. {
  69. eth_device_ready(&eth_dev.parent);
  70. }
  71. if (val & GENET_IRQ_TXDMA_DONE)
  72. {
  73. rt_sem_release(&send_finsh_sem_lock);
  74. }
  75. }
  76. /* We only support RGMII (as used on the RPi4). */
  77. static int bcmgenet_interface_set(void)
  78. {
  79. int phy_mode = PHY_INTERFACE_MODE_RGMII;
  80. switch (phy_mode)
  81. {
  82. case PHY_INTERFACE_MODE_RGMII:
  83. case PHY_INTERFACE_MODE_RGMII_RXID:
  84. write32(mac_reg_base_addr + SYS_PORT_CTRL, PORT_MODE_EXT_GPHY);
  85. break;
  86. default:
  87. rt_kprintf("unknown phy mode: %d\n", mac_reg_base_addr);
  88. return -1;
  89. }
  90. return 0;
  91. }
  92. static void bcmgenet_umac_reset(void)
  93. {
  94. rt_uint32_t reg;
  95. reg = read32(mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL);
  96. reg |= BIT(1);
  97. write32((mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL), reg);
  98. reg &= ~BIT(1);
  99. write32((mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL), reg);
  100. DELAY_MICROS(10);
  101. write32((mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL), 0);
  102. DELAY_MICROS(10);
  103. write32(mac_reg_base_addr + UMAC_CMD, 0);
  104. write32(mac_reg_base_addr + UMAC_CMD, (CMD_SW_RESET | CMD_LCL_LOOP_EN));
  105. DELAY_MICROS(2);
  106. write32(mac_reg_base_addr + UMAC_CMD, 0);
  107. /* clear tx/rx counter */
  108. write32(mac_reg_base_addr + UMAC_MIB_CTRL, MIB_RESET_RX | MIB_RESET_TX | MIB_RESET_RUNT);
  109. write32(mac_reg_base_addr + UMAC_MIB_CTRL, 0);
  110. write32(mac_reg_base_addr + UMAC_MAX_FRAME_LEN, ENET_MAX_MTU_SIZE);
  111. /* init rx registers, enable ip header optimization */
  112. reg = read32(mac_reg_base_addr + RBUF_CTRL);
  113. reg |= RBUF_ALIGN_2B;
  114. write32(mac_reg_base_addr + RBUF_CTRL, reg);
  115. write32(mac_reg_base_addr + RBUF_TBUF_SIZE_CTRL, 1);
  116. }
  117. static void bcmgenet_disable_dma(void)
  118. {
  119. rt_uint32_t tdma_reg = 0, rdma_reg = 0;
  120. tdma_reg = read32(mac_reg_base_addr + TDMA_REG_BASE + DMA_CTRL);
  121. tdma_reg &= ~(1UL << DMA_EN);
  122. write32(mac_reg_base_addr + TDMA_REG_BASE + DMA_CTRL, tdma_reg);
  123. rdma_reg = read32(mac_reg_base_addr + RDMA_REG_BASE + DMA_CTRL);
  124. rdma_reg &= ~(1UL << DMA_EN);
  125. write32(mac_reg_base_addr + RDMA_REG_BASE + DMA_CTRL, rdma_reg);
  126. write32(mac_reg_base_addr + UMAC_TX_FLUSH, 1);
  127. DELAY_MICROS(100);
  128. write32(mac_reg_base_addr + UMAC_TX_FLUSH, 0);
  129. }
  130. static void bcmgenet_enable_dma(void)
  131. {
  132. rt_uint32_t reg = 0;
  133. rt_uint32_t dma_ctrl = 0;
  134. dma_ctrl = (1 << (DEFAULT_Q + DMA_RING_BUF_EN_SHIFT)) | DMA_EN;
  135. write32(mac_reg_base_addr + TDMA_REG_BASE + DMA_CTRL, dma_ctrl);
  136. reg = read32(mac_reg_base_addr + RDMA_REG_BASE + DMA_CTRL);
  137. write32(mac_reg_base_addr + RDMA_REG_BASE + DMA_CTRL, dma_ctrl | reg);
  138. }
  139. static int bcmgenet_mdio_write(rt_uint32_t addr, rt_uint32_t reg, rt_uint32_t value)
  140. {
  141. int count = 10000;
  142. rt_uint32_t val;
  143. val = MDIO_WR | (addr << MDIO_PMD_SHIFT) | (reg << MDIO_REG_SHIFT) | (0xffff & value);
  144. write32(mac_reg_base_addr + MDIO_CMD, val);
  145. rt_uint32_t reg_val = read32(mac_reg_base_addr + MDIO_CMD);
  146. reg_val = reg_val | MDIO_START_BUSY;
  147. write32(mac_reg_base_addr + MDIO_CMD, reg_val);
  148. while ((read32(mac_reg_base_addr + MDIO_CMD) & MDIO_START_BUSY) && (--count))
  149. DELAY_MICROS(1);
  150. reg_val = read32(mac_reg_base_addr + MDIO_CMD);
  151. return reg_val & 0xffff;
  152. }
  153. static int bcmgenet_mdio_read(rt_uint32_t addr, rt_uint32_t reg)
  154. {
  155. int count = 10000;
  156. rt_uint32_t val = 0;
  157. rt_uint32_t reg_val = 0;
  158. val = MDIO_RD | (addr << MDIO_PMD_SHIFT) | (reg << MDIO_REG_SHIFT);
  159. write32(mac_reg_base_addr + MDIO_CMD, val);
  160. reg_val = read32(mac_reg_base_addr + MDIO_CMD);
  161. reg_val = reg_val | MDIO_START_BUSY;
  162. write32(mac_reg_base_addr + MDIO_CMD, reg_val);
  163. while ((read32(mac_reg_base_addr + MDIO_CMD) & MDIO_START_BUSY) && (--count))
  164. DELAY_MICROS(1);
  165. reg_val = read32(mac_reg_base_addr + MDIO_CMD);
  166. return reg_val & 0xffff;
  167. }
  168. static int bcmgenet_gmac_write_hwaddr(void)
  169. {
  170. rt_uint8_t addr[6];
  171. rt_uint32_t reg;
  172. bcm271x_mbox_hardware_get_mac_address(&addr[0]);
  173. reg = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  174. write32(mac_reg_base_addr + UMAC_MAC0, reg);
  175. reg = addr[4] << 8 | addr[5];
  176. write32(mac_reg_base_addr + UMAC_MAC1, reg);
  177. return 0;
  178. }
  179. static int get_ethernet_uid(void)
  180. {
  181. rt_uint32_t uid_high = 0;
  182. rt_uint32_t uid_low = 0;
  183. rt_uint32_t uid = 0;
  184. uid_high = bcmgenet_mdio_read(1, BCM54213PE_PHY_IDENTIFIER_HIGH);
  185. uid_low = bcmgenet_mdio_read(1, BCM54213PE_PHY_IDENTIFIER_LOW);
  186. uid = (uid_high << 16 | uid_low);
  187. if (BCM54213PE_VERSION_B1 == uid)
  188. {
  189. LOG_I("version is B1\n");
  190. }
  191. return uid;
  192. }
  193. static void bcmgenet_mdio_init(void)
  194. {
  195. rt_uint32_t ret = 0;
  196. /*get ethernet uid*/
  197. ret = get_ethernet_uid();
  198. if (ret == 0) return;
  199. /* reset phy */
  200. bcmgenet_mdio_write(1, BCM54213PE_MII_CONTROL, MII_CONTROL_PHY_RESET);
  201. /* read control reg */
  202. bcmgenet_mdio_read(1, BCM54213PE_MII_CONTROL);
  203. /* reset phy again */
  204. bcmgenet_mdio_write(1, BCM54213PE_MII_CONTROL, MII_CONTROL_PHY_RESET);
  205. /* read control reg */
  206. bcmgenet_mdio_read(1, BCM54213PE_MII_CONTROL);
  207. /* read status reg */
  208. bcmgenet_mdio_read(1, BCM54213PE_MII_STATUS);
  209. /* read status reg */
  210. bcmgenet_mdio_read(1, BCM54213PE_IEEE_EXTENDED_STATUS);
  211. bcmgenet_mdio_read(1, BCM54213PE_AUTO_NEGOTIATION_ADV);
  212. bcmgenet_mdio_read(1, BCM54213PE_MII_STATUS);
  213. bcmgenet_mdio_read(1, BCM54213PE_CONTROL);
  214. /* half full duplex capability */
  215. bcmgenet_mdio_write(1, BCM54213PE_CONTROL, (CONTROL_HALF_DUPLEX_CAPABILITY | CONTROL_FULL_DUPLEX_CAPABILITY));
  216. bcmgenet_mdio_read(1, BCM54213PE_MII_CONTROL);
  217. /* set mii control */
  218. bcmgenet_mdio_write(1, BCM54213PE_MII_CONTROL, (MII_CONTROL_AUTO_NEGOTIATION_ENABLED | MII_CONTROL_AUTO_NEGOTIATION_RESTART | MII_CONTROL_PHY_FULL_DUPLEX | MII_CONTROL_SPEED_SELECTION));
  219. }
  220. static void rx_ring_init(void)
  221. {
  222. write32(mac_reg_base_addr + RDMA_REG_BASE + DMA_SCB_BURST_SIZE, DMA_MAX_BURST_LENGTH);
  223. write32(mac_reg_base_addr + RDMA_RING_REG_BASE + DMA_START_ADDR, 0x0);
  224. write32(mac_reg_base_addr + RDMA_READ_PTR, 0x0);
  225. write32(mac_reg_base_addr + RDMA_WRITE_PTR, 0x0);
  226. write32(mac_reg_base_addr + RDMA_RING_REG_BASE + DMA_END_ADDR, RX_DESCS * DMA_DESC_SIZE / 4 - 1);
  227. write32(mac_reg_base_addr + RDMA_PROD_INDEX, 0x0);
  228. write32(mac_reg_base_addr + RDMA_CONS_INDEX, 0x0);
  229. write32(mac_reg_base_addr + RDMA_RING_REG_BASE + DMA_RING_BUF_SIZE, (RX_DESCS << DMA_RING_SIZE_SHIFT) | RX_BUF_LENGTH);
  230. write32(mac_reg_base_addr + RDMA_XON_XOFF_THRESH, DMA_FC_THRESH_VALUE);
  231. write32(mac_reg_base_addr + RDMA_REG_BASE + DMA_RING_CFG, 1 << DEFAULT_Q);
  232. }
  233. static void tx_ring_init(void)
  234. {
  235. write32(mac_reg_base_addr + TDMA_REG_BASE + DMA_SCB_BURST_SIZE, DMA_MAX_BURST_LENGTH);
  236. write32(mac_reg_base_addr + TDMA_RING_REG_BASE + DMA_START_ADDR, 0x0);
  237. write32(mac_reg_base_addr + TDMA_READ_PTR, 0x0);
  238. write32(mac_reg_base_addr + TDMA_READ_PTR, 0x0);
  239. write32(mac_reg_base_addr + TDMA_READ_PTR, 0x0);
  240. write32(mac_reg_base_addr + TDMA_WRITE_PTR, 0x0);
  241. write32(mac_reg_base_addr + TDMA_RING_REG_BASE + DMA_END_ADDR, TX_DESCS * DMA_DESC_SIZE / 4 - 1);
  242. write32(mac_reg_base_addr + TDMA_PROD_INDEX, 0x0);
  243. write32(mac_reg_base_addr + TDMA_CONS_INDEX, 0x0);
  244. write32(mac_reg_base_addr + TDMA_RING_REG_BASE + DMA_MBUF_DONE_THRESH, 0x1);
  245. write32(mac_reg_base_addr + TDMA_FLOW_PERIOD, 0x0);
  246. write32(mac_reg_base_addr + TDMA_RING_REG_BASE + DMA_RING_BUF_SIZE, (TX_DESCS << DMA_RING_SIZE_SHIFT) | RX_BUF_LENGTH);
  247. write32(mac_reg_base_addr + TDMA_REG_BASE + DMA_RING_CFG, 1 << DEFAULT_Q);
  248. }
  249. static void rx_descs_init(void)
  250. {
  251. char *rxbuffs = (char *)RECV_DATA_NO_CACHE;
  252. rt_uint32_t len_stat, i;
  253. void *desc_base = (void *)RX_DESC_BASE;
  254. len_stat = (RX_BUF_LENGTH << DMA_BUFLENGTH_SHIFT) | DMA_OWN;
  255. for (i = 0; i < RX_DESCS; i++)
  256. {
  257. write32((desc_base + i * DMA_DESC_SIZE + DMA_DESC_ADDRESS_LO), lower_32_bits((uintptr_t)&rxbuffs[i * RX_BUF_LENGTH]));
  258. write32((desc_base + i * DMA_DESC_SIZE + DMA_DESC_ADDRESS_HI), upper_32_bits((uintptr_t)&rxbuffs[i * RX_BUF_LENGTH]));
  259. write32((desc_base + i * DMA_DESC_SIZE + DMA_DESC_LENGTH_STATUS), len_stat);
  260. }
  261. }
  262. static int bcmgenet_adjust_link(void)
  263. {
  264. rt_uint32_t speed;
  265. rt_uint32_t phy_dev_speed = link_speed;
  266. switch (phy_dev_speed)
  267. {
  268. case SPEED_1000:
  269. speed = UMAC_SPEED_1000;
  270. break;
  271. case SPEED_100:
  272. speed = UMAC_SPEED_100;
  273. break;
  274. case SPEED_10:
  275. speed = UMAC_SPEED_10;
  276. break;
  277. default:
  278. rt_kprintf("bcmgenet: Unsupported PHY speed: %d\n", phy_dev_speed);
  279. return -1;
  280. }
  281. rt_uint32_t reg1 = read32(mac_reg_base_addr + EXT_RGMII_OOB_CTRL);
  282. //reg1 &= ~(1UL << OOB_DISABLE);
  283. //rt_kprintf("OOB_DISABLE is %d\n", OOB_DISABLE);
  284. reg1 |= (RGMII_LINK | RGMII_MODE_EN | ID_MODE_DIS);
  285. write32(mac_reg_base_addr + EXT_RGMII_OOB_CTRL, reg1);
  286. DELAY_MICROS(1000);
  287. write32(mac_reg_base_addr + UMAC_CMD, speed << CMD_SPEED_SHIFT);
  288. return 0;
  289. }
  290. void link_irq(void *param)
  291. {
  292. if ((bcmgenet_mdio_read(1, BCM54213PE_MII_STATUS) & MII_STATUS_LINK_UP) != 0)
  293. {
  294. rt_sem_release(&link_ack);
  295. }
  296. }
  297. static int bcmgenet_gmac_eth_start(void)
  298. {
  299. rt_uint32_t ret;
  300. rt_uint32_t count = 10000;
  301. bcmgenet_umac_reset();
  302. bcmgenet_gmac_write_hwaddr();
  303. /* Disable RX/TX DMA and flush TX queues */
  304. bcmgenet_disable_dma();
  305. rx_ring_init();
  306. rx_descs_init();
  307. tx_ring_init();
  308. /* Enable RX/TX DMA */
  309. bcmgenet_enable_dma();
  310. /* Update MAC registers based on PHY property */
  311. ret = bcmgenet_adjust_link();
  312. if(ret)
  313. {
  314. rt_kprintf("bcmgenet: adjust PHY link failed: %d\n", ret);
  315. return ret;
  316. }
  317. /* wait tx index clear */
  318. while ((read32(mac_reg_base_addr + TDMA_CONS_INDEX) != 0) && (--count))
  319. DELAY_MICROS(1);
  320. tx_index = read32(mac_reg_base_addr + TDMA_CONS_INDEX);
  321. write32(mac_reg_base_addr + TDMA_PROD_INDEX, tx_index);
  322. index_flag = read32(mac_reg_base_addr + RDMA_PROD_INDEX);
  323. rx_index = index_flag % RX_DESCS;
  324. write32(mac_reg_base_addr + RDMA_CONS_INDEX, index_flag);
  325. write32(mac_reg_base_addr + RDMA_PROD_INDEX, index_flag);
  326. /* Enable Rx/Tx */
  327. rt_uint32_t rx_tx_en;
  328. rx_tx_en = read32(mac_reg_base_addr + UMAC_CMD);
  329. rx_tx_en |= (CMD_TX_EN | CMD_RX_EN);
  330. write32(mac_reg_base_addr + UMAC_CMD, rx_tx_en);
  331. // eanble IRQ for TxDMA done and RxDMA done
  332. write32(mac_reg_base_addr + GENET_INTRL2_CPU_CLEAR_MASK, GENET_IRQ_TXDMA_DONE | GENET_IRQ_RXDMA_DONE);
  333. return 0;
  334. }
  335. static rt_uint32_t prev_recv_cnt = 0;
  336. static rt_uint32_t cur_recv_cnt = 0;
  337. static rt_uint32_t bcmgenet_gmac_eth_recv(rt_uint8_t **packetp)
  338. {
  339. void* desc_base;
  340. rt_uint32_t length = 0, addr = 0;
  341. rt_uint32_t prod_index = read32(mac_reg_base_addr + RDMA_PROD_INDEX);
  342. if(prod_index == index_flag) //no buff
  343. {
  344. cur_recv_cnt = index_flag;
  345. index_flag = 0x7fffffff;
  346. return 0;
  347. }
  348. else
  349. {
  350. if(prev_recv_cnt == (prod_index & 0xffff)) //no new buff
  351. {
  352. return 0;
  353. }
  354. desc_base = RX_DESC_BASE + rx_index * DMA_DESC_SIZE;
  355. length = read32(desc_base + DMA_DESC_LENGTH_STATUS);
  356. length = (length >> DMA_BUFLENGTH_SHIFT) & DMA_BUFLENGTH_MASK;
  357. addr = read32(desc_base + DMA_DESC_ADDRESS_LO);
  358. /* To cater for the IP headepr alignment the hardware does.
  359. * This would actually not be needed if we don't program
  360. * RBUF_ALIGN_2B
  361. */
  362. //Convert to memory address
  363. addr = addr + eth_recv_no_cache - RECV_DATA_NO_CACHE;
  364. rt_hw_cpu_dcache_invalidate(addr,length);
  365. *packetp = (rt_uint8_t *)(addr + RX_BUF_OFFSET);
  366. rx_index = rx_index + 1;
  367. if(rx_index >= RX_DESCS)
  368. {
  369. rx_index = 0;
  370. }
  371. write32(mac_reg_base_addr + RDMA_CONS_INDEX, cur_recv_cnt);
  372. cur_recv_cnt = cur_recv_cnt + 1;
  373. if(cur_recv_cnt > 0xffff)
  374. {
  375. cur_recv_cnt = 0;
  376. }
  377. prev_recv_cnt = cur_recv_cnt;
  378. return length - RX_BUF_OFFSET;
  379. }
  380. }
  381. static int bcmgenet_gmac_eth_send(rt_uint32_t packet, int length,struct pbuf *p)
  382. {
  383. rt_ubase_t level;
  384. void *desc_base = (TX_DESC_BASE + tx_index * DMA_DESC_SIZE);
  385. pbuf_copy_partial(p, (void*)(packet + tx_index * SEND_CACHE_BUF), p->tot_len, 0);
  386. rt_uint32_t len_stat = length << DMA_BUFLENGTH_SHIFT;
  387. len_stat |= 0x3F << DMA_TX_QTAG_SHIFT;
  388. len_stat |= DMA_TX_APPEND_CRC | DMA_SOP | DMA_EOP;
  389. rt_hw_cpu_dcache_clean((void*)(packet + tx_index * SEND_CACHE_BUF),length);
  390. rt_uint32_t prod_index;
  391. prod_index = read32(mac_reg_base_addr + TDMA_PROD_INDEX);
  392. write32((desc_base + DMA_DESC_ADDRESS_LO), SEND_DATA_NO_CACHE + tx_index * SEND_CACHE_BUF);
  393. write32((desc_base + DMA_DESC_ADDRESS_HI), 0);
  394. write32((desc_base + DMA_DESC_LENGTH_STATUS), len_stat);
  395. tx_index ++;
  396. if(tx_index >= TX_DESCS)
  397. {
  398. tx_index = 0;
  399. }
  400. prod_index = prod_index + 1;
  401. if (prod_index > 0xffff)
  402. {
  403. prod_index = 0;
  404. }
  405. /* Start Transmisson */
  406. write32(mac_reg_base_addr + TDMA_PROD_INDEX, prod_index);
  407. return 0;
  408. }
  409. static void link_task_entry(void *param)
  410. {
  411. struct eth_device *eth_device = (struct eth_device *)param;
  412. RT_ASSERT(eth_device != RT_NULL);
  413. struct rt_eth_dev *dev = &eth_dev;
  414. //start mdio
  415. bcmgenet_mdio_init();
  416. //start timer link
  417. rt_timer_init(&dev->link_timer, "link_timer",
  418. link_irq,
  419. NULL,
  420. 100,
  421. RT_TIMER_FLAG_PERIODIC);
  422. rt_timer_start(&dev->link_timer);
  423. //link wait forever
  424. rt_sem_take(&link_ack, RT_WAITING_FOREVER);
  425. eth_device_linkchange(&eth_dev.parent, RT_TRUE); //link up
  426. rt_timer_stop(&dev->link_timer);
  427. //set mac
  428. // bcmgenet_gmac_write_hwaddr();
  429. bcmgenet_gmac_write_hwaddr();
  430. //check link speed
  431. if ((bcmgenet_mdio_read(1, BCM54213PE_STATUS) & (1 << 10)) || (bcmgenet_mdio_read(1, BCM54213PE_STATUS) & (1 << 11)))
  432. {
  433. link_speed = 1000;
  434. rt_kprintf("Support link mode Speed 1000M\n");
  435. }
  436. else if ((bcmgenet_mdio_read(1, 0x05) & (1 << 7)) || (bcmgenet_mdio_read(1, 0x05) & (1 << 8)) || (bcmgenet_mdio_read(1, 0x05) & (1 << 9)))
  437. {
  438. link_speed = 100;
  439. rt_kprintf("Support link mode Speed 100M\n");
  440. }
  441. else
  442. {
  443. link_speed = 10;
  444. rt_kprintf("Support link mode Speed 10M\n");
  445. }
  446. //Convert to memory address
  447. bcmgenet_gmac_eth_start();
  448. rt_hw_interrupt_install(ETH_IRQ, eth_rx_irq, NULL, "eth_irq");
  449. rt_hw_interrupt_umask(ETH_IRQ);
  450. link_flag = 1;
  451. }
  452. static rt_err_t bcmgenet_eth_init(rt_device_t device)
  453. {
  454. rt_uint32_t ret = 0;
  455. rt_uint32_t hw_reg = 0;
  456. /* Read GENET HW version */
  457. rt_uint8_t major = 0;
  458. hw_reg = read32(mac_reg_base_addr + SYS_REV_CTRL);
  459. major = (hw_reg >> 24) & 0x0f;
  460. if (major != 6)
  461. {
  462. if (major == 5)
  463. major = 4;
  464. else if (major == 0)
  465. major = 1;
  466. rt_kprintf("Uns upported GENETv%d.%d\n", major, (hw_reg >> 16) & 0x0f);
  467. return RT_ERROR;
  468. }
  469. /* set interface */
  470. ret = bcmgenet_interface_set();
  471. if (ret)
  472. {
  473. return ret;
  474. }
  475. /* rbuf clear */
  476. write32(mac_reg_base_addr + SYS_RBUF_FLUSH_CTRL, 0);
  477. /* disable MAC while updating its registers */
  478. write32(mac_reg_base_addr + UMAC_CMD, 0);
  479. /* issue soft reset with (rg)mii loopback to ensure a stable rxclk */
  480. write32(mac_reg_base_addr + UMAC_CMD, CMD_SW_RESET | CMD_LCL_LOOP_EN);
  481. link_thread_tid = rt_thread_create("link", link_task_entry, (void *)device,
  482. LINK_THREAD_STACK_SIZE,
  483. LINK_THREAD_PRIORITY, LINK_THREAD_TIMESLICE);
  484. if (link_thread_tid != RT_NULL)
  485. rt_thread_startup(link_thread_tid);
  486. return RT_EOK;
  487. }
  488. static rt_err_t bcmgenet_eth_control(rt_device_t dev, int cmd, void *args)
  489. {
  490. switch (cmd)
  491. {
  492. case NIOCTL_GADDR:
  493. if (args)
  494. rt_memcpy(args, eth_dev.dev_addr, 6);
  495. else
  496. return -RT_ERROR;
  497. break;
  498. default:
  499. break;
  500. }
  501. return RT_EOK;
  502. }
  503. rt_err_t rt_eth_tx(rt_device_t device, struct pbuf *p)
  504. {
  505. if (link_flag == 1)
  506. {
  507. bcmgenet_gmac_eth_send((rt_uint32_t)eth_send_no_cache, p->tot_len,p);
  508. rt_sem_take(&send_finsh_sem_lock,RT_WAITING_FOREVER);
  509. }
  510. return RT_EOK;
  511. }
  512. struct pbuf *rt_eth_rx(rt_device_t device)
  513. {
  514. int recv_len = 0;
  515. rt_uint8_t* addr_point = RT_NULL;
  516. struct pbuf *pbuf = RT_NULL;
  517. if (link_flag == 1)
  518. {
  519. recv_len = bcmgenet_gmac_eth_recv(&addr_point);
  520. if (recv_len > 0)
  521. {
  522. pbuf = pbuf_alloc(PBUF_LINK, recv_len, PBUF_RAM);
  523. if(pbuf)
  524. rt_memcpy(pbuf->payload, addr_point, recv_len);
  525. }
  526. }
  527. return pbuf;
  528. }
  529. int rt_hw_eth_init(void)
  530. {
  531. rt_uint8_t mac_addr[6];
  532. rt_sem_init(&send_finsh_sem_lock,"send_finsh_sem_lock",TX_DESCS,RT_IPC_FLAG_FIFO);
  533. rt_sem_init(&link_ack, "link_ack", 0, RT_IPC_FLAG_FIFO);
  534. memset(&eth_dev, 0, sizeof(eth_dev));
  535. memset((void *)eth_send_no_cache, 0, DMA_DISC_ADDR_SIZE);
  536. memset((void *)eth_recv_no_cache, 0, DMA_DISC_ADDR_SIZE);
  537. bcm271x_mbox_hardware_get_mac_address(&mac_addr[0]);
  538. eth_dev.iobase = mac_reg_base_addr;
  539. eth_dev.name = "e0";
  540. eth_dev.dev_addr[0] = mac_addr[0];
  541. eth_dev.dev_addr[1] = mac_addr[1];
  542. eth_dev.dev_addr[2] = mac_addr[2];
  543. eth_dev.dev_addr[3] = mac_addr[3];
  544. eth_dev.dev_addr[4] = mac_addr[4];
  545. eth_dev.dev_addr[5] = mac_addr[5];
  546. eth_dev.parent.parent.type = RT_Device_Class_NetIf;
  547. eth_dev.parent.parent.init = bcmgenet_eth_init;
  548. eth_dev.parent.parent.open = RT_NULL;
  549. eth_dev.parent.parent.close = RT_NULL;
  550. eth_dev.parent.parent.read = RT_NULL;
  551. eth_dev.parent.parent.write = RT_NULL;
  552. eth_dev.parent.parent.control = bcmgenet_eth_control;
  553. eth_dev.parent.parent.user_data = RT_NULL;
  554. eth_dev.parent.eth_tx = rt_eth_tx;
  555. eth_dev.parent.eth_rx = rt_eth_rx;
  556. eth_device_init(&(eth_dev.parent), "e0");
  557. eth_device_linkchange(&eth_dev.parent, RT_FALSE); //link down
  558. return 0;
  559. }
  560. INIT_COMPONENT_EXPORT(rt_hw_eth_init);