dma_config.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-01-02 zylx first version
  9. * 2019-01-08 SummerGift clean up the code
  10. * 2020-05-02 whj4674672 support stm32h7 dma1 and dma2
  11. */
  12. #ifndef __DMA_CONFIG_H__
  13. #define __DMA_CONFIG_H__
  14. #include <rtthread.h>
  15. #ifdef __cplusplus
  16. extern "C" {
  17. #endif
  18. /* DMA1 stream0 */
  19. #if defined(BSP_UART2_RX_USING_DMA) && !defined(UART2_RX_DMA_INSTANCE)
  20. #define UART2_DMA_RX_IRQHandler DMA1_Stream0_IRQHandler
  21. #define UART2_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  22. #define UART2_RX_DMA_INSTANCE DMA1_Stream0
  23. #define UART2_RX_DMA_REQUEST DMA_REQUEST_USART2_RX
  24. #define UART2_RX_DMA_IRQ DMA1_Stream0_IRQn
  25. #endif
  26. /* DMA1 stream1 */
  27. #if defined(BSP_UART2_TX_USING_DMA) && !defined(UART2_TX_DMA_INSTANCE)
  28. #define UART2_DMA_TX_IRQHandler DMA1_Stream1_IRQHandler
  29. #define UART2_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  30. #define UART2_TX_DMA_INSTANCE DMA1_Stream1
  31. #define UART2_TX_DMA_REQUEST DMA_REQUEST_USART2_TX
  32. #define UART2_TX_DMA_IRQ DMA1_Stream1_IRQn
  33. #endif
  34. /* DMA1 stream2 */
  35. #if defined(BSP_SPI3_RX_USING_DMA) && !defined(SPI3_RX_DMA_INSTANCE)
  36. #define SPI3_DMA_RX_IRQHandler DMA1_Stream2_IRQHandler
  37. #define SPI3_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  38. #define SPI3_RX_DMA_INSTANCE DMA1_Stream2
  39. #define SPI3_RX_DMA_CHANNEL DMA_CHANNEL_0
  40. #define SPI3_RX_DMA_IRQ DMA1_Stream2_IRQn
  41. #endif
  42. /* DMA1 stream3 */
  43. #if defined(BSP_SPI2_RX_USING_DMA) && !defined(SPI2_RX_DMA_INSTANCE)
  44. #define SPI2_DMA_RX_IRQHandler DMA1_Stream3_IRQHandler
  45. #define SPI2_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  46. #define SPI2_RX_DMA_INSTANCE DMA1_Stream3
  47. #define SPI2_RX_DMA_CHANNEL DMA_CHANNEL_0
  48. #define SPI2_RX_DMA_IRQ DMA1_Stream3_IRQn
  49. #endif
  50. /* DMA1 stream4 */
  51. #if defined(BSP_SPI2_TX_USING_DMA) && !defined(SPI2_TX_DMA_INSTANCE)
  52. #define SPI2_DMA_TX_IRQHandler DMA1_Stream4_IRQHandler
  53. #define SPI2_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  54. #define SPI2_TX_DMA_INSTANCE DMA1_Stream4
  55. #define SPI2_TX_DMA_CHANNEL DMA_CHANNEL_0
  56. #define SPI2_TX_DMA_IRQ DMA1_Stream4_IRQn
  57. #endif
  58. /* DMA1 stream5 */
  59. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_INSTANCE)
  60. #define SPI3_DMA_TX_IRQHandler DMA1_Stream5_IRQHandler
  61. #define SPI3_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  62. #define SPI3_TX_DMA_INSTANCE DMA1_Stream5
  63. #define SPI3_TX_DMA_CHANNEL DMA_CHANNEL_0
  64. #define SPI3_TX_DMA_IRQ DMA1_Stream5_IRQn
  65. #endif
  66. /* DMA1 stream6 */
  67. /* DMA1 stream7 */
  68. #if defined(BSP_SPI3_TX_USING_DMA) && !defined(SPI3_TX_DMA_INSTANCE)
  69. #define SPI3_DMA_TX_IRQHandler DMA1_Stream7_IRQHandler
  70. #define SPI3_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  71. #define SPI3_TX_DMA_INSTANCE DMA1_Stream7
  72. #define SPI3_TX_DMA_CHANNEL DMA_CHANNEL_0
  73. #define SPI3_TX_DMA_IRQ DMA1_Stream7_IRQn
  74. #endif
  75. /* DMA2 stream0 */
  76. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_INSTANCE)
  77. #define SPI1_DMA_RX_IRQHandler DMA2_Stream0_IRQHandler
  78. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  79. #define SPI1_RX_DMA_INSTANCE DMA2_Stream0
  80. #define SPI1_RX_DMA_CHANNEL DMA_CHANNEL_3
  81. #define SPI1_RX_DMA_IRQ DMA2_Stream0_IRQn
  82. #endif
  83. /* DMA2 stream1 */
  84. #if defined(BSP_SPI4_TX_USING_DMA) && !defined(SPI4_TX_DMA_INSTANCE)
  85. #define SPI4_DMA_TX_IRQHandler DMA2_Stream1_IRQHandler
  86. #define SPI4_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  87. #define SPI4_TX_DMA_INSTANCE DMA2_Stream1
  88. #define SPI4_TX_DMA_CHANNEL DMA_CHANNEL_4
  89. #define SPI4_TX_DMA_IRQ DMA2_Stream1_IRQn
  90. #endif
  91. /* DMA2 stream2 */
  92. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_INSTANCE)
  93. #define SPI1_DMA_RX_IRQHandler DMA2_Stream2_IRQHandler
  94. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  95. #define SPI1_RX_DMA_INSTANCE DMA2_Stream2
  96. #define SPI1_RX_DMA_CHANNEL DMA_CHANNEL_3
  97. #define SPI1_RX_DMA_IRQ DMA2_Stream2_IRQn
  98. #endif
  99. /* DMA2 stream3 */
  100. #if defined(BSP_SPI5_RX_USING_DMA) && !defined(SPI5_RX_DMA_INSTANCE)
  101. #define SPI5_DMA_RX_IRQHandler DMA2_Stream3_IRQHandler
  102. #define SPI5_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  103. #define SPI5_RX_DMA_INSTANCE DMA2_Stream3
  104. #define SPI5_RX_DMA_CHANNEL DMA_CHANNEL_2
  105. #define SPI5_RX_DMA_IRQ DMA2_Stream3_IRQn
  106. #endif
  107. /* DMA2 stream4 */
  108. #if defined(BSP_SPI5_TX_USING_DMA) && !defined(SPI5_TX_DMA_INSTANCE)
  109. #define SPI5_DMA_TX_IRQHandler DMA2_Stream4_IRQHandler
  110. #define SPI5_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  111. #define SPI5_TX_DMA_INSTANCE DMA2_Stream4
  112. #define SPI5_TX_DMA_CHANNEL DMA_CHANNEL_2
  113. #define SPI5_TX_DMA_IRQ DMA2_Stream4_IRQn
  114. #endif
  115. /* DMA2 stream5 */
  116. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_INSTANCE)
  117. #define SPI1_DMA_TX_IRQHandler DMA2_Stream5_IRQHandler
  118. #define SPI1_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  119. #define SPI1_TX_DMA_INSTANCE DMA2_Stream5
  120. #define SPI1_TX_DMA_CHANNEL DMA_CHANNEL_3
  121. #define SPI1_TX_DMA_IRQ DMA2_Stream5_IRQn
  122. #endif
  123. /* DMA2 stream6 */
  124. #if defined(BSP_SPI5_TX_USING_DMA) && !defined(SPI5_TX_DMA_INSTANCE)
  125. #define SPI5_DMA_TX_IRQHandler DMA2_Stream6_IRQHandler
  126. #define SPI5_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  127. #define SPI5_TX_DMA_INSTANCE DMA2_Stream6
  128. #define SPI5_TX_DMA_CHANNEL DMA_CHANNEL_7
  129. #define SPI5_TX_DMA_IRQ DMA2_Stream6_IRQn
  130. #endif
  131. /* DMA2 stream7 */
  132. #if defined(BSP_QSPI_USING_DMA) && !defined(QSPI_DMA_INSTANCE)
  133. #define QSPI_DMA_IRQHandler DMA2_Stream7_IRQHandler
  134. #define QSPI_DMA_RCC RCC_AHB1ENR_DMA2EN
  135. #define QSPI_DMA_INSTANCE DMA2_Stream7
  136. #define QSPI_DMA_CHANNEL DMA_CHANNEL_3
  137. #define QSPI_DMA_IRQ DMA2_Stream7_IRQn
  138. #endif
  139. #ifdef __cplusplus
  140. }
  141. #endif
  142. #endif /* __DMA_CONFIG_H__ */