cpuport.c 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020/08/20 zx.chen The T-HEAD RISC-V CPU E906 porting code.
  9. */
  10. #include <rthw.h>
  11. #include <rtthread.h>
  12. #include "cpuport.h"
  13. #ifndef RT_USING_SMP
  14. volatile rt_ubase_t rt_interrupt_from_thread = 0;
  15. volatile rt_ubase_t rt_interrupt_to_thread = 0;
  16. volatile rt_uint32_t rt_thread_switch_interrupt_flag = 0;
  17. #endif
  18. struct rt_hw_stack_frame
  19. {
  20. rt_ubase_t epc; /* epc - epc - program counter */
  21. rt_ubase_t ra; /* x1 - ra - return address for jumps */
  22. rt_ubase_t mstatus; /* - machine status register */
  23. rt_ubase_t gp; /* x3 - gp - global pointer */
  24. rt_ubase_t tp; /* x4 - tp - thread pointer */
  25. rt_ubase_t t0; /* x5 - t0 - temporary register 0 */
  26. rt_ubase_t t1; /* x6 - t1 - temporary register 1 */
  27. rt_ubase_t t2; /* x7 - t2 - temporary register 2 */
  28. rt_ubase_t s0_fp; /* x8 - s0/fp - saved register 0 or frame pointer */
  29. rt_ubase_t s1; /* x9 - s1 - saved register 1 */
  30. rt_ubase_t a0; /* x10 - a0 - return value or function argument 0 */
  31. rt_ubase_t a1; /* x11 - a1 - return value or function argument 1 */
  32. rt_ubase_t a2; /* x12 - a2 - function argument 2 */
  33. rt_ubase_t a3; /* x13 - a3 - function argument 3 */
  34. rt_ubase_t a4; /* x14 - a4 - function argument 4 */
  35. rt_ubase_t a5; /* x15 - a5 - function argument 5 */
  36. rt_ubase_t a6; /* x16 - a6 - function argument 6 */
  37. rt_ubase_t a7; /* x17 - s7 - function argument 7 */
  38. rt_ubase_t s2; /* x18 - s2 - saved register 2 */
  39. rt_ubase_t s3; /* x19 - s3 - saved register 3 */
  40. rt_ubase_t s4; /* x20 - s4 - saved register 4 */
  41. rt_ubase_t s5; /* x21 - s5 - saved register 5 */
  42. rt_ubase_t s6; /* x22 - s6 - saved register 6 */
  43. rt_ubase_t s7; /* x23 - s7 - saved register 7 */
  44. rt_ubase_t s8; /* x24 - s8 - saved register 8 */
  45. rt_ubase_t s9; /* x25 - s9 - saved register 9 */
  46. rt_ubase_t s10; /* x26 - s10 - saved register 10 */
  47. rt_ubase_t s11; /* x27 - s11 - saved register 11 */
  48. rt_ubase_t t3; /* x28 - t3 - temporary register 3 */
  49. rt_ubase_t t4; /* x29 - t4 - temporary register 4 */
  50. rt_ubase_t t5; /* x30 - t5 - temporary register 5 */
  51. rt_ubase_t t6; /* x31 - t6 - temporary register 6 */
  52. #ifdef ARCH_RISCV_FPU
  53. rv_floatreg_t f0; /* f0 */
  54. rv_floatreg_t f1; /* f1 */
  55. rv_floatreg_t f2; /* f2 */
  56. rv_floatreg_t f3; /* f3 */
  57. rv_floatreg_t f4; /* f4 */
  58. rv_floatreg_t f5; /* f5 */
  59. rv_floatreg_t f6; /* f6 */
  60. rv_floatreg_t f7; /* f7 */
  61. rv_floatreg_t f8; /* f8 */
  62. rv_floatreg_t f9; /* f9 */
  63. rv_floatreg_t f10; /* f10 */
  64. rv_floatreg_t f11; /* f11 */
  65. rv_floatreg_t f12; /* f12 */
  66. rv_floatreg_t f13; /* f13 */
  67. rv_floatreg_t f14; /* f14 */
  68. rv_floatreg_t f15; /* f15 */
  69. rv_floatreg_t f16; /* f16 */
  70. rv_floatreg_t f17; /* f17 */
  71. rv_floatreg_t f18; /* f18 */
  72. rv_floatreg_t f19; /* f19 */
  73. rv_floatreg_t f20; /* f20 */
  74. rv_floatreg_t f21; /* f21 */
  75. rv_floatreg_t f22; /* f22 */
  76. rv_floatreg_t f23; /* f23 */
  77. rv_floatreg_t f24; /* f24 */
  78. rv_floatreg_t f25; /* f25 */
  79. rv_floatreg_t f26; /* f26 */
  80. rv_floatreg_t f27; /* f27 */
  81. rv_floatreg_t f28; /* f28 */
  82. rv_floatreg_t f29; /* f29 */
  83. rv_floatreg_t f30; /* f30 */
  84. rv_floatreg_t f31; /* f31 */
  85. #endif
  86. };
  87. /**
  88. * This function will initialize thread stack
  89. *
  90. * @param tentry the entry of thread
  91. * @param parameter the parameter of entry
  92. * @param stack_addr the beginning stack address
  93. * @param texit the function will be called when thread exit
  94. *
  95. * @return stack address
  96. */
  97. rt_uint8_t *rt_hw_stack_init(void *tentry,
  98. void *parameter,
  99. rt_uint8_t *stack_addr,
  100. void *texit)
  101. {
  102. struct rt_hw_stack_frame *frame;
  103. rt_uint8_t *stk;
  104. int i;
  105. stk = stack_addr + sizeof(rt_ubase_t);
  106. stk = (rt_uint8_t *)RT_ALIGN_DOWN((rt_ubase_t)stk, REGBYTES);
  107. stk -= sizeof(struct rt_hw_stack_frame);
  108. frame = (struct rt_hw_stack_frame *)stk;
  109. for (i = 0; i < sizeof(struct rt_hw_stack_frame) / sizeof(rt_ubase_t); i++)
  110. {
  111. ((rt_ubase_t *)frame)[i] = 0xdeadbeef;
  112. }
  113. frame->ra = (rt_ubase_t)texit;
  114. frame->a0 = (rt_ubase_t)parameter;
  115. frame->epc = (rt_ubase_t)tentry;
  116. /* force to machine mode(MPP=11) and set MPIE to 1 */
  117. frame->mstatus = 0x00007880;
  118. return stk;
  119. }
  120. /**
  121. * This function will disable global interrupt
  122. *
  123. * @param none
  124. *
  125. * @return zero
  126. */
  127. rt_base_t rt_hw_interrupt_disable(void)
  128. {
  129. __asm volatile("csrc mstatus, 8");
  130. return 0;
  131. }
  132. /**
  133. * This function will ennable global interrupt
  134. *
  135. * @param level not used
  136. *
  137. * @return none
  138. */
  139. void rt_hw_interrupt_enable(rt_base_t level)
  140. {
  141. __asm volatile("csrs mstatus, 8");
  142. }
  143. /** shutdown CPU */
  144. RT_WEAK void rt_hw_cpu_shutdown()
  145. {
  146. rt_uint32_t level;
  147. rt_kprintf("shutdown...\n");
  148. level = rt_hw_interrupt_disable();
  149. while (level)
  150. {
  151. RT_ASSERT(0);
  152. }
  153. }