drv_eth_fire.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120
  1. /*
  2. * File : application.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2017-06-08 tanek first implementation
  13. */
  14. #include <rtthread.h>
  15. #include "board.h"
  16. #include <rtdevice.h>
  17. #ifdef RT_USING_FINSH
  18. #include <finsh.h>
  19. #endif
  20. #include "fsl_enet.h"
  21. #include "fsl_gpio.h"
  22. #include "fsl_iomuxc.h"
  23. #include "fsl_phy_fire.h"
  24. #include "fsl_cache.h"
  25. #ifdef RT_USING_LWIP
  26. #include <netif/ethernetif.h>
  27. #include "lwipopts.h"
  28. #define ENET_RXBD_NUM (4)
  29. #define ENET_TXBD_NUM (4)
  30. #define ENET_RXBUFF_SIZE (ENET_FRAME_MAX_FRAMELEN)
  31. #define ENET_TXBUFF_SIZE (ENET_FRAME_MAX_FRAMELEN)
  32. #define PHY_ADDRESS 0x00u
  33. /* debug option */
  34. //#define ETH_RX_DUMP
  35. //#define ETH_TX_DUMP
  36. #define DBG_ENABLE
  37. #define DBG_SECTION_NAME "[ETH]"
  38. #define DBG_COLOR
  39. #define DBG_LEVEL DBG_LOG
  40. #include <rtdbg.h>
  41. #define MAX_ADDR_LEN 6
  42. struct rt_imxrt_eth
  43. {
  44. /* inherit from ethernet device */
  45. struct eth_device parent;
  46. enet_handle_t enet_handle;
  47. ENET_Type *enet_base;
  48. enet_data_error_stats_t error_statistic;
  49. rt_uint8_t dev_addr[MAX_ADDR_LEN]; /* hw address */
  50. rt_bool_t tx_is_waiting;
  51. struct rt_semaphore tx_wait;
  52. enet_mii_speed_t speed;
  53. enet_mii_duplex_t duplex;
  54. };
  55. ALIGN(ENET_BUFF_ALIGNMENT) enet_tx_bd_struct_t g_txBuffDescrip[ENET_TXBD_NUM] SECTION("NonCacheable");
  56. ALIGN(ENET_BUFF_ALIGNMENT) rt_uint8_t g_txDataBuff[ENET_TXBD_NUM][RT_ALIGN(ENET_TXBUFF_SIZE, ENET_BUFF_ALIGNMENT)];
  57. ALIGN(ENET_BUFF_ALIGNMENT) enet_rx_bd_struct_t g_rxBuffDescrip[ENET_RXBD_NUM] SECTION("NonCacheable");
  58. ALIGN(ENET_BUFF_ALIGNMENT) rt_uint8_t g_rxDataBuff[ENET_RXBD_NUM][RT_ALIGN(ENET_RXBUFF_SIZE, ENET_BUFF_ALIGNMENT)];
  59. static struct rt_imxrt_eth imxrt_eth_device;
  60. void _enet_rx_callback(struct rt_imxrt_eth *eth)
  61. {
  62. rt_err_t result;
  63. ENET_DisableInterrupts(eth->enet_base, kENET_RxFrameInterrupt);
  64. result = eth_device_ready(&(eth->parent));
  65. if (result != RT_EOK)
  66. rt_kprintf("RX err =%d\n", result);
  67. }
  68. void _enet_tx_callback(struct rt_imxrt_eth *eth)
  69. {
  70. if (eth->tx_is_waiting == RT_TRUE)
  71. {
  72. eth->tx_is_waiting = RT_FALSE;
  73. rt_sem_release(&eth->tx_wait);
  74. }
  75. }
  76. void _enet_callback(ENET_Type *base, enet_handle_t *handle, enet_event_t event, void *userData)
  77. {
  78. switch (event)
  79. {
  80. case kENET_RxEvent:
  81. _enet_rx_callback((struct rt_imxrt_eth *)userData);
  82. break;
  83. case kENET_TxEvent:
  84. _enet_tx_callback((struct rt_imxrt_eth *)userData);
  85. break;
  86. case kENET_ErrEvent:
  87. //rt_kprintf("kENET_ErrEvent\n");
  88. break;
  89. case kENET_WakeUpEvent:
  90. //rt_kprintf("kENET_WakeUpEvent\n");
  91. break;
  92. case kENET_TimeStampEvent:
  93. //rt_kprintf("kENET_TimeStampEvent\n");
  94. break;
  95. case kENET_TimeStampAvailEvent:
  96. //rt_kprintf("kENET_TimeStampAvailEvent \n");
  97. break;
  98. default:
  99. //rt_kprintf("unknow error\n");
  100. break;
  101. }
  102. }
  103. static void _enet_io_init(void)
  104. {
  105. CLOCK_EnableClock(kCLOCK_Iomuxc); /* iomuxc clock (iomuxc_clk_enable): 0x03u */
  106. IOMUXC_SetPinMux(
  107. IOMUXC_GPIO_AD_B0_09_GPIO1_IO09, /* GPIO_AD_B0_09 is configured as GPIO1_IO09 */
  108. 0U); /* Software Input On Field: Input Path is determined by functionality */
  109. IOMUXC_SetPinMux(
  110. IOMUXC_GPIO_AD_B0_10_GPIO1_IO10, /* GPIO_AD_B0_10 is configured as GPIO1_IO10 */
  111. 0U); /* Software Input On Field: Input Path is determined by functionality */
  112. IOMUXC_SetPinMux(
  113. IOMUXC_GPIO_AD_B0_12_LPUART1_TX, /* GPIO_AD_B0_12 is configured as LPUART1_TX */
  114. 0U); /* Software Input On Field: Input Path is determined by functionality */
  115. IOMUXC_SetPinMux(
  116. IOMUXC_GPIO_AD_B0_13_LPUART1_RX, /* GPIO_AD_B0_13 is configured as LPUART1_RX */
  117. 0U); /* Software Input On Field: Input Path is determined by functionality */
  118. IOMUXC_SetPinMux(
  119. IOMUXC_GPIO_B1_04_ENET_RX_DATA00, /* GPIO_B1_04 is configured as ENET_RX_DATA00 */
  120. 0U); /* Software Input On Field: Input Path is determined by functionality */
  121. IOMUXC_SetPinMux(
  122. IOMUXC_GPIO_B1_05_ENET_RX_DATA01, /* GPIO_B1_05 is configured as ENET_RX_DATA01 */
  123. 0U); /* Software Input On Field: Input Path is determined by functionality */
  124. IOMUXC_SetPinMux(
  125. IOMUXC_GPIO_B1_06_ENET_RX_EN, /* GPIO_B1_06 is configured as ENET_RX_EN */
  126. 0U); /* Software Input On Field: Input Path is determined by functionality */
  127. IOMUXC_SetPinMux(
  128. IOMUXC_GPIO_B1_07_ENET_TX_DATA00, /* GPIO_B1_07 is configured as ENET_TX_DATA00 */
  129. 0U); /* Software Input On Field: Input Path is determined by functionality */
  130. IOMUXC_SetPinMux(
  131. IOMUXC_GPIO_B1_08_ENET_TX_DATA01, /* GPIO_B1_08 is configured as ENET_TX_DATA01 */
  132. 0U); /* Software Input On Field: Input Path is determined by functionality */
  133. IOMUXC_SetPinMux(
  134. IOMUXC_GPIO_B1_09_ENET_TX_EN, /* GPIO_B1_09 is configured as ENET_TX_EN */
  135. 0U); /* Software Input On Field: Input Path is determined by functionality */
  136. IOMUXC_SetPinMux(
  137. IOMUXC_GPIO_B1_10_ENET_REF_CLK, /* GPIO_B1_10 is configured as ENET_REF_CLK */
  138. 1U); /* Software Input On Field: Force input path of pad GPIO_B1_10 */
  139. IOMUXC_SetPinMux(
  140. IOMUXC_GPIO_B1_11_ENET_RX_ER, /* GPIO_B1_11 is configured as ENET_RX_ER */
  141. 0U); /* Software Input On Field: Input Path is determined by functionality */
  142. IOMUXC_SetPinMux(
  143. IOMUXC_GPIO_AD_B1_04_ENET_MDC, /* GPIO_EMC_40 is configured as ENET_MDC */
  144. 0U); /* Software Input On Field: Input Path is determined by functionality */
  145. IOMUXC_SetPinMux(
  146. IOMUXC_GPIO_B1_15_ENET_MDIO, /* GPIO_EMC_41 is configured as ENET_MDIO */
  147. 0U); /* Software Input On Field: Input Path is determined by functionality */
  148. IOMUXC_SetPinConfig(
  149. IOMUXC_GPIO_AD_B0_09_GPIO1_IO09, /* GPIO_AD_B0_09 PAD functional properties : */
  150. 0xB0A9u); /* Slew Rate Field: Fast Slew Rate
  151. Drive Strength Field: R0/5
  152. Speed Field: medium(100MHz)
  153. Open Drain Enable Field: Open Drain Disabled
  154. Pull / Keep Enable Field: Pull/Keeper Enabled
  155. Pull / Keep Select Field: Pull
  156. Pull Up / Down Config. Field: 100K Ohm Pull Up
  157. Hyst. Enable Field: Hysteresis Disabled */
  158. IOMUXC_SetPinConfig(
  159. IOMUXC_GPIO_AD_B0_10_GPIO1_IO10, /* GPIO_AD_B0_10 PAD functional properties : */
  160. 0xB0A9u); /* Slew Rate Field: Fast Slew Rate
  161. Drive Strength Field: R0/5
  162. Speed Field: medium(100MHz)
  163. Open Drain Enable Field: Open Drain Disabled
  164. Pull / Keep Enable Field: Pull/Keeper Enabled
  165. Pull / Keep Select Field: Pull
  166. Pull Up / Down Config. Field: 100K Ohm Pull Up
  167. Hyst. Enable Field: Hysteresis Disabled */
  168. IOMUXC_SetPinConfig(
  169. IOMUXC_GPIO_AD_B0_12_LPUART1_TX, /* GPIO_AD_B0_12 PAD functional properties : */
  170. 0x10B0u); /* Slew Rate Field: Slow Slew Rate
  171. Drive Strength Field: R0/6
  172. Speed Field: medium(100MHz)
  173. Open Drain Enable Field: Open Drain Disabled
  174. Pull / Keep Enable Field: Pull/Keeper Enabled
  175. Pull / Keep Select Field: Keeper
  176. Pull Up / Down Config. Field: 100K Ohm Pull Down
  177. Hyst. Enable Field: Hysteresis Disabled */
  178. IOMUXC_SetPinConfig(
  179. IOMUXC_GPIO_AD_B0_13_LPUART1_RX, /* GPIO_AD_B0_13 PAD functional properties : */
  180. 0x10B0u); /* Slew Rate Field: Slow Slew Rate
  181. Drive Strength Field: R0/6
  182. Speed Field: medium(100MHz)
  183. Open Drain Enable Field: Open Drain Disabled
  184. Pull / Keep Enable Field: Pull/Keeper Enabled
  185. Pull / Keep Select Field: Keeper
  186. Pull Up / Down Config. Field: 100K Ohm Pull Down
  187. Hyst. Enable Field: Hysteresis Disabled */
  188. IOMUXC_SetPinConfig(
  189. IOMUXC_GPIO_B1_04_ENET_RX_DATA00, /* GPIO_B1_04 PAD functional properties : */
  190. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  191. Drive Strength Field: R0/5
  192. Speed Field: max(200MHz)
  193. Open Drain Enable Field: Open Drain Disabled
  194. Pull / Keep Enable Field: Pull/Keeper Enabled
  195. Pull / Keep Select Field: Pull
  196. Pull Up / Down Config. Field: 100K Ohm Pull Up
  197. Hyst. Enable Field: Hysteresis Disabled */
  198. IOMUXC_SetPinConfig(
  199. IOMUXC_GPIO_B1_05_ENET_RX_DATA01, /* GPIO_B1_05 PAD functional properties : */
  200. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  201. Drive Strength Field: R0/5
  202. Speed Field: max(200MHz)
  203. Open Drain Enable Field: Open Drain Disabled
  204. Pull / Keep Enable Field: Pull/Keeper Enabled
  205. Pull / Keep Select Field: Pull
  206. Pull Up / Down Config. Field: 100K Ohm Pull Up
  207. Hyst. Enable Field: Hysteresis Disabled */
  208. IOMUXC_SetPinConfig(
  209. IOMUXC_GPIO_B1_06_ENET_RX_EN, /* GPIO_B1_06 PAD functional properties : */
  210. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  211. Drive Strength Field: R0/5
  212. Speed Field: max(200MHz)
  213. Open Drain Enable Field: Open Drain Disabled
  214. Pull / Keep Enable Field: Pull/Keeper Enabled
  215. Pull / Keep Select Field: Pull
  216. Pull Up / Down Config. Field: 100K Ohm Pull Up
  217. Hyst. Enable Field: Hysteresis Disabled */
  218. IOMUXC_SetPinConfig(
  219. IOMUXC_GPIO_B1_07_ENET_TX_DATA00, /* GPIO_B1_07 PAD functional properties : */
  220. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  221. Drive Strength Field: R0/5
  222. Speed Field: max(200MHz)
  223. Open Drain Enable Field: Open Drain Disabled
  224. Pull / Keep Enable Field: Pull/Keeper Enabled
  225. Pull / Keep Select Field: Pull
  226. Pull Up / Down Config. Field: 100K Ohm Pull Up
  227. Hyst. Enable Field: Hysteresis Disabled */
  228. IOMUXC_SetPinConfig(
  229. IOMUXC_GPIO_B1_08_ENET_TX_DATA01, /* GPIO_B1_08 PAD functional properties : */
  230. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  231. Drive Strength Field: R0/5
  232. Speed Field: max(200MHz)
  233. Open Drain Enable Field: Open Drain Disabled
  234. Pull / Keep Enable Field: Pull/Keeper Enabled
  235. Pull / Keep Select Field: Pull
  236. Pull Up / Down Config. Field: 100K Ohm Pull Up
  237. Hyst. Enable Field: Hysteresis Disabled */
  238. IOMUXC_SetPinConfig(
  239. IOMUXC_GPIO_B1_09_ENET_TX_EN, /* GPIO_B1_09 PAD functional properties : */
  240. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  241. Drive Strength Field: R0/5
  242. Speed Field: max(200MHz)
  243. Open Drain Enable Field: Open Drain Disabled
  244. Pull / Keep Enable Field: Pull/Keeper Enabled
  245. Pull / Keep Select Field: Pull
  246. Pull Up / Down Config. Field: 100K Ohm Pull Up
  247. Hyst. Enable Field: Hysteresis Disabled */
  248. IOMUXC_SetPinConfig(
  249. IOMUXC_GPIO_B1_10_ENET_REF_CLK, /* GPIO_B1_10 PAD functional properties : */
  250. 0x31u); /* Slew Rate Field: Fast Slew Rate
  251. Drive Strength Field: R0/6
  252. Speed Field: low(50MHz)
  253. Open Drain Enable Field: Open Drain Disabled
  254. Pull / Keep Enable Field: Pull/Keeper Disabled
  255. Pull / Keep Select Field: Keeper
  256. Pull Up / Down Config. Field: 100K Ohm Pull Down
  257. Hyst. Enable Field: Hysteresis Disabled */
  258. IOMUXC_SetPinConfig(
  259. IOMUXC_GPIO_B1_11_ENET_RX_ER, /* GPIO_B1_11 PAD functional properties : */
  260. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  261. Drive Strength Field: R0/5
  262. Speed Field: max(200MHz)
  263. Open Drain Enable Field: Open Drain Disabled
  264. Pull / Keep Enable Field: Pull/Keeper Enabled
  265. Pull / Keep Select Field: Pull
  266. Pull Up / Down Config. Field: 100K Ohm Pull Up
  267. Hyst. Enable Field: Hysteresis Disabled */
  268. IOMUXC_SetPinConfig(
  269. IOMUXC_GPIO_AD_B1_04_ENET_MDC, /* GPIO_EMC_40 PAD functional properties : */
  270. 0xB0E9u); /* Slew Rate Field: Fast Slew Rate
  271. Drive Strength Field: R0/5
  272. Speed Field: max(200MHz)
  273. Open Drain Enable Field: Open Drain Disabled
  274. Pull / Keep Enable Field: Pull/Keeper Enabled
  275. Pull / Keep Select Field: Pull
  276. Pull Up / Down Config. Field: 100K Ohm Pull Up
  277. Hyst. Enable Field: Hysteresis Disabled */
  278. IOMUXC_SetPinConfig(
  279. IOMUXC_GPIO_B1_15_ENET_MDIO, /* GPIO_EMC_41 PAD functional properties : */
  280. 0xB829u); /* Slew Rate Field: Fast Slew Rate
  281. Drive Strength Field: R0/5
  282. Speed Field: low(50MHz)
  283. Open Drain Enable Field: Open Drain Enabled
  284. Pull / Keep Enable Field: Pull/Keeper Enabled
  285. Pull / Keep Select Field: Pull
  286. Pull Up / Down Config. Field: 100K Ohm Pull Up
  287. Hyst. Enable Field: Hysteresis Disabled */
  288. }
  289. static void _enet_clk_init(void)
  290. {
  291. const clock_enet_pll_config_t config = {true, false, 1};
  292. CLOCK_InitEnetPll(&config);
  293. IOMUXC_EnableMode(IOMUXC_GPR, kIOMUXC_GPR_ENET1TxClkOutputDir, true);
  294. }
  295. static void _delay(void)
  296. {
  297. volatile int i = 1000000;
  298. while (i--)
  299. i = i;
  300. }
  301. static void _enet_phy_reset_by_gpio(void)
  302. {
  303. gpio_pin_config_t gpio_config = {kGPIO_DigitalOutput, 0, kGPIO_NoIntmode};
  304. GPIO_PinInit(GPIO1, 9, &gpio_config);
  305. GPIO_PinInit(GPIO1, 10, &gpio_config);
  306. /* pull up the ENET_INT before RESET. */
  307. GPIO_WritePinOutput(GPIO1, 10, 1);
  308. GPIO_WritePinOutput(GPIO1, 9, 0);
  309. _delay();
  310. GPIO_WritePinOutput(GPIO1, 9, 1);
  311. }
  312. static void _enet_config(void)
  313. {
  314. enet_config_t config;
  315. uint32_t sysClock;
  316. /* prepare the buffer configuration. */
  317. enet_buffer_config_t buffConfig =
  318. {
  319. ENET_RXBD_NUM,
  320. ENET_TXBD_NUM,
  321. SDK_SIZEALIGN(ENET_RXBUFF_SIZE, ENET_BUFF_ALIGNMENT),
  322. SDK_SIZEALIGN(ENET_TXBUFF_SIZE, ENET_BUFF_ALIGNMENT),
  323. &g_rxBuffDescrip[0],
  324. &g_txBuffDescrip[0],
  325. &g_rxDataBuff[0][0],
  326. &g_txDataBuff[0][0],
  327. };
  328. /* Get default configuration. */
  329. /*
  330. * config.miiMode = kENET_RmiiMode;
  331. * config.miiSpeed = kENET_MiiSpeed100M;
  332. * config.miiDuplex = kENET_MiiFullDuplex;
  333. * config.rxMaxFrameLen = ENET_FRAME_MAX_FRAMELEN;
  334. */
  335. ENET_GetDefaultConfig(&config);
  336. config.interrupt = kENET_TxFrameInterrupt | kENET_RxFrameInterrupt;
  337. //config.interrupt = 0xFFFFFFFF;
  338. config.miiSpeed = imxrt_eth_device.speed;
  339. config.miiDuplex = imxrt_eth_device.duplex;
  340. /* Set SMI to get PHY link status. */
  341. sysClock = CLOCK_GetFreq(kCLOCK_AhbClk);
  342. dbg_log(DBG_LOG, "deinit\n");
  343. ENET_Deinit(imxrt_eth_device.enet_base);
  344. dbg_log(DBG_LOG, "init\n");
  345. ENET_Init(imxrt_eth_device.enet_base, &imxrt_eth_device.enet_handle, &config, &buffConfig, &imxrt_eth_device.dev_addr[0], sysClock);
  346. dbg_log(DBG_LOG, "set call back\n");
  347. ENET_SetCallback(&imxrt_eth_device.enet_handle, _enet_callback, &imxrt_eth_device);
  348. dbg_log(DBG_LOG, "active read\n");
  349. ENET_ActiveRead(imxrt_eth_device.enet_base);
  350. }
  351. #if defined(ETH_RX_DUMP) || defined(ETH_TX_DUMP)
  352. static void packet_dump(const char *msg, const struct pbuf *p)
  353. {
  354. const struct pbuf *q;
  355. rt_uint32_t i, j;
  356. rt_uint8_t *ptr;
  357. rt_kprintf("%s %d byte\n", msg, p->tot_len);
  358. i = 0;
  359. for (q = p; q != RT_NULL; q = q->next)
  360. {
  361. ptr = q->payload;
  362. for (j = 0; j < q->len; j++)
  363. {
  364. if ((i % 8) == 0)
  365. {
  366. rt_kprintf(" ");
  367. }
  368. if ((i % 16) == 0)
  369. {
  370. rt_kprintf("\r\n");
  371. }
  372. rt_kprintf("%02x ", *ptr);
  373. i++;
  374. ptr++;
  375. }
  376. }
  377. rt_kprintf("\n\n");
  378. }
  379. #else
  380. #define packet_dump(...)
  381. #endif /* dump */
  382. /* initialize the interface */
  383. static rt_err_t rt_imxrt_eth_init(rt_device_t dev)
  384. {
  385. dbg_log(DBG_LOG, "rt_imxrt_eth_init...\n");
  386. _enet_config();
  387. return RT_EOK;
  388. }
  389. static rt_err_t rt_imxrt_eth_open(rt_device_t dev, rt_uint16_t oflag)
  390. {
  391. dbg_log(DBG_LOG, "rt_imxrt_eth_open...\n");
  392. return RT_EOK;
  393. }
  394. static rt_err_t rt_imxrt_eth_close(rt_device_t dev)
  395. {
  396. dbg_log(DBG_LOG, "rt_imxrt_eth_close...\n");
  397. return RT_EOK;
  398. }
  399. static rt_size_t rt_imxrt_eth_read(rt_device_t dev, rt_off_t pos, void *buffer, rt_size_t size)
  400. {
  401. dbg_log(DBG_LOG, "rt_imxrt_eth_read...\n");
  402. rt_set_errno(-RT_ENOSYS);
  403. return 0;
  404. }
  405. static rt_size_t rt_imxrt_eth_write(rt_device_t dev, rt_off_t pos, const void *buffer, rt_size_t size)
  406. {
  407. dbg_log(DBG_LOG, "rt_imxrt_eth_write...\n");
  408. rt_set_errno(-RT_ENOSYS);
  409. return 0;
  410. }
  411. static rt_err_t rt_imxrt_eth_control(rt_device_t dev, int cmd, void *args)
  412. {
  413. dbg_log(DBG_LOG, "rt_imxrt_eth_control...\n");
  414. switch (cmd)
  415. {
  416. case NIOCTL_GADDR:
  417. /* get mac address */
  418. if (args) rt_memcpy(args, imxrt_eth_device.dev_addr, 6);
  419. else return -RT_ERROR;
  420. break;
  421. default :
  422. break;
  423. }
  424. return RT_EOK;
  425. }
  426. static void _ENET_ActiveSend(ENET_Type *base, uint32_t ringId)
  427. {
  428. assert(ringId < FSL_FEATURE_ENET_QUEUE);
  429. switch (ringId)
  430. {
  431. case 0:
  432. base->TDAR = ENET_TDAR_TDAR_MASK;
  433. break;
  434. #if FSL_FEATURE_ENET_QUEUE > 1
  435. case kENET_Ring1:
  436. base->TDAR1 = ENET_TDAR1_TDAR_MASK;
  437. break;
  438. case kENET_Ring2:
  439. base->TDAR2 = ENET_TDAR2_TDAR_MASK;
  440. break;
  441. #endif /* FSL_FEATURE_ENET_QUEUE > 1 */
  442. default:
  443. base->TDAR = ENET_TDAR_TDAR_MASK;
  444. break;
  445. }
  446. }
  447. static status_t _ENET_SendFrame(ENET_Type *base, enet_handle_t *handle, const uint8_t *data, uint32_t length)
  448. {
  449. assert(handle);
  450. assert(data);
  451. volatile enet_tx_bd_struct_t *curBuffDescrip;
  452. uint32_t len = 0;
  453. uint32_t sizeleft = 0;
  454. uint32_t address;
  455. /* Check the frame length. */
  456. if (length > ENET_FRAME_MAX_FRAMELEN)
  457. {
  458. return kStatus_ENET_TxFrameOverLen;
  459. }
  460. /* Check if the transmit buffer is ready. */
  461. curBuffDescrip = handle->txBdCurrent[0];
  462. if (curBuffDescrip->control & ENET_BUFFDESCRIPTOR_TX_READY_MASK)
  463. {
  464. return kStatus_ENET_TxFrameBusy;
  465. }
  466. #ifdef ENET_ENHANCEDBUFFERDESCRIPTOR_MODE
  467. bool isPtpEventMessage = false;
  468. /* Check PTP message with the PTP header. */
  469. isPtpEventMessage = ENET_Ptp1588ParseFrame(data, NULL, true);
  470. #endif /* ENET_ENHANCEDBUFFERDESCRIPTOR_MODE */
  471. /* One transmit buffer is enough for one frame. */
  472. if (handle->txBuffSizeAlign[0] >= length)
  473. {
  474. /* Copy data to the buffer for uDMA transfer. */
  475. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  476. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  477. #else
  478. address = (uint32_t)curBuffDescrip->buffer;
  479. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  480. pbuf_copy_partial((const struct pbuf *)data, (void *)address, length, 0);
  481. /* Set data length. */
  482. curBuffDescrip->length = length;
  483. #ifdef ENET_ENHANCEDBUFFERDESCRIPTOR_MODE
  484. /* For enable the timestamp. */
  485. if (isPtpEventMessage)
  486. {
  487. curBuffDescrip->controlExtend1 |= ENET_BUFFDESCRIPTOR_TX_TIMESTAMP_MASK;
  488. }
  489. else
  490. {
  491. curBuffDescrip->controlExtend1 &= ~ENET_BUFFDESCRIPTOR_TX_TIMESTAMP_MASK;
  492. }
  493. #endif /* ENET_ENHANCEDBUFFERDESCRIPTOR_MODE */
  494. curBuffDescrip->control |= (ENET_BUFFDESCRIPTOR_TX_READY_MASK | ENET_BUFFDESCRIPTOR_TX_LAST_MASK);
  495. /* Increase the buffer descriptor address. */
  496. if (curBuffDescrip->control & ENET_BUFFDESCRIPTOR_TX_WRAP_MASK)
  497. {
  498. handle->txBdCurrent[0] = handle->txBdBase[0];
  499. }
  500. else
  501. {
  502. handle->txBdCurrent[0]++;
  503. }
  504. #if defined(FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL) && FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL
  505. /* Add the cache clean maintain. */
  506. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  507. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  508. #else
  509. address = (uint32_t)curBuffDescrip->buffer;
  510. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  511. DCACHE_CleanByRange(address, length);
  512. #endif /* FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL */
  513. /* Active the transmit buffer descriptor. */
  514. _ENET_ActiveSend(base, 0);
  515. return kStatus_Success;
  516. }
  517. else
  518. {
  519. /* One frame requires more than one transmit buffers. */
  520. do
  521. {
  522. #ifdef ENET_ENHANCEDBUFFERDESCRIPTOR_MODE
  523. /* For enable the timestamp. */
  524. if (isPtpEventMessage)
  525. {
  526. curBuffDescrip->controlExtend1 |= ENET_BUFFDESCRIPTOR_TX_TIMESTAMP_MASK;
  527. }
  528. else
  529. {
  530. curBuffDescrip->controlExtend1 &= ~ENET_BUFFDESCRIPTOR_TX_TIMESTAMP_MASK;
  531. }
  532. #endif /* ENET_ENHANCEDBUFFERDESCRIPTOR_MODE */
  533. /* Increase the buffer descriptor address. */
  534. if (curBuffDescrip->control & ENET_BUFFDESCRIPTOR_TX_WRAP_MASK)
  535. {
  536. handle->txBdCurrent[0] = handle->txBdBase[0];
  537. }
  538. else
  539. {
  540. handle->txBdCurrent[0]++;
  541. }
  542. /* update the size left to be transmit. */
  543. sizeleft = length - len;
  544. if (sizeleft > handle->txBuffSizeAlign[0])
  545. {
  546. /* Data copy. */
  547. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  548. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  549. #else
  550. address = (uint32_t)curBuffDescrip->buffer;
  551. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  552. memcpy((void *)address, data + len, handle->txBuffSizeAlign[0]);
  553. /* Data length update. */
  554. curBuffDescrip->length = handle->txBuffSizeAlign[0];
  555. len += handle->txBuffSizeAlign[0];
  556. /* Sets the control flag. */
  557. curBuffDescrip->control &= ~ENET_BUFFDESCRIPTOR_TX_LAST_MASK;
  558. curBuffDescrip->control |= ENET_BUFFDESCRIPTOR_TX_READY_MASK;
  559. /* Active the transmit buffer descriptor*/
  560. _ENET_ActiveSend(base, 0);
  561. }
  562. else
  563. {
  564. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  565. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  566. #else
  567. address = (uint32_t)curBuffDescrip->buffer;
  568. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  569. memcpy((void *)address, data + len, sizeleft);
  570. curBuffDescrip->length = sizeleft;
  571. /* Set Last buffer wrap flag. */
  572. curBuffDescrip->control |= ENET_BUFFDESCRIPTOR_TX_READY_MASK | ENET_BUFFDESCRIPTOR_TX_LAST_MASK;
  573. #if defined(FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL) && FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL
  574. /* Add the cache clean maintain. */
  575. #if defined(FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET) && FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET
  576. address = MEMORY_ConvertMemoryMapAddress((uint32_t)curBuffDescrip->buffer,kMEMORY_DMA2Local);
  577. #else
  578. address = (uint32_t)curBuffDescrip->buffer;
  579. #endif /* FSL_FEATURE_MEMORY_HAS_ADDRESS_OFFSET */
  580. DCACHE_CleanByRange(address, handle->txBuffSizeAlign[0]);
  581. #endif /* FSL_SDK_ENABLE_DRIVER_CACHE_CONTROL */
  582. /* Active the transmit buffer descriptor. */
  583. _ENET_ActiveSend(base, 0);
  584. return kStatus_Success;
  585. }
  586. /* Get the current buffer descriptor address. */
  587. curBuffDescrip = handle->txBdCurrent[0];
  588. } while (!(curBuffDescrip->control & ENET_BUFFDESCRIPTOR_TX_READY_MASK));
  589. return kStatus_ENET_TxFrameBusy;
  590. }
  591. }
  592. /* ethernet device interface */
  593. /* transmit packet. */
  594. rt_err_t rt_imxrt_eth_tx(rt_device_t dev, struct pbuf *p)
  595. {
  596. rt_err_t result = RT_EOK;
  597. enet_handle_t * enet_handle = &imxrt_eth_device.enet_handle;
  598. RT_ASSERT(p != NULL);
  599. RT_ASSERT(enet_handle != RT_NULL);
  600. dbg_log(DBG_LOG, "rt_imxrt_eth_tx: %d\n", p->len);
  601. #ifdef ETH_TX_DUMP
  602. packet_dump("send", p);
  603. #endif
  604. do
  605. {
  606. result = _ENET_SendFrame(imxrt_eth_device.enet_base, enet_handle, (const uint8_t *)p, p->tot_len);
  607. if (result == kStatus_ENET_TxFrameBusy)
  608. {
  609. imxrt_eth_device.tx_is_waiting = RT_TRUE;
  610. rt_sem_take(&imxrt_eth_device.tx_wait, RT_WAITING_FOREVER);
  611. }
  612. }
  613. while (result == kStatus_ENET_TxFrameBusy);
  614. return RT_EOK;
  615. }
  616. /* reception packet. */
  617. struct pbuf *rt_imxrt_eth_rx(rt_device_t dev)
  618. {
  619. uint32_t length = 0;
  620. status_t status;
  621. struct pbuf *p = RT_NULL;
  622. enet_handle_t *enet_handle = &imxrt_eth_device.enet_handle;
  623. ENET_Type *enet_base = imxrt_eth_device.enet_base;
  624. enet_data_error_stats_t *error_statistic = &imxrt_eth_device.error_statistic;
  625. /* Get the Frame size */
  626. status = ENET_GetRxFrameSize(enet_handle, &length);
  627. /* Call ENET_ReadFrame when there is a received frame. */
  628. if (length != 0)
  629. {
  630. /* Received valid frame. Deliver the rx buffer with the size equal to length. */
  631. p = pbuf_alloc(PBUF_RAW, length, PBUF_POOL);
  632. if (p != NULL)
  633. {
  634. status = ENET_ReadFrame(enet_base, enet_handle, p->payload, length);
  635. if (status == kStatus_Success)
  636. {
  637. #ifdef ETH_RX_DUMP
  638. packet_dump("recv", p);
  639. #endif
  640. return p;
  641. }
  642. else
  643. {
  644. dbg_log(DBG_LOG, " A frame read failed\n");
  645. pbuf_free(p);
  646. }
  647. }
  648. else
  649. {
  650. dbg_log(DBG_LOG, " pbuf_alloc faild\n");
  651. }
  652. }
  653. else if (status == kStatus_ENET_RxFrameError)
  654. {
  655. dbg_log(DBG_WARNING, "ENET_GetRxFrameSize: kStatus_ENET_RxFrameError\n");
  656. /* Update the received buffer when error happened. */
  657. /* Get the error information of the received g_frame. */
  658. ENET_GetRxErrBeforeReadFrame(enet_handle, error_statistic);
  659. /* update the receive buffer. */
  660. ENET_ReadFrame(enet_base, enet_handle, NULL, 0);
  661. }
  662. ENET_EnableInterrupts(enet_base, kENET_RxFrameInterrupt);
  663. return NULL;
  664. }
  665. static void phy_monitor_thread_entry(void *parameter)
  666. {
  667. phy_speed_t speed;
  668. phy_duplex_t duplex;
  669. bool link = false;
  670. _enet_phy_reset_by_gpio();
  671. PHY_Init(imxrt_eth_device.enet_base, PHY_ADDRESS, CLOCK_GetFreq(kCLOCK_AhbClk));
  672. while (1)
  673. {
  674. bool new_link = false;
  675. status_t status = PHY_GetLinkStatus(imxrt_eth_device.enet_base, PHY_ADDRESS, &new_link);
  676. if ((status == kStatus_Success) && (link != new_link))
  677. {
  678. link = new_link;
  679. if (link) // link up
  680. {
  681. PHY_GetLinkSpeedDuplex(imxrt_eth_device.enet_base,
  682. PHY_ADDRESS, &speed, &duplex);
  683. if (kPHY_Speed10M == speed)
  684. {
  685. dbg_log(DBG_LOG, "10M\n");
  686. }
  687. else
  688. {
  689. dbg_log(DBG_LOG, "100M\n");
  690. }
  691. if (kPHY_HalfDuplex == duplex)
  692. {
  693. dbg_log(DBG_LOG, "half dumplex\n");
  694. }
  695. else
  696. {
  697. dbg_log(DBG_LOG, "full dumplex\n");
  698. }
  699. if ((imxrt_eth_device.speed != (enet_mii_speed_t)speed)
  700. || (imxrt_eth_device.duplex != (enet_mii_duplex_t)duplex))
  701. {
  702. imxrt_eth_device.speed = (enet_mii_speed_t)speed;
  703. imxrt_eth_device.duplex = (enet_mii_duplex_t)duplex;
  704. dbg_log(DBG_LOG, "link up, and update eth mode.\n");
  705. rt_imxrt_eth_init((rt_device_t)&imxrt_eth_device);
  706. }
  707. else
  708. {
  709. dbg_log(DBG_LOG, "link up, eth not need re-config.\n");
  710. }
  711. dbg_log(DBG_LOG, "link up.\n");
  712. eth_device_linkchange(&imxrt_eth_device.parent, RT_TRUE);
  713. }
  714. else // link down
  715. {
  716. dbg_log(DBG_LOG, "link down.\n");
  717. eth_device_linkchange(&imxrt_eth_device.parent, RT_FALSE);
  718. }
  719. }
  720. rt_thread_delay(RT_TICK_PER_SECOND * 2);
  721. }
  722. }
  723. static int rt_hw_imxrt_eth_init(void)
  724. {
  725. rt_err_t state;
  726. _enet_io_init();
  727. _enet_clk_init();
  728. /* OUI 00-80-E1 STMICROELECTRONICS. */
  729. imxrt_eth_device.dev_addr[0] = 0x00;
  730. imxrt_eth_device.dev_addr[1] = 0x04;
  731. imxrt_eth_device.dev_addr[2] = 0x9F;
  732. /* generate MAC addr from 96bit unique ID (only for test). */
  733. imxrt_eth_device.dev_addr[3] = 0x05;
  734. imxrt_eth_device.dev_addr[4] = 0x44;
  735. imxrt_eth_device.dev_addr[5] = 0xE5;
  736. imxrt_eth_device.speed = kENET_MiiSpeed100M;
  737. imxrt_eth_device.duplex = kENET_MiiFullDuplex;
  738. imxrt_eth_device.enet_base = ENET;
  739. imxrt_eth_device.parent.parent.init = rt_imxrt_eth_init;
  740. imxrt_eth_device.parent.parent.open = rt_imxrt_eth_open;
  741. imxrt_eth_device.parent.parent.close = rt_imxrt_eth_close;
  742. imxrt_eth_device.parent.parent.read = rt_imxrt_eth_read;
  743. imxrt_eth_device.parent.parent.write = rt_imxrt_eth_write;
  744. imxrt_eth_device.parent.parent.control = rt_imxrt_eth_control;
  745. imxrt_eth_device.parent.parent.user_data = RT_NULL;
  746. imxrt_eth_device.parent.eth_rx = rt_imxrt_eth_rx;
  747. imxrt_eth_device.parent.eth_tx = rt_imxrt_eth_tx;
  748. dbg_log(DBG_LOG, "sem init: tx_wait\r\n");
  749. /* init tx semaphore */
  750. rt_sem_init(&imxrt_eth_device.tx_wait, "tx_wait", 0, RT_IPC_FLAG_FIFO);
  751. /* register eth device */
  752. dbg_log(DBG_LOG, "eth_device_init start\r\n");
  753. state = eth_device_init(&(imxrt_eth_device.parent), "e0");
  754. if (RT_EOK == state)
  755. {
  756. dbg_log(DBG_LOG, "eth_device_init success\r\n");
  757. }
  758. else
  759. {
  760. dbg_log(DBG_LOG, "eth_device_init faild: %d\r\n", state);
  761. }
  762. eth_device_linkchange(&imxrt_eth_device.parent, RT_FALSE);
  763. /* start phy monitor */
  764. {
  765. rt_thread_t tid;
  766. tid = rt_thread_create("phy",
  767. phy_monitor_thread_entry,
  768. RT_NULL,
  769. 512,
  770. RT_THREAD_PRIORITY_MAX - 2,
  771. 2);
  772. if (tid != RT_NULL)
  773. rt_thread_startup(tid);
  774. }
  775. return state;
  776. }
  777. INIT_DEVICE_EXPORT(rt_hw_imxrt_eth_init);
  778. #endif
  779. #ifdef RT_USING_FINSH
  780. #include <finsh.h>
  781. void phy_read(uint32_t phyReg)
  782. {
  783. uint32_t data;
  784. status_t status;
  785. status = PHY_Read(imxrt_eth_device.enet_base, PHY_ADDRESS, phyReg, &data);
  786. if (kStatus_Success == status)
  787. {
  788. rt_kprintf("PHY_Read: %02X --> %08X", phyReg, data);
  789. }
  790. else
  791. {
  792. rt_kprintf("PHY_Read: %02X --> faild", phyReg);
  793. }
  794. }
  795. void phy_write(uint32_t phyReg, uint32_t data)
  796. {
  797. status_t status;
  798. status = PHY_Write(imxrt_eth_device.enet_base, PHY_ADDRESS, phyReg, data);
  799. if (kStatus_Success == status)
  800. {
  801. rt_kprintf("PHY_Write: %02X --> %08X\n", phyReg, data);
  802. }
  803. else
  804. {
  805. rt_kprintf("PHY_Write: %02X --> faild\n", phyReg);
  806. }
  807. }
  808. void phy_dump(void)
  809. {
  810. uint32_t data;
  811. status_t status;
  812. int i;
  813. for (i = 0; i < 32; i++)
  814. {
  815. status = PHY_Read(imxrt_eth_device.enet_base, PHY_ADDRESS, i, &data);
  816. if (kStatus_Success != status)
  817. {
  818. rt_kprintf("phy_dump: %02X --> faild", i);
  819. break;
  820. }
  821. if (i % 8 == 7)
  822. {
  823. rt_kprintf("%02X --> %08X ", i, data);
  824. }
  825. else
  826. {
  827. rt_kprintf("%02X --> %08X\n", i, data);
  828. }
  829. }
  830. }
  831. void enet_reg_dump(void)
  832. {
  833. ENET_Type *enet_base = imxrt_eth_device.enet_base;
  834. #define DUMP_REG(__REG) \
  835. rt_kprintf("%s(%08X): %08X\n", #__REG, (uint32_t)&enet_base->__REG, enet_base->__REG)
  836. DUMP_REG(EIR);
  837. DUMP_REG(EIMR);
  838. DUMP_REG(RDAR);
  839. DUMP_REG(TDAR);
  840. DUMP_REG(ECR);
  841. DUMP_REG(MMFR);
  842. DUMP_REG(MSCR);
  843. DUMP_REG(MIBC);
  844. DUMP_REG(RCR);
  845. DUMP_REG(TCR);
  846. DUMP_REG(PALR);
  847. DUMP_REG(PAUR);
  848. DUMP_REG(OPD);
  849. DUMP_REG(TXIC);
  850. DUMP_REG(RXIC);
  851. DUMP_REG(IAUR);
  852. DUMP_REG(IALR);
  853. DUMP_REG(GAUR);
  854. DUMP_REG(GALR);
  855. DUMP_REG(TFWR);
  856. DUMP_REG(RDSR);
  857. DUMP_REG(TDSR);
  858. DUMP_REG(MRBR);
  859. DUMP_REG(RSFL);
  860. DUMP_REG(RSEM);
  861. DUMP_REG(RAEM);
  862. DUMP_REG(RAFL);
  863. DUMP_REG(TSEM);
  864. DUMP_REG(TAEM);
  865. DUMP_REG(TAFL);
  866. DUMP_REG(TIPG);
  867. DUMP_REG(FTRL);
  868. DUMP_REG(TACC);
  869. DUMP_REG(RACC);
  870. DUMP_REG(RMON_T_DROP);
  871. DUMP_REG(RMON_T_PACKETS);
  872. DUMP_REG(RMON_T_BC_PKT);
  873. DUMP_REG(RMON_T_MC_PKT);
  874. DUMP_REG(RMON_T_CRC_ALIGN);
  875. DUMP_REG(RMON_T_UNDERSIZE);
  876. DUMP_REG(RMON_T_OVERSIZE);
  877. DUMP_REG(RMON_T_FRAG);
  878. DUMP_REG(RMON_T_JAB);
  879. DUMP_REG(RMON_T_COL);
  880. DUMP_REG(RMON_T_P64);
  881. DUMP_REG(RMON_T_P65TO127);
  882. DUMP_REG(RMON_T_P128TO255);
  883. DUMP_REG(RMON_T_P256TO511);
  884. DUMP_REG(RMON_T_P512TO1023);
  885. DUMP_REG(RMON_T_P1024TO2047);
  886. DUMP_REG(RMON_T_P_GTE2048);
  887. DUMP_REG(RMON_T_OCTETS);
  888. DUMP_REG(IEEE_T_DROP);
  889. DUMP_REG(IEEE_T_FRAME_OK);
  890. DUMP_REG(IEEE_T_1COL);
  891. DUMP_REG(IEEE_T_MCOL);
  892. DUMP_REG(IEEE_T_DEF);
  893. DUMP_REG(IEEE_T_LCOL);
  894. DUMP_REG(IEEE_T_EXCOL);
  895. DUMP_REG(IEEE_T_MACERR);
  896. DUMP_REG(IEEE_T_CSERR);
  897. DUMP_REG(IEEE_T_SQE);
  898. DUMP_REG(IEEE_T_FDXFC);
  899. DUMP_REG(IEEE_T_OCTETS_OK);
  900. DUMP_REG(RMON_R_PACKETS);
  901. DUMP_REG(RMON_R_BC_PKT);
  902. DUMP_REG(RMON_R_MC_PKT);
  903. DUMP_REG(RMON_R_CRC_ALIGN);
  904. DUMP_REG(RMON_R_UNDERSIZE);
  905. DUMP_REG(RMON_R_OVERSIZE);
  906. DUMP_REG(RMON_R_FRAG);
  907. DUMP_REG(RMON_R_JAB);
  908. DUMP_REG(RMON_R_RESVD_0);
  909. DUMP_REG(RMON_R_P64);
  910. DUMP_REG(RMON_R_P65TO127);
  911. DUMP_REG(RMON_R_P128TO255);
  912. DUMP_REG(RMON_R_P256TO511);
  913. DUMP_REG(RMON_R_P512TO1023);
  914. DUMP_REG(RMON_R_P1024TO2047);
  915. DUMP_REG(RMON_R_P_GTE2048);
  916. DUMP_REG(RMON_R_OCTETS);
  917. DUMP_REG(IEEE_R_DROP);
  918. DUMP_REG(IEEE_R_FRAME_OK);
  919. DUMP_REG(IEEE_R_CRC);
  920. DUMP_REG(IEEE_R_ALIGN);
  921. DUMP_REG(IEEE_R_MACERR);
  922. DUMP_REG(IEEE_R_FDXFC);
  923. DUMP_REG(IEEE_R_OCTETS_OK);
  924. DUMP_REG(ATCR);
  925. DUMP_REG(ATVR);
  926. DUMP_REG(ATOFF);
  927. DUMP_REG(ATPER);
  928. DUMP_REG(ATCOR);
  929. DUMP_REG(ATINC);
  930. DUMP_REG(ATSTMP);
  931. DUMP_REG(TGSR);
  932. }
  933. void enet_nvic_tog(void)
  934. {
  935. NVIC_SetPendingIRQ(ENET_IRQn);
  936. }
  937. void enet_rx_stat(void)
  938. {
  939. enet_data_error_stats_t *error_statistic = &imxrt_eth_device.error_statistic;
  940. #define DUMP_STAT(__VAR) \
  941. rt_kprintf("%-25s: %08X\n", #__VAR, error_statistic->__VAR);
  942. DUMP_STAT(statsRxLenGreaterErr);
  943. DUMP_STAT(statsRxAlignErr);
  944. DUMP_STAT(statsRxFcsErr);
  945. DUMP_STAT(statsRxOverRunErr);
  946. DUMP_STAT(statsRxTruncateErr);
  947. #ifdef ENET_ENHANCEDBUFFERDESCRIPTOR_MODE
  948. DUMP_STAT(statsRxProtocolChecksumErr);
  949. DUMP_STAT(statsRxIpHeadChecksumErr);
  950. DUMP_STAT(statsRxMacErr);
  951. DUMP_STAT(statsRxPhyErr);
  952. DUMP_STAT(statsRxCollisionErr);
  953. DUMP_STAT(statsTxErr);
  954. DUMP_STAT(statsTxFrameErr);
  955. DUMP_STAT(statsTxOverFlowErr);
  956. DUMP_STAT(statsTxLateCollisionErr);
  957. DUMP_STAT(statsTxExcessCollisionErr);
  958. DUMP_STAT(statsTxUnderFlowErr);
  959. DUMP_STAT(statsTxTsErr);
  960. #endif
  961. }
  962. void enet_buf_info(void)
  963. {
  964. int i = 0;
  965. for (i = 0; i < ENET_RXBD_NUM; i++)
  966. {
  967. rt_kprintf("%d: length: %-8d, control: %04X, buffer:%p\n",
  968. i,
  969. g_rxBuffDescrip[i].length,
  970. g_rxBuffDescrip[i].control,
  971. g_rxBuffDescrip[i].buffer);
  972. }
  973. for (i = 0; i < ENET_TXBD_NUM; i++)
  974. {
  975. rt_kprintf("%d: length: %-8d, control: %04X, buffer:%p\n",
  976. i,
  977. g_txBuffDescrip[i].length,
  978. g_txBuffDescrip[i].control,
  979. g_txBuffDescrip[i].buffer);
  980. }
  981. }
  982. FINSH_FUNCTION_EXPORT(phy_read, read phy register);
  983. FINSH_FUNCTION_EXPORT(phy_write, write phy register);
  984. FINSH_FUNCTION_EXPORT(phy_dump, dump phy registers);
  985. FINSH_FUNCTION_EXPORT(enet_reg_dump, dump enet registers);
  986. FINSH_FUNCTION_EXPORT(enet_nvic_tog, toggle enet nvic pendding bit);
  987. FINSH_FUNCTION_EXPORT(enet_rx_stat, dump enet rx statistic);
  988. FINSH_FUNCTION_EXPORT(enet_buf_info, dump enet tx and tx buffer descripter);
  989. #endif