drv_eth.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596
  1. /*
  2. * File : application.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2017-06-08 tanek first implementation
  13. */
  14. #include <rtthread.h>
  15. #include <netif/ethernetif.h>
  16. #include "lwipopts.h"
  17. #include "board.h"
  18. #include "drv_pcf8574.h"
  19. #include <rtdevice.h>
  20. #include <finsh.h>
  21. /* debug option */
  22. //#define DEBUG
  23. //#define ETH_RX_DUMP
  24. //#define ETH_TX_DUMP
  25. #ifdef DEBUG
  26. #define STM32_ETH_PRINTF rt_kprintf
  27. #else
  28. #define STM32_ETH_PRINTF(...)
  29. #endif
  30. /*ÍøÂçÒý½ÅÉèÖà RMII½Ó¿Ú
  31. ETH_MDIO -------------------------> PA2
  32. ETH_MDC --------------------------> PC1
  33. ETH_RMII_REF_CLK------------------> PA1
  34. ETH_RMII_CRS_DV ------------------> PA7
  35. ETH_RMII_RXD0 --------------------> PC4
  36. ETH_RMII_RXD1 --------------------> PC5
  37. ETH_RMII_TX_EN -------------------> PB11
  38. ETH_RMII_TXD0 --------------------> PG13
  39. ETH_RMII_TXD1 --------------------> PG14
  40. ETH_RESET-------------------------> PCF8574À©Õ¹IO
  41. */
  42. #define ETH_MDIO_PORN GPIOA
  43. #define ETH_MDIO_PIN GPIO_PIN_2
  44. #define ETH_MDC_PORN GPIOC
  45. #define ETH_MDC_PIN GPIO_PIN_1
  46. #define ETH_RMII_REF_CLK_PORN GPIOA
  47. #define ETH_RMII_REF_CLK_PIN GPIO_PIN_1
  48. #define ETH_RMII_CRS_DV_PORN GPIOA
  49. #define ETH_RMII_CRS_DV_PIN GPIO_PIN_7
  50. #define ETH_RMII_RXD0_PORN GPIOC
  51. #define ETH_RMII_RXD0_PIN GPIO_PIN_4
  52. #define ETH_RMII_RXD1_PORN GPIOC
  53. #define ETH_RMII_RXD1_PIN GPIO_PIN_5
  54. #define ETH_RMII_TX_EN_PORN GPIOB
  55. #define ETH_RMII_TX_EN_PIN GPIO_PIN_11
  56. #define ETH_RMII_TXD0_PORN GPIOG
  57. #define ETH_RMII_TXD0_PIN GPIO_PIN_13
  58. #define ETH_RMII_TXD1_PORN GPIOG
  59. #define ETH_RMII_TXD1_PIN GPIO_PIN_14
  60. #define LAN8742A_PHY_ADDRESS 0x00
  61. #define MAX_ADDR_LEN 6
  62. struct rt_stm32_eth
  63. {
  64. /* inherit from ethernet device */
  65. struct eth_device parent;
  66. /* interface address info. */
  67. rt_uint8_t dev_addr[MAX_ADDR_LEN]; /* hw address */
  68. uint32_t ETH_Speed; /*!< @ref ETH_Speed */
  69. uint32_t ETH_Mode; /*!< @ref ETH_Duplex_Mode */
  70. };
  71. static ETH_DMADescTypeDef DMARxDscrTab[ETH_RXBUFNB], DMATxDscrTab[ETH_TXBUFNB];
  72. static rt_uint8_t Rx_Buff[ETH_RXBUFNB][ETH_MAX_PACKET_SIZE], Tx_Buff[ETH_TXBUFNB][ETH_MAX_PACKET_SIZE];
  73. static rt_bool_t tx_is_waiting = RT_FALSE;
  74. static ETH_HandleTypeDef EthHandle;
  75. static struct rt_stm32_eth stm32_eth_device;
  76. static struct rt_semaphore tx_wait;
  77. /* interrupt service routine */
  78. void ETH_IRQHandler(void)
  79. {
  80. /* enter interrupt */
  81. rt_interrupt_enter();
  82. HAL_ETH_IRQHandler(&EthHandle);
  83. /* leave interrupt */
  84. rt_interrupt_leave();
  85. }
  86. void HAL_ETH_TxCpltCallback(ETH_HandleTypeDef *heth)
  87. {
  88. if (tx_is_waiting == RT_TRUE)
  89. {
  90. tx_is_waiting = RT_FALSE;
  91. rt_sem_release(&tx_wait);
  92. }
  93. }
  94. void HAL_ETH_RxCpltCallback(ETH_HandleTypeDef *heth)
  95. {
  96. rt_err_t result;
  97. result = eth_device_ready(&(stm32_eth_device.parent));
  98. if( result != RT_EOK )
  99. rt_kprintf("RX err =%d\n", result );
  100. }
  101. void HAL_ETH_ErrorCallback(ETH_HandleTypeDef *heth)
  102. {
  103. rt_kprintf("eth err\n");
  104. }
  105. static void phy_pin_reset(void)
  106. {
  107. rt_base_t level;
  108. extern void delay_ms(rt_uint32_t nms);
  109. level = rt_hw_interrupt_disable();
  110. rt_pcf8574_write_bit(ETH_RESET_IO, 1);
  111. delay_ms(100);
  112. rt_pcf8574_write_bit(ETH_RESET_IO, 0);
  113. delay_ms(100);
  114. rt_hw_interrupt_enable(level);
  115. }
  116. #ifdef DEBUG
  117. FINSH_FUNCTION_EXPORT(phy_pin_reset, phy hardware reset);
  118. #endif
  119. /* initialize the interface */
  120. static rt_err_t rt_stm32_eth_init(rt_device_t dev)
  121. {
  122. STM32_ETH_PRINTF("rt_stm32_eth_init...\n");
  123. __HAL_RCC_ETH_CLK_ENABLE();
  124. rt_pcf8574_init();
  125. phy_pin_reset();
  126. /* ETHERNET Configuration --------------------------------------------------*/
  127. EthHandle.Instance = ETH;
  128. EthHandle.Init.MACAddr = (rt_uint8_t*)&stm32_eth_device.dev_addr[0];
  129. EthHandle.Init.AutoNegotiation = ETH_AUTONEGOTIATION_ENABLE;
  130. EthHandle.Init.Speed = ETH_SPEED_100M;
  131. EthHandle.Init.DuplexMode = ETH_MODE_FULLDUPLEX;
  132. EthHandle.Init.MediaInterface = ETH_MEDIA_INTERFACE_RMII;
  133. EthHandle.Init.RxMode = ETH_RXINTERRUPT_MODE;
  134. EthHandle.Init.ChecksumMode = ETH_CHECKSUM_BY_SOFTWARE;
  135. //EthHandle.Init.ChecksumMode = ETH_CHECKSUM_BY_HARDWARE;
  136. EthHandle.Init.PhyAddress = LAN8742A_PHY_ADDRESS;
  137. HAL_ETH_DeInit(&EthHandle);
  138. /* configure ethernet peripheral (GPIOs, clocks, MAC, DMA) */
  139. if (HAL_ETH_Init(&EthHandle) == HAL_OK)
  140. {
  141. STM32_ETH_PRINTF("eth hardware init sucess...\n");
  142. }
  143. else
  144. {
  145. STM32_ETH_PRINTF("eth hardware init faild...\n");
  146. }
  147. /* Initialize Tx Descriptors list: Chain Mode */
  148. HAL_ETH_DMATxDescListInit(&EthHandle, DMATxDscrTab, &Tx_Buff[0][0], ETH_TXBUFNB);
  149. /* Initialize Rx Descriptors list: Chain Mode */
  150. HAL_ETH_DMARxDescListInit(&EthHandle, DMARxDscrTab, &Rx_Buff[0][0], ETH_RXBUFNB);
  151. /* Enable MAC and DMA transmission and reception */
  152. if (HAL_ETH_Start(&EthHandle) == HAL_OK)
  153. {
  154. STM32_ETH_PRINTF("eth hardware start success...\n");
  155. }
  156. else
  157. {
  158. STM32_ETH_PRINTF("eth hardware start faild...\n");
  159. }
  160. //phy_monitor_thread_entry(NULL);
  161. return RT_EOK;
  162. }
  163. static rt_err_t rt_stm32_eth_open(rt_device_t dev, rt_uint16_t oflag)
  164. {
  165. STM32_ETH_PRINTF("rt_stm32_eth_open...\n");
  166. return RT_EOK;
  167. }
  168. static rt_err_t rt_stm32_eth_close(rt_device_t dev)
  169. {
  170. STM32_ETH_PRINTF("rt_stm32_eth_close...\n");
  171. return RT_EOK;
  172. }
  173. static rt_size_t rt_stm32_eth_read(rt_device_t dev, rt_off_t pos, void* buffer, rt_size_t size)
  174. {
  175. STM32_ETH_PRINTF("rt_stm32_eth_read...\n");
  176. rt_set_errno(-RT_ENOSYS);
  177. return 0;
  178. }
  179. static rt_size_t rt_stm32_eth_write (rt_device_t dev, rt_off_t pos, const void* buffer, rt_size_t size)
  180. {
  181. STM32_ETH_PRINTF("rt_stm32_eth_write...\n");
  182. rt_set_errno(-RT_ENOSYS);
  183. return 0;
  184. }
  185. static rt_err_t rt_stm32_eth_control(rt_device_t dev, rt_uint8_t cmd, void *args)
  186. {
  187. STM32_ETH_PRINTF("rt_stm32_eth_control...\n");
  188. switch(cmd)
  189. {
  190. case NIOCTL_GADDR:
  191. /* get mac address */
  192. if(args) rt_memcpy(args, stm32_eth_device.dev_addr, 6);
  193. else return -RT_ERROR;
  194. break;
  195. default :
  196. break;
  197. }
  198. return RT_EOK;
  199. }
  200. /* ethernet device interface */
  201. /* transmit packet. */
  202. rt_err_t rt_stm32_eth_tx( rt_device_t dev, struct pbuf* p)
  203. {
  204. rt_err_t ret = RT_ERROR;
  205. HAL_StatusTypeDef state;
  206. struct pbuf *q;
  207. uint8_t *buffer = (uint8_t *)(EthHandle.TxDesc->Buffer1Addr);
  208. __IO ETH_DMADescTypeDef *DmaTxDesc;
  209. uint32_t framelength = 0;
  210. uint32_t bufferoffset = 0;
  211. uint32_t byteslefttocopy = 0;
  212. uint32_t payloadoffset = 0;
  213. DmaTxDesc = EthHandle.TxDesc;
  214. bufferoffset = 0;
  215. STM32_ETH_PRINTF("rt_stm32_eth_tx...\n");
  216. /* Check if the descriptor is owned by the ETHERNET DMA (when set) or CPU (when reset) */
  217. while ((DmaTxDesc->Status & ETH_DMATXDESC_OWN) != (uint32_t)RESET)
  218. {
  219. rt_err_t result;
  220. rt_uint32_t level;
  221. level = rt_hw_interrupt_disable();
  222. tx_is_waiting = RT_TRUE;
  223. rt_hw_interrupt_enable(level);
  224. /* it's own bit set, wait it */
  225. result = rt_sem_take(&tx_wait, RT_WAITING_FOREVER);
  226. if (result == RT_EOK) break;
  227. if (result == -RT_ERROR) return -RT_ERROR;
  228. }
  229. /* copy frame from pbufs to driver buffers */
  230. for(q = p; q != NULL; q = q->next)
  231. {
  232. /* Is this buffer available? If not, goto error */
  233. if((DmaTxDesc->Status & ETH_DMATXDESC_OWN) != (uint32_t)RESET)
  234. {
  235. STM32_ETH_PRINTF("buffer not valid ...\n");
  236. ret = ERR_USE;
  237. goto error;
  238. }
  239. STM32_ETH_PRINTF("copy one frame\n");
  240. /* Get bytes in current lwIP buffer */
  241. byteslefttocopy = q->len;
  242. payloadoffset = 0;
  243. /* Check if the length of data to copy is bigger than Tx buffer size*/
  244. while( (byteslefttocopy + bufferoffset) > ETH_TX_BUF_SIZE )
  245. {
  246. /* Copy data to Tx buffer*/
  247. memcpy( (uint8_t*)((uint8_t*)buffer + bufferoffset), (uint8_t*)((uint8_t*)q->payload + payloadoffset), (ETH_TX_BUF_SIZE - bufferoffset) );
  248. /* Point to next descriptor */
  249. DmaTxDesc = (ETH_DMADescTypeDef *)(DmaTxDesc->Buffer2NextDescAddr);
  250. /* Check if the buffer is available */
  251. if((DmaTxDesc->Status & ETH_DMATXDESC_OWN) != (uint32_t)RESET)
  252. {
  253. STM32_ETH_PRINTF("dmatxdesc buffer not valid ...\n");
  254. ret = ERR_USE;
  255. goto error;
  256. }
  257. buffer = (uint8_t *)(DmaTxDesc->Buffer1Addr);
  258. byteslefttocopy = byteslefttocopy - (ETH_TX_BUF_SIZE - bufferoffset);
  259. payloadoffset = payloadoffset + (ETH_TX_BUF_SIZE - bufferoffset);
  260. framelength = framelength + (ETH_TX_BUF_SIZE - bufferoffset);
  261. bufferoffset = 0;
  262. }
  263. /* Copy the remaining bytes */
  264. memcpy( (uint8_t*)((uint8_t*)buffer + bufferoffset), (uint8_t*)((uint8_t*)q->payload + payloadoffset), byteslefttocopy );
  265. bufferoffset = bufferoffset + byteslefttocopy;
  266. framelength = framelength + byteslefttocopy;
  267. }
  268. #ifdef ETH_TX_DUMP
  269. {
  270. rt_uint32_t i;
  271. rt_uint8_t *ptr = buffer;
  272. STM32_ETH_PRINTF("tx_dump, len:%d\r\n", p->tot_len);
  273. for(i=0; i<p->tot_len; i++)
  274. {
  275. STM32_ETH_PRINTF("%02x ",*ptr);
  276. ptr++;
  277. if(((i+1)%8) == 0)
  278. {
  279. STM32_ETH_PRINTF(" ");
  280. }
  281. if(((i+1)%16) == 0)
  282. {
  283. STM32_ETH_PRINTF("\r\n");
  284. }
  285. }
  286. STM32_ETH_PRINTF("\r\ndump done!\r\n");
  287. }
  288. #endif
  289. /* Prepare transmit descriptors to give to DMA */
  290. STM32_ETH_PRINTF("transmit frame, length: %d\n", framelength);
  291. state = HAL_ETH_TransmitFrame(&EthHandle, framelength);
  292. if (state != HAL_OK)
  293. {
  294. STM32_ETH_PRINTF("eth transmit frame faild: %d\n", state);
  295. }
  296. ret = ERR_OK;
  297. error:
  298. /* When Transmit Underflow flag is set, clear it and issue a Transmit Poll Demand to resume transmission */
  299. if ((EthHandle.Instance->DMASR & ETH_DMASR_TUS) != (uint32_t)RESET)
  300. {
  301. /* Clear TUS ETHERNET DMA flag */
  302. EthHandle.Instance->DMASR = ETH_DMASR_TUS;
  303. /* Resume DMA transmission*/
  304. EthHandle.Instance->DMATPDR = 0;
  305. }
  306. return ret;
  307. }
  308. /* reception packet. */
  309. struct pbuf *rt_stm32_eth_rx(rt_device_t dev)
  310. {
  311. struct pbuf *p = NULL;
  312. struct pbuf *q = NULL;
  313. HAL_StatusTypeDef state;
  314. uint16_t len = 0;
  315. uint8_t *buffer;
  316. __IO ETH_DMADescTypeDef *dmarxdesc;
  317. uint32_t bufferoffset = 0;
  318. uint32_t payloadoffset = 0;
  319. uint32_t byteslefttocopy = 0;
  320. uint32_t i=0;
  321. STM32_ETH_PRINTF("rt_stm32_eth_rx\n");
  322. /* Get received frame */
  323. state = HAL_ETH_GetReceivedFrame_IT(&EthHandle);
  324. if (state != HAL_OK)
  325. {
  326. STM32_ETH_PRINTF("receive frame faild\n");
  327. return NULL;
  328. }
  329. /* Obtain the size of the packet and put it into the "len" variable. */
  330. len = EthHandle.RxFrameInfos.length;
  331. buffer = (uint8_t *)EthHandle.RxFrameInfos.buffer;
  332. STM32_ETH_PRINTF("receive frame len : %d\n", len);
  333. if (len > 0)
  334. {
  335. /* We allocate a pbuf chain of pbufs from the Lwip buffer pool */
  336. p = pbuf_alloc(PBUF_RAW, len, PBUF_POOL);
  337. }
  338. #ifdef ETH_RX_DUMP
  339. {
  340. rt_uint32_t i;
  341. rt_uint8_t *ptr = buffer;
  342. STM32_ETH_PRINTF("rx_dump, len:%d\r\n", p->tot_len);
  343. for (i = 0; i < len; i++)
  344. {
  345. STM32_ETH_PRINTF("%02x ", *ptr);
  346. ptr++;
  347. if (((i + 1) % 8) == 0)
  348. {
  349. STM32_ETH_PRINTF(" ");
  350. }
  351. if (((i + 1) % 16) == 0)
  352. {
  353. STM32_ETH_PRINTF("\r\n");
  354. }
  355. }
  356. STM32_ETH_PRINTF("\r\ndump done!\r\n");
  357. }
  358. #endif
  359. if (p != NULL)
  360. {
  361. dmarxdesc = EthHandle.RxFrameInfos.FSRxDesc;
  362. bufferoffset = 0;
  363. for(q = p; q != NULL; q = q->next)
  364. {
  365. byteslefttocopy = q->len;
  366. payloadoffset = 0;
  367. /* Check if the length of bytes to copy in current pbuf is bigger than Rx buffer size*/
  368. while( (byteslefttocopy + bufferoffset) > ETH_RX_BUF_SIZE )
  369. {
  370. /* Copy data to pbuf */
  371. memcpy( (uint8_t*)((uint8_t*)q->payload + payloadoffset), (uint8_t*)((uint8_t*)buffer + bufferoffset), (ETH_RX_BUF_SIZE - bufferoffset));
  372. /* Point to next descriptor */
  373. dmarxdesc = (ETH_DMADescTypeDef *)(dmarxdesc->Buffer2NextDescAddr);
  374. buffer = (uint8_t *)(dmarxdesc->Buffer1Addr);
  375. byteslefttocopy = byteslefttocopy - (ETH_RX_BUF_SIZE - bufferoffset);
  376. payloadoffset = payloadoffset + (ETH_RX_BUF_SIZE - bufferoffset);
  377. bufferoffset = 0;
  378. }
  379. /* Copy remaining data in pbuf */
  380. memcpy( (uint8_t*)((uint8_t*)q->payload + payloadoffset), (uint8_t*)((uint8_t*)buffer + bufferoffset), byteslefttocopy);
  381. bufferoffset = bufferoffset + byteslefttocopy;
  382. }
  383. }
  384. /* Release descriptors to DMA */
  385. /* Point to first descriptor */
  386. dmarxdesc = EthHandle.RxFrameInfos.FSRxDesc;
  387. /* Set Own bit in Rx descriptors: gives the buffers back to DMA */
  388. for (i=0; i< EthHandle.RxFrameInfos.SegCount; i++)
  389. {
  390. dmarxdesc->Status |= ETH_DMARXDESC_OWN;
  391. dmarxdesc = (ETH_DMADescTypeDef *)(dmarxdesc->Buffer2NextDescAddr);
  392. }
  393. /* Clear Segment_Count */
  394. EthHandle.RxFrameInfos.SegCount =0;
  395. /* When Rx Buffer unavailable flag is set: clear it and resume reception */
  396. if ((EthHandle.Instance->DMASR & ETH_DMASR_RBUS) != (uint32_t)RESET)
  397. {
  398. /* Clear RBUS ETHERNET DMA flag */
  399. EthHandle.Instance->DMASR = ETH_DMASR_RBUS;
  400. /* Resume DMA reception */
  401. EthHandle.Instance->DMARPDR = 0;
  402. }
  403. return p;
  404. }
  405. static void NVIC_Configuration(void)
  406. {
  407. /* Enable the Ethernet global Interrupt */
  408. HAL_NVIC_SetPriority(ETH_IRQn, 0x7, 0);
  409. HAL_NVIC_EnableIRQ(ETH_IRQn);
  410. }
  411. /*
  412. * GPIO Configuration for ETH
  413. */
  414. static void GPIO_Configuration(void)
  415. {
  416. GPIO_InitTypeDef GPIO_InitStructure;
  417. STM32_ETH_PRINTF("GPIO_Configuration...\n");
  418. /* Enable SYSCFG clock */
  419. __HAL_RCC_ETH_CLK_ENABLE();
  420. __HAL_RCC_GPIOA_CLK_ENABLE();
  421. __HAL_RCC_GPIOB_CLK_ENABLE();
  422. __HAL_RCC_GPIOC_CLK_ENABLE();
  423. __HAL_RCC_GPIOG_CLK_ENABLE();
  424. GPIO_InitStructure.Speed = GPIO_SPEED_HIGH;
  425. GPIO_InitStructure.Mode = GPIO_MODE_AF_PP;
  426. GPIO_InitStructure.Alternate = GPIO_AF11_ETH;
  427. GPIO_InitStructure.Pull = GPIO_NOPULL;
  428. GPIO_InitStructure.Pin = ETH_MDIO_PIN;
  429. HAL_GPIO_Init(ETH_MDIO_PORN,&GPIO_InitStructure);
  430. GPIO_InitStructure.Pin = ETH_MDC_PIN;
  431. HAL_GPIO_Init(ETH_MDC_PORN,&GPIO_InitStructure);
  432. GPIO_InitStructure.Pin = ETH_RMII_REF_CLK_PIN;
  433. HAL_GPIO_Init(ETH_RMII_REF_CLK_PORN,&GPIO_InitStructure);
  434. GPIO_InitStructure.Pin = ETH_RMII_CRS_DV_PIN;
  435. HAL_GPIO_Init(ETH_RMII_CRS_DV_PORN,&GPIO_InitStructure);
  436. GPIO_InitStructure.Pin = ETH_RMII_REF_CLK_PIN;
  437. HAL_GPIO_Init(ETH_RMII_REF_CLK_PORN,&GPIO_InitStructure);
  438. GPIO_InitStructure.Pin = ETH_RMII_CRS_DV_PIN;
  439. HAL_GPIO_Init(ETH_RMII_CRS_DV_PORN,&GPIO_InitStructure);
  440. GPIO_InitStructure.Pin = ETH_RMII_RXD0_PIN;
  441. HAL_GPIO_Init(ETH_RMII_RXD0_PORN,&GPIO_InitStructure);
  442. GPIO_InitStructure.Pin = ETH_RMII_RXD1_PIN;
  443. HAL_GPIO_Init(ETH_RMII_RXD1_PORN,&GPIO_InitStructure);
  444. GPIO_InitStructure.Pin = ETH_RMII_TX_EN_PIN;
  445. HAL_GPIO_Init(ETH_RMII_TX_EN_PORN,&GPIO_InitStructure);
  446. GPIO_InitStructure.Pin = ETH_RMII_TXD0_PIN;
  447. HAL_GPIO_Init(ETH_RMII_TXD0_PORN,&GPIO_InitStructure);
  448. GPIO_InitStructure.Pin = ETH_RMII_TXD1_PIN;
  449. HAL_GPIO_Init(ETH_RMII_TXD1_PORN,&GPIO_InitStructure);
  450. HAL_NVIC_SetPriority(ETH_IRQn,1,0);
  451. HAL_NVIC_EnableIRQ(ETH_IRQn);
  452. }
  453. void HAL_ETH_MspInit(ETH_HandleTypeDef *heth)
  454. {
  455. GPIO_Configuration();
  456. NVIC_Configuration();
  457. }
  458. static int rt_hw_stm32_eth_init(void)
  459. {
  460. rt_err_t state;
  461. stm32_eth_device.ETH_Speed = ETH_SPEED_100M;
  462. stm32_eth_device.ETH_Mode = ETH_MODE_FULLDUPLEX;
  463. /* OUI 00-80-E1 STMICROELECTRONICS. */
  464. stm32_eth_device.dev_addr[0] = 0x00;
  465. stm32_eth_device.dev_addr[1] = 0x80;
  466. stm32_eth_device.dev_addr[2] = 0xE1;
  467. /* generate MAC addr from 96bit unique ID (only for test). */
  468. stm32_eth_device.dev_addr[3] = *(rt_uint8_t*)(UID_BASE+4);
  469. stm32_eth_device.dev_addr[4] = *(rt_uint8_t*)(UID_BASE+2);
  470. stm32_eth_device.dev_addr[5] = *(rt_uint8_t*)(UID_BASE+0);
  471. stm32_eth_device.parent.parent.init = rt_stm32_eth_init;
  472. stm32_eth_device.parent.parent.open = rt_stm32_eth_open;
  473. stm32_eth_device.parent.parent.close = rt_stm32_eth_close;
  474. stm32_eth_device.parent.parent.read = rt_stm32_eth_read;
  475. stm32_eth_device.parent.parent.write = rt_stm32_eth_write;
  476. stm32_eth_device.parent.parent.control = rt_stm32_eth_control;
  477. stm32_eth_device.parent.parent.user_data = RT_NULL;
  478. stm32_eth_device.parent.eth_rx = rt_stm32_eth_rx;
  479. stm32_eth_device.parent.eth_tx = rt_stm32_eth_tx;
  480. STM32_ETH_PRINTF("sem init: tx_wait\r\n");
  481. /* init tx semaphore */
  482. rt_sem_init(&tx_wait, "tx_wait", 0, RT_IPC_FLAG_FIFO);
  483. /* register eth device */
  484. STM32_ETH_PRINTF("eth_device_init start\r\n");
  485. state = eth_device_init(&(stm32_eth_device.parent), "e0");
  486. if (RT_EOK == state)
  487. {
  488. STM32_ETH_PRINTF("eth_device_init success\r\n");
  489. }
  490. else
  491. {
  492. STM32_ETH_PRINTF("eth_device_init faild: %d\r\n", state);
  493. }
  494. return state;
  495. }
  496. INIT_DEVICE_EXPORT(rt_hw_stm32_eth_init);