drv_spi_bus.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * File : drv_spi_bus.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006-2013, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2018-03-27 Liuguang the first version.
  13. */
  14. #include "drv_spi_bus.h"
  15. #include "fsl_common.h"
  16. #include "fsl_iomuxc.h"
  17. #include "fsl_lpspi.h"
  18. #if defined(RT_USING_SPIBUS1) || defined(RT_USING_SPIBUS2) || \
  19. defined(RT_USING_SPIBUS3) || defined(RT_USING_SPIBUS4)
  20. #if defined(FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL) && FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL
  21. #error "Please don't define 'FSL_SDK_DISABLE_DRIVER_CLOCK_CONTROL'!"
  22. #endif
  23. #if !defined(LPSPI_CLK_SOURCE)
  24. #define LPSPI_CLK_SOURCE (1U) /* PLL3 PFD0 */
  25. #endif
  26. #if !defined(LPSPI_CLK_SOURCE_DIVIDER)
  27. #define LPSPI_CLK_SOURCE_DIVIDER (8U) /* 8div */
  28. #endif
  29. /* LPSPI1 SCK SDO SDI IOMUX Config */
  30. #if defined(LPSPI1_SCK_GPIO_1)
  31. #define LPSPI1_SCK_GPIO IOMUXC_GPIO_EMC_27_LPSPI1_SCK
  32. #elif defined(LPSPI1_SCK_GPIO_2)
  33. #define LPSPI1_SCK_GPIO IOMUXC_GPIO_SD_B0_00_LPSPI1_SCK
  34. #else
  35. #define LPSPI1_SCK_GPIO IOMUXC_GPIO_SD_B0_00_LPSPI1_SCK
  36. #endif
  37. #if defined(LPSPI1_SDO_GPIO_1)
  38. #define LPSPI1_SDO_GPIO IOMUXC_GPIO_EMC_28_LPSPI1_SDO
  39. #elif defined(LPSPI1_SDO_GPIO_2)
  40. #define LPSPI1_SDO_GPIO IOMUXC_GPIO_SD_B0_02_LPSPI1_SDO
  41. #else
  42. #define LPSPI1_SDO_GPIO IOMUXC_GPIO_SD_B0_02_LPSPI1_SDO
  43. #endif
  44. #if defined(LPSPI1_SDI_GPIO_1)
  45. #define LPSPI1_SDI_GPIO IOMUXC_GPIO_EMC_29_LPSPI1_SDI
  46. #elif defined(LPSPI1_SDI_GPIO_2)
  47. #define LPSPI1_SDI_GPIO IOMUXC_GPIO_SD_B0_03_LPSPI1_SDI
  48. #else
  49. #define LPSPI1_SDI_GPIO IOMUXC_GPIO_SD_B0_03_LPSPI1_SDI
  50. #endif
  51. /* LPSPI2 SCK SDO SDI IOMUX Config */
  52. #if defined(LPSPI2_SCK_GPIO_1)
  53. #define LPSPI2_SCK_GPIO IOMUXC_GPIO_SD_B1_07_LPSPI2_SCK
  54. #elif defined(LPSPI2_SCK_GPIO_2)
  55. #define LPSPI2_SCK_GPIO IOMUXC_GPIO_EMC_00_LPSPI2_SCK
  56. #else
  57. #define LPSPI2_SCK_GPIO IOMUXC_GPIO_SD_B1_07_LPSPI2_SCK
  58. #endif
  59. #if defined(LPSPI2_SDO_GPIO_1)
  60. #define LPSPI2_SDO_GPIO IOMUXC_GPIO_SD_B1_08_LPSPI2_SD0
  61. #elif defined(LPSPI2_SDO_GPIO_2)
  62. #define LPSPI2_SDO_GPIO IOMUXC_GPIO_EMC_02_LPSPI2_SDO
  63. #else
  64. #define LPSPI2_SDO_GPIO IOMUXC_GPIO_SD_B1_08_LPSPI2_SD0
  65. #endif
  66. #if defined(LPSPI2_SDI_GPIO_1)
  67. #define LPSPI2_SDI_GPIO IOMUXC_GPIO_SD_B1_09_LPSPI2_SDI
  68. #elif defined(LPSPI2_SDI_GPIO_2)
  69. #define LPSPI2_SDI_GPIO IOMUXC_GPIO_EMC_03_LPSPI2_SDI
  70. #else
  71. #define LPSPI2_SDI_GPIO IOMUXC_GPIO_SD_B1_09_LPSPI2_SDI
  72. #endif
  73. /* LPSPI3 SCK SDO SDI IOMUX Config */
  74. #if defined(LPSPI3_SCK_GPIO_1)
  75. #define LPSPI3_SCK_GPIO IOMUXC_GPIO_AD_B1_15_LPSPI3_SCK
  76. #elif defined(LPSPI3_SCK_GPIO_2)
  77. #define LPSPI3_SCK_GPIO IOMUXC_GPIO_AD_B0_00_LPSPI3_SCK
  78. #else
  79. #define LPSPI3_SCK_GPIO IOMUXC_GPIO_AD_B0_00_LPSPI3_SCK
  80. #endif
  81. #if defined(LPSPI3_SDO_GPIO_1)
  82. #define LPSPI3_SDO_GPIO IOMUXC_GPIO_AD_B1_14_LPSPI3_SDO
  83. #elif defined(LPSPI3_SDO_GPIO_2)
  84. #define LPSPI3_SDO_GPIO IOMUXC_GPIO_AD_B0_01_LPSPI3_SDO
  85. #else
  86. #define LPSPI3_SDO_GPIO IOMUXC_GPIO_AD_B0_01_LPSPI3_SDO
  87. #endif
  88. #if defined(LPSPI3_SDI_GPIO_1)
  89. #define LPSPI3_SDI_GPIO IOMUXC_GPIO_AD_B1_13_LPSPI3_SDI
  90. #elif defined(LPSPI3_SDI_GPIO_2)
  91. #define LPSPI3_SDI_GPIO IOMUXC_GPIO_AD_B0_02_LPSPI3_SDI
  92. #else
  93. #define LPSPI3_SDI_GPIO IOMUXC_GPIO_AD_B0_02_LPSPI3_SDI
  94. #endif
  95. /* LPSPI4 SCK SDO SDI IOMUX Config */
  96. #if defined(LPSPI4_SCK_GPIO_1)
  97. #define LPSPI4_SCK_GPIO IOMUXC_GPIO_B0_03_LPSPI4_SCK
  98. #elif defined(LPSPI4_SCK_GPIO_2)
  99. #define LPSPI4_SCK_GPIO IOMUXC_GPIO_B1_07_LPSPI4_SCK
  100. #else
  101. #define LPSPI4_SCK_GPIO IOMUXC_GPIO_B0_03_LPSPI4_SCK
  102. #endif
  103. #if defined(LPSPI4_SDO_GPIO_1)
  104. #define LPSPI4_SDO_GPIO IOMUXC_GPIO_B0_02_LPSPI4_SDO
  105. #elif defined(LPSPI4_SDO_GPIO_2)
  106. #define LPSPI4_SDO_GPIO IOMUXC_GPIO_B1_06_LPSPI4_SDO
  107. #else
  108. #define LPSPI4_SDO_GPIO IOMUXC_GPIO_B0_02_LPSPI4_SDO
  109. #endif
  110. #if defined(LPSPI4_SDI_GPIO_1)
  111. #define LPSPI4_SDI_GPIO IOMUXC_GPIO_B0_01_LPSPI4_SDI
  112. #elif defined(LPSPI4_SDI_GPIO_2)
  113. #define LPSPI4_SDI_GPIO IOMUXC_GPIO_B1_05_LPSPI4_SDI
  114. #else
  115. #define LPSPI4_SDI_GPIO IOMUXC_GPIO_B0_01_LPSPI4_SDI
  116. #endif
  117. struct rt1050_spi
  118. {
  119. LPSPI_Type *base;
  120. struct rt_spi_configuration *cfg;
  121. };
  122. struct rt1050_sw_spi_cs
  123. {
  124. rt_uint32_t pin;
  125. };
  126. static uint32_t rt1050_get_lpspi_freq(void)
  127. {
  128. uint32_t freq = 0;
  129. /* CLOCK_GetMux(kCLOCK_LpspiMux):
  130. 00b: derive clock from PLL3 PFD1 720M
  131. 01b: derive clock from PLL3 PFD0 720M
  132. 10b: derive clock from PLL2 528M
  133. 11b: derive clock from PLL2 PFD2 396M
  134. */
  135. switch(CLOCK_GetMux(kCLOCK_LpspiMux))
  136. {
  137. case 0:
  138. freq = CLOCK_GetFreq(kCLOCK_Usb1PllPfd1Clk);
  139. break;
  140. case 1:
  141. freq = CLOCK_GetFreq(kCLOCK_Usb1PllPfd0Clk);
  142. break;
  143. case 2:
  144. freq = CLOCK_GetFreq(kCLOCK_SysPllClk);
  145. break;
  146. case 3:
  147. freq = CLOCK_GetFreq(kCLOCK_SysPllPfd2Clk);
  148. break;
  149. }
  150. freq /= (CLOCK_GetDiv(kCLOCK_LpspiDiv) + 1U);
  151. return freq;
  152. }
  153. static rt_err_t rt1050_spi_init(LPSPI_Type *base, struct rt_spi_configuration *cfg)
  154. {
  155. lpspi_master_config_t masterConfig;
  156. RT_ASSERT(cfg != RT_NULL);
  157. if(cfg->data_width != 8 && cfg->data_width != 16 && cfg->data_width != 32)
  158. {
  159. return RT_EINVAL;
  160. }
  161. #if defined(RT_USING_SPIBUS1)
  162. if(base == LPSPI1)
  163. {
  164. IOMUXC_SetPinMux (LPSPI1_SCK_GPIO, 0U);
  165. IOMUXC_SetPinConfig(LPSPI1_SCK_GPIO, 0x10B0u);
  166. IOMUXC_SetPinMux (LPSPI1_SDO_GPIO, 0U);
  167. IOMUXC_SetPinConfig(LPSPI1_SDO_GPIO, 0x10B0u);
  168. IOMUXC_SetPinMux (LPSPI1_SDI_GPIO, 0U);
  169. IOMUXC_SetPinConfig(LPSPI1_SDI_GPIO, 0x10B0u);
  170. }
  171. #endif
  172. #if defined(RT_USING_SPIBUS2)
  173. if(base == LPSPI2)
  174. {
  175. IOMUXC_SetPinMux (LPSPI2_SCK_GPIO, 0U);
  176. IOMUXC_SetPinConfig(LPSPI2_SCK_GPIO, 0x10B0u);
  177. IOMUXC_SetPinMux (LPSPI2_SDO_GPIO, 0U);
  178. IOMUXC_SetPinConfig(LPSPI2_SDO_GPIO, 0x10B0u);
  179. IOMUXC_SetPinMux (LPSPI2_SDI_GPIO, 0U);
  180. IOMUXC_SetPinConfig(LPSPI2_SDI_GPIO, 0x10B0u);
  181. }
  182. #endif
  183. #if defined(RT_USING_SPIBUS3)
  184. if(base == LPSPI3)
  185. {
  186. IOMUXC_SetPinMux (LPSPI3_SCK_GPIO, 0U);
  187. IOMUXC_SetPinConfig(LPSPI3_SCK_GPIO, 0x10B0u);
  188. IOMUXC_SetPinMux (LPSPI3_SDO_GPIO, 0U);
  189. IOMUXC_SetPinConfig(LPSPI3_SDO_GPIO, 0x10B0u);
  190. IOMUXC_SetPinMux (LPSPI3_SDI_GPIO, 0U);
  191. IOMUXC_SetPinConfig(LPSPI3_SDI_GPIO, 0x10B0u);
  192. }
  193. #endif
  194. #if defined(RT_USING_SPIBUS4)
  195. if(base == LPSPI4)
  196. {
  197. IOMUXC_SetPinMux (LPSPI4_SCK_GPIO, 0U);
  198. IOMUXC_SetPinConfig(LPSPI4_SCK_GPIO, 0x10B0u);
  199. IOMUXC_SetPinMux (LPSPI4_SDO_GPIO, 0U);
  200. IOMUXC_SetPinConfig(LPSPI4_SDO_GPIO, 0x10B0u);
  201. IOMUXC_SetPinMux (LPSPI4_SDI_GPIO, 0U);
  202. IOMUXC_SetPinConfig(LPSPI4_SDI_GPIO, 0x10B0u);
  203. }
  204. #endif
  205. LPSPI_MasterGetDefaultConfig(&masterConfig);
  206. if(cfg->max_hz > 40*1000*1000)
  207. {
  208. cfg->max_hz = 40*1000*1000;
  209. }
  210. masterConfig.baudRate = cfg->max_hz;
  211. masterConfig.bitsPerFrame = cfg->data_width;
  212. if(cfg->mode & RT_SPI_MSB)
  213. {
  214. masterConfig.direction = kLPSPI_MsbFirst;
  215. }
  216. else
  217. {
  218. masterConfig.direction = kLPSPI_LsbFirst;
  219. }
  220. if(cfg->mode & RT_SPI_CPHA)
  221. {
  222. masterConfig.cpha = kLPSPI_ClockPhaseSecondEdge;
  223. }
  224. else
  225. {
  226. masterConfig.cpha = kLPSPI_ClockPhaseFirstEdge;
  227. }
  228. if(cfg->mode & RT_SPI_CPOL)
  229. {
  230. masterConfig.cpol = kLPSPI_ClockPolarityActiveLow;
  231. }
  232. else
  233. {
  234. masterConfig.cpol = kLPSPI_ClockPolarityActiveHigh;
  235. }
  236. masterConfig.pinCfg = kLPSPI_SdiInSdoOut;
  237. masterConfig.dataOutConfig = kLpspiDataOutTristate;
  238. masterConfig.pcsToSckDelayInNanoSec = 1000000000 / masterConfig.baudRate;
  239. masterConfig.lastSckToPcsDelayInNanoSec = 1000000000 / masterConfig.baudRate;
  240. masterConfig.betweenTransferDelayInNanoSec = 1000000000 / masterConfig.baudRate;
  241. LPSPI_MasterInit(base, &masterConfig, rt1050_get_lpspi_freq());
  242. base->CFGR1 |= LPSPI_CFGR1_PCSCFG_MASK;
  243. return RT_EOK;
  244. }
  245. rt_err_t rt1050_spi_bus_attach_device(const char *bus_name, const char *device_name, rt_uint32_t pin)
  246. {
  247. rt_err_t ret = RT_EOK;
  248. struct rt_spi_device *spi_device = (struct rt_spi_device *)rt_malloc(sizeof(struct rt_spi_device));
  249. RT_ASSERT(spi_device != RT_NULL);
  250. struct rt1050_sw_spi_cs *cs_pin = (struct rt1050_sw_spi_cs *)rt_malloc(sizeof(struct rt1050_sw_spi_cs));
  251. RT_ASSERT(cs_pin != RT_NULL);
  252. cs_pin->pin = pin;
  253. rt_pin_mode(pin, PIN_MODE_OUTPUT);
  254. rt_pin_write(pin, PIN_HIGH);
  255. ret = rt_spi_bus_attach_device(spi_device, device_name, bus_name, (void *)cs_pin);
  256. return ret;
  257. }
  258. static rt_err_t spi_configure(struct rt_spi_device *device, struct rt_spi_configuration *cfg)
  259. {
  260. rt_err_t ret = RT_EOK;
  261. struct rt1050_spi *spi = RT_NULL;
  262. RT_ASSERT(cfg != RT_NULL);
  263. RT_ASSERT(device != RT_NULL);
  264. spi = (struct rt1050_spi *)(device->bus->parent.user_data);
  265. spi->cfg = cfg;
  266. ret = rt1050_spi_init(spi->base, cfg);
  267. return ret;
  268. }
  269. static rt_uint32_t spixfer(struct rt_spi_device *device, struct rt_spi_message *message)
  270. {
  271. lpspi_transfer_t transfer;
  272. RT_ASSERT(device != RT_NULL);
  273. RT_ASSERT(device->bus != RT_NULL);
  274. RT_ASSERT(device->bus->parent.user_data != RT_NULL);
  275. struct rt1050_spi *spi = (struct rt1050_spi *)(device->bus->parent.user_data);
  276. struct rt1050_sw_spi_cs *cs = device->parent.user_data;
  277. if(message->cs_take)
  278. {
  279. rt_pin_write(cs->pin, PIN_LOW);
  280. }
  281. transfer.dataSize = message->length;
  282. transfer.rxData = (uint8_t *)(message->recv_buf);
  283. transfer.txData = (uint8_t *)(message->send_buf);
  284. LPSPI_MasterTransferBlocking(spi->base, &transfer);
  285. if(message->cs_release)
  286. {
  287. rt_pin_write(cs->pin, PIN_HIGH);
  288. }
  289. return message->length;
  290. }
  291. #if defined(RT_USING_SPIBUS1)
  292. static struct rt1050_spi spi1 =
  293. {
  294. .base = LPSPI1
  295. };
  296. static struct rt_spi_bus spi1_bus =
  297. {
  298. .parent.user_data = &spi1
  299. };
  300. #endif
  301. #if defined(RT_USING_SPIBUS2)
  302. static struct rt1050_spi spi2 =
  303. {
  304. .base = LPSPI2
  305. };
  306. static struct rt_spi_bus spi2_bus =
  307. {
  308. .parent.user_data = &spi2
  309. };
  310. #endif
  311. #if defined(RT_USING_SPIBUS3)
  312. static struct rt1050_spi spi3 =
  313. {
  314. .base = LPSPI3
  315. };
  316. static struct rt_spi_bus spi3_bus =
  317. {
  318. .parent.user_data = &spi3
  319. };
  320. #endif
  321. #if defined(RT_USING_SPIBUS4)
  322. static struct rt1050_spi spi4 =
  323. {
  324. .base = LPSPI4
  325. };
  326. static struct rt_spi_bus spi4_bus =
  327. {
  328. .parent.user_data = &spi4
  329. };
  330. #endif
  331. static struct rt_spi_ops rt1050_spi_ops =
  332. {
  333. .configure = spi_configure,
  334. .xfer = spixfer
  335. };
  336. int rt_hw_spi_bus_init(void)
  337. {
  338. CLOCK_SetMux(kCLOCK_LpspiMux, LPSPI_CLK_SOURCE);
  339. CLOCK_SetDiv(kCLOCK_LpspiDiv, LPSPI_CLK_SOURCE_DIVIDER-1);
  340. CLOCK_EnableClock(kCLOCK_Iomuxc);
  341. #if defined(RT_USING_SPIBUS1)
  342. rt_spi_bus_register(&spi1_bus, "spi1", &rt1050_spi_ops);
  343. #endif
  344. #if defined(RT_USING_SPIBUS2)
  345. rt_spi_bus_register(&spi2_bus, "spi2", &rt1050_spi_ops);
  346. #endif
  347. #if defined(RT_USING_SPIBUS3)
  348. rt_spi_bus_register(&spi3_bus, "spi3", &rt1050_spi_ops);
  349. #endif
  350. #if defined(RT_USING_SPIBUS4)
  351. rt_spi_bus_register(&spi4_bus, "spi4", &rt1050_spi_ops);
  352. #endif
  353. return RT_EOK;
  354. }
  355. INIT_BOARD_EXPORT(rt_hw_spi_bus_init);
  356. #endif