fsl_flexram.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323
  1. /*
  2. * The Clear BSD License
  3. * Copyright 2017 NXP
  4. * All rights reserved.
  5. *
  6. *
  7. * Redistribution and use in source and binary forms, with or without modification,
  8. * are permitted (subject to the limitations in the disclaimer below) provided
  9. * that the following conditions are met:
  10. *
  11. * o Redistributions of source code must retain the above copyright notice, this list
  12. * of conditions and the following disclaimer.
  13. *
  14. * o Redistributions in binary form must reproduce the above copyright notice, this
  15. * list of conditions and the following disclaimer in the documentation and/or
  16. * other materials provided with the distribution.
  17. *
  18. * o Neither the name of the copyright holder nor the names of its
  19. * contributors may be used to endorse or promote products derived from this
  20. * software without specific prior written permission.
  21. *
  22. * NO EXPRESS OR IMPLIED LICENSES TO ANY PARTY'S PATENT RIGHTS ARE GRANTED BY THIS LICENSE.
  23. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  24. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  25. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  26. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  27. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  28. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  29. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  32. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. */
  34. #ifndef _FSL_FLEXRAM_H_
  35. #define _FSL_FLEXRAM_H_
  36. #include "fsl_common.h"
  37. /*!
  38. * @addtogroup flexram
  39. * @{
  40. */
  41. /******************************************************************************
  42. * Definitions.
  43. *****************************************************************************/
  44. /*! @name Driver version */
  45. /*@{*/
  46. /*! @brief Driver version 2.0.2. */
  47. #define FSL_FLEXRAM_DRIVER_VERSION (MAKE_VERSION(2U, 0U, 2U))
  48. /*@}*/
  49. /*! @brief flexram write read sel */
  50. enum _flexram_wr_rd_sel
  51. {
  52. kFLEXRAM_Read = 0U, /*!< read */
  53. kFLEXRAM_Write = 1U, /*!< write */
  54. };
  55. /*! @brief Interrupt status flag mask */
  56. enum _flexram_interrupt_status
  57. {
  58. kFLEXRAM_OCRAMAccessError = FLEXRAM_INT_STATUS_OCRAM_ERR_STATUS_MASK, /*!< ocram access unallocated address */
  59. kFLEXRAM_DTCMAccessError = FLEXRAM_INT_STATUS_DTCM_ERR_STATUS_MASK, /*!< dtcm access unallocated address */
  60. kFLEXRAM_ITCMAccessError = FLEXRAM_INT_STATUS_ITCM_ERR_STATUS_MASK, /*!< itcm access unallocated address */
  61. kFLEXRAM_OCRAMMagicAddrMatch = FLEXRAM_INT_STATUS_OCRAM_MAM_STATUS_MASK, /*!< ocram maigc address match */
  62. kFLEXRAM_DTCMMagicAddrMatch = FLEXRAM_INT_STATUS_DTCM_MAM_STATUS_MASK, /*!< dtcm maigc address match */
  63. kFLEXRAM_ITCMMagicAddrMatch = FLEXRAM_INT_STATUS_ITCM_MAM_STATUS_MASK, /*!< itcm maigc address match */
  64. kFLEXRAM_InterruptStatusAll = 0x3FU, /*!< all the interrupt status mask */
  65. };
  66. /*! @brief FLEXRAM TCM access mode
  67. * Fast access mode expected to be finished in 1-cycle
  68. * Wait access mode expected to be finished in 2-cycle
  69. * Wait access mode is a feature of the flexram and it should be used when
  70. * the cpu clock too fast to finish tcm access in 1-cycle.
  71. * Normally, fast mode is the default mode, the efficiency of the tcm access will better.
  72. */
  73. typedef enum _flexram_tcm_access_mode
  74. {
  75. kFLEXRAM_TCMAccessFastMode = 0U, /*!< fast access mode */
  76. kFLEXRAM_TCMAccessWaitMode = 1U, /*!< wait access mode */
  77. } flexram_tcm_access_mode_t;
  78. /*! @brief FLEXRAM bank type */
  79. enum _flexram_bank_type
  80. {
  81. kFLEXRAM_BankNotUsed = 0U, /*!< bank is not used */
  82. kFLEXRAM_BankOCRAM = 1U, /*!< bank is OCRAM */
  83. kFLEXRAM_BankDTCM = 2U, /*!< bank is DTCM */
  84. kFLEXRAM_BankITCM = 3U, /*!< bank is ITCM */
  85. };
  86. /*! @brief FLEXRAM tcm support size */
  87. enum _flexram_tcm_size
  88. {
  89. kFLEXRAM_TCMSize32KB = 32 * 1024U, /*!< TCM total size 32KB */
  90. kFLEXRAM_TCMSize64KB = 64 * 1024U, /*!< TCM total size 64KB */
  91. kFLEXRAM_TCMSize128KB = 128 * 1024U, /*!< TCM total size 128KB */
  92. kFLEXRAM_TCMSize256KB = 256 * 1024U, /*!< TCM total size 256KB */
  93. kFLEXRAM_TCMSize512KB = 512 * 1024U, /*!< TCM total size 512KB */
  94. };
  95. /*! @brief FLEXRAM bank allocate source */
  96. typedef enum _flexram_bank_allocate_src
  97. {
  98. kFLEXRAM_BankAllocateThroughHardwareFuse = 0U, /*!< allocate ram through hardware fuse value */
  99. kFLEXRAM_BankAllocateThroughBankCfg = 1U, /*!< allocate ram through FLEXRAM_BANK_CFG */
  100. } flexram_bank_allocate_src_t;
  101. /*! @brief FLEXRAM allocate ocram, itcm, dtcm size */
  102. typedef struct _flexram_allocate_ram
  103. {
  104. const uint8_t ocramBankNum; /*!< ocram banknumber which the SOC support */
  105. const uint8_t dtcmBankNum; /*!< dtcm bank number to allocate, the number should be power of 2 */
  106. const uint8_t itcmBankNum; /*!< itcm bank number to allocate, the number should be power of 2 */
  107. } flexram_allocate_ram_t;
  108. /*!
  109. * @name Initialization and deinitialization
  110. * @{
  111. */
  112. /*!
  113. * @brief FLEXRAM module initialization function.
  114. *
  115. * @param base FLEXRAM base address.
  116. */
  117. void FLEXRAM_Init(FLEXRAM_Type *base);
  118. /*!
  119. * @brief Deinitializes the FLEXRAM.
  120. *
  121. */
  122. void FLEXRAN_Deinit(FLEXRAM_Type *base);
  123. /* @} */
  124. /*!
  125. * @name Status
  126. * @{
  127. */
  128. /*!
  129. * @brief FLEXRAM module get interrupt status.
  130. *
  131. * @param base FLEXRAM base address.
  132. */
  133. static inline uint32_t FLEXRAM_GetInterruptStatus(FLEXRAM_Type *base)
  134. {
  135. return base->INT_STATUS & kFLEXRAM_InterruptStatusAll;
  136. }
  137. /*!
  138. * @brief FLEXRAM module clear interrupt status.
  139. *
  140. * @param base FLEXRAM base address.
  141. * @param status status to clear.
  142. */
  143. static inline void FLEXRAM_ClearInterruptStatus(FLEXRAM_Type *base, uint32_t status)
  144. {
  145. base->INT_STATUS |= status;
  146. }
  147. /*!
  148. * @brief FLEXRAM module enable interrupt status.
  149. *
  150. * @param base FLEXRAM base address.
  151. * @param status status to enable.
  152. */
  153. static inline void FLEXRAM_EnableInterruptStatus(FLEXRAM_Type *base, uint32_t status)
  154. {
  155. base->INT_STAT_EN |= status;
  156. }
  157. /*!
  158. * @brief FLEXRAM module disable interrupt status.
  159. *
  160. * @param base FLEXRAM base address.
  161. * @param status status to disable.
  162. */
  163. static inline void FLEXRAM_DisableInterruptStatus(FLEXRAM_Type *base, uint32_t status)
  164. {
  165. base->INT_STAT_EN &= ~status;
  166. }
  167. /* @} */
  168. /*!
  169. * @name Interrupts
  170. * @{
  171. */
  172. /*!
  173. * @brief FLEXRAM module enable interrupt.
  174. *
  175. * @param base FLEXRAM base address.
  176. * @param status status interrupt to enable.
  177. */
  178. static inline void FLEXRAM_EnableInterruptSignal(FLEXRAM_Type *base, uint32_t status)
  179. {
  180. base->INT_SIG_EN |= status;
  181. }
  182. /*!
  183. * @brief FLEXRAM module disable interrupt.
  184. *
  185. * @param base FLEXRAM base address.
  186. * @param status status interrupt to disable.
  187. */
  188. static inline void FLEXRAM_DisableInterruptSignal(FLEXRAM_Type *base, uint32_t status)
  189. {
  190. base->INT_SIG_EN &= ~status;
  191. }
  192. /* @} */
  193. /*!
  194. * @name functional
  195. * @{
  196. */
  197. /*!
  198. * @brief FLEXRAM module set TCM read access mode
  199. *
  200. * @param base FLEXRAM base address.
  201. * @param mode access mode.
  202. */
  203. static inline void FLEXRAM_SetTCMReadAccessMode(FLEXRAM_Type *base, flexram_tcm_access_mode_t mode)
  204. {
  205. base->TCM_CTRL &= ~FLEXRAM_TCM_CTRL_TCM_RWAIT_EN_MASK;
  206. base->TCM_CTRL |= mode;
  207. }
  208. /*!
  209. * @brief FLEXRAM module set TCM write access mode
  210. *
  211. * @param base FLEXRAM base address.
  212. * @param mode access mode.
  213. */
  214. static inline void FLEXRAM_SetTCMWriteAccessMode(FLEXRAM_Type *base, flexram_tcm_access_mode_t mode)
  215. {
  216. base->TCM_CTRL &= ~FLEXRAM_TCM_CTRL_TCM_WWAIT_EN_MASK;
  217. base->TCM_CTRL |= mode;
  218. }
  219. /*!
  220. * @brief FLEXRAM module force ram clock on
  221. *
  222. * @param base FLEXRAM base address.
  223. * @param enable enable or disable clock force on.
  224. */
  225. static inline void FLEXRAM_EnableForceRamClockOn(FLEXRAM_Type *base, bool enable)
  226. {
  227. if (enable)
  228. {
  229. base->TCM_CTRL |= FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK;
  230. }
  231. else
  232. {
  233. base->TCM_CTRL &= ~FLEXRAM_TCM_CTRL_FORCE_CLK_ON_MASK;
  234. }
  235. }
  236. /*!
  237. * @brief FLEXRAM OCRAM magic addr configuration
  238. * When read/write access hit magic address, it will generate interrupt
  239. * @param magicAddr magic address.
  240. * @param rwsel read write select, 0 read access , 1 write access
  241. */
  242. static inline void FLEXRAM_SetOCRAMMagicAddr(FLEXRAM_Type *base, uint16_t magicAddr, uint32_t rwSel)
  243. {
  244. base->OCRAM_MAGIC_ADDR =
  245. FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_WR_RD_SEL(rwSel) | FLEXRAM_OCRAM_MAGIC_ADDR_OCRAM_MAGIC_ADDR(magicAddr >> 3U);
  246. }
  247. /*!
  248. * @brief FLEXRAM DTCM magic addr configuration
  249. * When read/write access hit magic address, it will generate interrupt
  250. * @param magicAddr magic address.
  251. * @param rwsel read write select, 0 read access , 1 write access
  252. */
  253. static inline void FLEXRAM_SetDTCMMagicAddr(FLEXRAM_Type *base, uint16_t magicAddr, uint32_t rwSel)
  254. {
  255. base->DTCM_MAGIC_ADDR =
  256. FLEXRAM_DTCM_MAGIC_ADDR_DTCM_WR_RD_SEL(rwSel) | FLEXRAM_DTCM_MAGIC_ADDR_DTCM_MAGIC_ADDR(magicAddr >> 3U);
  257. }
  258. /*!
  259. * @brief FLEXRAM ITCM magic addr configuration
  260. * When read/write access hit magic address, it will generate interrupt
  261. * @param magicAddr magic address.
  262. * @param rwsel read write select, 0 read access , 1 write access
  263. */
  264. static inline void FLEXRAM_SetITCMMagicAddr(FLEXRAM_Type *base, uint16_t magicAddr, uint32_t rwSel)
  265. {
  266. base->ITCM_MAGIC_ADDR =
  267. FLEXRAM_ITCM_MAGIC_ADDR_ITCM_WR_RD_SEL(rwSel) | FLEXRAM_ITCM_MAGIC_ADDR_ITCM_MAGIC_ADDR(magicAddr >> 3U);
  268. }
  269. /*!
  270. * @brief FLEXRAM allocate on-chip ram for OCRAM,ITCM,DTCM
  271. * This function is independent of FLEXRAM_Init, it can be called directly if ram re-allocate
  272. * is needed.
  273. * @param config allocate configuration.
  274. * @retval kStatus_InvalidArgument the argument is invalid
  275. * kStatus_Success allocate success
  276. */
  277. status_t FLEXRAM_AllocateRam(flexram_allocate_ram_t *config);
  278. /*!
  279. * @brief FLEXRAM set allocate on-chip ram source
  280. * @param src bank config source select value.
  281. */
  282. static inline void FLEXRAM_SetAllocateRamSrc(flexram_bank_allocate_src_t src)
  283. {
  284. IOMUXC_GPR->GPR16 &= ~IOMUXC_GPR_GPR16_FLEXRAM_BANK_CFG_SEL_MASK;
  285. IOMUXC_GPR->GPR16 |= IOMUXC_GPR_GPR16_FLEXRAM_BANK_CFG_SEL(src);
  286. }
  287. /*! @}*/
  288. #endif