board.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-05-17 ZYH first implementation
  9. */
  10. #include <rtthread.h>
  11. #include "board.h"
  12. #include "drv_mpu.h"
  13. #include "drv_sdram.h"
  14. #include <rthw.h>
  15. /**
  16. * @addtogroup STM32
  17. */
  18. static void SystemClock_Config(void)
  19. {
  20. RCC_OscInitTypeDef RCC_OscInitStruct;
  21. RCC_ClkInitTypeDef RCC_ClkInitStruct;
  22. RCC_PeriphCLKInitTypeDef PeriphClkInitStruct;
  23. /**Configure the main internal regulator output voltage
  24. */
  25. __HAL_RCC_PWR_CLK_ENABLE();
  26. __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
  27. /**Initializes the CPU, AHB and APB busses clocks
  28. */
  29. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE|RCC_OSCILLATORTYPE_LSE;
  30. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  31. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  32. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  33. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  34. RCC_OscInitStruct.PLL.PLLM = 25;
  35. RCC_OscInitStruct.PLL.PLLN = 432;
  36. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  37. RCC_OscInitStruct.PLL.PLLQ = 9;
  38. HAL_RCC_OscConfig(&RCC_OscInitStruct);
  39. /**Activate the Over-Drive mode
  40. */
  41. HAL_PWREx_EnableOverDrive();
  42. /**Initializes the CPU, AHB and APB busses clocks
  43. */
  44. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  45. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  46. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  47. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  48. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV4;
  49. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV2;
  50. HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_7);
  51. PeriphClkInitStruct.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_USART1
  52. |RCC_PERIPHCLK_USART6|RCC_PERIPHCLK_UART4
  53. |RCC_PERIPHCLK_UART5|RCC_PERIPHCLK_UART7
  54. |RCC_PERIPHCLK_SDMMC2|RCC_PERIPHCLK_CLK48;
  55. PeriphClkInitStruct.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  56. PeriphClkInitStruct.Usart1ClockSelection = RCC_USART1CLKSOURCE_PCLK2;
  57. PeriphClkInitStruct.Uart4ClockSelection = RCC_UART4CLKSOURCE_PCLK1;
  58. PeriphClkInitStruct.Uart5ClockSelection = RCC_UART5CLKSOURCE_PCLK1;
  59. PeriphClkInitStruct.Usart6ClockSelection = RCC_USART6CLKSOURCE_PCLK2;
  60. PeriphClkInitStruct.Uart7ClockSelection = RCC_UART7CLKSOURCE_PCLK1;
  61. PeriphClkInitStruct.Clk48ClockSelection = RCC_CLK48SOURCE_PLL;
  62. PeriphClkInitStruct.Sdmmc2ClockSelection = RCC_SDMMC2CLKSOURCE_CLK48;
  63. HAL_RCCEx_PeriphCLKConfig(&PeriphClkInitStruct);
  64. }
  65. void SysTick_Handler(void)
  66. {
  67. /* enter interrupt */
  68. rt_interrupt_enter();
  69. rt_tick_increase();
  70. /* leave interrupt */
  71. rt_interrupt_leave();
  72. }
  73. HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  74. {
  75. /**Configure the Systick interrupt time
  76. */
  77. HAL_SYSTICK_Config(HAL_RCC_GetHCLKFreq() / RT_TICK_PER_SECOND);
  78. /**Configure the Systick
  79. */
  80. HAL_SYSTICK_CLKSourceConfig(SYSTICK_CLKSOURCE_HCLK);
  81. /* SysTick_IRQn interrupt configuration */
  82. HAL_NVIC_SetPriority(SysTick_IRQn, 15, 0);
  83. return HAL_OK;
  84. }
  85. uint32_t HAL_GetTick(void)
  86. {
  87. return rt_tick_get() * 1000 / RT_TICK_PER_SECOND;
  88. }
  89. void HAL_Delay(__IO uint32_t Delay)
  90. {
  91. rt_thread_delay(Delay * 1000 / RT_TICK_PER_SECOND);
  92. }
  93. void HAL_SuspendTick(void)
  94. {
  95. /* we should not suspend tick */
  96. }
  97. void HAL_ResumeTick(void)
  98. {
  99. /* we should not resume tick */
  100. }
  101. #if defined(BSP_USING_SDRAM) && defined(RT_USING_MEMHEAP_AS_HEAP)
  102. static struct rt_memheap system_heap;
  103. #endif
  104. void HAL_MspInit(void)
  105. {
  106. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  107. /* System interrupt init*/
  108. /* MemoryManagement_IRQn interrupt configuration */
  109. HAL_NVIC_SetPriority(MemoryManagement_IRQn, 0, 0);
  110. /* BusFault_IRQn interrupt configuration */
  111. HAL_NVIC_SetPriority(BusFault_IRQn, 0, 0);
  112. /* UsageFault_IRQn interrupt configuration */
  113. HAL_NVIC_SetPriority(UsageFault_IRQn, 0, 0);
  114. /* SVCall_IRQn interrupt configuration */
  115. HAL_NVIC_SetPriority(SVCall_IRQn, 0, 0);
  116. /* DebugMonitor_IRQn interrupt configuration */
  117. HAL_NVIC_SetPriority(DebugMonitor_IRQn, 0, 0);
  118. /* PendSV_IRQn interrupt configuration */
  119. HAL_NVIC_SetPriority(PendSV_IRQn, 15, 0);
  120. /* SysTick_IRQn interrupt configuration */
  121. HAL_NVIC_SetPriority(SysTick_IRQn, 15, 0);
  122. }
  123. /**
  124. * This function will initial STM32 board.
  125. */
  126. void rt_hw_board_init()
  127. {
  128. /* Configure the MPU attributes as Write Through */
  129. bsp_mpu_hw_init();
  130. /* Enable I-Cache-------------------------------------------------------------*/
  131. rt_hw_cpu_icache_enable();
  132. /* Enable D-Cache-------------------------------------------------------------*/
  133. rt_hw_cpu_dcache_enable();
  134. /* STM32F7xx HAL library initialization:
  135. - Configure the Flash ART accelerator on ITCM interface
  136. - Configure the Systick to generate an interrupt each 1 msec
  137. - Set NVIC Group Priority to 4
  138. - Global MSP (MCU Support Package) initialization
  139. */
  140. /* Configure the system clock @ 216 Mhz */
  141. SystemClock_Config();
  142. HAL_Init();
  143. #ifdef RT_USING_HEAP
  144. #if defined(BSP_USING_SDRAM) && defined(RT_USING_MEMHEAP_AS_HEAP)
  145. bsp_sdram_hw_init();
  146. rt_system_heap_init((void *)SDRAM_BEGIN, (void *)SDRAM_END);
  147. rt_memheap_init(&system_heap, "sram", (void *)HEAP_BEGIN, HEAP_SIZE);
  148. #else
  149. rt_system_heap_init((void *)HEAP_BEGIN, (void *)HEAP_END);
  150. #endif
  151. #endif
  152. #ifdef RT_USING_COMPONENTS_INIT
  153. rt_components_board_init();
  154. #endif
  155. #ifdef RT_USING_CONSOLE
  156. rt_console_set_device(RT_CONSOLE_DEVICE_NAME);
  157. #endif
  158. }