start_gcc.S 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. #include <rtconfig.h>
  11. #ifdef RT_USING_VMM
  12. #include <vmm.h>
  13. .equ orig_irq_isr, LINUX_VECTOR_POS+0x18
  14. #else
  15. #undef RT_VMM_USING_DOMAIN
  16. #endif
  17. .equ Mode_USR, 0x10
  18. .equ Mode_FIQ, 0x11
  19. .equ Mode_IRQ, 0x12
  20. .equ Mode_SVC, 0x13
  21. .equ Mode_ABT, 0x17
  22. .equ Mode_UND, 0x1B
  23. .equ Mode_SYS, 0x1F
  24. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  25. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  26. #ifndef RT_USING_VMM
  27. .equ UND_Stack_Size, 0x00000000
  28. .equ SVC_Stack_Size, 0x00000100
  29. .equ ABT_Stack_Size, 0x00000000
  30. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  31. .equ RT_IRQ_STACK_PGSZ, 0x00000100
  32. .equ USR_Stack_Size, 0x00000100
  33. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  34. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  35. #else
  36. #define ISR_Stack_Size (RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  37. #endif
  38. .section .data.share.isr
  39. /* stack */
  40. .globl stack_start
  41. .globl stack_top
  42. stack_start:
  43. .rept ISR_Stack_Size
  44. .byte 0
  45. .endr
  46. stack_top:
  47. .text
  48. /* reset entry */
  49. .globl _reset
  50. _reset:
  51. #ifdef RT_USING_VMM
  52. /* save all the parameter and variable registers */
  53. stmfd sp!, {r0-r12, lr}
  54. #endif
  55. /* set the cpu to SVC32 mode and disable interrupt */
  56. mrs r0, cpsr
  57. bic r0, r0, #0x1f
  58. orr r0, r0, #0x13
  59. msr cpsr_c, r0
  60. /* setup stack */
  61. bl stack_setup
  62. /* clear .bss */
  63. mov r0,#0 /* get a zero */
  64. ldr r1,=__bss_start /* bss start */
  65. ldr r2,=__bss_end /* bss end */
  66. bss_loop:
  67. cmp r1,r2 /* check if data to clear */
  68. strlo r0,[r1],#4 /* clear 4 bytes */
  69. blo bss_loop /* loop until done */
  70. #ifdef RT_USING_VMM
  71. /* clear .bss.share */
  72. mov r0,#0 /* get a zero */
  73. ldr r1,=__bss_share_start /* bss start */
  74. ldr r2,=__bss_share_end /* bss end */
  75. bss_share_loop:
  76. cmp r1,r2 /* check if data to clear */
  77. strlo r0,[r1],#4 /* clear 4 bytes */
  78. blo bss_share_loop /* loop until done */
  79. #endif
  80. /* call C++ constructors of global objects */
  81. ldr r0, =__ctors_start__
  82. ldr r1, =__ctors_end__
  83. ctor_loop:
  84. cmp r0, r1
  85. beq ctor_end
  86. ldr r2, [r0], #4
  87. stmfd sp!, {r0-r1}
  88. mov lr, pc
  89. bx r2
  90. ldmfd sp!, {r0-r1}
  91. b ctor_loop
  92. ctor_end:
  93. /* start RT-Thread Kernel */
  94. #ifdef RT_USING_VMM
  95. /* restore the parameter */
  96. ldmfd sp!, {r0-r3}
  97. bl vmm_entry
  98. ldmfd sp!, {r4-r12, pc}
  99. #else
  100. ldr pc, _rtthread_startup
  101. _rtthread_startup:
  102. .word rtthread_startup
  103. #endif
  104. stack_setup:
  105. ldr r0, =stack_top
  106. #ifdef RT_USING_VMM
  107. @ Linux use stmia to save r0, lr and spsr. To align to 8 byte boundary,
  108. @ just allocate 16 bytes for it.
  109. sub r0, r0, #16
  110. #endif
  111. #ifndef RT_USING_VMM
  112. @ Set the startup stack for svc
  113. mov sp, r0
  114. #endif
  115. #ifndef RT_USING_VMM
  116. @ Enter Undefined Instruction Mode and set its Stack Pointer
  117. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  118. mov sp, r0
  119. sub r0, r0, #UND_Stack_Size
  120. @ Enter Abort Mode and set its Stack Pointer
  121. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  122. mov sp, r0
  123. sub r0, r0, #ABT_Stack_Size
  124. #endif
  125. @ Enter FIQ Mode and set its Stack Pointer
  126. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  127. mov sp, r0
  128. sub r0, r0, #RT_FIQ_STACK_PGSZ
  129. @ Enter IRQ Mode and set its Stack Pointer
  130. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  131. mov sp, r0
  132. sub r0, r0, #RT_IRQ_STACK_PGSZ
  133. /* come back to SVC mode */
  134. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  135. bx lr
  136. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  137. .section .text.isr, "ax"
  138. .align 5
  139. .globl vector_fiq
  140. vector_fiq:
  141. stmfd sp!,{r0-r7,lr}
  142. bl rt_hw_trap_fiq
  143. ldmfd sp!,{r0-r7,lr}
  144. subs pc, lr, #4
  145. .globl rt_interrupt_enter
  146. .globl rt_interrupt_leave
  147. .globl rt_thread_switch_interrupt_flag
  148. .globl rt_interrupt_from_thread
  149. .globl rt_interrupt_to_thread
  150. .globl rt_current_thread
  151. .globl vmm_thread
  152. .globl vmm_virq_check
  153. .align 5
  154. .globl vector_irq
  155. vector_irq:
  156. stmfd sp!, {r0-r12,lr}
  157. #ifdef RT_VMM_USING_DOMAIN
  158. @ save the last domain
  159. mrc p15, 0, r5, c3, c0
  160. @ switch to vmm domain as we are going to call vmm codes
  161. ldr r1, =vmm_domain_val
  162. ldr r4, [r1]
  163. mcr p15, 0, r4, c3, c0
  164. #endif
  165. bl rt_interrupt_enter
  166. bl rt_hw_trap_irq
  167. bl rt_interrupt_leave
  168. #ifdef RT_VMM_USING_DOMAIN
  169. @ restore the last domain. It do some redundant work but simplify the
  170. @ logic. It might be the guest domain so rt_thread_switch_interrupt_flag
  171. @ should lay in .bss.share
  172. mcr p15, 0, r5, c3, c0
  173. #endif
  174. @ if rt_thread_switch_interrupt_flag set, jump to
  175. @ rt_hw_context_switch_interrupt_do and don't return
  176. ldr r0, =rt_thread_switch_interrupt_flag
  177. ldr r1, [r0]
  178. cmp r1, #1
  179. beq rt_hw_context_switch_interrupt_do
  180. #ifndef RT_USING_VMM
  181. ldmfd sp!, {r0-r12,lr}
  182. subs pc, lr, #4
  183. #else
  184. #ifdef RT_VMM_USING_DOMAIN
  185. @ r4 is vmm_domain_val
  186. @ back to vmm domain as we need access rt_current_thread
  187. mcr p15, 0, r4, c3, c0
  188. #endif
  189. /* check whether we need to do IRQ routing
  190. * ensure the int is disabled. Or there will be an infinite loop. */
  191. ldr r0, =rt_current_thread
  192. ldr r0, [r0]
  193. ldr r1, =vmm_thread
  194. cmp r0, r1
  195. beq switch_to_guest
  196. #ifdef RT_VMM_USING_DOMAIN
  197. @ r5 is domain of interrupted context
  198. @ it might be super_domain_val or vmm_domain_val so we need to restore it.
  199. mcr p15, 0, r5, c3, c0
  200. #endif
  201. @ switch back if the interrupted thread is not vmm
  202. ldmfd sp!, {r0-r12,lr}
  203. subs pc, lr, #4
  204. switch_to_guest:
  205. #ifdef RT_VMM_USING_DOMAIN
  206. @ We are going to execute rt-thread code but accessing the content of the
  207. @ guest. So switch to super domain.
  208. ldr r1, =super_domain_val
  209. ldr r0, [r1]
  210. mcr p15, 0, r0, c3, c0
  211. #endif
  212. /* check whether there is a pending interrupt for Guest OS */
  213. bl vmm_virq_check
  214. #ifdef RT_VMM_USING_DOMAIN
  215. @ All done, restore the guest domain.
  216. mcr p15, 0, r5, c3, c0
  217. #endif
  218. cmp r0, #0x0
  219. beq route_irq_to_guest
  220. ldmfd sp!, {r0-r12,lr}
  221. subs pc, lr, #4
  222. route_irq_to_guest:
  223. ldmfd sp!, {r0-r12,lr}
  224. b orig_irq_isr
  225. #endif /* RT_USING_VMM */
  226. rt_hw_context_switch_interrupt_do:
  227. mov r1, #0 @ clear flag
  228. str r1, [r0]
  229. mov r1, sp @ r1 point to {r0-r3} in stack
  230. add sp, sp, #4*4
  231. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  232. mrs r0, spsr @ get cpsr of interrupt thread
  233. sub r2, lr, #4 @ save old task's pc to r2
  234. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  235. @ interrupted, this will just switch to the stack of kernel space.
  236. @ save the registers in kernel space won't trigger data abort.
  237. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  238. stmfd sp!, {r2} @ push old task's pc
  239. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  240. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  241. stmfd sp!, {r1-r4} @ push old task's r0-r3
  242. stmfd sp!, {r0} @ push old task's cpsr
  243. ldr r4, =rt_interrupt_from_thread
  244. ldr r5, [r4]
  245. str sp, [r5] @ store sp in preempted tasks's TCB
  246. #ifdef RT_VMM_USING_DOMAIN
  247. @ If a thread is wake up by interrupt, it should be RTT thread.
  248. @ Make sure the domain is correct.
  249. ldr r1, =vmm_domain_val
  250. ldr r2, [r1]
  251. mcr p15, 0, r2, c3, c0
  252. #endif
  253. ldr r6, =rt_interrupt_to_thread
  254. ldr r6, [r6]
  255. ldr sp, [r6] @ get new task's stack pointer
  256. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  257. msr spsr_cxsf, r4
  258. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  259. .macro push_svc_reg
  260. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  261. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  262. mov r0, sp
  263. mrs r6, spsr @/* Save CPSR */
  264. str lr, [r0, #15*4] @/* Push PC */
  265. str r6, [r0, #16*4] @/* Push CPSR */
  266. cps #Mode_SVC
  267. str sp, [r0, #13*4] @/* Save calling SP */
  268. str lr, [r0, #14*4] @/* Save calling PC */
  269. .endm
  270. .align 5
  271. .globl vector_swi
  272. vector_swi:
  273. push_svc_reg
  274. bl rt_hw_trap_swi
  275. b .
  276. .align 5
  277. .globl vector_undef
  278. vector_undef:
  279. push_svc_reg
  280. bl rt_hw_trap_undef
  281. b .
  282. .align 5
  283. .globl vector_pabt
  284. vector_pabt:
  285. push_svc_reg
  286. bl rt_hw_trap_pabt
  287. b .
  288. .align 5
  289. .globl vector_dabt
  290. vector_dabt:
  291. push_svc_reg
  292. bl rt_hw_trap_dabt
  293. b .
  294. .align 5
  295. .globl vector_resv
  296. vector_resv:
  297. push_svc_reg
  298. bl rt_hw_trap_resv
  299. b .