lp.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371
  1. /**
  2. * @file lp.c
  3. * @brief Low power functions
  4. */
  5. /* ****************************************************************************
  6. * Copyright (C) 2017 Maxim Integrated Products, Inc., All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the "Software"),
  10. * to deal in the Software without restriction, including without limitation
  11. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  12. * and/or sell copies of the Software, and to permit persons to whom the
  13. * Software is furnished to do so, subject to the following conditions:
  14. *
  15. * The above copyright notice and this permission notice shall be included
  16. * in all copies or substantial portions of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  19. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  20. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  21. * IN NO EVENT SHALL MAXIM INTEGRATED BE LIABLE FOR ANY CLAIM, DAMAGES
  22. * OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  23. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  24. * OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. * Except as contained in this notice, the name of Maxim Integrated
  27. * Products, Inc. shall not be used except as stated in the Maxim Integrated
  28. * Products, Inc. Branding Policy.
  29. *
  30. * The mere transfer of this software does not imply any licenses
  31. * of trade secrets, proprietary technology, copyrights, patents,
  32. * trademarks, maskwork rights, or any other form of intellectual
  33. * property whatsoever. Maxim Integrated Products, Inc. retains all
  34. * ownership rights.
  35. *
  36. * $Date: 2019-10-07 11:05:30 -0500 (Mon, 07 Oct 2019) $
  37. * $Revision: 47429 $
  38. *
  39. *************************************************************************** */
  40. /***** Includes *****/
  41. #include "lp.h"
  42. #include "pwrseq_regs.h"
  43. #include "mxc_errors.h"
  44. #include "gcr_regs.h"
  45. #include "mxc_config.h"
  46. #include "mxc_sys.h"
  47. #include "flc.h"
  48. #include "tmr_utils.h"
  49. /***** Functions *****/
  50. void LP_ClearWakeStatus(void)
  51. {
  52. MXC_PWRSEQ->lp_wakefl = 0xFFFFFFFF;
  53. /* These flags are slow to clear, so block until they do */
  54. while(MXC_PWRSEQ->lp_wakefl & (MXC_PWRSEQ->lpwk_en));
  55. }
  56. void LP_EnableSRAM3(void)
  57. {
  58. MXC_PWRSEQ->lpmemsd &= ~MXC_F_PWRSEQ_LPMEMSD_SRAM3_OFF;
  59. }
  60. void LP_DisableSRAM3(void)
  61. {
  62. MXC_PWRSEQ->lpmemsd |= MXC_F_PWRSEQ_LPMEMSD_SRAM3_OFF;
  63. }
  64. void LP_EnableSRAM2(void)
  65. {
  66. MXC_PWRSEQ->lpmemsd &= ~MXC_F_PWRSEQ_LPMEMSD_SRAM2_OFF;
  67. }
  68. void LP_DisableSRAM2(void)
  69. {
  70. MXC_PWRSEQ->lpmemsd |= MXC_F_PWRSEQ_LPMEMSD_SRAM2_OFF;
  71. }
  72. void LP_EnableSRAM1(void)
  73. {
  74. MXC_PWRSEQ->lpmemsd &= ~MXC_F_PWRSEQ_LPMEMSD_SRAM1_OFF;
  75. }
  76. void LP_DisableSRAM1(void)
  77. {
  78. MXC_PWRSEQ->lpmemsd |= MXC_F_PWRSEQ_LPMEMSD_SRAM1_OFF;
  79. }
  80. void LP_EnableSRAM0(void)
  81. {
  82. MXC_PWRSEQ->lpmemsd &= ~MXC_F_PWRSEQ_LPMEMSD_SRAM0_OFF;
  83. }
  84. void LP_DisableSRAM0(void)
  85. {
  86. MXC_PWRSEQ->lpmemsd |= MXC_F_PWRSEQ_LPMEMSD_SRAM0_OFF;
  87. }
  88. void LP_EnableICacheLightSleep(void)
  89. {
  90. MXC_GCR->memckcn |= (MXC_F_GCR_MEMCKCN_ICACHELS);
  91. }
  92. void LP_DisableICacheLightSleep(void)
  93. {
  94. MXC_GCR->memckcn &= ~(MXC_F_GCR_MEMCKCN_ICACHELS);
  95. }
  96. void LP_EnableSysRAM3LightSleep(void)
  97. {
  98. MXC_GCR->memckcn |= (MXC_F_GCR_MEMCKCN_SYSRAM3LS);
  99. }
  100. void LP_DisableSysRAM3LightSleep(void)
  101. {
  102. MXC_GCR->memckcn &= ~(MXC_F_GCR_MEMCKCN_SYSRAM3LS);
  103. }
  104. void LP_EnableSysRAM2LightSleep(void)
  105. {
  106. MXC_GCR->memckcn |= (MXC_F_GCR_MEMCKCN_SYSRAM2LS);
  107. }
  108. void LP_DisableSysRAM2LightSleep(void)
  109. {
  110. MXC_GCR->memckcn &= ~(MXC_F_GCR_MEMCKCN_SYSRAM2LS);
  111. }
  112. void LP_EnableSysRAM1LightSleep(void)
  113. {
  114. MXC_GCR->memckcn |= (MXC_F_GCR_MEMCKCN_SYSRAM1LS);
  115. }
  116. void LP_DisableSysRAM1LightSleep(void)
  117. {
  118. MXC_GCR->memckcn &= ~(MXC_F_GCR_MEMCKCN_SYSRAM1LS);
  119. }
  120. void LP_EnableSysRAM0LightSleep(void)
  121. {
  122. MXC_GCR->memckcn |= (MXC_F_GCR_MEMCKCN_SYSRAM0LS);
  123. }
  124. void LP_DisableSysRAM0LightSleep(void)
  125. {
  126. MXC_GCR->memckcn &= ~(MXC_F_GCR_MEMCKCN_SYSRAM0LS);
  127. }
  128. void LP_EnableRTCAlarmWakeup(void)
  129. {
  130. MXC_GCR->pm |= MXC_F_GCR_PM_RTCWKEN;
  131. }
  132. void LP_DisableRTCAlarmWakeup(void)
  133. {
  134. MXC_GCR->pm &= ~MXC_F_GCR_PM_RTCWKEN;
  135. }
  136. void LP_EnableGPIOWakeup(const gpio_cfg_t *wu_pins)
  137. {
  138. MXC_GCR->pm |= MXC_F_GCR_PM_GPIOWKEN;
  139. switch(wu_pins->port)
  140. {
  141. case 0: MXC_PWRSEQ->lpwk_en |= wu_pins->mask; break;
  142. }
  143. }
  144. void LP_DisableGPIOWakeup(const gpio_cfg_t *wu_pins)
  145. {
  146. switch(wu_pins->port)
  147. {
  148. case 0: MXC_PWRSEQ->lpwk_en &= ~wu_pins->mask; break;
  149. }
  150. if(MXC_PWRSEQ->lpwk_en == 0)
  151. {
  152. MXC_GCR->pm &= ~MXC_F_GCR_PM_GPIOWKEN;
  153. }
  154. }
  155. void LP_EnterSleepMode(void)
  156. {
  157. // Clear SLEEPDEEP bit
  158. SCB->SCR &= ~SCB_SCR_SLEEPDEEP_Msk;
  159. // Go into Sleep mode and wait for an interrupt to wake the processor
  160. __WFI();
  161. }
  162. void LP_EnterDeepSleepMode(void)
  163. {
  164. // Set SLEEPDEEP bit
  165. SCB->SCR |= SCB_SCR_SLEEPDEEP_Msk;
  166. // Auto-powerdown 96 MHz oscillator when in deep sleep
  167. MXC_GCR->pm |= MXC_F_GCR_PM_HIRCPD;
  168. // Go into Deepsleep mode and wait for an interrupt to wake the processor
  169. __WFI();
  170. }
  171. void LP_EnterBackupMode(void)
  172. {
  173. MXC_GCR->pm &= ~MXC_F_GCR_PM_MODE;
  174. MXC_GCR->pm |= MXC_S_GCR_PM_MODE_BACKUP;
  175. while(1);
  176. }
  177. void LP_EnterShutdownMode(void)
  178. {
  179. MXC_GCR->pm &= ~MXC_F_GCR_PM_MODE;
  180. MXC_GCR->pm |= MXC_S_GCR_PM_MODE_SHUTDOWN;
  181. while(1);
  182. }
  183. void LP_SetOperatingVoltage(lp_ovr_t ovr)
  184. {
  185. uint32_t div;
  186. //Set flash wait state for any clock so its not to low after clock changes.
  187. MXC_GCR->memckcn = (MXC_GCR->memckcn & ~(MXC_F_GCR_MEMCKCN_FWS)) | (0x5UL << MXC_F_GCR_MEMCKCN_FWS_POS);
  188. //set the OVR bits
  189. MXC_PWRSEQ->lp_ctrl &= ~(MXC_F_PWRSEQ_LP_CTRL_OVR);
  190. MXC_PWRSEQ->lp_ctrl |= ovr;
  191. //Set LVE bit
  192. if(ovr == LP_OVR_0_9){
  193. MXC_FLC->cn |= MXC_F_FLC_CN_LVE;
  194. }
  195. else{
  196. MXC_FLC->cn &= ~(MXC_F_FLC_CN_LVE);
  197. }
  198. // Update SystemCoreClock variable
  199. SystemCoreClockUpdate();
  200. // Get the clock divider
  201. div = (MXC_GCR->clkcn & MXC_F_GCR_CLKCN_PSC) >> MXC_F_GCR_CLKCN_PSC_POS;
  202. //Set Flash Wait States
  203. if(ovr == LP_OVR_0_9){
  204. if(div == 0){
  205. MXC_GCR->memckcn = (MXC_GCR->memckcn & ~(MXC_F_GCR_MEMCKCN_FWS)) | (0x2UL << MXC_F_GCR_MEMCKCN_FWS_POS);
  206. } else{
  207. MXC_GCR->memckcn = (MXC_GCR->memckcn & ~(MXC_F_GCR_MEMCKCN_FWS)) | (0x1UL << MXC_F_GCR_MEMCKCN_FWS_POS);
  208. }
  209. } else if( ovr == LP_OVR_1_0){
  210. if(div == 0){
  211. MXC_GCR->memckcn = (MXC_GCR->memckcn & ~(MXC_F_GCR_MEMCKCN_FWS)) | (0x2UL << MXC_F_GCR_MEMCKCN_FWS_POS);
  212. } else{
  213. MXC_GCR->memckcn = (MXC_GCR->memckcn & ~(MXC_F_GCR_MEMCKCN_FWS)) | (0x1UL << MXC_F_GCR_MEMCKCN_FWS_POS);
  214. }
  215. } else {
  216. if(div == 0){
  217. MXC_GCR->memckcn = (MXC_GCR->memckcn & ~(MXC_F_GCR_MEMCKCN_FWS)) | (0x4UL << MXC_F_GCR_MEMCKCN_FWS_POS);
  218. } else if(div == 1){
  219. MXC_GCR->memckcn = (MXC_GCR->memckcn & ~(MXC_F_GCR_MEMCKCN_FWS)) | (0x2UL << MXC_F_GCR_MEMCKCN_FWS_POS);
  220. } else{
  221. MXC_GCR->memckcn = (MXC_GCR->memckcn & ~(MXC_F_GCR_MEMCKCN_FWS)) | (0x1UL << MXC_F_GCR_MEMCKCN_FWS_POS);
  222. }
  223. }
  224. }
  225. void LP_EnableSRamRet0(void){
  226. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_RAMRET_SEL0;
  227. }
  228. void LP_DisableSRamRet0(void){
  229. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_RAMRET_SEL0;
  230. }
  231. void LP_EnableSRamRet1(void){
  232. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_RAMRET_SEL1;
  233. }
  234. void LP_DisableSRamRet1(void){
  235. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_RAMRET_SEL1;
  236. }
  237. void LP_EnableSRamRet2(void){
  238. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_RAMRET_SEL2;
  239. }
  240. void LP_DisableSRamRet2(void){
  241. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_RAMRET_SEL2;
  242. }
  243. void LP_EnableSRamRet3(void){
  244. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_RAMRET_SEL3;
  245. }
  246. void LP_DisableSRamRet3(void){
  247. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_RAMRET_SEL3;
  248. }
  249. void LP_EnableBlockDetect(void){
  250. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_VCORE_DET_BYPASS;
  251. }
  252. void LP_DisableBlockDetect(void){
  253. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_VCORE_DET_BYPASS;
  254. }
  255. void LP_EnableRamRetReg(void){
  256. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_RETREG_EN;
  257. }
  258. void LP_DisableRamRetReg(void){
  259. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_RETREG_EN;
  260. }
  261. void LP_EnableFastWk(void){
  262. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_FAST_WK_EN;
  263. }
  264. void LP_DisableFastWk(void){
  265. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_FAST_WK_EN;
  266. }
  267. void LP_EnableBandGap(void){
  268. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_BG_OFF;
  269. }
  270. void LP_DisableBandGap(void){
  271. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_BG_OFF;
  272. }
  273. void LP_EnableVCorePORSignal(void){
  274. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_VCORE_POR_DIS;
  275. }
  276. void LP_DisableVCorePORSignal(void){
  277. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_VCORE_POR_DIS;
  278. }
  279. void LP_EnableLDO(void){
  280. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_LDO_DIS;
  281. }
  282. void LP_DisableLDO(void){
  283. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_LDO_DIS;
  284. }
  285. void LP_EnableVCoreSVM(void){
  286. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_VCORE_SVM_DIS;
  287. }
  288. void LP_DisableVCoreSVM(void){
  289. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_VCORE_SVM_DIS;
  290. }
  291. void LP_EnableVDDIOPorMonitoF(void){
  292. MXC_PWRSEQ->lp_ctrl &= ~MXC_F_PWRSEQ_LP_CTRL_VDDIO_POR_DIS;
  293. }
  294. void LP_DisableVDDIOPorMonitor(void){
  295. MXC_PWRSEQ->lp_ctrl |= MXC_F_PWRSEQ_LP_CTRL_VDDIO_POR_DIS;
  296. }