fh_spi.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /*
  2. * This file is part of FH8620 BSP for RT-Thread distribution.
  3. *
  4. * Copyright (c) 2016 Shanghai Fullhan Microelectronics Co., Ltd.
  5. * All rights reserved
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  20. *
  21. * Visit http://www.fullhan.com to get contact with Fullhan.
  22. *
  23. * Change Logs:
  24. * Date Author Notes
  25. */
  26. #include "fh_def.h"
  27. #include "fh_arch.h"
  28. #include "inc/fh_driverlib.h"
  29. void SPI_EnableSlaveen(struct fh_spi_obj *spi_obj, rt_uint32_t port)
  30. {
  31. rt_uint32_t reg;
  32. reg = GET_REG(spi_obj->base + OFFSET_SPI_SER);
  33. reg |= (1 << port);
  34. SET_REG(spi_obj->base + OFFSET_SPI_SER, reg);
  35. }
  36. void SPI_DisableSlaveen(struct fh_spi_obj *spi_obj, rt_uint32_t port)
  37. {
  38. rt_uint32_t reg;
  39. reg = GET_REG(spi_obj->base + OFFSET_SPI_SER);
  40. reg &= ~(1 << port);
  41. SET_REG(spi_obj->base + OFFSET_SPI_SER, reg);
  42. }
  43. void SPI_SetTxLevel(struct fh_spi_obj *spi_obj, rt_uint32_t level)
  44. {
  45. SET_REG(spi_obj->base + OFFSET_SPI_TXFTLR, level);
  46. }
  47. void SPI_EnableInterrupt(struct fh_spi_obj *spi_obj, rt_uint32_t flag)
  48. {
  49. rt_uint32_t reg;
  50. reg = GET_REG(spi_obj->base + OFFSET_SPI_IMR);
  51. reg |= flag;
  52. SET_REG(spi_obj->base + OFFSET_SPI_IMR, reg);
  53. }
  54. void SPI_EnableDma(struct fh_spi_obj *spi_obj, rt_uint32_t channel)
  55. {
  56. rt_uint32_t reg;
  57. reg = GET_REG(spi_obj->base + OFFSET_SPI_DMACTRL);
  58. reg |= channel;
  59. SET_REG(spi_obj->base + OFFSET_SPI_DMACTRL, reg);
  60. }
  61. void SPI_DisableDma(struct fh_spi_obj *spi_obj, rt_uint32_t channel)
  62. {
  63. rt_uint32_t reg;
  64. reg = GET_REG(spi_obj->base + OFFSET_SPI_DMACTRL);
  65. reg &= ~channel;
  66. SET_REG(spi_obj->base + OFFSET_SPI_DMACTRL, reg);
  67. }
  68. void SPI_DisableInterrupt(struct fh_spi_obj *spi_obj, rt_uint32_t flag)
  69. {
  70. rt_uint32_t reg;
  71. reg = GET_REG(spi_obj->base + OFFSET_SPI_IMR);
  72. reg &= ~flag;
  73. SET_REG(spi_obj->base + OFFSET_SPI_IMR, reg);
  74. }
  75. rt_uint32_t SPI_InterruptStatus(struct fh_spi_obj *spi_obj)
  76. {
  77. return GET_REG(spi_obj->base + OFFSET_SPI_ISR);
  78. }
  79. void SPI_ClearInterrupt(struct fh_spi_obj *spi_obj)
  80. {
  81. GET_REG(spi_obj->base + OFFSET_SPI_ICR);
  82. }
  83. rt_uint32_t SPI_ReadTxFifoLevel(struct fh_spi_obj *spi_obj)
  84. {
  85. return GET_REG(spi_obj->base + OFFSET_SPI_TXFLR);
  86. }
  87. rt_uint32_t SPI_ReadRxFifoLevel(struct fh_spi_obj *spi_obj)
  88. {
  89. return GET_REG(spi_obj->base + OFFSET_SPI_RXFLR);
  90. }
  91. UINT8 SPI_ReadData(struct fh_spi_obj *spi_obj)
  92. {
  93. return GET_REG(spi_obj->base + OFFSET_SPI_DR) & 0xff;
  94. }
  95. void SPI_WriteData(struct fh_spi_obj *spi_obj, UINT8 data)
  96. {
  97. SET_REG(spi_obj->base + OFFSET_SPI_DR, data);
  98. }
  99. rt_uint32_t SPI_ReadStatus(struct fh_spi_obj *spi_obj)
  100. {
  101. return GET_REG(spi_obj->base + OFFSET_SPI_SR);
  102. }
  103. void SPI_Enable(struct fh_spi_obj *spi_obj, int enable)
  104. {
  105. SET_REG(spi_obj->base + OFFSET_SPI_SSIENR, enable);
  106. }
  107. void SPI_WriteTxDmaLevel(struct fh_spi_obj *spi_obj, rt_uint32_t data)
  108. {
  109. SET_REG(spi_obj->base + OFFSET_SPI_DMATDL, data);
  110. }
  111. void SPI_WriteRxDmaLevel(struct fh_spi_obj *spi_obj, rt_uint32_t data)
  112. {
  113. SET_REG(spi_obj->base + OFFSET_SPI_DMARDL, data);
  114. }
  115. void SPI_SetParameter(struct fh_spi_obj *spi_obj)
  116. {
  117. rt_uint32_t reg;
  118. struct spi_config *config;
  119. config = &spi_obj->config;
  120. SET_REG(spi_obj->base + OFFSET_SPI_BAUD, config->clk_div);
  121. reg = GET_REG(spi_obj->base + OFFSET_SPI_CTRL0);
  122. reg &= ~(0x3ff);
  123. reg |= config->data_size \
  124. | config->frame_format \
  125. | config->clk_phase \
  126. | config->clk_polarity \
  127. | config->transfer_mode;
  128. SET_REG(spi_obj->base + OFFSET_SPI_CTRL0, reg);
  129. }