drv_uart.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * File : drv_uart.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2013, RT-Thread Develop Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://openlab.rt-thread.com/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. *
  13. */
  14. #include "drv_uart.h"
  15. #include "fsl_uart.h"
  16. static struct rt_serial_device _k64_serial; //abstracted serial for RTT
  17. struct k64_serial_device
  18. {
  19. /* UART base address */
  20. UART_Type *baseAddress;
  21. /* UART IRQ Number */
  22. int irq_num;
  23. /* device config */
  24. struct serial_configure config;
  25. };
  26. //hardware abstract device
  27. static struct k64_serial_device _k64_node =
  28. {
  29. (UART_Type *)UART0,
  30. UART0_RX_TX_IRQn,
  31. };
  32. static rt_err_t _configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  33. {
  34. unsigned int reg_C1 = 0,reg_C3 = 0,reg_C4 = 0,reg_BDH = 0,reg_BDL = 0,reg_S2 = 0,reg_BRFA=0;
  35. unsigned int cal_SBR = 0;
  36. UART_Type *uart_reg;
  37. /* ref : drivers\system_MK60F12.c Line 64 ,BusClock = 60MHz
  38. * calculate baud_rate
  39. */
  40. uart_reg = ((struct k64_serial_device *)serial->parent.user_data)->baseAddress;
  41. /*
  42. * set bit order
  43. */
  44. if (cfg->bit_order == BIT_ORDER_LSB)
  45. reg_S2 &= ~(UART_S2_MSBF_MASK<<UART_S2_MSBF_SHIFT);
  46. else if (cfg->bit_order == BIT_ORDER_MSB)
  47. reg_S2 |= UART_S2_MSBF_MASK<<UART_S2_MSBF_SHIFT;
  48. /*
  49. * set data_bits
  50. */
  51. if (cfg->data_bits == DATA_BITS_8)
  52. reg_C1 &= ~(UART_C1_M_MASK<<UART_C1_M_SHIFT);
  53. else if (cfg->data_bits == DATA_BITS_9)
  54. reg_C1 |= UART_C1_M_MASK<<UART_C1_M_SHIFT;
  55. /*
  56. * set parity
  57. */
  58. if (cfg->parity == PARITY_NONE)
  59. {
  60. reg_C1 &= ~(UART_C1_PE_MASK);
  61. }
  62. else
  63. {
  64. /* first ,set parity enable bit */
  65. reg_C1 |= (UART_C1_PE_MASK);
  66. /* second ,determine parity odd or even*/
  67. if (cfg->parity == PARITY_ODD)
  68. reg_C1 |= UART_C1_PT_MASK;
  69. if (cfg->parity == PARITY_EVEN)
  70. reg_C1 &= ~(UART_C1_PT_MASK);
  71. }
  72. /*
  73. * set NZR mode
  74. * not tested
  75. */
  76. if (cfg->invert != NRZ_NORMAL)
  77. {
  78. /* not in normal mode ,set inverted polarity */
  79. reg_C3 |= UART_C3_TXINV_MASK;
  80. }
  81. switch ((unsigned int)uart_reg)
  82. {
  83. /*
  84. * if you're using other board
  85. * set clock and pin map for UARTx
  86. */
  87. case UART0_BASE:
  88. /* calc SBR */
  89. cal_SBR = SystemCoreClock / (16 * cfg->baud_rate);
  90. /* check to see if sbr is out of range of register bits */
  91. if ((cal_SBR > 0x1FFF) || (cal_SBR < 1))
  92. {
  93. /* unsupported baud rate for given source clock input*/
  94. return -RT_ERROR;
  95. }
  96. /* calc baud_rate */
  97. reg_BDH = (cal_SBR & 0x1FFF) >> 8 & 0x00FF;
  98. reg_BDL = cal_SBR & 0x00FF;
  99. /* fractional divider */
  100. reg_BRFA = ((SystemCoreClock * 32) / (cfg->baud_rate * 16)) - (cal_SBR * 32);
  101. reg_C4 = (unsigned char)(reg_BRFA & 0x001F);
  102. SIM->SOPT5 &= ~ SIM_SOPT5_UART0RXSRC(0);
  103. SIM->SOPT5 |= SIM_SOPT5_UART0RXSRC(0);
  104. SIM->SOPT5 &= ~ SIM_SOPT5_UART0TXSRC(0);
  105. SIM->SOPT5 |= SIM_SOPT5_UART0TXSRC(0);
  106. // set UART0 clock
  107. // Enable UART gate clocking
  108. // Enable PORTE gate clocking
  109. CLOCK_EnableClock(kCLOCK_Uart0);
  110. CLOCK_EnableClock(kCLOCK_PortB);
  111. // set UART0 pin
  112. PORTB->PCR[16] &= ~(3UL << 8);
  113. PORTB->PCR[16] |= (3UL << 8); // Pin mux configured as ALT3
  114. PORTB->PCR[17] &= ~(3UL << 8);
  115. PORTB->PCR[17] |= (3UL << 8); // Pin mux configured as ALT3
  116. break;
  117. default:
  118. return -RT_ERROR;
  119. }
  120. uart_reg->BDH = reg_BDH;
  121. uart_reg->BDL = reg_BDL;
  122. uart_reg->C1 = reg_C1;
  123. uart_reg->C4 = reg_C4;
  124. uart_reg->S2 = reg_S2;
  125. uart_reg->S2 = 0;
  126. uart_reg->C3 = 0;
  127. uart_reg->RWFIFO = UART_RWFIFO_RXWATER(1);
  128. uart_reg->TWFIFO = UART_TWFIFO_TXWATER(0);
  129. uart_reg->C2 = UART_C2_RE_MASK | //Receiver enable
  130. UART_C2_TE_MASK; //Transmitter enable
  131. return RT_EOK;
  132. }
  133. static rt_err_t _control(struct rt_serial_device *serial, int cmd, void *arg)
  134. {
  135. UART_Type *uart_reg;
  136. int uart_irq_num = 0;
  137. uart_reg = ((struct k64_serial_device *)serial->parent.user_data)->baseAddress;
  138. uart_irq_num = ((struct k64_serial_device *)serial->parent.user_data)->irq_num;
  139. switch (cmd)
  140. {
  141. case RT_DEVICE_CTRL_CLR_INT:
  142. /* disable rx irq */
  143. uart_reg->C2 &= ~UART_C2_RIE_MASK;
  144. //disable NVIC
  145. NVIC->ICER[uart_irq_num / 32] = 1 << (uart_irq_num % 32);
  146. break;
  147. case RT_DEVICE_CTRL_SET_INT:
  148. /* enable rx irq */
  149. uart_reg->C2 |= UART_C2_RIE_MASK;
  150. //enable NVIC,we are sure uart's NVIC vector is in NVICICPR1
  151. NVIC->ICPR[uart_irq_num / 32] = 1 << (uart_irq_num % 32);
  152. NVIC->ISER[uart_irq_num / 32] = 1 << (uart_irq_num % 32);
  153. break;
  154. case RT_DEVICE_CTRL_SUSPEND:
  155. /* suspend device */
  156. uart_reg->C2 &= ~(UART_C2_RE_MASK | //Receiver enable
  157. UART_C2_TE_MASK); //Transmitter enable
  158. break;
  159. case RT_DEVICE_CTRL_RESUME:
  160. /* resume device */
  161. uart_reg->C2 = UART_C2_RE_MASK | //Receiver enable
  162. UART_C2_TE_MASK; //Transmitter enable
  163. break;
  164. }
  165. return RT_EOK;
  166. }
  167. static int _putc(struct rt_serial_device *serial, char c)
  168. {
  169. UART_Type *uart_reg;
  170. uart_reg = ((struct k64_serial_device *)serial->parent.user_data)->baseAddress;
  171. while (!(uart_reg->S1 & UART_S1_TDRE_MASK));
  172. uart_reg->D = (c & 0xFF);
  173. return 1;
  174. }
  175. static int _getc(struct rt_serial_device *serial)
  176. {
  177. UART_Type *uart_reg;
  178. uart_reg = ((struct k64_serial_device *)serial->parent.user_data)->baseAddress;
  179. if (uart_reg->S1 & UART_S1_RDRF_MASK)
  180. return (uart_reg->D);
  181. else
  182. return -1;
  183. }
  184. static const struct rt_uart_ops _k64_ops =
  185. {
  186. _configure,
  187. _control,
  188. _putc,
  189. _getc,
  190. };
  191. void UART0_RX_TX_IRQHandler(void)
  192. {
  193. rt_interrupt_enter();
  194. rt_hw_serial_isr((struct rt_serial_device*)&_k64_serial, RT_SERIAL_EVENT_RX_IND);
  195. rt_interrupt_leave();
  196. }
  197. void rt_hw_uart_init(void)
  198. {
  199. struct serial_configure config;
  200. /* fake configuration */
  201. config.baud_rate = BAUD_RATE_115200;
  202. config.bit_order = BIT_ORDER_LSB;
  203. config.data_bits = DATA_BITS_8;
  204. config.parity = PARITY_NONE;
  205. config.stop_bits = STOP_BITS_1;
  206. config.invert = NRZ_NORMAL;
  207. config.bufsz = RT_SERIAL_RB_BUFSZ;
  208. _k64_serial.ops = &_k64_ops;
  209. _k64_serial.config = config;
  210. rt_hw_serial_register(&_k64_serial, "uart0",
  211. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_STREAM,
  212. (void*)&_k64_node);
  213. }
  214. void rt_hw_console_output(const char *str)
  215. {
  216. while(*str != '\0')
  217. {
  218. if (*str == '\n')
  219. _putc(&_k64_serial,'\r');
  220. _putc(&_k64_serial,*str);
  221. str++;
  222. }
  223. }