gd32f30x_enet.h 139 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680
  1. /*!
  2. \file gd32f30x_enet.h
  3. \brief definitions for the ENET
  4. */
  5. /*
  6. Copyright (C) 2017 GigaDevice
  7. 2017-02-10, V1.0.1, firmware for GD32F30x
  8. */
  9. #ifndef GD32F30X_ENET_H
  10. #define GD32F30X_ENET_H
  11. #include "gd32f30x.h"
  12. #include <stdlib.h>
  13. #define IF_USE_EXTERNPHY_LIB 0
  14. #if (1 == IF_USE_EXTERNPHY_LIB)
  15. #include "phy.h"
  16. #endif
  17. #ifndef ENET_RXBUF_NUM
  18. #define ENET_RXBUF_NUM 5U /*!< ethernet Rx DMA descriptor number */
  19. #endif
  20. #ifndef ENET_TXBUF_NUM
  21. #define ENET_TXBUF_NUM 5U /*!< ethernet Tx DMA descriptor number */
  22. #endif
  23. #ifndef ENET_RXBUF_SIZE
  24. #define ENET_RXBUF_SIZE ENET_MAX_FRAME_SIZE /*!< ethernet receive buffer size */
  25. #endif
  26. #ifndef ENET_TXBUF_SIZE
  27. #define ENET_TXBUF_SIZE ENET_MAX_FRAME_SIZE /*!< ethernet transmit buffer size */
  28. #endif
  29. /* #define SELECT_DESCRIPTORS_ENHANCED_MODE */
  30. /* #define USE_DELAY */
  31. #ifndef _PHY_H_
  32. #define DP83848 0
  33. #define LAN8700 1
  34. #define PHY_TYPE DP83848
  35. #define PHY_ADDRESS ((uint16_t)1U) /*!< phy address determined by the hardware */
  36. /* PHY read write timeouts */
  37. #define PHY_READ_TO ((uint32_t)0x0004FFFFU) /*!< PHY read timeout */
  38. #define PHY_WRITE_TO ((uint32_t)0x0004FFFFU) /*!< PHY write timeout */
  39. /* PHY delay */
  40. #define PHY_RESETDELAY ((uint32_t)0x008FFFFFU) /*!< PHY reset delay */
  41. #define PHY_CONFIGDELAY ((uint32_t)0x00FFFFFFU) /*!< PHY configure delay */
  42. /* PHY register address */
  43. #define PHY_REG_BCR 0U /*!< tranceiver basic control register */
  44. #define PHY_REG_BSR 1U /*!< tranceiver basic status register */
  45. /* PHY basic control register */
  46. #define PHY_RESET ((uint16_t)0x8000) /*!< PHY reset */
  47. #define PHY_LOOPBACK ((uint16_t)0x4000) /*!< enable phy loop-back mode */
  48. #define PHY_FULLDUPLEX_100M ((uint16_t)0x2100) /*!< configure speed to 100 Mbit/s and the full-duplex mode */
  49. #define PHY_HALFDUPLEX_100M ((uint16_t)0x2000) /*!< configure speed to 100 Mbit/s and the half-duplex mode */
  50. #define PHY_FULLDUPLEX_10M ((uint16_t)0x0100) /*!< configure speed to 10 Mbit/s and the full-duplex mode */
  51. #define PHY_HALFDUPLEX_10M ((uint16_t)0x0000) /*!< configure speed to 10 Mbit/s and the half-duplex mode */
  52. #define PHY_AUTONEGOTIATION ((uint16_t)0x1000) /*!< enable auto-negotiation function */
  53. #define PHY_RESTART_AUTONEGOTIATION ((uint16_t)0x0200) /*!< restart auto-negotiation function */
  54. #define PHY_POWERDOWN ((uint16_t)0x0800) /*!< enable the power down mode */
  55. #define PHY_ISOLATE ((uint16_t)0x0400) /*!< isolate PHY from MII */
  56. /* PHY basic status register */
  57. #define PHY_AUTONEGO_COMPLETE ((uint16_t)0x0020) /*!< auto-negotioation process completed */
  58. #define PHY_LINKED_STATUS ((uint16_t)0x0004) /*!< valid link established */
  59. #define PHY_JABBER_DETECTION ((uint16_t)0x0002) /*!< jabber condition detected */
  60. #if(PHY_TYPE == LAN8700)
  61. #define PHY_SR 31U /*!< tranceiver status register */
  62. #define PHY_SPEED_STATUS ((uint16_t)0x0004) /*!< configured information of speed: 10Mbit/s */
  63. #define PHY_DUPLEX_STATUS ((uint16_t)0x0010) /*!< configured information of duplex: full-duplex */
  64. #elif(PHY_TYPE == DP83848)
  65. #define PHY_SR 16U /*!< tranceiver status register */
  66. #define PHY_SPEED_STATUS ((uint16_t)0x0002) /*!< configured information of speed: 10Mbit/s */
  67. #define PHY_DUPLEX_STATUS ((uint16_t)0x0004) /*!< configured information of duplex: full-duplex */
  68. #endif /* PHY_TYPE */
  69. #endif /* _PHY_H_ */
  70. /* ENET definitions */
  71. #define ENET ENET_BASE
  72. /* registers definitions */
  73. #define ENET_MAC_CFG REG32((ENET) + 0x00U) /*!< ethernet MAC configuration register */
  74. #define ENET_MAC_FRMF REG32((ENET) + 0x04U) /*!< ethernet MAC frame filter register */
  75. #define ENET_MAC_HLH REG32((ENET) + 0x08U) /*!< ethernet MAC hash list high register */
  76. #define ENET_MAC_HLL REG32((ENET) + 0x0CU) /*!< ethernet MAC hash list low register */
  77. #define ENET_MAC_PHY_CTL REG32((ENET) + 0x10U) /*!< ethernet MAC PHY control register */
  78. #define ENET_MAC_PHY_DATA REG32((ENET) + 0x14U) /*!< ethernet MAC MII data register */
  79. #define ENET_MAC_FCTL REG32((ENET) + 0x18U) /*!< ethernet MAC flow control register */
  80. #define ENET_MAC_VLT REG32((ENET) + 0x1CU) /*!< ethernet MAC VLAN tag register */
  81. #define ENET_MAC_RWFF REG32((ENET) + 0x28U) /*!< ethernet MAC remote wakeup frame filter register */
  82. #define ENET_MAC_WUM REG32((ENET) + 0x2CU) /*!< ethernet MAC wakeup management register */
  83. #define ENET_MAC_DBG REG32((ENET) + 0x34U) /*!< ethernet MAC debug register */
  84. #define ENET_MAC_INTF REG32((ENET) + 0x38U) /*!< ethernet MAC interrupt flag register */
  85. #define ENET_MAC_INTMSK REG32((ENET) + 0x3CU) /*!< ethernet MAC interrupt mask register */
  86. #define ENET_MAC_ADDR0H REG32((ENET) + 0x40U) /*!< ethernet MAC address 0 high register */
  87. #define ENET_MAC_ADDR0L REG32((ENET) + 0x44U) /*!< ethernet MAC address 0 low register */
  88. #define ENET_MAC_ADDR1H REG32((ENET) + 0x48U) /*!< ethernet MAC address 1 high register */
  89. #define ENET_MAC_ADDR1L REG32((ENET) + 0x4CU) /*!< ethernet MAC address 1 low register */
  90. #define ENET_MAC_ADDT2H REG32((ENET) + 0x50U) /*!< ethernet MAC address 2 high register */
  91. #define ENET_MAC_ADDR2L REG32((ENET) + 0x54U) /*!< ethernet MAC address 2 low register */
  92. #define ENET_MAC_ADDR3H REG32((ENET) + 0x58U) /*!< ethernet MAC address 3 high register */
  93. #define ENET_MAC_ADDR3L REG32((ENET) + 0x5CU) /*!< ethernet MAC address 3 low register */
  94. #define ENET_MAC_FCTH REG32((ENET) + 0x1080U) /*!< ethernet MAC flow control threshold register */
  95. #define ENET_MSC_CTL REG32((ENET) + 0x100U) /*!< ethernet MSC control register */
  96. #define ENET_MSC_RINTF REG32((ENET) + 0x104U) /*!< ethernet MSC receive interrupt flag register */
  97. #define ENET_MSC_TINTF REG32((ENET) + 0x108U) /*!< ethernet MSC transmit interrupt flag register */
  98. #define ENET_MSC_RINTMSK REG32((ENET) + 0x10CU) /*!< ethernet MSC receive interrupt mask register */
  99. #define ENET_MSC_TINTMSK REG32((ENET) + 0x110U) /*!< ethernet MSC transmit interrupt mask register */
  100. #define ENET_MSC_SCCNT REG32((ENET) + 0x14CU) /*!< ethernet MSC transmitted good frames after a single collision counter register */
  101. #define ENET_MSC_MSCCNT REG32((ENET) + 0x150U) /*!< ethernet MSC transmitted good frames after more than a single collision counter register */
  102. #define ENET_MSC_TGFCNT REG32((ENET) + 0x168U) /*!< ethernet MSC transmitted good frames counter register */
  103. #define ENET_MSC_RFCECNT REG32((ENET) + 0x194U) /*!< ethernet MSC received frames with CRC error counter register */
  104. #define ENET_MSC_RFAECNT REG32((ENET) + 0x198U) /*!< ethernet MSC received frames with alignment error counter register */
  105. #define ENET_MSC_RGUFCNT REG32((ENET) + 0x1C4U) /*!< ethernet MSC received good unicast frames counter register */
  106. #define ENET_PTP_TSCTL REG32((ENET) + 0x700U) /*!< ethernet PTP time stamp control register */
  107. #define ENET_PTP_SSINC REG32((ENET) + 0x704U) /*!< ethernet PTP subsecond increment register */
  108. #define ENET_PTP_TSH REG32((ENET) + 0x708U) /*!< ethernet PTP time stamp high register */
  109. #define ENET_PTP_TSL REG32((ENET) + 0x70CU) /*!< ethernet PTP time stamp low register */
  110. #define ENET_PTP_TSUH REG32((ENET) + 0x710U) /*!< ethernet PTP time stamp update high register */
  111. #define ENET_PTP_TSUL REG32((ENET) + 0x714U) /*!< ethernet PTP time stamp update low register */
  112. #define ENET_PTP_TSADDEND REG32((ENET) + 0x718U) /*!< ethernet PTP time stamp addend register */
  113. #define ENET_PTP_ETH REG32((ENET) + 0x71CU) /*!< ethernet PTP expected time high register */
  114. #define ENET_PTP_ETL REG32((ENET) + 0x720U) /*!< ethernet PTP expected time low register */
  115. #define ENET_PTP_TSF REG32((ENET) + 0x728U) /*!< ethernet PTP time stamp flag register */
  116. #define ENET_PTP_PPSCTL REG32((ENET) + 0x72CU) /*!< ethernet PTP PPS control register */
  117. #define ENET_DMA_BCTL REG32((ENET) + 0x1000U) /*!< ethernet DMA bus control register */
  118. #define ENET_DMA_TPEN REG32((ENET) + 0x1004U) /*!< ethernet DMA transmit poll enable register */
  119. #define ENET_DMA_RPEN REG32((ENET) + 0x1008U) /*!< ethernet DMA receive poll enable register */
  120. #define ENET_DMA_RDTADDR REG32((ENET) + 0x100CU) /*!< ethernet DMA receive descriptor table address register */
  121. #define ENET_DMA_TDTADDR REG32((ENET) + 0x1010U) /*!< ethernet DMA transmit descriptor table address register */
  122. #define ENET_DMA_STAT REG32((ENET) + 0x1014U) /*!< ethernet DMA status register */
  123. #define ENET_DMA_CTL REG32((ENET) + 0x1018U) /*!< ethernet DMA control register */
  124. #define ENET_DMA_INTEN REG32((ENET) + 0x101CU) /*!< ethernet DMA interrupt enable register */
  125. #define ENET_DMA_MFBOCNT REG32((ENET) + 0x1020U) /*!< ethernet DMA missed frame and buffer overflow counter register */
  126. #define ENET_DMA_RSWDC REG32((ENET) + 0x1024U) /*!< ethernet DMA receive state watchdog counter register */
  127. #define ENET_DMA_CTDADDR REG32((ENET) + 0x1048U) /*!< ethernet DMA current transmit descriptor address register */
  128. #define ENET_DMA_CRDADDR REG32((ENET) + 0x104CU) /*!< ethernet DMA current receive descriptor address register */
  129. #define ENET_DMA_CTBADDR REG32((ENET) + 0x1050U) /*!< ethernet DMA current transmit buffer address register */
  130. #define ENET_DMA_CRBADDR REG32((ENET) + 0x1054U) /*!< ethernet DMA current receive buffer address register */
  131. /* bits definitions */
  132. /* ENET_MAC_CFG */
  133. #define ENET_MAC_CFG_REN BIT(2) /*!< receiver enable */
  134. #define ENET_MAC_CFG_TEN BIT(3) /*!< transmitter enable */
  135. #define ENET_MAC_CFG_DFC BIT(4) /*!< defferal check */
  136. #define ENET_MAC_CFG_BOL BITS(5,6) /*!< back-off limit */
  137. #define ENET_MAC_CFG_APCD BIT(7) /*!< automatic pad/CRC drop */
  138. #define ENET_MAC_CFG_RTD BIT(9) /*!< retry disable */
  139. #define ENET_MAC_CFG_IPFCO BIT(10) /*!< IP frame checksum offload */
  140. #define ENET_MAC_CFG_DPM BIT(11) /*!< duplex mode */
  141. #define ENET_MAC_CFG_LBM BIT(12) /*!< loopback mode */
  142. #define ENET_MAC_CFG_ROD BIT(13) /*!< receive own disable */
  143. #define ENET_MAC_CFG_SPD BIT(14) /*!< fast eneternet speed */
  144. #define ENET_MAC_CFG_CSD BIT(16) /*!< carrier sense disable */
  145. #define ENET_MAC_CFG_IGBS BITS(17,19) /*!< inter-frame gap bit selection */
  146. #define ENET_MAC_CFG_JBD BIT(22) /*!< jabber disable */
  147. #define ENET_MAC_CFG_WDD BIT(23) /*!< watchdog disable */
  148. #define ENET_MAC_CFG_TFCD BIT(25) /*!< type frame CRC dropping */
  149. /* ENET_MAC_FRMF */
  150. #define ENET_MAC_FRMF_PM BIT(0) /*!< promiscuous mode */
  151. #define ENET_MAC_FRMF_HUF BIT(1) /*!< hash unicast filter */
  152. #define ENET_MAC_FRMF_HMF BIT(2) /*!< hash multicast filter */
  153. #define ENET_MAC_FRMF_DAIFLT BIT(3) /*!< destination address inverse filtering enable */
  154. #define ENET_MAC_FRMF_MFD BIT(4) /*!< multicast filter disable */
  155. #define ENET_MAC_FRMF_BFRMD BIT(5) /*!< broadcast frame disable */
  156. #define ENET_MAC_FRMF_PCFRM BITS(6,7) /*!< pass control frames */
  157. #define ENET_MAC_FRMF_SAIFLT BIT(8) /*!< source address inverse filtering */
  158. #define ENET_MAC_FRMF_SAFLT BIT(9) /*!< source address filter */
  159. #define ENET_MAC_FRMF_HPFLT BIT(10) /*!< hash or perfect filter */
  160. #define ENET_MAC_FRMF_FAR BIT(31) /*!< frames all receive */
  161. /* ENET_MAC_HLH */
  162. #define ENET_MAC_HLH_HLH BITS(0,31) /*!< hash list high */
  163. /* ENET_MAC_HLL */
  164. #define ENET_MAC_HLL_HLL BITS(0,31) /*!< hash list low */
  165. /* ENET_MAC_PHY_CTL */
  166. #define ENET_MAC_PHY_CTL_PB BIT(0) /*!< PHY busy */
  167. #define ENET_MAC_PHY_CTL_PW BIT(1) /*!< PHY write */
  168. #define ENET_MAC_PHY_CTL_CLR BITS(2,4) /*!< clock range */
  169. #define ENET_MAC_PHY_CTL_PR BITS(6,10) /*!< PHY register */
  170. #define ENET_MAC_PHY_CTL_PA BITS(11,15) /*!< PHY address */
  171. /* ENET_MAC_PHY_DATA */
  172. #define ENET_MAC_PHY_DATA_PD BITS(0,15) /*!< PHY data */
  173. /* ENET_MAC_FCTL */
  174. #define ENET_MAC_FCTL_FLCBBKPA BIT(0) /*!< flow control busy(in full duplex mode)/backpressure activate(in half duplex mode) */
  175. #define ENET_MAC_FCTL_TFCEN BIT(1) /*!< transmit flow control enable */
  176. #define ENET_MAC_FCTL_RFCEN BIT(2) /*!< receive flow control enable */
  177. #define ENET_MAC_FCTL_UPFDT BIT(3) /*!< unicast pause frame detect */
  178. #define ENET_MAC_FCTL_PLTS BITS(4,5) /*!< pause low threshold */
  179. #define ENET_MAC_FCTL_DZQP BIT(7) /*!< disable zero-quanta pause */
  180. #define ENET_MAC_FCTL_PTM BITS(16,31) /*!< pause time */
  181. /* ENET_MAC_VLT */
  182. #define ENET_MAC_VLT_VLTI BITS(0,15) /*!< VLAN tag identifier(for receive frames) */
  183. #define ENET_MAC_VLT_VLTC BIT(16) /*!< 12-bit VLAN tag comparison */
  184. /* ENET_MAC_RWFF */
  185. #define ENET_MAC_RWFF_DATA BITS(0,31) /*!< wakeup frame filter register data */
  186. /* ENET_MAC_WUM */
  187. #define ENET_MAC_WUM_PWD BIT(0) /*!< power down */
  188. #define ENET_MAC_WUM_MPEN BIT(1) /*!< magic packet enable */
  189. #define ENET_MAC_WUM_WFEN BIT(2) /*!< wakeup frame enable */
  190. #define ENET_MAC_WUM_MPKR BIT(5) /*!< magic packet received */
  191. #define ENET_MAC_WUM_WUFR BIT(6) /*!< wakeup frame received */
  192. #define ENET_MAC_WUM_GU BIT(9) /*!< global unicast */
  193. #define ENET_MAC_WUM_WUFFRPR BIT(31) /*!< wakeup frame filter register pointer reset */
  194. /* ENET_MAC_DBG */
  195. #define ENET_MAC_DBG_MRNI BIT(0) /*!< MAC receive state not idle */
  196. #define ENET_MAC_DBG_RXAFS BITS(1,2) /*!< Rx asynchronous FIFO status */
  197. #define ENET_MAC_DBG_RXFW BIT(4) /*!< RxFIFO is writing */
  198. #define ENET_MAC_DBG_RXFRS BITS(5,6) /*!< RxFIFO read operation status */
  199. #define ENET_MAC_DBG_RXFS BITS(8,9) /*!< RxFIFO state */
  200. #define ENET_MAC_DBG_MTNI BIT(16) /*!< MAC transmit state not idle */
  201. #define ENET_MAC_DBG_SOMT BITS(17,18) /*!< status of mac transmitter */
  202. #define ENET_MAC_DBG_PCS BIT(19) /*!< pause condition status */
  203. #define ENET_MAC_DBG_TXFRS BITS(20,21) /*!< TxFIFO read operation status */
  204. #define ENET_MAC_DBG_TXFW BIT(22) /*!< TxFIFO is writing */
  205. #define ENET_MAC_DBG_TXFNE BIT(24) /*!< TxFIFO not empty flag */
  206. #define ENET_MAC_DBG_TXFF BIT(25) /*!< TxFIFO full flag */
  207. /* ENET_MAC_INTF */
  208. #define ENET_MAC_INTF_WUM BIT(3) /*!< WUM status */
  209. #define ENET_MAC_INTF_MSC BIT(4) /*!< MSC status */
  210. #define ENET_MAC_INTF_MSCR BIT(5) /*!< MSC receive status */
  211. #define ENET_MAC_INTF_MSCT BIT(6) /*!< MSC transmit status */
  212. #define ENET_MAC_INTF_TMST BIT(9) /*!< timestamp trigger status */
  213. /* ENET_MAC_INTMSK */
  214. #define ENET_MAC_INTMSK_WUMIM BIT(3) /*!< WUM interrupt mask */
  215. #define ENET_MAC_INTMSK_TMSTIM BIT(9) /*!< timestamp trigger interrupt mask */
  216. /* ENET_MAC_ADDR0H */
  217. #define ENET_MAC_ADDR0H_ADDR0H BITS(0,15) /*!< MAC address0 high */
  218. #define ENET_MAC_ADDR0H_MO BIT(31) /*!< always read 1 and must be kept */
  219. /* ENET_MAC_ADDR0L */
  220. #define ENET_MAC_ADDR0L_ADDR0L BITS(0,31) /*!< MAC address0 low */
  221. /* ENET_MAC_ADDR1H */
  222. #define ENET_MAC_ADDR1H_ADDR1H BITS(0,15) /*!< MAC address1 high */
  223. #define ENET_MAC_ADDR1H_MB BITS(24,29) /*!< mask byte */
  224. #define ENET_MAC_ADDR1H_SAF BIT(30) /*!< source address filter */
  225. #define ENET_MAC_ADDR1H_AFE BIT(31) /*!< address filter enable */
  226. /* ENET_MAC_ADDR1L */
  227. #define ENET_MAC_ADDR1L_ADDR1L BITS(0,31) /*!< MAC address1 low */
  228. /* ENET_MAC_ADDR2H */
  229. #define ENET_MAC_ADDR2H_ADDR2H BITS(0,15) /*!< MAC address2 high */
  230. #define ENET_MAC_ADDR2H_MB BITS(24,29) /*!< mask byte */
  231. #define ENET_MAC_ADDR2H_SAF BIT(30) /*!< source address filter */
  232. #define ENET_MAC_ADDR2H_AFE BIT(31) /*!< address filter enable */
  233. /* ENET_MAC_ADDR2L */
  234. #define ENET_MAC_ADDR2L_ADDR2L BITS(0,31) /*!< MAC address2 low */
  235. /* ENET_MAC_ADDR3H */
  236. #define ENET_MAC_ADDR3H_ADDR3H BITS(0,15) /*!< MAC address3 high */
  237. #define ENET_MAC_ADDR3H_MB BITS(24,29) /*!< mask byte */
  238. #define ENET_MAC_ADDR3H_SAF BIT(30) /*!< source address filter */
  239. #define ENET_MAC_ADDR3H_AFE BIT(31) /*!< address filter enable */
  240. /* ENET_MAC_ADDR3L */
  241. #define ENET_MAC_ADDR3L_ADDR3L BITS(0,31) /*!< MAC address3 low */
  242. /* ENET_MAC_FCTH */
  243. #define ENET_MAC_FCTH_RFA BITS(0,2) /*!< threshold of active flow control */
  244. #define ENET_MAC_FCTH_RFD BITS(4,6) /*!< threshold of deactive flow control */
  245. /* ENET_MSC_CTL */
  246. #define ENET_MSC_CTL_CTR BIT(0) /*!< counter reset */
  247. #define ENET_MSC_CTL_CTSR BIT(1) /*!< counter stop rollover */
  248. #define ENET_MSC_CTL_RTOR BIT(2) /*!< reset on read */
  249. #define ENET_MSC_CTL_MCFZ BIT(3) /*!< MSC counter freeze */
  250. #define ENET_MSC_CTL_PMC BIT(4) /*!< preset MSC counter */
  251. #define ENET_MSC_CTL_AFHPM BIT(5) /*!< almost full or half preset mode */
  252. /* ENET_MSC_RINTF */
  253. #define ENET_MSC_RINTF_RFCE BIT(5) /*!< received frames CRC error */
  254. #define ENET_MSC_RINTF_RFAE BIT(6) /*!< received frames alignment error */
  255. #define ENET_MSC_RINTF_RGUF BIT(17) /*!< receive good unicast frames */
  256. /* ENET_MSC_TINTF */
  257. #define ENET_MSC_TINTF_TGFSC BIT(14) /*!< transmitted good frames single collision */
  258. #define ENET_MSC_TINTF_TGFMSC BIT(15) /*!< transmitted good frames more single collision */
  259. #define ENET_MSC_TINTF_TGF BIT(21) /*!< transmitted good frames */
  260. /* ENET_MSC_RINTMSK */
  261. #define ENET_MSC_RINTMSK_RFCEIM BIT(5) /*!< received frame CRC error interrupt mask */
  262. #define ENET_MSC_RINTMSK_RFAEIM BIT(6) /*!< received frames alignment error interrupt mask */
  263. #define ENET_MSC_RINTMSK_RGUFIM BIT(17) /*!< received good unicast frames interrupt mask */
  264. /* ENET_MSC_TINTMSK */
  265. #define ENET_MSC_TINTMSK_TGFSCIM BIT(14) /*!< transmitted good frames single collision interrupt mask */
  266. #define ENET_MSC_TINTMSK_TGFMSCIM BIT(15) /*!< transmitted good frames more single collision interrupt mask */
  267. #define ENET_MSC_TINTMSK_TGFIM BIT(21) /*!< transmitted good frames interrupt mask */
  268. /* ENET_MSC_SCCNT */
  269. #define ENET_MSC_SCCNT_SCC BITS(0,31) /*!< transmitted good frames single collision counter */
  270. /* ENET_MSC_MSCCNT */
  271. #define ENET_MSC_MSCCNT_MSCC BITS(0,31) /*!< transmitted good frames more one single collision counter */
  272. /* ENET_MSC_TGFCNT */
  273. #define ENET_MSC_TGFCNT_TGF BITS(0,31) /*!< transmitted good frames counter */
  274. /* ENET_MSC_RFCECNT */
  275. #define ENET_MSC_RFCECNT_RFCER BITS(0,31) /*!< received frames with CRC error counter */
  276. /* ENET_MSC_RFAECNT */
  277. #define ENET_MSC_RFAECNT_RFAER BITS(0,31) /*!< received frames alignment error counter */
  278. /* ENET_MSC_RGUFCNT */
  279. #define ENET_MSC_RGUFCNT_RGUF BITS(0,31) /*!< received good unicast frames counter */
  280. /* ENET_PTP_TSCTL */
  281. #define ENET_PTP_TSCTL_TMSEN BIT(0) /*!< timestamp enable */
  282. #define ENET_PTP_TSCTL_TMSFCU BIT(1) /*!< timestamp fine or coarse update */
  283. #define ENET_PTP_TSCTL_TMSSTI BIT(2) /*!< timestamp system time initialize */
  284. #define ENET_PTP_TSCTL_TMSSTU BIT(3) /*!< timestamp system time update */
  285. #define ENET_PTP_TSCTL_TMSITEN BIT(4) /*!< timestamp interrupt trigger enable */
  286. #define ENET_PTP_TSCTL_TMSARU BIT(5) /*!< timestamp addend register update */
  287. #define ENET_PTP_TSCTL_ARFSEN BIT(8) /*!< all received frames snapshot enable */
  288. #define ENET_PTP_TSCTL_SCROM BIT(9) /*!< subsecond counter rollover mode */
  289. #define ENET_PTP_TSCTL_PFSV BIT(10) /*!< PTP frame snooping version */
  290. #define ENET_PTP_TSCTL_ESEN BIT(11) /*!< received Ethernet snapshot enable */
  291. #define ENET_PTP_TSCTL_IP6SEN BIT(12) /*!< received IPv6 snapshot enable */
  292. #define ENET_PTP_TSCTL_IP4SEN BIT(13) /*!< received IPv4 snapshot enable */
  293. #define ENET_PTP_TSCTL_ETMSEN BIT(14) /*!< received event type message snapshot enable */
  294. #define ENET_PTP_TSCTL_MNMSEN BIT(15) /*!< received master node message snapshot enable */
  295. #define ENET_PTP_TSCTL_CKNT BITS(16,17) /*!< clock node type for time stamp */
  296. #define ENET_PTP_TSCTL_MAFEN BIT(18) /*!< MAC address filter enable for PTP frame */
  297. /* ENET_PTP_SSINC */
  298. #define ENET_PTP_SSINC_STMSSI BITS(0,7) /*!< system time subsecond increment */
  299. /* ENET_PTP_TSH */
  300. #define ENET_PTP_TSH_STMS BITS(0,31) /*!< system time second */
  301. /* ENET_PTP_TSL */
  302. #define ENET_PTP_TSL_STMSS BITS(0,30) /*!< system time subseconds */
  303. #define ENET_PTP_TSL_STS BIT(31) /*!< system time sign */
  304. /* ENET_PTP_TSUH */
  305. #define ENET_PTP_TSUH_TMSUS BITS(0,31) /*!< timestamp update seconds */
  306. /* ENET_PTP_TSUL */
  307. #define ENET_PTP_TSUL_TMSUSS BITS(0,30) /*!< timestamp update subseconds */
  308. #define ENET_PTP_TSUL_TMSUPNS BIT(31) /*!< timestamp update positive or negative sign */
  309. /* ENET_PTP_TSADDEND */
  310. #define ENET_PTP_TSADDEND_TMSA BITS(0,31) /*!< timestamp addend */
  311. /* ENET_PTP_ETH */
  312. #define ENET_PTP_ETH_ETSH BITS(0,31) /*!< expected time high */
  313. /* ENET_PTP_ETL */
  314. #define ENET_PTP_ETL_ETSL BITS(0,31) /*!< expected time low */
  315. /* ENET_PTP_TSF */
  316. #define ENET_PTP_TSF_TSSCO BIT(0) /*!< timestamp second counter overflow */
  317. #define ENET_PTP_TSF_TTM BIT(1) /*!< target time match */
  318. /* ENET_PTP_PPSCTL */
  319. #define ENET_PTP_PPSCTL_PPSOFC BITS(0,3) /*!< PPS output frequency configure */
  320. /* ENET_DMA_BCTL */
  321. #define ENET_DMA_BCTL_SWR BIT(0) /*!< software reset */
  322. #define ENET_DMA_BCTL_DAB BIT(1) /*!< DMA arbitration */
  323. #define ENET_DMA_BCTL_DPSL BITS(2,6) /*!< descriptor skip length */
  324. #define ENET_DMA_BCTL_DFM BIT(7) /*!< descriptor format mode */
  325. #define ENET_DMA_BCTL_PGBL BITS(8,13) /*!< programmable burst length */
  326. #define ENET_DMA_BCTL_RTPR BITS(14,15) /*!< RxDMA and TxDMA transfer priority ratio */
  327. #define ENET_DMA_BCTL_FB BIT(16) /*!< fixed Burst */
  328. #define ENET_DMA_BCTL_RXDP BITS(17,22) /*!< RxDMA PGBL */
  329. #define ENET_DMA_BCTL_UIP BIT(23) /*!< use independent PGBL */
  330. #define ENET_DMA_BCTL_FPBL BIT(24) /*!< four times PGBL mode */
  331. #define ENET_DMA_BCTL_AA BIT(25) /*!< address-aligned */
  332. #define ENET_DMA_BCTL_MB BIT(26) /*!< mixed burst */
  333. /* ENET_DMA_TPEN */
  334. #define ENET_DMA_TPEN_TPE BITS(0,31) /*!< transmit poll enable */
  335. /* ENET_DMA_RPEN */
  336. #define ENET_DMA_RPEN_RPE BITS(0,31) /*!< receive poll enable */
  337. /* ENET_DMA_RDTADDR */
  338. #define ENET_DMA_RDTADDR_SRT BITS(0,31) /*!< start address of receive table */
  339. /* ENET_DMA_TDTADDR */
  340. #define ENET_DMA_TDTADDR_STT BITS(0,31) /*!< start address of transmit table */
  341. /* ENET_DMA_STAT */
  342. #define ENET_DMA_STAT_TS BIT(0) /*!< transmit status */
  343. #define ENET_DMA_STAT_TPS BIT(1) /*!< transmit process stopped status */
  344. #define ENET_DMA_STAT_TBU BIT(2) /*!< transmit buffer unavailable status */
  345. #define ENET_DMA_STAT_TJT BIT(3) /*!< transmit jabber timeout status */
  346. #define ENET_DMA_STAT_RO BIT(4) /*!< receive overflow status */
  347. #define ENET_DMA_STAT_TU BIT(5) /*!< transmit underflow status */
  348. #define ENET_DMA_STAT_RS BIT(6) /*!< receive status */
  349. #define ENET_DMA_STAT_RBU BIT(7) /*!< receive buffer unavailable status */
  350. #define ENET_DMA_STAT_RPS BIT(8) /*!< receive process stopped status */
  351. #define ENET_DMA_STAT_RWT BIT(9) /*!< receive watchdog timeout status */
  352. #define ENET_DMA_STAT_ET BIT(10) /*!< early transmit status */
  353. #define ENET_DMA_STAT_FBE BIT(13) /*!< fatal bus error status */
  354. #define ENET_DMA_STAT_ER BIT(14) /*!< early receive status */
  355. #define ENET_DMA_STAT_AI BIT(15) /*!< abnormal interrupt summary */
  356. #define ENET_DMA_STAT_NI BIT(16) /*!< normal interrupt summary */
  357. #define ENET_DMA_STAT_RP BITS(17,19) /*!< receive process state */
  358. #define ENET_DMA_STAT_TP BITS(20,22) /*!< transmit process state */
  359. #define ENET_DMA_STAT_EB BITS(23,25) /*!< error bits status */
  360. #define ENET_DMA_STAT_MSC BIT(27) /*!< MSC status */
  361. #define ENET_DMA_STAT_WUM BIT(28) /*!< WUM status */
  362. #define ENET_DMA_STAT_TST BIT(29) /*!< timestamp trigger status */
  363. /* ENET_DMA_CTL */
  364. #define ENET_DMA_CTL_SRE BIT(1) /*!< start/stop receive enable */
  365. #define ENET_DMA_CTL_OSF BIT(2) /*!< operate on second frame */
  366. #define ENET_DMA_CTL_RTHC BITS(3,4) /*!< receive threshold control */
  367. #define ENET_DMA_CTL_FUF BIT(6) /*!< forward undersized good frames */
  368. #define ENET_DMA_CTL_FERF BIT(7) /*!< forward error frames */
  369. #define ENET_DMA_CTL_STE BIT(13) /*!< start/stop transmission enable */
  370. #define ENET_DMA_CTL_TTHC BITS(14,16) /*!< transmit threshold control */
  371. #define ENET_DMA_CTL_FTF BIT(20) /*!< flush transmit FIFO */
  372. #define ENET_DMA_CTL_TSFD BIT(21) /*!< transmit store-and-forward */
  373. #define ENET_DMA_CTL_DAFRF BIT(24) /*!< disable flushing of received frames */
  374. #define ENET_DMA_CTL_RSFD BIT(25) /*!< receive store-and-forward */
  375. #define ENET_DMA_CTL_DTCERFD BIT(26) /*!< dropping of TCP/IP checksum error frames disable */
  376. /* ENET_DMA_INTEN */
  377. #define ENET_DMA_INTEN_TIE BIT(0) /*!< transmit interrupt enable */
  378. #define ENET_DMA_INTEN_TPSIE BIT(1) /*!< transmit process stopped interrupt enable */
  379. #define ENET_DMA_INTEN_TBUIE BIT(2) /*!< transmit buffer unavailable interrupt enable */
  380. #define ENET_DMA_INTEN_TJTIE BIT(3) /*!< transmit jabber timeout interrupt enable */
  381. #define ENET_DMA_INTEN_ROIE BIT(4) /*!< receive overflow interrupt enable */
  382. #define ENET_DMA_INTEN_TUIE BIT(5) /*!< transmit underflow interrupt enable */
  383. #define ENET_DMA_INTEN_RIE BIT(6) /*!< receive interrupt enable */
  384. #define ENET_DMA_INTEN_RBUIE BIT(7) /*!< receive buffer unavailable interrupt enable */
  385. #define ENET_DMA_INTEN_RPSIE BIT(8) /*!< receive process stopped interrupt enable */
  386. #define ENET_DMA_INTEN_RWTIE BIT(9) /*!< receive watchdog timeout interrupt enable */
  387. #define ENET_DMA_INTEN_ETIE BIT(10) /*!< early transmit interrupt enable */
  388. #define ENET_DMA_INTEN_FBEIE BIT(13) /*!< fatal bus error interrupt enable */
  389. #define ENET_DMA_INTEN_ERIE BIT(14) /*!< early receive interrupt enable */
  390. #define ENET_DMA_INTEN_AIE BIT(15) /*!< abnormal interrupt summary enable */
  391. #define ENET_DMA_INTEN_NIE BIT(16) /*!< normal interrupt summary enable */
  392. /* ENET_DMA_MFBOCNT */
  393. #define ENET_DMA_MFBOCNT_MSFC BITS(0,15) /*!< missed frames by the controller */
  394. #define ENET_DMA_MFBOCNT_MSFA BITS(17,27) /*!< missed frames by the application */
  395. /* ENET_DMA_RSWDC */
  396. #define ENET_DMA_RSWDC_WDCFRS BITS(0,7) /*!< watchdog counter for receive status (RS) */
  397. /* ENET_DMA_CTDADDR */
  398. #define ENET_DMA_CTDADDR_TDAP BITS(0,31) /*!< transmit descriptor address pointer */
  399. /* ENET_DMA_CRDADDR */
  400. #define ENET_DMA_CRDADDR_RDAP BITS(0,31) /*!< receive descriptor address pointer */
  401. /* ENET_DMA_CTBADDR */
  402. #define ENET_DMA_CTBADDR_TBAP BITS(0,31) /*!< transmit buffer address pointer */
  403. /* ENET_DMA_CRBADDR */
  404. #define ENET_DMA_CRBADDR_RBAP BITS(0,31) /*!< receive buffer address pointer */
  405. /* ENET DMA Tx descriptor TDES0 */
  406. #define ENET_TDES0_DB BIT(0) /*!< deferred */
  407. #define ENET_TDES0_UFE BIT(1) /*!< underflow error */
  408. #define ENET_TDES0_EXD BIT(2) /*!< excessive deferral */
  409. #define ENET_TDES0_COCNT BITS(3,6) /*!< collision count */
  410. #define ENET_TDES0_VFRM BIT(7) /*!< VLAN frame */
  411. #define ENET_TDES0_ECO BIT(8) /*!< excessive collision */
  412. #define ENET_TDES0_LCO BIT(9) /*!< late collision */
  413. #define ENET_TDES0_NCA BIT(10) /*!< no carrier */
  414. #define ENET_TDES0_LCA BIT(11) /*!< loss of carrier */
  415. #define ENET_TDES0_IPPE BIT(12) /*!< IP payload error */
  416. #define ENET_TDES0_FRMF BIT(13) /*!< frame flushed */
  417. #define ENET_TDES0_JT BIT(14) /*!< jabber timeout */
  418. #define ENET_TDES0_ES BIT(15) /*!< error summary */
  419. #define ENET_TDES0_IPHE BIT(16) /*!< IP header error */
  420. #define ENET_TDES0_TTMSS BIT(17) /*!< transmit timestamp status */
  421. #define ENET_TDES0_TCHM BIT(20) /*!< the second address chained mode */
  422. #define ENET_TDES0_TERM BIT(21) /*!< transmit end of ring mode*/
  423. #define ENET_TDES0_CM BITS(22,23) /*!< checksum mode */
  424. #define ENET_TDES0_TTSEN BIT(25) /*!< transmit timestamp function enable */
  425. #define ENET_TDES0_DPAD BIT(26) /*!< disable adding pad */
  426. #define ENET_TDES0_DCRC BIT(27) /*!< disable CRC */
  427. #define ENET_TDES0_FSG BIT(28) /*!< first segment */
  428. #define ENET_TDES0_LSG BIT(29) /*!< last segment */
  429. #define ENET_TDES0_INTC BIT(30) /*!< interrupt on completion */
  430. #define ENET_TDES0_DAV BIT(31) /*!< DAV bit */
  431. /* ENET DMA Tx descriptor TDES1 */
  432. #define ENET_TDES1_TB1S BITS(0,12) /*!< transmit buffer 1 size */
  433. #define ENET_TDES1_TB2S BITS(16,28) /*!< transmit buffer 2 size */
  434. /* ENET DMA Tx descriptor TDES2 */
  435. #define ENET_TDES2_TB1AP BITS(0,31) /*!< transmit buffer 1 address pointer/transmit frame timestamp low 32-bit value */
  436. /* ENET DMA Tx descriptor TDES3 */
  437. #define ENET_TDES3_TB2AP BITS(0,31) /*!< transmit buffer 2 address pointer (or next descriptor address) / transmit frame timestamp high 32-bit value */
  438. #ifdef SELECT_DESCRIPTORS_ENHANCED_MODE
  439. /* ENET DMA Tx descriptor TDES6 */
  440. #define ENET_TDES6_TTSL BITS(0,31) /*!< transmit frame timestamp low 32-bit value */
  441. /* ENET DMA Tx descriptor TDES7 */
  442. #define ENET_TDES7_TTSH BITS(0,31) /*!< transmit frame timestamp high 32-bit value */
  443. #endif /* SELECT_DESCRIPTORS_ENHANCED_MODE */
  444. /* ENET DMA Rx descriptor RDES0 */
  445. #define ENET_RDES0_PCERR BIT(0) /*!< payload checksum error */
  446. #define ENET_RDES0_EXSV BIT(0) /*!< extended status valid */
  447. #define ENET_RDES0_CERR BIT(1) /*!< CRC error */
  448. #define ENET_RDES0_DBERR BIT(2) /*!< dribble bit error */
  449. #define ENET_RDES0_RERR BIT(3) /*!< receive error */
  450. #define ENET_RDES0_RWDT BIT(4) /*!< receive watchdog timeout */
  451. #define ENET_RDES0_FRMT BIT(5) /*!< frame type */
  452. #define ENET_RDES0_LCO BIT(6) /*!< late collision */
  453. #define ENET_RDES0_IPHERR BIT(7) /*!< IP frame header error */
  454. #define ENET_RDES0_TSV BIT(7) /*!< timestamp valid */
  455. #define ENET_RDES0_LDES BIT(8) /*!< last descriptor */
  456. #define ENET_RDES0_FDES BIT(9) /*!< first descriptor */
  457. #define ENET_RDES0_VTAG BIT(10) /*!< VLAN tag */
  458. #define ENET_RDES0_OERR BIT(11) /*!< overflow Error */
  459. #define ENET_RDES0_LERR BIT(12) /*!< length error */
  460. #define ENET_RDES0_SAFF BIT(13) /*!< SA filter fail */
  461. #define ENET_RDES0_DERR BIT(14) /*!< descriptor error */
  462. #define ENET_RDES0_ERRS BIT(15) /*!< error summary */
  463. #define ENET_RDES0_FRML BITS(16,29) /*!< frame length */
  464. #define ENET_RDES0_DAFF BIT(30) /*!< destination address filter fail */
  465. #define ENET_RDES0_DAV BIT(31) /*!< descriptor available */
  466. /* ENET DMA Rx descriptor RDES1 */
  467. #define ENET_RDES1_RB1S BITS(0,12) /*!< receive buffer 1 size */
  468. #define ENET_RDES1_RCHM BIT(14) /*!< receive chained mode for second address */
  469. #define ENET_RDES1_RERM BIT(15) /*!< receive end of ring mode*/
  470. #define ENET_RDES1_RB2S BITS(16,28) /*!< receive buffer 2 size */
  471. #define ENET_RDES1_DINTC BIT(31) /*!< disable interrupt on completion */
  472. /* ENET DMA Rx descriptor RDES2 */
  473. #define ENET_RDES2_RB1AP BITS(0,31) /*!< receive buffer 1 address pointer / receive frame timestamp low 32-bit */
  474. /* ENET DMA Rx descriptor RDES3 */
  475. #define ENET_RDES3_RB2AP BITS(0,31) /*!< receive buffer 2 address pointer (next descriptor address)/receive frame timestamp high 32-bit value */
  476. #ifdef SELECT_DESCRIPTORS_ENHANCED_MODE
  477. /* ENET DMA Rx descriptor RDES4 */
  478. #define ENET_RDES4_IPPLDT BITS(0,2) /*!< IP frame payload type */
  479. #define ENET_RDES4_IPHERR BIT(3) /*!< IP frame header error */
  480. #define ENET_RDES4_IPPLDERR BIT(4) /*!< IP frame payload error */
  481. #define ENET_RDES4_IPCKSB BIT(5) /*!< IP frame checksum bypassed */
  482. #define ENET_RDES4_IPF4 BIT(6) /*!< IP frame in version 4 */
  483. #define ENET_RDES4_IPF6 BIT(7) /*!< IP frame in version 6 */
  484. #define ENET_RDES4_PTPMT BITS(8,11) /*!< PTP message type */
  485. #define ENET_RDES4_PTPOEF BIT(12) /*!< PTP on ethernet frame */
  486. #define ENET_RDES4_PTPVF BIT(13) /*!< PTP version format */
  487. /* ENET DMA Rx descriptor RDES6 */
  488. #define ENET_RDES6_RTSL BITS(0,31) /*!< receive frame timestamp low 32-bit value */
  489. /* ENET DMA Rx descriptor RDES7 */
  490. #define ENET_RDES7_RTSH BITS(0,31) /*!< receive frame timestamp high 32-bit value */
  491. #endif /* SELECT_DESCRIPTORS_ENHANCED_MODE */
  492. /* constants definitions */
  493. /* define bit position and its register index offset */
  494. #define ENET_REGIDX_BIT(regidx, bitpos) (((uint32_t)(regidx) << 6) | (uint32_t)(bitpos))
  495. #define ENET_REG_VAL(periph) (REG32(ENET + ((uint32_t)(periph)>>6)))
  496. #define ENET_BIT_POS(val) ((uint32_t)(val) & 0x1FU)
  497. /* ENET clock range judgement */
  498. #define ENET_RANGE(hclk, n, m) (((hclk) >= (n))&&((hclk) < (m)))
  499. /* define MAC address configuration and reference address */
  500. #define ENET_SET_MACADDRH(p) (((uint32_t)(p)[5] << 8) | (uint32_t)(p)[4])
  501. #define ENET_SET_MACADDRL(p) (((uint32_t)(p)[3] << 24) | ((uint32_t)(p)[2] << 16) | ((uint32_t)(p)[1] << 8) | (uint32_t)(p)[0])
  502. #define ENET_ADDRH_BASE ((ENET) + 0x40U)
  503. #define ENET_ADDRL_BASE ((ENET) + 0x44U)
  504. #define ENET_GET_MACADDR(offset, n) ((uint8_t)((REG32((ENET_ADDRL_BASE + (offset)) - (((n) / 4U) * 4U)) >> (8U * ((n) % 4U))) & 0xFFU))
  505. /* register offset */
  506. #define MAC_FCTL_REG_OFFSET 0x0018U /*!< MAC flow control register offset */
  507. #define MAC_WUM_REG_OFFSET 0x002CU /*!< MAC wakeup management register offset */
  508. #define MAC_INTF_REG_OFFSET 0x0038U /*!< MAC interrupt flag register offset */
  509. #define MAC_INTMSK_REG_OFFSET 0x003CU /*!< MAC interrupt mask register offset */
  510. #define MSC_RINTF_REG_OFFSET 0x0104U /*!< MSC receive interrupt flag register offset */
  511. #define MSC_TINTF_REG_OFFSET 0x0108U /*!< MSC transmit interrupt flag register offset */
  512. #define MSC_RINTMSK_REG_OFFSET 0x010CU /*!< MSC receive interrupt mask register offset */
  513. #define MSC_TINTMSK_REG_OFFSET 0x0110U /*!< MSC transmit interrupt mask register offset */
  514. #define MSC_SCCNT_REG_OFFSET 0x014CU /*!< MSC transmitted good frames after a single collision counter register offset */
  515. #define MSC_MSCCNT_REG_OFFSET 0x0150U /*!< MSC transmitted good frames after more than a single collision counter register offset */
  516. #define MSC_TGFCNT_REG_OFFSET 0x0168U /*!< MSC transmitted good frames counter register offset */
  517. #define MSC_RFCECNT_REG_OFFSET 0x0194U /*!< MSC received frames with CRC error counter register offset */
  518. #define MSC_RFAECNT_REG_OFFSET 0x0198U /*!< MSC received frames with alignment error counter register offset */
  519. #define MSC_RGUFCNT_REG_OFFSET 0x01C4U /*!< MSC received good unicast frames counter register offset */
  520. #define PTP_TSF_REG_OFFSET 0x0728U /*!< PTP time stamp flag register offset */
  521. #define DMA_STAT_REG_OFFSET 0x1014U /*!< DMA status register offset */
  522. #define DMA_INTEN_REG_OFFSET 0x101CU /*!< DMA interrupt enable register offset */
  523. #define DMA_TDTADDR_REG_OFFSET 0x1010U /*!< DMA transmit descriptor table address register offset */
  524. #define DMA_CTDADDR_REG_OFFSET 0x1048U /*!< DMA current transmit descriptor address register */
  525. #define DMA_CTBADDR_REG_OFFSET 0x1050U /*!< DMA current transmit buffer address register */
  526. #define DMA_RDTADDR_REG_OFFSET 0x100CU /*!< DMA receive descriptor table address register */
  527. #define DMA_CRDADDR_REG_OFFSET 0x104CU /*!< DMA current receive descriptor address register */
  528. #define DMA_CRBADDR_REG_OFFSET 0x1054U /*!< DMA current receive buffer address register */
  529. /* ENET status flag get */
  530. typedef enum
  531. {
  532. /* ENET_MAC_WUM register */
  533. ENET_MAC_FLAG_MPKR = ENET_REGIDX_BIT(MAC_WUM_REG_OFFSET, 5U), /*!< magic packet received flag */
  534. ENET_MAC_FLAG_WUFR = ENET_REGIDX_BIT(MAC_WUM_REG_OFFSET, 6U), /*!< wakeup frame received flag */
  535. /* ENET_MAC_FCTL register */
  536. ENET_MAC_FLAG_FLOWCONTROL = ENET_REGIDX_BIT(MAC_FCTL_REG_OFFSET, 0U), /*!< flow control status flag */
  537. /* ENET_MAC_INTF register */
  538. ENET_MAC_FLAG_WUM = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 3U), /*!< WUM status flag */
  539. ENET_MAC_FLAG_MSC = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 4U), /*!< MSC status flag */
  540. ENET_MAC_FLAG_MSCR = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 5U), /*!< MSC receive status flag */
  541. ENET_MAC_FLAG_MSCT = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 6U), /*!< MSC transmit status flag */
  542. ENET_MAC_FLAG_TMST = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 9U), /*!< timestamp trigger status flag */
  543. /* ENET_PTP_TSF register */
  544. ENET_PTP_FLAG_TSSCO = ENET_REGIDX_BIT(PTP_TSF_REG_OFFSET, 0U), /*!< timestamp second counter overflow flag */
  545. ENET_PTP_FLAG_TTM = ENET_REGIDX_BIT(PTP_TSF_REG_OFFSET, 1U), /*!< target time match flag */
  546. /* ENET_MSC_RINTF register */
  547. ENET_MSC_FLAG_RFCE = ENET_REGIDX_BIT(MSC_RINTF_REG_OFFSET, 5U), /*!< received frames CRC error flag */
  548. ENET_MSC_FLAG_RFAE = ENET_REGIDX_BIT(MSC_RINTF_REG_OFFSET, 6U), /*!< received frames alignment error flag */
  549. ENET_MSC_FLAG_RGUF = ENET_REGIDX_BIT(MSC_RINTF_REG_OFFSET, 17U), /*!< received good unicast frames flag */
  550. /* ENET_MSC_TINTF register */
  551. ENET_MSC_FLAG_TGFSC = ENET_REGIDX_BIT(MSC_TINTF_REG_OFFSET, 14U), /*!< transmitted good frames single collision flag */
  552. ENET_MSC_FLAG_TGFMSC = ENET_REGIDX_BIT(MSC_TINTF_REG_OFFSET, 15U), /*!< transmitted good frames more single collision flag */
  553. ENET_MSC_FLAG_TGF = ENET_REGIDX_BIT(MSC_TINTF_REG_OFFSET, 21U), /*!< transmitted good frames flag */
  554. /* ENET_DMA_STAT register */
  555. ENET_DMA_FLAG_TS = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 0U), /*!< transmit status flag */
  556. ENET_DMA_FLAG_TPS = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 1U), /*!< transmit process stopped status flag */
  557. ENET_DMA_FLAG_TBU = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 2U), /*!< transmit buffer unavailable status flag */
  558. ENET_DMA_FLAG_TJT = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 3U), /*!< transmit jabber timeout status flag */
  559. ENET_DMA_FLAG_RO = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 4U), /*!< receive overflow status flag */
  560. ENET_DMA_FLAG_TU = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 5U), /*!< transmit underflow status flag */
  561. ENET_DMA_FLAG_RS = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 6U), /*!< receive status flag */
  562. ENET_DMA_FLAG_RBU = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 7U), /*!< receive buffer unavailable status flag */
  563. ENET_DMA_FLAG_RPS = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 8U), /*!< receive process stopped status flag */
  564. ENET_DMA_FLAG_RWT = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 9U), /*!< receive watchdog timeout status flag */
  565. ENET_DMA_FLAG_ET = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 10U), /*!< early transmit status flag */
  566. ENET_DMA_FLAG_FBE = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 13U), /*!< fatal bus error status flag */
  567. ENET_DMA_FLAG_ER = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 14U), /*!< early receive status flag */
  568. ENET_DMA_FLAG_AI = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 15U), /*!< abnormal interrupt summary flag */
  569. ENET_DMA_FLAG_NI = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 16U), /*!< normal interrupt summary flag */
  570. ENET_DMA_FLAG_EB_DMA_ERROR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 23U), /*!< error during data transfer by RxDMA/TxDMA flag */
  571. ENET_DMA_FLAG_EB_TRANSFER_ERROR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 24U), /*!< error during write/read transfer flag */
  572. ENET_DMA_FLAG_EB_ACCESS_ERROR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 25U), /*!< error during data buffer/descriptor access flag */
  573. ENET_DMA_FLAG_MSC = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 27U), /*!< MSC status flag */
  574. ENET_DMA_FLAG_WUM = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 28U), /*!< WUM status flag */
  575. ENET_DMA_FLAG_TST = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 29U), /*!< timestamp trigger status flag */
  576. }enet_flag_enum;
  577. /* ENET stutus flag clear */
  578. typedef enum
  579. {
  580. /* ENET_DMA_STAT register */
  581. ENET_DMA_FLAG_TS_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 0U), /*!< transmit status flag */
  582. ENET_DMA_FLAG_TPS_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 1U), /*!< transmit process stopped status flag */
  583. ENET_DMA_FLAG_TBU_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 2U), /*!< transmit buffer unavailable status flag */
  584. ENET_DMA_FLAG_TJT_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 3U), /*!< transmit jabber timeout status flag */
  585. ENET_DMA_FLAG_RO_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 4U), /*!< receive overflow status flag */
  586. ENET_DMA_FLAG_TU_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 5U), /*!< transmit underflow status flag */
  587. ENET_DMA_FLAG_RS_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 6U), /*!< receive status flag */
  588. ENET_DMA_FLAG_RBU_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 7U), /*!< receive buffer unavailable status flag */
  589. ENET_DMA_FLAG_RPS_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 8U), /*!< receive process stopped status flag */
  590. ENET_DMA_FLAG_RWT_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 9U), /*!< receive watchdog timeout status flag */
  591. ENET_DMA_FLAG_ET_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 10U), /*!< early transmit status flag */
  592. ENET_DMA_FLAG_FBE_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 13U), /*!< fatal bus error status flag */
  593. ENET_DMA_FLAG_ER_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 14U), /*!< early receive status flag */
  594. ENET_DMA_FLAG_AI_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 15U), /*!< abnormal interrupt summary flag */
  595. ENET_DMA_FLAG_NI_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 16U), /*!< normal interrupt summary flag */
  596. }enet_flag_clear_enum;
  597. /* ENET interrupt enable/disable */
  598. typedef enum
  599. {
  600. /* ENET_MAC_INTMSK register */
  601. ENET_MAC_INT_WUMIM = ENET_REGIDX_BIT(MAC_INTMSK_REG_OFFSET, 3U), /*!< WUM interrupt mask */
  602. ENET_MAC_INT_TMSTIM = ENET_REGIDX_BIT(MAC_INTMSK_REG_OFFSET, 9U), /*!< timestamp trigger interrupt mask */
  603. /* ENET_MSC_RINTMSK register */
  604. ENET_MSC_INT_RFCEIM = ENET_REGIDX_BIT(MSC_RINTMSK_REG_OFFSET, 5U), /*!< received frame CRC error interrupt mask */
  605. ENET_MSC_INT_RFAEIM = ENET_REGIDX_BIT(MSC_RINTMSK_REG_OFFSET, 6U), /*!< received frames alignment error interrupt mask */
  606. ENET_MSC_INT_RGUFIM = ENET_REGIDX_BIT(MSC_RINTMSK_REG_OFFSET, 17U), /*!< received good unicast frames interrupt mask */
  607. /* ENET_MSC_TINTMSK register */
  608. ENET_MSC_INT_TGFSCIM = ENET_REGIDX_BIT(MSC_TINTMSK_REG_OFFSET, 14U), /*!< transmitted good frames single collision interrupt mask */
  609. ENET_MSC_INT_TGFMSCIM = ENET_REGIDX_BIT(MSC_TINTMSK_REG_OFFSET, 15U), /*!< transmitted good frames more single collision interrupt mask */
  610. ENET_MSC_INT_TGFIM = ENET_REGIDX_BIT(MSC_TINTMSK_REG_OFFSET, 21U), /*!< transmitted good frames interrupt mask */
  611. /* ENET_DMA_INTEN register */
  612. ENET_DMA_INT_TIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 0U), /*!< transmit interrupt enable */
  613. ENET_DMA_INT_TPSIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 1U), /*!< transmit process stopped interrupt enable */
  614. ENET_DMA_INT_TBUIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 2U), /*!< transmit buffer unavailable interrupt enable */
  615. ENET_DMA_INT_TJTIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 3U), /*!< transmit jabber timeout interrupt enable */
  616. ENET_DMA_INT_ROIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 4U), /*!< receive overflow interrupt enable */
  617. ENET_DMA_INT_TUIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 5U), /*!< transmit underflow interrupt enable */
  618. ENET_DMA_INT_RIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 6U), /*!< receive interrupt enable */
  619. ENET_DMA_INT_RBUIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 7U), /*!< receive buffer unavailable interrupt enable */
  620. ENET_DMA_INT_RPSIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 8U), /*!< receive process stopped interrupt enable */
  621. ENET_DMA_INT_RWTIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 9U), /*!< receive watchdog timeout interrupt enable */
  622. ENET_DMA_INT_ETIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 10U), /*!< early transmit interrupt enable */
  623. ENET_DMA_INT_FBEIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 13U), /*!< fatal bus error interrupt enable */
  624. ENET_DMA_INT_ERIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 14U), /*!< early receive interrupt enable */
  625. ENET_DMA_INT_AIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 15U), /*!< abnormal interrupt summary enable */
  626. ENET_DMA_INT_NIE = ENET_REGIDX_BIT(DMA_INTEN_REG_OFFSET, 16U), /*!< normal interrupt summary enable */
  627. }enet_int_enum;
  628. /* ENET interrupt flag get */
  629. typedef enum
  630. {
  631. /* ENET_MAC_INTF register */
  632. ENET_MAC_INT_FLAG_WUM = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 3U), /*!< WUM status flag */
  633. ENET_MAC_INT_FLAG_MSC = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 4U), /*!< MSC status flag */
  634. ENET_MAC_INT_FLAG_MSCR = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 5U), /*!< MSC receive status flag */
  635. ENET_MAC_INT_FLAG_MSCT = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 6U), /*!< MSC transmit status flag */
  636. ENET_MAC_INT_FLAG_TMST = ENET_REGIDX_BIT(MAC_INTF_REG_OFFSET, 9U), /*!< timestamp trigger status flag */
  637. /* ENET_MSC_RINTF register */
  638. ENET_MSC_INT_FLAG_RFCE = ENET_REGIDX_BIT(MSC_RINTF_REG_OFFSET, 5U), /*!< received frames CRC error flag */
  639. ENET_MSC_INT_FLAG_RFAE = ENET_REGIDX_BIT(MSC_RINTF_REG_OFFSET, 6U), /*!< received frames alignment error flag */
  640. ENET_MSC_INT_FLAG_RGUF = ENET_REGIDX_BIT(MSC_RINTF_REG_OFFSET, 17U), /*!< received good unicast frames flag */
  641. /* ENET_MSC_TINTF register */
  642. ENET_MSC_INT_FLAG_TGFSC = ENET_REGIDX_BIT(MSC_TINTF_REG_OFFSET, 14U), /*!< transmitted good frames single collision flag */
  643. ENET_MSC_INT_FLAG_TGFMSC = ENET_REGIDX_BIT(MSC_TINTF_REG_OFFSET, 15U), /*!< transmitted good frames more single collision flag */
  644. ENET_MSC_INT_FLAG_TGF = ENET_REGIDX_BIT(MSC_TINTF_REG_OFFSET, 21U), /*!< transmitted good frames flag */
  645. /* ENET_DMA_STAT register */
  646. ENET_DMA_INT_FLAG_TS = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 0U), /*!< transmit status flag */
  647. ENET_DMA_INT_FLAG_TPS = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 1U), /*!< transmit process stopped status flag */
  648. ENET_DMA_INT_FLAG_TBU = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 2U), /*!< transmit buffer unavailable status flag */
  649. ENET_DMA_INT_FLAG_TJT = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 3U), /*!< transmit jabber timeout status flag */
  650. ENET_DMA_INT_FLAG_RO = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 4U), /*!< receive overflow status flag */
  651. ENET_DMA_INT_FLAG_TU = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 5U), /*!< transmit underflow status flag */
  652. ENET_DMA_INT_FLAG_RS = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 6U), /*!< receive status flag */
  653. ENET_DMA_INT_FLAG_RBU = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 7U), /*!< receive buffer unavailable status flag */
  654. ENET_DMA_INT_FLAG_RPS = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 8U), /*!< receive process stopped status flag */
  655. ENET_DMA_INT_FLAG_RWT = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 9U), /*!< receive watchdog timeout status flag */
  656. ENET_DMA_INT_FLAG_ET = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 10U), /*!< early transmit status flag */
  657. ENET_DMA_INT_FLAG_FBE = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 13U), /*!< fatal bus error status flag */
  658. ENET_DMA_INT_FLAG_ER = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 14U), /*!< early receive status flag */
  659. ENET_DMA_INT_FLAG_AI = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 15U), /*!< abnormal interrupt summary flag */
  660. ENET_DMA_INT_FLAG_NI = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 16U), /*!< normal interrupt summary flag */
  661. ENET_DMA_INT_FLAG_MSC = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 27U), /*!< MSC status flag */
  662. ENET_DMA_INT_FLAG_WUM = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 28U), /*!< WUM status flag */
  663. ENET_DMA_INT_FLAG_TST = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 29U), /*!< timestamp trigger status flag */
  664. }enet_int_flag_enum;
  665. /* ENET interrupt flag clear */
  666. typedef enum
  667. {
  668. /* ENET_DMA_STAT register */
  669. ENET_DMA_INT_FLAG_TS_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 0U), /*!< transmit status flag */
  670. ENET_DMA_INT_FLAG_TPS_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 1U), /*!< transmit process stopped status flag */
  671. ENET_DMA_INT_FLAG_TBU_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 2U), /*!< transmit buffer unavailable status flag */
  672. ENET_DMA_INT_FLAG_TJT_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 3U), /*!< transmit jabber timeout status flag */
  673. ENET_DMA_INT_FLAG_RO_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 4U), /*!< receive overflow status flag */
  674. ENET_DMA_INT_FLAG_TU_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 5U), /*!< transmit underflow status flag */
  675. ENET_DMA_INT_FLAG_RS_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 6U), /*!< receive status flag */
  676. ENET_DMA_INT_FLAG_RBU_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 7U), /*!< receive buffer unavailable status flag */
  677. ENET_DMA_INT_FLAG_RPS_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 8U), /*!< receive process stopped status flag */
  678. ENET_DMA_INT_FLAG_RWT_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 9U), /*!< receive watchdog timeout status flag */
  679. ENET_DMA_INT_FLAG_ET_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 10U), /*!< early transmit status flag */
  680. ENET_DMA_INT_FLAG_FBE_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 13U), /*!< fatal bus error status flag */
  681. ENET_DMA_INT_FLAG_ER_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 14U), /*!< early receive status flag */
  682. ENET_DMA_INT_FLAG_AI_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 15U), /*!< abnormal interrupt summary flag */
  683. ENET_DMA_INT_FLAG_NI_CLR = ENET_REGIDX_BIT(DMA_STAT_REG_OFFSET, 16U), /*!< normal interrupt summary flag */
  684. }enet_int_flag_clear_enum;
  685. /* current RX/TX descriptor/buffer/descriptor table address get */
  686. typedef enum
  687. {
  688. ENET_RX_DESC_TABLE = DMA_RDTADDR_REG_OFFSET, /*!< RX descriptor table */
  689. ENET_RX_CURRENT_DESC = DMA_CRDADDR_REG_OFFSET, /*!< current RX descriptor */
  690. ENET_RX_CURRENT_BUFFER = DMA_CRBADDR_REG_OFFSET, /*!< current RX buffer */
  691. ENET_TX_DESC_TABLE = DMA_TDTADDR_REG_OFFSET, /*!< TX descriptor table */
  692. ENET_TX_CURRENT_DESC = DMA_CTDADDR_REG_OFFSET, /*!< current TX descriptor */
  693. ENET_TX_CURRENT_BUFFER = DMA_CTBADDR_REG_OFFSET /*!< current TX buffer */
  694. }enet_desc_reg_enum;
  695. /* MAC statistics counter get */
  696. typedef enum
  697. {
  698. ENET_MSC_TX_SCCNT = MSC_SCCNT_REG_OFFSET, /*!< MSC transmitted good frames after a single collision counter */
  699. ENET_MSC_TX_MSCCNT = MSC_MSCCNT_REG_OFFSET, /*!< MSC transmitted good frames after more than a single collision counter */
  700. ENET_MSC_TX_TGFCNT = MSC_TGFCNT_REG_OFFSET, /*!< MSC transmitted good frames counter */
  701. ENET_MSC_RX_RFCECNT = MSC_RFCECNT_REG_OFFSET, /*!< MSC received frames with CRC error counter */
  702. ENET_MSC_RX_RFAECNT = MSC_RFAECNT_REG_OFFSET, /*!< MSC received frames with alignment error counter */
  703. ENET_MSC_RX_RGUFCNT = MSC_RGUFCNT_REG_OFFSET /*!< MSC received good unicast frames counter */
  704. }enet_msc_counter_enum;
  705. /* function option, used for ENET initialization */
  706. typedef enum
  707. {
  708. FORWARD_OPTION = BIT(0), /*!< configure the frame forward related parameters */
  709. DMABUS_OPTION = BIT(1), /*!< configure the DMA bus mode related parameters */
  710. DMA_MAXBURST_OPTION = BIT(2), /*!< configure the DMA max burst related parameters */
  711. DMA_ARBITRATION_OPTION = BIT(3), /*!< configure the DMA arbitration related parameters */
  712. STORE_OPTION = BIT(4), /*!< configure the store forward mode related parameters */
  713. DMA_OPTION = BIT(5), /*!< configure the DMA control related parameters */
  714. VLAN_OPTION = BIT(6), /*!< configure the VLAN tag related parameters */
  715. FLOWCTL_OPTION = BIT(7), /*!< configure the flow control related parameters */
  716. HASHH_OPTION = BIT(8), /*!< configure the hash list high 32-bit related parameters */
  717. HASHL_OPTION = BIT(9), /*!< configure the hash list low 32-bit related parameters */
  718. FILTER_OPTION = BIT(10), /*!< configure the frame filter control related parameters */
  719. HALFDUPLEX_OPTION = BIT(11), /*!< configure the halfduplex related parameters */
  720. TIMER_OPTION = BIT(12), /*!< configure the frame timer related parameters */
  721. INTERFRAMEGAP_OPTION = BIT(13), /*!< configure the inter frame gap related parameters */
  722. }enet_option_enum;
  723. /* phy mode and mac loopback configurations */
  724. typedef enum
  725. {
  726. ENET_AUTO_NEGOTIATION = 0x01u, /*!< PHY auto negotiation */
  727. ENET_100M_FULLDUPLEX = (ENET_MAC_CFG_SPD | ENET_MAC_CFG_DPM), /*!< 100Mbit/s, full-duplex */
  728. ENET_100M_HALFDUPLEX = ENET_MAC_CFG_SPD , /*!< 100Mbit/s, half-duplex */
  729. ENET_10M_FULLDUPLEX = ENET_MAC_CFG_DPM, /*!< 10Mbit/s, full-duplex */
  730. ENET_10M_HALFDUPLEX = (uint32_t)0x00000000U, /*!< 10Mbit/s, half-duplex */
  731. ENET_LOOPBACKMODE = (ENET_MAC_CFG_LBM | ENET_MAC_CFG_DPM) /*!< MAC in loopback mode at the MII */
  732. }enet_mediamode_enum;
  733. /* IP frame checksum function */
  734. typedef enum
  735. {
  736. ENET_NO_AUTOCHECKSUM = (uint32_t)0x00000000U, /*!< disable IP frame checksum function */
  737. ENET_AUTOCHECKSUM_DROP_FAILFRAMES = ENET_MAC_CFG_IPFCO, /*!< enable IP frame checksum function */
  738. ENET_AUTOCHECKSUM_ACCEPT_FAILFRAMES = (ENET_MAC_CFG_IPFCO|ENET_DMA_CTL_DTCERFD) /*!< enable IP frame checksum function, and the received frame
  739. with only payload error but no other errors will not be dropped */
  740. }enet_chksumconf_enum;
  741. /* received frame filter function */
  742. typedef enum
  743. {
  744. ENET_PROMISCUOUS_MODE = ENET_MAC_FRMF_PM, /*!< promiscuous mode enabled */
  745. ENET_RECEIVEALL = (int32_t)ENET_MAC_FRMF_FAR, /*!< all received frame are forwarded to application */
  746. ENET_BROADCAST_FRAMES_PASS = (uint32_t)0x00000000U, /*!< the address filters pass all received broadcast frames */
  747. ENET_BROADCAST_FRAMES_DROP = ENET_MAC_FRMF_BFRMD /*!< the address filters filter all incoming broadcast frames */
  748. }enet_frmrecept_enum;
  749. /* register group value get */
  750. typedef enum
  751. {
  752. ALL_MAC_REG = 0, /*!< MAC register group */
  753. ALL_MSC_REG = 22, /*!< MSC register group */
  754. ALL_PTP_REG = 33, /*!< PTP register group */
  755. ALL_DMA_REG = 44, /*!< DMA register group */
  756. }enet_registers_type_enum;
  757. /* dma direction select */
  758. typedef enum
  759. {
  760. ENET_DMA_TX = ENET_DMA_STAT_TP, /*!< DMA transmit direction */
  761. ENET_DMA_RX = ENET_DMA_STAT_RP /*!< DMA receive direction */
  762. }enet_dmadirection_enum;
  763. /* PHY operation direction select */
  764. typedef enum
  765. {
  766. ENET_PHY_READ = (uint32_t)0x00000000, /*!< read PHY */
  767. ENET_PHY_WRITE = ENET_MAC_PHY_CTL_PW /*!< write PHY */
  768. }enet_phydirection_enum;
  769. /* register operation direction select */
  770. typedef enum
  771. {
  772. ENET_REG_READ, /*!< read register */
  773. ENET_REG_WRITE /*!< write register */
  774. }enet_regdirection_enum;
  775. /* ENET MAC addresses */
  776. typedef enum
  777. {
  778. ENET_MAC_ADDRESS0 = ((uint32_t)0x00000000), /*!< MAC address0 */
  779. ENET_MAC_ADDRESS1 = ((uint32_t)0x00000008), /*!< MAC address1 */
  780. ENET_MAC_ADDRESS2 = ((uint32_t)0x00000010), /*!< MAC address2 */
  781. ENET_MAC_ADDRESS3 = ((uint32_t)0x00000018) /*!< MAC address3 */
  782. }enet_macaddress_enum;
  783. /* descriptor information */
  784. typedef enum
  785. {
  786. TXDESC_COLLISION_COUNT, /*!< the number of collisions occurred before the frame was transmitted */
  787. TXDESC_BUFFER_1_ADDR, /*!< transmit frame buffer 1 address */
  788. RXDESC_FRAME_LENGTH, /*!< the byte length of the received frame that was transferred to the buffer */
  789. RXDESC_BUFFER_1_SIZE, /*!< receive buffer 1 size */
  790. RXDESC_BUFFER_2_SIZE, /*!< receive buffer 2 size */
  791. RXDESC_BUFFER_1_ADDR /*!< receive frame buffer 1 address */
  792. }enet_descstate_enum;
  793. /* MSC counters preset mode */
  794. typedef enum
  795. {
  796. ENET_MSC_PRESET_NONE = 0U, /*!< do not preset MSC counter */
  797. ENET_MSC_PRESET_HALF = ENET_MSC_CTL_PMC, /*!< preset all MSC counters to almost-half(0x7FFF FFF0) value */
  798. ENET_MSC_PRESET_FULL = ENET_MSC_CTL_PMC | ENET_MSC_CTL_AFHPM /*!< preset all MSC counters to almost-full(0xFFFF FFF0) value */
  799. }enet_msc_preset_enum;
  800. /* structure for initialization of the ENET */
  801. typedef struct
  802. {
  803. uint32_t option_enable; /*!< select which function to configure */
  804. uint32_t forward_frame; /*!< frame forward related parameters */
  805. uint32_t dmabus_mode; /*!< DMA bus mode related parameters */
  806. uint32_t dma_maxburst; /*!< DMA max burst related parameters */
  807. uint32_t dma_arbitration; /*!< DMA Tx and Rx arbitration related parameters */
  808. uint32_t store_forward_mode; /*!< store forward mode related parameters */
  809. uint32_t dma_function; /*!< DMA control related parameters */
  810. uint32_t vlan_config; /*!< VLAN tag related parameters */
  811. uint32_t flow_control; /*!< flow control related parameters */
  812. uint32_t hashtable_high; /*!< hash list high 32-bit related parameters */
  813. uint32_t hashtable_low; /*!< hash list low 32-bit related parameters */
  814. uint32_t framesfilter_mode; /*!< frame filter control related parameters */
  815. uint32_t halfduplex_param; /*!< halfduplex related parameters */
  816. uint32_t timer_config; /*!< frame timer related parameters */
  817. uint32_t interframegap; /*!< inter frame gap related parameters */
  818. }enet_initpara_struct;
  819. /* structure for ENET DMA desciptors */
  820. typedef struct
  821. {
  822. uint32_t status; /*!< status */
  823. uint32_t control_buffer_size; /*!< control and buffer1, buffer2 lengths */
  824. uint32_t buffer1_addr; /*!< buffer1 address pointer/timestamp low */
  825. uint32_t buffer2_next_desc_addr; /*!< buffer2 or next descriptor address pointer/timestamp high */
  826. #ifdef SELECT_DESCRIPTORS_ENHANCED_MODE
  827. uint32_t extended_status; /*!< extended status */
  828. uint32_t reserved; /*!< reserved */
  829. uint32_t timestamp_low; /*!< timestamp low */
  830. uint32_t timestamp_high; /*!< timestamp high */
  831. #endif /* SELECT_DESCRIPTORS_ENHANCED_MODE */
  832. } enet_descriptors_struct;
  833. /* structure of PTP system time */
  834. typedef struct
  835. {
  836. uint32_t second; /*!< second of system time */
  837. uint32_t nanosecond; /*!< nanosecond of system time */
  838. uint32_t sign; /*!< sign of system time */
  839. }enet_ptp_systime_struct;
  840. /* mac_cfg register value */
  841. #define MAC_CFG_BOL(regval) (BITS(5,6) & ((uint32_t)(regval) << 5)) /*!< write value to ENET_MAC_CFG_BOL bit field */
  842. #define ENET_BACKOFFLIMIT_10 MAC_CFG_BOL(0) /*!< min (n, 10) */
  843. #define ENET_BACKOFFLIMIT_8 MAC_CFG_BOL(1) /*!< min (n, 8) */
  844. #define ENET_BACKOFFLIMIT_4 MAC_CFG_BOL(2) /*!< min (n, 4) */
  845. #define ENET_BACKOFFLIMIT_1 MAC_CFG_BOL(3) /*!< min (n, 1) */
  846. #define MAC_CFG_IGBS(regval) (BITS(17,19) & ((uint32_t)(regval) << 17)) /*!< write value to ENET_MAC_CFG_IGBS bit field */
  847. #define ENET_INTERFRAMEGAP_96BIT MAC_CFG_IGBS(0) /*!< minimum 96 bit times */
  848. #define ENET_INTERFRAMEGAP_88BIT MAC_CFG_IGBS(1) /*!< minimum 88 bit times */
  849. #define ENET_INTERFRAMEGAP_80BIT MAC_CFG_IGBS(2) /*!< minimum 80 bit times */
  850. #define ENET_INTERFRAMEGAP_72BIT MAC_CFG_IGBS(3) /*!< minimum 72 bit times */
  851. #define ENET_INTERFRAMEGAP_64BIT MAC_CFG_IGBS(4) /*!< minimum 64 bit times */
  852. #define ENET_INTERFRAMEGAP_56BIT MAC_CFG_IGBS(5) /*!< minimum 56 bit times */
  853. #define ENET_INTERFRAMEGAP_48BIT MAC_CFG_IGBS(6) /*!< minimum 48 bit times */
  854. #define ENET_INTERFRAMEGAP_40BIT MAC_CFG_IGBS(7) /*!< minimum 40 bit times */
  855. #define ENET_TYPEFRAME_CRC_DROP_ENABLE ENET_MAC_CFG_TFCD /*!< FCS field(last 4 bytes) of frame will be dropped before forwarding */
  856. #define ENET_TYPEFRAME_CRC_DROP_DISABLE ((uint32_t)0x00000000U) /*!< FCS field(last 4 bytes) of frame will not be dropped before forwarding */
  857. #define ENET_TYPEFRAME_CRC_DROP ENET_MAC_CFG_TFCD /*!< the function that FCS field(last 4 bytes) of frame will be dropped before forwarding */
  858. #define ENET_WATCHDOG_ENABLE ((uint32_t)0x00000000U) /*!< the MAC allows no more than 2048 bytes of the frame being received */
  859. #define ENET_WATCHDOG_DISABLE ENET_MAC_CFG_WDD /*!< the MAC disables the watchdog timer on the receiver, and can receive frames of up to 16384 bytes */
  860. #define ENET_JABBER_ENABLE ((uint32_t)0x00000000U) /*!< the maximum transmission byte is 2048 */
  861. #define ENET_JABBER_DISABLE ENET_MAC_CFG_JBD /*!< the maximum transmission byte can be 16384 */
  862. #define ENET_CARRIERSENSE_ENABLE ((uint32_t)0x00000000U) /*!< the MAC transmitter generates carrier sense error and aborts the transmission */
  863. #define ENET_CARRIERSENSE_DISABLE ENET_MAC_CFG_CSD /*!< the MAC transmitter ignores the MII CRS signal during frame transmission in half-duplex mode */
  864. #define ENET_SPEEDMODE_10M ((uint32_t)0x00000000U) /*!< 10 Mbit/s */
  865. #define ENET_SPEEDMODE_100M ENET_MAC_CFG_SPD /*!< 100 Mbit/s */
  866. #define ENET_RECEIVEOWN_ENABLE ((uint32_t)0x00000000U) /*!< the MAC receives all packets that are given by the PHY while transmitting */
  867. #define ENET_RECEIVEOWN_DISABLE ENET_MAC_CFG_ROD /*!< the MAC disables the reception of frames in half-duplex mode */
  868. #define ENET_LOOPBACKMODE_ENABLE ENET_MAC_CFG_LBM /*!< the MAC operates in loopback mode at the MII */
  869. #define ENET_LOOPBACKMODE_DISABLE ((uint32_t)0x00000000U) /*!< the MAC operates in normal mode */
  870. #define ENET_MODE_FULLDUPLEX ENET_MAC_CFG_DPM /*!< full-duplex mode enable */
  871. #define ENET_MODE_HALFDUPLEX ((uint32_t)0x00000000U) /*!< half-duplex mode enable */
  872. #define ENET_CHECKSUMOFFLOAD_ENABLE ENET_MAC_CFG_IPFCO /*!< IP frame checksum offload function enabled for received IP frame */
  873. #define ENET_CHECKSUMOFFLOAD_DISABLE ((uint32_t)0x00000000U) /*!< the checksum offload function in the receiver is disabled */
  874. #define ENET_RETRYTRANSMISSION_ENABLE ((uint32_t)0x00000000U) /*!< the MAC attempts retries up to 16 times based on the settings of BOL*/
  875. #define ENET_RETRYTRANSMISSION_DISABLE ENET_MAC_CFG_RTD /*!< the MAC attempts only 1 transmission */
  876. #define ENET_AUTO_PADCRC_DROP_ENABLE ENET_MAC_CFG_APCD /*!< the MAC strips the Pad/FCS field on received frames */
  877. #define ENET_AUTO_PADCRC_DROP_DISABLE ((uint32_t)0x00000000U) /*!< the MAC forwards all received frames without modify it */
  878. #define ENET_AUTO_PADCRC_DROP ENET_MAC_CFG_APCD /*!< the function of the MAC strips the Pad/FCS field on received frames */
  879. #define ENET_DEFERRALCHECK_ENABLE ENET_MAC_CFG_DFC /*!< the deferral check function is enabled in the MAC */
  880. #define ENET_DEFERRALCHECK_DISABLE ((uint32_t)0x00000000U) /*!< the deferral check function is disabled */
  881. /* mac_frmf register value */
  882. #define MAC_FRMF_PCFRM(regval) (BITS(6,7) & ((uint32_t)(regval) << 6)) /*!< write value to ENET_MAC_FRMF_PCFRM bit field */
  883. #define ENET_PCFRM_PREVENT_ALL MAC_FRMF_PCFRM(0) /*!< MAC prevents all control frames from reaching the application */
  884. #define ENET_PCFRM_PREVENT_PAUSEFRAME MAC_FRMF_PCFRM(1) /*!< MAC only forwards all other control frames except pause control frame */
  885. #define ENET_PCFRM_FORWARD_ALL MAC_FRMF_PCFRM(2) /*!< MAC forwards all control frames to application even if they fail the address filter */
  886. #define ENET_PCFRM_FORWARD_FILTERED MAC_FRMF_PCFRM(3) /*!< MAC forwards control frames that only pass the address filter */
  887. #define ENET_RX_FILTER_DISABLE ENET_MAC_FRMF_FAR /*!< all received frame are forwarded to application */
  888. #define ENET_RX_FILTER_ENABLE ((uint32_t)0x00000000U) /*!< only the frame passed the filter can be forwarded to application */
  889. #define ENET_SRC_FILTER_NORMAL_ENABLE ENET_MAC_FRMF_SAFLT /*!< filter source address */
  890. #define ENET_SRC_FILTER_INVERSE_ENABLE (ENET_MAC_FRMF_SAFLT | ENET_MAC_FRMF_SAIFLT) /*!< inverse source address filtering result */
  891. #define ENET_SRC_FILTER_DISABLE ((uint32_t)0x00000000U) /*!< source address function in filter disable */
  892. #define ENET_SRC_FILTER ENET_MAC_FRMF_SAFLT /*!< filter source address function */
  893. #define ENET_SRC_FILTER_INVERSE ENET_MAC_FRMF_SAIFLT /*!< inverse source address filtering result function */
  894. #define ENET_BROADCASTFRAMES_ENABLE ((uint32_t)0x00000000U) /*!< the address filters pass all received broadcast frames */
  895. #define ENET_BROADCASTFRAMES_DISABLE ENET_MAC_FRMF_BFRMD /*!< the address filters filter all incoming broadcast frames */
  896. #define ENET_DEST_FILTER_INVERSE_ENABLE ENET_MAC_FRMF_DAIFLT /*!< inverse DA filtering result */
  897. #define ENET_DEST_FILTER_INVERSE_DISABLE ((uint32_t)0x00000000U) /*!< not inverse DA filtering result */
  898. #define ENET_DEST_FILTER_INVERSE ENET_MAC_FRMF_DAIFLT /*!< inverse DA filtering result function */
  899. #define ENET_PROMISCUOUS_ENABLE ENET_MAC_FRMF_PM /*!< promiscuous mode enabled */
  900. #define ENET_PROMISCUOUS_DISABLE ((uint32_t)0x00000000U) /*!< promiscuous mode disabled */
  901. #define ENET_MULTICAST_FILTER_HASH_OR_PERFECT (ENET_MAC_FRMF_HMF | ENET_MAC_FRMF_HPFLT) /*!< pass multicast frames that match either the perfect or the hash filtering */
  902. #define ENET_MULTICAST_FILTER_HASH ENET_MAC_FRMF_HMF /*!< pass multicast frames that match the hash filtering */
  903. #define ENET_MULTICAST_FILTER_PERFECT ((uint32_t)0x00000000U) /*!< pass multicast frames that match the perfect filtering */
  904. #define ENET_MULTICAST_FILTER_NONE ENET_MAC_FRMF_MFD /*!< all multicast frames are passed */
  905. #define ENET_MULTICAST_FILTER_PASS ENET_MAC_FRMF_MFD /*!< pass all multicast frames function */
  906. #define ENET_MULTICAST_FILTER_HASH_MODE ENET_MAC_FRMF_HMF /*!< HASH multicast filter function */
  907. #define ENET_FILTER_MODE_EITHER ENET_MAC_FRMF_HPFLT /*!< HASH or perfect filter function */
  908. #define ENET_UNICAST_FILTER_EITHER (ENET_MAC_FRMF_HUF | ENET_MAC_FRMF_HPFLT) /*!< pass unicast frames that match either the perfect or the hash filtering */
  909. #define ENET_UNICAST_FILTER_HASH ENET_MAC_FRMF_HUF /*!< pass unicast frames that match the hash filtering */
  910. #define ENET_UNICAST_FILTER_PERFECT ((uint32_t)0x00000000U) /*!< pass unicast frames that match the perfect filtering */
  911. #define ENET_UNICAST_FILTER_HASH_MODE ENET_MAC_FRMF_HUF /*!< HASH unicast filter function */
  912. /* mac_phy_ctl register value */
  913. #define MAC_PHY_CTL_CLR(regval) (BITS(2,4) & ((uint32_t)(regval) << 2)) /*!< write value to ENET_MAC_PHY_CTL_CLR bit field */
  914. #define ENET_MDC_HCLK_DIV42 MAC_PHY_CTL_CLR(0) /*!< HCLK:60-100 MHz; MDC clock= HCLK/42 */
  915. #define ENET_MDC_HCLK_DIV62 MAC_PHY_CTL_CLR(1) /*!< HCLK:100-120 MHz; MDC clock= HCLK/62 */
  916. #define ENET_MDC_HCLK_DIV16 MAC_PHY_CTL_CLR(2) /*!< HCLK:20-35 MHz; MDC clock= HCLK/16 */
  917. #define ENET_MDC_HCLK_DIV26 MAC_PHY_CTL_CLR(3) /*!< HCLK:35-60 MHz; MDC clock= HCLK/26 */
  918. #define MAC_PHY_CTL_PR(regval) (BITS(6,10) & ((uint32_t)(regval) << 6)) /*!< write value to ENET_MAC_PHY_CTL_PR bit field */
  919. #define MAC_PHY_CTL_PA(regval) (BITS(11,15) & ((uint32_t)(regval) << 11)) /*!< write value to ENET_MAC_PHY_CTL_PA bit field */
  920. /* mac_phy_data register value */
  921. #define MAC_PHY_DATA_PD(regval) (BITS(0,15) & ((uint32_t)(regval) << 0)) /*!< write value to ENET_MAC_PHY_DATA_PD bit field */
  922. /* mac_fctl register value */
  923. #define MAC_FCTL_PLTS(regval) (BITS(4,5) & ((uint32_t)(regval) << 4)) /*!< write value to ENET_MAC_FCTL_PLTS bit field */
  924. #define ENET_PAUSETIME_MINUS4 MAC_FCTL_PLTS(0) /*!< pause time minus 4 slot times */
  925. #define ENET_PAUSETIME_MINUS28 MAC_FCTL_PLTS(1) /*!< pause time minus 28 slot times */
  926. #define ENET_PAUSETIME_MINUS144 MAC_FCTL_PLTS(2) /*!< pause time minus 144 slot times */
  927. #define ENET_PAUSETIME_MINUS256 MAC_FCTL_PLTS(3) /*!< pause time minus 256 slot times */
  928. #define ENET_ZERO_QUANTA_PAUSE_ENABLE ((uint32_t)0x00000000U) /*!< enable the automatic zero-quanta generation function */
  929. #define ENET_ZERO_QUANTA_PAUSE_DISABLE ENET_MAC_FCTL_DZQP /*!< disable the automatic zero-quanta generation function */
  930. #define ENET_ZERO_QUANTA_PAUSE ENET_MAC_FCTL_DZQP /*!< the automatic zero-quanta generation function */
  931. #define ENET_MAC0_AND_UNIQUE_ADDRESS_PAUSEDETECT ENET_MAC_FCTL_UPFDT /*!< besides the unique multicast address, MAC also use the MAC0 address to detect pause frame */
  932. #define ENET_UNIQUE_PAUSEDETECT ((uint32_t)0x00000000U) /*!< only the unique multicast address for pause frame which is specified in IEEE802.3 can be detected */
  933. #define ENET_RX_FLOWCONTROL_ENABLE ENET_MAC_FCTL_RFCEN /*!< enable decoding function for the received pause frame and process it */
  934. #define ENET_RX_FLOWCONTROL_DISABLE ((uint32_t)0x00000000U) /*!< decode function for pause frame is disabled */
  935. #define ENET_RX_FLOWCONTROL ENET_MAC_FCTL_RFCEN /*!< decoding function for the received pause frame and process it */
  936. #define ENET_TX_FLOWCONTROL_ENABLE ENET_MAC_FCTL_TFCEN /*!< enable the flow control operation in the MAC */
  937. #define ENET_TX_FLOWCONTROL_DISABLE ((uint32_t)0x00000000U) /*!< disable the flow control operation in the MAC */
  938. #define ENET_TX_FLOWCONTROL ENET_MAC_FCTL_TFCEN /*!< the flow control operation in the MAC */
  939. #define ENET_BACK_PRESSURE_ENABLE ENET_MAC_FCTL_FLCBBKPA /*!< enable the back pressure operation in the MAC */
  940. #define ENET_BACK_PRESSURE_DISABLE ((uint32_t)0x00000000U) /*!< disable the back pressure operation in the MAC */
  941. #define ENET_BACK_PRESSURE ENET_MAC_FCTL_FLCBBKPA /*!< the back pressure operation in the MAC */
  942. #define MAC_FCTL_PTM(regval) (BITS(16,31) & ((uint32_t)(regval) << 16)) /*!< write value to ENET_MAC_FCTL_PTM bit field */
  943. /* mac_vlt register value */
  944. #define MAC_VLT_VLTI(regval) (BITS(0,15) & ((uint32_t)(regval) << 0)) /*!< write value to ENET_MAC_VLT_VLTI bit field */
  945. #define ENET_VLANTAGCOMPARISON_12BIT ENET_MAC_VLT_VLTC /*!< only low 12 bits of the VLAN tag are used for comparison */
  946. #define ENET_VLANTAGCOMPARISON_16BIT ((uint32_t)0x00000000U) /*!< all 16 bits of the VLAN tag are used for comparison */
  947. /* mac_wum register value */
  948. #define ENET_WUM_FLAG_WUFFRPR ENET_MAC_WUM_WUFFRPR /*!< wakeup frame filter register poniter reset */
  949. #define ENET_WUM_FLAG_WUFR ENET_MAC_WUM_WUFR /*!< wakeup frame received */
  950. #define ENET_WUM_FLAG_MPKR ENET_MAC_WUM_MPKR /*!< magic packet received */
  951. #define ENET_WUM_POWER_DOWN ENET_MAC_WUM_PWD /*!< power down mode */
  952. #define ENET_WUM_MAGIC_PACKET_FRAME ENET_MAC_WUM_MPEN /*!< enable a wakeup event due to magic packet reception */
  953. #define ENET_WUM_WAKE_UP_FRAME ENET_MAC_WUM_WFEN /*!< enable a wakeup event due to wakeup frame reception */
  954. #define ENET_WUM_GLOBAL_UNICAST ENET_MAC_WUM_GU /*!< any received unicast frame passed filter is considered to be a wakeup frame */
  955. /* mac_dbg register value */
  956. #define ENET_MAC_RECEIVER_NOT_IDLE ENET_MAC_DBG_MRNI /*!< MAC receiver is not in idle state */
  957. #define ENET_RX_ASYNCHRONOUS_FIFO_STATE ENET_MAC_DBG_RXAFS /*!< Rx asynchronous FIFO status */
  958. #define ENET_RXFIFO_WRITING ENET_MAC_DBG_RXFW /*!< RxFIFO is doing write operation */
  959. #define ENET_RXFIFO_READ_STATUS ENET_MAC_DBG_RXFRS /*!< RxFIFO read operation status */
  960. #define ENET_RXFIFO_STATE ENET_MAC_DBG_RXFS /*!< RxFIFO state */
  961. #define ENET_MAC_TRANSMITTER_NOT_IDLE ENET_MAC_DBG_MTNI /*!< MAC transmitter is not in idle state */
  962. #define ENET_MAC_TRANSMITTER_STATUS ENET_MAC_DBG_SOMT /*!< status of MAC transmitter */
  963. #define ENET_PAUSE_CONDITION_STATUS ENET_MAC_DBG_PCS /*!< pause condition status */
  964. #define ENET_TXFIFO_READ_STATUS ENET_MAC_DBG_TXFRS /*!< TxFIFO read operation status */
  965. #define ENET_TXFIFO_WRITING ENET_MAC_DBG_TXFW /*!< TxFIFO is doing write operation */
  966. #define ENET_TXFIFO_NOT_EMPTY ENET_MAC_DBG_TXFNE /*!< TxFIFO is not empty */
  967. #define ENET_TXFIFO_FULL ENET_MAC_DBG_TXFF /*!< TxFIFO is full */
  968. #define GET_MAC_DBG_RXAFS(regval) GET_BITS((regval),1,2) /*!< get value of ENET_MAC_DBG_RXAFS bit field */
  969. #define GET_MAC_DBG_RXFRS(regval) GET_BITS((regval),5,6) /*!< get value of ENET_MAC_DBG_RXFRS bit field */
  970. #define GET_MAC_DBG_RXFS(regval) GET_BITS((regval),8,9) /*!< get value of ENET_MAC_DBG_RXFS bit field */
  971. #define GET_MAC_DBG_SOMT(regval) GET_BITS((regval),17,18) /*!< get value of ENET_MAC_DBG_SOMT bit field */
  972. #define GET_MAC_DBG_TXFRS(regval) GET_BITS((regval),20,21) /*!< get value of ENET_MAC_DBG_TXFRS bit field */
  973. /* mac_addr0h register value */
  974. #define MAC_ADDR0H_ADDR0H(regval) (BITS(0,15) & ((uint32_t)(regval) << 0)) /*!< write value to ENET_MAC_ADDR0H_ADDR0H bit field */
  975. /* mac_addrxh register value, x = 1,2,3 */
  976. #define MAC_ADDR123H_ADDR123H(regval) (BITS(0,15) & ((uint32_t)(regval) << 0)) /*!< write value to ENET_MAC_ADDRxH_ADDRxH(x=1,2,3) bit field */
  977. #define ENET_ADDRESS_MASK_BYTE0 BIT(24) /*!< low register bits [7:0] */
  978. #define ENET_ADDRESS_MASK_BYTE1 BIT(25) /*!< low register bits [15:8] */
  979. #define ENET_ADDRESS_MASK_BYTE2 BIT(26) /*!< low register bits [23:16] */
  980. #define ENET_ADDRESS_MASK_BYTE3 BIT(27) /*!< low register bits [31:24] */
  981. #define ENET_ADDRESS_MASK_BYTE4 BIT(28) /*!< high register bits [7:0] */
  982. #define ENET_ADDRESS_MASK_BYTE5 BIT(29) /*!< high register bits [15:8] */
  983. #define ENET_ADDRESS_FILTER_SA BIT(30) /*!< use MAC address[47:0] is to compare with the SA fields of the received frame */
  984. #define ENET_ADDRESS_FILTER_DA ((uint32_t)0x00000000) /*!< use MAC address[47:0] is to compare with the DA fields of the received frame */
  985. /* mac_fcth register value */
  986. #define MAC_FCTH_RFA(regval) ((BITS(0,2) & ((uint32_t)(regval) << 0))<<8) /*!< write value to ENET_MAC_FCTH_RFA bit field */
  987. #define ENET_ACTIVE_THRESHOLD_256BYTES MAC_FCTH_RFA(0) /*!< threshold level is 256 bytes */
  988. #define ENET_ACTIVE_THRESHOLD_512BYTES MAC_FCTH_RFA(1) /*!< threshold level is 512 bytes */
  989. #define ENET_ACTIVE_THRESHOLD_768BYTES MAC_FCTH_RFA(2) /*!< threshold level is 768 bytes */
  990. #define ENET_ACTIVE_THRESHOLD_1024BYTES MAC_FCTH_RFA(3) /*!< threshold level is 1024 bytes */
  991. #define ENET_ACTIVE_THRESHOLD_1280BYTES MAC_FCTH_RFA(4) /*!< threshold level is 1280 bytes */
  992. #define ENET_ACTIVE_THRESHOLD_1536BYTES MAC_FCTH_RFA(5) /*!< threshold level is 1536 bytes */
  993. #define ENET_ACTIVE_THRESHOLD_1792BYTES MAC_FCTH_RFA(6) /*!< threshold level is 1792 bytes */
  994. #define MAC_FCTH_RFD(regval) ((BITS(4,6) & ((uint32_t)(regval) << 4))<<8) /*!< write value to ENET_MAC_FCTH_RFD bit field */
  995. #define ENET_DEACTIVE_THRESHOLD_256BYTES MAC_FCTH_RFD(0) /*!< threshold level is 256 bytes */
  996. #define ENET_DEACTIVE_THRESHOLD_512BYTES MAC_FCTH_RFD(1) /*!< threshold level is 512 bytes */
  997. #define ENET_DEACTIVE_THRESHOLD_768BYTES MAC_FCTH_RFD(2) /*!< threshold level is 768 bytes */
  998. #define ENET_DEACTIVE_THRESHOLD_1024BYTES MAC_FCTH_RFD(3) /*!< threshold level is 1024 bytes */
  999. #define ENET_DEACTIVE_THRESHOLD_1280BYTES MAC_FCTH_RFD(4) /*!< threshold level is 1280 bytes */
  1000. #define ENET_DEACTIVE_THRESHOLD_1536BYTES MAC_FCTH_RFD(5) /*!< threshold level is 1536 bytes */
  1001. #define ENET_DEACTIVE_THRESHOLD_1792BYTES MAC_FCTH_RFD(6) /*!< threshold level is 1792 bytes */
  1002. /* msc_ctl register value */
  1003. #define ENET_MSC_COUNTER_STOP_ROLLOVER ENET_MSC_CTL_CTSR /*!< counter stop rollover */
  1004. #define ENET_MSC_RESET_ON_READ ENET_MSC_CTL_RTOR /*!< reset on read */
  1005. #define ENET_MSC_COUNTERS_FREEZE ENET_MSC_CTL_MCFZ /*!< MSC counter freeze */
  1006. /* ptp_tsctl register value */
  1007. #define PTP_TSCTL_CKNT(regval) (BITS(16,17) & ((uint32_t)(regval) << 16)) /*!< write value to ENET_PTP_TSCTL_CKNT bit field */
  1008. #define ENET_RXTX_TIMESTAMP ENET_PTP_TSCTL_TMSEN /*!< enable timestamp function for transmit and receive frames */
  1009. #define ENET_PTP_TIMESTAMP_INT ENET_PTP_TSCTL_TMSITEN /*!< timestamp interrupt trigger enable */
  1010. #define ENET_ALL_RX_TIMESTAMP ENET_PTP_TSCTL_ARFSEN /*!< all received frames are taken snapshot */
  1011. #define ENET_NONTYPE_FRAME_SNAPSHOT ENET_PTP_TSCTL_ESEN /*!< take snapshot when received non type frame */
  1012. #define ENET_IPV6_FRAME_SNAPSHOT ENET_PTP_TSCTL_IP6SEN /*!< take snapshot for IPv6 frame */
  1013. #define ENET_IPV4_FRAME_SNAPSHOT ENET_PTP_TSCTL_IP4SEN /*!< take snapshot for IPv4 frame */
  1014. #define ENET_PTP_FRAME_USE_MACADDRESS_FILTER ENET_PTP_TSCTL_MAFEN /*!< enable MAC address1-3 to filter the PTP frame */
  1015. /* ptp_ssinc register value */
  1016. #define PTP_SSINC_STMSSI(regval) (BITS(0,7) & ((uint32_t)(regval) << 0)) /*!< write value to ENET_PTP_SSINC_STMSSI bit field */
  1017. /* ptp_tsl register value */
  1018. #define GET_PTP_TSL_STMSS(regval) GET_BITS((uint32_t)(regval),0,30) /*!< get value of ENET_PTP_TSL_STMSS bit field */
  1019. #define ENET_PTP_TIME_POSITIVE ((uint32_t)0x00000000) /*!< time value is positive */
  1020. #define ENET_PTP_TIME_NEGATIVE ENET_PTP_TSL_STS /*!< time value is negative */
  1021. #define GET_PTP_TSL_STS(regval) (((regval) & BIT(31)) >> (31U)) /*!< get value of ENET_PTP_TSL_STS bit field */
  1022. /* ptp_tsul register value */
  1023. #define PTP_TSUL_TMSUSS(regval) (BITS(0,30) & ((uint32_t)(regval) << 0)) /*!< write value to ENET_PTP_TSUL_TMSUSS bit field */
  1024. #define ENET_PTP_ADD_TO_TIME ((uint32_t)0x00000000) /*!< timestamp update value is added to system time */
  1025. #define ENET_PTP_SUBSTRACT_FROM_TIME ENET_PTP_TSUL_TMSUPNS /*!< timestamp update value is subtracted from system time */
  1026. /* ptp_ppsctl register value */
  1027. #define PTP_PPSCTL_PPSOFC(regval) (BITS(0,3) & ((uint32_t)(regval) << 0)) /*!< write value to ENET_PTP_PPSCTL_PPSOFC bit field */
  1028. #define ENET_PPSOFC_1HZ PTP_PPSCTL_PPSOFC(0) /*!< PPS output 1Hz frequency */
  1029. #define ENET_PPSOFC_2HZ PTP_PPSCTL_PPSOFC(1) /*!< PPS output 2Hz frequency */
  1030. #define ENET_PPSOFC_4HZ PTP_PPSCTL_PPSOFC(2) /*!< PPS output 4Hz frequency */
  1031. #define ENET_PPSOFC_8HZ PTP_PPSCTL_PPSOFC(3) /*!< PPS output 8Hz frequency */
  1032. #define ENET_PPSOFC_16HZ PTP_PPSCTL_PPSOFC(4) /*!< PPS output 16Hz frequency */
  1033. #define ENET_PPSOFC_32HZ PTP_PPSCTL_PPSOFC(5) /*!< PPS output 32Hz frequency */
  1034. #define ENET_PPSOFC_64HZ PTP_PPSCTL_PPSOFC(6) /*!< PPS output 64Hz frequency */
  1035. #define ENET_PPSOFC_128HZ PTP_PPSCTL_PPSOFC(7) /*!< PPS output 128Hz frequency */
  1036. #define ENET_PPSOFC_256HZ PTP_PPSCTL_PPSOFC(8) /*!< PPS output 256Hz frequency */
  1037. #define ENET_PPSOFC_512HZ PTP_PPSCTL_PPSOFC(9) /*!< PPS output 512Hz frequency */
  1038. #define ENET_PPSOFC_1024HZ PTP_PPSCTL_PPSOFC(10) /*!< PPS output 1024Hz frequency */
  1039. #define ENET_PPSOFC_2048HZ PTP_PPSCTL_PPSOFC(11) /*!< PPS output 2048Hz frequency */
  1040. #define ENET_PPSOFC_4096HZ PTP_PPSCTL_PPSOFC(12) /*!< PPS output 4096Hz frequency */
  1041. #define ENET_PPSOFC_8192HZ PTP_PPSCTL_PPSOFC(13) /*!< PPS output 8192Hz frequency */
  1042. #define ENET_PPSOFC_16384HZ PTP_PPSCTL_PPSOFC(14) /*!< PPS output 16384Hz frequency */
  1043. #define ENET_PPSOFC_32768HZ PTP_PPSCTL_PPSOFC(15) /*!< PPS output 32768Hz frequency */
  1044. /* dma_bctl register value */
  1045. #define DMA_BCTL_DPSL(regval) (BITS(2,6) & ((uint32_t)(regval) << 2)) /*!< write value to ENET_DMA_BCTL_DPSL bit field */
  1046. #define GET_DMA_BCTL_DPSL(regval) GET_BITS((regval),2,6) /*!< get value of ENET_DMA_BCTL_DPSL bit field */
  1047. #define ENET_ENHANCED_DESCRIPTOR ENET_DMA_BCTL_DFM /*!< enhanced mode descriptor */
  1048. #define ENET_NORMAL_DESCRIPTOR ((uint32_t)0x00000000) /*!< normal mode descriptor */
  1049. #define DMA_BCTL_PGBL(regval) (BITS(8,13) & ((uint32_t)(regval) << 8)) /*!< write value to ENET_DMA_BCTL_PGBL bit field */
  1050. #define ENET_PGBL_1BEAT DMA_BCTL_PGBL(1) /*!< maximum number of beats is 1 */
  1051. #define ENET_PGBL_2BEAT DMA_BCTL_PGBL(2) /*!< maximum number of beats is 2 */
  1052. #define ENET_PGBL_4BEAT DMA_BCTL_PGBL(4) /*!< maximum number of beats is 4 */
  1053. #define ENET_PGBL_8BEAT DMA_BCTL_PGBL(8) /*!< maximum number of beats is 8 */
  1054. #define ENET_PGBL_16BEAT DMA_BCTL_PGBL(16) /*!< maximum number of beats is 16 */
  1055. #define ENET_PGBL_32BEAT DMA_BCTL_PGBL(32) /*!< maximum number of beats is 32 */
  1056. #define ENET_PGBL_4xPGBL_4BEAT (DMA_BCTL_PGBL(1)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats is 4 */
  1057. #define ENET_PGBL_4xPGBL_8BEAT (DMA_BCTL_PGBL(2)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats is 8 */
  1058. #define ENET_PGBL_4xPGBL_16BEAT (DMA_BCTL_PGBL(4)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats is 16 */
  1059. #define ENET_PGBL_4xPGBL_32BEAT (DMA_BCTL_PGBL(8)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats is 32 */
  1060. #define ENET_PGBL_4xPGBL_64BEAT (DMA_BCTL_PGBL(16)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats is 64 */
  1061. #define ENET_PGBL_4xPGBL_128BEAT (DMA_BCTL_PGBL(32)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats is 128 */
  1062. #define DMA_BCTL_RTPR(regval) (BITS(14,15) & ((uint32_t)(regval) << 14)) /*!< write value to ENET_DMA_BCTL_RTPR bit field */
  1063. #define ENET_ARBITRATION_RXTX_1_1 DMA_BCTL_RTPR(0) /*!< receive and transmit priority ratio is 1:1*/
  1064. #define ENET_ARBITRATION_RXTX_2_1 DMA_BCTL_RTPR(1) /*!< receive and transmit priority ratio is 2:1*/
  1065. #define ENET_ARBITRATION_RXTX_3_1 DMA_BCTL_RTPR(2) /*!< receive and transmit priority ratio is 3:1 */
  1066. #define ENET_ARBITRATION_RXTX_4_1 DMA_BCTL_RTPR(3) /*!< receive and transmit priority ratio is 4:1 */
  1067. #define ENET_ARBITRATION_RXPRIORTX ENET_DMA_BCTL_DAB /*!< RxDMA has higher priority than TxDMA */
  1068. #define ENET_FIXED_BURST_ENABLE ENET_DMA_BCTL_FB /*!< AHB can only use SINGLE/INCR4/INCR8/INCR16 during start of normal burst transfers */
  1069. #define ENET_FIXED_BURST_DISABLE ((uint32_t)0x00000000) /*!< AHB can use SINGLE/INCR burst transfer operations */
  1070. #define DMA_BCTL_RXDP(regval) (BITS(17,22) & ((uint32_t)(regval) << 17)) /*!< write value to ENET_DMA_BCTL_RXDP bit field */
  1071. #define ENET_RXDP_1BEAT DMA_BCTL_RXDP(1) /*!< maximum number of beats 1 */
  1072. #define ENET_RXDP_2BEAT DMA_BCTL_RXDP(2) /*!< maximum number of beats 2 */
  1073. #define ENET_RXDP_4BEAT DMA_BCTL_RXDP(4) /*!< maximum number of beats 4 */
  1074. #define ENET_RXDP_8BEAT DMA_BCTL_RXDP(8) /*!< maximum number of beats 8 */
  1075. #define ENET_RXDP_16BEAT DMA_BCTL_RXDP(16) /*!< maximum number of beats 16 */
  1076. #define ENET_RXDP_32BEAT DMA_BCTL_RXDP(32) /*!< maximum number of beats 32 */
  1077. #define ENET_RXDP_4xPGBL_4BEAT (DMA_BCTL_RXDP(1)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats 4 */
  1078. #define ENET_RXDP_4xPGBL_8BEAT (DMA_BCTL_RXDP(2)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats 8 */
  1079. #define ENET_RXDP_4xPGBL_16BEAT (DMA_BCTL_RXDP(4)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats 16 */
  1080. #define ENET_RXDP_4xPGBL_32BEAT (DMA_BCTL_RXDP(8)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats 32 */
  1081. #define ENET_RXDP_4xPGBL_64BEAT (DMA_BCTL_RXDP(16)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats 64 */
  1082. #define ENET_RXDP_4xPGBL_128BEAT (DMA_BCTL_RXDP(32)|ENET_DMA_BCTL_FPBL) /*!< maximum number of beats 128 */
  1083. #define ENET_RXTX_DIFFERENT_PGBL ENET_DMA_BCTL_UIP /*!< RxDMA uses the RXDP[5:0], while TxDMA uses the PGBL[5:0] */
  1084. #define ENET_RXTX_SAME_PGBL ((uint32_t)0x00000000) /*!< RxDMA/TxDMA uses PGBL[5:0] */
  1085. #define ENET_ADDRESS_ALIGN_ENABLE ENET_DMA_BCTL_AA /*!< enabled address-aligned */
  1086. #define ENET_ADDRESS_ALIGN_DISABLE ((uint32_t)0x00000000) /*!< disable address-aligned */
  1087. #define ENET_MIXED_BURST_ENABLE ENET_DMA_BCTL_MB /*!< AHB master interface transfer burst length greater than 16 with INCR */
  1088. #define ENET_MIXED_BURST_DISABLE ((uint32_t)0x00000000) /*!< AHB master interface only transfer fixed burst length with 16 and below */
  1089. /* dma_stat register value */
  1090. #define GET_DMA_STAT_RP(regval) GET_BITS((uint32_t)(regval),17,19) /*!< get value of ENET_DMA_STAT_RP bit field */
  1091. #define ENET_RX_STATE_STOPPED ((uint32_t)0x00000000) /*!< reset or stop rx command issued */
  1092. #define ENET_RX_STATE_FETCHING BIT(17) /*!< fetching the Rx descriptor */
  1093. #define ENET_RX_STATE_WAITING (BIT(17)|BIT(18)) /*!< waiting for receive packet */
  1094. #define ENET_RX_STATE_SUSPENDED BIT(19) /*!< Rx descriptor unavailable */
  1095. #define ENET_RX_STATE_CLOSING (BIT(17)|BIT(19)) /*!< closing receive descriptor */
  1096. #define ENET_RX_STATE_QUEUING ENET_DMA_STAT_RP /*!< transferring the receive packet data from recevie buffer to host memory */
  1097. #define GET_DMA_STAT_TP(regval) GET_BITS((uint32_t)(regval),20,22) /*!< get value of ENET_DMA_STAT_TP bit field */
  1098. #define ENET_TX_STATE_STOPPED ((uint32_t)0x00000000) /*!< reset or stop Tx Command issued */
  1099. #define ENET_TX_STATE_FETCHING BIT(20) /*!< fetching the Tx descriptor */
  1100. #define ENET_TX_STATE_WAITING BIT(21) /*!< waiting for status */
  1101. #define ENET_TX_STATE_READING (BIT(20)|BIT(21)) /*!< reading the data from host memory buffer and queuing it to transmit buffer */
  1102. #define ENET_TX_STATE_SUSPENDED (BIT(21)|BIT(22)) /*!< Tx descriptor unavailabe or transmit buffer underflow */
  1103. #define ENET_TX_STATE_CLOSING ENET_DMA_STAT_TP /*!< closing Tx descriptor */
  1104. #define GET_DMA_STAT_EB(regval) GET_BITS((uint32_t)(regval),23,25) /*!< get value of ENET_DMA_STAT_EB bit field */
  1105. #define ENET_ERROR_TXDATA_TRANSFER BIT(23) /*!< error during data transfer by TxDMA or RxDMA */
  1106. #define ENET_ERROR_READ_TRANSFER BIT(24) /*!< error during write transfer or read transfer */
  1107. #define ENET_ERROR_DESC_ACCESS BIT(25) /*!< error during descriptor or buffer access */
  1108. /* dma_ctl register value */
  1109. #define DMA_CTL_RTHC(regval) (BITS(3,4) & ((uint32_t)(regval) << 3)) /*!< write value to ENET_DMA_CTL_RTHC bit field */
  1110. #define ENET_RX_THRESHOLD_64BYTES DMA_CTL_RTHC(0) /*!< threshold level is 64 Bytes */
  1111. #define ENET_RX_THRESHOLD_32BYTES DMA_CTL_RTHC(1) /*!< threshold level is 32 Bytes */
  1112. #define ENET_RX_THRESHOLD_96BYTES DMA_CTL_RTHC(2) /*!< threshold level is 96 Bytes */
  1113. #define ENET_RX_THRESHOLD_128BYTES DMA_CTL_RTHC(3) /*!< threshold level is 128 Bytes */
  1114. #define DMA_CTL_TTHC(regval) (BITS(14,16) & ((uint32_t)(regval) << 14)) /*!< write value to ENET_DMA_CTL_TTHC bit field */
  1115. #define ENET_TX_THRESHOLD_64BYTES DMA_CTL_TTHC(0) /*!< threshold level is 64 Bytes */
  1116. #define ENET_TX_THRESHOLD_128BYTES DMA_CTL_TTHC(1) /*!< threshold level is 128 Bytes */
  1117. #define ENET_TX_THRESHOLD_192BYTES DMA_CTL_TTHC(2) /*!< threshold level is 192 Bytes */
  1118. #define ENET_TX_THRESHOLD_256BYTES DMA_CTL_TTHC(3) /*!< threshold level is 256 Bytes */
  1119. #define ENET_TX_THRESHOLD_40BYTES DMA_CTL_TTHC(4) /*!< threshold level is 40 Bytes */
  1120. #define ENET_TX_THRESHOLD_32BYTES DMA_CTL_TTHC(5) /*!< threshold level is 32 Bytes */
  1121. #define ENET_TX_THRESHOLD_24BYTES DMA_CTL_TTHC(6) /*!< threshold level is 24 Bytes */
  1122. #define ENET_TX_THRESHOLD_16BYTES DMA_CTL_TTHC(7) /*!< threshold level is 16 Bytes */
  1123. #define ENET_TCPIP_CKSUMERROR_ACCEPT ENET_DMA_CTL_DTCERFD /*!< Rx frame with only payload error but no other errors will not be dropped */
  1124. #define ENET_TCPIP_CKSUMERROR_DROP ((uint32_t)0x00000000) /*!< all error frames will be dropped when FERF = 0 */
  1125. #define ENET_RX_MODE_STOREFORWARD ENET_DMA_CTL_RSFD /*!< RxFIFO operates in store-and-forward mode */
  1126. #define ENET_RX_MODE_CUTTHROUGH ((uint32_t)0x00000000) /*!< RxFIFO operates in cut-through mode */
  1127. #define ENET_FLUSH_RXFRAME_ENABLE ((uint32_t)0x00000000) /*!< RxDMA flushes all frames */
  1128. #define ENET_FLUSH_RXFRAME_DISABLE ENET_DMA_CTL_DAFRF /*!< RxDMA does not flush any frames */
  1129. #define ENET_NO_FLUSH_RXFRAME ENET_DMA_CTL_DAFRF /*!< RxDMA does not flush frames function */
  1130. #define ENET_TX_MODE_STOREFORWARD ENET_DMA_CTL_TSFD /*!< TxFIFO operates in store-and-forward mode */
  1131. #define ENET_TX_MODE_CUTTHROUGH ((uint32_t)0x00000000) /*!< TxFIFO operates in cut-through mode */
  1132. #define ENET_FORWARD_ERRFRAMES_ENABLE (ENET_DMA_CTL_FERF<<2) /*!< all frame received with error except runt error are forwarded to memory */
  1133. #define ENET_FORWARD_ERRFRAMES_DISABLE ((uint32_t)0x00000000) /*!< RxFIFO drop error frame */
  1134. #define ENET_FORWARD_ERRFRAMES (ENET_DMA_CTL_FERF<<2) /*!< the function that all frame received with error except runt error are forwarded to memory */
  1135. #define ENET_FORWARD_UNDERSZ_GOODFRAMES_ENABLE (ENET_DMA_CTL_FUF<<2) /*!< forward undersized good frames */
  1136. #define ENET_FORWARD_UNDERSZ_GOODFRAMES_DISABLE ((uint32_t)0x00000000) /*!< RxFIFO drops all frames whose length is less than 64 bytes */
  1137. #define ENET_FORWARD_UNDERSZ_GOODFRAMES (ENET_DMA_CTL_FUF<<2) /*!< the function that forwarding undersized good frames */
  1138. #define ENET_SECONDFRAME_OPT_ENABLE ENET_DMA_CTL_OSF /*!< TxDMA controller operate on second frame mode enable*/
  1139. #define ENET_SECONDFRAME_OPT_DISABLE ((uint32_t)0x00000000) /*!< TxDMA controller operate on second frame mode disable */
  1140. #define ENET_SECONDFRAME_OPT ENET_DMA_CTL_OSF /*!< TxDMA controller operate on second frame function */
  1141. /* dma_mfbocnt register value */
  1142. #define GET_DMA_MFBOCNT_MSFC(regval) GET_BITS((regval),0,15) /*!< get value of ENET_DMA_MFBOCNT_MSFC bit field */
  1143. #define GET_DMA_MFBOCNT_MSFA(regval) GET_BITS((regval),17,27) /*!< get value of ENET_DMA_MFBOCNT_MSFA bit field */
  1144. /* dma_rswdc register value */
  1145. #define DMA_RSWDC_WDCFRS(regval) (BITS(0,7) & ((uint32_t)(regval) << 0)) /*!< write value to ENET_DMA_RSWDC_WDCFRS bit field */
  1146. /* dma tx descriptor tdes0 register value */
  1147. #define TDES0_CONT(regval) (BITS(3,6) & ((uint32_t)(regval) << 3)) /*!< write value to ENET DMA TDES0 CONT bit field */
  1148. #define GET_TDES0_COCNT(regval) GET_BITS((regval),3,6) /*!< get value of ENET DMA TDES0 CONT bit field */
  1149. #define TDES0_CM(regval) (BITS(22,23) & ((uint32_t)(regval) << 22)) /*!< write value to ENET DMA TDES0 CM bit field */
  1150. #define ENET_CHECKSUM_DISABLE TDES0_CM(0) /*!< checksum insertion disabled */
  1151. #define ENET_CHECKSUM_IPV4HEADER TDES0_CM(1) /*!< only IP header checksum calculation and insertion are enabled */
  1152. #define ENET_CHECKSUM_TCPUDPICMP_SEGMENT TDES0_CM(2) /*!< TCP/UDP/ICMP checksum insertion calculated but pseudo-header */
  1153. #define ENET_CHECKSUM_TCPUDPICMP_FULL TDES0_CM(3) /*!< TCP/UDP/ICMP checksum insertion fully calculated */
  1154. /* dma tx descriptor tdes1 register value */
  1155. #define TDES1_TB1S(regval) (BITS(0,12) & ((uint32_t)(regval) << 0)) /*!< write value to ENET DMA TDES1 TB1S bit field */
  1156. #define TDES1_TB2S(regval) (BITS(16,28) & ((uint32_t)(regval) << 16)) /*!< write value to ENET DMA TDES1 TB2S bit field */
  1157. /* dma rx descriptor rdes0 register value */
  1158. #define RDES0_FRML(regval) (BITS(16,29) & ((uint32_t)(regval) << 16)) /*!< write value to ENET DMA RDES0 FRML bit field */
  1159. #define GET_RDES0_FRML(regval) GET_BITS((regval),16,29) /*!< get value of ENET DMA RDES0 FRML bit field */
  1160. /* dma rx descriptor rdes1 register value */
  1161. #define ENET_RECEIVE_COMPLETE_INT_ENABLE ((uint32_t)0x00000000U) /*!< RS bit immediately set after Rx completed */
  1162. #define ENET_RECEIVE_COMPLETE_INT_DISABLE ENET_RDES1_DINTC /*!< RS bit not immediately set after Rx completed */
  1163. #define GET_RDES1_RB1S(regval) GET_BITS((regval),0,12) /*!< get value of ENET DMA RDES1 RB1S bit field */
  1164. #define GET_RDES1_RB2S(regval) GET_BITS((regval),16,28) /*!< get value of ENET DMA RDES1 RB2S bit field */
  1165. /* dma rx descriptor rdes4 register value */
  1166. #define RDES4_IPPLDT(regval) (BITS(0,2) & ((uint32_t)(regval) << 0)) /*!< write value to ENET DMA RDES4 IPPLDT bit field */
  1167. #define GET_RDES4_IPPLDT(regval) GET_BITS((regval),0,2) /*!< get value of ENET DMA RDES4 IPPLDT bit field */
  1168. #define RDES4_PTPMT(regval) (BITS(8,11) & ((uint32_t)(regval) << 8)) /*!< write value to ENET DMA RDES4 PTPMT bit field */
  1169. #define GET_RDES4_PTPMT(regval) GET_BITS((regval),8,11) /*!< get value of ENET DMA RDES4 PTPMT bit field */
  1170. /* ENET register mask value */
  1171. #define MAC_CFG_MASK ((uint32_t)0xFD30810FU) /*!< ENET_MAC_CFG register mask */
  1172. #define MAC_FCTL_MASK ((uint32_t)0x0000FF41U) /*!< ENET_MAC_FCTL register mask */
  1173. #define DMA_CTL_MASK ((uint32_t)0xF8DE3F23U) /*!< ENET_DMA_CTL register mask */
  1174. #define DMA_BCTL_MASK ((uint32_t)0xF800007DU) /*!< ENET_DMA_BCTL register mask */
  1175. #define ENET_MSC_PRESET_MASK (~(ENET_MSC_CTL_PMC | ENET_MSC_CTL_AFHPM)) /*!< ENET_MSC_CTL preset mask */
  1176. #ifdef SELECT_DESCRIPTORS_ENHANCED_MODE
  1177. #define ETH_DMATXDESC_SIZE 0x20U /*!< TxDMA enhanced descriptor size */
  1178. #define ETH_DMARXDESC_SIZE 0x20U /*!< RxDMA enhanced descriptor size */
  1179. #else
  1180. #define ETH_DMATXDESC_SIZE 0x10U /*!< TxDMA descriptor size */
  1181. #define ETH_DMARXDESC_SIZE 0x10U /*!< RxDMA descriptor size */
  1182. #endif /* SELECT_DESCRIPTORS_ENHANCED_MODE */
  1183. typedef enum{
  1184. ENET_CKNT_ORDINARY = PTP_TSCTL_CKNT(0), /*!< type of ordinary clock node type for timestamp */
  1185. ENET_CKNT_BOUNDARY = PTP_TSCTL_CKNT(1), /*!< type of boundary clock node type for timestamp */
  1186. ENET_CKNT_END_TO_END = PTP_TSCTL_CKNT(2), /*!< type of end-to-end transparent clock node type for timestamp */
  1187. ENET_CKNT_PEER_TO_PEER = PTP_TSCTL_CKNT(3), /*!< type of peer-to-peer transparent clock node type for timestamp */
  1188. ENET_PTP_SYSTIME_INIT = ENET_PTP_TSCTL_TMSSTI, /*!< timestamp initialize */
  1189. ENET_PTP_SYSTIME_UPDATE = ENET_PTP_TSCTL_TMSSTU, /*!< timestamp update */
  1190. ENET_PTP_ADDEND_UPDATE = ENET_PTP_TSCTL_TMSARU, /*!< addend register update */
  1191. ENET_PTP_FINEMODE = (int32_t)(ENET_PTP_TSCTL_TMSFCU| BIT(31)), /*!< the system timestamp uses the fine method for updating */
  1192. ENET_PTP_COARSEMODE = ENET_PTP_TSCTL_TMSFCU, /*!< the system timestamp uses the coarse method for updating */
  1193. ENET_SUBSECOND_DIGITAL_ROLLOVER = (int32_t)(ENET_PTP_TSCTL_SCROM | BIT(31)), /*!< digital rollover mode */
  1194. ENET_SUBSECOND_BINARY_ROLLOVER = ENET_PTP_TSCTL_SCROM, /*!< binary rollover mode */
  1195. ENET_SNOOPING_PTP_VERSION_2 = (int32_t)(ENET_PTP_TSCTL_PFSV| BIT(31)), /*!< version 2 */
  1196. ENET_SNOOPING_PTP_VERSION_1 = ENET_PTP_TSCTL_PFSV, /*!< version 1 */
  1197. ENET_EVENT_TYPE_MESSAGES_SNAPSHOT = (int32_t)(ENET_PTP_TSCTL_ETMSEN| BIT(31)), /*!< only event type messages are taken snapshot */
  1198. ENET_ALL_TYPE_MESSAGES_SNAPSHOT = ENET_PTP_TSCTL_ETMSEN, /*!< all type messages are taken snapshot except announce, management and signaling message */
  1199. ENET_MASTER_NODE_MESSAGE_SNAPSHOT = (int32_t)(ENET_PTP_TSCTL_MNMSEN| BIT(31)), /*!< snapshot is only take for master node message */
  1200. ENET_SLAVE_NODE_MESSAGE_SNAPSHOT = ENET_PTP_TSCTL_MNMSEN, /*!< snapshot is only taken for slave node message */
  1201. }enet_ptp_function_enum;
  1202. /* ENET remote wake-up frame register length */
  1203. #define ETH_WAKEUP_REGISTER_LENGTH 8U /*!< remote wake-up frame register length */
  1204. /* ENET frame size */
  1205. #define ENET_MAX_FRAME_SIZE 1524U /*!< header + frame_extra + payload + CRC */
  1206. /* ENET delay timeout */
  1207. #define ENET_DELAY_TO ((uint32_t)0x0004FFFFU) /*!< ENET delay timeout */
  1208. #define ENET_RESET_TO ((uint32_t)0x000004FFU) /*!< ENET reset timeout */
  1209. /* function declarations */
  1210. /* main function */
  1211. /* deinitialize the ENET, and reset structure parameters for ENET initialization */
  1212. void enet_deinit(void);
  1213. /* configure the parameters which are usually less cared for initialization */
  1214. void enet_initpara_config(enet_option_enum option, uint32_t para);
  1215. /* initialize ENET peripheral with generally concerned parameters and the less cared parameters */
  1216. ErrStatus enet_init(enet_mediamode_enum mediamode, enet_chksumconf_enum checksum, enet_frmrecept_enum recept);
  1217. /* reset all core internal registers located in CLK_TX and CLK_RX */
  1218. ErrStatus enet_software_reset(void);
  1219. /* check receive frame valid and return frame size */
  1220. uint32_t enet_rxframe_size_get(void);
  1221. /* initialize the dma tx/rx descriptors's parameters in chain mode */
  1222. void enet_descriptors_chain_init(enet_dmadirection_enum direction);
  1223. /* initialize the dma tx/rx descriptors's parameters in ring mode */
  1224. void enet_descriptors_ring_init(enet_dmadirection_enum direction);
  1225. /* handle current received frame data to application buffer */
  1226. ErrStatus enet_frame_receive(uint8_t *buffer, uint32_t bufsize);
  1227. /* handle current received frame but without data copy to application buffer */
  1228. #define ENET_NOCOPY_FRAME_RECEIVE() enet_frame_receive(NULL, 0U)
  1229. /* handle application buffer data to transmit it */
  1230. ErrStatus enet_frame_transmit(uint8_t *buffer, uint32_t length);
  1231. /* handle current transmit frame but without data copy from application buffer */
  1232. #define ENET_NOCOPY_FRAME_TRANSMIT(len) enet_frame_transmit(NULL, (len))
  1233. /* configure the transmit IP frame checksum offload calculation and insertion */
  1234. void enet_transmit_checksum_config(enet_descriptors_struct *desc, uint32_t checksum);
  1235. /* ENET Tx and Rx function enable (include MAC and DMA module) */
  1236. void enet_enable(void);
  1237. /* ENET Tx and Rx function disable (include MAC and DMA module) */
  1238. void enet_disable(void);
  1239. /* configure MAC address */
  1240. void enet_mac_address_set(enet_macaddress_enum mac_addr, uint8_t paddr[]);
  1241. /* get MAC address */
  1242. void enet_mac_address_get(enet_macaddress_enum mac_addr, uint8_t paddr[]);
  1243. /* get the ENET MAC/MSC/PTP/DMA status flag */
  1244. FlagStatus enet_flag_get(enet_flag_enum enet_flag);
  1245. /* clear the ENET DMA status flag */
  1246. void enet_flag_clear(enet_flag_clear_enum enet_flag);
  1247. /* enable ENET MAC/MSC/DMA interrupt */
  1248. void enet_interrupt_enable(enet_int_enum enet_int);
  1249. /* disable ENET MAC/MSC/DMA interrupt */
  1250. void enet_interrupt_disable(enet_int_enum enet_int);
  1251. /* get ENET MAC/MSC/DMA interrupt flag */
  1252. FlagStatus enet_interrupt_flag_get(enet_int_flag_enum int_flag);
  1253. /* clear ENET DMA interrupt flag */
  1254. void enet_interrupt_flag_clear(enet_int_flag_clear_enum int_flag_clear);
  1255. /* MAC function */
  1256. /* ENET Tx function enable (include MAC and DMA module) */
  1257. void enet_tx_enable(void);
  1258. /* ENET Tx function disable (include MAC and DMA module) */
  1259. void enet_tx_disable(void);
  1260. /* ENET Rx function enable (include MAC and DMA module) */
  1261. void enet_rx_enable(void);
  1262. /* ENET Rx function disable (include MAC and DMA module) */
  1263. void enet_rx_disable(void);
  1264. /* put registers value into the application buffer */
  1265. void enet_registers_get(enet_registers_type_enum type, uint32_t *preg, uint32_t num);
  1266. /* get the enet debug status from the debug register */
  1267. uint32_t enet_debug_status_get(uint32_t mac_debug);
  1268. /* enable the MAC address filter */
  1269. void enet_address_filter_enable(enet_macaddress_enum mac_addr);
  1270. /* disable the MAC address filter */
  1271. void enet_address_filter_disable(enet_macaddress_enum mac_addr);
  1272. /* configure the MAC address filter */
  1273. void enet_address_filter_config(enet_macaddress_enum mac_addr, uint32_t addr_mask, uint32_t filter_type);
  1274. /* PHY interface configuration (configure SMI clock and reset PHY chip) */
  1275. ErrStatus enet_phy_config(void);
  1276. /* write to/read from a PHY register */
  1277. ErrStatus enet_phy_write_read(enet_phydirection_enum direction, uint16_t phy_address, uint16_t phy_reg, uint16_t *pvalue);
  1278. /* enable the loopback function of phy chip */
  1279. ErrStatus enet_phyloopback_enable(void);
  1280. /* disable the loopback function of phy chip */
  1281. ErrStatus enet_phyloopback_disable(void);
  1282. /* enable ENET forward feature */
  1283. void enet_forward_feature_enable(uint32_t feature);
  1284. /* disable ENET forward feature */
  1285. void enet_forward_feature_disable(uint32_t feature);
  1286. /* enable ENET fliter feature */
  1287. void enet_fliter_feature_enable(uint32_t feature);
  1288. /* disable ENET fliter feature */
  1289. void enet_fliter_feature_disable(uint32_t feature);
  1290. /* flow control function */
  1291. /* generate the pause frame, ENET will send pause frame after enable transmit flow control */
  1292. ErrStatus enet_pauseframe_generate(void);
  1293. /* configure the pause frame detect type */
  1294. void enet_pauseframe_detect_config(uint32_t detect);
  1295. /* configure the pause frame parameters */
  1296. void enet_pauseframe_config(uint32_t pausetime, uint32_t pause_threshold);
  1297. /* configure the threshold of the flow control(deactive and active threshold) */
  1298. void enet_flowcontrol_threshold_config(uint32_t deactive, uint32_t active);
  1299. /* enable ENET flow control feature */
  1300. void enet_flowcontrol_feature_enable(uint32_t feature);
  1301. /* disable ENET flow control feature */
  1302. void enet_flowcontrol_feature_disable(uint32_t feature);
  1303. /* DMA function */
  1304. /* get the dma transmit/receive process state */
  1305. uint32_t enet_dmaprocess_state_get(enet_dmadirection_enum direction);
  1306. /* poll the dma transmission/reception enable */
  1307. void enet_dmaprocess_resume(enet_dmadirection_enum direction);
  1308. /* check and recover the Rx process */
  1309. void enet_rxprocess_check_recovery(void);
  1310. /* flush the ENET transmit fifo, and wait until the flush operation completes */
  1311. ErrStatus enet_txfifo_flush(void);
  1312. /* get the transmit/receive address of current descriptor, or current buffer, or descriptor table */
  1313. uint32_t enet_current_desc_address_get(enet_desc_reg_enum addr_get);
  1314. /* get the Tx or Rx descriptor information */
  1315. uint32_t enet_desc_information_get(enet_descriptors_struct *desc, enet_descstate_enum info_get);
  1316. /* get the number of missed frames during receiving */
  1317. void enet_missed_frame_counter_get(uint32_t *rxfifo_drop, uint32_t *rxdma_drop);
  1318. /* descriptor function */
  1319. /* get the bit flag of ENET dma descriptor */
  1320. FlagStatus enet_desc_flag_get(enet_descriptors_struct *desc, uint32_t desc_flag);
  1321. /* set the bit flag of ENET dma tx descriptor */
  1322. void enet_desc_flag_set(enet_descriptors_struct *desc, uint32_t desc_flag);
  1323. /* clear the bit flag of ENET dma tx descriptor */
  1324. void enet_desc_flag_clear(enet_descriptors_struct *desc, uint32_t desc_flag);
  1325. /* when receiving the completed, set RS bit in ENET_DMA_STAT register will immediately set */
  1326. void enet_rx_desc_immediate_receive_complete_interrupt(enet_descriptors_struct *desc);
  1327. /* when receiving the completed, set RS bit in ENET_DMA_STAT register will is set after a configurable delay time */
  1328. void enet_rx_desc_delay_receive_complete_interrupt(enet_descriptors_struct *desc, uint32_t delay_time);
  1329. /* drop current receive frame */
  1330. void enet_rxframe_drop(void);
  1331. /* enable DMA feature */
  1332. void enet_dma_feature_enable(uint32_t feature);
  1333. /* disable DMA feature */
  1334. void enet_dma_feature_disable(uint32_t feature);
  1335. /* special enhanced mode function */
  1336. #ifdef SELECT_DESCRIPTORS_ENHANCED_MODE
  1337. /* get the bit of extended status flag in ENET DMA descriptor */
  1338. uint32_t enet_rx_desc_enhanced_status_get(enet_descriptors_struct *desc, uint32_t desc_status);
  1339. /* configure descriptor to work in enhanced mode */
  1340. void enet_desc_select_enhanced_mode(void);
  1341. /* initialize the dma Tx/Rx descriptors's parameters in enhanced chain mode with ptp function */
  1342. void enet_ptp_enhanced_descriptors_chain_init(enet_dmadirection_enum direction);
  1343. /* initialize the dma Tx/Rx descriptors's parameters in enhanced ring mode with ptp function */
  1344. void enet_ptp_enhanced_descriptors_ring_init(enet_dmadirection_enum direction);
  1345. /* receive a packet data with timestamp values to application buffer, when the DMA is in enhanced mode */
  1346. ErrStatus enet_ptpframe_receive_enhanced_mode(uint8_t *buffer, uint32_t bufsize, uint32_t timestamp[]);
  1347. /* handle current received frame but without data copy to application buffer in PTP enhanced mode */
  1348. #define ENET_NOCOPY_PTPFRAME_RECEIVE_ENHANCED_MODE(ptr) enet_ptpframe_receive_enhanced_mode(NULL, 0U, (ptr))
  1349. /* send data with timestamp values in application buffer as a transmit packet, when the DMA is in enhanced mode */
  1350. ErrStatus enet_ptpframe_transmit_enhanced_mode(uint8_t *buffer, uint32_t length, uint32_t timestamp[]);
  1351. /* handle current transmit frame but without data copy from application buffer in PTP enhanced mode */
  1352. #define ENET_NOCOPY_PTPFRAME_TRANSMIT_ENHANCED_MODE(len, ptr) enet_ptpframe_transmit_enhanced_mode(NULL, (len), (ptr))
  1353. #else
  1354. /* configure descriptor to work in normal mode */
  1355. void enet_desc_select_normal_mode(void);
  1356. /* initialize the dma Tx/Rx descriptors's parameters in normal chain mode with ptp function */
  1357. void enet_ptp_normal_descriptors_chain_init(enet_dmadirection_enum direction, enet_descriptors_struct *desc_ptptab);
  1358. /* initialize the dma Tx/Rx descriptors's parameters in normal ring mode with ptp function */
  1359. void enet_ptp_normal_descriptors_ring_init(enet_dmadirection_enum direction, enet_descriptors_struct *desc_ptptab);
  1360. /* receive a packet data with timestamp values to application buffer, when the DMA is in normal mode */
  1361. ErrStatus enet_ptpframe_receive_normal_mode(uint8_t *buffer, uint32_t bufsize, uint32_t timestamp[]);
  1362. /* handle current received frame but without data copy to application buffer in PTP normal mode */
  1363. #define ENET_NOCOPY_PTPFRAME_RECEIVE_NORMAL_MODE(ptr) enet_ptpframe_receive_normal_mode(NULL, 0U, (ptr))
  1364. /* send data with timestamp values in application buffer as a transmit packet, when the DMA is in normal mode */
  1365. ErrStatus enet_ptpframe_transmit_normal_mode(uint8_t *buffer, uint32_t length, uint32_t timestamp[]);
  1366. /* handle current transmit frame but without data copy from application buffer in PTP normal mode */
  1367. #define ENET_NOCOPY_PTPFRAME_TRANSMIT_NORMAL_MODE(len, ptr) enet_ptpframe_transmit_normal_mode(NULL, (len), (ptr))
  1368. #endif /* SELECT_DESCRIPTORS_ENHANCED_MODE */
  1369. /* WUM function */
  1370. /* wakeup frame filter register pointer reset */
  1371. void enet_wum_filter_register_pointer_reset(void);
  1372. /* set the remote wakeup frame registers */
  1373. void enet_wum_filter_config(uint32_t pdata[]);
  1374. /* enable wakeup management features */
  1375. void enet_wum_feature_enable(uint32_t feature);
  1376. /* disable wakeup management features */
  1377. void enet_wum_feature_disable(uint32_t feature);
  1378. /* MSC function */
  1379. /* reset the MAC statistics counters */
  1380. void enet_msc_counters_reset(void);
  1381. /* enable the MAC statistics counter features */
  1382. void enet_msc_feature_enable(uint32_t feature);
  1383. /* disable the MAC statistics counter features */
  1384. void enet_msc_feature_disable(uint32_t feature);
  1385. /* configure MAC statistics counters preset mode */
  1386. void enet_msc_counters_preset_config(enet_msc_preset_enum mode);
  1387. /* get MAC statistics counter */
  1388. uint32_t enet_msc_counters_get(enet_msc_counter_enum counter);
  1389. /* PTP function */
  1390. /* change subsecond to nanosecond */
  1391. uint32_t enet_ptp_subsecond_2_nanosecond(uint32_t subsecond);
  1392. /* change nanosecond to subsecond */
  1393. uint32_t enet_ptp_nanosecond_2_subsecond(uint32_t nanosecond);
  1394. /* enable the PTP features */
  1395. void enet_ptp_feature_enable(uint32_t feature);
  1396. /* disable the PTP features */
  1397. void enet_ptp_feature_disable(uint32_t feature);
  1398. /* configure the PTP timestamp function */
  1399. ErrStatus enet_ptp_timestamp_function_config(enet_ptp_function_enum func);
  1400. /* configure the PTP system time subsecond increment value */
  1401. void enet_ptp_subsecond_increment_config(uint32_t subsecond);
  1402. /* adjusting the PTP clock frequency only in fine update mode */
  1403. void enet_ptp_timestamp_addend_config(uint32_t add);
  1404. /* initializing or adding/subtracting to second of the PTP system time */
  1405. void enet_ptp_timestamp_update_config(uint32_t sign, uint32_t second, uint32_t subsecond);
  1406. /* configure the PTP expected target time */
  1407. void enet_ptp_expected_time_config(uint32_t second, uint32_t nanosecond);
  1408. /* get the PTP current system time */
  1409. void enet_ptp_system_time_get(enet_ptp_systime_struct *systime_struct);
  1410. /* configure the PPS output frequency */
  1411. void enet_ptp_pps_output_frequency_config(uint32_t freq);
  1412. /* configure and start PTP timestamp counter */
  1413. void enet_ptp_start(int32_t updatemethod, uint32_t init_sec, uint32_t init_subsec, uint32_t carry_cfg, uint32_t accuracy_cfg);
  1414. /* adjust frequency in fine method by configure addend register */
  1415. void enet_ptp_finecorrection_adjfreq(int32_t carry_cfg);
  1416. /* update system time in coarse method */
  1417. void enet_ptp_coarsecorrection_systime_update(enet_ptp_systime_struct *systime_struct);
  1418. /* set system time in fine method */
  1419. void enet_ptp_finecorrection_settime(enet_ptp_systime_struct * systime_struct);
  1420. /* get the ptp flag status */
  1421. FlagStatus enet_ptp_flag_get(uint32_t flag);
  1422. /* internal function */
  1423. /* reset the ENET initpara struct, call it before using enet_initpara_config() */
  1424. void enet_initpara_reset(void);
  1425. /* initialize ENET peripheral with generally concerned parameters, call it by enet_init() */
  1426. static void enet_default_init(void);
  1427. #ifdef USE_DELAY
  1428. /* user can provide more timing precise _ENET_DELAY_ function */
  1429. #define _ENET_DELAY_ delay_ms
  1430. #else
  1431. /* insert a delay time */
  1432. static void enet_delay(uint32_t ncount);
  1433. /* default _ENET_DELAY_ function with less precise timing */
  1434. #define _ENET_DELAY_ enet_delay
  1435. #endif
  1436. #endif /* GD32F30X_ENET_H */