gd32f4xx_pmu.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173
  1. /*!
  2. \file gd32f4xx_pmu.h
  3. \brief definitions for the PMU
  4. */
  5. /*
  6. Copyright (C) 2016 GigaDevice
  7. 2016-08-15, V1.0.0, firmware for GD32F4xx
  8. */
  9. #ifndef GD32F4XX_PMU_H
  10. #define GD32F4XX_PMU_H
  11. #include "gd32f4xx.h"
  12. /* PMU definitions */
  13. #define PMU PMU_BASE /*!< PMU base address */
  14. /* registers definitions */
  15. #define PMU_CTL REG32((PMU) + 0x00U) /*!< PMU control register */
  16. #define PMU_CS REG32((PMU) + 0x04U) /*!< PMU control and status register */
  17. /* bits definitions */
  18. /* PMU_CTL */
  19. #define PMU_CTL_LDOLP BIT(0) /*!< LDO low power mode */
  20. #define PMU_CTL_STBMOD BIT(1) /*!< standby mode */
  21. #define PMU_CTL_WURST BIT(2) /*!< wakeup flag reset */
  22. #define PMU_CTL_STBRST BIT(3) /*!< standby flag reset */
  23. #define PMU_CTL_LVDEN BIT(4) /*!< low voltage detector enable */
  24. #define PMU_CTL_LVDT BITS(5,7) /*!< low voltage detector threshold */
  25. #define PMU_CTL_BKPWEN BIT(8) /*!< backup domain write enable */
  26. #define PMU_CTL_LDLP BIT(10) /*!< low-driver mode when use low power LDO */
  27. #define PMU_CTL_LDNP BIT(11) /*!< low-driver mode when use normal power LDO */
  28. #define PMU_CTL_LDOVS BITS(14,15) /*!< LDO output voltage select */
  29. #define PMU_CTL_HDEN BIT(16) /*!< high-driver mode enable */
  30. #define PMU_CTL_HDS BIT(17) /*!< high-driver mode switch */
  31. #define PMU_CTL_LDEN BITS(18,19) /*!< low-driver mode enable in deep-sleep mode */
  32. /* PMU_CS */
  33. #define PMU_CS_WUF BIT(0) /*!< wakeup flag */
  34. #define PMU_CS_STBF BIT(1) /*!< standby flag */
  35. #define PMU_CS_LVDF BIT(2) /*!< low voltage detector status flag */
  36. #define PMU_CS_BLDORF BIT(3) /*!< backup SRAM LDO ready flag */
  37. #define PMU_CS_WUPEN BIT(8) /*!< wakeup pin enable */
  38. #define PMU_CS_BLDOON BIT(9) /*!< backup SRAM LDO on */
  39. #define PMU_CS_LDOVSRF BIT(14) /*!< LDO voltage select ready flag */
  40. #define PMU_CS_HDRF BIT(16) /*!< high-driver ready flag */
  41. #define PMU_CS_HDSRF BIT(17) /*!< high-driver switch ready flag */
  42. #define PMU_CS_LDRF BITS(18,19) /*!< Low-driver mode ready flag */
  43. /* constants definitions */
  44. /* PMU low voltage detector threshold definitions */
  45. #define CTL_LVDT(regval) (BITS(5,7)&((uint32_t)(regval)<<5))
  46. #define PMU_LVDT_0 CTL_LVDT(0) /*!< voltage threshold is 2.2V */
  47. #define PMU_LVDT_1 CTL_LVDT(1) /*!< voltage threshold is 2.3V */
  48. #define PMU_LVDT_2 CTL_LVDT(2) /*!< voltage threshold is 2.4V */
  49. #define PMU_LVDT_3 CTL_LVDT(3) /*!< voltage threshold is 2.5V */
  50. #define PMU_LVDT_4 CTL_LVDT(4) /*!< voltage threshold is 2.6V */
  51. #define PMU_LVDT_5 CTL_LVDT(5) /*!< voltage threshold is 2.7V */
  52. #define PMU_LVDT_6 CTL_LVDT(6) /*!< voltage threshold is 2.8V */
  53. #define PMU_LVDT_7 CTL_LVDT(7) /*!< voltage threshold is 2.9V */
  54. /* PMU LDO output voltage select definitions */
  55. #define CTL_LDOVS(regval) (BITS(14,15)&((uint32_t)(regval)<<14))
  56. #define PMU_LDOVS_LOW CTL_LDOVS(1) /*!< LDO output voltage low mode */
  57. #define PMU_LDOVS_MID CTL_LDOVS(2) /*!< LDO output voltage mid mode */
  58. #define PMU_LDOVS_HIGH CTL_LDOVS(3) /*!< LDO output voltage high mode */
  59. /* PMU low-driver mode enable in deep-sleep mode */
  60. #define CTL_LDEN(regval) (BITS(18,19)&((uint32_t)(regval)<<18))
  61. #define PMU_LOWDRIVER_DISABLE CTL_LDEN(0) /*!< low-driver mode disable in deep-sleep mode */
  62. #define PMU_LOWDRIVER_ENABLE CTL_LDEN(3) /*!< low-driver mode enable in deep-sleep mode */
  63. /* PMU high-driver mode switch */
  64. #define CTL_HDS(regval) (BIT(17)&((uint32_t)(regval)<<17))
  65. #define PMU_HIGHDR_SWITCH_NONE CTL_HDS(0) /*!< no high-driver mode switch */
  66. #define PMU_HIGHDR_SWITCH_EN CTL_HDS(1) /*!< high-driver mode switch */
  67. /* PMU low-driver mode when use low power LDO */
  68. #define CTL_LDLP(regval) (BIT(10)&((uint32_t)(regval)<<10))
  69. #define PMU_NORMALDR_LOWPWR CTL_LDLP(0) /*!< normal driver when use low power LDO */
  70. #define PMU_LOWDR_LOWPWR CTL_LDLP(1) /*!< low-driver mode enabled when LDEN is 11 and use low power LDO */
  71. /* PMU low-driver mode when use normal power LDO */
  72. #define CTL_LDNP(regval) (BIT(11)&((uint32_t)(regval)<<11))
  73. #define PMU_NORMALDR_NORMALPWR CTL_LDNP(0) /*!< normal driver when use normal power LDO */
  74. #define PMU_LOWDR_NORMALPWR CTL_LDNP(1) /*!< low-driver mode enabled when LDEN is 11 and use normal power LDO */
  75. /* PMU low power mode ready flag definitions */
  76. #define CS_LDRF(regval) (BITS(18,19)&((uint32_t)(regval)<<18))
  77. #define PMU_LDRF_NORMAL CS_LDRF(0) /*!< normal driver in deep-sleep mode */
  78. #define PMU_LDRF_LOWDRIVER CS_LDRF(3) /*!< low-driver mode in deep-sleep mode */
  79. /* PMU backup SRAM LDO on or off */
  80. #define CS_BLDOON(regval) (BIT(9)&((uint32_t)(regval)<<9))
  81. #define PMU_BLDOON_OFF CS_BLDOON(0) /*!< backup SRAM LDO off */
  82. #define PMU_BLDOON_ON CS_BLDOON(1) /*!< the backup SRAM LDO on */
  83. /* PMU flag definitions */
  84. #define PMU_FLAG_WAKEUP PMU_CS_WUF /*!< wakeup flag status */
  85. #define PMU_FLAG_STANDBY PMU_CS_STBF /*!< standby flag status */
  86. #define PMU_FLAG_LVD PMU_CS_LVDF /*!< lvd flag status */
  87. #define PMU_FLAG_BLDORF PMU_CS_BLDORF /*!< backup SRAM LDO ready flag */
  88. #define PMU_FLAG_LDOVSRF PMU_CS_LDOVSRF /*!< LDO voltage select ready flag */
  89. #define PMU_FLAG_HDRF PMU_CS_HDRF /*!< high-driver ready flag */
  90. #define PMU_FLAG_HDSRF PMU_CS_HDSRF /*!< high-driver switch ready flag */
  91. #define PMU_FLAG_LDRF PMU_CS_LDRF /*!< low-driver mode ready flag */
  92. /* PMU ldo definitions */
  93. #define PMU_LDO_NORMAL ((uint32_t)0x00000000U) /*!< LDO normal work when PMU enter deepsleep mode */
  94. #define PMU_LDO_LOWPOWER PMU_CTL_LDOLP /*!< LDO work at low power status when PMU enter deepsleep mode */
  95. /* PMU flag reset definitions */
  96. #define PMU_FLAG_RESET_WAKEUP ((uint8_t)0x00U) /*!< wakeup flag reset */
  97. #define PMU_FLAG_RESET_STANDBY ((uint8_t)0x01U) /*!< standby flag reset */
  98. /* PMU command constants definitions */
  99. #define WFI_CMD ((uint8_t)0x00U) /*!< use WFI command */
  100. #define WFE_CMD ((uint8_t)0x01U) /*!< use WFE command */
  101. /* function declarations */
  102. /* reset PMU register */
  103. void pmu_deinit(void);
  104. /* select low voltage detector threshold */
  105. void pmu_lvd_select(uint32_t pmu_lvdt_n);
  106. /* LDO output voltage select */
  107. void pmu_ldo_output_select(uint32_t ldo_output);
  108. /* PMU lvd disable */
  109. void pmu_lvd_disable(void);
  110. /* functions of low-driver mode and high-driver mode in deep-sleep mode */
  111. /* high-driver mode switch */
  112. void pmu_highdriver_switch_select(uint32_t highdr_switch);
  113. /* high-driver mode enable */
  114. void pmu_highdriver_mode_enable(void);
  115. /* high-driver mode disable */
  116. void pmu_highdriver_mode_disable(void);
  117. /* low-driver mode enable in deep-sleep mode */
  118. void pmu_low_driver_mode_enable(uint32_t lowdr_mode);
  119. /* in deep-sleep mode, low-driver mode when use low power LDO */
  120. void pmu_lowdriver_lowpower_config(uint32_t mode);
  121. /* in deep-sleep mode, low-driver mode when use normal power LDO */
  122. void pmu_lowdriver_normalpower_config(uint32_t mode);
  123. /* set PMU mode */
  124. /* PMU work at sleep mode */
  125. void pmu_to_sleepmode(uint8_t sleepmodecmd);
  126. /* PMU work at deepsleep mode */
  127. void pmu_to_deepsleepmode(uint32_t pmu_ldo, uint8_t deepsleepmodecmd);
  128. /* PMU work at standby mode */
  129. void pmu_to_standbymode(uint8_t standbymodecmd);
  130. /* PMU wakeup pin enable */
  131. void pmu_wakeup_pin_enable(void);
  132. /* PMU wakeup pin disable */
  133. void pmu_wakeup_pin_disable(void);
  134. /* backup related functions */
  135. /* backup SRAM LDO on */
  136. void pmu_backup_ldo_config(uint32_t bkp_ldo);
  137. /* backup domain write enable */
  138. void pmu_backup_write_enable(void);
  139. /* backup domain write disable */
  140. void pmu_backup_write_disable(void);
  141. /* flag functions */
  142. /* reset flag bit */
  143. void pmu_flag_reset(uint32_t flag_reset);
  144. /* get flag status */
  145. FlagStatus pmu_flag_get(uint32_t pmu_flag);
  146. #endif /* GD32F4XX_PMU_H */