audmux_iomux_config.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * Copyright (c) 2012, Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  6. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  7. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  8. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  9. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  10. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  11. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  12. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  13. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  14. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  15. */
  16. // File: audmux_iomux_config.c
  17. /* ------------------------------------------------------------------------------
  18. * <auto-generated>
  19. * This code was generated by a tool.
  20. * Runtime Version:3.4.0.0
  21. *
  22. * Changes to this file may cause incorrect behavior and will be lost if
  23. * the code is regenerated.
  24. * </auto-generated>
  25. * ------------------------------------------------------------------------------
  26. */
  27. #include "iomux_config.h"
  28. #include "registers/regsiomuxc.h"
  29. // Function to configure IOMUXC for audmux module.
  30. void audmux_iomux_config(void)
  31. {
  32. // Config audmux.AUD5_RXD to pad DISP0_DATA19(U23)
  33. // HW_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA19_WR(0x00000003);
  34. // HW_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_WR(0x0001B0B0);
  35. // HW_IOMUXC_AUD5_INPUT_DA_AMX_SELECT_INPUT_WR(0x00000000);
  36. // Mux Register:
  37. // IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA19(0x020E00DC)
  38. // SION [4] - Software Input On Field Reset: DISABLED
  39. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  40. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  41. // ENABLED (1) - Force input path of pad.
  42. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  43. // Select iomux modes to be used for pad.
  44. // ALT0 (0) - Select instance: ipu1 signal: IPU1_DISP0_DATA19
  45. // ALT1 (1) - Select instance: lcd signal: LCD_DATA19
  46. // ALT2 (2) - Select instance: ecspi2 signal: ECSPI2_SCLK
  47. // ALT3 (3) - Select instance: audmux signal: AUD5_RXD
  48. // ALT4 (4) - Select instance: audmux signal: AUD4_RXC
  49. // ALT5 (5) - Select instance: gpio5 signal: GPIO5_IO13
  50. // ALT7 (7) - Select instance: eim signal: EIM_CS3
  51. HW_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA19_WR(
  52. BF_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA19_SION_V(DISABLED) |
  53. BF_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA19_MUX_MODE_V(ALT3));
  54. // Pad Control Register:
  55. // IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19(0x020E03F0)
  56. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  57. // DISABLED (0) - CMOS input
  58. // ENABLED (1) - Schmitt trigger input
  59. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  60. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  61. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  62. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  63. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  64. // PUE [13] - Pull / Keep Select Field Reset: PULL
  65. // KEEP (0) - Keeper Enabled
  66. // PULL (1) - Pull Enabled
  67. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  68. // DISABLED (0) - Pull/Keeper Disabled
  69. // ENABLED (1) - Pull/Keeper Enabled
  70. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  71. // Enables open drain of the pin.
  72. // DISABLED (0) - Output is CMOS.
  73. // ENABLED (1) - Output is Open Drain.
  74. // SPEED [7:6] - Speed Field Reset: 100MHZ
  75. // RESERVED0 (0) - Reserved
  76. // 50MHZ (1) - Low (50 MHz)
  77. // 100MHZ (2) - Medium (100 MHz)
  78. // 200MHZ (3) - Maximum (200 MHz)
  79. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  80. // HIZ (0) - HI-Z
  81. // 240_OHM (1) - 240 Ohm
  82. // 120_OHM (2) - 120 Ohm
  83. // 80_OHM (3) - 80 Ohm
  84. // 60_OHM (4) - 60 Ohm
  85. // 48_OHM (5) - 48 Ohm
  86. // 40_OHM (6) - 40 Ohm
  87. // 34_OHM (7) - 34 Ohm
  88. // SRE [0] - Slew Rate Field Reset: SLOW
  89. // Slew rate control.
  90. // SLOW (0) - Slow Slew Rate
  91. // FAST (1) - Fast Slew Rate
  92. HW_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_WR(
  93. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_HYS_V(ENABLED) |
  94. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_PUS_V(100K_OHM_PU) |
  95. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_PUE_V(PULL) |
  96. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_PKE_V(ENABLED) |
  97. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_ODE_V(DISABLED) |
  98. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_SPEED_V(100MHZ) |
  99. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_DSE_V(40_OHM) |
  100. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA19_SRE_V(SLOW));
  101. // Pad DISP0_DATA19 is involved in Daisy Chain.
  102. // Input Select Register:
  103. // IOMUXC_AUD5_INPUT_DA_AMX_SELECT_INPUT(0x020E07B0)
  104. // DAISY [0] - MUX Mode Select Field Reset: DISP0_DATA19_ALT3
  105. // Selecting Pads Involved in Daisy Chain.
  106. // DISP0_DATA19_ALT3 (0) - Select signal audmux AUD5_RXD as input from pad DISP0_DATA19(ALT3).
  107. // KEY_ROW1_ALT2 (1) - Select signal audmux AUD5_RXD as input from pad KEY_ROW1(ALT2).
  108. HW_IOMUXC_AUD5_INPUT_DA_AMX_SELECT_INPUT_WR(
  109. BF_IOMUXC_AUD5_INPUT_DA_AMX_SELECT_INPUT_DAISY_V(DISP0_DATA19_ALT3));
  110. // Config audmux.AUD5_TXC to pad DISP0_DATA16(T21)
  111. // HW_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA16_WR(0x00000003);
  112. // HW_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_WR(0x0001B0B0);
  113. // HW_IOMUXC_AUD5_INPUT_TXCLK_AMX_SELECT_INPUT_WR(0x00000000);
  114. // Mux Register:
  115. // IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA16(0x020E00D0)
  116. // SION [4] - Software Input On Field Reset: DISABLED
  117. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  118. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  119. // ENABLED (1) - Force input path of pad.
  120. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  121. // Select iomux modes to be used for pad.
  122. // ALT0 (0) - Select instance: ipu1 signal: IPU1_DISP0_DATA16
  123. // ALT1 (1) - Select instance: lcd signal: LCD_DATA16
  124. // ALT2 (2) - Select instance: ecspi2 signal: ECSPI2_MOSI
  125. // ALT3 (3) - Select instance: audmux signal: AUD5_TXC
  126. // ALT4 (4) - Select instance: sdma signal: SDMA_EXT_EVENT0
  127. // ALT5 (5) - Select instance: gpio5 signal: GPIO5_IO10
  128. HW_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA16_WR(
  129. BF_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA16_SION_V(DISABLED) |
  130. BF_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA16_MUX_MODE_V(ALT3));
  131. // Pad Control Register:
  132. // IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16(0x020E03E4)
  133. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  134. // DISABLED (0) - CMOS input
  135. // ENABLED (1) - Schmitt trigger input
  136. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  137. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  138. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  139. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  140. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  141. // PUE [13] - Pull / Keep Select Field Reset: PULL
  142. // KEEP (0) - Keeper Enabled
  143. // PULL (1) - Pull Enabled
  144. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  145. // DISABLED (0) - Pull/Keeper Disabled
  146. // ENABLED (1) - Pull/Keeper Enabled
  147. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  148. // Enables open drain of the pin.
  149. // DISABLED (0) - Output is CMOS.
  150. // ENABLED (1) - Output is Open Drain.
  151. // SPEED [7:6] - Speed Field Reset: 100MHZ
  152. // RESERVED0 (0) - Reserved
  153. // 50MHZ (1) - Low (50 MHz)
  154. // 100MHZ (2) - Medium (100 MHz)
  155. // 200MHZ (3) - Maximum (200 MHz)
  156. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  157. // HIZ (0) - HI-Z
  158. // 240_OHM (1) - 240 Ohm
  159. // 120_OHM (2) - 120 Ohm
  160. // 80_OHM (3) - 80 Ohm
  161. // 60_OHM (4) - 60 Ohm
  162. // 48_OHM (5) - 48 Ohm
  163. // 40_OHM (6) - 40 Ohm
  164. // 34_OHM (7) - 34 Ohm
  165. // SRE [0] - Slew Rate Field Reset: SLOW
  166. // Slew rate control.
  167. // SLOW (0) - Slow Slew Rate
  168. // FAST (1) - Fast Slew Rate
  169. HW_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_WR(
  170. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_HYS_V(ENABLED) |
  171. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_PUS_V(100K_OHM_PU) |
  172. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_PUE_V(PULL) |
  173. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_PKE_V(ENABLED) |
  174. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_ODE_V(DISABLED) |
  175. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_SPEED_V(100MHZ) |
  176. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_DSE_V(40_OHM) |
  177. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA16_SRE_V(SLOW));
  178. // Pad DISP0_DATA16 is involved in Daisy Chain.
  179. // Input Select Register:
  180. // IOMUXC_AUD5_INPUT_TXCLK_AMX_SELECT_INPUT(0x020E07C0)
  181. // DAISY [0] - MUX Mode Select Field Reset: DISP0_DATA16_ALT3
  182. // Selecting Pads Involved in Daisy Chain.
  183. // DISP0_DATA16_ALT3 (0) - Select signal audmux AUD5_TXC as input from pad DISP0_DATA16(ALT3).
  184. // KEY_COL0_ALT2 (1) - Select signal audmux AUD5_TXC as input from pad KEY_COL0(ALT2).
  185. HW_IOMUXC_AUD5_INPUT_TXCLK_AMX_SELECT_INPUT_WR(
  186. BF_IOMUXC_AUD5_INPUT_TXCLK_AMX_SELECT_INPUT_DAISY_V(DISP0_DATA16_ALT3));
  187. // Config audmux.AUD5_TXFS to pad DISP0_DATA18(V25)
  188. // HW_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA18_WR(0x00000003);
  189. // HW_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_WR(0x0001B0B0);
  190. // HW_IOMUXC_AUD5_INPUT_TXFS_AMX_SELECT_INPUT_WR(0x00000000);
  191. // Mux Register:
  192. // IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA18(0x020E00D8)
  193. // SION [4] - Software Input On Field Reset: DISABLED
  194. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  195. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  196. // ENABLED (1) - Force input path of pad.
  197. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  198. // Select iomux modes to be used for pad.
  199. // ALT0 (0) - Select instance: ipu1 signal: IPU1_DISP0_DATA18
  200. // ALT1 (1) - Select instance: lcd signal: LCD_DATA18
  201. // ALT2 (2) - Select instance: ecspi2 signal: ECSPI2_SS0
  202. // ALT3 (3) - Select instance: audmux signal: AUD5_TXFS
  203. // ALT4 (4) - Select instance: audmux signal: AUD4_RXFS
  204. // ALT5 (5) - Select instance: gpio5 signal: GPIO5_IO12
  205. // ALT7 (7) - Select instance: eim signal: EIM_CS2
  206. HW_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA18_WR(
  207. BF_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA18_SION_V(DISABLED) |
  208. BF_IOMUXC_SW_MUX_CTL_PAD_DISP0_DATA18_MUX_MODE_V(ALT3));
  209. // Pad Control Register:
  210. // IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18(0x020E03EC)
  211. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  212. // DISABLED (0) - CMOS input
  213. // ENABLED (1) - Schmitt trigger input
  214. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  215. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  216. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  217. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  218. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  219. // PUE [13] - Pull / Keep Select Field Reset: PULL
  220. // KEEP (0) - Keeper Enabled
  221. // PULL (1) - Pull Enabled
  222. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  223. // DISABLED (0) - Pull/Keeper Disabled
  224. // ENABLED (1) - Pull/Keeper Enabled
  225. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  226. // Enables open drain of the pin.
  227. // DISABLED (0) - Output is CMOS.
  228. // ENABLED (1) - Output is Open Drain.
  229. // SPEED [7:6] - Speed Field Reset: 100MHZ
  230. // RESERVED0 (0) - Reserved
  231. // 50MHZ (1) - Low (50 MHz)
  232. // 100MHZ (2) - Medium (100 MHz)
  233. // 200MHZ (3) - Maximum (200 MHz)
  234. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  235. // HIZ (0) - HI-Z
  236. // 240_OHM (1) - 240 Ohm
  237. // 120_OHM (2) - 120 Ohm
  238. // 80_OHM (3) - 80 Ohm
  239. // 60_OHM (4) - 60 Ohm
  240. // 48_OHM (5) - 48 Ohm
  241. // 40_OHM (6) - 40 Ohm
  242. // 34_OHM (7) - 34 Ohm
  243. // SRE [0] - Slew Rate Field Reset: SLOW
  244. // Slew rate control.
  245. // SLOW (0) - Slow Slew Rate
  246. // FAST (1) - Fast Slew Rate
  247. HW_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_WR(
  248. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_HYS_V(ENABLED) |
  249. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_PUS_V(100K_OHM_PU) |
  250. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_PUE_V(PULL) |
  251. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_PKE_V(ENABLED) |
  252. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_ODE_V(DISABLED) |
  253. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_SPEED_V(100MHZ) |
  254. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_DSE_V(40_OHM) |
  255. BF_IOMUXC_SW_PAD_CTL_PAD_DISP0_DATA18_SRE_V(SLOW));
  256. // Pad DISP0_DATA18 is involved in Daisy Chain.
  257. // Input Select Register:
  258. // IOMUXC_AUD5_INPUT_TXFS_AMX_SELECT_INPUT(0x020E07C4)
  259. // DAISY [0] - MUX Mode Select Field Reset: DISP0_DATA18_ALT3
  260. // Selecting Pads Involved in Daisy Chain.
  261. // DISP0_DATA18_ALT3 (0) - Select signal audmux AUD5_TXFS as input from pad DISP0_DATA18(ALT3).
  262. // KEY_COL1_ALT2 (1) - Select signal audmux AUD5_TXFS as input from pad KEY_COL1(ALT2).
  263. HW_IOMUXC_AUD5_INPUT_TXFS_AMX_SELECT_INPUT_WR(
  264. BF_IOMUXC_AUD5_INPUT_TXFS_AMX_SELECT_INPUT_DAISY_V(DISP0_DATA18_ALT3));
  265. // Config audmux.AUD6_RXD to pad DI0_PIN04(P25)
  266. // HW_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN04_WR(0x00000002);
  267. // HW_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_WR(0x0001B0B0);
  268. // Mux Register:
  269. // IOMUXC_SW_MUX_CTL_PAD_DI0_PIN04(0x020E00AC)
  270. // SION [4] - Software Input On Field Reset: DISABLED
  271. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  272. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  273. // ENABLED (1) - Force input path of pad.
  274. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT5
  275. // Select iomux modes to be used for pad.
  276. // ALT0 (0) - Select instance: ipu1 signal: IPU1_DI0_PIN04
  277. // ALT1 (1) - Select instance: lcd signal: LCD_BUSY
  278. // ALT2 (2) - Select instance: audmux signal: AUD6_RXD
  279. // ALT3 (3) - Select instance: usdhc1 signal: SD1_WP
  280. // ALT5 (5) - Select instance: gpio4 signal: GPIO4_IO20
  281. // ALT8 (8) - Select instance: lcd signal: LCD_RESET
  282. HW_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN04_WR(
  283. BF_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN04_SION_V(DISABLED) |
  284. BF_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN04_MUX_MODE_V(ALT2));
  285. // Pad Control Register:
  286. // IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04(0x020E03C0)
  287. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  288. // DISABLED (0) - CMOS input
  289. // ENABLED (1) - Schmitt trigger input
  290. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  291. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  292. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  293. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  294. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  295. // PUE [13] - Pull / Keep Select Field Reset: PULL
  296. // KEEP (0) - Keeper Enabled
  297. // PULL (1) - Pull Enabled
  298. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  299. // DISABLED (0) - Pull/Keeper Disabled
  300. // ENABLED (1) - Pull/Keeper Enabled
  301. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  302. // Enables open drain of the pin.
  303. // DISABLED (0) - Output is CMOS.
  304. // ENABLED (1) - Output is Open Drain.
  305. // SPEED [7:6] - Speed Field Reset: 100MHZ
  306. // RESERVED0 (0) - Reserved
  307. // 50MHZ (1) - Low (50 MHz)
  308. // 100MHZ (2) - Medium (100 MHz)
  309. // 200MHZ (3) - Maximum (200 MHz)
  310. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  311. // HIZ (0) - HI-Z
  312. // 240_OHM (1) - 240 Ohm
  313. // 120_OHM (2) - 120 Ohm
  314. // 80_OHM (3) - 80 Ohm
  315. // 60_OHM (4) - 60 Ohm
  316. // 48_OHM (5) - 48 Ohm
  317. // 40_OHM (6) - 40 Ohm
  318. // 34_OHM (7) - 34 Ohm
  319. // SRE [0] - Slew Rate Field Reset: SLOW
  320. // Slew rate control.
  321. // SLOW (0) - Slow Slew Rate
  322. // FAST (1) - Fast Slew Rate
  323. HW_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_WR(
  324. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_HYS_V(ENABLED) |
  325. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_PUS_V(100K_OHM_PU) |
  326. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_PUE_V(PULL) |
  327. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_PKE_V(ENABLED) |
  328. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_ODE_V(DISABLED) |
  329. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_SPEED_V(100MHZ) |
  330. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_DSE_V(40_OHM) |
  331. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN04_SRE_V(SLOW));
  332. // Config audmux.AUD6_TXC to pad DI0_PIN15(N21)
  333. // HW_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN15_WR(0x00000002);
  334. // HW_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_WR(0x0001B0B0);
  335. // Mux Register:
  336. // IOMUXC_SW_MUX_CTL_PAD_DI0_PIN15(0x020E00A0)
  337. // SION [4] - Software Input On Field Reset: DISABLED
  338. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  339. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  340. // ENABLED (1) - Force input path of pad.
  341. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT5
  342. // Select iomux modes to be used for pad.
  343. // ALT0 (0) - Select instance: ipu1 signal: IPU1_DI0_PIN15
  344. // ALT1 (1) - Select instance: lcd signal: LCD_ENABLE
  345. // ALT2 (2) - Select instance: audmux signal: AUD6_TXC
  346. // ALT5 (5) - Select instance: gpio4 signal: GPIO4_IO17
  347. // ALT8 (8) - Select instance: lcd signal: LCD_RD_E
  348. HW_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN15_WR(
  349. BF_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN15_SION_V(DISABLED) |
  350. BF_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN15_MUX_MODE_V(ALT2));
  351. // Pad Control Register:
  352. // IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15(0x020E03B4)
  353. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  354. // DISABLED (0) - CMOS input
  355. // ENABLED (1) - Schmitt trigger input
  356. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  357. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  358. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  359. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  360. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  361. // PUE [13] - Pull / Keep Select Field Reset: PULL
  362. // KEEP (0) - Keeper Enabled
  363. // PULL (1) - Pull Enabled
  364. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  365. // DISABLED (0) - Pull/Keeper Disabled
  366. // ENABLED (1) - Pull/Keeper Enabled
  367. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  368. // Enables open drain of the pin.
  369. // DISABLED (0) - Output is CMOS.
  370. // ENABLED (1) - Output is Open Drain.
  371. // SPEED [7:6] - Speed Field Reset: 100MHZ
  372. // RESERVED0 (0) - Reserved
  373. // 50MHZ (1) - Low (50 MHz)
  374. // 100MHZ (2) - Medium (100 MHz)
  375. // 200MHZ (3) - Maximum (200 MHz)
  376. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  377. // HIZ (0) - HI-Z
  378. // 240_OHM (1) - 240 Ohm
  379. // 120_OHM (2) - 120 Ohm
  380. // 80_OHM (3) - 80 Ohm
  381. // 60_OHM (4) - 60 Ohm
  382. // 48_OHM (5) - 48 Ohm
  383. // 40_OHM (6) - 40 Ohm
  384. // 34_OHM (7) - 34 Ohm
  385. // SRE [0] - Slew Rate Field Reset: SLOW
  386. // Slew rate control.
  387. // SLOW (0) - Slow Slew Rate
  388. // FAST (1) - Fast Slew Rate
  389. HW_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_WR(
  390. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_HYS_V(ENABLED) |
  391. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_PUS_V(100K_OHM_PU) |
  392. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_PUE_V(PULL) |
  393. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_PKE_V(ENABLED) |
  394. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_ODE_V(DISABLED) |
  395. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_SPEED_V(100MHZ) |
  396. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_DSE_V(40_OHM) |
  397. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN15_SRE_V(SLOW));
  398. // Config audmux.AUD6_TXD to pad DI0_PIN02(N25)
  399. // HW_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN02_WR(0x00000002);
  400. // HW_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_WR(0x0001B0B0);
  401. // Mux Register:
  402. // IOMUXC_SW_MUX_CTL_PAD_DI0_PIN02(0x020E00A4)
  403. // SION [4] - Software Input On Field Reset: DISABLED
  404. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  405. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  406. // ENABLED (1) - Force input path of pad.
  407. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT5
  408. // Select iomux modes to be used for pad.
  409. // ALT0 (0) - Select instance: ipu1 signal: IPU1_DI0_PIN02
  410. // ALT1 (1) - Select instance: lcd signal: LCD_HSYNC
  411. // ALT2 (2) - Select instance: audmux signal: AUD6_TXD
  412. // ALT5 (5) - Select instance: gpio4 signal: GPIO4_IO18
  413. // ALT8 (8) - Select instance: lcd signal: LCD_RS
  414. HW_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN02_WR(
  415. BF_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN02_SION_V(DISABLED) |
  416. BF_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN02_MUX_MODE_V(ALT2));
  417. // Pad Control Register:
  418. // IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02(0x020E03B8)
  419. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  420. // DISABLED (0) - CMOS input
  421. // ENABLED (1) - Schmitt trigger input
  422. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  423. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  424. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  425. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  426. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  427. // PUE [13] - Pull / Keep Select Field Reset: PULL
  428. // KEEP (0) - Keeper Enabled
  429. // PULL (1) - Pull Enabled
  430. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  431. // DISABLED (0) - Pull/Keeper Disabled
  432. // ENABLED (1) - Pull/Keeper Enabled
  433. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  434. // Enables open drain of the pin.
  435. // DISABLED (0) - Output is CMOS.
  436. // ENABLED (1) - Output is Open Drain.
  437. // SPEED [7:6] - Speed Field Reset: 100MHZ
  438. // RESERVED0 (0) - Reserved
  439. // 50MHZ (1) - Low (50 MHz)
  440. // 100MHZ (2) - Medium (100 MHz)
  441. // 200MHZ (3) - Maximum (200 MHz)
  442. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  443. // HIZ (0) - HI-Z
  444. // 240_OHM (1) - 240 Ohm
  445. // 120_OHM (2) - 120 Ohm
  446. // 80_OHM (3) - 80 Ohm
  447. // 60_OHM (4) - 60 Ohm
  448. // 48_OHM (5) - 48 Ohm
  449. // 40_OHM (6) - 40 Ohm
  450. // 34_OHM (7) - 34 Ohm
  451. // SRE [0] - Slew Rate Field Reset: SLOW
  452. // Slew rate control.
  453. // SLOW (0) - Slow Slew Rate
  454. // FAST (1) - Fast Slew Rate
  455. HW_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_WR(
  456. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_HYS_V(ENABLED) |
  457. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_PUS_V(100K_OHM_PU) |
  458. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_PUE_V(PULL) |
  459. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_PKE_V(ENABLED) |
  460. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_ODE_V(DISABLED) |
  461. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_SPEED_V(100MHZ) |
  462. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_DSE_V(40_OHM) |
  463. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN02_SRE_V(SLOW));
  464. // Config audmux.AUD6_TXFS to pad DI0_PIN03(N20)
  465. // HW_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN03_WR(0x00000002);
  466. // HW_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_WR(0x0001B0B0);
  467. // Mux Register:
  468. // IOMUXC_SW_MUX_CTL_PAD_DI0_PIN03(0x020E00A8)
  469. // SION [4] - Software Input On Field Reset: DISABLED
  470. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  471. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  472. // ENABLED (1) - Force input path of pad.
  473. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT5
  474. // Select iomux modes to be used for pad.
  475. // ALT0 (0) - Select instance: ipu1 signal: IPU1_DI0_PIN03
  476. // ALT1 (1) - Select instance: lcd signal: LCD_VSYNC
  477. // ALT2 (2) - Select instance: audmux signal: AUD6_TXFS
  478. // ALT5 (5) - Select instance: gpio4 signal: GPIO4_IO19
  479. // ALT8 (8) - Select instance: lcd signal: LCD_CS
  480. HW_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN03_WR(
  481. BF_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN03_SION_V(DISABLED) |
  482. BF_IOMUXC_SW_MUX_CTL_PAD_DI0_PIN03_MUX_MODE_V(ALT2));
  483. // Pad Control Register:
  484. // IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03(0x020E03BC)
  485. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  486. // DISABLED (0) - CMOS input
  487. // ENABLED (1) - Schmitt trigger input
  488. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  489. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  490. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  491. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  492. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  493. // PUE [13] - Pull / Keep Select Field Reset: PULL
  494. // KEEP (0) - Keeper Enabled
  495. // PULL (1) - Pull Enabled
  496. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  497. // DISABLED (0) - Pull/Keeper Disabled
  498. // ENABLED (1) - Pull/Keeper Enabled
  499. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  500. // Enables open drain of the pin.
  501. // DISABLED (0) - Output is CMOS.
  502. // ENABLED (1) - Output is Open Drain.
  503. // SPEED [7:6] - Speed Field Reset: 100MHZ
  504. // RESERVED0 (0) - Reserved
  505. // 50MHZ (1) - Low (50 MHz)
  506. // 100MHZ (2) - Medium (100 MHz)
  507. // 200MHZ (3) - Maximum (200 MHz)
  508. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  509. // HIZ (0) - HI-Z
  510. // 240_OHM (1) - 240 Ohm
  511. // 120_OHM (2) - 120 Ohm
  512. // 80_OHM (3) - 80 Ohm
  513. // 60_OHM (4) - 60 Ohm
  514. // 48_OHM (5) - 48 Ohm
  515. // 40_OHM (6) - 40 Ohm
  516. // 34_OHM (7) - 34 Ohm
  517. // SRE [0] - Slew Rate Field Reset: SLOW
  518. // Slew rate control.
  519. // SLOW (0) - Slow Slew Rate
  520. // FAST (1) - Fast Slew Rate
  521. HW_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_WR(
  522. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_HYS_V(ENABLED) |
  523. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_PUS_V(100K_OHM_PU) |
  524. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_PUE_V(PULL) |
  525. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_PKE_V(ENABLED) |
  526. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_ODE_V(DISABLED) |
  527. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_SPEED_V(100MHZ) |
  528. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_DSE_V(40_OHM) |
  529. BF_IOMUXC_SW_PAD_CTL_PAD_DI0_PIN03_SRE_V(SLOW));
  530. }