gpio2_iomux_config.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * Copyright (c) 2012, Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  6. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  7. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  8. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  9. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  10. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  11. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  12. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  13. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  14. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  15. */
  16. // File: gpio2_iomux_config.c
  17. /* ------------------------------------------------------------------------------
  18. * <auto-generated>
  19. * This code was generated by a tool.
  20. * Runtime Version:3.4.0.0
  21. *
  22. * Changes to this file may cause incorrect behavior and will be lost if
  23. * the code is regenerated.
  24. * </auto-generated>
  25. * ------------------------------------------------------------------------------
  26. */
  27. #include "iomux_config.h"
  28. #include "registers/regsiomuxc.h"
  29. // Function to configure IOMUXC for gpio2 module.
  30. void gpio2_iomux_config(void)
  31. {
  32. // Config gpio2.GPIO2_IO11 to pad SD4_DATA3(A20)
  33. // CAN2_NERR_B
  34. // HW_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA3_WR(0x00000005);
  35. // HW_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_WR(0x0001B0B0);
  36. // Mux Register:
  37. // IOMUXC_SW_MUX_CTL_PAD_SD4_DATA3(0x020E034C)
  38. // SION [4] - Software Input On Field Reset: DISABLED
  39. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  40. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  41. // ENABLED (1) - Force input path of pad.
  42. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  43. // Select iomux modes to be used for pad.
  44. // ALT1 (1) - Select instance: usdhc4 signal: SD4_DATA3
  45. // ALT5 (5) - Select instance: gpio2 signal: GPIO2_IO11
  46. HW_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA3_WR(
  47. BF_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA3_SION_V(DISABLED) |
  48. BF_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA3_MUX_MODE_V(ALT5));
  49. // Pad Control Register:
  50. // IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3(0x020E0734)
  51. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  52. // DISABLED (0) - CMOS input
  53. // ENABLED (1) - Schmitt trigger input
  54. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  55. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  56. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  57. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  58. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  59. // PUE [13] - Pull / Keep Select Field Reset: PULL
  60. // KEEP (0) - Keeper Enabled
  61. // PULL (1) - Pull Enabled
  62. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  63. // DISABLED (0) - Pull/Keeper Disabled
  64. // ENABLED (1) - Pull/Keeper Enabled
  65. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  66. // Enables open drain of the pin.
  67. // DISABLED (0) - Output is CMOS.
  68. // ENABLED (1) - Output is Open Drain.
  69. // SPEED [7:6] - Speed Field Reset: 100MHZ
  70. // RESERVED0 (0) - Reserved
  71. // 50MHZ (1) - Low (50 MHz)
  72. // 100MHZ (2) - Medium (100 MHz)
  73. // 200MHZ (3) - Maximum (200 MHz)
  74. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  75. // HIZ (0) - HI-Z
  76. // 240_OHM (1) - 240 Ohm
  77. // 120_OHM (2) - 120 Ohm
  78. // 80_OHM (3) - 80 Ohm
  79. // 60_OHM (4) - 60 Ohm
  80. // 48_OHM (5) - 48 Ohm
  81. // 40_OHM (6) - 40 Ohm
  82. // 34_OHM (7) - 34 Ohm
  83. // SRE [0] - Slew Rate Field Reset: SLOW
  84. // Slew rate control.
  85. // SLOW (0) - Slow Slew Rate
  86. // FAST (1) - Fast Slew Rate
  87. HW_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_WR(
  88. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_HYS_V(ENABLED) |
  89. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_PUS_V(100K_OHM_PU) |
  90. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_PUE_V(PULL) |
  91. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_PKE_V(ENABLED) |
  92. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_ODE_V(DISABLED) |
  93. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_SPEED_V(100MHZ) |
  94. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_DSE_V(40_OHM) |
  95. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA3_SRE_V(SLOW));
  96. // Config gpio2.GPIO2_IO12 to pad SD4_DATA4(E18)
  97. // PROG
  98. // HW_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA4_WR(0x00000005);
  99. // HW_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_WR(0x0001B0B0);
  100. // Mux Register:
  101. // IOMUXC_SW_MUX_CTL_PAD_SD4_DATA4(0x020E0350)
  102. // SION [4] - Software Input On Field Reset: DISABLED
  103. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  104. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  105. // ENABLED (1) - Force input path of pad.
  106. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  107. // Select iomux modes to be used for pad.
  108. // ALT1 (1) - Select instance: usdhc4 signal: SD4_DATA4
  109. // ALT2 (2) - Select instance: uart2 signal: UART2_RX_DATA
  110. // ALT5 (5) - Select instance: gpio2 signal: GPIO2_IO12
  111. HW_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA4_WR(
  112. BF_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA4_SION_V(DISABLED) |
  113. BF_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA4_MUX_MODE_V(ALT5));
  114. // Pad Control Register:
  115. // IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4(0x020E0738)
  116. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  117. // DISABLED (0) - CMOS input
  118. // ENABLED (1) - Schmitt trigger input
  119. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  120. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  121. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  122. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  123. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  124. // PUE [13] - Pull / Keep Select Field Reset: PULL
  125. // KEEP (0) - Keeper Enabled
  126. // PULL (1) - Pull Enabled
  127. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  128. // DISABLED (0) - Pull/Keeper Disabled
  129. // ENABLED (1) - Pull/Keeper Enabled
  130. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  131. // Enables open drain of the pin.
  132. // DISABLED (0) - Output is CMOS.
  133. // ENABLED (1) - Output is Open Drain.
  134. // SPEED [7:6] - Speed Field Reset: 100MHZ
  135. // RESERVED0 (0) - Reserved
  136. // 50MHZ (1) - Low (50 MHz)
  137. // 100MHZ (2) - Medium (100 MHz)
  138. // 200MHZ (3) - Maximum (200 MHz)
  139. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  140. // HIZ (0) - HI-Z
  141. // 240_OHM (1) - 240 Ohm
  142. // 120_OHM (2) - 120 Ohm
  143. // 80_OHM (3) - 80 Ohm
  144. // 60_OHM (4) - 60 Ohm
  145. // 48_OHM (5) - 48 Ohm
  146. // 40_OHM (6) - 40 Ohm
  147. // 34_OHM (7) - 34 Ohm
  148. // SRE [0] - Slew Rate Field Reset: SLOW
  149. // Slew rate control.
  150. // SLOW (0) - Slow Slew Rate
  151. // FAST (1) - Fast Slew Rate
  152. HW_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_WR(
  153. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_HYS_V(ENABLED) |
  154. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_PUS_V(100K_OHM_PU) |
  155. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_PUE_V(PULL) |
  156. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_PKE_V(ENABLED) |
  157. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_ODE_V(DISABLED) |
  158. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_SPEED_V(100MHZ) |
  159. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_DSE_V(40_OHM) |
  160. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA4_SRE_V(SLOW));
  161. // Config gpio2.GPIO2_IO15 to pad SD4_DATA7(D19)
  162. // HW_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA7_WR(0x00000005);
  163. // HW_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_WR(0x0001B0B0);
  164. // Mux Register:
  165. // IOMUXC_SW_MUX_CTL_PAD_SD4_DATA7(0x020E035C)
  166. // SION [4] - Software Input On Field Reset: DISABLED
  167. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  168. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  169. // ENABLED (1) - Force input path of pad.
  170. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  171. // Select iomux modes to be used for pad.
  172. // ALT1 (1) - Select instance: usdhc4 signal: SD4_DATA7
  173. // ALT2 (2) - Select instance: uart2 signal: UART2_TX_DATA
  174. // ALT5 (5) - Select instance: gpio2 signal: GPIO2_IO15
  175. HW_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA7_WR(
  176. BF_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA7_SION_V(DISABLED) |
  177. BF_IOMUXC_SW_MUX_CTL_PAD_SD4_DATA7_MUX_MODE_V(ALT5));
  178. // Pad Control Register:
  179. // IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7(0x020E0744)
  180. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  181. // DISABLED (0) - CMOS input
  182. // ENABLED (1) - Schmitt trigger input
  183. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  184. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  185. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  186. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  187. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  188. // PUE [13] - Pull / Keep Select Field Reset: PULL
  189. // KEEP (0) - Keeper Enabled
  190. // PULL (1) - Pull Enabled
  191. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  192. // DISABLED (0) - Pull/Keeper Disabled
  193. // ENABLED (1) - Pull/Keeper Enabled
  194. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  195. // Enables open drain of the pin.
  196. // DISABLED (0) - Output is CMOS.
  197. // ENABLED (1) - Output is Open Drain.
  198. // SPEED [7:6] - Speed Field Reset: 100MHZ
  199. // RESERVED0 (0) - Reserved
  200. // 50MHZ (1) - Low (50 MHz)
  201. // 100MHZ (2) - Medium (100 MHz)
  202. // 200MHZ (3) - Maximum (200 MHz)
  203. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  204. // HIZ (0) - HI-Z
  205. // 240_OHM (1) - 240 Ohm
  206. // 120_OHM (2) - 120 Ohm
  207. // 80_OHM (3) - 80 Ohm
  208. // 60_OHM (4) - 60 Ohm
  209. // 48_OHM (5) - 48 Ohm
  210. // 40_OHM (6) - 40 Ohm
  211. // 34_OHM (7) - 34 Ohm
  212. // SRE [0] - Slew Rate Field Reset: SLOW
  213. // Slew rate control.
  214. // SLOW (0) - Slow Slew Rate
  215. // FAST (1) - Fast Slew Rate
  216. HW_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_WR(
  217. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_HYS_V(ENABLED) |
  218. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_PUS_V(100K_OHM_PU) |
  219. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_PUE_V(PULL) |
  220. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_PKE_V(ENABLED) |
  221. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_ODE_V(DISABLED) |
  222. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_SPEED_V(100MHZ) |
  223. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_DSE_V(40_OHM) |
  224. BF_IOMUXC_SW_PAD_CTL_PAD_SD4_DATA7_SRE_V(SLOW));
  225. // Config gpio2.GPIO2_IO24 to pad EIM_CS1(J23)
  226. // HW_IOMUXC_SW_MUX_CTL_PAD_EIM_CS1_WR(0x00000005);
  227. // HW_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_WR(0x0000B0B1);
  228. // Mux Register:
  229. // IOMUXC_SW_MUX_CTL_PAD_EIM_CS1(0x020E0140)
  230. // SION [4] - Software Input On Field Reset: DISABLED
  231. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  232. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  233. // ENABLED (1) - Force input path of pad.
  234. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT0
  235. // Select iomux modes to be used for pad.
  236. // ALT0 (0) - Select instance: eim signal: EIM_CS1
  237. // ALT1 (1) - Select instance: ipu1 signal: IPU1_DI1_PIN06
  238. // ALT2 (2) - Select instance: ecspi2 signal: ECSPI2_MOSI
  239. // ALT5 (5) - Select instance: gpio2 signal: GPIO2_IO24
  240. // ALT8 (8) - Select instance: epdc signal: EPDC_DATA08
  241. HW_IOMUXC_SW_MUX_CTL_PAD_EIM_CS1_WR(
  242. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_CS1_SION_V(DISABLED) |
  243. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_CS1_MUX_MODE_V(ALT5));
  244. // Pad Control Register:
  245. // IOMUXC_SW_PAD_CTL_PAD_EIM_CS1(0x020E0510)
  246. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  247. // DISABLED (0) - CMOS input
  248. // ENABLED (1) - Schmitt trigger input
  249. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  250. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  251. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  252. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  253. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  254. // PUE [13] - Pull / Keep Select Field Reset: PULL
  255. // KEEP (0) - Keeper Enabled
  256. // PULL (1) - Pull Enabled
  257. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  258. // DISABLED (0) - Pull/Keeper Disabled
  259. // ENABLED (1) - Pull/Keeper Enabled
  260. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  261. // Enables open drain of the pin.
  262. // DISABLED (0) - Output is CMOS.
  263. // ENABLED (1) - Output is Open Drain.
  264. // SPEED [7:6] - Speed Field Reset: 100MHZ
  265. // RESERVED0 (0) - Reserved
  266. // 50MHZ (1) - Low (50 MHz)
  267. // 100MHZ (2) - Medium (100 MHz)
  268. // 200MHZ (3) - Maximum (200 MHz)
  269. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  270. // HIZ (0) - HI-Z
  271. // 240_OHM (1) - 240 Ohm
  272. // 120_OHM (2) - 120 Ohm
  273. // 80_OHM (3) - 80 Ohm
  274. // 60_OHM (4) - 60 Ohm
  275. // 48_OHM (5) - 48 Ohm
  276. // 40_OHM (6) - 40 Ohm
  277. // 34_OHM (7) - 34 Ohm
  278. // SRE [0] - Slew Rate Field Reset: FAST
  279. // Slew rate control.
  280. // SLOW (0) - Slow Slew Rate
  281. // FAST (1) - Fast Slew Rate
  282. HW_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_WR(
  283. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_HYS_V(DISABLED) |
  284. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_PUS_V(100K_OHM_PU) |
  285. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_PUE_V(PULL) |
  286. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_PKE_V(ENABLED) |
  287. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_ODE_V(DISABLED) |
  288. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_SPEED_V(100MHZ) |
  289. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_DSE_V(40_OHM) |
  290. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_CS1_SRE_V(FAST));
  291. // Config gpio2.GPIO2_IO27 to pad EIM_LBA(K22)
  292. // GPS_INT_B
  293. // HW_IOMUXC_SW_MUX_CTL_PAD_EIM_LBA_WR(0x00000005);
  294. // HW_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_WR(0x0000B0B1);
  295. // Mux Register:
  296. // IOMUXC_SW_MUX_CTL_PAD_EIM_LBA(0x020E01D4)
  297. // SION [4] - Software Input On Field Reset: DISABLED
  298. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  299. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  300. // ENABLED (1) - Force input path of pad.
  301. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT0
  302. // Select iomux modes to be used for pad.
  303. // ALT0 (0) - Select instance: eim signal: EIM_LBA
  304. // ALT1 (1) - Select instance: ipu1 signal: IPU1_DI1_PIN17
  305. // ALT2 (2) - Select instance: ecspi2 signal: ECSPI2_SS1
  306. // ALT5 (5) - Select instance: gpio2 signal: GPIO2_IO27
  307. // ALT7 (7) - Select instance: src signal: SRC_BOOT_CFG26
  308. // ALT8 (8) - Select instance: epdc signal: EPDC_DATA04
  309. HW_IOMUXC_SW_MUX_CTL_PAD_EIM_LBA_WR(
  310. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_LBA_SION_V(DISABLED) |
  311. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_LBA_MUX_MODE_V(ALT5));
  312. // Pad Control Register:
  313. // IOMUXC_SW_PAD_CTL_PAD_EIM_LBA(0x020E05A4)
  314. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  315. // DISABLED (0) - CMOS input
  316. // ENABLED (1) - Schmitt trigger input
  317. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  318. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  319. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  320. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  321. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  322. // PUE [13] - Pull / Keep Select Field Reset: PULL
  323. // KEEP (0) - Keeper Enabled
  324. // PULL (1) - Pull Enabled
  325. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  326. // DISABLED (0) - Pull/Keeper Disabled
  327. // ENABLED (1) - Pull/Keeper Enabled
  328. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  329. // Enables open drain of the pin.
  330. // DISABLED (0) - Output is CMOS.
  331. // ENABLED (1) - Output is Open Drain.
  332. // SPEED [7:6] - Speed Field Reset: 100MHZ
  333. // RESERVED0 (0) - Reserved
  334. // 50MHZ (1) - Low (50 MHz)
  335. // 100MHZ (2) - Medium (100 MHz)
  336. // 200MHZ (3) - Maximum (200 MHz)
  337. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  338. // HIZ (0) - HI-Z
  339. // 240_OHM (1) - 240 Ohm
  340. // 120_OHM (2) - 120 Ohm
  341. // 80_OHM (3) - 80 Ohm
  342. // 60_OHM (4) - 60 Ohm
  343. // 48_OHM (5) - 48 Ohm
  344. // 40_OHM (6) - 40 Ohm
  345. // 34_OHM (7) - 34 Ohm
  346. // SRE [0] - Slew Rate Field Reset: FAST
  347. // Slew rate control.
  348. // SLOW (0) - Slow Slew Rate
  349. // FAST (1) - Fast Slew Rate
  350. HW_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_WR(
  351. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_HYS_V(DISABLED) |
  352. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_PUS_V(100K_OHM_PU) |
  353. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_PUE_V(PULL) |
  354. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_PKE_V(ENABLED) |
  355. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_ODE_V(DISABLED) |
  356. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_SPEED_V(100MHZ) |
  357. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_DSE_V(40_OHM) |
  358. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_LBA_SRE_V(FAST));
  359. // Config gpio2.GPIO2_IO28 to pad EIM_EB0(K21)
  360. // TOUCH_INT_B
  361. // HW_IOMUXC_SW_MUX_CTL_PAD_EIM_EB0_WR(0x00000005);
  362. // HW_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_WR(0x0000B0B1);
  363. // Mux Register:
  364. // IOMUXC_SW_MUX_CTL_PAD_EIM_EB0(0x020E01C4)
  365. // SION [4] - Software Input On Field Reset: DISABLED
  366. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  367. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  368. // ENABLED (1) - Force input path of pad.
  369. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT0
  370. // Select iomux modes to be used for pad.
  371. // ALT0 (0) - Select instance: eim signal: EIM_EB0
  372. // ALT1 (1) - Select instance: ipu1 signal: IPU1_DISP1_DATA11
  373. // ALT2 (2) - Select instance: ipu1 signal: IPU1_CSI1_DATA11
  374. // ALT4 (4) - Select instance: ccm signal: CCM_PMIC_READY
  375. // ALT5 (5) - Select instance: gpio2 signal: GPIO2_IO28
  376. // ALT7 (7) - Select instance: src signal: SRC_BOOT_CFG27
  377. // ALT8 (8) - Select instance: epdc signal: EPDC_PWR_COM
  378. HW_IOMUXC_SW_MUX_CTL_PAD_EIM_EB0_WR(
  379. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_EB0_SION_V(DISABLED) |
  380. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_EB0_MUX_MODE_V(ALT5));
  381. // Pad Control Register:
  382. // IOMUXC_SW_PAD_CTL_PAD_EIM_EB0(0x020E0594)
  383. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  384. // DISABLED (0) - CMOS input
  385. // ENABLED (1) - Schmitt trigger input
  386. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  387. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  388. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  389. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  390. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  391. // PUE [13] - Pull / Keep Select Field Reset: PULL
  392. // KEEP (0) - Keeper Enabled
  393. // PULL (1) - Pull Enabled
  394. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  395. // DISABLED (0) - Pull/Keeper Disabled
  396. // ENABLED (1) - Pull/Keeper Enabled
  397. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  398. // Enables open drain of the pin.
  399. // DISABLED (0) - Output is CMOS.
  400. // ENABLED (1) - Output is Open Drain.
  401. // SPEED [7:6] - Speed Field Reset: 100MHZ
  402. // RESERVED0 (0) - Reserved
  403. // 50MHZ (1) - Low (50 MHz)
  404. // 100MHZ (2) - Medium (100 MHz)
  405. // 200MHZ (3) - Maximum (200 MHz)
  406. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  407. // HIZ (0) - HI-Z
  408. // 240_OHM (1) - 240 Ohm
  409. // 120_OHM (2) - 120 Ohm
  410. // 80_OHM (3) - 80 Ohm
  411. // 60_OHM (4) - 60 Ohm
  412. // 48_OHM (5) - 48 Ohm
  413. // 40_OHM (6) - 40 Ohm
  414. // 34_OHM (7) - 34 Ohm
  415. // SRE [0] - Slew Rate Field Reset: FAST
  416. // Slew rate control.
  417. // SLOW (0) - Slow Slew Rate
  418. // FAST (1) - Fast Slew Rate
  419. HW_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_WR(
  420. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_HYS_V(DISABLED) |
  421. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_PUS_V(100K_OHM_PU) |
  422. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_PUE_V(PULL) |
  423. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_PKE_V(ENABLED) |
  424. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_ODE_V(DISABLED) |
  425. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_SPEED_V(100MHZ) |
  426. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_DSE_V(40_OHM) |
  427. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB0_SRE_V(FAST));
  428. // Config gpio2.GPIO2_IO29 to pad EIM_EB1(K23)
  429. // COMPASS_INT
  430. // HW_IOMUXC_SW_MUX_CTL_PAD_EIM_EB1_WR(0x00000005);
  431. // HW_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_WR(0x0000B0B1);
  432. // Mux Register:
  433. // IOMUXC_SW_MUX_CTL_PAD_EIM_EB1(0x020E01C8)
  434. // SION [4] - Software Input On Field Reset: DISABLED
  435. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  436. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  437. // ENABLED (1) - Force input path of pad.
  438. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT0
  439. // Select iomux modes to be used for pad.
  440. // ALT0 (0) - Select instance: eim signal: EIM_EB1
  441. // ALT1 (1) - Select instance: ipu1 signal: IPU1_DISP1_DATA10
  442. // ALT2 (2) - Select instance: ipu1 signal: IPU1_CSI1_DATA10
  443. // ALT5 (5) - Select instance: gpio2 signal: GPIO2_IO29
  444. // ALT7 (7) - Select instance: src signal: SRC_BOOT_CFG28
  445. // ALT8 (8) - Select instance: epdc signal: EPDC_SDSHR
  446. HW_IOMUXC_SW_MUX_CTL_PAD_EIM_EB1_WR(
  447. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_EB1_SION_V(DISABLED) |
  448. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_EB1_MUX_MODE_V(ALT5));
  449. // Pad Control Register:
  450. // IOMUXC_SW_PAD_CTL_PAD_EIM_EB1(0x020E0598)
  451. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  452. // DISABLED (0) - CMOS input
  453. // ENABLED (1) - Schmitt trigger input
  454. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  455. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  456. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  457. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  458. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  459. // PUE [13] - Pull / Keep Select Field Reset: PULL
  460. // KEEP (0) - Keeper Enabled
  461. // PULL (1) - Pull Enabled
  462. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  463. // DISABLED (0) - Pull/Keeper Disabled
  464. // ENABLED (1) - Pull/Keeper Enabled
  465. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  466. // Enables open drain of the pin.
  467. // DISABLED (0) - Output is CMOS.
  468. // ENABLED (1) - Output is Open Drain.
  469. // SPEED [7:6] - Speed Field Reset: 100MHZ
  470. // RESERVED0 (0) - Reserved
  471. // 50MHZ (1) - Low (50 MHz)
  472. // 100MHZ (2) - Medium (100 MHz)
  473. // 200MHZ (3) - Maximum (200 MHz)
  474. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  475. // HIZ (0) - HI-Z
  476. // 240_OHM (1) - 240 Ohm
  477. // 120_OHM (2) - 120 Ohm
  478. // 80_OHM (3) - 80 Ohm
  479. // 60_OHM (4) - 60 Ohm
  480. // 48_OHM (5) - 48 Ohm
  481. // 40_OHM (6) - 40 Ohm
  482. // 34_OHM (7) - 34 Ohm
  483. // SRE [0] - Slew Rate Field Reset: FAST
  484. // Slew rate control.
  485. // SLOW (0) - Slow Slew Rate
  486. // FAST (1) - Fast Slew Rate
  487. HW_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_WR(
  488. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_HYS_V(DISABLED) |
  489. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_PUS_V(100K_OHM_PU) |
  490. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_PUE_V(PULL) |
  491. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_PKE_V(ENABLED) |
  492. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_ODE_V(DISABLED) |
  493. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_SPEED_V(100MHZ) |
  494. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_DSE_V(40_OHM) |
  495. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_EB1_SRE_V(FAST));
  496. }