gpio4_iomux_config.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * Copyright (c) 2012, Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  6. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  7. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  8. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  9. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  10. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  11. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  12. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  13. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  14. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  15. */
  16. // File: gpio4_iomux_config.c
  17. /* ------------------------------------------------------------------------------
  18. * <auto-generated>
  19. * This code was generated by a tool.
  20. * Runtime Version:3.4.0.0
  21. *
  22. * Changes to this file may cause incorrect behavior and will be lost if
  23. * the code is regenerated.
  24. * </auto-generated>
  25. * ------------------------------------------------------------------------------
  26. */
  27. #include "iomux_config.h"
  28. #include "registers/regsiomuxc.h"
  29. // Function to configure IOMUXC for gpio4 module.
  30. void gpio4_iomux_config(void)
  31. {
  32. // Config gpio4.GPIO4_IO05 to pad GPIO19(P5)
  33. // RGMII_INT_B
  34. // HW_IOMUXC_SW_MUX_CTL_PAD_GPIO19_WR(0x00000005);
  35. // HW_IOMUXC_SW_PAD_CTL_PAD_GPIO19_WR(0x0001B0B0);
  36. // Mux Register:
  37. // IOMUXC_SW_MUX_CTL_PAD_GPIO19(0x020E0220)
  38. // SION [4] - Software Input On Field Reset: DISABLED
  39. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  40. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  41. // ENABLED (1) - Force input path of pad.
  42. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  43. // Select iomux modes to be used for pad.
  44. // ALT0 (0) - Select instance: kpp signal: KEY_COL5
  45. // ALT1 (1) - Select instance: enet signal: ENET_1588_EVENT0_OUT
  46. // ALT2 (2) - Select instance: spdif signal: SPDIF_OUT
  47. // ALT3 (3) - Select instance: ccm signal: CCM_CLKO1
  48. // ALT4 (4) - Select instance: ecspi1 signal: ECSPI1_RDY
  49. // ALT5 (5) - Select instance: gpio4 signal: GPIO4_IO05
  50. // ALT6 (6) - Select instance: enet signal: ENET_TX_ER
  51. HW_IOMUXC_SW_MUX_CTL_PAD_GPIO19_WR(
  52. BF_IOMUXC_SW_MUX_CTL_PAD_GPIO19_SION_V(DISABLED) |
  53. BF_IOMUXC_SW_MUX_CTL_PAD_GPIO19_MUX_MODE_V(ALT5));
  54. // Pad Control Register:
  55. // IOMUXC_SW_PAD_CTL_PAD_GPIO19(0x020E05F0)
  56. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  57. // DISABLED (0) - CMOS input
  58. // ENABLED (1) - Schmitt trigger input
  59. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  60. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  61. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  62. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  63. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  64. // PUE [13] - Pull / Keep Select Field Reset: PULL
  65. // KEEP (0) - Keeper Enabled
  66. // PULL (1) - Pull Enabled
  67. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  68. // DISABLED (0) - Pull/Keeper Disabled
  69. // ENABLED (1) - Pull/Keeper Enabled
  70. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  71. // Enables open drain of the pin.
  72. // DISABLED (0) - Output is CMOS.
  73. // ENABLED (1) - Output is Open Drain.
  74. // SPEED [7:6] - Speed Field Reset: 100MHZ
  75. // RESERVED0 (0) - Reserved
  76. // 50MHZ (1) - Low (50 MHz)
  77. // 100MHZ (2) - Medium (100 MHz)
  78. // 200MHZ (3) - Maximum (200 MHz)
  79. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  80. // HIZ (0) - HI-Z
  81. // 240_OHM (1) - 240 Ohm
  82. // 120_OHM (2) - 120 Ohm
  83. // 80_OHM (3) - 80 Ohm
  84. // 60_OHM (4) - 60 Ohm
  85. // 48_OHM (5) - 48 Ohm
  86. // 40_OHM (6) - 40 Ohm
  87. // 34_OHM (7) - 34 Ohm
  88. // SRE [0] - Slew Rate Field Reset: SLOW
  89. // Slew rate control.
  90. // SLOW (0) - Slow Slew Rate
  91. // FAST (1) - Fast Slew Rate
  92. HW_IOMUXC_SW_PAD_CTL_PAD_GPIO19_WR(
  93. BF_IOMUXC_SW_PAD_CTL_PAD_GPIO19_HYS_V(ENABLED) |
  94. BF_IOMUXC_SW_PAD_CTL_PAD_GPIO19_PUS_V(100K_OHM_PU) |
  95. BF_IOMUXC_SW_PAD_CTL_PAD_GPIO19_PUE_V(PULL) |
  96. BF_IOMUXC_SW_PAD_CTL_PAD_GPIO19_PKE_V(ENABLED) |
  97. BF_IOMUXC_SW_PAD_CTL_PAD_GPIO19_ODE_V(DISABLED) |
  98. BF_IOMUXC_SW_PAD_CTL_PAD_GPIO19_SPEED_V(100MHZ) |
  99. BF_IOMUXC_SW_PAD_CTL_PAD_GPIO19_DSE_V(40_OHM) |
  100. BF_IOMUXC_SW_PAD_CTL_PAD_GPIO19_SRE_V(SLOW));
  101. // Config gpio4.GPIO4_IO09 to pad KEY_ROW1(U6)
  102. // MLB_INT_B
  103. // HW_IOMUXC_SW_MUX_CTL_PAD_KEY_ROW1_WR(0x00000005);
  104. // HW_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_WR(0x0001B0B0);
  105. // Mux Register:
  106. // IOMUXC_SW_MUX_CTL_PAD_KEY_ROW1(0x020E025C)
  107. // SION [4] - Software Input On Field Reset: DISABLED
  108. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  109. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  110. // ENABLED (1) - Force input path of pad.
  111. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  112. // Select iomux modes to be used for pad.
  113. // ALT0 (0) - Select instance: ecspi1 signal: ECSPI1_SS0
  114. // ALT1 (1) - Select instance: enet signal: ENET_COL
  115. // ALT2 (2) - Select instance: audmux signal: AUD5_RXD
  116. // ALT3 (3) - Select instance: kpp signal: KEY_ROW1
  117. // ALT4 (4) - Select instance: uart5 signal: UART5_RX_DATA
  118. // ALT5 (5) - Select instance: gpio4 signal: GPIO4_IO09
  119. // ALT6 (6) - Select instance: usdhc2 signal: SD2_VSELECT
  120. HW_IOMUXC_SW_MUX_CTL_PAD_KEY_ROW1_WR(
  121. BF_IOMUXC_SW_MUX_CTL_PAD_KEY_ROW1_SION_V(DISABLED) |
  122. BF_IOMUXC_SW_MUX_CTL_PAD_KEY_ROW1_MUX_MODE_V(ALT5));
  123. // Pad Control Register:
  124. // IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1(0x020E0644)
  125. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  126. // DISABLED (0) - CMOS input
  127. // ENABLED (1) - Schmitt trigger input
  128. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  129. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  130. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  131. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  132. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  133. // PUE [13] - Pull / Keep Select Field Reset: PULL
  134. // KEEP (0) - Keeper Enabled
  135. // PULL (1) - Pull Enabled
  136. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  137. // DISABLED (0) - Pull/Keeper Disabled
  138. // ENABLED (1) - Pull/Keeper Enabled
  139. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  140. // Enables open drain of the pin.
  141. // DISABLED (0) - Output is CMOS.
  142. // ENABLED (1) - Output is Open Drain.
  143. // SPEED [7:6] - Speed Field Reset: 100MHZ
  144. // RESERVED0 (0) - Reserved
  145. // 50MHZ (1) - Low (50 MHz)
  146. // 100MHZ (2) - Medium (100 MHz)
  147. // 200MHZ (3) - Maximum (200 MHz)
  148. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  149. // HIZ (0) - HI-Z
  150. // 240_OHM (1) - 240 Ohm
  151. // 120_OHM (2) - 120 Ohm
  152. // 80_OHM (3) - 80 Ohm
  153. // 60_OHM (4) - 60 Ohm
  154. // 48_OHM (5) - 48 Ohm
  155. // 40_OHM (6) - 40 Ohm
  156. // 34_OHM (7) - 34 Ohm
  157. // SRE [0] - Slew Rate Field Reset: SLOW
  158. // Slew rate control.
  159. // SLOW (0) - Slow Slew Rate
  160. // FAST (1) - Fast Slew Rate
  161. HW_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_WR(
  162. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_HYS_V(ENABLED) |
  163. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_PUS_V(100K_OHM_PU) |
  164. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_PUE_V(PULL) |
  165. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_PKE_V(ENABLED) |
  166. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_ODE_V(DISABLED) |
  167. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_SPEED_V(100MHZ) |
  168. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_DSE_V(40_OHM) |
  169. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW1_SRE_V(SLOW));
  170. }