gpio6_iomux_config.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * Copyright (c) 2012, Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  6. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  7. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  8. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  9. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  10. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  11. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  12. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  13. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  14. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  15. */
  16. // File: gpio6_iomux_config.c
  17. /* ------------------------------------------------------------------------------
  18. * <auto-generated>
  19. * This code was generated by a tool.
  20. * Runtime Version:3.4.0.0
  21. *
  22. * Changes to this file may cause incorrect behavior and will be lost if
  23. * the code is regenerated.
  24. * </auto-generated>
  25. * ------------------------------------------------------------------------------
  26. */
  27. #include "iomux_config.h"
  28. #include "registers/regsiomuxc.h"
  29. // Function to configure IOMUXC for gpio6 module.
  30. void gpio6_iomux_config(void)
  31. {
  32. // Config gpio6.GPIO6_IO15 to pad NAND_CS2_B(A17)
  33. // SDa_CD_B
  34. // HW_IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B_WR(0x00000005);
  35. // HW_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_WR(0x0001B0B0);
  36. // Mux Register:
  37. // IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B(0x020E027C)
  38. // SION [4] - Software Input On Field Reset: DISABLED
  39. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  40. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  41. // ENABLED (1) - Force input path of pad.
  42. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT5
  43. // Select iomux modes to be used for pad.
  44. // ALT0 (0) - Select instance: gpmi signal: NAND_CE2_B
  45. // ALT1 (1) - Select instance: ipu1 signal: IPU1_SISG0
  46. // ALT2 (2) - Select instance: esai signal: ESAI_TX0
  47. // ALT3 (3) - Select instance: eim signal: EIM_CRE
  48. // ALT4 (4) - Select instance: ccm signal: CCM_CLKO2
  49. // ALT5 (5) - Select instance: gpio6 signal: GPIO6_IO15
  50. HW_IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B_WR(
  51. BF_IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B_SION_V(DISABLED) |
  52. BF_IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B_MUX_MODE_V(ALT5));
  53. // Pad Control Register:
  54. // IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B(0x020E0664)
  55. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  56. // DISABLED (0) - CMOS input
  57. // ENABLED (1) - Schmitt trigger input
  58. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  59. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  60. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  61. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  62. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  63. // PUE [13] - Pull / Keep Select Field Reset: PULL
  64. // KEEP (0) - Keeper Enabled
  65. // PULL (1) - Pull Enabled
  66. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  67. // DISABLED (0) - Pull/Keeper Disabled
  68. // ENABLED (1) - Pull/Keeper Enabled
  69. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  70. // Enables open drain of the pin.
  71. // DISABLED (0) - Output is CMOS.
  72. // ENABLED (1) - Output is Open Drain.
  73. // SPEED [7:6] - Speed Field Reset: 100MHZ
  74. // RESERVED0 (0) - Reserved
  75. // 50MHZ (1) - Low (50 MHz)
  76. // 100MHZ (2) - Medium (100 MHz)
  77. // 200MHZ (3) - Maximum (200 MHz)
  78. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  79. // HIZ (0) - HI-Z
  80. // 240_OHM (1) - 240 Ohm
  81. // 120_OHM (2) - 120 Ohm
  82. // 80_OHM (3) - 80 Ohm
  83. // 60_OHM (4) - 60 Ohm
  84. // 48_OHM (5) - 48 Ohm
  85. // 40_OHM (6) - 40 Ohm
  86. // 34_OHM (7) - 34 Ohm
  87. // SRE [0] - Slew Rate Field Reset: SLOW
  88. // Slew rate control.
  89. // SLOW (0) - Slow Slew Rate
  90. // FAST (1) - Fast Slew Rate
  91. HW_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_WR(
  92. BF_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_HYS_V(ENABLED) |
  93. BF_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_PUS_V(100K_OHM_PU) |
  94. BF_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_PUE_V(PULL) |
  95. BF_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_PKE_V(ENABLED) |
  96. BF_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_ODE_V(DISABLED) |
  97. BF_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_SPEED_V(100MHZ) |
  98. BF_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_DSE_V(40_OHM) |
  99. BF_IOMUXC_SW_PAD_CTL_PAD_NAND_CS2_B_SRE_V(SLOW));
  100. // Config gpio6.GPIO6_IO31 to pad EIM_BCLK(N22)
  101. // ACCEL_INT1_B (or ACCEL_INT2_B pop option)
  102. // HW_IOMUXC_SW_MUX_CTL_PAD_EIM_BCLK_WR(0x00000005);
  103. // HW_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_WR(0x0000B0B1);
  104. // Mux Register:
  105. // IOMUXC_SW_MUX_CTL_PAD_EIM_BCLK(0x020E0138)
  106. // SION [4] - Software Input On Field Reset: DISABLED
  107. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  108. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  109. // ENABLED (1) - Force input path of pad.
  110. // MUX_MODE [3:0] - MUX Mode Select Field Reset: ALT0
  111. // Select iomux modes to be used for pad.
  112. // ALT0 (0) - Select instance: eim signal: EIM_BCLK
  113. // ALT1 (1) - Select instance: ipu1 signal: IPU1_DI1_PIN16
  114. // ALT5 (5) - Select instance: gpio6 signal: GPIO6_IO31
  115. // ALT8 (8) - Select instance: epdc signal: EPDC_SDCE9
  116. HW_IOMUXC_SW_MUX_CTL_PAD_EIM_BCLK_WR(
  117. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_BCLK_SION_V(DISABLED) |
  118. BF_IOMUXC_SW_MUX_CTL_PAD_EIM_BCLK_MUX_MODE_V(ALT5));
  119. // Pad Control Register:
  120. // IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK(0x020E0508)
  121. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  122. // DISABLED (0) - CMOS input
  123. // ENABLED (1) - Schmitt trigger input
  124. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  125. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  126. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  127. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  128. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  129. // PUE [13] - Pull / Keep Select Field Reset: PULL
  130. // KEEP (0) - Keeper Enabled
  131. // PULL (1) - Pull Enabled
  132. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  133. // DISABLED (0) - Pull/Keeper Disabled
  134. // ENABLED (1) - Pull/Keeper Enabled
  135. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  136. // Enables open drain of the pin.
  137. // DISABLED (0) - Output is CMOS.
  138. // ENABLED (1) - Output is Open Drain.
  139. // SPEED [7:6] - Speed Field Reset: 100MHZ
  140. // RESERVED0 (0) - Reserved
  141. // 50MHZ (1) - Low (50 MHz)
  142. // 100MHZ (2) - Medium (100 MHz)
  143. // 200MHZ (3) - Maximum (200 MHz)
  144. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  145. // HIZ (0) - HI-Z
  146. // 240_OHM (1) - 240 Ohm
  147. // 120_OHM (2) - 120 Ohm
  148. // 80_OHM (3) - 80 Ohm
  149. // 60_OHM (4) - 60 Ohm
  150. // 48_OHM (5) - 48 Ohm
  151. // 40_OHM (6) - 40 Ohm
  152. // 34_OHM (7) - 34 Ohm
  153. // SRE [0] - Slew Rate Field Reset: FAST
  154. // Slew rate control.
  155. // SLOW (0) - Slow Slew Rate
  156. // FAST (1) - Fast Slew Rate
  157. HW_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_WR(
  158. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_HYS_V(DISABLED) |
  159. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_PUS_V(100K_OHM_PU) |
  160. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_PUE_V(PULL) |
  161. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_PKE_V(ENABLED) |
  162. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_ODE_V(DISABLED) |
  163. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_SPEED_V(100MHZ) |
  164. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_DSE_V(40_OHM) |
  165. BF_IOMUXC_SW_PAD_CTL_PAD_EIM_BCLK_SRE_V(FAST));
  166. }