mmdc_iomux_config.c 404 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080
  1. /*
  2. * Copyright (c) 2012, Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  6. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  7. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  8. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  9. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  10. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  11. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  12. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  13. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  14. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  15. */
  16. // File: mmdc_iomux_config.c
  17. /* ------------------------------------------------------------------------------
  18. * <auto-generated>
  19. * This code was generated by a tool.
  20. * Runtime Version:3.4.0.0
  21. *
  22. * Changes to this file may cause incorrect behavior and will be lost if
  23. * the code is regenerated.
  24. * </auto-generated>
  25. * ------------------------------------------------------------------------------
  26. */
  27. #include "iomux_config.h"
  28. #include "registers/regsiomuxc.h"
  29. // Function to configure IOMUXC for mmdc module.
  30. void mmdc_iomux_config(void)
  31. {
  32. // Config mmdc.DRAM_ADDR00 to pad DRAM_ADDR00(AC14)
  33. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00_WR(0x00008000);
  34. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  35. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  36. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  37. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  38. // Pad Control Register:
  39. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00(0x020E0424)
  40. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  41. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  42. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  43. // register.
  44. // RESERVED0 (0) - Reserved
  45. // RESERVED1 (1) - Reserved
  46. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  47. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  48. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  49. // CMOS (0) - CMOS input mode.
  50. // DIFFERENTIAL (1) - Differential input mode.
  51. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  52. // DISABLED (0) - CMOS input
  53. // ENABLED (1) - Schmitt trigger input
  54. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  55. // NOTE: Read Only Field
  56. // The value of this field is fixed and cannot be changed.
  57. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  58. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  59. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  60. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  61. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  62. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  63. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  64. // register.
  65. // KEEP (0) - Keeper Enabled
  66. // PULL (1) - Pull Enabled
  67. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  68. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  69. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  70. // register.
  71. // DISABLED (0) - Pull/Keeper Disabled
  72. // ENABLED (1) - Pull/Keeper Enabled
  73. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  74. // DISABLED (0) - Disabled
  75. // 120_OHM (1) - 120 Ohm ODT
  76. // 60_OHM (2) - 60 Ohm ODT
  77. // 40_OHM (3) - 40 Ohm ODT
  78. // 30_OHM (4) - 30 Ohm ODT
  79. // RESERVED0 (5) - Reserved
  80. // 20_OHM (6) - 20 Ohm ODT
  81. // RESERVED1 (7) - Reserved
  82. // DSE [5:3] - Drive Strength Field Reset: HIZ
  83. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  84. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  85. // register.
  86. // HIZ (0) - HI-Z
  87. // 240_OHM (1) - 240 Ohm
  88. // 120_OHM (2) - 120 Ohm
  89. // 80_OHM (3) - 80 Ohm
  90. // 60_OHM (4) - 60 Ohm
  91. // 48_OHM (5) - 48 Ohm
  92. // 40_OHM (6) - 40 Ohm
  93. // 34_OHM (7) - 34 Ohm
  94. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00_WR(
  95. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00_DDR_INPUT_V(CMOS) |
  96. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00_HYS_V(DISABLED) |
  97. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00_ODT_V(DISABLED));
  98. // Pad Group Control Register:
  99. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  100. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  101. // HIZ (0) - HI-Z
  102. // 240_OHM (1) - 240 Ohm
  103. // 120_OHM (2) - 120 Ohm
  104. // 80_OHM (3) - 80 Ohm
  105. // 60_OHM (4) - 60 Ohm
  106. // 48_OHM (5) - 48 Ohm
  107. // 40_OHM (6) - 40 Ohm
  108. // 34_OHM (7) - 34 Ohm
  109. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  110. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  111. // Pad Group Control Register:
  112. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  113. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  114. // DISABLED (0) - Pull/Keeper Disabled
  115. // ENABLED (1) - Pull/Keeper Enabled
  116. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  117. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  118. // Pad Group Control Register:
  119. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  120. // PUE [13] - Pull / Keep Select Field Reset: PULL
  121. // KEEP (0) - Keeper Enabled
  122. // PULL (1) - Pull Enabled
  123. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  124. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  125. // Pad Group Control Register:
  126. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  127. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  128. // RESERVED0 (0) - Reserved
  129. // RESERVED1 (1) - Reserved
  130. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  131. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  132. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  133. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  134. // Config mmdc.DRAM_ADDR01 to pad DRAM_ADDR01(AB14)
  135. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01_WR(0x00008000);
  136. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  137. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  138. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  139. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  140. // Pad Control Register:
  141. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01(0x020E0428)
  142. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  143. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  144. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  145. // register.
  146. // RESERVED0 (0) - Reserved
  147. // RESERVED1 (1) - Reserved
  148. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  149. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  150. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  151. // CMOS (0) - CMOS input mode.
  152. // DIFFERENTIAL (1) - Differential input mode.
  153. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  154. // DISABLED (0) - CMOS input
  155. // ENABLED (1) - Schmitt trigger input
  156. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  157. // NOTE: Read Only Field
  158. // The value of this field is fixed and cannot be changed.
  159. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  160. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  161. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  162. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  163. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  164. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  165. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  166. // register.
  167. // KEEP (0) - Keeper Enabled
  168. // PULL (1) - Pull Enabled
  169. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  170. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  171. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  172. // register.
  173. // DISABLED (0) - Pull/Keeper Disabled
  174. // ENABLED (1) - Pull/Keeper Enabled
  175. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  176. // DISABLED (0) - Disabled
  177. // 120_OHM (1) - 120 Ohm ODT
  178. // 60_OHM (2) - 60 Ohm ODT
  179. // 40_OHM (3) - 40 Ohm ODT
  180. // 30_OHM (4) - 30 Ohm ODT
  181. // RESERVED0 (5) - Reserved
  182. // 20_OHM (6) - 20 Ohm ODT
  183. // RESERVED1 (7) - Reserved
  184. // DSE [5:3] - Drive Strength Field Reset: HIZ
  185. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  186. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  187. // register.
  188. // HIZ (0) - HI-Z
  189. // 240_OHM (1) - 240 Ohm
  190. // 120_OHM (2) - 120 Ohm
  191. // 80_OHM (3) - 80 Ohm
  192. // 60_OHM (4) - 60 Ohm
  193. // 48_OHM (5) - 48 Ohm
  194. // 40_OHM (6) - 40 Ohm
  195. // 34_OHM (7) - 34 Ohm
  196. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01_WR(
  197. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01_DDR_INPUT_V(CMOS) |
  198. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01_HYS_V(DISABLED) |
  199. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01_ODT_V(DISABLED));
  200. // Pad Group Control Register:
  201. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  202. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  203. // HIZ (0) - HI-Z
  204. // 240_OHM (1) - 240 Ohm
  205. // 120_OHM (2) - 120 Ohm
  206. // 80_OHM (3) - 80 Ohm
  207. // 60_OHM (4) - 60 Ohm
  208. // 48_OHM (5) - 48 Ohm
  209. // 40_OHM (6) - 40 Ohm
  210. // 34_OHM (7) - 34 Ohm
  211. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  212. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  213. // Pad Group Control Register:
  214. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  215. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  216. // DISABLED (0) - Pull/Keeper Disabled
  217. // ENABLED (1) - Pull/Keeper Enabled
  218. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  219. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  220. // Pad Group Control Register:
  221. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  222. // PUE [13] - Pull / Keep Select Field Reset: PULL
  223. // KEEP (0) - Keeper Enabled
  224. // PULL (1) - Pull Enabled
  225. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  226. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  227. // Pad Group Control Register:
  228. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  229. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  230. // RESERVED0 (0) - Reserved
  231. // RESERVED1 (1) - Reserved
  232. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  233. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  234. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  235. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  236. // Config mmdc.DRAM_ADDR02 to pad DRAM_ADDR02(AA14)
  237. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02_WR(0x00008000);
  238. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  239. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  240. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  241. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  242. // Pad Control Register:
  243. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02(0x020E0444)
  244. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  245. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  246. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  247. // register.
  248. // RESERVED0 (0) - Reserved
  249. // RESERVED1 (1) - Reserved
  250. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  251. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  252. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  253. // CMOS (0) - CMOS input mode.
  254. // DIFFERENTIAL (1) - Differential input mode.
  255. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  256. // DISABLED (0) - CMOS input
  257. // ENABLED (1) - Schmitt trigger input
  258. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  259. // NOTE: Read Only Field
  260. // The value of this field is fixed and cannot be changed.
  261. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  262. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  263. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  264. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  265. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  266. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  267. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  268. // register.
  269. // KEEP (0) - Keeper Enabled
  270. // PULL (1) - Pull Enabled
  271. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  272. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  273. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  274. // register.
  275. // DISABLED (0) - Pull/Keeper Disabled
  276. // ENABLED (1) - Pull/Keeper Enabled
  277. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  278. // DISABLED (0) - Disabled
  279. // 120_OHM (1) - 120 Ohm ODT
  280. // 60_OHM (2) - 60 Ohm ODT
  281. // 40_OHM (3) - 40 Ohm ODT
  282. // 30_OHM (4) - 30 Ohm ODT
  283. // RESERVED0 (5) - Reserved
  284. // 20_OHM (6) - 20 Ohm ODT
  285. // RESERVED1 (7) - Reserved
  286. // DSE [5:3] - Drive Strength Field Reset: HIZ
  287. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  288. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  289. // register.
  290. // HIZ (0) - HI-Z
  291. // 240_OHM (1) - 240 Ohm
  292. // 120_OHM (2) - 120 Ohm
  293. // 80_OHM (3) - 80 Ohm
  294. // 60_OHM (4) - 60 Ohm
  295. // 48_OHM (5) - 48 Ohm
  296. // 40_OHM (6) - 40 Ohm
  297. // 34_OHM (7) - 34 Ohm
  298. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02_WR(
  299. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02_DDR_INPUT_V(CMOS) |
  300. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02_HYS_V(DISABLED) |
  301. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02_ODT_V(DISABLED));
  302. // Pad Group Control Register:
  303. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  304. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  305. // HIZ (0) - HI-Z
  306. // 240_OHM (1) - 240 Ohm
  307. // 120_OHM (2) - 120 Ohm
  308. // 80_OHM (3) - 80 Ohm
  309. // 60_OHM (4) - 60 Ohm
  310. // 48_OHM (5) - 48 Ohm
  311. // 40_OHM (6) - 40 Ohm
  312. // 34_OHM (7) - 34 Ohm
  313. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  314. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  315. // Pad Group Control Register:
  316. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  317. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  318. // DISABLED (0) - Pull/Keeper Disabled
  319. // ENABLED (1) - Pull/Keeper Enabled
  320. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  321. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  322. // Pad Group Control Register:
  323. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  324. // PUE [13] - Pull / Keep Select Field Reset: PULL
  325. // KEEP (0) - Keeper Enabled
  326. // PULL (1) - Pull Enabled
  327. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  328. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  329. // Pad Group Control Register:
  330. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  331. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  332. // RESERVED0 (0) - Reserved
  333. // RESERVED1 (1) - Reserved
  334. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  335. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  336. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  337. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  338. // Config mmdc.DRAM_ADDR03 to pad DRAM_ADDR03(Y14)
  339. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03_WR(0x00008000);
  340. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  341. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  342. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  343. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  344. // Pad Control Register:
  345. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03(0x020E0448)
  346. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  347. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  348. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  349. // register.
  350. // RESERVED0 (0) - Reserved
  351. // RESERVED1 (1) - Reserved
  352. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  353. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  354. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  355. // CMOS (0) - CMOS input mode.
  356. // DIFFERENTIAL (1) - Differential input mode.
  357. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  358. // DISABLED (0) - CMOS input
  359. // ENABLED (1) - Schmitt trigger input
  360. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  361. // NOTE: Read Only Field
  362. // The value of this field is fixed and cannot be changed.
  363. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  364. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  365. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  366. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  367. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  368. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  369. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  370. // register.
  371. // KEEP (0) - Keeper Enabled
  372. // PULL (1) - Pull Enabled
  373. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  374. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  375. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  376. // register.
  377. // DISABLED (0) - Pull/Keeper Disabled
  378. // ENABLED (1) - Pull/Keeper Enabled
  379. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  380. // DISABLED (0) - Disabled
  381. // 120_OHM (1) - 120 Ohm ODT
  382. // 60_OHM (2) - 60 Ohm ODT
  383. // 40_OHM (3) - 40 Ohm ODT
  384. // 30_OHM (4) - 30 Ohm ODT
  385. // RESERVED0 (5) - Reserved
  386. // 20_OHM (6) - 20 Ohm ODT
  387. // RESERVED1 (7) - Reserved
  388. // DSE [5:3] - Drive Strength Field Reset: HIZ
  389. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  390. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  391. // register.
  392. // HIZ (0) - HI-Z
  393. // 240_OHM (1) - 240 Ohm
  394. // 120_OHM (2) - 120 Ohm
  395. // 80_OHM (3) - 80 Ohm
  396. // 60_OHM (4) - 60 Ohm
  397. // 48_OHM (5) - 48 Ohm
  398. // 40_OHM (6) - 40 Ohm
  399. // 34_OHM (7) - 34 Ohm
  400. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03_WR(
  401. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03_DDR_INPUT_V(CMOS) |
  402. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03_HYS_V(DISABLED) |
  403. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03_ODT_V(DISABLED));
  404. // Pad Group Control Register:
  405. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  406. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  407. // HIZ (0) - HI-Z
  408. // 240_OHM (1) - 240 Ohm
  409. // 120_OHM (2) - 120 Ohm
  410. // 80_OHM (3) - 80 Ohm
  411. // 60_OHM (4) - 60 Ohm
  412. // 48_OHM (5) - 48 Ohm
  413. // 40_OHM (6) - 40 Ohm
  414. // 34_OHM (7) - 34 Ohm
  415. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  416. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  417. // Pad Group Control Register:
  418. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  419. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  420. // DISABLED (0) - Pull/Keeper Disabled
  421. // ENABLED (1) - Pull/Keeper Enabled
  422. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  423. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  424. // Pad Group Control Register:
  425. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  426. // PUE [13] - Pull / Keep Select Field Reset: PULL
  427. // KEEP (0) - Keeper Enabled
  428. // PULL (1) - Pull Enabled
  429. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  430. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  431. // Pad Group Control Register:
  432. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  433. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  434. // RESERVED0 (0) - Reserved
  435. // RESERVED1 (1) - Reserved
  436. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  437. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  438. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  439. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  440. // Config mmdc.DRAM_ADDR04 to pad DRAM_ADDR04(W14)
  441. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04_WR(0x00008000);
  442. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  443. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  444. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  445. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  446. // Pad Control Register:
  447. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04(0x020E044C)
  448. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  449. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  450. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  451. // register.
  452. // RESERVED0 (0) - Reserved
  453. // RESERVED1 (1) - Reserved
  454. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  455. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  456. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  457. // CMOS (0) - CMOS input mode.
  458. // DIFFERENTIAL (1) - Differential input mode.
  459. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  460. // DISABLED (0) - CMOS input
  461. // ENABLED (1) - Schmitt trigger input
  462. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  463. // NOTE: Read Only Field
  464. // The value of this field is fixed and cannot be changed.
  465. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  466. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  467. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  468. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  469. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  470. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  471. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  472. // register.
  473. // KEEP (0) - Keeper Enabled
  474. // PULL (1) - Pull Enabled
  475. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  476. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  477. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  478. // register.
  479. // DISABLED (0) - Pull/Keeper Disabled
  480. // ENABLED (1) - Pull/Keeper Enabled
  481. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  482. // DISABLED (0) - Disabled
  483. // 120_OHM (1) - 120 Ohm ODT
  484. // 60_OHM (2) - 60 Ohm ODT
  485. // 40_OHM (3) - 40 Ohm ODT
  486. // 30_OHM (4) - 30 Ohm ODT
  487. // RESERVED0 (5) - Reserved
  488. // 20_OHM (6) - 20 Ohm ODT
  489. // RESERVED1 (7) - Reserved
  490. // DSE [5:3] - Drive Strength Field Reset: HIZ
  491. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  492. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  493. // register.
  494. // HIZ (0) - HI-Z
  495. // 240_OHM (1) - 240 Ohm
  496. // 120_OHM (2) - 120 Ohm
  497. // 80_OHM (3) - 80 Ohm
  498. // 60_OHM (4) - 60 Ohm
  499. // 48_OHM (5) - 48 Ohm
  500. // 40_OHM (6) - 40 Ohm
  501. // 34_OHM (7) - 34 Ohm
  502. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04_WR(
  503. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04_DDR_INPUT_V(CMOS) |
  504. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04_HYS_V(DISABLED) |
  505. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04_ODT_V(DISABLED));
  506. // Pad Group Control Register:
  507. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  508. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  509. // HIZ (0) - HI-Z
  510. // 240_OHM (1) - 240 Ohm
  511. // 120_OHM (2) - 120 Ohm
  512. // 80_OHM (3) - 80 Ohm
  513. // 60_OHM (4) - 60 Ohm
  514. // 48_OHM (5) - 48 Ohm
  515. // 40_OHM (6) - 40 Ohm
  516. // 34_OHM (7) - 34 Ohm
  517. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  518. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  519. // Pad Group Control Register:
  520. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  521. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  522. // DISABLED (0) - Pull/Keeper Disabled
  523. // ENABLED (1) - Pull/Keeper Enabled
  524. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  525. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  526. // Pad Group Control Register:
  527. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  528. // PUE [13] - Pull / Keep Select Field Reset: PULL
  529. // KEEP (0) - Keeper Enabled
  530. // PULL (1) - Pull Enabled
  531. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  532. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  533. // Pad Group Control Register:
  534. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  535. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  536. // RESERVED0 (0) - Reserved
  537. // RESERVED1 (1) - Reserved
  538. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  539. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  540. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  541. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  542. // Config mmdc.DRAM_ADDR05 to pad DRAM_ADDR05(AE13)
  543. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05_WR(0x00008000);
  544. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  545. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  546. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  547. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  548. // Pad Control Register:
  549. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05(0x020E0450)
  550. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  551. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  552. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  553. // register.
  554. // RESERVED0 (0) - Reserved
  555. // RESERVED1 (1) - Reserved
  556. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  557. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  558. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  559. // CMOS (0) - CMOS input mode.
  560. // DIFFERENTIAL (1) - Differential input mode.
  561. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  562. // DISABLED (0) - CMOS input
  563. // ENABLED (1) - Schmitt trigger input
  564. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  565. // NOTE: Read Only Field
  566. // The value of this field is fixed and cannot be changed.
  567. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  568. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  569. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  570. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  571. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  572. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  573. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  574. // register.
  575. // KEEP (0) - Keeper Enabled
  576. // PULL (1) - Pull Enabled
  577. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  578. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  579. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  580. // register.
  581. // DISABLED (0) - Pull/Keeper Disabled
  582. // ENABLED (1) - Pull/Keeper Enabled
  583. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  584. // DISABLED (0) - Disabled
  585. // 120_OHM (1) - 120 Ohm ODT
  586. // 60_OHM (2) - 60 Ohm ODT
  587. // 40_OHM (3) - 40 Ohm ODT
  588. // 30_OHM (4) - 30 Ohm ODT
  589. // RESERVED0 (5) - Reserved
  590. // 20_OHM (6) - 20 Ohm ODT
  591. // RESERVED1 (7) - Reserved
  592. // DSE [5:3] - Drive Strength Field Reset: HIZ
  593. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  594. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  595. // register.
  596. // HIZ (0) - HI-Z
  597. // 240_OHM (1) - 240 Ohm
  598. // 120_OHM (2) - 120 Ohm
  599. // 80_OHM (3) - 80 Ohm
  600. // 60_OHM (4) - 60 Ohm
  601. // 48_OHM (5) - 48 Ohm
  602. // 40_OHM (6) - 40 Ohm
  603. // 34_OHM (7) - 34 Ohm
  604. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05_WR(
  605. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05_DDR_INPUT_V(CMOS) |
  606. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05_HYS_V(DISABLED) |
  607. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05_ODT_V(DISABLED));
  608. // Pad Group Control Register:
  609. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  610. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  611. // HIZ (0) - HI-Z
  612. // 240_OHM (1) - 240 Ohm
  613. // 120_OHM (2) - 120 Ohm
  614. // 80_OHM (3) - 80 Ohm
  615. // 60_OHM (4) - 60 Ohm
  616. // 48_OHM (5) - 48 Ohm
  617. // 40_OHM (6) - 40 Ohm
  618. // 34_OHM (7) - 34 Ohm
  619. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  620. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  621. // Pad Group Control Register:
  622. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  623. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  624. // DISABLED (0) - Pull/Keeper Disabled
  625. // ENABLED (1) - Pull/Keeper Enabled
  626. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  627. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  628. // Pad Group Control Register:
  629. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  630. // PUE [13] - Pull / Keep Select Field Reset: PULL
  631. // KEEP (0) - Keeper Enabled
  632. // PULL (1) - Pull Enabled
  633. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  634. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  635. // Pad Group Control Register:
  636. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  637. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  638. // RESERVED0 (0) - Reserved
  639. // RESERVED1 (1) - Reserved
  640. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  641. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  642. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  643. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  644. // Config mmdc.DRAM_ADDR06 to pad DRAM_ADDR06(AC13)
  645. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06_WR(0x00008000);
  646. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  647. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  648. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  649. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  650. // Pad Control Register:
  651. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06(0x020E0454)
  652. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  653. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  654. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  655. // register.
  656. // RESERVED0 (0) - Reserved
  657. // RESERVED1 (1) - Reserved
  658. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  659. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  660. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  661. // CMOS (0) - CMOS input mode.
  662. // DIFFERENTIAL (1) - Differential input mode.
  663. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  664. // DISABLED (0) - CMOS input
  665. // ENABLED (1) - Schmitt trigger input
  666. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  667. // NOTE: Read Only Field
  668. // The value of this field is fixed and cannot be changed.
  669. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  670. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  671. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  672. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  673. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  674. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  675. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  676. // register.
  677. // KEEP (0) - Keeper Enabled
  678. // PULL (1) - Pull Enabled
  679. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  680. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  681. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  682. // register.
  683. // DISABLED (0) - Pull/Keeper Disabled
  684. // ENABLED (1) - Pull/Keeper Enabled
  685. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  686. // DISABLED (0) - Disabled
  687. // 120_OHM (1) - 120 Ohm ODT
  688. // 60_OHM (2) - 60 Ohm ODT
  689. // 40_OHM (3) - 40 Ohm ODT
  690. // 30_OHM (4) - 30 Ohm ODT
  691. // RESERVED0 (5) - Reserved
  692. // 20_OHM (6) - 20 Ohm ODT
  693. // RESERVED1 (7) - Reserved
  694. // DSE [5:3] - Drive Strength Field Reset: HIZ
  695. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  696. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  697. // register.
  698. // HIZ (0) - HI-Z
  699. // 240_OHM (1) - 240 Ohm
  700. // 120_OHM (2) - 120 Ohm
  701. // 80_OHM (3) - 80 Ohm
  702. // 60_OHM (4) - 60 Ohm
  703. // 48_OHM (5) - 48 Ohm
  704. // 40_OHM (6) - 40 Ohm
  705. // 34_OHM (7) - 34 Ohm
  706. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06_WR(
  707. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06_DDR_INPUT_V(CMOS) |
  708. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06_HYS_V(DISABLED) |
  709. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06_ODT_V(DISABLED));
  710. // Pad Group Control Register:
  711. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  712. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  713. // HIZ (0) - HI-Z
  714. // 240_OHM (1) - 240 Ohm
  715. // 120_OHM (2) - 120 Ohm
  716. // 80_OHM (3) - 80 Ohm
  717. // 60_OHM (4) - 60 Ohm
  718. // 48_OHM (5) - 48 Ohm
  719. // 40_OHM (6) - 40 Ohm
  720. // 34_OHM (7) - 34 Ohm
  721. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  722. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  723. // Pad Group Control Register:
  724. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  725. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  726. // DISABLED (0) - Pull/Keeper Disabled
  727. // ENABLED (1) - Pull/Keeper Enabled
  728. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  729. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  730. // Pad Group Control Register:
  731. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  732. // PUE [13] - Pull / Keep Select Field Reset: PULL
  733. // KEEP (0) - Keeper Enabled
  734. // PULL (1) - Pull Enabled
  735. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  736. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  737. // Pad Group Control Register:
  738. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  739. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  740. // RESERVED0 (0) - Reserved
  741. // RESERVED1 (1) - Reserved
  742. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  743. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  744. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  745. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  746. // Config mmdc.DRAM_ADDR07 to pad DRAM_ADDR07(Y13)
  747. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07_WR(0x00008000);
  748. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  749. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  750. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  751. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  752. // Pad Control Register:
  753. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07(0x020E0458)
  754. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  755. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  756. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  757. // register.
  758. // RESERVED0 (0) - Reserved
  759. // RESERVED1 (1) - Reserved
  760. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  761. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  762. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  763. // CMOS (0) - CMOS input mode.
  764. // DIFFERENTIAL (1) - Differential input mode.
  765. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  766. // DISABLED (0) - CMOS input
  767. // ENABLED (1) - Schmitt trigger input
  768. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  769. // NOTE: Read Only Field
  770. // The value of this field is fixed and cannot be changed.
  771. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  772. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  773. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  774. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  775. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  776. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  777. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  778. // register.
  779. // KEEP (0) - Keeper Enabled
  780. // PULL (1) - Pull Enabled
  781. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  782. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  783. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  784. // register.
  785. // DISABLED (0) - Pull/Keeper Disabled
  786. // ENABLED (1) - Pull/Keeper Enabled
  787. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  788. // DISABLED (0) - Disabled
  789. // 120_OHM (1) - 120 Ohm ODT
  790. // 60_OHM (2) - 60 Ohm ODT
  791. // 40_OHM (3) - 40 Ohm ODT
  792. // 30_OHM (4) - 30 Ohm ODT
  793. // RESERVED0 (5) - Reserved
  794. // 20_OHM (6) - 20 Ohm ODT
  795. // RESERVED1 (7) - Reserved
  796. // DSE [5:3] - Drive Strength Field Reset: HIZ
  797. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  798. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  799. // register.
  800. // HIZ (0) - HI-Z
  801. // 240_OHM (1) - 240 Ohm
  802. // 120_OHM (2) - 120 Ohm
  803. // 80_OHM (3) - 80 Ohm
  804. // 60_OHM (4) - 60 Ohm
  805. // 48_OHM (5) - 48 Ohm
  806. // 40_OHM (6) - 40 Ohm
  807. // 34_OHM (7) - 34 Ohm
  808. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07_WR(
  809. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07_DDR_INPUT_V(CMOS) |
  810. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07_HYS_V(DISABLED) |
  811. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07_ODT_V(DISABLED));
  812. // Pad Group Control Register:
  813. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  814. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  815. // HIZ (0) - HI-Z
  816. // 240_OHM (1) - 240 Ohm
  817. // 120_OHM (2) - 120 Ohm
  818. // 80_OHM (3) - 80 Ohm
  819. // 60_OHM (4) - 60 Ohm
  820. // 48_OHM (5) - 48 Ohm
  821. // 40_OHM (6) - 40 Ohm
  822. // 34_OHM (7) - 34 Ohm
  823. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  824. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  825. // Pad Group Control Register:
  826. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  827. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  828. // DISABLED (0) - Pull/Keeper Disabled
  829. // ENABLED (1) - Pull/Keeper Enabled
  830. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  831. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  832. // Pad Group Control Register:
  833. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  834. // PUE [13] - Pull / Keep Select Field Reset: PULL
  835. // KEEP (0) - Keeper Enabled
  836. // PULL (1) - Pull Enabled
  837. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  838. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  839. // Pad Group Control Register:
  840. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  841. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  842. // RESERVED0 (0) - Reserved
  843. // RESERVED1 (1) - Reserved
  844. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  845. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  846. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  847. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  848. // Config mmdc.DRAM_ADDR08 to pad DRAM_ADDR08(AB13)
  849. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08_WR(0x00008000);
  850. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  851. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  852. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  853. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  854. // Pad Control Register:
  855. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08(0x020E045C)
  856. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  857. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  858. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  859. // register.
  860. // RESERVED0 (0) - Reserved
  861. // RESERVED1 (1) - Reserved
  862. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  863. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  864. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  865. // CMOS (0) - CMOS input mode.
  866. // DIFFERENTIAL (1) - Differential input mode.
  867. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  868. // DISABLED (0) - CMOS input
  869. // ENABLED (1) - Schmitt trigger input
  870. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  871. // NOTE: Read Only Field
  872. // The value of this field is fixed and cannot be changed.
  873. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  874. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  875. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  876. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  877. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  878. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  879. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  880. // register.
  881. // KEEP (0) - Keeper Enabled
  882. // PULL (1) - Pull Enabled
  883. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  884. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  885. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  886. // register.
  887. // DISABLED (0) - Pull/Keeper Disabled
  888. // ENABLED (1) - Pull/Keeper Enabled
  889. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  890. // DISABLED (0) - Disabled
  891. // 120_OHM (1) - 120 Ohm ODT
  892. // 60_OHM (2) - 60 Ohm ODT
  893. // 40_OHM (3) - 40 Ohm ODT
  894. // 30_OHM (4) - 30 Ohm ODT
  895. // RESERVED0 (5) - Reserved
  896. // 20_OHM (6) - 20 Ohm ODT
  897. // RESERVED1 (7) - Reserved
  898. // DSE [5:3] - Drive Strength Field Reset: HIZ
  899. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  900. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  901. // register.
  902. // HIZ (0) - HI-Z
  903. // 240_OHM (1) - 240 Ohm
  904. // 120_OHM (2) - 120 Ohm
  905. // 80_OHM (3) - 80 Ohm
  906. // 60_OHM (4) - 60 Ohm
  907. // 48_OHM (5) - 48 Ohm
  908. // 40_OHM (6) - 40 Ohm
  909. // 34_OHM (7) - 34 Ohm
  910. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08_WR(
  911. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08_DDR_INPUT_V(CMOS) |
  912. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08_HYS_V(DISABLED) |
  913. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08_ODT_V(DISABLED));
  914. // Pad Group Control Register:
  915. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  916. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  917. // HIZ (0) - HI-Z
  918. // 240_OHM (1) - 240 Ohm
  919. // 120_OHM (2) - 120 Ohm
  920. // 80_OHM (3) - 80 Ohm
  921. // 60_OHM (4) - 60 Ohm
  922. // 48_OHM (5) - 48 Ohm
  923. // 40_OHM (6) - 40 Ohm
  924. // 34_OHM (7) - 34 Ohm
  925. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  926. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  927. // Pad Group Control Register:
  928. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  929. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  930. // DISABLED (0) - Pull/Keeper Disabled
  931. // ENABLED (1) - Pull/Keeper Enabled
  932. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  933. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  934. // Pad Group Control Register:
  935. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  936. // PUE [13] - Pull / Keep Select Field Reset: PULL
  937. // KEEP (0) - Keeper Enabled
  938. // PULL (1) - Pull Enabled
  939. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  940. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  941. // Pad Group Control Register:
  942. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  943. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  944. // RESERVED0 (0) - Reserved
  945. // RESERVED1 (1) - Reserved
  946. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  947. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  948. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  949. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  950. // Config mmdc.DRAM_ADDR09 to pad DRAM_ADDR09(AE12)
  951. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09_WR(0x00008000);
  952. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  953. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  954. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  955. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  956. // Pad Control Register:
  957. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09(0x020E0460)
  958. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  959. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  960. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  961. // register.
  962. // RESERVED0 (0) - Reserved
  963. // RESERVED1 (1) - Reserved
  964. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  965. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  966. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  967. // CMOS (0) - CMOS input mode.
  968. // DIFFERENTIAL (1) - Differential input mode.
  969. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  970. // DISABLED (0) - CMOS input
  971. // ENABLED (1) - Schmitt trigger input
  972. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  973. // NOTE: Read Only Field
  974. // The value of this field is fixed and cannot be changed.
  975. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  976. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  977. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  978. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  979. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  980. // KEEP (0) - Keeper Enabled
  981. // PULL (1) - Pull Enabled
  982. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  983. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  984. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  985. // register.
  986. // DISABLED (0) - Pull/Keeper Disabled
  987. // ENABLED (1) - Pull/Keeper Enabled
  988. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  989. // DISABLED (0) - Disabled
  990. // 120_OHM (1) - 120 Ohm ODT
  991. // 60_OHM (2) - 60 Ohm ODT
  992. // 40_OHM (3) - 40 Ohm ODT
  993. // 30_OHM (4) - 30 Ohm ODT
  994. // RESERVED0 (5) - Reserved
  995. // 20_OHM (6) - 20 Ohm ODT
  996. // RESERVED1 (7) - Reserved
  997. // DSE [5:3] - Drive Strength Field Reset: HIZ
  998. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  999. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  1000. // register.
  1001. // HIZ (0) - HI-Z
  1002. // 240_OHM (1) - 240 Ohm
  1003. // 120_OHM (2) - 120 Ohm
  1004. // 80_OHM (3) - 80 Ohm
  1005. // 60_OHM (4) - 60 Ohm
  1006. // 48_OHM (5) - 48 Ohm
  1007. // 40_OHM (6) - 40 Ohm
  1008. // 34_OHM (7) - 34 Ohm
  1009. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09_WR(
  1010. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09_DDR_INPUT_V(CMOS) |
  1011. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09_HYS_V(DISABLED) |
  1012. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09_PUE_V(KEEP) |
  1013. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09_ODT_V(DISABLED));
  1014. // Pad Group Control Register:
  1015. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  1016. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1017. // HIZ (0) - HI-Z
  1018. // 240_OHM (1) - 240 Ohm
  1019. // 120_OHM (2) - 120 Ohm
  1020. // 80_OHM (3) - 80 Ohm
  1021. // 60_OHM (4) - 60 Ohm
  1022. // 48_OHM (5) - 48 Ohm
  1023. // 40_OHM (6) - 40 Ohm
  1024. // 34_OHM (7) - 34 Ohm
  1025. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  1026. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  1027. // Pad Group Control Register:
  1028. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1029. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1030. // DISABLED (0) - Pull/Keeper Disabled
  1031. // ENABLED (1) - Pull/Keeper Enabled
  1032. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1033. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1034. // Pad Group Control Register:
  1035. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1036. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1037. // KEEP (0) - Keeper Enabled
  1038. // PULL (1) - Pull Enabled
  1039. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1040. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1041. // Pad Group Control Register:
  1042. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1043. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1044. // RESERVED0 (0) - Reserved
  1045. // RESERVED1 (1) - Reserved
  1046. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1047. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1048. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1049. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1050. // Config mmdc.DRAM_ADDR10 to pad DRAM_ADDR10(AA15)
  1051. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10_WR(0x00008000);
  1052. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  1053. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1054. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1055. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1056. // Pad Control Register:
  1057. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10(0x020E042C)
  1058. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  1059. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  1060. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  1061. // register.
  1062. // RESERVED0 (0) - Reserved
  1063. // RESERVED1 (1) - Reserved
  1064. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1065. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1066. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1067. // CMOS (0) - CMOS input mode.
  1068. // DIFFERENTIAL (1) - Differential input mode.
  1069. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1070. // DISABLED (0) - CMOS input
  1071. // ENABLED (1) - Schmitt trigger input
  1072. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  1073. // NOTE: Read Only Field
  1074. // The value of this field is fixed and cannot be changed.
  1075. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  1076. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  1077. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  1078. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  1079. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  1080. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  1081. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  1082. // register.
  1083. // KEEP (0) - Keeper Enabled
  1084. // PULL (1) - Pull Enabled
  1085. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  1086. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  1087. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  1088. // register.
  1089. // DISABLED (0) - Pull/Keeper Disabled
  1090. // ENABLED (1) - Pull/Keeper Enabled
  1091. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  1092. // DISABLED (0) - Disabled
  1093. // 120_OHM (1) - 120 Ohm ODT
  1094. // 60_OHM (2) - 60 Ohm ODT
  1095. // 40_OHM (3) - 40 Ohm ODT
  1096. // 30_OHM (4) - 30 Ohm ODT
  1097. // RESERVED0 (5) - Reserved
  1098. // 20_OHM (6) - 20 Ohm ODT
  1099. // RESERVED1 (7) - Reserved
  1100. // DSE [5:3] - Drive Strength Field Reset: HIZ
  1101. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  1102. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  1103. // register.
  1104. // HIZ (0) - HI-Z
  1105. // 240_OHM (1) - 240 Ohm
  1106. // 120_OHM (2) - 120 Ohm
  1107. // 80_OHM (3) - 80 Ohm
  1108. // 60_OHM (4) - 60 Ohm
  1109. // 48_OHM (5) - 48 Ohm
  1110. // 40_OHM (6) - 40 Ohm
  1111. // 34_OHM (7) - 34 Ohm
  1112. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10_WR(
  1113. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10_DDR_INPUT_V(CMOS) |
  1114. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10_HYS_V(DISABLED) |
  1115. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10_ODT_V(DISABLED));
  1116. // Pad Group Control Register:
  1117. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  1118. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1119. // HIZ (0) - HI-Z
  1120. // 240_OHM (1) - 240 Ohm
  1121. // 120_OHM (2) - 120 Ohm
  1122. // 80_OHM (3) - 80 Ohm
  1123. // 60_OHM (4) - 60 Ohm
  1124. // 48_OHM (5) - 48 Ohm
  1125. // 40_OHM (6) - 40 Ohm
  1126. // 34_OHM (7) - 34 Ohm
  1127. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  1128. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  1129. // Pad Group Control Register:
  1130. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1131. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1132. // DISABLED (0) - Pull/Keeper Disabled
  1133. // ENABLED (1) - Pull/Keeper Enabled
  1134. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1135. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1136. // Pad Group Control Register:
  1137. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1138. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1139. // KEEP (0) - Keeper Enabled
  1140. // PULL (1) - Pull Enabled
  1141. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1142. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1143. // Pad Group Control Register:
  1144. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1145. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1146. // RESERVED0 (0) - Reserved
  1147. // RESERVED1 (1) - Reserved
  1148. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1149. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1150. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1151. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1152. // Config mmdc.DRAM_ADDR11 to pad DRAM_ADDR11(AC12)
  1153. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11_WR(0x00008000);
  1154. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  1155. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1156. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1157. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1158. // Pad Control Register:
  1159. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11(0x020E0430)
  1160. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  1161. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  1162. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  1163. // register.
  1164. // RESERVED0 (0) - Reserved
  1165. // RESERVED1 (1) - Reserved
  1166. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1167. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1168. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1169. // CMOS (0) - CMOS input mode.
  1170. // DIFFERENTIAL (1) - Differential input mode.
  1171. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1172. // DISABLED (0) - CMOS input
  1173. // ENABLED (1) - Schmitt trigger input
  1174. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  1175. // NOTE: Read Only Field
  1176. // The value of this field is fixed and cannot be changed.
  1177. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  1178. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  1179. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  1180. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  1181. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  1182. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  1183. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  1184. // register.
  1185. // KEEP (0) - Keeper Enabled
  1186. // PULL (1) - Pull Enabled
  1187. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  1188. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  1189. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  1190. // register.
  1191. // DISABLED (0) - Pull/Keeper Disabled
  1192. // ENABLED (1) - Pull/Keeper Enabled
  1193. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  1194. // DISABLED (0) - Disabled
  1195. // 120_OHM (1) - 120 Ohm ODT
  1196. // 60_OHM (2) - 60 Ohm ODT
  1197. // 40_OHM (3) - 40 Ohm ODT
  1198. // 30_OHM (4) - 30 Ohm ODT
  1199. // RESERVED0 (5) - Reserved
  1200. // 20_OHM (6) - 20 Ohm ODT
  1201. // RESERVED1 (7) - Reserved
  1202. // DSE [5:3] - Drive Strength Field Reset: HIZ
  1203. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  1204. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  1205. // register.
  1206. // HIZ (0) - HI-Z
  1207. // 240_OHM (1) - 240 Ohm
  1208. // 120_OHM (2) - 120 Ohm
  1209. // 80_OHM (3) - 80 Ohm
  1210. // 60_OHM (4) - 60 Ohm
  1211. // 48_OHM (5) - 48 Ohm
  1212. // 40_OHM (6) - 40 Ohm
  1213. // 34_OHM (7) - 34 Ohm
  1214. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11_WR(
  1215. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11_DDR_INPUT_V(CMOS) |
  1216. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11_HYS_V(DISABLED) |
  1217. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11_ODT_V(DISABLED));
  1218. // Pad Group Control Register:
  1219. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  1220. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1221. // HIZ (0) - HI-Z
  1222. // 240_OHM (1) - 240 Ohm
  1223. // 120_OHM (2) - 120 Ohm
  1224. // 80_OHM (3) - 80 Ohm
  1225. // 60_OHM (4) - 60 Ohm
  1226. // 48_OHM (5) - 48 Ohm
  1227. // 40_OHM (6) - 40 Ohm
  1228. // 34_OHM (7) - 34 Ohm
  1229. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  1230. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  1231. // Pad Group Control Register:
  1232. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1233. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1234. // DISABLED (0) - Pull/Keeper Disabled
  1235. // ENABLED (1) - Pull/Keeper Enabled
  1236. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1237. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1238. // Pad Group Control Register:
  1239. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1240. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1241. // KEEP (0) - Keeper Enabled
  1242. // PULL (1) - Pull Enabled
  1243. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1244. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1245. // Pad Group Control Register:
  1246. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1247. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1248. // RESERVED0 (0) - Reserved
  1249. // RESERVED1 (1) - Reserved
  1250. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1251. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1252. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1253. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1254. // Config mmdc.DRAM_ADDR12 to pad DRAM_ADDR12(AD12)
  1255. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12_WR(0x00008000);
  1256. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  1257. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1258. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1259. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1260. // Pad Control Register:
  1261. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12(0x020E0434)
  1262. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  1263. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  1264. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  1265. // register.
  1266. // RESERVED0 (0) - Reserved
  1267. // RESERVED1 (1) - Reserved
  1268. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1269. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1270. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1271. // CMOS (0) - CMOS input mode.
  1272. // DIFFERENTIAL (1) - Differential input mode.
  1273. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1274. // DISABLED (0) - CMOS input
  1275. // ENABLED (1) - Schmitt trigger input
  1276. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  1277. // NOTE: Read Only Field
  1278. // The value of this field is fixed and cannot be changed.
  1279. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  1280. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  1281. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  1282. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  1283. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  1284. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  1285. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  1286. // register.
  1287. // KEEP (0) - Keeper Enabled
  1288. // PULL (1) - Pull Enabled
  1289. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  1290. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  1291. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  1292. // register.
  1293. // DISABLED (0) - Pull/Keeper Disabled
  1294. // ENABLED (1) - Pull/Keeper Enabled
  1295. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  1296. // DISABLED (0) - Disabled
  1297. // 120_OHM (1) - 120 Ohm ODT
  1298. // 60_OHM (2) - 60 Ohm ODT
  1299. // 40_OHM (3) - 40 Ohm ODT
  1300. // 30_OHM (4) - 30 Ohm ODT
  1301. // RESERVED0 (5) - Reserved
  1302. // 20_OHM (6) - 20 Ohm ODT
  1303. // RESERVED1 (7) - Reserved
  1304. // DSE [5:3] - Drive Strength Field Reset: HIZ
  1305. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  1306. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  1307. // register.
  1308. // HIZ (0) - HI-Z
  1309. // 240_OHM (1) - 240 Ohm
  1310. // 120_OHM (2) - 120 Ohm
  1311. // 80_OHM (3) - 80 Ohm
  1312. // 60_OHM (4) - 60 Ohm
  1313. // 48_OHM (5) - 48 Ohm
  1314. // 40_OHM (6) - 40 Ohm
  1315. // 34_OHM (7) - 34 Ohm
  1316. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12_WR(
  1317. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12_DDR_INPUT_V(CMOS) |
  1318. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12_HYS_V(DISABLED) |
  1319. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12_ODT_V(DISABLED));
  1320. // Pad Group Control Register:
  1321. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  1322. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1323. // HIZ (0) - HI-Z
  1324. // 240_OHM (1) - 240 Ohm
  1325. // 120_OHM (2) - 120 Ohm
  1326. // 80_OHM (3) - 80 Ohm
  1327. // 60_OHM (4) - 60 Ohm
  1328. // 48_OHM (5) - 48 Ohm
  1329. // 40_OHM (6) - 40 Ohm
  1330. // 34_OHM (7) - 34 Ohm
  1331. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  1332. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  1333. // Pad Group Control Register:
  1334. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1335. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1336. // DISABLED (0) - Pull/Keeper Disabled
  1337. // ENABLED (1) - Pull/Keeper Enabled
  1338. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1339. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1340. // Pad Group Control Register:
  1341. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1342. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1343. // KEEP (0) - Keeper Enabled
  1344. // PULL (1) - Pull Enabled
  1345. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1346. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1347. // Pad Group Control Register:
  1348. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1349. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1350. // RESERVED0 (0) - Reserved
  1351. // RESERVED1 (1) - Reserved
  1352. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1353. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1354. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1355. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1356. // Config mmdc.DRAM_ADDR13 to pad DRAM_ADDR13(AC17)
  1357. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13_WR(0x00008000);
  1358. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  1359. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1360. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1361. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1362. // Pad Control Register:
  1363. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13(0x020E0438)
  1364. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  1365. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  1366. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  1367. // register.
  1368. // RESERVED0 (0) - Reserved
  1369. // RESERVED1 (1) - Reserved
  1370. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1371. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1372. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1373. // CMOS (0) - CMOS input mode.
  1374. // DIFFERENTIAL (1) - Differential input mode.
  1375. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1376. // DISABLED (0) - CMOS input
  1377. // ENABLED (1) - Schmitt trigger input
  1378. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  1379. // NOTE: Read Only Field
  1380. // The value of this field is fixed and cannot be changed.
  1381. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  1382. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  1383. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  1384. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  1385. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  1386. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  1387. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  1388. // register.
  1389. // KEEP (0) - Keeper Enabled
  1390. // PULL (1) - Pull Enabled
  1391. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  1392. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  1393. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  1394. // register.
  1395. // DISABLED (0) - Pull/Keeper Disabled
  1396. // ENABLED (1) - Pull/Keeper Enabled
  1397. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  1398. // DISABLED (0) - Disabled
  1399. // 120_OHM (1) - 120 Ohm ODT
  1400. // 60_OHM (2) - 60 Ohm ODT
  1401. // 40_OHM (3) - 40 Ohm ODT
  1402. // 30_OHM (4) - 30 Ohm ODT
  1403. // RESERVED0 (5) - Reserved
  1404. // 20_OHM (6) - 20 Ohm ODT
  1405. // RESERVED1 (7) - Reserved
  1406. // DSE [5:3] - Drive Strength Field Reset: HIZ
  1407. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  1408. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  1409. // register.
  1410. // HIZ (0) - HI-Z
  1411. // 240_OHM (1) - 240 Ohm
  1412. // 120_OHM (2) - 120 Ohm
  1413. // 80_OHM (3) - 80 Ohm
  1414. // 60_OHM (4) - 60 Ohm
  1415. // 48_OHM (5) - 48 Ohm
  1416. // 40_OHM (6) - 40 Ohm
  1417. // 34_OHM (7) - 34 Ohm
  1418. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13_WR(
  1419. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13_DDR_INPUT_V(CMOS) |
  1420. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13_HYS_V(DISABLED) |
  1421. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13_ODT_V(DISABLED));
  1422. // Pad Group Control Register:
  1423. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  1424. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1425. // HIZ (0) - HI-Z
  1426. // 240_OHM (1) - 240 Ohm
  1427. // 120_OHM (2) - 120 Ohm
  1428. // 80_OHM (3) - 80 Ohm
  1429. // 60_OHM (4) - 60 Ohm
  1430. // 48_OHM (5) - 48 Ohm
  1431. // 40_OHM (6) - 40 Ohm
  1432. // 34_OHM (7) - 34 Ohm
  1433. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  1434. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  1435. // Pad Group Control Register:
  1436. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1437. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1438. // DISABLED (0) - Pull/Keeper Disabled
  1439. // ENABLED (1) - Pull/Keeper Enabled
  1440. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1441. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1442. // Pad Group Control Register:
  1443. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1444. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1445. // KEEP (0) - Keeper Enabled
  1446. // PULL (1) - Pull Enabled
  1447. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1448. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1449. // Pad Group Control Register:
  1450. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1451. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1452. // RESERVED0 (0) - Reserved
  1453. // RESERVED1 (1) - Reserved
  1454. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1455. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1456. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1457. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1458. // Config mmdc.DRAM_ADDR14 to pad DRAM_ADDR14(AA12)
  1459. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14_WR(0x00008000);
  1460. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  1461. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1462. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1463. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1464. // Pad Control Register:
  1465. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14(0x020E043C)
  1466. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  1467. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  1468. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  1469. // register.
  1470. // RESERVED0 (0) - Reserved
  1471. // RESERVED1 (1) - Reserved
  1472. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1473. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1474. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1475. // CMOS (0) - CMOS input mode.
  1476. // DIFFERENTIAL (1) - Differential input mode.
  1477. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1478. // DISABLED (0) - CMOS input
  1479. // ENABLED (1) - Schmitt trigger input
  1480. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  1481. // NOTE: Read Only Field
  1482. // The value of this field is fixed and cannot be changed.
  1483. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  1484. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  1485. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  1486. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  1487. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  1488. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  1489. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  1490. // register.
  1491. // KEEP (0) - Keeper Enabled
  1492. // PULL (1) - Pull Enabled
  1493. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  1494. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  1495. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  1496. // register.
  1497. // DISABLED (0) - Pull/Keeper Disabled
  1498. // ENABLED (1) - Pull/Keeper Enabled
  1499. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  1500. // DISABLED (0) - Disabled
  1501. // 120_OHM (1) - 120 Ohm ODT
  1502. // 60_OHM (2) - 60 Ohm ODT
  1503. // 40_OHM (3) - 40 Ohm ODT
  1504. // 30_OHM (4) - 30 Ohm ODT
  1505. // RESERVED0 (5) - Reserved
  1506. // 20_OHM (6) - 20 Ohm ODT
  1507. // RESERVED1 (7) - Reserved
  1508. // DSE [5:3] - Drive Strength Field Reset: HIZ
  1509. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  1510. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  1511. // register.
  1512. // HIZ (0) - HI-Z
  1513. // 240_OHM (1) - 240 Ohm
  1514. // 120_OHM (2) - 120 Ohm
  1515. // 80_OHM (3) - 80 Ohm
  1516. // 60_OHM (4) - 60 Ohm
  1517. // 48_OHM (5) - 48 Ohm
  1518. // 40_OHM (6) - 40 Ohm
  1519. // 34_OHM (7) - 34 Ohm
  1520. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14_WR(
  1521. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14_DDR_INPUT_V(CMOS) |
  1522. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14_HYS_V(DISABLED) |
  1523. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14_ODT_V(DISABLED));
  1524. // Pad Group Control Register:
  1525. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  1526. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1527. // HIZ (0) - HI-Z
  1528. // 240_OHM (1) - 240 Ohm
  1529. // 120_OHM (2) - 120 Ohm
  1530. // 80_OHM (3) - 80 Ohm
  1531. // 60_OHM (4) - 60 Ohm
  1532. // 48_OHM (5) - 48 Ohm
  1533. // 40_OHM (6) - 40 Ohm
  1534. // 34_OHM (7) - 34 Ohm
  1535. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  1536. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  1537. // Pad Group Control Register:
  1538. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1539. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1540. // DISABLED (0) - Pull/Keeper Disabled
  1541. // ENABLED (1) - Pull/Keeper Enabled
  1542. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1543. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1544. // Pad Group Control Register:
  1545. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1546. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1547. // KEEP (0) - Keeper Enabled
  1548. // PULL (1) - Pull Enabled
  1549. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1550. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1551. // Pad Group Control Register:
  1552. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1553. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1554. // RESERVED0 (0) - Reserved
  1555. // RESERVED1 (1) - Reserved
  1556. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1557. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1558. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1559. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1560. // Config mmdc.DRAM_ADDR15 to pad DRAM_ADDR15(Y12)
  1561. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15_WR(0x00008000);
  1562. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  1563. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1564. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1565. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1566. // Pad Control Register:
  1567. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15(0x020E0440)
  1568. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  1569. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  1570. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  1571. // register.
  1572. // RESERVED0 (0) - Reserved
  1573. // RESERVED1 (1) - Reserved
  1574. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1575. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1576. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1577. // CMOS (0) - CMOS input mode.
  1578. // DIFFERENTIAL (1) - Differential input mode.
  1579. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1580. // DISABLED (0) - CMOS input
  1581. // ENABLED (1) - Schmitt trigger input
  1582. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  1583. // NOTE: Read Only Field
  1584. // The value of this field is fixed and cannot be changed.
  1585. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  1586. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  1587. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  1588. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  1589. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  1590. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  1591. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  1592. // register.
  1593. // KEEP (0) - Keeper Enabled
  1594. // PULL (1) - Pull Enabled
  1595. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  1596. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  1597. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  1598. // register.
  1599. // DISABLED (0) - Pull/Keeper Disabled
  1600. // ENABLED (1) - Pull/Keeper Enabled
  1601. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  1602. // DISABLED (0) - Disabled
  1603. // 120_OHM (1) - 120 Ohm ODT
  1604. // 60_OHM (2) - 60 Ohm ODT
  1605. // 40_OHM (3) - 40 Ohm ODT
  1606. // 30_OHM (4) - 30 Ohm ODT
  1607. // RESERVED0 (5) - Reserved
  1608. // 20_OHM (6) - 20 Ohm ODT
  1609. // RESERVED1 (7) - Reserved
  1610. // DSE [5:3] - Drive Strength Field Reset: HIZ
  1611. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  1612. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  1613. // register.
  1614. // HIZ (0) - HI-Z
  1615. // 240_OHM (1) - 240 Ohm
  1616. // 120_OHM (2) - 120 Ohm
  1617. // 80_OHM (3) - 80 Ohm
  1618. // 60_OHM (4) - 60 Ohm
  1619. // 48_OHM (5) - 48 Ohm
  1620. // 40_OHM (6) - 40 Ohm
  1621. // 34_OHM (7) - 34 Ohm
  1622. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15_WR(
  1623. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15_DDR_INPUT_V(CMOS) |
  1624. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15_HYS_V(DISABLED) |
  1625. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15_ODT_V(DISABLED));
  1626. // Pad Group Control Register:
  1627. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  1628. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1629. // HIZ (0) - HI-Z
  1630. // 240_OHM (1) - 240 Ohm
  1631. // 120_OHM (2) - 120 Ohm
  1632. // 80_OHM (3) - 80 Ohm
  1633. // 60_OHM (4) - 60 Ohm
  1634. // 48_OHM (5) - 48 Ohm
  1635. // 40_OHM (6) - 40 Ohm
  1636. // 34_OHM (7) - 34 Ohm
  1637. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  1638. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  1639. // Pad Group Control Register:
  1640. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1641. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1642. // DISABLED (0) - Pull/Keeper Disabled
  1643. // ENABLED (1) - Pull/Keeper Enabled
  1644. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1645. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1646. // Pad Group Control Register:
  1647. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1648. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1649. // KEEP (0) - Keeper Enabled
  1650. // PULL (1) - Pull Enabled
  1651. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1652. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1653. // Pad Group Control Register:
  1654. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1655. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1656. // RESERVED0 (0) - Reserved
  1657. // RESERVED1 (1) - Reserved
  1658. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1659. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1660. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1661. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1662. // Config mmdc.DRAM_CAS to pad DRAM_CAS(AE16)
  1663. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS_WR(0x00008030);
  1664. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1665. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1666. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1667. // Pad Control Register:
  1668. // IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS(0x020E0464)
  1669. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  1670. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  1671. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  1672. // register.
  1673. // RESERVED0 (0) - Reserved
  1674. // RESERVED1 (1) - Reserved
  1675. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1676. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1677. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1678. // CMOS (0) - CMOS input mode.
  1679. // DIFFERENTIAL (1) - Differential input mode.
  1680. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1681. // DISABLED (0) - CMOS input
  1682. // ENABLED (1) - Schmitt trigger input
  1683. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  1684. // NOTE: Read Only Field
  1685. // The value of this field is fixed and cannot be changed.
  1686. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  1687. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  1688. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  1689. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  1690. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  1691. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  1692. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  1693. // register.
  1694. // KEEP (0) - Keeper Enabled
  1695. // PULL (1) - Pull Enabled
  1696. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  1697. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  1698. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  1699. // register.
  1700. // DISABLED (0) - Pull/Keeper Disabled
  1701. // ENABLED (1) - Pull/Keeper Enabled
  1702. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  1703. // DISABLED (0) - Disabled
  1704. // 120_OHM (1) - 120 Ohm ODT
  1705. // 60_OHM (2) - 60 Ohm ODT
  1706. // 40_OHM (3) - 40 Ohm ODT
  1707. // 30_OHM (4) - 30 Ohm ODT
  1708. // RESERVED0 (5) - Reserved
  1709. // 20_OHM (6) - 20 Ohm ODT
  1710. // RESERVED1 (7) - Reserved
  1711. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1712. // HIZ (0) - HI-Z
  1713. // 240_OHM (1) - 240 Ohm
  1714. // 120_OHM (2) - 120 Ohm
  1715. // 80_OHM (3) - 80 Ohm
  1716. // 60_OHM (4) - 60 Ohm
  1717. // 48_OHM (5) - 48 Ohm
  1718. // 40_OHM (6) - 40 Ohm
  1719. // 34_OHM (7) - 34 Ohm
  1720. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS_WR(
  1721. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS_DDR_INPUT_V(CMOS) |
  1722. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS_HYS_V(DISABLED) |
  1723. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS_ODT_V(DISABLED) |
  1724. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS_DSE_V(40_OHM));
  1725. // Pad Group Control Register:
  1726. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1727. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1728. // DISABLED (0) - Pull/Keeper Disabled
  1729. // ENABLED (1) - Pull/Keeper Enabled
  1730. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1731. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1732. // Pad Group Control Register:
  1733. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1734. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1735. // KEEP (0) - Keeper Enabled
  1736. // PULL (1) - Pull Enabled
  1737. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1738. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1739. // Pad Group Control Register:
  1740. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1741. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1742. // RESERVED0 (0) - Reserved
  1743. // RESERVED1 (1) - Reserved
  1744. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1745. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1746. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1747. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1748. // Config mmdc.DRAM_CS0 to pad DRAM_CS0(Y16)
  1749. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS0_WR(0x00008000);
  1750. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1751. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1752. // HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(0x00000030);
  1753. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1754. // Pad Control Register:
  1755. // IOMUXC_SW_PAD_CTL_PAD_DRAM_CS0(0x020E0468)
  1756. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  1757. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  1758. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  1759. // register.
  1760. // RESERVED0 (0) - Reserved
  1761. // RESERVED1 (1) - Reserved
  1762. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1763. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1764. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1765. // CMOS (0) - CMOS input mode.
  1766. // DIFFERENTIAL (1) - Differential input mode.
  1767. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1768. // DISABLED (0) - CMOS input
  1769. // ENABLED (1) - Schmitt trigger input
  1770. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  1771. // NOTE: Read Only Field
  1772. // The value of this field is fixed and cannot be changed.
  1773. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  1774. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  1775. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  1776. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  1777. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  1778. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  1779. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  1780. // register.
  1781. // KEEP (0) - Keeper Enabled
  1782. // PULL (1) - Pull Enabled
  1783. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  1784. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  1785. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  1786. // register.
  1787. // DISABLED (0) - Pull/Keeper Disabled
  1788. // ENABLED (1) - Pull/Keeper Enabled
  1789. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  1790. // DISABLED (0) - Disabled
  1791. // 120_OHM (1) - 120 Ohm ODT
  1792. // 60_OHM (2) - 60 Ohm ODT
  1793. // 40_OHM (3) - 40 Ohm ODT
  1794. // 30_OHM (4) - 30 Ohm ODT
  1795. // RESERVED0 (5) - Reserved
  1796. // 20_OHM (6) - 20 Ohm ODT
  1797. // RESERVED1 (7) - Reserved
  1798. // DSE [5:3] - Drive Strength Field Reset: HIZ
  1799. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS register.
  1800. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS
  1801. // register.
  1802. // HIZ (0) - HI-Z
  1803. // 240_OHM (1) - 240 Ohm
  1804. // 120_OHM (2) - 120 Ohm
  1805. // 80_OHM (3) - 80 Ohm
  1806. // 60_OHM (4) - 60 Ohm
  1807. // 48_OHM (5) - 48 Ohm
  1808. // 40_OHM (6) - 40 Ohm
  1809. // 34_OHM (7) - 34 Ohm
  1810. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS0_WR(
  1811. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS0_DDR_INPUT_V(CMOS) |
  1812. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS0_HYS_V(DISABLED) |
  1813. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS0_ODT_V(DISABLED));
  1814. // Pad Group Control Register:
  1815. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1816. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1817. // DISABLED (0) - Pull/Keeper Disabled
  1818. // ENABLED (1) - Pull/Keeper Enabled
  1819. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1820. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1821. // Pad Group Control Register:
  1822. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1823. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1824. // KEEP (0) - Keeper Enabled
  1825. // PULL (1) - Pull Enabled
  1826. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1827. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1828. // Pad Group Control Register:
  1829. // IOMUXC_SW_PAD_CTL_GRP_CTLDS(0x020E076C)
  1830. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1831. // HIZ (0) - HI-Z
  1832. // 240_OHM (1) - 240 Ohm
  1833. // 120_OHM (2) - 120 Ohm
  1834. // 80_OHM (3) - 80 Ohm
  1835. // 60_OHM (4) - 60 Ohm
  1836. // 48_OHM (5) - 48 Ohm
  1837. // 40_OHM (6) - 40 Ohm
  1838. // 34_OHM (7) - 34 Ohm
  1839. HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(
  1840. BF_IOMUXC_SW_PAD_CTL_GRP_CTLDS_DSE_V(40_OHM));
  1841. // Pad Group Control Register:
  1842. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1843. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1844. // RESERVED0 (0) - Reserved
  1845. // RESERVED1 (1) - Reserved
  1846. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1847. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1848. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1849. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1850. // Config mmdc.DRAM_CS1 to pad DRAM_CS1(AD17)
  1851. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS1_WR(0x00008000);
  1852. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1853. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1854. // HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(0x00000030);
  1855. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1856. // Pad Control Register:
  1857. // IOMUXC_SW_PAD_CTL_PAD_DRAM_CS1(0x020E046C)
  1858. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  1859. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  1860. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  1861. // register.
  1862. // RESERVED0 (0) - Reserved
  1863. // RESERVED1 (1) - Reserved
  1864. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1865. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1866. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1867. // CMOS (0) - CMOS input mode.
  1868. // DIFFERENTIAL (1) - Differential input mode.
  1869. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1870. // DISABLED (0) - CMOS input
  1871. // ENABLED (1) - Schmitt trigger input
  1872. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  1873. // NOTE: Read Only Field
  1874. // The value of this field is fixed and cannot be changed.
  1875. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  1876. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  1877. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  1878. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  1879. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  1880. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  1881. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  1882. // register.
  1883. // KEEP (0) - Keeper Enabled
  1884. // PULL (1) - Pull Enabled
  1885. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  1886. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  1887. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  1888. // register.
  1889. // DISABLED (0) - Pull/Keeper Disabled
  1890. // ENABLED (1) - Pull/Keeper Enabled
  1891. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  1892. // DISABLED (0) - Disabled
  1893. // 120_OHM (1) - 120 Ohm ODT
  1894. // 60_OHM (2) - 60 Ohm ODT
  1895. // 40_OHM (3) - 40 Ohm ODT
  1896. // 30_OHM (4) - 30 Ohm ODT
  1897. // RESERVED0 (5) - Reserved
  1898. // 20_OHM (6) - 20 Ohm ODT
  1899. // RESERVED1 (7) - Reserved
  1900. // DSE [5:3] - Drive Strength Field Reset: HIZ
  1901. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS register.
  1902. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS
  1903. // register.
  1904. // HIZ (0) - HI-Z
  1905. // 240_OHM (1) - 240 Ohm
  1906. // 120_OHM (2) - 120 Ohm
  1907. // 80_OHM (3) - 80 Ohm
  1908. // 60_OHM (4) - 60 Ohm
  1909. // 48_OHM (5) - 48 Ohm
  1910. // 40_OHM (6) - 40 Ohm
  1911. // 34_OHM (7) - 34 Ohm
  1912. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS1_WR(
  1913. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS1_DDR_INPUT_V(CMOS) |
  1914. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS1_HYS_V(DISABLED) |
  1915. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_CS1_ODT_V(DISABLED));
  1916. // Pad Group Control Register:
  1917. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1918. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1919. // DISABLED (0) - Pull/Keeper Disabled
  1920. // ENABLED (1) - Pull/Keeper Enabled
  1921. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1922. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1923. // Pad Group Control Register:
  1924. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1925. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1926. // KEEP (0) - Keeper Enabled
  1927. // PULL (1) - Pull Enabled
  1928. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1929. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1930. // Pad Group Control Register:
  1931. // IOMUXC_SW_PAD_CTL_GRP_CTLDS(0x020E076C)
  1932. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1933. // HIZ (0) - HI-Z
  1934. // 240_OHM (1) - 240 Ohm
  1935. // 120_OHM (2) - 120 Ohm
  1936. // 80_OHM (3) - 80 Ohm
  1937. // 60_OHM (4) - 60 Ohm
  1938. // 48_OHM (5) - 48 Ohm
  1939. // 40_OHM (6) - 40 Ohm
  1940. // 34_OHM (7) - 34 Ohm
  1941. HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(
  1942. BF_IOMUXC_SW_PAD_CTL_GRP_CTLDS_DSE_V(40_OHM));
  1943. // Pad Group Control Register:
  1944. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  1945. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  1946. // RESERVED0 (0) - Reserved
  1947. // RESERVED1 (1) - Reserved
  1948. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  1949. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  1950. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  1951. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  1952. // Config mmdc.DRAM_DATA00 to pad DRAM_DATA00(AD2)
  1953. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  1954. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  1955. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  1956. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  1957. // HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(0x00000030);
  1958. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  1959. // Pad Group Control Register:
  1960. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  1961. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  1962. // DISABLED (0) - Pull/Keeper Disabled
  1963. // ENABLED (1) - Pull/Keeper Enabled
  1964. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  1965. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  1966. // Pad Group Control Register:
  1967. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  1968. // PUE [13] - Pull / Keep Select Field Reset: PULL
  1969. // KEEP (0) - Keeper Enabled
  1970. // PULL (1) - Pull Enabled
  1971. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  1972. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  1973. // Pad Group Control Register:
  1974. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  1975. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  1976. // DISABLED (0) - CMOS input
  1977. // ENABLED (1) - Schmitt trigger input
  1978. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  1979. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  1980. // Pad Group Control Register:
  1981. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  1982. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  1983. // CMOS (0) - CMOS input mode.
  1984. // DIFFERENTIAL (1) - Differential input mode.
  1985. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  1986. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  1987. // Pad Group Control Register:
  1988. // IOMUXC_SW_PAD_CTL_GRP_B0DS(0x020E0764)
  1989. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  1990. // HIZ (0) - HI-Z
  1991. // 240_OHM (1) - 240 Ohm
  1992. // 120_OHM (2) - 120 Ohm
  1993. // 80_OHM (3) - 80 Ohm
  1994. // 60_OHM (4) - 60 Ohm
  1995. // 48_OHM (5) - 48 Ohm
  1996. // 40_OHM (6) - 40 Ohm
  1997. // 34_OHM (7) - 34 Ohm
  1998. HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(
  1999. BF_IOMUXC_SW_PAD_CTL_GRP_B0DS_DSE_V(40_OHM));
  2000. // Pad Group Control Register:
  2001. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2002. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2003. // RESERVED0 (0) - Reserved
  2004. // RESERVED1 (1) - Reserved
  2005. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2006. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2007. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2008. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2009. // Config mmdc.DRAM_DATA01 to pad DRAM_DATA01(AE2)
  2010. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2011. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2012. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2013. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2014. // HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(0x00000030);
  2015. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2016. // Pad Group Control Register:
  2017. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2018. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2019. // DISABLED (0) - Pull/Keeper Disabled
  2020. // ENABLED (1) - Pull/Keeper Enabled
  2021. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2022. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2023. // Pad Group Control Register:
  2024. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2025. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2026. // KEEP (0) - Keeper Enabled
  2027. // PULL (1) - Pull Enabled
  2028. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2029. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2030. // Pad Group Control Register:
  2031. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2032. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2033. // DISABLED (0) - CMOS input
  2034. // ENABLED (1) - Schmitt trigger input
  2035. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2036. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2037. // Pad Group Control Register:
  2038. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2039. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2040. // CMOS (0) - CMOS input mode.
  2041. // DIFFERENTIAL (1) - Differential input mode.
  2042. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2043. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2044. // Pad Group Control Register:
  2045. // IOMUXC_SW_PAD_CTL_GRP_B0DS(0x020E0764)
  2046. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2047. // HIZ (0) - HI-Z
  2048. // 240_OHM (1) - 240 Ohm
  2049. // 120_OHM (2) - 120 Ohm
  2050. // 80_OHM (3) - 80 Ohm
  2051. // 60_OHM (4) - 60 Ohm
  2052. // 48_OHM (5) - 48 Ohm
  2053. // 40_OHM (6) - 40 Ohm
  2054. // 34_OHM (7) - 34 Ohm
  2055. HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(
  2056. BF_IOMUXC_SW_PAD_CTL_GRP_B0DS_DSE_V(40_OHM));
  2057. // Pad Group Control Register:
  2058. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2059. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2060. // RESERVED0 (0) - Reserved
  2061. // RESERVED1 (1) - Reserved
  2062. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2063. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2064. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2065. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2066. // Config mmdc.DRAM_DATA02 to pad DRAM_DATA02(AC4)
  2067. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2068. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2069. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2070. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2071. // HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(0x00000030);
  2072. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2073. // Pad Group Control Register:
  2074. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2075. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2076. // DISABLED (0) - Pull/Keeper Disabled
  2077. // ENABLED (1) - Pull/Keeper Enabled
  2078. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2079. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2080. // Pad Group Control Register:
  2081. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2082. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2083. // KEEP (0) - Keeper Enabled
  2084. // PULL (1) - Pull Enabled
  2085. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2086. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2087. // Pad Group Control Register:
  2088. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2089. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2090. // DISABLED (0) - CMOS input
  2091. // ENABLED (1) - Schmitt trigger input
  2092. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2093. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2094. // Pad Group Control Register:
  2095. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2096. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2097. // CMOS (0) - CMOS input mode.
  2098. // DIFFERENTIAL (1) - Differential input mode.
  2099. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2100. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2101. // Pad Group Control Register:
  2102. // IOMUXC_SW_PAD_CTL_GRP_B0DS(0x020E0764)
  2103. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2104. // HIZ (0) - HI-Z
  2105. // 240_OHM (1) - 240 Ohm
  2106. // 120_OHM (2) - 120 Ohm
  2107. // 80_OHM (3) - 80 Ohm
  2108. // 60_OHM (4) - 60 Ohm
  2109. // 48_OHM (5) - 48 Ohm
  2110. // 40_OHM (6) - 40 Ohm
  2111. // 34_OHM (7) - 34 Ohm
  2112. HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(
  2113. BF_IOMUXC_SW_PAD_CTL_GRP_B0DS_DSE_V(40_OHM));
  2114. // Pad Group Control Register:
  2115. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2116. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2117. // RESERVED0 (0) - Reserved
  2118. // RESERVED1 (1) - Reserved
  2119. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2120. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2121. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2122. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2123. // Config mmdc.DRAM_DATA03 to pad DRAM_DATA03(AA5)
  2124. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2125. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2126. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2127. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2128. // HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(0x00000030);
  2129. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2130. // Pad Group Control Register:
  2131. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2132. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2133. // DISABLED (0) - Pull/Keeper Disabled
  2134. // ENABLED (1) - Pull/Keeper Enabled
  2135. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2136. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2137. // Pad Group Control Register:
  2138. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2139. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2140. // KEEP (0) - Keeper Enabled
  2141. // PULL (1) - Pull Enabled
  2142. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2143. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2144. // Pad Group Control Register:
  2145. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2146. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2147. // DISABLED (0) - CMOS input
  2148. // ENABLED (1) - Schmitt trigger input
  2149. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2150. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2151. // Pad Group Control Register:
  2152. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2153. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2154. // CMOS (0) - CMOS input mode.
  2155. // DIFFERENTIAL (1) - Differential input mode.
  2156. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2157. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2158. // Pad Group Control Register:
  2159. // IOMUXC_SW_PAD_CTL_GRP_B0DS(0x020E0764)
  2160. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2161. // HIZ (0) - HI-Z
  2162. // 240_OHM (1) - 240 Ohm
  2163. // 120_OHM (2) - 120 Ohm
  2164. // 80_OHM (3) - 80 Ohm
  2165. // 60_OHM (4) - 60 Ohm
  2166. // 48_OHM (5) - 48 Ohm
  2167. // 40_OHM (6) - 40 Ohm
  2168. // 34_OHM (7) - 34 Ohm
  2169. HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(
  2170. BF_IOMUXC_SW_PAD_CTL_GRP_B0DS_DSE_V(40_OHM));
  2171. // Pad Group Control Register:
  2172. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2173. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2174. // RESERVED0 (0) - Reserved
  2175. // RESERVED1 (1) - Reserved
  2176. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2177. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2178. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2179. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2180. // Config mmdc.DRAM_DATA04 to pad DRAM_DATA04(AC1)
  2181. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2182. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2183. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2184. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2185. // HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(0x00000030);
  2186. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2187. // Pad Group Control Register:
  2188. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2189. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2190. // DISABLED (0) - Pull/Keeper Disabled
  2191. // ENABLED (1) - Pull/Keeper Enabled
  2192. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2193. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2194. // Pad Group Control Register:
  2195. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2196. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2197. // KEEP (0) - Keeper Enabled
  2198. // PULL (1) - Pull Enabled
  2199. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2200. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2201. // Pad Group Control Register:
  2202. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2203. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2204. // DISABLED (0) - CMOS input
  2205. // ENABLED (1) - Schmitt trigger input
  2206. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2207. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2208. // Pad Group Control Register:
  2209. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2210. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2211. // CMOS (0) - CMOS input mode.
  2212. // DIFFERENTIAL (1) - Differential input mode.
  2213. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2214. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2215. // Pad Group Control Register:
  2216. // IOMUXC_SW_PAD_CTL_GRP_B0DS(0x020E0764)
  2217. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2218. // HIZ (0) - HI-Z
  2219. // 240_OHM (1) - 240 Ohm
  2220. // 120_OHM (2) - 120 Ohm
  2221. // 80_OHM (3) - 80 Ohm
  2222. // 60_OHM (4) - 60 Ohm
  2223. // 48_OHM (5) - 48 Ohm
  2224. // 40_OHM (6) - 40 Ohm
  2225. // 34_OHM (7) - 34 Ohm
  2226. HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(
  2227. BF_IOMUXC_SW_PAD_CTL_GRP_B0DS_DSE_V(40_OHM));
  2228. // Pad Group Control Register:
  2229. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2230. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2231. // RESERVED0 (0) - Reserved
  2232. // RESERVED1 (1) - Reserved
  2233. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2234. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2235. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2236. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2237. // Config mmdc.DRAM_DATA05 to pad DRAM_DATA05(AD1)
  2238. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2239. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2240. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2241. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2242. // HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(0x00000030);
  2243. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2244. // Pad Group Control Register:
  2245. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2246. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2247. // DISABLED (0) - Pull/Keeper Disabled
  2248. // ENABLED (1) - Pull/Keeper Enabled
  2249. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2250. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2251. // Pad Group Control Register:
  2252. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2253. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2254. // KEEP (0) - Keeper Enabled
  2255. // PULL (1) - Pull Enabled
  2256. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2257. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2258. // Pad Group Control Register:
  2259. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2260. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2261. // DISABLED (0) - CMOS input
  2262. // ENABLED (1) - Schmitt trigger input
  2263. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2264. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2265. // Pad Group Control Register:
  2266. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2267. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2268. // CMOS (0) - CMOS input mode.
  2269. // DIFFERENTIAL (1) - Differential input mode.
  2270. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2271. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2272. // Pad Group Control Register:
  2273. // IOMUXC_SW_PAD_CTL_GRP_B0DS(0x020E0764)
  2274. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2275. // HIZ (0) - HI-Z
  2276. // 240_OHM (1) - 240 Ohm
  2277. // 120_OHM (2) - 120 Ohm
  2278. // 80_OHM (3) - 80 Ohm
  2279. // 60_OHM (4) - 60 Ohm
  2280. // 48_OHM (5) - 48 Ohm
  2281. // 40_OHM (6) - 40 Ohm
  2282. // 34_OHM (7) - 34 Ohm
  2283. HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(
  2284. BF_IOMUXC_SW_PAD_CTL_GRP_B0DS_DSE_V(40_OHM));
  2285. // Pad Group Control Register:
  2286. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2287. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2288. // RESERVED0 (0) - Reserved
  2289. // RESERVED1 (1) - Reserved
  2290. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2291. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2292. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2293. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2294. // Config mmdc.DRAM_DATA06 to pad DRAM_DATA06(AB4)
  2295. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2296. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2297. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2298. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2299. // HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(0x00000030);
  2300. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2301. // Pad Group Control Register:
  2302. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2303. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2304. // DISABLED (0) - Pull/Keeper Disabled
  2305. // ENABLED (1) - Pull/Keeper Enabled
  2306. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2307. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2308. // Pad Group Control Register:
  2309. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2310. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2311. // KEEP (0) - Keeper Enabled
  2312. // PULL (1) - Pull Enabled
  2313. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2314. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2315. // Pad Group Control Register:
  2316. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2317. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2318. // DISABLED (0) - CMOS input
  2319. // ENABLED (1) - Schmitt trigger input
  2320. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2321. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2322. // Pad Group Control Register:
  2323. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2324. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2325. // CMOS (0) - CMOS input mode.
  2326. // DIFFERENTIAL (1) - Differential input mode.
  2327. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2328. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2329. // Pad Group Control Register:
  2330. // IOMUXC_SW_PAD_CTL_GRP_B0DS(0x020E0764)
  2331. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2332. // HIZ (0) - HI-Z
  2333. // 240_OHM (1) - 240 Ohm
  2334. // 120_OHM (2) - 120 Ohm
  2335. // 80_OHM (3) - 80 Ohm
  2336. // 60_OHM (4) - 60 Ohm
  2337. // 48_OHM (5) - 48 Ohm
  2338. // 40_OHM (6) - 40 Ohm
  2339. // 34_OHM (7) - 34 Ohm
  2340. HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(
  2341. BF_IOMUXC_SW_PAD_CTL_GRP_B0DS_DSE_V(40_OHM));
  2342. // Pad Group Control Register:
  2343. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2344. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2345. // RESERVED0 (0) - Reserved
  2346. // RESERVED1 (1) - Reserved
  2347. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2348. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2349. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2350. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2351. // Config mmdc.DRAM_DATA07 to pad DRAM_DATA07(AE4)
  2352. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2353. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2354. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2355. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2356. // HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(0x00000030);
  2357. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2358. // Pad Group Control Register:
  2359. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2360. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2361. // DISABLED (0) - Pull/Keeper Disabled
  2362. // ENABLED (1) - Pull/Keeper Enabled
  2363. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2364. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2365. // Pad Group Control Register:
  2366. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2367. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2368. // KEEP (0) - Keeper Enabled
  2369. // PULL (1) - Pull Enabled
  2370. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2371. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2372. // Pad Group Control Register:
  2373. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2374. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2375. // DISABLED (0) - CMOS input
  2376. // ENABLED (1) - Schmitt trigger input
  2377. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2378. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2379. // Pad Group Control Register:
  2380. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2381. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2382. // CMOS (0) - CMOS input mode.
  2383. // DIFFERENTIAL (1) - Differential input mode.
  2384. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2385. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2386. // Pad Group Control Register:
  2387. // IOMUXC_SW_PAD_CTL_GRP_B0DS(0x020E0764)
  2388. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2389. // HIZ (0) - HI-Z
  2390. // 240_OHM (1) - 240 Ohm
  2391. // 120_OHM (2) - 120 Ohm
  2392. // 80_OHM (3) - 80 Ohm
  2393. // 60_OHM (4) - 60 Ohm
  2394. // 48_OHM (5) - 48 Ohm
  2395. // 40_OHM (6) - 40 Ohm
  2396. // 34_OHM (7) - 34 Ohm
  2397. HW_IOMUXC_SW_PAD_CTL_GRP_B0DS_WR(
  2398. BF_IOMUXC_SW_PAD_CTL_GRP_B0DS_DSE_V(40_OHM));
  2399. // Pad Group Control Register:
  2400. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2401. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2402. // RESERVED0 (0) - Reserved
  2403. // RESERVED1 (1) - Reserved
  2404. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2405. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2406. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2407. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2408. // Config mmdc.DRAM_DATA08 to pad DRAM_DATA08(AD5)
  2409. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2410. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2411. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2412. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2413. // HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(0x00000030);
  2414. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2415. // Pad Group Control Register:
  2416. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2417. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2418. // DISABLED (0) - Pull/Keeper Disabled
  2419. // ENABLED (1) - Pull/Keeper Enabled
  2420. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2421. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2422. // Pad Group Control Register:
  2423. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2424. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2425. // KEEP (0) - Keeper Enabled
  2426. // PULL (1) - Pull Enabled
  2427. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2428. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2429. // Pad Group Control Register:
  2430. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2431. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2432. // DISABLED (0) - CMOS input
  2433. // ENABLED (1) - Schmitt trigger input
  2434. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2435. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2436. // Pad Group Control Register:
  2437. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2438. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2439. // CMOS (0) - CMOS input mode.
  2440. // DIFFERENTIAL (1) - Differential input mode.
  2441. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2442. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2443. // Pad Group Control Register:
  2444. // IOMUXC_SW_PAD_CTL_GRP_B1DS(0x020E0770)
  2445. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2446. // HIZ (0) - HI-Z
  2447. // 240_OHM (1) - 240 Ohm
  2448. // 120_OHM (2) - 120 Ohm
  2449. // 80_OHM (3) - 80 Ohm
  2450. // 60_OHM (4) - 60 Ohm
  2451. // 48_OHM (5) - 48 Ohm
  2452. // 40_OHM (6) - 40 Ohm
  2453. // 34_OHM (7) - 34 Ohm
  2454. HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(
  2455. BF_IOMUXC_SW_PAD_CTL_GRP_B1DS_DSE_V(40_OHM));
  2456. // Pad Group Control Register:
  2457. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2458. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2459. // RESERVED0 (0) - Reserved
  2460. // RESERVED1 (1) - Reserved
  2461. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2462. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2463. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2464. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2465. // Config mmdc.DRAM_DATA09 to pad DRAM_DATA09(AE5)
  2466. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2467. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2468. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2469. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2470. // HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(0x00000030);
  2471. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2472. // Pad Group Control Register:
  2473. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2474. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2475. // DISABLED (0) - Pull/Keeper Disabled
  2476. // ENABLED (1) - Pull/Keeper Enabled
  2477. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2478. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2479. // Pad Group Control Register:
  2480. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2481. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2482. // KEEP (0) - Keeper Enabled
  2483. // PULL (1) - Pull Enabled
  2484. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2485. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2486. // Pad Group Control Register:
  2487. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2488. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2489. // DISABLED (0) - CMOS input
  2490. // ENABLED (1) - Schmitt trigger input
  2491. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2492. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2493. // Pad Group Control Register:
  2494. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2495. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2496. // CMOS (0) - CMOS input mode.
  2497. // DIFFERENTIAL (1) - Differential input mode.
  2498. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2499. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2500. // Pad Group Control Register:
  2501. // IOMUXC_SW_PAD_CTL_GRP_B1DS(0x020E0770)
  2502. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2503. // HIZ (0) - HI-Z
  2504. // 240_OHM (1) - 240 Ohm
  2505. // 120_OHM (2) - 120 Ohm
  2506. // 80_OHM (3) - 80 Ohm
  2507. // 60_OHM (4) - 60 Ohm
  2508. // 48_OHM (5) - 48 Ohm
  2509. // 40_OHM (6) - 40 Ohm
  2510. // 34_OHM (7) - 34 Ohm
  2511. HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(
  2512. BF_IOMUXC_SW_PAD_CTL_GRP_B1DS_DSE_V(40_OHM));
  2513. // Pad Group Control Register:
  2514. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2515. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2516. // RESERVED0 (0) - Reserved
  2517. // RESERVED1 (1) - Reserved
  2518. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2519. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2520. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2521. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2522. // Config mmdc.DRAM_DATA10 to pad DRAM_DATA10(AA6)
  2523. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2524. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2525. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2526. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2527. // HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(0x00000030);
  2528. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2529. // Pad Group Control Register:
  2530. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2531. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2532. // DISABLED (0) - Pull/Keeper Disabled
  2533. // ENABLED (1) - Pull/Keeper Enabled
  2534. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2535. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2536. // Pad Group Control Register:
  2537. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2538. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2539. // KEEP (0) - Keeper Enabled
  2540. // PULL (1) - Pull Enabled
  2541. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2542. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2543. // Pad Group Control Register:
  2544. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2545. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2546. // DISABLED (0) - CMOS input
  2547. // ENABLED (1) - Schmitt trigger input
  2548. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2549. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2550. // Pad Group Control Register:
  2551. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2552. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2553. // CMOS (0) - CMOS input mode.
  2554. // DIFFERENTIAL (1) - Differential input mode.
  2555. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2556. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2557. // Pad Group Control Register:
  2558. // IOMUXC_SW_PAD_CTL_GRP_B1DS(0x020E0770)
  2559. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2560. // HIZ (0) - HI-Z
  2561. // 240_OHM (1) - 240 Ohm
  2562. // 120_OHM (2) - 120 Ohm
  2563. // 80_OHM (3) - 80 Ohm
  2564. // 60_OHM (4) - 60 Ohm
  2565. // 48_OHM (5) - 48 Ohm
  2566. // 40_OHM (6) - 40 Ohm
  2567. // 34_OHM (7) - 34 Ohm
  2568. HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(
  2569. BF_IOMUXC_SW_PAD_CTL_GRP_B1DS_DSE_V(40_OHM));
  2570. // Pad Group Control Register:
  2571. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2572. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2573. // RESERVED0 (0) - Reserved
  2574. // RESERVED1 (1) - Reserved
  2575. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2576. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2577. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2578. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2579. // Config mmdc.DRAM_DATA11 to pad DRAM_DATA11(AE7)
  2580. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2581. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2582. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2583. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2584. // HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(0x00000030);
  2585. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2586. // Pad Group Control Register:
  2587. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2588. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2589. // DISABLED (0) - Pull/Keeper Disabled
  2590. // ENABLED (1) - Pull/Keeper Enabled
  2591. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2592. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2593. // Pad Group Control Register:
  2594. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2595. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2596. // KEEP (0) - Keeper Enabled
  2597. // PULL (1) - Pull Enabled
  2598. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2599. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2600. // Pad Group Control Register:
  2601. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2602. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2603. // DISABLED (0) - CMOS input
  2604. // ENABLED (1) - Schmitt trigger input
  2605. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2606. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2607. // Pad Group Control Register:
  2608. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2609. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2610. // CMOS (0) - CMOS input mode.
  2611. // DIFFERENTIAL (1) - Differential input mode.
  2612. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2613. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2614. // Pad Group Control Register:
  2615. // IOMUXC_SW_PAD_CTL_GRP_B1DS(0x020E0770)
  2616. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2617. // HIZ (0) - HI-Z
  2618. // 240_OHM (1) - 240 Ohm
  2619. // 120_OHM (2) - 120 Ohm
  2620. // 80_OHM (3) - 80 Ohm
  2621. // 60_OHM (4) - 60 Ohm
  2622. // 48_OHM (5) - 48 Ohm
  2623. // 40_OHM (6) - 40 Ohm
  2624. // 34_OHM (7) - 34 Ohm
  2625. HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(
  2626. BF_IOMUXC_SW_PAD_CTL_GRP_B1DS_DSE_V(40_OHM));
  2627. // Pad Group Control Register:
  2628. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2629. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2630. // RESERVED0 (0) - Reserved
  2631. // RESERVED1 (1) - Reserved
  2632. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2633. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2634. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2635. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2636. // Config mmdc.DRAM_DATA12 to pad DRAM_DATA12(AB5)
  2637. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2638. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2639. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2640. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2641. // HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(0x00000030);
  2642. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2643. // Pad Group Control Register:
  2644. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2645. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2646. // DISABLED (0) - Pull/Keeper Disabled
  2647. // ENABLED (1) - Pull/Keeper Enabled
  2648. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2649. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2650. // Pad Group Control Register:
  2651. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2652. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2653. // KEEP (0) - Keeper Enabled
  2654. // PULL (1) - Pull Enabled
  2655. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2656. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2657. // Pad Group Control Register:
  2658. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2659. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2660. // DISABLED (0) - CMOS input
  2661. // ENABLED (1) - Schmitt trigger input
  2662. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2663. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2664. // Pad Group Control Register:
  2665. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2666. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2667. // CMOS (0) - CMOS input mode.
  2668. // DIFFERENTIAL (1) - Differential input mode.
  2669. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2670. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2671. // Pad Group Control Register:
  2672. // IOMUXC_SW_PAD_CTL_GRP_B1DS(0x020E0770)
  2673. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2674. // HIZ (0) - HI-Z
  2675. // 240_OHM (1) - 240 Ohm
  2676. // 120_OHM (2) - 120 Ohm
  2677. // 80_OHM (3) - 80 Ohm
  2678. // 60_OHM (4) - 60 Ohm
  2679. // 48_OHM (5) - 48 Ohm
  2680. // 40_OHM (6) - 40 Ohm
  2681. // 34_OHM (7) - 34 Ohm
  2682. HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(
  2683. BF_IOMUXC_SW_PAD_CTL_GRP_B1DS_DSE_V(40_OHM));
  2684. // Pad Group Control Register:
  2685. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2686. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2687. // RESERVED0 (0) - Reserved
  2688. // RESERVED1 (1) - Reserved
  2689. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2690. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2691. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2692. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2693. // Config mmdc.DRAM_DATA13 to pad DRAM_DATA13(AC5)
  2694. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2695. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2696. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2697. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2698. // HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(0x00000030);
  2699. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2700. // Pad Group Control Register:
  2701. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2702. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2703. // DISABLED (0) - Pull/Keeper Disabled
  2704. // ENABLED (1) - Pull/Keeper Enabled
  2705. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2706. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2707. // Pad Group Control Register:
  2708. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2709. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2710. // KEEP (0) - Keeper Enabled
  2711. // PULL (1) - Pull Enabled
  2712. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2713. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2714. // Pad Group Control Register:
  2715. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2716. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2717. // DISABLED (0) - CMOS input
  2718. // ENABLED (1) - Schmitt trigger input
  2719. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2720. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2721. // Pad Group Control Register:
  2722. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2723. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2724. // CMOS (0) - CMOS input mode.
  2725. // DIFFERENTIAL (1) - Differential input mode.
  2726. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2727. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2728. // Pad Group Control Register:
  2729. // IOMUXC_SW_PAD_CTL_GRP_B1DS(0x020E0770)
  2730. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2731. // HIZ (0) - HI-Z
  2732. // 240_OHM (1) - 240 Ohm
  2733. // 120_OHM (2) - 120 Ohm
  2734. // 80_OHM (3) - 80 Ohm
  2735. // 60_OHM (4) - 60 Ohm
  2736. // 48_OHM (5) - 48 Ohm
  2737. // 40_OHM (6) - 40 Ohm
  2738. // 34_OHM (7) - 34 Ohm
  2739. HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(
  2740. BF_IOMUXC_SW_PAD_CTL_GRP_B1DS_DSE_V(40_OHM));
  2741. // Pad Group Control Register:
  2742. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2743. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2744. // RESERVED0 (0) - Reserved
  2745. // RESERVED1 (1) - Reserved
  2746. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2747. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2748. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2749. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2750. // Config mmdc.DRAM_DATA14 to pad DRAM_DATA14(AB6)
  2751. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2752. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2753. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2754. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2755. // HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(0x00000030);
  2756. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2757. // Pad Group Control Register:
  2758. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2759. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2760. // DISABLED (0) - Pull/Keeper Disabled
  2761. // ENABLED (1) - Pull/Keeper Enabled
  2762. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2763. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2764. // Pad Group Control Register:
  2765. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2766. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2767. // KEEP (0) - Keeper Enabled
  2768. // PULL (1) - Pull Enabled
  2769. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2770. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2771. // Pad Group Control Register:
  2772. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2773. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2774. // DISABLED (0) - CMOS input
  2775. // ENABLED (1) - Schmitt trigger input
  2776. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2777. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2778. // Pad Group Control Register:
  2779. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2780. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2781. // CMOS (0) - CMOS input mode.
  2782. // DIFFERENTIAL (1) - Differential input mode.
  2783. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2784. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2785. // Pad Group Control Register:
  2786. // IOMUXC_SW_PAD_CTL_GRP_B1DS(0x020E0770)
  2787. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2788. // HIZ (0) - HI-Z
  2789. // 240_OHM (1) - 240 Ohm
  2790. // 120_OHM (2) - 120 Ohm
  2791. // 80_OHM (3) - 80 Ohm
  2792. // 60_OHM (4) - 60 Ohm
  2793. // 48_OHM (5) - 48 Ohm
  2794. // 40_OHM (6) - 40 Ohm
  2795. // 34_OHM (7) - 34 Ohm
  2796. HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(
  2797. BF_IOMUXC_SW_PAD_CTL_GRP_B1DS_DSE_V(40_OHM));
  2798. // Pad Group Control Register:
  2799. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2800. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2801. // RESERVED0 (0) - Reserved
  2802. // RESERVED1 (1) - Reserved
  2803. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2804. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2805. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2806. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2807. // Config mmdc.DRAM_DATA15 to pad DRAM_DATA15(AC7)
  2808. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2809. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2810. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2811. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2812. // HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(0x00000030);
  2813. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2814. // Pad Group Control Register:
  2815. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2816. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2817. // DISABLED (0) - Pull/Keeper Disabled
  2818. // ENABLED (1) - Pull/Keeper Enabled
  2819. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2820. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2821. // Pad Group Control Register:
  2822. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2823. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2824. // KEEP (0) - Keeper Enabled
  2825. // PULL (1) - Pull Enabled
  2826. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2827. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2828. // Pad Group Control Register:
  2829. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2830. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2831. // DISABLED (0) - CMOS input
  2832. // ENABLED (1) - Schmitt trigger input
  2833. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2834. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2835. // Pad Group Control Register:
  2836. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2837. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2838. // CMOS (0) - CMOS input mode.
  2839. // DIFFERENTIAL (1) - Differential input mode.
  2840. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2841. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2842. // Pad Group Control Register:
  2843. // IOMUXC_SW_PAD_CTL_GRP_B1DS(0x020E0770)
  2844. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2845. // HIZ (0) - HI-Z
  2846. // 240_OHM (1) - 240 Ohm
  2847. // 120_OHM (2) - 120 Ohm
  2848. // 80_OHM (3) - 80 Ohm
  2849. // 60_OHM (4) - 60 Ohm
  2850. // 48_OHM (5) - 48 Ohm
  2851. // 40_OHM (6) - 40 Ohm
  2852. // 34_OHM (7) - 34 Ohm
  2853. HW_IOMUXC_SW_PAD_CTL_GRP_B1DS_WR(
  2854. BF_IOMUXC_SW_PAD_CTL_GRP_B1DS_DSE_V(40_OHM));
  2855. // Pad Group Control Register:
  2856. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2857. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2858. // RESERVED0 (0) - Reserved
  2859. // RESERVED1 (1) - Reserved
  2860. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2861. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2862. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2863. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2864. // Config mmdc.DRAM_DATA16 to pad DRAM_DATA16(AB7)
  2865. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2866. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2867. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2868. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2869. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2870. // HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(0x00000030);
  2871. // Pad Group Control Register:
  2872. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2873. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2874. // DISABLED (0) - Pull/Keeper Disabled
  2875. // ENABLED (1) - Pull/Keeper Enabled
  2876. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2877. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2878. // Pad Group Control Register:
  2879. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2880. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2881. // KEEP (0) - Keeper Enabled
  2882. // PULL (1) - Pull Enabled
  2883. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2884. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2885. // Pad Group Control Register:
  2886. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2887. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2888. // DISABLED (0) - CMOS input
  2889. // ENABLED (1) - Schmitt trigger input
  2890. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2891. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2892. // Pad Group Control Register:
  2893. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2894. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2895. // CMOS (0) - CMOS input mode.
  2896. // DIFFERENTIAL (1) - Differential input mode.
  2897. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2898. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2899. // Pad Group Control Register:
  2900. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2901. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2902. // RESERVED0 (0) - Reserved
  2903. // RESERVED1 (1) - Reserved
  2904. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2905. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2906. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2907. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2908. // Pad Group Control Register:
  2909. // IOMUXC_SW_PAD_CTL_GRP_B2DS(0x020E0778)
  2910. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2911. // HIZ (0) - HI-Z
  2912. // 240_OHM (1) - 240 Ohm
  2913. // 120_OHM (2) - 120 Ohm
  2914. // 80_OHM (3) - 80 Ohm
  2915. // 60_OHM (4) - 60 Ohm
  2916. // 48_OHM (5) - 48 Ohm
  2917. // 40_OHM (6) - 40 Ohm
  2918. // 34_OHM (7) - 34 Ohm
  2919. HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(
  2920. BF_IOMUXC_SW_PAD_CTL_GRP_B2DS_DSE_V(40_OHM));
  2921. // Config mmdc.DRAM_DATA17 to pad DRAM_DATA17(AA8)
  2922. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2923. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2924. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2925. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2926. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2927. // HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(0x00000030);
  2928. // Pad Group Control Register:
  2929. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2930. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2931. // DISABLED (0) - Pull/Keeper Disabled
  2932. // ENABLED (1) - Pull/Keeper Enabled
  2933. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2934. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2935. // Pad Group Control Register:
  2936. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2937. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2938. // KEEP (0) - Keeper Enabled
  2939. // PULL (1) - Pull Enabled
  2940. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2941. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2942. // Pad Group Control Register:
  2943. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  2944. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  2945. // DISABLED (0) - CMOS input
  2946. // ENABLED (1) - Schmitt trigger input
  2947. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  2948. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  2949. // Pad Group Control Register:
  2950. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  2951. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  2952. // CMOS (0) - CMOS input mode.
  2953. // DIFFERENTIAL (1) - Differential input mode.
  2954. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  2955. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  2956. // Pad Group Control Register:
  2957. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  2958. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  2959. // RESERVED0 (0) - Reserved
  2960. // RESERVED1 (1) - Reserved
  2961. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  2962. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  2963. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  2964. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  2965. // Pad Group Control Register:
  2966. // IOMUXC_SW_PAD_CTL_GRP_B2DS(0x020E0778)
  2967. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  2968. // HIZ (0) - HI-Z
  2969. // 240_OHM (1) - 240 Ohm
  2970. // 120_OHM (2) - 120 Ohm
  2971. // 80_OHM (3) - 80 Ohm
  2972. // 60_OHM (4) - 60 Ohm
  2973. // 48_OHM (5) - 48 Ohm
  2974. // 40_OHM (6) - 40 Ohm
  2975. // 34_OHM (7) - 34 Ohm
  2976. HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(
  2977. BF_IOMUXC_SW_PAD_CTL_GRP_B2DS_DSE_V(40_OHM));
  2978. // Config mmdc.DRAM_DATA18 to pad DRAM_DATA18(AB9)
  2979. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  2980. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  2981. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  2982. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  2983. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  2984. // HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(0x00000030);
  2985. // Pad Group Control Register:
  2986. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  2987. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  2988. // DISABLED (0) - Pull/Keeper Disabled
  2989. // ENABLED (1) - Pull/Keeper Enabled
  2990. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  2991. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  2992. // Pad Group Control Register:
  2993. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  2994. // PUE [13] - Pull / Keep Select Field Reset: PULL
  2995. // KEEP (0) - Keeper Enabled
  2996. // PULL (1) - Pull Enabled
  2997. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  2998. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  2999. // Pad Group Control Register:
  3000. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3001. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3002. // DISABLED (0) - CMOS input
  3003. // ENABLED (1) - Schmitt trigger input
  3004. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3005. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3006. // Pad Group Control Register:
  3007. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3008. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3009. // CMOS (0) - CMOS input mode.
  3010. // DIFFERENTIAL (1) - Differential input mode.
  3011. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3012. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3013. // Pad Group Control Register:
  3014. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3015. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3016. // RESERVED0 (0) - Reserved
  3017. // RESERVED1 (1) - Reserved
  3018. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3019. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3020. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3021. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3022. // Pad Group Control Register:
  3023. // IOMUXC_SW_PAD_CTL_GRP_B2DS(0x020E0778)
  3024. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3025. // HIZ (0) - HI-Z
  3026. // 240_OHM (1) - 240 Ohm
  3027. // 120_OHM (2) - 120 Ohm
  3028. // 80_OHM (3) - 80 Ohm
  3029. // 60_OHM (4) - 60 Ohm
  3030. // 48_OHM (5) - 48 Ohm
  3031. // 40_OHM (6) - 40 Ohm
  3032. // 34_OHM (7) - 34 Ohm
  3033. HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(
  3034. BF_IOMUXC_SW_PAD_CTL_GRP_B2DS_DSE_V(40_OHM));
  3035. // Config mmdc.DRAM_DATA19 to pad DRAM_DATA19(Y9)
  3036. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3037. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3038. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3039. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3040. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3041. // HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(0x00000030);
  3042. // Pad Group Control Register:
  3043. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3044. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3045. // DISABLED (0) - Pull/Keeper Disabled
  3046. // ENABLED (1) - Pull/Keeper Enabled
  3047. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3048. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3049. // Pad Group Control Register:
  3050. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3051. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3052. // KEEP (0) - Keeper Enabled
  3053. // PULL (1) - Pull Enabled
  3054. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3055. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3056. // Pad Group Control Register:
  3057. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3058. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3059. // DISABLED (0) - CMOS input
  3060. // ENABLED (1) - Schmitt trigger input
  3061. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3062. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3063. // Pad Group Control Register:
  3064. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3065. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3066. // CMOS (0) - CMOS input mode.
  3067. // DIFFERENTIAL (1) - Differential input mode.
  3068. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3069. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3070. // Pad Group Control Register:
  3071. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3072. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3073. // RESERVED0 (0) - Reserved
  3074. // RESERVED1 (1) - Reserved
  3075. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3076. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3077. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3078. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3079. // Pad Group Control Register:
  3080. // IOMUXC_SW_PAD_CTL_GRP_B2DS(0x020E0778)
  3081. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3082. // HIZ (0) - HI-Z
  3083. // 240_OHM (1) - 240 Ohm
  3084. // 120_OHM (2) - 120 Ohm
  3085. // 80_OHM (3) - 80 Ohm
  3086. // 60_OHM (4) - 60 Ohm
  3087. // 48_OHM (5) - 48 Ohm
  3088. // 40_OHM (6) - 40 Ohm
  3089. // 34_OHM (7) - 34 Ohm
  3090. HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(
  3091. BF_IOMUXC_SW_PAD_CTL_GRP_B2DS_DSE_V(40_OHM));
  3092. // Config mmdc.DRAM_DATA20 to pad DRAM_DATA20(Y7)
  3093. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3094. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3095. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3096. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3097. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3098. // HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(0x00000030);
  3099. // Pad Group Control Register:
  3100. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3101. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3102. // DISABLED (0) - Pull/Keeper Disabled
  3103. // ENABLED (1) - Pull/Keeper Enabled
  3104. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3105. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3106. // Pad Group Control Register:
  3107. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3108. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3109. // KEEP (0) - Keeper Enabled
  3110. // PULL (1) - Pull Enabled
  3111. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3112. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3113. // Pad Group Control Register:
  3114. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3115. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3116. // DISABLED (0) - CMOS input
  3117. // ENABLED (1) - Schmitt trigger input
  3118. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3119. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3120. // Pad Group Control Register:
  3121. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3122. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3123. // CMOS (0) - CMOS input mode.
  3124. // DIFFERENTIAL (1) - Differential input mode.
  3125. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3126. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3127. // Pad Group Control Register:
  3128. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3129. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3130. // RESERVED0 (0) - Reserved
  3131. // RESERVED1 (1) - Reserved
  3132. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3133. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3134. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3135. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3136. // Pad Group Control Register:
  3137. // IOMUXC_SW_PAD_CTL_GRP_B2DS(0x020E0778)
  3138. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3139. // HIZ (0) - HI-Z
  3140. // 240_OHM (1) - 240 Ohm
  3141. // 120_OHM (2) - 120 Ohm
  3142. // 80_OHM (3) - 80 Ohm
  3143. // 60_OHM (4) - 60 Ohm
  3144. // 48_OHM (5) - 48 Ohm
  3145. // 40_OHM (6) - 40 Ohm
  3146. // 34_OHM (7) - 34 Ohm
  3147. HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(
  3148. BF_IOMUXC_SW_PAD_CTL_GRP_B2DS_DSE_V(40_OHM));
  3149. // Config mmdc.DRAM_DATA21 to pad DRAM_DATA21(Y8)
  3150. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3151. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3152. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3153. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3154. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3155. // HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(0x00000030);
  3156. // Pad Group Control Register:
  3157. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3158. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3159. // DISABLED (0) - Pull/Keeper Disabled
  3160. // ENABLED (1) - Pull/Keeper Enabled
  3161. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3162. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3163. // Pad Group Control Register:
  3164. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3165. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3166. // KEEP (0) - Keeper Enabled
  3167. // PULL (1) - Pull Enabled
  3168. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3169. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3170. // Pad Group Control Register:
  3171. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3172. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3173. // DISABLED (0) - CMOS input
  3174. // ENABLED (1) - Schmitt trigger input
  3175. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3176. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3177. // Pad Group Control Register:
  3178. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3179. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3180. // CMOS (0) - CMOS input mode.
  3181. // DIFFERENTIAL (1) - Differential input mode.
  3182. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3183. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3184. // Pad Group Control Register:
  3185. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3186. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3187. // RESERVED0 (0) - Reserved
  3188. // RESERVED1 (1) - Reserved
  3189. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3190. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3191. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3192. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3193. // Pad Group Control Register:
  3194. // IOMUXC_SW_PAD_CTL_GRP_B2DS(0x020E0778)
  3195. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3196. // HIZ (0) - HI-Z
  3197. // 240_OHM (1) - 240 Ohm
  3198. // 120_OHM (2) - 120 Ohm
  3199. // 80_OHM (3) - 80 Ohm
  3200. // 60_OHM (4) - 60 Ohm
  3201. // 48_OHM (5) - 48 Ohm
  3202. // 40_OHM (6) - 40 Ohm
  3203. // 34_OHM (7) - 34 Ohm
  3204. HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(
  3205. BF_IOMUXC_SW_PAD_CTL_GRP_B2DS_DSE_V(40_OHM));
  3206. // Config mmdc.DRAM_DATA22 to pad DRAM_DATA22(AC8)
  3207. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3208. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3209. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3210. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3211. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3212. // HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(0x00000030);
  3213. // Pad Group Control Register:
  3214. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3215. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3216. // DISABLED (0) - Pull/Keeper Disabled
  3217. // ENABLED (1) - Pull/Keeper Enabled
  3218. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3219. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3220. // Pad Group Control Register:
  3221. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3222. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3223. // KEEP (0) - Keeper Enabled
  3224. // PULL (1) - Pull Enabled
  3225. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3226. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3227. // Pad Group Control Register:
  3228. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3229. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3230. // DISABLED (0) - CMOS input
  3231. // ENABLED (1) - Schmitt trigger input
  3232. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3233. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3234. // Pad Group Control Register:
  3235. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3236. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3237. // CMOS (0) - CMOS input mode.
  3238. // DIFFERENTIAL (1) - Differential input mode.
  3239. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3240. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3241. // Pad Group Control Register:
  3242. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3243. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3244. // RESERVED0 (0) - Reserved
  3245. // RESERVED1 (1) - Reserved
  3246. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3247. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3248. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3249. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3250. // Pad Group Control Register:
  3251. // IOMUXC_SW_PAD_CTL_GRP_B2DS(0x020E0778)
  3252. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3253. // HIZ (0) - HI-Z
  3254. // 240_OHM (1) - 240 Ohm
  3255. // 120_OHM (2) - 120 Ohm
  3256. // 80_OHM (3) - 80 Ohm
  3257. // 60_OHM (4) - 60 Ohm
  3258. // 48_OHM (5) - 48 Ohm
  3259. // 40_OHM (6) - 40 Ohm
  3260. // 34_OHM (7) - 34 Ohm
  3261. HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(
  3262. BF_IOMUXC_SW_PAD_CTL_GRP_B2DS_DSE_V(40_OHM));
  3263. // Config mmdc.DRAM_DATA23 to pad DRAM_DATA23(AA9)
  3264. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3265. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3266. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3267. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3268. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3269. // HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(0x00000030);
  3270. // Pad Group Control Register:
  3271. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3272. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3273. // DISABLED (0) - Pull/Keeper Disabled
  3274. // ENABLED (1) - Pull/Keeper Enabled
  3275. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3276. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3277. // Pad Group Control Register:
  3278. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3279. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3280. // KEEP (0) - Keeper Enabled
  3281. // PULL (1) - Pull Enabled
  3282. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3283. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3284. // Pad Group Control Register:
  3285. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3286. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3287. // DISABLED (0) - CMOS input
  3288. // ENABLED (1) - Schmitt trigger input
  3289. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3290. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3291. // Pad Group Control Register:
  3292. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3293. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3294. // CMOS (0) - CMOS input mode.
  3295. // DIFFERENTIAL (1) - Differential input mode.
  3296. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3297. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3298. // Pad Group Control Register:
  3299. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3300. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3301. // RESERVED0 (0) - Reserved
  3302. // RESERVED1 (1) - Reserved
  3303. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3304. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3305. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3306. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3307. // Pad Group Control Register:
  3308. // IOMUXC_SW_PAD_CTL_GRP_B2DS(0x020E0778)
  3309. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3310. // HIZ (0) - HI-Z
  3311. // 240_OHM (1) - 240 Ohm
  3312. // 120_OHM (2) - 120 Ohm
  3313. // 80_OHM (3) - 80 Ohm
  3314. // 60_OHM (4) - 60 Ohm
  3315. // 48_OHM (5) - 48 Ohm
  3316. // 40_OHM (6) - 40 Ohm
  3317. // 34_OHM (7) - 34 Ohm
  3318. HW_IOMUXC_SW_PAD_CTL_GRP_B2DS_WR(
  3319. BF_IOMUXC_SW_PAD_CTL_GRP_B2DS_DSE_V(40_OHM));
  3320. // Config mmdc.DRAM_DATA24 to pad DRAM_DATA24(AE9)
  3321. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3322. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3323. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3324. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3325. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3326. // HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(0x00000030);
  3327. // Pad Group Control Register:
  3328. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3329. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3330. // DISABLED (0) - Pull/Keeper Disabled
  3331. // ENABLED (1) - Pull/Keeper Enabled
  3332. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3333. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3334. // Pad Group Control Register:
  3335. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3336. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3337. // KEEP (0) - Keeper Enabled
  3338. // PULL (1) - Pull Enabled
  3339. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3340. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3341. // Pad Group Control Register:
  3342. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3343. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3344. // DISABLED (0) - CMOS input
  3345. // ENABLED (1) - Schmitt trigger input
  3346. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3347. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3348. // Pad Group Control Register:
  3349. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3350. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3351. // CMOS (0) - CMOS input mode.
  3352. // DIFFERENTIAL (1) - Differential input mode.
  3353. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3354. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3355. // Pad Group Control Register:
  3356. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3357. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3358. // RESERVED0 (0) - Reserved
  3359. // RESERVED1 (1) - Reserved
  3360. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3361. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3362. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3363. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3364. // Pad Group Control Register:
  3365. // IOMUXC_SW_PAD_CTL_GRP_B3DS(0x020E077C)
  3366. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3367. // HIZ (0) - HI-Z
  3368. // 240_OHM (1) - 240 Ohm
  3369. // 120_OHM (2) - 120 Ohm
  3370. // 80_OHM (3) - 80 Ohm
  3371. // 60_OHM (4) - 60 Ohm
  3372. // 48_OHM (5) - 48 Ohm
  3373. // 40_OHM (6) - 40 Ohm
  3374. // 34_OHM (7) - 34 Ohm
  3375. HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(
  3376. BF_IOMUXC_SW_PAD_CTL_GRP_B3DS_DSE_V(40_OHM));
  3377. // Config mmdc.DRAM_DATA25 to pad DRAM_DATA25(Y10)
  3378. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3379. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3380. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3381. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3382. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3383. // HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(0x00000030);
  3384. // Pad Group Control Register:
  3385. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3386. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3387. // DISABLED (0) - Pull/Keeper Disabled
  3388. // ENABLED (1) - Pull/Keeper Enabled
  3389. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3390. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3391. // Pad Group Control Register:
  3392. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3393. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3394. // KEEP (0) - Keeper Enabled
  3395. // PULL (1) - Pull Enabled
  3396. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3397. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3398. // Pad Group Control Register:
  3399. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3400. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3401. // DISABLED (0) - CMOS input
  3402. // ENABLED (1) - Schmitt trigger input
  3403. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3404. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3405. // Pad Group Control Register:
  3406. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3407. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3408. // CMOS (0) - CMOS input mode.
  3409. // DIFFERENTIAL (1) - Differential input mode.
  3410. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3411. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3412. // Pad Group Control Register:
  3413. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3414. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3415. // RESERVED0 (0) - Reserved
  3416. // RESERVED1 (1) - Reserved
  3417. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3418. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3419. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3420. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3421. // Pad Group Control Register:
  3422. // IOMUXC_SW_PAD_CTL_GRP_B3DS(0x020E077C)
  3423. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3424. // HIZ (0) - HI-Z
  3425. // 240_OHM (1) - 240 Ohm
  3426. // 120_OHM (2) - 120 Ohm
  3427. // 80_OHM (3) - 80 Ohm
  3428. // 60_OHM (4) - 60 Ohm
  3429. // 48_OHM (5) - 48 Ohm
  3430. // 40_OHM (6) - 40 Ohm
  3431. // 34_OHM (7) - 34 Ohm
  3432. HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(
  3433. BF_IOMUXC_SW_PAD_CTL_GRP_B3DS_DSE_V(40_OHM));
  3434. // Config mmdc.DRAM_DATA26 to pad DRAM_DATA26(AE11)
  3435. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3436. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3437. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3438. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3439. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3440. // HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(0x00000030);
  3441. // Pad Group Control Register:
  3442. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3443. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3444. // DISABLED (0) - Pull/Keeper Disabled
  3445. // ENABLED (1) - Pull/Keeper Enabled
  3446. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3447. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3448. // Pad Group Control Register:
  3449. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3450. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3451. // KEEP (0) - Keeper Enabled
  3452. // PULL (1) - Pull Enabled
  3453. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3454. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3455. // Pad Group Control Register:
  3456. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3457. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3458. // DISABLED (0) - CMOS input
  3459. // ENABLED (1) - Schmitt trigger input
  3460. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3461. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3462. // Pad Group Control Register:
  3463. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3464. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3465. // CMOS (0) - CMOS input mode.
  3466. // DIFFERENTIAL (1) - Differential input mode.
  3467. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3468. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3469. // Pad Group Control Register:
  3470. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3471. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3472. // RESERVED0 (0) - Reserved
  3473. // RESERVED1 (1) - Reserved
  3474. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3475. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3476. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3477. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3478. // Pad Group Control Register:
  3479. // IOMUXC_SW_PAD_CTL_GRP_B3DS(0x020E077C)
  3480. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3481. // HIZ (0) - HI-Z
  3482. // 240_OHM (1) - 240 Ohm
  3483. // 120_OHM (2) - 120 Ohm
  3484. // 80_OHM (3) - 80 Ohm
  3485. // 60_OHM (4) - 60 Ohm
  3486. // 48_OHM (5) - 48 Ohm
  3487. // 40_OHM (6) - 40 Ohm
  3488. // 34_OHM (7) - 34 Ohm
  3489. HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(
  3490. BF_IOMUXC_SW_PAD_CTL_GRP_B3DS_DSE_V(40_OHM));
  3491. // Config mmdc.DRAM_DATA27 to pad DRAM_DATA27(AB11)
  3492. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3493. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3494. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3495. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3496. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3497. // HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(0x00000030);
  3498. // Pad Group Control Register:
  3499. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3500. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3501. // DISABLED (0) - Pull/Keeper Disabled
  3502. // ENABLED (1) - Pull/Keeper Enabled
  3503. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3504. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3505. // Pad Group Control Register:
  3506. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3507. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3508. // KEEP (0) - Keeper Enabled
  3509. // PULL (1) - Pull Enabled
  3510. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3511. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3512. // Pad Group Control Register:
  3513. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3514. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3515. // DISABLED (0) - CMOS input
  3516. // ENABLED (1) - Schmitt trigger input
  3517. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3518. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3519. // Pad Group Control Register:
  3520. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3521. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3522. // CMOS (0) - CMOS input mode.
  3523. // DIFFERENTIAL (1) - Differential input mode.
  3524. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3525. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3526. // Pad Group Control Register:
  3527. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3528. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3529. // RESERVED0 (0) - Reserved
  3530. // RESERVED1 (1) - Reserved
  3531. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3532. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3533. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3534. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3535. // Pad Group Control Register:
  3536. // IOMUXC_SW_PAD_CTL_GRP_B3DS(0x020E077C)
  3537. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3538. // HIZ (0) - HI-Z
  3539. // 240_OHM (1) - 240 Ohm
  3540. // 120_OHM (2) - 120 Ohm
  3541. // 80_OHM (3) - 80 Ohm
  3542. // 60_OHM (4) - 60 Ohm
  3543. // 48_OHM (5) - 48 Ohm
  3544. // 40_OHM (6) - 40 Ohm
  3545. // 34_OHM (7) - 34 Ohm
  3546. HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(
  3547. BF_IOMUXC_SW_PAD_CTL_GRP_B3DS_DSE_V(40_OHM));
  3548. // Config mmdc.DRAM_DATA28 to pad DRAM_DATA28(AC9)
  3549. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3550. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3551. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3552. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3553. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3554. // HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(0x00000030);
  3555. // Pad Group Control Register:
  3556. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3557. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3558. // DISABLED (0) - Pull/Keeper Disabled
  3559. // ENABLED (1) - Pull/Keeper Enabled
  3560. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3561. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3562. // Pad Group Control Register:
  3563. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3564. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3565. // KEEP (0) - Keeper Enabled
  3566. // PULL (1) - Pull Enabled
  3567. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3568. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3569. // Pad Group Control Register:
  3570. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3571. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3572. // DISABLED (0) - CMOS input
  3573. // ENABLED (1) - Schmitt trigger input
  3574. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3575. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3576. // Pad Group Control Register:
  3577. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3578. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3579. // CMOS (0) - CMOS input mode.
  3580. // DIFFERENTIAL (1) - Differential input mode.
  3581. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3582. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3583. // Pad Group Control Register:
  3584. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3585. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3586. // RESERVED0 (0) - Reserved
  3587. // RESERVED1 (1) - Reserved
  3588. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3589. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3590. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3591. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3592. // Pad Group Control Register:
  3593. // IOMUXC_SW_PAD_CTL_GRP_B3DS(0x020E077C)
  3594. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3595. // HIZ (0) - HI-Z
  3596. // 240_OHM (1) - 240 Ohm
  3597. // 120_OHM (2) - 120 Ohm
  3598. // 80_OHM (3) - 80 Ohm
  3599. // 60_OHM (4) - 60 Ohm
  3600. // 48_OHM (5) - 48 Ohm
  3601. // 40_OHM (6) - 40 Ohm
  3602. // 34_OHM (7) - 34 Ohm
  3603. HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(
  3604. BF_IOMUXC_SW_PAD_CTL_GRP_B3DS_DSE_V(40_OHM));
  3605. // Config mmdc.DRAM_DATA29 to pad DRAM_DATA29(AD9)
  3606. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3607. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3608. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3609. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3610. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3611. // HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(0x00000030);
  3612. // Pad Group Control Register:
  3613. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3614. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3615. // DISABLED (0) - Pull/Keeper Disabled
  3616. // ENABLED (1) - Pull/Keeper Enabled
  3617. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3618. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3619. // Pad Group Control Register:
  3620. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3621. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3622. // KEEP (0) - Keeper Enabled
  3623. // PULL (1) - Pull Enabled
  3624. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3625. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3626. // Pad Group Control Register:
  3627. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3628. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3629. // DISABLED (0) - CMOS input
  3630. // ENABLED (1) - Schmitt trigger input
  3631. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3632. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3633. // Pad Group Control Register:
  3634. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3635. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3636. // CMOS (0) - CMOS input mode.
  3637. // DIFFERENTIAL (1) - Differential input mode.
  3638. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3639. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3640. // Pad Group Control Register:
  3641. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3642. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3643. // RESERVED0 (0) - Reserved
  3644. // RESERVED1 (1) - Reserved
  3645. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3646. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3647. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3648. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3649. // Pad Group Control Register:
  3650. // IOMUXC_SW_PAD_CTL_GRP_B3DS(0x020E077C)
  3651. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3652. // HIZ (0) - HI-Z
  3653. // 240_OHM (1) - 240 Ohm
  3654. // 120_OHM (2) - 120 Ohm
  3655. // 80_OHM (3) - 80 Ohm
  3656. // 60_OHM (4) - 60 Ohm
  3657. // 48_OHM (5) - 48 Ohm
  3658. // 40_OHM (6) - 40 Ohm
  3659. // 34_OHM (7) - 34 Ohm
  3660. HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(
  3661. BF_IOMUXC_SW_PAD_CTL_GRP_B3DS_DSE_V(40_OHM));
  3662. // Config mmdc.DRAM_DATA30 to pad DRAM_DATA30(AD11)
  3663. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3664. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3665. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3666. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3667. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3668. // HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(0x00000030);
  3669. // Pad Group Control Register:
  3670. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3671. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3672. // DISABLED (0) - Pull/Keeper Disabled
  3673. // ENABLED (1) - Pull/Keeper Enabled
  3674. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3675. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3676. // Pad Group Control Register:
  3677. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3678. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3679. // KEEP (0) - Keeper Enabled
  3680. // PULL (1) - Pull Enabled
  3681. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3682. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3683. // Pad Group Control Register:
  3684. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3685. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3686. // DISABLED (0) - CMOS input
  3687. // ENABLED (1) - Schmitt trigger input
  3688. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3689. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3690. // Pad Group Control Register:
  3691. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3692. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3693. // CMOS (0) - CMOS input mode.
  3694. // DIFFERENTIAL (1) - Differential input mode.
  3695. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3696. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3697. // Pad Group Control Register:
  3698. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3699. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3700. // RESERVED0 (0) - Reserved
  3701. // RESERVED1 (1) - Reserved
  3702. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3703. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3704. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3705. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3706. // Pad Group Control Register:
  3707. // IOMUXC_SW_PAD_CTL_GRP_B3DS(0x020E077C)
  3708. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3709. // HIZ (0) - HI-Z
  3710. // 240_OHM (1) - 240 Ohm
  3711. // 120_OHM (2) - 120 Ohm
  3712. // 80_OHM (3) - 80 Ohm
  3713. // 60_OHM (4) - 60 Ohm
  3714. // 48_OHM (5) - 48 Ohm
  3715. // 40_OHM (6) - 40 Ohm
  3716. // 34_OHM (7) - 34 Ohm
  3717. HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(
  3718. BF_IOMUXC_SW_PAD_CTL_GRP_B3DS_DSE_V(40_OHM));
  3719. // Config mmdc.DRAM_DATA31 to pad DRAM_DATA31(AC11)
  3720. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3721. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3722. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3723. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3724. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3725. // HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(0x00000030);
  3726. // Pad Group Control Register:
  3727. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3728. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3729. // DISABLED (0) - Pull/Keeper Disabled
  3730. // ENABLED (1) - Pull/Keeper Enabled
  3731. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3732. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3733. // Pad Group Control Register:
  3734. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3735. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3736. // KEEP (0) - Keeper Enabled
  3737. // PULL (1) - Pull Enabled
  3738. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3739. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3740. // Pad Group Control Register:
  3741. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3742. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3743. // DISABLED (0) - CMOS input
  3744. // ENABLED (1) - Schmitt trigger input
  3745. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3746. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3747. // Pad Group Control Register:
  3748. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3749. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3750. // CMOS (0) - CMOS input mode.
  3751. // DIFFERENTIAL (1) - Differential input mode.
  3752. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3753. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3754. // Pad Group Control Register:
  3755. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3756. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3757. // RESERVED0 (0) - Reserved
  3758. // RESERVED1 (1) - Reserved
  3759. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3760. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3761. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3762. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3763. // Pad Group Control Register:
  3764. // IOMUXC_SW_PAD_CTL_GRP_B3DS(0x020E077C)
  3765. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3766. // HIZ (0) - HI-Z
  3767. // 240_OHM (1) - 240 Ohm
  3768. // 120_OHM (2) - 120 Ohm
  3769. // 80_OHM (3) - 80 Ohm
  3770. // 60_OHM (4) - 60 Ohm
  3771. // 48_OHM (5) - 48 Ohm
  3772. // 40_OHM (6) - 40 Ohm
  3773. // 34_OHM (7) - 34 Ohm
  3774. HW_IOMUXC_SW_PAD_CTL_GRP_B3DS_WR(
  3775. BF_IOMUXC_SW_PAD_CTL_GRP_B3DS_DSE_V(40_OHM));
  3776. // Config mmdc.DRAM_DATA32 to pad DRAM_DATA32(AA17)
  3777. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3778. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3779. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3780. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3781. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3782. // HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(0x00000030);
  3783. // Pad Group Control Register:
  3784. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3785. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3786. // DISABLED (0) - Pull/Keeper Disabled
  3787. // ENABLED (1) - Pull/Keeper Enabled
  3788. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3789. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3790. // Pad Group Control Register:
  3791. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3792. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3793. // KEEP (0) - Keeper Enabled
  3794. // PULL (1) - Pull Enabled
  3795. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3796. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3797. // Pad Group Control Register:
  3798. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3799. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3800. // DISABLED (0) - CMOS input
  3801. // ENABLED (1) - Schmitt trigger input
  3802. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3803. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3804. // Pad Group Control Register:
  3805. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3806. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3807. // CMOS (0) - CMOS input mode.
  3808. // DIFFERENTIAL (1) - Differential input mode.
  3809. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3810. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3811. // Pad Group Control Register:
  3812. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3813. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3814. // RESERVED0 (0) - Reserved
  3815. // RESERVED1 (1) - Reserved
  3816. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3817. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3818. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3819. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3820. // Pad Group Control Register:
  3821. // IOMUXC_SW_PAD_CTL_GRP_B4DS(0x020E0780)
  3822. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3823. // HIZ (0) - HI-Z
  3824. // 240_OHM (1) - 240 Ohm
  3825. // 120_OHM (2) - 120 Ohm
  3826. // 80_OHM (3) - 80 Ohm
  3827. // 60_OHM (4) - 60 Ohm
  3828. // 48_OHM (5) - 48 Ohm
  3829. // 40_OHM (6) - 40 Ohm
  3830. // 34_OHM (7) - 34 Ohm
  3831. HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(
  3832. BF_IOMUXC_SW_PAD_CTL_GRP_B4DS_DSE_V(40_OHM));
  3833. // Config mmdc.DRAM_DATA33 to pad DRAM_DATA33(AA18)
  3834. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3835. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3836. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3837. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3838. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3839. // HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(0x00000030);
  3840. // Pad Group Control Register:
  3841. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3842. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3843. // DISABLED (0) - Pull/Keeper Disabled
  3844. // ENABLED (1) - Pull/Keeper Enabled
  3845. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3846. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3847. // Pad Group Control Register:
  3848. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3849. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3850. // KEEP (0) - Keeper Enabled
  3851. // PULL (1) - Pull Enabled
  3852. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3853. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3854. // Pad Group Control Register:
  3855. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3856. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3857. // DISABLED (0) - CMOS input
  3858. // ENABLED (1) - Schmitt trigger input
  3859. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3860. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3861. // Pad Group Control Register:
  3862. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3863. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3864. // CMOS (0) - CMOS input mode.
  3865. // DIFFERENTIAL (1) - Differential input mode.
  3866. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3867. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3868. // Pad Group Control Register:
  3869. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3870. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3871. // RESERVED0 (0) - Reserved
  3872. // RESERVED1 (1) - Reserved
  3873. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3874. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3875. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3876. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3877. // Pad Group Control Register:
  3878. // IOMUXC_SW_PAD_CTL_GRP_B4DS(0x020E0780)
  3879. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3880. // HIZ (0) - HI-Z
  3881. // 240_OHM (1) - 240 Ohm
  3882. // 120_OHM (2) - 120 Ohm
  3883. // 80_OHM (3) - 80 Ohm
  3884. // 60_OHM (4) - 60 Ohm
  3885. // 48_OHM (5) - 48 Ohm
  3886. // 40_OHM (6) - 40 Ohm
  3887. // 34_OHM (7) - 34 Ohm
  3888. HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(
  3889. BF_IOMUXC_SW_PAD_CTL_GRP_B4DS_DSE_V(40_OHM));
  3890. // Config mmdc.DRAM_DATA34 to pad DRAM_DATA34(AC18)
  3891. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3892. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3893. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3894. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3895. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3896. // HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(0x00000030);
  3897. // Pad Group Control Register:
  3898. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3899. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3900. // DISABLED (0) - Pull/Keeper Disabled
  3901. // ENABLED (1) - Pull/Keeper Enabled
  3902. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3903. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3904. // Pad Group Control Register:
  3905. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3906. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3907. // KEEP (0) - Keeper Enabled
  3908. // PULL (1) - Pull Enabled
  3909. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3910. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3911. // Pad Group Control Register:
  3912. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3913. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3914. // DISABLED (0) - CMOS input
  3915. // ENABLED (1) - Schmitt trigger input
  3916. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3917. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3918. // Pad Group Control Register:
  3919. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3920. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3921. // CMOS (0) - CMOS input mode.
  3922. // DIFFERENTIAL (1) - Differential input mode.
  3923. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3924. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3925. // Pad Group Control Register:
  3926. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3927. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3928. // RESERVED0 (0) - Reserved
  3929. // RESERVED1 (1) - Reserved
  3930. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3931. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3932. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3933. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3934. // Pad Group Control Register:
  3935. // IOMUXC_SW_PAD_CTL_GRP_B4DS(0x020E0780)
  3936. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3937. // HIZ (0) - HI-Z
  3938. // 240_OHM (1) - 240 Ohm
  3939. // 120_OHM (2) - 120 Ohm
  3940. // 80_OHM (3) - 80 Ohm
  3941. // 60_OHM (4) - 60 Ohm
  3942. // 48_OHM (5) - 48 Ohm
  3943. // 40_OHM (6) - 40 Ohm
  3944. // 34_OHM (7) - 34 Ohm
  3945. HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(
  3946. BF_IOMUXC_SW_PAD_CTL_GRP_B4DS_DSE_V(40_OHM));
  3947. // Config mmdc.DRAM_DATA35 to pad DRAM_DATA35(AE19)
  3948. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  3949. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  3950. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  3951. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  3952. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  3953. // HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(0x00000030);
  3954. // Pad Group Control Register:
  3955. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  3956. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  3957. // DISABLED (0) - Pull/Keeper Disabled
  3958. // ENABLED (1) - Pull/Keeper Enabled
  3959. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  3960. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  3961. // Pad Group Control Register:
  3962. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  3963. // PUE [13] - Pull / Keep Select Field Reset: PULL
  3964. // KEEP (0) - Keeper Enabled
  3965. // PULL (1) - Pull Enabled
  3966. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  3967. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  3968. // Pad Group Control Register:
  3969. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  3970. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  3971. // DISABLED (0) - CMOS input
  3972. // ENABLED (1) - Schmitt trigger input
  3973. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  3974. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  3975. // Pad Group Control Register:
  3976. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  3977. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  3978. // CMOS (0) - CMOS input mode.
  3979. // DIFFERENTIAL (1) - Differential input mode.
  3980. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  3981. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  3982. // Pad Group Control Register:
  3983. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  3984. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  3985. // RESERVED0 (0) - Reserved
  3986. // RESERVED1 (1) - Reserved
  3987. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  3988. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  3989. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  3990. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  3991. // Pad Group Control Register:
  3992. // IOMUXC_SW_PAD_CTL_GRP_B4DS(0x020E0780)
  3993. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  3994. // HIZ (0) - HI-Z
  3995. // 240_OHM (1) - 240 Ohm
  3996. // 120_OHM (2) - 120 Ohm
  3997. // 80_OHM (3) - 80 Ohm
  3998. // 60_OHM (4) - 60 Ohm
  3999. // 48_OHM (5) - 48 Ohm
  4000. // 40_OHM (6) - 40 Ohm
  4001. // 34_OHM (7) - 34 Ohm
  4002. HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(
  4003. BF_IOMUXC_SW_PAD_CTL_GRP_B4DS_DSE_V(40_OHM));
  4004. // Config mmdc.DRAM_DATA36 to pad DRAM_DATA36(Y17)
  4005. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4006. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4007. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4008. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4009. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4010. // HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(0x00000030);
  4011. // Pad Group Control Register:
  4012. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4013. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4014. // DISABLED (0) - Pull/Keeper Disabled
  4015. // ENABLED (1) - Pull/Keeper Enabled
  4016. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4017. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4018. // Pad Group Control Register:
  4019. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4020. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4021. // KEEP (0) - Keeper Enabled
  4022. // PULL (1) - Pull Enabled
  4023. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4024. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4025. // Pad Group Control Register:
  4026. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4027. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4028. // DISABLED (0) - CMOS input
  4029. // ENABLED (1) - Schmitt trigger input
  4030. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4031. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4032. // Pad Group Control Register:
  4033. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4034. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4035. // CMOS (0) - CMOS input mode.
  4036. // DIFFERENTIAL (1) - Differential input mode.
  4037. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4038. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4039. // Pad Group Control Register:
  4040. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4041. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4042. // RESERVED0 (0) - Reserved
  4043. // RESERVED1 (1) - Reserved
  4044. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4045. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4046. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4047. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4048. // Pad Group Control Register:
  4049. // IOMUXC_SW_PAD_CTL_GRP_B4DS(0x020E0780)
  4050. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4051. // HIZ (0) - HI-Z
  4052. // 240_OHM (1) - 240 Ohm
  4053. // 120_OHM (2) - 120 Ohm
  4054. // 80_OHM (3) - 80 Ohm
  4055. // 60_OHM (4) - 60 Ohm
  4056. // 48_OHM (5) - 48 Ohm
  4057. // 40_OHM (6) - 40 Ohm
  4058. // 34_OHM (7) - 34 Ohm
  4059. HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(
  4060. BF_IOMUXC_SW_PAD_CTL_GRP_B4DS_DSE_V(40_OHM));
  4061. // Config mmdc.DRAM_DATA37 to pad DRAM_DATA37(Y18)
  4062. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4063. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4064. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4065. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4066. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4067. // HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(0x00000030);
  4068. // Pad Group Control Register:
  4069. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4070. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4071. // DISABLED (0) - Pull/Keeper Disabled
  4072. // ENABLED (1) - Pull/Keeper Enabled
  4073. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4074. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4075. // Pad Group Control Register:
  4076. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4077. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4078. // KEEP (0) - Keeper Enabled
  4079. // PULL (1) - Pull Enabled
  4080. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4081. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4082. // Pad Group Control Register:
  4083. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4084. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4085. // DISABLED (0) - CMOS input
  4086. // ENABLED (1) - Schmitt trigger input
  4087. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4088. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4089. // Pad Group Control Register:
  4090. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4091. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4092. // CMOS (0) - CMOS input mode.
  4093. // DIFFERENTIAL (1) - Differential input mode.
  4094. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4095. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4096. // Pad Group Control Register:
  4097. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4098. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4099. // RESERVED0 (0) - Reserved
  4100. // RESERVED1 (1) - Reserved
  4101. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4102. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4103. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4104. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4105. // Pad Group Control Register:
  4106. // IOMUXC_SW_PAD_CTL_GRP_B4DS(0x020E0780)
  4107. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4108. // HIZ (0) - HI-Z
  4109. // 240_OHM (1) - 240 Ohm
  4110. // 120_OHM (2) - 120 Ohm
  4111. // 80_OHM (3) - 80 Ohm
  4112. // 60_OHM (4) - 60 Ohm
  4113. // 48_OHM (5) - 48 Ohm
  4114. // 40_OHM (6) - 40 Ohm
  4115. // 34_OHM (7) - 34 Ohm
  4116. HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(
  4117. BF_IOMUXC_SW_PAD_CTL_GRP_B4DS_DSE_V(40_OHM));
  4118. // Config mmdc.DRAM_DATA38 to pad DRAM_DATA38(AB19)
  4119. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4120. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4121. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4122. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4123. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4124. // HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(0x00000030);
  4125. // Pad Group Control Register:
  4126. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4127. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4128. // DISABLED (0) - Pull/Keeper Disabled
  4129. // ENABLED (1) - Pull/Keeper Enabled
  4130. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4131. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4132. // Pad Group Control Register:
  4133. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4134. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4135. // KEEP (0) - Keeper Enabled
  4136. // PULL (1) - Pull Enabled
  4137. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4138. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4139. // Pad Group Control Register:
  4140. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4141. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4142. // DISABLED (0) - CMOS input
  4143. // ENABLED (1) - Schmitt trigger input
  4144. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4145. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4146. // Pad Group Control Register:
  4147. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4148. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4149. // CMOS (0) - CMOS input mode.
  4150. // DIFFERENTIAL (1) - Differential input mode.
  4151. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4152. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4153. // Pad Group Control Register:
  4154. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4155. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4156. // RESERVED0 (0) - Reserved
  4157. // RESERVED1 (1) - Reserved
  4158. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4159. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4160. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4161. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4162. // Pad Group Control Register:
  4163. // IOMUXC_SW_PAD_CTL_GRP_B4DS(0x020E0780)
  4164. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4165. // HIZ (0) - HI-Z
  4166. // 240_OHM (1) - 240 Ohm
  4167. // 120_OHM (2) - 120 Ohm
  4168. // 80_OHM (3) - 80 Ohm
  4169. // 60_OHM (4) - 60 Ohm
  4170. // 48_OHM (5) - 48 Ohm
  4171. // 40_OHM (6) - 40 Ohm
  4172. // 34_OHM (7) - 34 Ohm
  4173. HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(
  4174. BF_IOMUXC_SW_PAD_CTL_GRP_B4DS_DSE_V(40_OHM));
  4175. // Config mmdc.DRAM_DATA39 to pad DRAM_DATA39(AC19)
  4176. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4177. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4178. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4179. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4180. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4181. // HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(0x00000030);
  4182. // Pad Group Control Register:
  4183. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4184. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4185. // DISABLED (0) - Pull/Keeper Disabled
  4186. // ENABLED (1) - Pull/Keeper Enabled
  4187. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4188. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4189. // Pad Group Control Register:
  4190. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4191. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4192. // KEEP (0) - Keeper Enabled
  4193. // PULL (1) - Pull Enabled
  4194. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4195. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4196. // Pad Group Control Register:
  4197. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4198. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4199. // DISABLED (0) - CMOS input
  4200. // ENABLED (1) - Schmitt trigger input
  4201. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4202. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4203. // Pad Group Control Register:
  4204. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4205. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4206. // CMOS (0) - CMOS input mode.
  4207. // DIFFERENTIAL (1) - Differential input mode.
  4208. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4209. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4210. // Pad Group Control Register:
  4211. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4212. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4213. // RESERVED0 (0) - Reserved
  4214. // RESERVED1 (1) - Reserved
  4215. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4216. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4217. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4218. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4219. // Pad Group Control Register:
  4220. // IOMUXC_SW_PAD_CTL_GRP_B4DS(0x020E0780)
  4221. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4222. // HIZ (0) - HI-Z
  4223. // 240_OHM (1) - 240 Ohm
  4224. // 120_OHM (2) - 120 Ohm
  4225. // 80_OHM (3) - 80 Ohm
  4226. // 60_OHM (4) - 60 Ohm
  4227. // 48_OHM (5) - 48 Ohm
  4228. // 40_OHM (6) - 40 Ohm
  4229. // 34_OHM (7) - 34 Ohm
  4230. HW_IOMUXC_SW_PAD_CTL_GRP_B4DS_WR(
  4231. BF_IOMUXC_SW_PAD_CTL_GRP_B4DS_DSE_V(40_OHM));
  4232. // Config mmdc.DRAM_DATA40 to pad DRAM_DATA40(Y19)
  4233. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4234. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4235. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4236. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4237. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4238. // HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(0x00000030);
  4239. // Pad Group Control Register:
  4240. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4241. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4242. // DISABLED (0) - Pull/Keeper Disabled
  4243. // ENABLED (1) - Pull/Keeper Enabled
  4244. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4245. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4246. // Pad Group Control Register:
  4247. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4248. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4249. // KEEP (0) - Keeper Enabled
  4250. // PULL (1) - Pull Enabled
  4251. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4252. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4253. // Pad Group Control Register:
  4254. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4255. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4256. // DISABLED (0) - CMOS input
  4257. // ENABLED (1) - Schmitt trigger input
  4258. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4259. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4260. // Pad Group Control Register:
  4261. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4262. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4263. // CMOS (0) - CMOS input mode.
  4264. // DIFFERENTIAL (1) - Differential input mode.
  4265. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4266. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4267. // Pad Group Control Register:
  4268. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4269. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4270. // RESERVED0 (0) - Reserved
  4271. // RESERVED1 (1) - Reserved
  4272. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4273. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4274. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4275. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4276. // Pad Group Control Register:
  4277. // IOMUXC_SW_PAD_CTL_GRP_B5DS(0x020E0784)
  4278. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4279. // HIZ (0) - HI-Z
  4280. // 240_OHM (1) - 240 Ohm
  4281. // 120_OHM (2) - 120 Ohm
  4282. // 80_OHM (3) - 80 Ohm
  4283. // 60_OHM (4) - 60 Ohm
  4284. // 48_OHM (5) - 48 Ohm
  4285. // 40_OHM (6) - 40 Ohm
  4286. // 34_OHM (7) - 34 Ohm
  4287. HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(
  4288. BF_IOMUXC_SW_PAD_CTL_GRP_B5DS_DSE_V(40_OHM));
  4289. // Config mmdc.DRAM_DATA41 to pad DRAM_DATA41(AB20)
  4290. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4291. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4292. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4293. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4294. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4295. // HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(0x00000030);
  4296. // Pad Group Control Register:
  4297. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4298. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4299. // DISABLED (0) - Pull/Keeper Disabled
  4300. // ENABLED (1) - Pull/Keeper Enabled
  4301. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4302. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4303. // Pad Group Control Register:
  4304. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4305. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4306. // KEEP (0) - Keeper Enabled
  4307. // PULL (1) - Pull Enabled
  4308. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4309. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4310. // Pad Group Control Register:
  4311. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4312. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4313. // DISABLED (0) - CMOS input
  4314. // ENABLED (1) - Schmitt trigger input
  4315. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4316. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4317. // Pad Group Control Register:
  4318. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4319. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4320. // CMOS (0) - CMOS input mode.
  4321. // DIFFERENTIAL (1) - Differential input mode.
  4322. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4323. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4324. // Pad Group Control Register:
  4325. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4326. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4327. // RESERVED0 (0) - Reserved
  4328. // RESERVED1 (1) - Reserved
  4329. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4330. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4331. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4332. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4333. // Pad Group Control Register:
  4334. // IOMUXC_SW_PAD_CTL_GRP_B5DS(0x020E0784)
  4335. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4336. // HIZ (0) - HI-Z
  4337. // 240_OHM (1) - 240 Ohm
  4338. // 120_OHM (2) - 120 Ohm
  4339. // 80_OHM (3) - 80 Ohm
  4340. // 60_OHM (4) - 60 Ohm
  4341. // 48_OHM (5) - 48 Ohm
  4342. // 40_OHM (6) - 40 Ohm
  4343. // 34_OHM (7) - 34 Ohm
  4344. HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(
  4345. BF_IOMUXC_SW_PAD_CTL_GRP_B5DS_DSE_V(40_OHM));
  4346. // Config mmdc.DRAM_DATA42 to pad DRAM_DATA42(AB21)
  4347. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4348. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4349. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4350. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4351. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4352. // HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(0x00000030);
  4353. // Pad Group Control Register:
  4354. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4355. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4356. // DISABLED (0) - Pull/Keeper Disabled
  4357. // ENABLED (1) - Pull/Keeper Enabled
  4358. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4359. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4360. // Pad Group Control Register:
  4361. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4362. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4363. // KEEP (0) - Keeper Enabled
  4364. // PULL (1) - Pull Enabled
  4365. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4366. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4367. // Pad Group Control Register:
  4368. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4369. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4370. // DISABLED (0) - CMOS input
  4371. // ENABLED (1) - Schmitt trigger input
  4372. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4373. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4374. // Pad Group Control Register:
  4375. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4376. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4377. // CMOS (0) - CMOS input mode.
  4378. // DIFFERENTIAL (1) - Differential input mode.
  4379. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4380. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4381. // Pad Group Control Register:
  4382. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4383. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4384. // RESERVED0 (0) - Reserved
  4385. // RESERVED1 (1) - Reserved
  4386. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4387. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4388. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4389. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4390. // Pad Group Control Register:
  4391. // IOMUXC_SW_PAD_CTL_GRP_B5DS(0x020E0784)
  4392. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4393. // HIZ (0) - HI-Z
  4394. // 240_OHM (1) - 240 Ohm
  4395. // 120_OHM (2) - 120 Ohm
  4396. // 80_OHM (3) - 80 Ohm
  4397. // 60_OHM (4) - 60 Ohm
  4398. // 48_OHM (5) - 48 Ohm
  4399. // 40_OHM (6) - 40 Ohm
  4400. // 34_OHM (7) - 34 Ohm
  4401. HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(
  4402. BF_IOMUXC_SW_PAD_CTL_GRP_B5DS_DSE_V(40_OHM));
  4403. // Config mmdc.DRAM_DATA43 to pad DRAM_DATA43(AD21)
  4404. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4405. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4406. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4407. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4408. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4409. // HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(0x00000030);
  4410. // Pad Group Control Register:
  4411. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4412. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4413. // DISABLED (0) - Pull/Keeper Disabled
  4414. // ENABLED (1) - Pull/Keeper Enabled
  4415. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4416. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4417. // Pad Group Control Register:
  4418. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4419. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4420. // KEEP (0) - Keeper Enabled
  4421. // PULL (1) - Pull Enabled
  4422. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4423. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4424. // Pad Group Control Register:
  4425. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4426. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4427. // DISABLED (0) - CMOS input
  4428. // ENABLED (1) - Schmitt trigger input
  4429. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4430. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4431. // Pad Group Control Register:
  4432. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4433. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4434. // CMOS (0) - CMOS input mode.
  4435. // DIFFERENTIAL (1) - Differential input mode.
  4436. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4437. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4438. // Pad Group Control Register:
  4439. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4440. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4441. // RESERVED0 (0) - Reserved
  4442. // RESERVED1 (1) - Reserved
  4443. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4444. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4445. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4446. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4447. // Pad Group Control Register:
  4448. // IOMUXC_SW_PAD_CTL_GRP_B5DS(0x020E0784)
  4449. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4450. // HIZ (0) - HI-Z
  4451. // 240_OHM (1) - 240 Ohm
  4452. // 120_OHM (2) - 120 Ohm
  4453. // 80_OHM (3) - 80 Ohm
  4454. // 60_OHM (4) - 60 Ohm
  4455. // 48_OHM (5) - 48 Ohm
  4456. // 40_OHM (6) - 40 Ohm
  4457. // 34_OHM (7) - 34 Ohm
  4458. HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(
  4459. BF_IOMUXC_SW_PAD_CTL_GRP_B5DS_DSE_V(40_OHM));
  4460. // Config mmdc.DRAM_DATA44 to pad DRAM_DATA44(Y20)
  4461. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4462. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4463. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4464. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4465. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4466. // HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(0x00000030);
  4467. // Pad Group Control Register:
  4468. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4469. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4470. // DISABLED (0) - Pull/Keeper Disabled
  4471. // ENABLED (1) - Pull/Keeper Enabled
  4472. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4473. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4474. // Pad Group Control Register:
  4475. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4476. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4477. // KEEP (0) - Keeper Enabled
  4478. // PULL (1) - Pull Enabled
  4479. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4480. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4481. // Pad Group Control Register:
  4482. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4483. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4484. // DISABLED (0) - CMOS input
  4485. // ENABLED (1) - Schmitt trigger input
  4486. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4487. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4488. // Pad Group Control Register:
  4489. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4490. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4491. // CMOS (0) - CMOS input mode.
  4492. // DIFFERENTIAL (1) - Differential input mode.
  4493. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4494. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4495. // Pad Group Control Register:
  4496. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4497. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4498. // RESERVED0 (0) - Reserved
  4499. // RESERVED1 (1) - Reserved
  4500. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4501. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4502. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4503. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4504. // Pad Group Control Register:
  4505. // IOMUXC_SW_PAD_CTL_GRP_B5DS(0x020E0784)
  4506. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4507. // HIZ (0) - HI-Z
  4508. // 240_OHM (1) - 240 Ohm
  4509. // 120_OHM (2) - 120 Ohm
  4510. // 80_OHM (3) - 80 Ohm
  4511. // 60_OHM (4) - 60 Ohm
  4512. // 48_OHM (5) - 48 Ohm
  4513. // 40_OHM (6) - 40 Ohm
  4514. // 34_OHM (7) - 34 Ohm
  4515. HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(
  4516. BF_IOMUXC_SW_PAD_CTL_GRP_B5DS_DSE_V(40_OHM));
  4517. // Config mmdc.DRAM_DATA45 to pad DRAM_DATA45(AA20)
  4518. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4519. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4520. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4521. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4522. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4523. // HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(0x00000030);
  4524. // Pad Group Control Register:
  4525. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4526. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4527. // DISABLED (0) - Pull/Keeper Disabled
  4528. // ENABLED (1) - Pull/Keeper Enabled
  4529. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4530. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4531. // Pad Group Control Register:
  4532. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4533. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4534. // KEEP (0) - Keeper Enabled
  4535. // PULL (1) - Pull Enabled
  4536. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4537. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4538. // Pad Group Control Register:
  4539. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4540. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4541. // DISABLED (0) - CMOS input
  4542. // ENABLED (1) - Schmitt trigger input
  4543. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4544. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4545. // Pad Group Control Register:
  4546. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4547. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4548. // CMOS (0) - CMOS input mode.
  4549. // DIFFERENTIAL (1) - Differential input mode.
  4550. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4551. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4552. // Pad Group Control Register:
  4553. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4554. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4555. // RESERVED0 (0) - Reserved
  4556. // RESERVED1 (1) - Reserved
  4557. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4558. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4559. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4560. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4561. // Pad Group Control Register:
  4562. // IOMUXC_SW_PAD_CTL_GRP_B5DS(0x020E0784)
  4563. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4564. // HIZ (0) - HI-Z
  4565. // 240_OHM (1) - 240 Ohm
  4566. // 120_OHM (2) - 120 Ohm
  4567. // 80_OHM (3) - 80 Ohm
  4568. // 60_OHM (4) - 60 Ohm
  4569. // 48_OHM (5) - 48 Ohm
  4570. // 40_OHM (6) - 40 Ohm
  4571. // 34_OHM (7) - 34 Ohm
  4572. HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(
  4573. BF_IOMUXC_SW_PAD_CTL_GRP_B5DS_DSE_V(40_OHM));
  4574. // Config mmdc.DRAM_DATA46 to pad DRAM_DATA46(AE21)
  4575. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4576. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4577. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4578. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4579. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4580. // HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(0x00000030);
  4581. // Pad Group Control Register:
  4582. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4583. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4584. // DISABLED (0) - Pull/Keeper Disabled
  4585. // ENABLED (1) - Pull/Keeper Enabled
  4586. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4587. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4588. // Pad Group Control Register:
  4589. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4590. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4591. // KEEP (0) - Keeper Enabled
  4592. // PULL (1) - Pull Enabled
  4593. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4594. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4595. // Pad Group Control Register:
  4596. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4597. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4598. // DISABLED (0) - CMOS input
  4599. // ENABLED (1) - Schmitt trigger input
  4600. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4601. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4602. // Pad Group Control Register:
  4603. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4604. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4605. // CMOS (0) - CMOS input mode.
  4606. // DIFFERENTIAL (1) - Differential input mode.
  4607. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4608. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4609. // Pad Group Control Register:
  4610. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4611. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4612. // RESERVED0 (0) - Reserved
  4613. // RESERVED1 (1) - Reserved
  4614. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4615. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4616. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4617. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4618. // Pad Group Control Register:
  4619. // IOMUXC_SW_PAD_CTL_GRP_B5DS(0x020E0784)
  4620. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4621. // HIZ (0) - HI-Z
  4622. // 240_OHM (1) - 240 Ohm
  4623. // 120_OHM (2) - 120 Ohm
  4624. // 80_OHM (3) - 80 Ohm
  4625. // 60_OHM (4) - 60 Ohm
  4626. // 48_OHM (5) - 48 Ohm
  4627. // 40_OHM (6) - 40 Ohm
  4628. // 34_OHM (7) - 34 Ohm
  4629. HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(
  4630. BF_IOMUXC_SW_PAD_CTL_GRP_B5DS_DSE_V(40_OHM));
  4631. // Config mmdc.DRAM_DATA47 to pad DRAM_DATA47(AC21)
  4632. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4633. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4634. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4635. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4636. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4637. // HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(0x00000030);
  4638. // Pad Group Control Register:
  4639. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4640. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4641. // DISABLED (0) - Pull/Keeper Disabled
  4642. // ENABLED (1) - Pull/Keeper Enabled
  4643. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4644. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4645. // Pad Group Control Register:
  4646. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4647. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4648. // KEEP (0) - Keeper Enabled
  4649. // PULL (1) - Pull Enabled
  4650. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4651. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4652. // Pad Group Control Register:
  4653. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4654. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4655. // DISABLED (0) - CMOS input
  4656. // ENABLED (1) - Schmitt trigger input
  4657. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4658. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4659. // Pad Group Control Register:
  4660. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4661. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4662. // CMOS (0) - CMOS input mode.
  4663. // DIFFERENTIAL (1) - Differential input mode.
  4664. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4665. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4666. // Pad Group Control Register:
  4667. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4668. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4669. // RESERVED0 (0) - Reserved
  4670. // RESERVED1 (1) - Reserved
  4671. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4672. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4673. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4674. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4675. // Pad Group Control Register:
  4676. // IOMUXC_SW_PAD_CTL_GRP_B5DS(0x020E0784)
  4677. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4678. // HIZ (0) - HI-Z
  4679. // 240_OHM (1) - 240 Ohm
  4680. // 120_OHM (2) - 120 Ohm
  4681. // 80_OHM (3) - 80 Ohm
  4682. // 60_OHM (4) - 60 Ohm
  4683. // 48_OHM (5) - 48 Ohm
  4684. // 40_OHM (6) - 40 Ohm
  4685. // 34_OHM (7) - 34 Ohm
  4686. HW_IOMUXC_SW_PAD_CTL_GRP_B5DS_WR(
  4687. BF_IOMUXC_SW_PAD_CTL_GRP_B5DS_DSE_V(40_OHM));
  4688. // Config mmdc.DRAM_DATA48 to pad DRAM_DATA48(AC22)
  4689. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4690. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4691. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4692. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4693. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4694. // HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(0x00000030);
  4695. // Pad Group Control Register:
  4696. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4697. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4698. // DISABLED (0) - Pull/Keeper Disabled
  4699. // ENABLED (1) - Pull/Keeper Enabled
  4700. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4701. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4702. // Pad Group Control Register:
  4703. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4704. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4705. // KEEP (0) - Keeper Enabled
  4706. // PULL (1) - Pull Enabled
  4707. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4708. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4709. // Pad Group Control Register:
  4710. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4711. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4712. // DISABLED (0) - CMOS input
  4713. // ENABLED (1) - Schmitt trigger input
  4714. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4715. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4716. // Pad Group Control Register:
  4717. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4718. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4719. // CMOS (0) - CMOS input mode.
  4720. // DIFFERENTIAL (1) - Differential input mode.
  4721. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4722. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4723. // Pad Group Control Register:
  4724. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4725. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4726. // RESERVED0 (0) - Reserved
  4727. // RESERVED1 (1) - Reserved
  4728. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4729. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4730. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4731. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4732. // Pad Group Control Register:
  4733. // IOMUXC_SW_PAD_CTL_GRP_B6DS(0x020E078C)
  4734. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4735. // HIZ (0) - HI-Z
  4736. // 240_OHM (1) - 240 Ohm
  4737. // 120_OHM (2) - 120 Ohm
  4738. // 80_OHM (3) - 80 Ohm
  4739. // 60_OHM (4) - 60 Ohm
  4740. // 48_OHM (5) - 48 Ohm
  4741. // 40_OHM (6) - 40 Ohm
  4742. // 34_OHM (7) - 34 Ohm
  4743. HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(
  4744. BF_IOMUXC_SW_PAD_CTL_GRP_B6DS_DSE_V(40_OHM));
  4745. // Config mmdc.DRAM_DATA49 to pad DRAM_DATA49(AE22)
  4746. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4747. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4748. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4749. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4750. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4751. // HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(0x00000030);
  4752. // Pad Group Control Register:
  4753. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4754. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4755. // DISABLED (0) - Pull/Keeper Disabled
  4756. // ENABLED (1) - Pull/Keeper Enabled
  4757. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4758. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4759. // Pad Group Control Register:
  4760. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4761. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4762. // KEEP (0) - Keeper Enabled
  4763. // PULL (1) - Pull Enabled
  4764. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4765. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4766. // Pad Group Control Register:
  4767. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4768. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4769. // DISABLED (0) - CMOS input
  4770. // ENABLED (1) - Schmitt trigger input
  4771. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4772. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4773. // Pad Group Control Register:
  4774. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4775. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4776. // CMOS (0) - CMOS input mode.
  4777. // DIFFERENTIAL (1) - Differential input mode.
  4778. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4779. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4780. // Pad Group Control Register:
  4781. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4782. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4783. // RESERVED0 (0) - Reserved
  4784. // RESERVED1 (1) - Reserved
  4785. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4786. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4787. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4788. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4789. // Pad Group Control Register:
  4790. // IOMUXC_SW_PAD_CTL_GRP_B6DS(0x020E078C)
  4791. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4792. // HIZ (0) - HI-Z
  4793. // 240_OHM (1) - 240 Ohm
  4794. // 120_OHM (2) - 120 Ohm
  4795. // 80_OHM (3) - 80 Ohm
  4796. // 60_OHM (4) - 60 Ohm
  4797. // 48_OHM (5) - 48 Ohm
  4798. // 40_OHM (6) - 40 Ohm
  4799. // 34_OHM (7) - 34 Ohm
  4800. HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(
  4801. BF_IOMUXC_SW_PAD_CTL_GRP_B6DS_DSE_V(40_OHM));
  4802. // Config mmdc.DRAM_DATA50 to pad DRAM_DATA50(AE24)
  4803. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4804. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4805. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4806. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4807. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4808. // HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(0x00000030);
  4809. // Pad Group Control Register:
  4810. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4811. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4812. // DISABLED (0) - Pull/Keeper Disabled
  4813. // ENABLED (1) - Pull/Keeper Enabled
  4814. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4815. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4816. // Pad Group Control Register:
  4817. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4818. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4819. // KEEP (0) - Keeper Enabled
  4820. // PULL (1) - Pull Enabled
  4821. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4822. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4823. // Pad Group Control Register:
  4824. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4825. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4826. // DISABLED (0) - CMOS input
  4827. // ENABLED (1) - Schmitt trigger input
  4828. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4829. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4830. // Pad Group Control Register:
  4831. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4832. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4833. // CMOS (0) - CMOS input mode.
  4834. // DIFFERENTIAL (1) - Differential input mode.
  4835. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4836. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4837. // Pad Group Control Register:
  4838. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4839. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4840. // RESERVED0 (0) - Reserved
  4841. // RESERVED1 (1) - Reserved
  4842. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4843. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4844. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4845. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4846. // Pad Group Control Register:
  4847. // IOMUXC_SW_PAD_CTL_GRP_B6DS(0x020E078C)
  4848. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4849. // HIZ (0) - HI-Z
  4850. // 240_OHM (1) - 240 Ohm
  4851. // 120_OHM (2) - 120 Ohm
  4852. // 80_OHM (3) - 80 Ohm
  4853. // 60_OHM (4) - 60 Ohm
  4854. // 48_OHM (5) - 48 Ohm
  4855. // 40_OHM (6) - 40 Ohm
  4856. // 34_OHM (7) - 34 Ohm
  4857. HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(
  4858. BF_IOMUXC_SW_PAD_CTL_GRP_B6DS_DSE_V(40_OHM));
  4859. // Config mmdc.DRAM_DATA51 to pad DRAM_DATA51(AC24)
  4860. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4861. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4862. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4863. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4864. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4865. // HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(0x00000030);
  4866. // Pad Group Control Register:
  4867. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4868. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4869. // DISABLED (0) - Pull/Keeper Disabled
  4870. // ENABLED (1) - Pull/Keeper Enabled
  4871. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4872. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4873. // Pad Group Control Register:
  4874. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4875. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4876. // KEEP (0) - Keeper Enabled
  4877. // PULL (1) - Pull Enabled
  4878. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4879. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4880. // Pad Group Control Register:
  4881. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4882. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4883. // DISABLED (0) - CMOS input
  4884. // ENABLED (1) - Schmitt trigger input
  4885. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4886. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4887. // Pad Group Control Register:
  4888. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4889. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4890. // CMOS (0) - CMOS input mode.
  4891. // DIFFERENTIAL (1) - Differential input mode.
  4892. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4893. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4894. // Pad Group Control Register:
  4895. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4896. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4897. // RESERVED0 (0) - Reserved
  4898. // RESERVED1 (1) - Reserved
  4899. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4900. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4901. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4902. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4903. // Pad Group Control Register:
  4904. // IOMUXC_SW_PAD_CTL_GRP_B6DS(0x020E078C)
  4905. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4906. // HIZ (0) - HI-Z
  4907. // 240_OHM (1) - 240 Ohm
  4908. // 120_OHM (2) - 120 Ohm
  4909. // 80_OHM (3) - 80 Ohm
  4910. // 60_OHM (4) - 60 Ohm
  4911. // 48_OHM (5) - 48 Ohm
  4912. // 40_OHM (6) - 40 Ohm
  4913. // 34_OHM (7) - 34 Ohm
  4914. HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(
  4915. BF_IOMUXC_SW_PAD_CTL_GRP_B6DS_DSE_V(40_OHM));
  4916. // Config mmdc.DRAM_DATA52 to pad DRAM_DATA52(AB22)
  4917. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4918. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4919. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4920. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4921. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4922. // HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(0x00000030);
  4923. // Pad Group Control Register:
  4924. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4925. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4926. // DISABLED (0) - Pull/Keeper Disabled
  4927. // ENABLED (1) - Pull/Keeper Enabled
  4928. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4929. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4930. // Pad Group Control Register:
  4931. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4932. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4933. // KEEP (0) - Keeper Enabled
  4934. // PULL (1) - Pull Enabled
  4935. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4936. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4937. // Pad Group Control Register:
  4938. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4939. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4940. // DISABLED (0) - CMOS input
  4941. // ENABLED (1) - Schmitt trigger input
  4942. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  4943. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  4944. // Pad Group Control Register:
  4945. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  4946. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  4947. // CMOS (0) - CMOS input mode.
  4948. // DIFFERENTIAL (1) - Differential input mode.
  4949. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  4950. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  4951. // Pad Group Control Register:
  4952. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  4953. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  4954. // RESERVED0 (0) - Reserved
  4955. // RESERVED1 (1) - Reserved
  4956. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  4957. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  4958. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  4959. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  4960. // Pad Group Control Register:
  4961. // IOMUXC_SW_PAD_CTL_GRP_B6DS(0x020E078C)
  4962. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  4963. // HIZ (0) - HI-Z
  4964. // 240_OHM (1) - 240 Ohm
  4965. // 120_OHM (2) - 120 Ohm
  4966. // 80_OHM (3) - 80 Ohm
  4967. // 60_OHM (4) - 60 Ohm
  4968. // 48_OHM (5) - 48 Ohm
  4969. // 40_OHM (6) - 40 Ohm
  4970. // 34_OHM (7) - 34 Ohm
  4971. HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(
  4972. BF_IOMUXC_SW_PAD_CTL_GRP_B6DS_DSE_V(40_OHM));
  4973. // Config mmdc.DRAM_DATA53 to pad DRAM_DATA53(AC23)
  4974. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  4975. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  4976. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  4977. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  4978. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  4979. // HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(0x00000030);
  4980. // Pad Group Control Register:
  4981. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  4982. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  4983. // DISABLED (0) - Pull/Keeper Disabled
  4984. // ENABLED (1) - Pull/Keeper Enabled
  4985. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  4986. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  4987. // Pad Group Control Register:
  4988. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  4989. // PUE [13] - Pull / Keep Select Field Reset: PULL
  4990. // KEEP (0) - Keeper Enabled
  4991. // PULL (1) - Pull Enabled
  4992. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  4993. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  4994. // Pad Group Control Register:
  4995. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  4996. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  4997. // DISABLED (0) - CMOS input
  4998. // ENABLED (1) - Schmitt trigger input
  4999. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5000. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5001. // Pad Group Control Register:
  5002. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5003. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5004. // CMOS (0) - CMOS input mode.
  5005. // DIFFERENTIAL (1) - Differential input mode.
  5006. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5007. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5008. // Pad Group Control Register:
  5009. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5010. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5011. // RESERVED0 (0) - Reserved
  5012. // RESERVED1 (1) - Reserved
  5013. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5014. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5015. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5016. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5017. // Pad Group Control Register:
  5018. // IOMUXC_SW_PAD_CTL_GRP_B6DS(0x020E078C)
  5019. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5020. // HIZ (0) - HI-Z
  5021. // 240_OHM (1) - 240 Ohm
  5022. // 120_OHM (2) - 120 Ohm
  5023. // 80_OHM (3) - 80 Ohm
  5024. // 60_OHM (4) - 60 Ohm
  5025. // 48_OHM (5) - 48 Ohm
  5026. // 40_OHM (6) - 40 Ohm
  5027. // 34_OHM (7) - 34 Ohm
  5028. HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(
  5029. BF_IOMUXC_SW_PAD_CTL_GRP_B6DS_DSE_V(40_OHM));
  5030. // Config mmdc.DRAM_DATA54 to pad DRAM_DATA54(AD25)
  5031. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5032. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5033. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5034. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5035. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5036. // HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(0x00000030);
  5037. // Pad Group Control Register:
  5038. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5039. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5040. // DISABLED (0) - Pull/Keeper Disabled
  5041. // ENABLED (1) - Pull/Keeper Enabled
  5042. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5043. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5044. // Pad Group Control Register:
  5045. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5046. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5047. // KEEP (0) - Keeper Enabled
  5048. // PULL (1) - Pull Enabled
  5049. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5050. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5051. // Pad Group Control Register:
  5052. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5053. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5054. // DISABLED (0) - CMOS input
  5055. // ENABLED (1) - Schmitt trigger input
  5056. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5057. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5058. // Pad Group Control Register:
  5059. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5060. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5061. // CMOS (0) - CMOS input mode.
  5062. // DIFFERENTIAL (1) - Differential input mode.
  5063. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5064. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5065. // Pad Group Control Register:
  5066. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5067. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5068. // RESERVED0 (0) - Reserved
  5069. // RESERVED1 (1) - Reserved
  5070. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5071. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5072. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5073. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5074. // Pad Group Control Register:
  5075. // IOMUXC_SW_PAD_CTL_GRP_B6DS(0x020E078C)
  5076. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5077. // HIZ (0) - HI-Z
  5078. // 240_OHM (1) - 240 Ohm
  5079. // 120_OHM (2) - 120 Ohm
  5080. // 80_OHM (3) - 80 Ohm
  5081. // 60_OHM (4) - 60 Ohm
  5082. // 48_OHM (5) - 48 Ohm
  5083. // 40_OHM (6) - 40 Ohm
  5084. // 34_OHM (7) - 34 Ohm
  5085. HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(
  5086. BF_IOMUXC_SW_PAD_CTL_GRP_B6DS_DSE_V(40_OHM));
  5087. // Config mmdc.DRAM_DATA55 to pad DRAM_DATA55(AC25)
  5088. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5089. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5090. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5091. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5092. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5093. // HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(0x00000030);
  5094. // Pad Group Control Register:
  5095. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5096. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5097. // DISABLED (0) - Pull/Keeper Disabled
  5098. // ENABLED (1) - Pull/Keeper Enabled
  5099. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5100. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5101. // Pad Group Control Register:
  5102. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5103. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5104. // KEEP (0) - Keeper Enabled
  5105. // PULL (1) - Pull Enabled
  5106. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5107. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5108. // Pad Group Control Register:
  5109. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5110. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5111. // DISABLED (0) - CMOS input
  5112. // ENABLED (1) - Schmitt trigger input
  5113. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5114. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5115. // Pad Group Control Register:
  5116. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5117. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5118. // CMOS (0) - CMOS input mode.
  5119. // DIFFERENTIAL (1) - Differential input mode.
  5120. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5121. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5122. // Pad Group Control Register:
  5123. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5124. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5125. // RESERVED0 (0) - Reserved
  5126. // RESERVED1 (1) - Reserved
  5127. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5128. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5129. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5130. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5131. // Pad Group Control Register:
  5132. // IOMUXC_SW_PAD_CTL_GRP_B6DS(0x020E078C)
  5133. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5134. // HIZ (0) - HI-Z
  5135. // 240_OHM (1) - 240 Ohm
  5136. // 120_OHM (2) - 120 Ohm
  5137. // 80_OHM (3) - 80 Ohm
  5138. // 60_OHM (4) - 60 Ohm
  5139. // 48_OHM (5) - 48 Ohm
  5140. // 40_OHM (6) - 40 Ohm
  5141. // 34_OHM (7) - 34 Ohm
  5142. HW_IOMUXC_SW_PAD_CTL_GRP_B6DS_WR(
  5143. BF_IOMUXC_SW_PAD_CTL_GRP_B6DS_DSE_V(40_OHM));
  5144. // Config mmdc.DRAM_DATA56 to pad DRAM_DATA56(AB25)
  5145. // HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(0x00000030);
  5146. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5147. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5148. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5149. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5150. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5151. // Pad Group Control Register:
  5152. // IOMUXC_SW_PAD_CTL_GRP_B7DS(0x020E0748)
  5153. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5154. // HIZ (0) - HI-Z
  5155. // 240_OHM (1) - 240 Ohm
  5156. // 120_OHM (2) - 120 Ohm
  5157. // 80_OHM (3) - 80 Ohm
  5158. // 60_OHM (4) - 60 Ohm
  5159. // 48_OHM (5) - 48 Ohm
  5160. // 40_OHM (6) - 40 Ohm
  5161. // 34_OHM (7) - 34 Ohm
  5162. HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(
  5163. BF_IOMUXC_SW_PAD_CTL_GRP_B7DS_DSE_V(40_OHM));
  5164. // Pad Group Control Register:
  5165. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5166. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5167. // DISABLED (0) - Pull/Keeper Disabled
  5168. // ENABLED (1) - Pull/Keeper Enabled
  5169. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5170. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5171. // Pad Group Control Register:
  5172. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5173. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5174. // KEEP (0) - Keeper Enabled
  5175. // PULL (1) - Pull Enabled
  5176. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5177. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5178. // Pad Group Control Register:
  5179. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5180. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5181. // DISABLED (0) - CMOS input
  5182. // ENABLED (1) - Schmitt trigger input
  5183. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5184. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5185. // Pad Group Control Register:
  5186. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5187. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5188. // CMOS (0) - CMOS input mode.
  5189. // DIFFERENTIAL (1) - Differential input mode.
  5190. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5191. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5192. // Pad Group Control Register:
  5193. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5194. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5195. // RESERVED0 (0) - Reserved
  5196. // RESERVED1 (1) - Reserved
  5197. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5198. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5199. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5200. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5201. // Config mmdc.DRAM_DATA57 to pad DRAM_DATA57(AA21)
  5202. // HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(0x00000030);
  5203. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5204. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5205. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5206. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5207. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5208. // Pad Group Control Register:
  5209. // IOMUXC_SW_PAD_CTL_GRP_B7DS(0x020E0748)
  5210. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5211. // HIZ (0) - HI-Z
  5212. // 240_OHM (1) - 240 Ohm
  5213. // 120_OHM (2) - 120 Ohm
  5214. // 80_OHM (3) - 80 Ohm
  5215. // 60_OHM (4) - 60 Ohm
  5216. // 48_OHM (5) - 48 Ohm
  5217. // 40_OHM (6) - 40 Ohm
  5218. // 34_OHM (7) - 34 Ohm
  5219. HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(
  5220. BF_IOMUXC_SW_PAD_CTL_GRP_B7DS_DSE_V(40_OHM));
  5221. // Pad Group Control Register:
  5222. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5223. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5224. // DISABLED (0) - Pull/Keeper Disabled
  5225. // ENABLED (1) - Pull/Keeper Enabled
  5226. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5227. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5228. // Pad Group Control Register:
  5229. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5230. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5231. // KEEP (0) - Keeper Enabled
  5232. // PULL (1) - Pull Enabled
  5233. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5234. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5235. // Pad Group Control Register:
  5236. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5237. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5238. // DISABLED (0) - CMOS input
  5239. // ENABLED (1) - Schmitt trigger input
  5240. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5241. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5242. // Pad Group Control Register:
  5243. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5244. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5245. // CMOS (0) - CMOS input mode.
  5246. // DIFFERENTIAL (1) - Differential input mode.
  5247. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5248. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5249. // Pad Group Control Register:
  5250. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5251. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5252. // RESERVED0 (0) - Reserved
  5253. // RESERVED1 (1) - Reserved
  5254. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5255. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5256. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5257. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5258. // Config mmdc.DRAM_DATA58 to pad DRAM_DATA58(Y25)
  5259. // HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(0x00000030);
  5260. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5261. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5262. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5263. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5264. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5265. // Pad Group Control Register:
  5266. // IOMUXC_SW_PAD_CTL_GRP_B7DS(0x020E0748)
  5267. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5268. // HIZ (0) - HI-Z
  5269. // 240_OHM (1) - 240 Ohm
  5270. // 120_OHM (2) - 120 Ohm
  5271. // 80_OHM (3) - 80 Ohm
  5272. // 60_OHM (4) - 60 Ohm
  5273. // 48_OHM (5) - 48 Ohm
  5274. // 40_OHM (6) - 40 Ohm
  5275. // 34_OHM (7) - 34 Ohm
  5276. HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(
  5277. BF_IOMUXC_SW_PAD_CTL_GRP_B7DS_DSE_V(40_OHM));
  5278. // Pad Group Control Register:
  5279. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5280. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5281. // DISABLED (0) - Pull/Keeper Disabled
  5282. // ENABLED (1) - Pull/Keeper Enabled
  5283. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5284. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5285. // Pad Group Control Register:
  5286. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5287. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5288. // KEEP (0) - Keeper Enabled
  5289. // PULL (1) - Pull Enabled
  5290. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5291. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5292. // Pad Group Control Register:
  5293. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5294. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5295. // DISABLED (0) - CMOS input
  5296. // ENABLED (1) - Schmitt trigger input
  5297. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5298. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5299. // Pad Group Control Register:
  5300. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5301. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5302. // CMOS (0) - CMOS input mode.
  5303. // DIFFERENTIAL (1) - Differential input mode.
  5304. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5305. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5306. // Pad Group Control Register:
  5307. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5308. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5309. // RESERVED0 (0) - Reserved
  5310. // RESERVED1 (1) - Reserved
  5311. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5312. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5313. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5314. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5315. // Config mmdc.DRAM_DATA59 to pad DRAM_DATA59(Y22)
  5316. // HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(0x00000030);
  5317. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5318. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5319. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5320. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5321. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5322. // Pad Group Control Register:
  5323. // IOMUXC_SW_PAD_CTL_GRP_B7DS(0x020E0748)
  5324. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5325. // HIZ (0) - HI-Z
  5326. // 240_OHM (1) - 240 Ohm
  5327. // 120_OHM (2) - 120 Ohm
  5328. // 80_OHM (3) - 80 Ohm
  5329. // 60_OHM (4) - 60 Ohm
  5330. // 48_OHM (5) - 48 Ohm
  5331. // 40_OHM (6) - 40 Ohm
  5332. // 34_OHM (7) - 34 Ohm
  5333. HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(
  5334. BF_IOMUXC_SW_PAD_CTL_GRP_B7DS_DSE_V(40_OHM));
  5335. // Pad Group Control Register:
  5336. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5337. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5338. // DISABLED (0) - Pull/Keeper Disabled
  5339. // ENABLED (1) - Pull/Keeper Enabled
  5340. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5341. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5342. // Pad Group Control Register:
  5343. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5344. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5345. // KEEP (0) - Keeper Enabled
  5346. // PULL (1) - Pull Enabled
  5347. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5348. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5349. // Pad Group Control Register:
  5350. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5351. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5352. // DISABLED (0) - CMOS input
  5353. // ENABLED (1) - Schmitt trigger input
  5354. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5355. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5356. // Pad Group Control Register:
  5357. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5358. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5359. // CMOS (0) - CMOS input mode.
  5360. // DIFFERENTIAL (1) - Differential input mode.
  5361. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5362. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5363. // Pad Group Control Register:
  5364. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5365. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5366. // RESERVED0 (0) - Reserved
  5367. // RESERVED1 (1) - Reserved
  5368. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5369. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5370. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5371. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5372. // Config mmdc.DRAM_DATA60 to pad DRAM_DATA60(AB23)
  5373. // HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(0x00000030);
  5374. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5375. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5376. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5377. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5378. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5379. // Pad Group Control Register:
  5380. // IOMUXC_SW_PAD_CTL_GRP_B7DS(0x020E0748)
  5381. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5382. // HIZ (0) - HI-Z
  5383. // 240_OHM (1) - 240 Ohm
  5384. // 120_OHM (2) - 120 Ohm
  5385. // 80_OHM (3) - 80 Ohm
  5386. // 60_OHM (4) - 60 Ohm
  5387. // 48_OHM (5) - 48 Ohm
  5388. // 40_OHM (6) - 40 Ohm
  5389. // 34_OHM (7) - 34 Ohm
  5390. HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(
  5391. BF_IOMUXC_SW_PAD_CTL_GRP_B7DS_DSE_V(40_OHM));
  5392. // Pad Group Control Register:
  5393. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5394. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5395. // DISABLED (0) - Pull/Keeper Disabled
  5396. // ENABLED (1) - Pull/Keeper Enabled
  5397. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5398. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5399. // Pad Group Control Register:
  5400. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5401. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5402. // KEEP (0) - Keeper Enabled
  5403. // PULL (1) - Pull Enabled
  5404. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5405. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5406. // Pad Group Control Register:
  5407. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5408. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5409. // DISABLED (0) - CMOS input
  5410. // ENABLED (1) - Schmitt trigger input
  5411. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5412. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5413. // Pad Group Control Register:
  5414. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5415. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5416. // CMOS (0) - CMOS input mode.
  5417. // DIFFERENTIAL (1) - Differential input mode.
  5418. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5419. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5420. // Pad Group Control Register:
  5421. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5422. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5423. // RESERVED0 (0) - Reserved
  5424. // RESERVED1 (1) - Reserved
  5425. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5426. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5427. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5428. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5429. // Config mmdc.DRAM_DATA61 to pad DRAM_DATA61(AA23)
  5430. // HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(0x00000030);
  5431. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5432. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5433. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5434. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5435. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5436. // Pad Group Control Register:
  5437. // IOMUXC_SW_PAD_CTL_GRP_B7DS(0x020E0748)
  5438. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5439. // HIZ (0) - HI-Z
  5440. // 240_OHM (1) - 240 Ohm
  5441. // 120_OHM (2) - 120 Ohm
  5442. // 80_OHM (3) - 80 Ohm
  5443. // 60_OHM (4) - 60 Ohm
  5444. // 48_OHM (5) - 48 Ohm
  5445. // 40_OHM (6) - 40 Ohm
  5446. // 34_OHM (7) - 34 Ohm
  5447. HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(
  5448. BF_IOMUXC_SW_PAD_CTL_GRP_B7DS_DSE_V(40_OHM));
  5449. // Pad Group Control Register:
  5450. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5451. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5452. // DISABLED (0) - Pull/Keeper Disabled
  5453. // ENABLED (1) - Pull/Keeper Enabled
  5454. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5455. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5456. // Pad Group Control Register:
  5457. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5458. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5459. // KEEP (0) - Keeper Enabled
  5460. // PULL (1) - Pull Enabled
  5461. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5462. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5463. // Pad Group Control Register:
  5464. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5465. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5466. // DISABLED (0) - CMOS input
  5467. // ENABLED (1) - Schmitt trigger input
  5468. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5469. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5470. // Pad Group Control Register:
  5471. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5472. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5473. // CMOS (0) - CMOS input mode.
  5474. // DIFFERENTIAL (1) - Differential input mode.
  5475. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5476. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5477. // Pad Group Control Register:
  5478. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5479. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5480. // RESERVED0 (0) - Reserved
  5481. // RESERVED1 (1) - Reserved
  5482. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5483. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5484. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5485. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5486. // Config mmdc.DRAM_DATA62 to pad DRAM_DATA62(Y23)
  5487. // HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(0x00000030);
  5488. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5489. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5490. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5491. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5492. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5493. // Pad Group Control Register:
  5494. // IOMUXC_SW_PAD_CTL_GRP_B7DS(0x020E0748)
  5495. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5496. // HIZ (0) - HI-Z
  5497. // 240_OHM (1) - 240 Ohm
  5498. // 120_OHM (2) - 120 Ohm
  5499. // 80_OHM (3) - 80 Ohm
  5500. // 60_OHM (4) - 60 Ohm
  5501. // 48_OHM (5) - 48 Ohm
  5502. // 40_OHM (6) - 40 Ohm
  5503. // 34_OHM (7) - 34 Ohm
  5504. HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(
  5505. BF_IOMUXC_SW_PAD_CTL_GRP_B7DS_DSE_V(40_OHM));
  5506. // Pad Group Control Register:
  5507. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5508. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5509. // DISABLED (0) - Pull/Keeper Disabled
  5510. // ENABLED (1) - Pull/Keeper Enabled
  5511. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5512. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5513. // Pad Group Control Register:
  5514. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5515. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5516. // KEEP (0) - Keeper Enabled
  5517. // PULL (1) - Pull Enabled
  5518. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5519. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5520. // Pad Group Control Register:
  5521. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5522. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5523. // DISABLED (0) - CMOS input
  5524. // ENABLED (1) - Schmitt trigger input
  5525. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5526. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5527. // Pad Group Control Register:
  5528. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5529. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5530. // CMOS (0) - CMOS input mode.
  5531. // DIFFERENTIAL (1) - Differential input mode.
  5532. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5533. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5534. // Pad Group Control Register:
  5535. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5536. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5537. // RESERVED0 (0) - Reserved
  5538. // RESERVED1 (1) - Reserved
  5539. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5540. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5541. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5542. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5543. // Config mmdc.DRAM_DATA63 to pad DRAM_DATA63(W25)
  5544. // HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(0x00000030);
  5545. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5546. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5547. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  5548. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(0x00000000);
  5549. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5550. // Pad Group Control Register:
  5551. // IOMUXC_SW_PAD_CTL_GRP_B7DS(0x020E0748)
  5552. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5553. // HIZ (0) - HI-Z
  5554. // 240_OHM (1) - 240 Ohm
  5555. // 120_OHM (2) - 120 Ohm
  5556. // 80_OHM (3) - 80 Ohm
  5557. // 60_OHM (4) - 60 Ohm
  5558. // 48_OHM (5) - 48 Ohm
  5559. // 40_OHM (6) - 40 Ohm
  5560. // 34_OHM (7) - 34 Ohm
  5561. HW_IOMUXC_SW_PAD_CTL_GRP_B7DS_WR(
  5562. BF_IOMUXC_SW_PAD_CTL_GRP_B7DS_DSE_V(40_OHM));
  5563. // Pad Group Control Register:
  5564. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5565. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5566. // DISABLED (0) - Pull/Keeper Disabled
  5567. // ENABLED (1) - Pull/Keeper Enabled
  5568. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5569. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5570. // Pad Group Control Register:
  5571. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5572. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5573. // KEEP (0) - Keeper Enabled
  5574. // PULL (1) - Pull Enabled
  5575. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5576. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5577. // Pad Group Control Register:
  5578. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  5579. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5580. // DISABLED (0) - CMOS input
  5581. // ENABLED (1) - Schmitt trigger input
  5582. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  5583. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  5584. // Pad Group Control Register:
  5585. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE(0x020E0760)
  5586. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5587. // CMOS (0) - CMOS input mode.
  5588. // DIFFERENTIAL (1) - Differential input mode.
  5589. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_WR(
  5590. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_DDR_INPUT_V(CMOS));
  5591. // Pad Group Control Register:
  5592. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5593. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5594. // RESERVED0 (0) - Reserved
  5595. // RESERVED1 (1) - Reserved
  5596. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5597. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5598. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5599. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5600. // Config mmdc.DRAM_DQM0 to pad DRAM_DQM0(AC3)
  5601. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0_WR(0x00008030);
  5602. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5603. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5604. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5605. // Pad Control Register:
  5606. // IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0(0x020E0470)
  5607. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  5608. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  5609. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  5610. // register.
  5611. // RESERVED0 (0) - Reserved
  5612. // RESERVED1 (1) - Reserved
  5613. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5614. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5615. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5616. // CMOS (0) - CMOS input mode.
  5617. // DIFFERENTIAL (1) - Differential input mode.
  5618. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5619. // DISABLED (0) - CMOS input
  5620. // ENABLED (1) - Schmitt trigger input
  5621. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  5622. // NOTE: Read Only Field
  5623. // The value of this field is fixed and cannot be changed.
  5624. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  5625. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  5626. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  5627. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  5628. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  5629. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  5630. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  5631. // register.
  5632. // KEEP (0) - Keeper Enabled
  5633. // PULL (1) - Pull Enabled
  5634. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  5635. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  5636. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  5637. // register.
  5638. // DISABLED (0) - Pull/Keeper Disabled
  5639. // ENABLED (1) - Pull/Keeper Enabled
  5640. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  5641. // DISABLED (0) - Disabled
  5642. // 120_OHM (1) - 120 Ohm ODT
  5643. // 60_OHM (2) - 60 Ohm ODT
  5644. // 40_OHM (3) - 40 Ohm ODT
  5645. // 30_OHM (4) - 30 Ohm ODT
  5646. // RESERVED0 (5) - Reserved
  5647. // 20_OHM (6) - 20 Ohm ODT
  5648. // RESERVED1 (7) - Reserved
  5649. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5650. // HIZ (0) - HI-Z
  5651. // 240_OHM (1) - 240 Ohm
  5652. // 120_OHM (2) - 120 Ohm
  5653. // 80_OHM (3) - 80 Ohm
  5654. // 60_OHM (4) - 60 Ohm
  5655. // 48_OHM (5) - 48 Ohm
  5656. // 40_OHM (6) - 40 Ohm
  5657. // 34_OHM (7) - 34 Ohm
  5658. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0_WR(
  5659. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0_DDR_INPUT_V(CMOS) |
  5660. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0_HYS_V(DISABLED) |
  5661. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0_ODT_V(DISABLED) |
  5662. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0_DSE_V(40_OHM));
  5663. // Pad Group Control Register:
  5664. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5665. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5666. // DISABLED (0) - Pull/Keeper Disabled
  5667. // ENABLED (1) - Pull/Keeper Enabled
  5668. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5669. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5670. // Pad Group Control Register:
  5671. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5672. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5673. // KEEP (0) - Keeper Enabled
  5674. // PULL (1) - Pull Enabled
  5675. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5676. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5677. // Pad Group Control Register:
  5678. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5679. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5680. // RESERVED0 (0) - Reserved
  5681. // RESERVED1 (1) - Reserved
  5682. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5683. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5684. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5685. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5686. // Config mmdc.DRAM_DQM1 to pad DRAM_DQM1(AC6)
  5687. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1_WR(0x00008030);
  5688. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5689. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5690. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5691. // Pad Control Register:
  5692. // IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1(0x020E0474)
  5693. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  5694. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  5695. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  5696. // register.
  5697. // RESERVED0 (0) - Reserved
  5698. // RESERVED1 (1) - Reserved
  5699. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5700. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5701. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5702. // CMOS (0) - CMOS input mode.
  5703. // DIFFERENTIAL (1) - Differential input mode.
  5704. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5705. // DISABLED (0) - CMOS input
  5706. // ENABLED (1) - Schmitt trigger input
  5707. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  5708. // NOTE: Read Only Field
  5709. // The value of this field is fixed and cannot be changed.
  5710. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  5711. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  5712. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  5713. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  5714. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  5715. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  5716. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  5717. // register.
  5718. // KEEP (0) - Keeper Enabled
  5719. // PULL (1) - Pull Enabled
  5720. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  5721. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  5722. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  5723. // register.
  5724. // DISABLED (0) - Pull/Keeper Disabled
  5725. // ENABLED (1) - Pull/Keeper Enabled
  5726. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  5727. // DISABLED (0) - Disabled
  5728. // 120_OHM (1) - 120 Ohm ODT
  5729. // 60_OHM (2) - 60 Ohm ODT
  5730. // 40_OHM (3) - 40 Ohm ODT
  5731. // 30_OHM (4) - 30 Ohm ODT
  5732. // RESERVED0 (5) - Reserved
  5733. // 20_OHM (6) - 20 Ohm ODT
  5734. // RESERVED1 (7) - Reserved
  5735. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5736. // HIZ (0) - HI-Z
  5737. // 240_OHM (1) - 240 Ohm
  5738. // 120_OHM (2) - 120 Ohm
  5739. // 80_OHM (3) - 80 Ohm
  5740. // 60_OHM (4) - 60 Ohm
  5741. // 48_OHM (5) - 48 Ohm
  5742. // 40_OHM (6) - 40 Ohm
  5743. // 34_OHM (7) - 34 Ohm
  5744. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1_WR(
  5745. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1_DDR_INPUT_V(CMOS) |
  5746. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1_HYS_V(DISABLED) |
  5747. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1_ODT_V(DISABLED) |
  5748. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1_DSE_V(40_OHM));
  5749. // Pad Group Control Register:
  5750. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5751. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5752. // DISABLED (0) - Pull/Keeper Disabled
  5753. // ENABLED (1) - Pull/Keeper Enabled
  5754. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5755. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5756. // Pad Group Control Register:
  5757. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5758. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5759. // KEEP (0) - Keeper Enabled
  5760. // PULL (1) - Pull Enabled
  5761. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5762. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5763. // Pad Group Control Register:
  5764. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5765. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5766. // RESERVED0 (0) - Reserved
  5767. // RESERVED1 (1) - Reserved
  5768. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5769. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5770. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5771. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5772. // Config mmdc.DRAM_DQM2 to pad DRAM_DQM2(AB8)
  5773. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2_WR(0x00008030);
  5774. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5775. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5776. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5777. // Pad Control Register:
  5778. // IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2(0x020E0478)
  5779. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  5780. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  5781. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  5782. // register.
  5783. // RESERVED0 (0) - Reserved
  5784. // RESERVED1 (1) - Reserved
  5785. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5786. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5787. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5788. // CMOS (0) - CMOS input mode.
  5789. // DIFFERENTIAL (1) - Differential input mode.
  5790. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5791. // DISABLED (0) - CMOS input
  5792. // ENABLED (1) - Schmitt trigger input
  5793. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  5794. // NOTE: Read Only Field
  5795. // The value of this field is fixed and cannot be changed.
  5796. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  5797. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  5798. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  5799. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  5800. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  5801. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  5802. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  5803. // register.
  5804. // KEEP (0) - Keeper Enabled
  5805. // PULL (1) - Pull Enabled
  5806. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  5807. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  5808. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  5809. // register.
  5810. // DISABLED (0) - Pull/Keeper Disabled
  5811. // ENABLED (1) - Pull/Keeper Enabled
  5812. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  5813. // DISABLED (0) - Disabled
  5814. // 120_OHM (1) - 120 Ohm ODT
  5815. // 60_OHM (2) - 60 Ohm ODT
  5816. // 40_OHM (3) - 40 Ohm ODT
  5817. // 30_OHM (4) - 30 Ohm ODT
  5818. // RESERVED0 (5) - Reserved
  5819. // 20_OHM (6) - 20 Ohm ODT
  5820. // RESERVED1 (7) - Reserved
  5821. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5822. // HIZ (0) - HI-Z
  5823. // 240_OHM (1) - 240 Ohm
  5824. // 120_OHM (2) - 120 Ohm
  5825. // 80_OHM (3) - 80 Ohm
  5826. // 60_OHM (4) - 60 Ohm
  5827. // 48_OHM (5) - 48 Ohm
  5828. // 40_OHM (6) - 40 Ohm
  5829. // 34_OHM (7) - 34 Ohm
  5830. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2_WR(
  5831. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2_DDR_INPUT_V(CMOS) |
  5832. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2_HYS_V(DISABLED) |
  5833. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2_ODT_V(DISABLED) |
  5834. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2_DSE_V(40_OHM));
  5835. // Pad Group Control Register:
  5836. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5837. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5838. // DISABLED (0) - Pull/Keeper Disabled
  5839. // ENABLED (1) - Pull/Keeper Enabled
  5840. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5841. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5842. // Pad Group Control Register:
  5843. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5844. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5845. // KEEP (0) - Keeper Enabled
  5846. // PULL (1) - Pull Enabled
  5847. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5848. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5849. // Pad Group Control Register:
  5850. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5851. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5852. // RESERVED0 (0) - Reserved
  5853. // RESERVED1 (1) - Reserved
  5854. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5855. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5856. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5857. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5858. // Config mmdc.DRAM_DQM3 to pad DRAM_DQM3(AE10)
  5859. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3_WR(0x00008030);
  5860. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5861. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5862. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5863. // Pad Control Register:
  5864. // IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3(0x020E047C)
  5865. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  5866. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  5867. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  5868. // register.
  5869. // RESERVED0 (0) - Reserved
  5870. // RESERVED1 (1) - Reserved
  5871. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5872. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5873. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5874. // CMOS (0) - CMOS input mode.
  5875. // DIFFERENTIAL (1) - Differential input mode.
  5876. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5877. // DISABLED (0) - CMOS input
  5878. // ENABLED (1) - Schmitt trigger input
  5879. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  5880. // NOTE: Read Only Field
  5881. // The value of this field is fixed and cannot be changed.
  5882. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  5883. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  5884. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  5885. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  5886. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  5887. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  5888. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  5889. // register.
  5890. // KEEP (0) - Keeper Enabled
  5891. // PULL (1) - Pull Enabled
  5892. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  5893. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  5894. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  5895. // register.
  5896. // DISABLED (0) - Pull/Keeper Disabled
  5897. // ENABLED (1) - Pull/Keeper Enabled
  5898. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  5899. // DISABLED (0) - Disabled
  5900. // 120_OHM (1) - 120 Ohm ODT
  5901. // 60_OHM (2) - 60 Ohm ODT
  5902. // 40_OHM (3) - 40 Ohm ODT
  5903. // 30_OHM (4) - 30 Ohm ODT
  5904. // RESERVED0 (5) - Reserved
  5905. // 20_OHM (6) - 20 Ohm ODT
  5906. // RESERVED1 (7) - Reserved
  5907. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5908. // HIZ (0) - HI-Z
  5909. // 240_OHM (1) - 240 Ohm
  5910. // 120_OHM (2) - 120 Ohm
  5911. // 80_OHM (3) - 80 Ohm
  5912. // 60_OHM (4) - 60 Ohm
  5913. // 48_OHM (5) - 48 Ohm
  5914. // 40_OHM (6) - 40 Ohm
  5915. // 34_OHM (7) - 34 Ohm
  5916. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3_WR(
  5917. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3_DDR_INPUT_V(CMOS) |
  5918. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3_HYS_V(DISABLED) |
  5919. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3_ODT_V(DISABLED) |
  5920. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3_DSE_V(40_OHM));
  5921. // Pad Group Control Register:
  5922. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  5923. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  5924. // DISABLED (0) - Pull/Keeper Disabled
  5925. // ENABLED (1) - Pull/Keeper Enabled
  5926. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  5927. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  5928. // Pad Group Control Register:
  5929. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  5930. // PUE [13] - Pull / Keep Select Field Reset: PULL
  5931. // KEEP (0) - Keeper Enabled
  5932. // PULL (1) - Pull Enabled
  5933. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  5934. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  5935. // Pad Group Control Register:
  5936. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  5937. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  5938. // RESERVED0 (0) - Reserved
  5939. // RESERVED1 (1) - Reserved
  5940. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5941. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5942. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  5943. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  5944. // Config mmdc.DRAM_DQM4 to pad DRAM_DQM4(AB18)
  5945. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4_WR(0x00008030);
  5946. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  5947. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  5948. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  5949. // Pad Control Register:
  5950. // IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4(0x020E0480)
  5951. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  5952. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  5953. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  5954. // register.
  5955. // RESERVED0 (0) - Reserved
  5956. // RESERVED1 (1) - Reserved
  5957. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  5958. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  5959. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  5960. // CMOS (0) - CMOS input mode.
  5961. // DIFFERENTIAL (1) - Differential input mode.
  5962. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  5963. // DISABLED (0) - CMOS input
  5964. // ENABLED (1) - Schmitt trigger input
  5965. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  5966. // NOTE: Read Only Field
  5967. // The value of this field is fixed and cannot be changed.
  5968. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  5969. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  5970. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  5971. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  5972. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  5973. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  5974. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  5975. // register.
  5976. // KEEP (0) - Keeper Enabled
  5977. // PULL (1) - Pull Enabled
  5978. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  5979. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  5980. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  5981. // register.
  5982. // DISABLED (0) - Pull/Keeper Disabled
  5983. // ENABLED (1) - Pull/Keeper Enabled
  5984. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  5985. // DISABLED (0) - Disabled
  5986. // 120_OHM (1) - 120 Ohm ODT
  5987. // 60_OHM (2) - 60 Ohm ODT
  5988. // 40_OHM (3) - 40 Ohm ODT
  5989. // 30_OHM (4) - 30 Ohm ODT
  5990. // RESERVED0 (5) - Reserved
  5991. // 20_OHM (6) - 20 Ohm ODT
  5992. // RESERVED1 (7) - Reserved
  5993. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  5994. // HIZ (0) - HI-Z
  5995. // 240_OHM (1) - 240 Ohm
  5996. // 120_OHM (2) - 120 Ohm
  5997. // 80_OHM (3) - 80 Ohm
  5998. // 60_OHM (4) - 60 Ohm
  5999. // 48_OHM (5) - 48 Ohm
  6000. // 40_OHM (6) - 40 Ohm
  6001. // 34_OHM (7) - 34 Ohm
  6002. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4_WR(
  6003. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4_DDR_INPUT_V(CMOS) |
  6004. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4_HYS_V(DISABLED) |
  6005. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4_ODT_V(DISABLED) |
  6006. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4_DSE_V(40_OHM));
  6007. // Pad Group Control Register:
  6008. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  6009. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6010. // DISABLED (0) - Pull/Keeper Disabled
  6011. // ENABLED (1) - Pull/Keeper Enabled
  6012. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  6013. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  6014. // Pad Group Control Register:
  6015. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  6016. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6017. // KEEP (0) - Keeper Enabled
  6018. // PULL (1) - Pull Enabled
  6019. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  6020. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  6021. // Pad Group Control Register:
  6022. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6023. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6024. // RESERVED0 (0) - Reserved
  6025. // RESERVED1 (1) - Reserved
  6026. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6027. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6028. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6029. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6030. // Config mmdc.DRAM_DQM5 to pad DRAM_DQM5(AC20)
  6031. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5_WR(0x00008030);
  6032. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  6033. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  6034. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6035. // Pad Control Register:
  6036. // IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5(0x020E0484)
  6037. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6038. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6039. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6040. // register.
  6041. // RESERVED0 (0) - Reserved
  6042. // RESERVED1 (1) - Reserved
  6043. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6044. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6045. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6046. // CMOS (0) - CMOS input mode.
  6047. // DIFFERENTIAL (1) - Differential input mode.
  6048. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6049. // DISABLED (0) - CMOS input
  6050. // ENABLED (1) - Schmitt trigger input
  6051. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  6052. // NOTE: Read Only Field
  6053. // The value of this field is fixed and cannot be changed.
  6054. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6055. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6056. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6057. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6058. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  6059. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  6060. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  6061. // register.
  6062. // KEEP (0) - Keeper Enabled
  6063. // PULL (1) - Pull Enabled
  6064. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  6065. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  6066. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  6067. // register.
  6068. // DISABLED (0) - Pull/Keeper Disabled
  6069. // ENABLED (1) - Pull/Keeper Enabled
  6070. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6071. // DISABLED (0) - Disabled
  6072. // 120_OHM (1) - 120 Ohm ODT
  6073. // 60_OHM (2) - 60 Ohm ODT
  6074. // 40_OHM (3) - 40 Ohm ODT
  6075. // 30_OHM (4) - 30 Ohm ODT
  6076. // RESERVED0 (5) - Reserved
  6077. // 20_OHM (6) - 20 Ohm ODT
  6078. // RESERVED1 (7) - Reserved
  6079. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6080. // HIZ (0) - HI-Z
  6081. // 240_OHM (1) - 240 Ohm
  6082. // 120_OHM (2) - 120 Ohm
  6083. // 80_OHM (3) - 80 Ohm
  6084. // 60_OHM (4) - 60 Ohm
  6085. // 48_OHM (5) - 48 Ohm
  6086. // 40_OHM (6) - 40 Ohm
  6087. // 34_OHM (7) - 34 Ohm
  6088. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5_WR(
  6089. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5_DDR_INPUT_V(CMOS) |
  6090. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5_HYS_V(DISABLED) |
  6091. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5_ODT_V(DISABLED) |
  6092. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5_DSE_V(40_OHM));
  6093. // Pad Group Control Register:
  6094. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  6095. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6096. // DISABLED (0) - Pull/Keeper Disabled
  6097. // ENABLED (1) - Pull/Keeper Enabled
  6098. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  6099. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  6100. // Pad Group Control Register:
  6101. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  6102. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6103. // KEEP (0) - Keeper Enabled
  6104. // PULL (1) - Pull Enabled
  6105. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  6106. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  6107. // Pad Group Control Register:
  6108. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6109. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6110. // RESERVED0 (0) - Reserved
  6111. // RESERVED1 (1) - Reserved
  6112. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6113. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6114. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6115. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6116. // Config mmdc.DRAM_DQM6 to pad DRAM_DQM6(AD24)
  6117. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6_WR(0x00008030);
  6118. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  6119. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  6120. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6121. // Pad Control Register:
  6122. // IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6(0x020E0488)
  6123. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6124. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6125. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6126. // register.
  6127. // RESERVED0 (0) - Reserved
  6128. // RESERVED1 (1) - Reserved
  6129. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6130. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6131. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6132. // CMOS (0) - CMOS input mode.
  6133. // DIFFERENTIAL (1) - Differential input mode.
  6134. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6135. // DISABLED (0) - CMOS input
  6136. // ENABLED (1) - Schmitt trigger input
  6137. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  6138. // NOTE: Read Only Field
  6139. // The value of this field is fixed and cannot be changed.
  6140. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6141. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6142. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6143. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6144. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  6145. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  6146. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  6147. // register.
  6148. // KEEP (0) - Keeper Enabled
  6149. // PULL (1) - Pull Enabled
  6150. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  6151. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  6152. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  6153. // register.
  6154. // DISABLED (0) - Pull/Keeper Disabled
  6155. // ENABLED (1) - Pull/Keeper Enabled
  6156. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6157. // DISABLED (0) - Disabled
  6158. // 120_OHM (1) - 120 Ohm ODT
  6159. // 60_OHM (2) - 60 Ohm ODT
  6160. // 40_OHM (3) - 40 Ohm ODT
  6161. // 30_OHM (4) - 30 Ohm ODT
  6162. // RESERVED0 (5) - Reserved
  6163. // 20_OHM (6) - 20 Ohm ODT
  6164. // RESERVED1 (7) - Reserved
  6165. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6166. // HIZ (0) - HI-Z
  6167. // 240_OHM (1) - 240 Ohm
  6168. // 120_OHM (2) - 120 Ohm
  6169. // 80_OHM (3) - 80 Ohm
  6170. // 60_OHM (4) - 60 Ohm
  6171. // 48_OHM (5) - 48 Ohm
  6172. // 40_OHM (6) - 40 Ohm
  6173. // 34_OHM (7) - 34 Ohm
  6174. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6_WR(
  6175. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6_DDR_INPUT_V(CMOS) |
  6176. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6_HYS_V(DISABLED) |
  6177. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6_ODT_V(DISABLED) |
  6178. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6_DSE_V(40_OHM));
  6179. // Pad Group Control Register:
  6180. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  6181. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6182. // DISABLED (0) - Pull/Keeper Disabled
  6183. // ENABLED (1) - Pull/Keeper Enabled
  6184. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  6185. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  6186. // Pad Group Control Register:
  6187. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  6188. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6189. // KEEP (0) - Keeper Enabled
  6190. // PULL (1) - Pull Enabled
  6191. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  6192. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  6193. // Pad Group Control Register:
  6194. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6195. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6196. // RESERVED0 (0) - Reserved
  6197. // RESERVED1 (1) - Reserved
  6198. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6199. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6200. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6201. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6202. // Config mmdc.DRAM_DQM7 to pad DRAM_DQM7(Y21)
  6203. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7_WR(0x00008030);
  6204. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  6205. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  6206. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6207. // Pad Control Register:
  6208. // IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7(0x020E048C)
  6209. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6210. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6211. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6212. // register.
  6213. // RESERVED0 (0) - Reserved
  6214. // RESERVED1 (1) - Reserved
  6215. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6216. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6217. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6218. // CMOS (0) - CMOS input mode.
  6219. // DIFFERENTIAL (1) - Differential input mode.
  6220. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6221. // DISABLED (0) - CMOS input
  6222. // ENABLED (1) - Schmitt trigger input
  6223. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  6224. // NOTE: Read Only Field
  6225. // The value of this field is fixed and cannot be changed.
  6226. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6227. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6228. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6229. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6230. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  6231. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  6232. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  6233. // register.
  6234. // KEEP (0) - Keeper Enabled
  6235. // PULL (1) - Pull Enabled
  6236. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  6237. // NOTE: Read Only Field
  6238. // The value of this field is fixed and cannot be changed.
  6239. // DISABLED (0) - Pull/Keeper Disabled
  6240. // ENABLED (1) - Pull/Keeper Enabled
  6241. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6242. // DISABLED (0) - Disabled
  6243. // 120_OHM (1) - 120 Ohm ODT
  6244. // 60_OHM (2) - 60 Ohm ODT
  6245. // 40_OHM (3) - 40 Ohm ODT
  6246. // 30_OHM (4) - 30 Ohm ODT
  6247. // RESERVED0 (5) - Reserved
  6248. // 20_OHM (6) - 20 Ohm ODT
  6249. // RESERVED1 (7) - Reserved
  6250. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6251. // HIZ (0) - HI-Z
  6252. // 240_OHM (1) - 240 Ohm
  6253. // 120_OHM (2) - 120 Ohm
  6254. // 80_OHM (3) - 80 Ohm
  6255. // 60_OHM (4) - 60 Ohm
  6256. // 48_OHM (5) - 48 Ohm
  6257. // 40_OHM (6) - 40 Ohm
  6258. // 34_OHM (7) - 34 Ohm
  6259. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7_WR(
  6260. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7_DDR_INPUT_V(CMOS) |
  6261. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7_HYS_V(DISABLED) |
  6262. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7_ODT_V(DISABLED) |
  6263. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7_DSE_V(40_OHM));
  6264. // Pad Group Control Register:
  6265. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  6266. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6267. // DISABLED (0) - Pull/Keeper Disabled
  6268. // ENABLED (1) - Pull/Keeper Enabled
  6269. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  6270. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  6271. // Pad Group Control Register:
  6272. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  6273. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6274. // KEEP (0) - Keeper Enabled
  6275. // PULL (1) - Pull Enabled
  6276. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  6277. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  6278. // Pad Group Control Register:
  6279. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6280. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6281. // RESERVED0 (0) - Reserved
  6282. // RESERVED1 (1) - Reserved
  6283. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6284. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6285. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6286. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6287. // Config mmdc.DRAM_ODT0 to pad DRAM_ODT0(AC16)
  6288. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0_WR(0x00003030);
  6289. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6290. // Pad Control Register:
  6291. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0(0x020E04B4)
  6292. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6293. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6294. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6295. // register.
  6296. // RESERVED0 (0) - Reserved
  6297. // RESERVED1 (1) - Reserved
  6298. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6299. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6300. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6301. // CMOS (0) - CMOS input mode.
  6302. // DIFFERENTIAL (1) - Differential input mode.
  6303. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6304. // DISABLED (0) - CMOS input
  6305. // ENABLED (1) - Schmitt trigger input
  6306. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  6307. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6308. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6309. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6310. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6311. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6312. // KEEP (0) - Keeper Enabled
  6313. // PULL (1) - Pull Enabled
  6314. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6315. // DISABLED (0) - Pull/Keeper Disabled
  6316. // ENABLED (1) - Pull/Keeper Enabled
  6317. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6318. // DISABLED (0) - Disabled
  6319. // 120_OHM (1) - 120 Ohm ODT
  6320. // 60_OHM (2) - 60 Ohm ODT
  6321. // 40_OHM (3) - 40 Ohm ODT
  6322. // 30_OHM (4) - 30 Ohm ODT
  6323. // RESERVED0 (5) - Reserved
  6324. // 20_OHM (6) - 20 Ohm ODT
  6325. // RESERVED1 (7) - Reserved
  6326. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6327. // HIZ (0) - HI-Z
  6328. // 240_OHM (1) - 240 Ohm
  6329. // 120_OHM (2) - 120 Ohm
  6330. // 80_OHM (3) - 80 Ohm
  6331. // 60_OHM (4) - 60 Ohm
  6332. // 48_OHM (5) - 48 Ohm
  6333. // 40_OHM (6) - 40 Ohm
  6334. // 34_OHM (7) - 34 Ohm
  6335. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0_WR(
  6336. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0_DDR_INPUT_V(CMOS) |
  6337. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0_HYS_V(DISABLED) |
  6338. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0_PUS_V(100K_OHM_PD) |
  6339. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0_PUE_V(PULL) |
  6340. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0_PKE_V(ENABLED) |
  6341. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0_ODT_V(DISABLED) |
  6342. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0_DSE_V(40_OHM));
  6343. // Pad Group Control Register:
  6344. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6345. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6346. // RESERVED0 (0) - Reserved
  6347. // RESERVED1 (1) - Reserved
  6348. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6349. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6350. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6351. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6352. // Config mmdc.DRAM_ODT1 to pad DRAM_ODT1(AB17)
  6353. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1_WR(0x00003030);
  6354. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6355. // Pad Control Register:
  6356. // IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1(0x020E04B8)
  6357. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6358. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6359. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6360. // register.
  6361. // RESERVED0 (0) - Reserved
  6362. // RESERVED1 (1) - Reserved
  6363. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6364. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6365. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6366. // CMOS (0) - CMOS input mode.
  6367. // DIFFERENTIAL (1) - Differential input mode.
  6368. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6369. // DISABLED (0) - CMOS input
  6370. // ENABLED (1) - Schmitt trigger input
  6371. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  6372. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6373. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6374. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6375. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6376. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6377. // KEEP (0) - Keeper Enabled
  6378. // PULL (1) - Pull Enabled
  6379. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6380. // DISABLED (0) - Pull/Keeper Disabled
  6381. // ENABLED (1) - Pull/Keeper Enabled
  6382. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6383. // DISABLED (0) - Disabled
  6384. // 120_OHM (1) - 120 Ohm ODT
  6385. // 60_OHM (2) - 60 Ohm ODT
  6386. // 40_OHM (3) - 40 Ohm ODT
  6387. // 30_OHM (4) - 30 Ohm ODT
  6388. // RESERVED0 (5) - Reserved
  6389. // 20_OHM (6) - 20 Ohm ODT
  6390. // RESERVED1 (7) - Reserved
  6391. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6392. // HIZ (0) - HI-Z
  6393. // 240_OHM (1) - 240 Ohm
  6394. // 120_OHM (2) - 120 Ohm
  6395. // 80_OHM (3) - 80 Ohm
  6396. // 60_OHM (4) - 60 Ohm
  6397. // 48_OHM (5) - 48 Ohm
  6398. // 40_OHM (6) - 40 Ohm
  6399. // 34_OHM (7) - 34 Ohm
  6400. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1_WR(
  6401. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1_DDR_INPUT_V(CMOS) |
  6402. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1_HYS_V(DISABLED) |
  6403. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1_PUS_V(100K_OHM_PD) |
  6404. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1_PUE_V(PULL) |
  6405. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1_PKE_V(ENABLED) |
  6406. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1_ODT_V(DISABLED) |
  6407. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1_DSE_V(40_OHM));
  6408. // Pad Group Control Register:
  6409. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6410. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6411. // RESERVED0 (0) - Reserved
  6412. // RESERVED1 (1) - Reserved
  6413. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6414. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6415. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6416. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6417. // Config mmdc.DRAM_RAS to pad DRAM_RAS(AB15)
  6418. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS_WR(0x00008030);
  6419. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  6420. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  6421. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6422. // Pad Control Register:
  6423. // IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS(0x020E0490)
  6424. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6425. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6426. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6427. // register.
  6428. // RESERVED0 (0) - Reserved
  6429. // RESERVED1 (1) - Reserved
  6430. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6431. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6432. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6433. // CMOS (0) - CMOS input mode.
  6434. // DIFFERENTIAL (1) - Differential input mode.
  6435. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6436. // DISABLED (0) - CMOS input
  6437. // ENABLED (1) - Schmitt trigger input
  6438. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  6439. // NOTE: Read Only Field
  6440. // The value of this field is fixed and cannot be changed.
  6441. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6442. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6443. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6444. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6445. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  6446. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  6447. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  6448. // register.
  6449. // KEEP (0) - Keeper Enabled
  6450. // PULL (1) - Pull Enabled
  6451. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  6452. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  6453. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  6454. // register.
  6455. // DISABLED (0) - Pull/Keeper Disabled
  6456. // ENABLED (1) - Pull/Keeper Enabled
  6457. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6458. // DISABLED (0) - Disabled
  6459. // 120_OHM (1) - 120 Ohm ODT
  6460. // 60_OHM (2) - 60 Ohm ODT
  6461. // 40_OHM (3) - 40 Ohm ODT
  6462. // 30_OHM (4) - 30 Ohm ODT
  6463. // RESERVED0 (5) - Reserved
  6464. // 20_OHM (6) - 20 Ohm ODT
  6465. // RESERVED1 (7) - Reserved
  6466. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6467. // HIZ (0) - HI-Z
  6468. // 240_OHM (1) - 240 Ohm
  6469. // 120_OHM (2) - 120 Ohm
  6470. // 80_OHM (3) - 80 Ohm
  6471. // 60_OHM (4) - 60 Ohm
  6472. // 48_OHM (5) - 48 Ohm
  6473. // 40_OHM (6) - 40 Ohm
  6474. // 34_OHM (7) - 34 Ohm
  6475. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS_WR(
  6476. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS_DDR_INPUT_V(CMOS) |
  6477. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS_HYS_V(DISABLED) |
  6478. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS_ODT_V(DISABLED) |
  6479. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS_DSE_V(40_OHM));
  6480. // Pad Group Control Register:
  6481. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  6482. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6483. // DISABLED (0) - Pull/Keeper Disabled
  6484. // ENABLED (1) - Pull/Keeper Enabled
  6485. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  6486. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  6487. // Pad Group Control Register:
  6488. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  6489. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6490. // KEEP (0) - Keeper Enabled
  6491. // PULL (1) - Pull Enabled
  6492. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  6493. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  6494. // Pad Group Control Register:
  6495. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6496. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6497. // RESERVED0 (0) - Reserved
  6498. // RESERVED1 (1) - Reserved
  6499. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6500. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6501. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6502. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6503. // Config mmdc.DRAM_RESET to pad DRAM_RESET(Y6)
  6504. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_WR(0x00083030);
  6505. // Pad Control Register:
  6506. // IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET(0x020E0494)
  6507. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6508. // RESERVED0 (0) - Reserved
  6509. // RESERVED1 (1) - Reserved
  6510. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6511. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6512. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6513. // CMOS (0) - CMOS input mode.
  6514. // DIFFERENTIAL (1) - Differential input mode.
  6515. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6516. // DISABLED (0) - CMOS input
  6517. // ENABLED (1) - Schmitt trigger input
  6518. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  6519. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6520. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6521. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6522. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6523. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6524. // KEEP (0) - Keeper Enabled
  6525. // PULL (1) - Pull Enabled
  6526. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6527. // DISABLED (0) - Pull/Keeper Disabled
  6528. // ENABLED (1) - Pull/Keeper Enabled
  6529. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6530. // DISABLED (0) - Disabled
  6531. // 120_OHM (1) - 120 Ohm ODT
  6532. // 60_OHM (2) - 60 Ohm ODT
  6533. // 40_OHM (3) - 40 Ohm ODT
  6534. // 30_OHM (4) - 30 Ohm ODT
  6535. // RESERVED0 (5) - Reserved
  6536. // 20_OHM (6) - 20 Ohm ODT
  6537. // RESERVED1 (7) - Reserved
  6538. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6539. // HIZ (0) - HI-Z
  6540. // 240_OHM (1) - 240 Ohm
  6541. // 120_OHM (2) - 120 Ohm
  6542. // 80_OHM (3) - 80 Ohm
  6543. // 60_OHM (4) - 60 Ohm
  6544. // 48_OHM (5) - 48 Ohm
  6545. // 40_OHM (6) - 40 Ohm
  6546. // 34_OHM (7) - 34 Ohm
  6547. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_WR(
  6548. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_DDR_SEL_V(LPDDR2) |
  6549. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_DDR_INPUT_V(CMOS) |
  6550. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_HYS_V(DISABLED) |
  6551. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_PUS_V(100K_OHM_PD) |
  6552. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_PUE_V(PULL) |
  6553. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_PKE_V(ENABLED) |
  6554. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_ODT_V(DISABLED) |
  6555. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET_DSE_V(40_OHM));
  6556. // Config mmdc.DRAM_SDBA0 to pad DRAM_SDBA0(AC15)
  6557. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0_WR(0x00008000);
  6558. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  6559. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  6560. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  6561. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6562. // Pad Control Register:
  6563. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0(0x020E0498)
  6564. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6565. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6566. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6567. // register.
  6568. // RESERVED0 (0) - Reserved
  6569. // RESERVED1 (1) - Reserved
  6570. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6571. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6572. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6573. // CMOS (0) - CMOS input mode.
  6574. // DIFFERENTIAL (1) - Differential input mode.
  6575. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6576. // DISABLED (0) - CMOS input
  6577. // ENABLED (1) - Schmitt trigger input
  6578. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  6579. // NOTE: Read Only Field
  6580. // The value of this field is fixed and cannot be changed.
  6581. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6582. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6583. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6584. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6585. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  6586. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  6587. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  6588. // register.
  6589. // KEEP (0) - Keeper Enabled
  6590. // PULL (1) - Pull Enabled
  6591. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  6592. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  6593. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  6594. // register.
  6595. // DISABLED (0) - Pull/Keeper Disabled
  6596. // ENABLED (1) - Pull/Keeper Enabled
  6597. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6598. // DISABLED (0) - Disabled
  6599. // 120_OHM (1) - 120 Ohm ODT
  6600. // 60_OHM (2) - 60 Ohm ODT
  6601. // 40_OHM (3) - 40 Ohm ODT
  6602. // 30_OHM (4) - 30 Ohm ODT
  6603. // RESERVED0 (5) - Reserved
  6604. // 20_OHM (6) - 20 Ohm ODT
  6605. // RESERVED1 (7) - Reserved
  6606. // DSE [5:3] - Drive Strength Field Reset: HIZ
  6607. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  6608. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  6609. // register.
  6610. // HIZ (0) - HI-Z
  6611. // 240_OHM (1) - 240 Ohm
  6612. // 120_OHM (2) - 120 Ohm
  6613. // 80_OHM (3) - 80 Ohm
  6614. // 60_OHM (4) - 60 Ohm
  6615. // 48_OHM (5) - 48 Ohm
  6616. // 40_OHM (6) - 40 Ohm
  6617. // 34_OHM (7) - 34 Ohm
  6618. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0_WR(
  6619. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0_DDR_INPUT_V(CMOS) |
  6620. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0_HYS_V(DISABLED) |
  6621. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0_ODT_V(DISABLED));
  6622. // Pad Group Control Register:
  6623. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  6624. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6625. // HIZ (0) - HI-Z
  6626. // 240_OHM (1) - 240 Ohm
  6627. // 120_OHM (2) - 120 Ohm
  6628. // 80_OHM (3) - 80 Ohm
  6629. // 60_OHM (4) - 60 Ohm
  6630. // 48_OHM (5) - 48 Ohm
  6631. // 40_OHM (6) - 40 Ohm
  6632. // 34_OHM (7) - 34 Ohm
  6633. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  6634. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  6635. // Pad Group Control Register:
  6636. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  6637. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6638. // DISABLED (0) - Pull/Keeper Disabled
  6639. // ENABLED (1) - Pull/Keeper Enabled
  6640. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  6641. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  6642. // Pad Group Control Register:
  6643. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  6644. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6645. // KEEP (0) - Keeper Enabled
  6646. // PULL (1) - Pull Enabled
  6647. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  6648. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  6649. // Pad Group Control Register:
  6650. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6651. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6652. // RESERVED0 (0) - Reserved
  6653. // RESERVED1 (1) - Reserved
  6654. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6655. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6656. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6657. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6658. // Config mmdc.DRAM_SDBA1 to pad DRAM_SDBA1(Y15)
  6659. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1_WR(0x00008000);
  6660. // HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(0x00000030);
  6661. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  6662. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  6663. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6664. // Pad Control Register:
  6665. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1(0x020E049C)
  6666. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6667. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6668. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6669. // register.
  6670. // RESERVED0 (0) - Reserved
  6671. // RESERVED1 (1) - Reserved
  6672. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6673. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6674. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6675. // CMOS (0) - CMOS input mode.
  6676. // DIFFERENTIAL (1) - Differential input mode.
  6677. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6678. // DISABLED (0) - CMOS input
  6679. // ENABLED (1) - Schmitt trigger input
  6680. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  6681. // NOTE: Read Only Field
  6682. // The value of this field is fixed and cannot be changed.
  6683. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6684. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6685. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6686. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6687. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  6688. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  6689. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  6690. // register.
  6691. // KEEP (0) - Keeper Enabled
  6692. // PULL (1) - Pull Enabled
  6693. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  6694. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  6695. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  6696. // register.
  6697. // DISABLED (0) - Pull/Keeper Disabled
  6698. // ENABLED (1) - Pull/Keeper Enabled
  6699. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6700. // DISABLED (0) - Disabled
  6701. // 120_OHM (1) - 120 Ohm ODT
  6702. // 60_OHM (2) - 60 Ohm ODT
  6703. // 40_OHM (3) - 40 Ohm ODT
  6704. // 30_OHM (4) - 30 Ohm ODT
  6705. // RESERVED0 (5) - Reserved
  6706. // 20_OHM (6) - 20 Ohm ODT
  6707. // RESERVED1 (7) - Reserved
  6708. // DSE [5:3] - Drive Strength Field Reset: HIZ
  6709. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS register.
  6710. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_ADDDS
  6711. // register.
  6712. // HIZ (0) - HI-Z
  6713. // 240_OHM (1) - 240 Ohm
  6714. // 120_OHM (2) - 120 Ohm
  6715. // 80_OHM (3) - 80 Ohm
  6716. // 60_OHM (4) - 60 Ohm
  6717. // 48_OHM (5) - 48 Ohm
  6718. // 40_OHM (6) - 40 Ohm
  6719. // 34_OHM (7) - 34 Ohm
  6720. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1_WR(
  6721. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1_DDR_INPUT_V(CMOS) |
  6722. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1_HYS_V(DISABLED) |
  6723. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1_ODT_V(DISABLED));
  6724. // Pad Group Control Register:
  6725. // IOMUXC_SW_PAD_CTL_GRP_ADDDS(0x020E074C)
  6726. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6727. // HIZ (0) - HI-Z
  6728. // 240_OHM (1) - 240 Ohm
  6729. // 120_OHM (2) - 120 Ohm
  6730. // 80_OHM (3) - 80 Ohm
  6731. // 60_OHM (4) - 60 Ohm
  6732. // 48_OHM (5) - 48 Ohm
  6733. // 40_OHM (6) - 40 Ohm
  6734. // 34_OHM (7) - 34 Ohm
  6735. HW_IOMUXC_SW_PAD_CTL_GRP_ADDDS_WR(
  6736. BF_IOMUXC_SW_PAD_CTL_GRP_ADDDS_DSE_V(40_OHM));
  6737. // Pad Group Control Register:
  6738. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  6739. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6740. // DISABLED (0) - Pull/Keeper Disabled
  6741. // ENABLED (1) - Pull/Keeper Enabled
  6742. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  6743. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  6744. // Pad Group Control Register:
  6745. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  6746. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6747. // KEEP (0) - Keeper Enabled
  6748. // PULL (1) - Pull Enabled
  6749. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  6750. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  6751. // Pad Group Control Register:
  6752. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6753. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6754. // RESERVED0 (0) - Reserved
  6755. // RESERVED1 (1) - Reserved
  6756. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6757. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6758. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6759. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6760. // Config mmdc.DRAM_SDBA2 to pad DRAM_SDBA2(AB12)
  6761. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2_WR(0x0000B000);
  6762. // HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(0x00000030);
  6763. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6764. // Pad Control Register:
  6765. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2(0x020E04A0)
  6766. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6767. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6768. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6769. // register.
  6770. // RESERVED0 (0) - Reserved
  6771. // RESERVED1 (1) - Reserved
  6772. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6773. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6774. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6775. // CMOS (0) - CMOS input mode.
  6776. // DIFFERENTIAL (1) - Differential input mode.
  6777. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6778. // DISABLED (0) - CMOS input
  6779. // ENABLED (1) - Schmitt trigger input
  6780. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  6781. // NOTE: Read Only Field
  6782. // The value of this field is fixed and cannot be changed.
  6783. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6784. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6785. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6786. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6787. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6788. // KEEP (0) - Keeper Enabled
  6789. // PULL (1) - Pull Enabled
  6790. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6791. // DISABLED (0) - Pull/Keeper Disabled
  6792. // ENABLED (1) - Pull/Keeper Enabled
  6793. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6794. // DISABLED (0) - Disabled
  6795. // 120_OHM (1) - 120 Ohm ODT
  6796. // 60_OHM (2) - 60 Ohm ODT
  6797. // 40_OHM (3) - 40 Ohm ODT
  6798. // 30_OHM (4) - 30 Ohm ODT
  6799. // RESERVED0 (5) - Reserved
  6800. // 20_OHM (6) - 20 Ohm ODT
  6801. // RESERVED1 (7) - Reserved
  6802. // DSE [5:3] - Drive Strength Field Reset: HIZ
  6803. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS register.
  6804. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS
  6805. // register.
  6806. // HIZ (0) - HI-Z
  6807. // 240_OHM (1) - 240 Ohm
  6808. // 120_OHM (2) - 120 Ohm
  6809. // 80_OHM (3) - 80 Ohm
  6810. // 60_OHM (4) - 60 Ohm
  6811. // 48_OHM (5) - 48 Ohm
  6812. // 40_OHM (6) - 40 Ohm
  6813. // 34_OHM (7) - 34 Ohm
  6814. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2_WR(
  6815. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2_DDR_INPUT_V(CMOS) |
  6816. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2_HYS_V(DISABLED) |
  6817. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2_PUE_V(PULL) |
  6818. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2_PKE_V(ENABLED) |
  6819. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2_ODT_V(DISABLED));
  6820. // Pad Group Control Register:
  6821. // IOMUXC_SW_PAD_CTL_GRP_CTLDS(0x020E076C)
  6822. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6823. // HIZ (0) - HI-Z
  6824. // 240_OHM (1) - 240 Ohm
  6825. // 120_OHM (2) - 120 Ohm
  6826. // 80_OHM (3) - 80 Ohm
  6827. // 60_OHM (4) - 60 Ohm
  6828. // 48_OHM (5) - 48 Ohm
  6829. // 40_OHM (6) - 40 Ohm
  6830. // 34_OHM (7) - 34 Ohm
  6831. HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(
  6832. BF_IOMUXC_SW_PAD_CTL_GRP_CTLDS_DSE_V(40_OHM));
  6833. // Pad Group Control Register:
  6834. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6835. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6836. // RESERVED0 (0) - Reserved
  6837. // RESERVED1 (1) - Reserved
  6838. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6839. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6840. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6841. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6842. // Config mmdc.DRAM_SDCKE0 to pad DRAM_SDCKE0(Y11)
  6843. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0_WR(0x00003000);
  6844. // HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(0x00000030);
  6845. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6846. // Pad Control Register:
  6847. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0(0x020E04A4)
  6848. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6849. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6850. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6851. // register.
  6852. // RESERVED0 (0) - Reserved
  6853. // RESERVED1 (1) - Reserved
  6854. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6855. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6856. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6857. // CMOS (0) - CMOS input mode.
  6858. // DIFFERENTIAL (1) - Differential input mode.
  6859. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6860. // DISABLED (0) - CMOS input
  6861. // ENABLED (1) - Schmitt trigger input
  6862. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  6863. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6864. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6865. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6866. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6867. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6868. // KEEP (0) - Keeper Enabled
  6869. // PULL (1) - Pull Enabled
  6870. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6871. // DISABLED (0) - Pull/Keeper Disabled
  6872. // ENABLED (1) - Pull/Keeper Enabled
  6873. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6874. // DISABLED (0) - Disabled
  6875. // 120_OHM (1) - 120 Ohm ODT
  6876. // 60_OHM (2) - 60 Ohm ODT
  6877. // 40_OHM (3) - 40 Ohm ODT
  6878. // 30_OHM (4) - 30 Ohm ODT
  6879. // RESERVED0 (5) - Reserved
  6880. // 20_OHM (6) - 20 Ohm ODT
  6881. // RESERVED1 (7) - Reserved
  6882. // DSE [5:3] - Drive Strength Field Reset: HIZ
  6883. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS register.
  6884. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS
  6885. // register.
  6886. // HIZ (0) - HI-Z
  6887. // 240_OHM (1) - 240 Ohm
  6888. // 120_OHM (2) - 120 Ohm
  6889. // 80_OHM (3) - 80 Ohm
  6890. // 60_OHM (4) - 60 Ohm
  6891. // 48_OHM (5) - 48 Ohm
  6892. // 40_OHM (6) - 40 Ohm
  6893. // 34_OHM (7) - 34 Ohm
  6894. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0_WR(
  6895. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0_DDR_INPUT_V(CMOS) |
  6896. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0_HYS_V(DISABLED) |
  6897. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0_PUS_V(100K_OHM_PD) |
  6898. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0_PUE_V(PULL) |
  6899. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0_PKE_V(ENABLED) |
  6900. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0_ODT_V(DISABLED));
  6901. // Pad Group Control Register:
  6902. // IOMUXC_SW_PAD_CTL_GRP_CTLDS(0x020E076C)
  6903. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6904. // HIZ (0) - HI-Z
  6905. // 240_OHM (1) - 240 Ohm
  6906. // 120_OHM (2) - 120 Ohm
  6907. // 80_OHM (3) - 80 Ohm
  6908. // 60_OHM (4) - 60 Ohm
  6909. // 48_OHM (5) - 48 Ohm
  6910. // 40_OHM (6) - 40 Ohm
  6911. // 34_OHM (7) - 34 Ohm
  6912. HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(
  6913. BF_IOMUXC_SW_PAD_CTL_GRP_CTLDS_DSE_V(40_OHM));
  6914. // Pad Group Control Register:
  6915. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6916. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6917. // RESERVED0 (0) - Reserved
  6918. // RESERVED1 (1) - Reserved
  6919. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6920. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6921. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  6922. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  6923. // Config mmdc.DRAM_SDCKE1 to pad DRAM_SDCKE1(AA11)
  6924. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1_WR(0x00003000);
  6925. // HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(0x00000030);
  6926. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  6927. // Pad Control Register:
  6928. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1(0x020E04A8)
  6929. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  6930. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  6931. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  6932. // register.
  6933. // RESERVED0 (0) - Reserved
  6934. // RESERVED1 (1) - Reserved
  6935. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  6936. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  6937. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  6938. // CMOS (0) - CMOS input mode.
  6939. // DIFFERENTIAL (1) - Differential input mode.
  6940. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  6941. // DISABLED (0) - CMOS input
  6942. // ENABLED (1) - Schmitt trigger input
  6943. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  6944. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  6945. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  6946. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  6947. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  6948. // PUE [13] - Pull / Keep Select Field Reset: PULL
  6949. // KEEP (0) - Keeper Enabled
  6950. // PULL (1) - Pull Enabled
  6951. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  6952. // DISABLED (0) - Pull/Keeper Disabled
  6953. // ENABLED (1) - Pull/Keeper Enabled
  6954. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  6955. // DISABLED (0) - Disabled
  6956. // 120_OHM (1) - 120 Ohm ODT
  6957. // 60_OHM (2) - 60 Ohm ODT
  6958. // 40_OHM (3) - 40 Ohm ODT
  6959. // 30_OHM (4) - 30 Ohm ODT
  6960. // RESERVED0 (5) - Reserved
  6961. // 20_OHM (6) - 20 Ohm ODT
  6962. // RESERVED1 (7) - Reserved
  6963. // DSE [5:3] - Drive Strength Field Reset: HIZ
  6964. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS register.
  6965. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS
  6966. // register.
  6967. // HIZ (0) - HI-Z
  6968. // 240_OHM (1) - 240 Ohm
  6969. // 120_OHM (2) - 120 Ohm
  6970. // 80_OHM (3) - 80 Ohm
  6971. // 60_OHM (4) - 60 Ohm
  6972. // 48_OHM (5) - 48 Ohm
  6973. // 40_OHM (6) - 40 Ohm
  6974. // 34_OHM (7) - 34 Ohm
  6975. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1_WR(
  6976. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1_DDR_INPUT_V(CMOS) |
  6977. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1_HYS_V(DISABLED) |
  6978. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1_PUS_V(100K_OHM_PD) |
  6979. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1_PUE_V(PULL) |
  6980. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1_PKE_V(ENABLED) |
  6981. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1_ODT_V(DISABLED));
  6982. // Pad Group Control Register:
  6983. // IOMUXC_SW_PAD_CTL_GRP_CTLDS(0x020E076C)
  6984. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  6985. // HIZ (0) - HI-Z
  6986. // 240_OHM (1) - 240 Ohm
  6987. // 120_OHM (2) - 120 Ohm
  6988. // 80_OHM (3) - 80 Ohm
  6989. // 60_OHM (4) - 60 Ohm
  6990. // 48_OHM (5) - 48 Ohm
  6991. // 40_OHM (6) - 40 Ohm
  6992. // 34_OHM (7) - 34 Ohm
  6993. HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(
  6994. BF_IOMUXC_SW_PAD_CTL_GRP_CTLDS_DSE_V(40_OHM));
  6995. // Pad Group Control Register:
  6996. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  6997. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  6998. // RESERVED0 (0) - Reserved
  6999. // RESERVED1 (1) - Reserved
  7000. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7001. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7002. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7003. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7004. // Config mmdc.DRAM_SDCLK0_P to pad DRAM_SDCLK0_P(AD15)
  7005. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P_WR(0x00008030);
  7006. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  7007. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  7008. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7009. // Pad Control Register:
  7010. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P(0x020E04AC)
  7011. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7012. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7013. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7014. // register.
  7015. // RESERVED0 (0) - Reserved
  7016. // RESERVED1 (1) - Reserved
  7017. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7018. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7019. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7020. // CMOS (0) - CMOS input mode.
  7021. // DIFFERENTIAL (1) - Differential input mode.
  7022. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7023. // DISABLED (0) - CMOS input
  7024. // ENABLED (1) - Schmitt trigger input
  7025. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  7026. // NOTE: Read Only Field
  7027. // The value of this field is fixed and cannot be changed.
  7028. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7029. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7030. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7031. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7032. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  7033. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  7034. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  7035. // register.
  7036. // KEEP (0) - Keeper Enabled
  7037. // PULL (1) - Pull Enabled
  7038. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7039. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  7040. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  7041. // register.
  7042. // DISABLED (0) - Pull/Keeper Disabled
  7043. // ENABLED (1) - Pull/Keeper Enabled
  7044. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7045. // DISABLED (0) - Disabled
  7046. // 120_OHM (1) - 120 Ohm ODT
  7047. // 60_OHM (2) - 60 Ohm ODT
  7048. // 40_OHM (3) - 40 Ohm ODT
  7049. // 30_OHM (4) - 30 Ohm ODT
  7050. // RESERVED0 (5) - Reserved
  7051. // 20_OHM (6) - 20 Ohm ODT
  7052. // RESERVED1 (7) - Reserved
  7053. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7054. // HIZ (0) - HI-Z
  7055. // 240_OHM (1) - 240 Ohm
  7056. // 120_OHM (2) - 120 Ohm
  7057. // 80_OHM (3) - 80 Ohm
  7058. // 60_OHM (4) - 60 Ohm
  7059. // 48_OHM (5) - 48 Ohm
  7060. // 40_OHM (6) - 40 Ohm
  7061. // 34_OHM (7) - 34 Ohm
  7062. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P_WR(
  7063. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P_DDR_INPUT_V(CMOS) |
  7064. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P_HYS_V(DISABLED) |
  7065. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P_ODT_V(DISABLED) |
  7066. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P_DSE_V(40_OHM));
  7067. // Pad Group Control Register:
  7068. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  7069. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  7070. // DISABLED (0) - Pull/Keeper Disabled
  7071. // ENABLED (1) - Pull/Keeper Enabled
  7072. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  7073. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  7074. // Pad Group Control Register:
  7075. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  7076. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7077. // KEEP (0) - Keeper Enabled
  7078. // PULL (1) - Pull Enabled
  7079. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  7080. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  7081. // Pad Group Control Register:
  7082. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7083. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7084. // RESERVED0 (0) - Reserved
  7085. // RESERVED1 (1) - Reserved
  7086. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7087. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7088. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7089. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7090. // Config mmdc.DRAM_SDCLK1_P to pad DRAM_SDCLK1_P(AD14)
  7091. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P_WR(0x00008030);
  7092. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  7093. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  7094. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7095. // Pad Control Register:
  7096. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P(0x020E04B0)
  7097. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7098. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7099. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7100. // register.
  7101. // RESERVED0 (0) - Reserved
  7102. // RESERVED1 (1) - Reserved
  7103. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7104. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7105. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7106. // CMOS (0) - CMOS input mode.
  7107. // DIFFERENTIAL (1) - Differential input mode.
  7108. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7109. // DISABLED (0) - CMOS input
  7110. // ENABLED (1) - Schmitt trigger input
  7111. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  7112. // NOTE: Read Only Field
  7113. // The value of this field is fixed and cannot be changed.
  7114. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7115. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7116. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7117. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7118. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  7119. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  7120. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  7121. // register.
  7122. // KEEP (0) - Keeper Enabled
  7123. // PULL (1) - Pull Enabled
  7124. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7125. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  7126. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  7127. // register.
  7128. // DISABLED (0) - Pull/Keeper Disabled
  7129. // ENABLED (1) - Pull/Keeper Enabled
  7130. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7131. // DISABLED (0) - Disabled
  7132. // 120_OHM (1) - 120 Ohm ODT
  7133. // 60_OHM (2) - 60 Ohm ODT
  7134. // 40_OHM (3) - 40 Ohm ODT
  7135. // 30_OHM (4) - 30 Ohm ODT
  7136. // RESERVED0 (5) - Reserved
  7137. // 20_OHM (6) - 20 Ohm ODT
  7138. // RESERVED1 (7) - Reserved
  7139. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7140. // HIZ (0) - HI-Z
  7141. // 240_OHM (1) - 240 Ohm
  7142. // 120_OHM (2) - 120 Ohm
  7143. // 80_OHM (3) - 80 Ohm
  7144. // 60_OHM (4) - 60 Ohm
  7145. // 48_OHM (5) - 48 Ohm
  7146. // 40_OHM (6) - 40 Ohm
  7147. // 34_OHM (7) - 34 Ohm
  7148. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P_WR(
  7149. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P_DDR_INPUT_V(CMOS) |
  7150. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P_HYS_V(DISABLED) |
  7151. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P_ODT_V(DISABLED) |
  7152. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P_DSE_V(40_OHM));
  7153. // Pad Group Control Register:
  7154. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  7155. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  7156. // DISABLED (0) - Pull/Keeper Disabled
  7157. // ENABLED (1) - Pull/Keeper Enabled
  7158. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  7159. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  7160. // Pad Group Control Register:
  7161. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  7162. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7163. // KEEP (0) - Keeper Enabled
  7164. // PULL (1) - Pull Enabled
  7165. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  7166. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  7167. // Pad Group Control Register:
  7168. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7169. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7170. // RESERVED0 (0) - Reserved
  7171. // RESERVED1 (1) - Reserved
  7172. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7173. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7174. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7175. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7176. // Config mmdc.DRAM_SDQS0_P to pad DRAM_SDQS0_P(AE3)
  7177. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P_WR(0x00002030);
  7178. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(0x00000000);
  7179. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  7180. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7181. // Pad Control Register:
  7182. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P(0x020E04BC)
  7183. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7184. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7185. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7186. // register.
  7187. // RESERVED0 (0) - Reserved
  7188. // RESERVED1 (1) - Reserved
  7189. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7190. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7191. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7192. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL register.
  7193. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL
  7194. // register.
  7195. // CMOS (0) - CMOS input mode.
  7196. // DIFFERENTIAL (1) - Differential input mode.
  7197. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7198. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS register.
  7199. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS
  7200. // register.
  7201. // DISABLED (0) - CMOS input
  7202. // ENABLED (1) - Schmitt trigger input
  7203. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  7204. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7205. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7206. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7207. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7208. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7209. // KEEP (0) - Keeper Enabled
  7210. // PULL (1) - Pull Enabled
  7211. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7212. // DISABLED (0) - Pull/Keeper Disabled
  7213. // ENABLED (1) - Pull/Keeper Enabled
  7214. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7215. // NOTE: Read Only Field
  7216. // The value of this field is fixed and cannot be changed.
  7217. // DISABLED (0) - Disabled
  7218. // 120_OHM (1) - 120 Ohm ODT
  7219. // 60_OHM (2) - 60 Ohm ODT
  7220. // 40_OHM (3) - 40 Ohm ODT
  7221. // 30_OHM (4) - 30 Ohm ODT
  7222. // RESERVED0 (5) - Reserved
  7223. // 20_OHM (6) - 20 Ohm ODT
  7224. // RESERVED1 (7) - Reserved
  7225. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7226. // HIZ (0) - HI-Z
  7227. // 240_OHM (1) - 240 Ohm
  7228. // 120_OHM (2) - 120 Ohm
  7229. // 80_OHM (3) - 80 Ohm
  7230. // 60_OHM (4) - 60 Ohm
  7231. // 48_OHM (5) - 48 Ohm
  7232. // 40_OHM (6) - 40 Ohm
  7233. // 34_OHM (7) - 34 Ohm
  7234. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P_WR(
  7235. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P_PUS_V(100K_OHM_PD) |
  7236. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P_PUE_V(PULL) |
  7237. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P_PKE_V(DISABLED) |
  7238. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P_DSE_V(40_OHM));
  7239. // Pad Group Control Register:
  7240. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL(0x020E0750)
  7241. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7242. // CMOS (0) - CMOS input mode.
  7243. // DIFFERENTIAL (1) - Differential input mode.
  7244. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(
  7245. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_DDR_INPUT_V(CMOS));
  7246. // Pad Group Control Register:
  7247. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  7248. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7249. // DISABLED (0) - CMOS input
  7250. // ENABLED (1) - Schmitt trigger input
  7251. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  7252. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  7253. // Pad Group Control Register:
  7254. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7255. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7256. // RESERVED0 (0) - Reserved
  7257. // RESERVED1 (1) - Reserved
  7258. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7259. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7260. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7261. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7262. // Config mmdc.DRAM_SDQS1_P to pad DRAM_SDQS1_P(AD6)
  7263. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P_WR(0x00002030);
  7264. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(0x00000000);
  7265. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  7266. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7267. // Pad Control Register:
  7268. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P(0x020E04C0)
  7269. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7270. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7271. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7272. // register.
  7273. // RESERVED0 (0) - Reserved
  7274. // RESERVED1 (1) - Reserved
  7275. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7276. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7277. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7278. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL register.
  7279. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL
  7280. // register.
  7281. // CMOS (0) - CMOS input mode.
  7282. // DIFFERENTIAL (1) - Differential input mode.
  7283. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7284. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS register.
  7285. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS
  7286. // register.
  7287. // DISABLED (0) - CMOS input
  7288. // ENABLED (1) - Schmitt trigger input
  7289. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  7290. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7291. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7292. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7293. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7294. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7295. // KEEP (0) - Keeper Enabled
  7296. // PULL (1) - Pull Enabled
  7297. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7298. // DISABLED (0) - Pull/Keeper Disabled
  7299. // ENABLED (1) - Pull/Keeper Enabled
  7300. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7301. // NOTE: Read Only Field
  7302. // The value of this field is fixed and cannot be changed.
  7303. // DISABLED (0) - Disabled
  7304. // 120_OHM (1) - 120 Ohm ODT
  7305. // 60_OHM (2) - 60 Ohm ODT
  7306. // 40_OHM (3) - 40 Ohm ODT
  7307. // 30_OHM (4) - 30 Ohm ODT
  7308. // RESERVED0 (5) - Reserved
  7309. // 20_OHM (6) - 20 Ohm ODT
  7310. // RESERVED1 (7) - Reserved
  7311. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7312. // HIZ (0) - HI-Z
  7313. // 240_OHM (1) - 240 Ohm
  7314. // 120_OHM (2) - 120 Ohm
  7315. // 80_OHM (3) - 80 Ohm
  7316. // 60_OHM (4) - 60 Ohm
  7317. // 48_OHM (5) - 48 Ohm
  7318. // 40_OHM (6) - 40 Ohm
  7319. // 34_OHM (7) - 34 Ohm
  7320. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P_WR(
  7321. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P_PUS_V(100K_OHM_PD) |
  7322. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P_PUE_V(PULL) |
  7323. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P_PKE_V(DISABLED) |
  7324. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P_DSE_V(40_OHM));
  7325. // Pad Group Control Register:
  7326. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL(0x020E0750)
  7327. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7328. // CMOS (0) - CMOS input mode.
  7329. // DIFFERENTIAL (1) - Differential input mode.
  7330. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(
  7331. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_DDR_INPUT_V(CMOS));
  7332. // Pad Group Control Register:
  7333. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  7334. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7335. // DISABLED (0) - CMOS input
  7336. // ENABLED (1) - Schmitt trigger input
  7337. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  7338. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  7339. // Pad Group Control Register:
  7340. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7341. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7342. // RESERVED0 (0) - Reserved
  7343. // RESERVED1 (1) - Reserved
  7344. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7345. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7346. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7347. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7348. // Config mmdc.DRAM_SDQS2_P to pad DRAM_SDQS2_P(AD8)
  7349. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P_WR(0x00002030);
  7350. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(0x00000000);
  7351. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  7352. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7353. // Pad Control Register:
  7354. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P(0x020E04C4)
  7355. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7356. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7357. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7358. // register.
  7359. // RESERVED0 (0) - Reserved
  7360. // RESERVED1 (1) - Reserved
  7361. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7362. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7363. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7364. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL register.
  7365. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL
  7366. // register.
  7367. // CMOS (0) - CMOS input mode.
  7368. // DIFFERENTIAL (1) - Differential input mode.
  7369. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7370. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS register.
  7371. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS
  7372. // register.
  7373. // DISABLED (0) - CMOS input
  7374. // ENABLED (1) - Schmitt trigger input
  7375. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  7376. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7377. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7378. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7379. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7380. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7381. // KEEP (0) - Keeper Enabled
  7382. // PULL (1) - Pull Enabled
  7383. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7384. // DISABLED (0) - Pull/Keeper Disabled
  7385. // ENABLED (1) - Pull/Keeper Enabled
  7386. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7387. // NOTE: Read Only Field
  7388. // The value of this field is fixed and cannot be changed.
  7389. // DISABLED (0) - Disabled
  7390. // 120_OHM (1) - 120 Ohm ODT
  7391. // 60_OHM (2) - 60 Ohm ODT
  7392. // 40_OHM (3) - 40 Ohm ODT
  7393. // 30_OHM (4) - 30 Ohm ODT
  7394. // RESERVED0 (5) - Reserved
  7395. // 20_OHM (6) - 20 Ohm ODT
  7396. // RESERVED1 (7) - Reserved
  7397. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7398. // HIZ (0) - HI-Z
  7399. // 240_OHM (1) - 240 Ohm
  7400. // 120_OHM (2) - 120 Ohm
  7401. // 80_OHM (3) - 80 Ohm
  7402. // 60_OHM (4) - 60 Ohm
  7403. // 48_OHM (5) - 48 Ohm
  7404. // 40_OHM (6) - 40 Ohm
  7405. // 34_OHM (7) - 34 Ohm
  7406. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P_WR(
  7407. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P_PUS_V(100K_OHM_PD) |
  7408. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P_PUE_V(PULL) |
  7409. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P_PKE_V(DISABLED) |
  7410. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P_DSE_V(40_OHM));
  7411. // Pad Group Control Register:
  7412. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL(0x020E0750)
  7413. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7414. // CMOS (0) - CMOS input mode.
  7415. // DIFFERENTIAL (1) - Differential input mode.
  7416. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(
  7417. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_DDR_INPUT_V(CMOS));
  7418. // Pad Group Control Register:
  7419. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  7420. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7421. // DISABLED (0) - CMOS input
  7422. // ENABLED (1) - Schmitt trigger input
  7423. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  7424. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  7425. // Pad Group Control Register:
  7426. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7427. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7428. // RESERVED0 (0) - Reserved
  7429. // RESERVED1 (1) - Reserved
  7430. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7431. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7432. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7433. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7434. // Config mmdc.DRAM_SDQS3_P to pad DRAM_SDQS3_P(AC10)
  7435. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P_WR(0x00002030);
  7436. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(0x00000000);
  7437. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  7438. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7439. // Pad Control Register:
  7440. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P(0x020E04C8)
  7441. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7442. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7443. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7444. // register.
  7445. // RESERVED0 (0) - Reserved
  7446. // RESERVED1 (1) - Reserved
  7447. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7448. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7449. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7450. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL register.
  7451. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL
  7452. // register.
  7453. // CMOS (0) - CMOS input mode.
  7454. // DIFFERENTIAL (1) - Differential input mode.
  7455. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7456. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS register.
  7457. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS
  7458. // register.
  7459. // DISABLED (0) - CMOS input
  7460. // ENABLED (1) - Schmitt trigger input
  7461. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  7462. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7463. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7464. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7465. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7466. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7467. // KEEP (0) - Keeper Enabled
  7468. // PULL (1) - Pull Enabled
  7469. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7470. // DISABLED (0) - Pull/Keeper Disabled
  7471. // ENABLED (1) - Pull/Keeper Enabled
  7472. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7473. // NOTE: Read Only Field
  7474. // The value of this field is fixed and cannot be changed.
  7475. // DISABLED (0) - Disabled
  7476. // 120_OHM (1) - 120 Ohm ODT
  7477. // 60_OHM (2) - 60 Ohm ODT
  7478. // 40_OHM (3) - 40 Ohm ODT
  7479. // 30_OHM (4) - 30 Ohm ODT
  7480. // RESERVED0 (5) - Reserved
  7481. // 20_OHM (6) - 20 Ohm ODT
  7482. // RESERVED1 (7) - Reserved
  7483. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7484. // HIZ (0) - HI-Z
  7485. // 240_OHM (1) - 240 Ohm
  7486. // 120_OHM (2) - 120 Ohm
  7487. // 80_OHM (3) - 80 Ohm
  7488. // 60_OHM (4) - 60 Ohm
  7489. // 48_OHM (5) - 48 Ohm
  7490. // 40_OHM (6) - 40 Ohm
  7491. // 34_OHM (7) - 34 Ohm
  7492. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P_WR(
  7493. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P_PUS_V(100K_OHM_PD) |
  7494. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P_PUE_V(PULL) |
  7495. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P_PKE_V(DISABLED) |
  7496. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P_DSE_V(40_OHM));
  7497. // Pad Group Control Register:
  7498. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL(0x020E0750)
  7499. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7500. // CMOS (0) - CMOS input mode.
  7501. // DIFFERENTIAL (1) - Differential input mode.
  7502. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(
  7503. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_DDR_INPUT_V(CMOS));
  7504. // Pad Group Control Register:
  7505. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  7506. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7507. // DISABLED (0) - CMOS input
  7508. // ENABLED (1) - Schmitt trigger input
  7509. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  7510. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  7511. // Pad Group Control Register:
  7512. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7513. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7514. // RESERVED0 (0) - Reserved
  7515. // RESERVED1 (1) - Reserved
  7516. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7517. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7518. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7519. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7520. // Config mmdc.DRAM_SDQS4_P to pad DRAM_SDQS4_P(AD18)
  7521. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P_WR(0x00002030);
  7522. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(0x00000000);
  7523. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  7524. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7525. // Pad Control Register:
  7526. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P(0x020E04CC)
  7527. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7528. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7529. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7530. // register.
  7531. // RESERVED0 (0) - Reserved
  7532. // RESERVED1 (1) - Reserved
  7533. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7534. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7535. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7536. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL register.
  7537. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL
  7538. // register.
  7539. // CMOS (0) - CMOS input mode.
  7540. // DIFFERENTIAL (1) - Differential input mode.
  7541. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7542. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS register.
  7543. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS
  7544. // register.
  7545. // DISABLED (0) - CMOS input
  7546. // ENABLED (1) - Schmitt trigger input
  7547. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  7548. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7549. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7550. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7551. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7552. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7553. // KEEP (0) - Keeper Enabled
  7554. // PULL (1) - Pull Enabled
  7555. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7556. // DISABLED (0) - Pull/Keeper Disabled
  7557. // ENABLED (1) - Pull/Keeper Enabled
  7558. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7559. // NOTE: Read Only Field
  7560. // The value of this field is fixed and cannot be changed.
  7561. // DISABLED (0) - Disabled
  7562. // 120_OHM (1) - 120 Ohm ODT
  7563. // 60_OHM (2) - 60 Ohm ODT
  7564. // 40_OHM (3) - 40 Ohm ODT
  7565. // 30_OHM (4) - 30 Ohm ODT
  7566. // RESERVED0 (5) - Reserved
  7567. // 20_OHM (6) - 20 Ohm ODT
  7568. // RESERVED1 (7) - Reserved
  7569. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7570. // HIZ (0) - HI-Z
  7571. // 240_OHM (1) - 240 Ohm
  7572. // 120_OHM (2) - 120 Ohm
  7573. // 80_OHM (3) - 80 Ohm
  7574. // 60_OHM (4) - 60 Ohm
  7575. // 48_OHM (5) - 48 Ohm
  7576. // 40_OHM (6) - 40 Ohm
  7577. // 34_OHM (7) - 34 Ohm
  7578. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P_WR(
  7579. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P_PUS_V(100K_OHM_PD) |
  7580. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P_PUE_V(PULL) |
  7581. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P_PKE_V(DISABLED) |
  7582. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P_DSE_V(40_OHM));
  7583. // Pad Group Control Register:
  7584. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL(0x020E0750)
  7585. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7586. // CMOS (0) - CMOS input mode.
  7587. // DIFFERENTIAL (1) - Differential input mode.
  7588. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(
  7589. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_DDR_INPUT_V(CMOS));
  7590. // Pad Group Control Register:
  7591. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  7592. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7593. // DISABLED (0) - CMOS input
  7594. // ENABLED (1) - Schmitt trigger input
  7595. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  7596. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  7597. // Pad Group Control Register:
  7598. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7599. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7600. // RESERVED0 (0) - Reserved
  7601. // RESERVED1 (1) - Reserved
  7602. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7603. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7604. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7605. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7606. // Config mmdc.DRAM_SDQS5_P to pad DRAM_SDQS5_P(AD20)
  7607. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P_WR(0x00002030);
  7608. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(0x00000000);
  7609. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  7610. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7611. // Pad Control Register:
  7612. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P(0x020E04D0)
  7613. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7614. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7615. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7616. // register.
  7617. // RESERVED0 (0) - Reserved
  7618. // RESERVED1 (1) - Reserved
  7619. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7620. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7621. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7622. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL register.
  7623. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL
  7624. // register.
  7625. // CMOS (0) - CMOS input mode.
  7626. // DIFFERENTIAL (1) - Differential input mode.
  7627. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7628. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS register.
  7629. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS
  7630. // register.
  7631. // DISABLED (0) - CMOS input
  7632. // ENABLED (1) - Schmitt trigger input
  7633. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  7634. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7635. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7636. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7637. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7638. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7639. // KEEP (0) - Keeper Enabled
  7640. // PULL (1) - Pull Enabled
  7641. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7642. // DISABLED (0) - Pull/Keeper Disabled
  7643. // ENABLED (1) - Pull/Keeper Enabled
  7644. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7645. // NOTE: Read Only Field
  7646. // The value of this field is fixed and cannot be changed.
  7647. // DISABLED (0) - Disabled
  7648. // 120_OHM (1) - 120 Ohm ODT
  7649. // 60_OHM (2) - 60 Ohm ODT
  7650. // 40_OHM (3) - 40 Ohm ODT
  7651. // 30_OHM (4) - 30 Ohm ODT
  7652. // RESERVED0 (5) - Reserved
  7653. // 20_OHM (6) - 20 Ohm ODT
  7654. // RESERVED1 (7) - Reserved
  7655. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7656. // HIZ (0) - HI-Z
  7657. // 240_OHM (1) - 240 Ohm
  7658. // 120_OHM (2) - 120 Ohm
  7659. // 80_OHM (3) - 80 Ohm
  7660. // 60_OHM (4) - 60 Ohm
  7661. // 48_OHM (5) - 48 Ohm
  7662. // 40_OHM (6) - 40 Ohm
  7663. // 34_OHM (7) - 34 Ohm
  7664. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P_WR(
  7665. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P_PUS_V(100K_OHM_PD) |
  7666. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P_PUE_V(PULL) |
  7667. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P_PKE_V(DISABLED) |
  7668. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P_DSE_V(40_OHM));
  7669. // Pad Group Control Register:
  7670. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL(0x020E0750)
  7671. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7672. // CMOS (0) - CMOS input mode.
  7673. // DIFFERENTIAL (1) - Differential input mode.
  7674. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(
  7675. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_DDR_INPUT_V(CMOS));
  7676. // Pad Group Control Register:
  7677. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  7678. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7679. // DISABLED (0) - CMOS input
  7680. // ENABLED (1) - Schmitt trigger input
  7681. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  7682. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  7683. // Pad Group Control Register:
  7684. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7685. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7686. // RESERVED0 (0) - Reserved
  7687. // RESERVED1 (1) - Reserved
  7688. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7689. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7690. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7691. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7692. // Config mmdc.DRAM_SDQS6_P to pad DRAM_SDQS6_P(AD23)
  7693. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P_WR(0x00002030);
  7694. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(0x00000000);
  7695. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  7696. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7697. // Pad Control Register:
  7698. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P(0x020E04D4)
  7699. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7700. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7701. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7702. // register.
  7703. // RESERVED0 (0) - Reserved
  7704. // RESERVED1 (1) - Reserved
  7705. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7706. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7707. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7708. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL register.
  7709. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL
  7710. // register.
  7711. // CMOS (0) - CMOS input mode.
  7712. // DIFFERENTIAL (1) - Differential input mode.
  7713. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7714. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS register.
  7715. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS
  7716. // register.
  7717. // DISABLED (0) - CMOS input
  7718. // ENABLED (1) - Schmitt trigger input
  7719. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  7720. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7721. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7722. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7723. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7724. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7725. // KEEP (0) - Keeper Enabled
  7726. // PULL (1) - Pull Enabled
  7727. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7728. // DISABLED (0) - Pull/Keeper Disabled
  7729. // ENABLED (1) - Pull/Keeper Enabled
  7730. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7731. // NOTE: Read Only Field
  7732. // The value of this field is fixed and cannot be changed.
  7733. // DISABLED (0) - Disabled
  7734. // 120_OHM (1) - 120 Ohm ODT
  7735. // 60_OHM (2) - 60 Ohm ODT
  7736. // 40_OHM (3) - 40 Ohm ODT
  7737. // 30_OHM (4) - 30 Ohm ODT
  7738. // RESERVED0 (5) - Reserved
  7739. // 20_OHM (6) - 20 Ohm ODT
  7740. // RESERVED1 (7) - Reserved
  7741. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7742. // HIZ (0) - HI-Z
  7743. // 240_OHM (1) - 240 Ohm
  7744. // 120_OHM (2) - 120 Ohm
  7745. // 80_OHM (3) - 80 Ohm
  7746. // 60_OHM (4) - 60 Ohm
  7747. // 48_OHM (5) - 48 Ohm
  7748. // 40_OHM (6) - 40 Ohm
  7749. // 34_OHM (7) - 34 Ohm
  7750. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P_WR(
  7751. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P_PUS_V(100K_OHM_PD) |
  7752. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P_PUE_V(PULL) |
  7753. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P_PKE_V(DISABLED) |
  7754. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P_DSE_V(40_OHM));
  7755. // Pad Group Control Register:
  7756. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL(0x020E0750)
  7757. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7758. // CMOS (0) - CMOS input mode.
  7759. // DIFFERENTIAL (1) - Differential input mode.
  7760. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(
  7761. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_DDR_INPUT_V(CMOS));
  7762. // Pad Group Control Register:
  7763. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  7764. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7765. // DISABLED (0) - CMOS input
  7766. // ENABLED (1) - Schmitt trigger input
  7767. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  7768. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  7769. // Pad Group Control Register:
  7770. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7771. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7772. // RESERVED0 (0) - Reserved
  7773. // RESERVED1 (1) - Reserved
  7774. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7775. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7776. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7777. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7778. // Config mmdc.DRAM_SDQS7_P to pad DRAM_SDQS7_P(AA25)
  7779. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P_WR(0x00002030);
  7780. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(0x00000000);
  7781. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(0x00000000);
  7782. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7783. // Pad Control Register:
  7784. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P(0x020E04D8)
  7785. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7786. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7787. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7788. // register.
  7789. // RESERVED0 (0) - Reserved
  7790. // RESERVED1 (1) - Reserved
  7791. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7792. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7793. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7794. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL register.
  7795. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL
  7796. // register.
  7797. // CMOS (0) - CMOS input mode.
  7798. // DIFFERENTIAL (1) - Differential input mode.
  7799. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7800. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS register.
  7801. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRHYS
  7802. // register.
  7803. // DISABLED (0) - CMOS input
  7804. // ENABLED (1) - Schmitt trigger input
  7805. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PD
  7806. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7807. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7808. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7809. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7810. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7811. // KEEP (0) - Keeper Enabled
  7812. // PULL (1) - Pull Enabled
  7813. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7814. // DISABLED (0) - Pull/Keeper Disabled
  7815. // ENABLED (1) - Pull/Keeper Enabled
  7816. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7817. // NOTE: Read Only Field
  7818. // The value of this field is fixed and cannot be changed.
  7819. // DISABLED (0) - Disabled
  7820. // 120_OHM (1) - 120 Ohm ODT
  7821. // 60_OHM (2) - 60 Ohm ODT
  7822. // 40_OHM (3) - 40 Ohm ODT
  7823. // 30_OHM (4) - 30 Ohm ODT
  7824. // RESERVED0 (5) - Reserved
  7825. // 20_OHM (6) - 20 Ohm ODT
  7826. // RESERVED1 (7) - Reserved
  7827. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7828. // HIZ (0) - HI-Z
  7829. // 240_OHM (1) - 240 Ohm
  7830. // 120_OHM (2) - 120 Ohm
  7831. // 80_OHM (3) - 80 Ohm
  7832. // 60_OHM (4) - 60 Ohm
  7833. // 48_OHM (5) - 48 Ohm
  7834. // 40_OHM (6) - 40 Ohm
  7835. // 34_OHM (7) - 34 Ohm
  7836. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P_WR(
  7837. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P_PUS_V(100K_OHM_PD) |
  7838. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P_PUE_V(PULL) |
  7839. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P_PKE_V(DISABLED) |
  7840. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P_DSE_V(40_OHM));
  7841. // Pad Group Control Register:
  7842. // IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL(0x020E0750)
  7843. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7844. // CMOS (0) - CMOS input mode.
  7845. // DIFFERENTIAL (1) - Differential input mode.
  7846. HW_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_WR(
  7847. BF_IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL_DDR_INPUT_V(CMOS));
  7848. // Pad Group Control Register:
  7849. // IOMUXC_SW_PAD_CTL_GRP_DDRHYS(0x020E075C)
  7850. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7851. // DISABLED (0) - CMOS input
  7852. // ENABLED (1) - Schmitt trigger input
  7853. HW_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_WR(
  7854. BF_IOMUXC_SW_PAD_CTL_GRP_DDRHYS_HYS_V(DISABLED));
  7855. // Pad Group Control Register:
  7856. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7857. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7858. // RESERVED0 (0) - Reserved
  7859. // RESERVED1 (1) - Reserved
  7860. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7861. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7862. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7863. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7864. // Config mmdc.DRAM_SDWE to pad DRAM_SDWE(AB16)
  7865. // HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDWE_WR(0x00008000);
  7866. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(0x00001000);
  7867. // HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(0x00002000);
  7868. // HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(0x00000030);
  7869. // HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(0x00080000);
  7870. // Pad Control Register:
  7871. // IOMUXC_SW_PAD_CTL_PAD_DRAM_SDWE(0x020E04DC)
  7872. // DDR_SEL [19:18] - DDR Select Field Reset: RESERVED0
  7873. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE register.
  7874. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE
  7875. // register.
  7876. // RESERVED0 (0) - Reserved
  7877. // RESERVED1 (1) - Reserved
  7878. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7879. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7880. // DDR_INPUT [17] - DDR / CMOS Input Mode Field Reset: CMOS
  7881. // CMOS (0) - CMOS input mode.
  7882. // DIFFERENTIAL (1) - Differential input mode.
  7883. // HYS [16] - Hysteresis Enable Field Reset: DISABLED
  7884. // DISABLED (0) - CMOS input
  7885. // ENABLED (1) - Schmitt trigger input
  7886. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  7887. // NOTE: Read Only Field
  7888. // The value of this field is fixed and cannot be changed.
  7889. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  7890. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  7891. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  7892. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  7893. // PUE [13] - Pull / Keep Select Field Reset: KEEP
  7894. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK register.
  7895. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPK
  7896. // register.
  7897. // KEEP (0) - Keeper Enabled
  7898. // PULL (1) - Pull Enabled
  7899. // PKE [12] - Pull / Keep Enable Field Reset: DISABLED
  7900. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE register.
  7901. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_DDRPKE
  7902. // register.
  7903. // DISABLED (0) - Pull/Keeper Disabled
  7904. // ENABLED (1) - Pull/Keeper Enabled
  7905. // ODT [10:8] - On Die Termination Field Reset: DISABLED
  7906. // DISABLED (0) - Disabled
  7907. // 120_OHM (1) - 120 Ohm ODT
  7908. // 60_OHM (2) - 60 Ohm ODT
  7909. // 40_OHM (3) - 40 Ohm ODT
  7910. // 30_OHM (4) - 30 Ohm ODT
  7911. // RESERVED0 (5) - Reserved
  7912. // 20_OHM (6) - 20 Ohm ODT
  7913. // RESERVED1 (7) - Reserved
  7914. // DSE [5:3] - Drive Strength Field Reset: HIZ
  7915. // NOTE: This field can be configured using the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS register.
  7916. // Note: The value of this field does not reflect the vaule of the IOMUXC_SW_PAD_CTL_GRP_IOMUXC_SW_PAD_CTL_GRP_CTLDS
  7917. // register.
  7918. // HIZ (0) - HI-Z
  7919. // 240_OHM (1) - 240 Ohm
  7920. // 120_OHM (2) - 120 Ohm
  7921. // 80_OHM (3) - 80 Ohm
  7922. // 60_OHM (4) - 60 Ohm
  7923. // 48_OHM (5) - 48 Ohm
  7924. // 40_OHM (6) - 40 Ohm
  7925. // 34_OHM (7) - 34 Ohm
  7926. HW_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDWE_WR(
  7927. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDWE_DDR_INPUT_V(CMOS) |
  7928. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDWE_HYS_V(DISABLED) |
  7929. BF_IOMUXC_SW_PAD_CTL_PAD_DRAM_SDWE_ODT_V(DISABLED));
  7930. // Pad Group Control Register:
  7931. // IOMUXC_SW_PAD_CTL_GRP_DDRPKE(0x020E0754)
  7932. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  7933. // DISABLED (0) - Pull/Keeper Disabled
  7934. // ENABLED (1) - Pull/Keeper Enabled
  7935. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_WR(
  7936. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPKE_PKE_V(ENABLED));
  7937. // Pad Group Control Register:
  7938. // IOMUXC_SW_PAD_CTL_GRP_DDRPK(0x020E0758)
  7939. // PUE [13] - Pull / Keep Select Field Reset: PULL
  7940. // KEEP (0) - Keeper Enabled
  7941. // PULL (1) - Pull Enabled
  7942. HW_IOMUXC_SW_PAD_CTL_GRP_DDRPK_WR(
  7943. BF_IOMUXC_SW_PAD_CTL_GRP_DDRPK_PUE_V(PULL));
  7944. // Pad Group Control Register:
  7945. // IOMUXC_SW_PAD_CTL_GRP_CTLDS(0x020E076C)
  7946. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  7947. // HIZ (0) - HI-Z
  7948. // 240_OHM (1) - 240 Ohm
  7949. // 120_OHM (2) - 120 Ohm
  7950. // 80_OHM (3) - 80 Ohm
  7951. // 60_OHM (4) - 60 Ohm
  7952. // 48_OHM (5) - 48 Ohm
  7953. // 40_OHM (6) - 40 Ohm
  7954. // 34_OHM (7) - 34 Ohm
  7955. HW_IOMUXC_SW_PAD_CTL_GRP_CTLDS_WR(
  7956. BF_IOMUXC_SW_PAD_CTL_GRP_CTLDS_DSE_V(40_OHM));
  7957. // Pad Group Control Register:
  7958. // IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE(0x020E0774)
  7959. // DDR_SEL [19:18] - DDR Select Field Reset: LPDDR2
  7960. // RESERVED0 (0) - Reserved
  7961. // RESERVED1 (1) - Reserved
  7962. // LPDDR2 (2) - LPDDR2 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.2V)
  7963. // DDR3 (3) - DDR3 mode (240 Ohm driver unit calibration, 240, 120, 80, 60, 48, 40, 32 Ohm drive strengths at 1.5V)
  7964. HW_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_WR(
  7965. BF_IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE_DDR_SEL_V(LPDDR2));
  7966. }