uart4_iomux_config.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * Copyright (c) 2012, Freescale Semiconductor, Inc.
  3. * All rights reserved.
  4. *
  5. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  6. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  7. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  8. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  9. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  10. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  11. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  12. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  13. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  14. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  15. */
  16. // File: uart4_iomux_config.c
  17. /* ------------------------------------------------------------------------------
  18. * <auto-generated>
  19. * This code was generated by a tool.
  20. * Runtime Version:3.4.0.0
  21. *
  22. * Changes to this file may cause incorrect behavior and will be lost if
  23. * the code is regenerated.
  24. * </auto-generated>
  25. * ------------------------------------------------------------------------------
  26. */
  27. #include "iomux_config.h"
  28. #include "registers/regsiomuxc.h"
  29. // Function to configure IOMUXC for uart4 module.
  30. void uart4_iomux_config(void)
  31. {
  32. // Config uart4.UART4_RX_DATA to pad KEY_ROW0(V6)
  33. // HW_IOMUXC_SW_MUX_CTL_PAD_KEY_ROW0_WR(0x00000004);
  34. // HW_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_WR(0x0001B0B0);
  35. // HW_IOMUXC_UART4_UART_RX_DATA_SELECT_INPUT_WR(0x00000003);
  36. // Mux Register:
  37. // IOMUXC_SW_MUX_CTL_PAD_KEY_ROW0(0x020E0258)
  38. // SION [4] - Software Input On Field Reset: DISABLED
  39. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  40. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  41. // ENABLED (1) - Force input path of pad.
  42. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  43. // Select iomux modes to be used for pad.
  44. // ALT0 (0) - Select instance: ecspi1 signal: ECSPI1_MOSI
  45. // ALT1 (1) - Select instance: enet signal: ENET_TX_DATA3
  46. // ALT2 (2) - Select instance: audmux signal: AUD5_TXD
  47. // ALT3 (3) - Select instance: kpp signal: KEY_ROW0
  48. // ALT4 (4) - Select instance: uart4 signal: UART4_RX_DATA
  49. // ALT5 (5) - Select instance: gpio4 signal: GPIO4_IO07
  50. // ALT6 (6) - Select instance: dcic2 signal: DCIC2_OUT
  51. HW_IOMUXC_SW_MUX_CTL_PAD_KEY_ROW0_WR(
  52. BF_IOMUXC_SW_MUX_CTL_PAD_KEY_ROW0_SION_V(DISABLED) |
  53. BF_IOMUXC_SW_MUX_CTL_PAD_KEY_ROW0_MUX_MODE_V(ALT4));
  54. // Pad Control Register:
  55. // IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0(0x020E0640)
  56. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  57. // DISABLED (0) - CMOS input
  58. // ENABLED (1) - Schmitt trigger input
  59. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  60. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  61. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  62. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  63. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  64. // PUE [13] - Pull / Keep Select Field Reset: PULL
  65. // KEEP (0) - Keeper Enabled
  66. // PULL (1) - Pull Enabled
  67. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  68. // DISABLED (0) - Pull/Keeper Disabled
  69. // ENABLED (1) - Pull/Keeper Enabled
  70. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  71. // Enables open drain of the pin.
  72. // DISABLED (0) - Output is CMOS.
  73. // ENABLED (1) - Output is Open Drain.
  74. // SPEED [7:6] - Speed Field Reset: 100MHZ
  75. // RESERVED0 (0) - Reserved
  76. // 50MHZ (1) - Low (50 MHz)
  77. // 100MHZ (2) - Medium (100 MHz)
  78. // 200MHZ (3) - Maximum (200 MHz)
  79. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  80. // HIZ (0) - HI-Z
  81. // 240_OHM (1) - 240 Ohm
  82. // 120_OHM (2) - 120 Ohm
  83. // 80_OHM (3) - 80 Ohm
  84. // 60_OHM (4) - 60 Ohm
  85. // 48_OHM (5) - 48 Ohm
  86. // 40_OHM (6) - 40 Ohm
  87. // 34_OHM (7) - 34 Ohm
  88. // SRE [0] - Slew Rate Field Reset: SLOW
  89. // Slew rate control.
  90. // SLOW (0) - Slow Slew Rate
  91. // FAST (1) - Fast Slew Rate
  92. HW_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_WR(
  93. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_HYS_V(ENABLED) |
  94. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_PUS_V(100K_OHM_PU) |
  95. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_PUE_V(PULL) |
  96. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_PKE_V(ENABLED) |
  97. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_ODE_V(DISABLED) |
  98. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_SPEED_V(100MHZ) |
  99. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_DSE_V(40_OHM) |
  100. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_ROW0_SRE_V(SLOW));
  101. // Pad KEY_ROW0 is involved in Daisy Chain.
  102. // Input Select Register:
  103. // IOMUXC_UART4_UART_RX_DATA_SELECT_INPUT(0x020E0914)
  104. // DAISY [1:0] - MUX Mode Select Field Reset: CSI0_DATA12_ALT3
  105. // Selecting Pads Involved in Daisy Chain.
  106. // CSI0_DATA12_ALT3 (0) - Select signal uart4 UART4_TX_DATA as input from pad CSI0_DATA12(ALT3).
  107. // CSI0_DATA13_ALT3 (1) - Select signal uart4 UART4_RX_DATA as input from pad CSI0_DATA13(ALT3).
  108. // KEY_COL0_ALT4 (2) - Select signal uart4 UART4_TX_DATA as input from pad KEY_COL0(ALT4).
  109. // KEY_ROW0_ALT4 (3) - Select signal uart4 UART4_RX_DATA as input from pad KEY_ROW0(ALT4).
  110. HW_IOMUXC_UART4_UART_RX_DATA_SELECT_INPUT_WR(
  111. BF_IOMUXC_UART4_UART_RX_DATA_SELECT_INPUT_DAISY_V(KEY_ROW0_ALT4));
  112. // Config uart4.UART4_TX_DATA to pad KEY_COL0(W5)
  113. // HW_IOMUXC_SW_MUX_CTL_PAD_KEY_COL0_WR(0x00000004);
  114. // HW_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_WR(0x0001B0B0);
  115. // HW_IOMUXC_UART4_UART_RX_DATA_SELECT_INPUT_WR(0x00000003);
  116. // Mux Register:
  117. // IOMUXC_SW_MUX_CTL_PAD_KEY_COL0(0x020E0244)
  118. // SION [4] - Software Input On Field Reset: DISABLED
  119. // Force the selected mux mode Input path no matter of MUX_MODE functionality.
  120. // DISABLED (0) - Input Path is determined by functionality of the selected mux mode (regular).
  121. // ENABLED (1) - Force input path of pad.
  122. // MUX_MODE [2:0] - MUX Mode Select Field Reset: ALT5
  123. // Select iomux modes to be used for pad.
  124. // ALT0 (0) - Select instance: ecspi1 signal: ECSPI1_SCLK
  125. // ALT1 (1) - Select instance: enet signal: ENET_RX_DATA3
  126. // ALT2 (2) - Select instance: audmux signal: AUD5_TXC
  127. // ALT3 (3) - Select instance: kpp signal: KEY_COL0
  128. // ALT4 (4) - Select instance: uart4 signal: UART4_TX_DATA
  129. // ALT5 (5) - Select instance: gpio4 signal: GPIO4_IO06
  130. // ALT6 (6) - Select instance: dcic1 signal: DCIC1_OUT
  131. HW_IOMUXC_SW_MUX_CTL_PAD_KEY_COL0_WR(
  132. BF_IOMUXC_SW_MUX_CTL_PAD_KEY_COL0_SION_V(DISABLED) |
  133. BF_IOMUXC_SW_MUX_CTL_PAD_KEY_COL0_MUX_MODE_V(ALT4));
  134. // Pad Control Register:
  135. // IOMUXC_SW_PAD_CTL_PAD_KEY_COL0(0x020E062C)
  136. // HYS [16] - Hysteresis Enable Field Reset: ENABLED
  137. // DISABLED (0) - CMOS input
  138. // ENABLED (1) - Schmitt trigger input
  139. // PUS [15:14] - Pull Up / Down Config. Field Reset: 100K_OHM_PU
  140. // 100K_OHM_PD (0) - 100K Ohm Pull Down
  141. // 47K_OHM_PU (1) - 47K Ohm Pull Up
  142. // 100K_OHM_PU (2) - 100K Ohm Pull Up
  143. // 22K_OHM_PU (3) - 22K Ohm Pull Up
  144. // PUE [13] - Pull / Keep Select Field Reset: PULL
  145. // KEEP (0) - Keeper Enabled
  146. // PULL (1) - Pull Enabled
  147. // PKE [12] - Pull / Keep Enable Field Reset: ENABLED
  148. // DISABLED (0) - Pull/Keeper Disabled
  149. // ENABLED (1) - Pull/Keeper Enabled
  150. // ODE [11] - Open Drain Enable Field Reset: DISABLED
  151. // Enables open drain of the pin.
  152. // DISABLED (0) - Output is CMOS.
  153. // ENABLED (1) - Output is Open Drain.
  154. // SPEED [7:6] - Speed Field Reset: 100MHZ
  155. // RESERVED0 (0) - Reserved
  156. // 50MHZ (1) - Low (50 MHz)
  157. // 100MHZ (2) - Medium (100 MHz)
  158. // 200MHZ (3) - Maximum (200 MHz)
  159. // DSE [5:3] - Drive Strength Field Reset: 40_OHM
  160. // HIZ (0) - HI-Z
  161. // 240_OHM (1) - 240 Ohm
  162. // 120_OHM (2) - 120 Ohm
  163. // 80_OHM (3) - 80 Ohm
  164. // 60_OHM (4) - 60 Ohm
  165. // 48_OHM (5) - 48 Ohm
  166. // 40_OHM (6) - 40 Ohm
  167. // 34_OHM (7) - 34 Ohm
  168. // SRE [0] - Slew Rate Field Reset: SLOW
  169. // Slew rate control.
  170. // SLOW (0) - Slow Slew Rate
  171. // FAST (1) - Fast Slew Rate
  172. HW_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_WR(
  173. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_HYS_V(ENABLED) |
  174. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_PUS_V(100K_OHM_PU) |
  175. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_PUE_V(PULL) |
  176. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_PKE_V(ENABLED) |
  177. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_ODE_V(DISABLED) |
  178. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_SPEED_V(100MHZ) |
  179. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_DSE_V(40_OHM) |
  180. BF_IOMUXC_SW_PAD_CTL_PAD_KEY_COL0_SRE_V(SLOW));
  181. // Pad KEY_COL0 is involved in Daisy Chain.
  182. // Input Select Register:
  183. // IOMUXC_UART4_UART_RX_DATA_SELECT_INPUT(0x020E0914)
  184. // DAISY [1:0] - MUX Mode Select Field Reset: CSI0_DATA12_ALT3
  185. // Selecting Pads Involved in Daisy Chain.
  186. // CSI0_DATA12_ALT3 (0) - Select signal uart4 UART4_TX_DATA as input from pad CSI0_DATA12(ALT3).
  187. // CSI0_DATA13_ALT3 (1) - Select signal uart4 UART4_RX_DATA as input from pad CSI0_DATA13(ALT3).
  188. // KEY_COL0_ALT4 (2) - Select signal uart4 UART4_TX_DATA as input from pad KEY_COL0(ALT4).
  189. // KEY_ROW0_ALT4 (3) - Select signal uart4 UART4_RX_DATA as input from pad KEY_ROW0(ALT4).
  190. HW_IOMUXC_UART4_UART_RX_DATA_SELECT_INPUT_WR(
  191. BF_IOMUXC_UART4_UART_RX_DATA_SELECT_INPUT_DAISY_V(KEY_ROW0_ALT4));
  192. }