fsl_gpc.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /*
  2. * The Clear BSD License
  3. * Copyright (c) 2016, Freescale Semiconductor, Inc.
  4. * Copyright 2016 NXP
  5. * All rights reserved.
  6. *
  7. *
  8. * Redistribution and use in source and binary forms, with or without modification,
  9. * are permitted (subject to the limitations in the disclaimer below) provided
  10. * that the following conditions are met:
  11. *
  12. * o Redistributions of source code must retain the above copyright notice, this list
  13. * of conditions and the following disclaimer.
  14. *
  15. * o Redistributions in binary form must reproduce the above copyright notice, this
  16. * list of conditions and the following disclaimer in the documentation and/or
  17. * other materials provided with the distribution.
  18. *
  19. * o Neither the name of the copyright holder nor the names of its
  20. * contributors may be used to endorse or promote products derived from this
  21. * software without specific prior written permission.
  22. *
  23. * NO EXPRESS OR IMPLIED LICENSES TO ANY PARTY'S PATENT RIGHTS ARE GRANTED BY THIS LICENSE.
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  25. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  26. * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  28. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  29. * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  30. * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  31. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  32. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  33. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. */
  35. #include "fsl_gpc.h"
  36. /* Component ID definition, used by tools. */
  37. #ifndef FSL_COMPONENT_ID
  38. #define FSL_COMPONENT_ID "platform.drivers.gpc_1"
  39. #endif
  40. void GPC_EnableIRQ(GPC_Type *base, uint32_t irqId)
  41. {
  42. uint32_t irqRegNum = irqId / 32U;
  43. uint32_t irqRegShiftNum = irqId % 32U;
  44. assert(irqRegNum > 0U);
  45. assert(irqRegNum <= GPC_IMR_COUNT);
  46. #if ((defined FSL_FEATURE_GPC_HAS_IRQ_0_31) && FSL_FEATURE_GPC_HAS_IRQ_0_31)
  47. if (irqRegNum == GPC_IMR_COUNT)
  48. {
  49. base->IMR5 &= ~(1U << irqRegShiftNum);
  50. }
  51. else
  52. {
  53. base->IMR[irqRegNum] &= ~(1U << irqRegShiftNum);
  54. }
  55. #else
  56. base->IMR[irqRegNum - 1U] &= ~(1U << irqRegShiftNum);
  57. #endif /* FSL_FEATURE_GPC_HAS_IRQ_0_31 */
  58. }
  59. void GPC_DisableIRQ(GPC_Type *base, uint32_t irqId)
  60. {
  61. uint32_t irqRegNum = irqId / 32U;
  62. uint32_t irqRegShiftNum = irqId % 32U;
  63. assert(irqRegNum > 0U);
  64. assert(irqRegNum <= GPC_IMR_COUNT);
  65. #if ((defined FSL_FEATURE_GPC_HAS_IRQ_0_31) && FSL_FEATURE_GPC_HAS_IRQ_0_31)
  66. if (irqRegNum == GPC_IMR_COUNT)
  67. {
  68. base->IMR5 |= (1U << irqRegShiftNum);
  69. }
  70. else
  71. {
  72. base->IMR[irqRegNum] |= (1U << irqRegShiftNum);
  73. }
  74. #else
  75. base->IMR[irqRegNum - 1U] |= (1U << irqRegShiftNum);
  76. #endif /* FSL_FEATURE_GPC_HAS_IRQ_0_31 */
  77. }
  78. bool GPC_GetIRQStatusFlag(GPC_Type *base, uint32_t irqId)
  79. {
  80. uint32_t irqRegNum = irqId / 32U;
  81. uint32_t irqRegShiftNum = irqId % 32U;
  82. uint32_t ret;
  83. assert(irqRegNum > 0U);
  84. assert(irqRegNum <= GPC_IMR_COUNT);
  85. #if ((defined FSL_FEATURE_GPC_HAS_IRQ_0_31) && FSL_FEATURE_GPC_HAS_IRQ_0_31)
  86. if (irqRegNum == GPC_IMR_COUNT)
  87. {
  88. ret = base->ISR5 & (1U << irqRegShiftNum);
  89. }
  90. else
  91. {
  92. ret = base->ISR[irqRegNum] & (1U << irqRegShiftNum);
  93. }
  94. #else
  95. ret = base->ISR[irqRegNum - 1U] & (1U << irqRegShiftNum);
  96. #endif /* FSL_FEATURE_GPC_HAS_IRQ_0_31 */
  97. return (1U << irqRegShiftNum) == ret;
  98. }