MIMXRT1052xxxxx_ram.icf 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101
  1. /*
  2. ** ###################################################################
  3. ** Processors: MIMXRT1052CVL5A
  4. ** MIMXRT1052DVL6A
  5. **
  6. ** Compiler: IAR ANSI C/C++ Compiler for ARM
  7. ** Reference manual: IMXRT1050RM Rev.C, 08/2017
  8. ** Version: rev. 0.1, 2017-01-10
  9. ** Build: b170927
  10. **
  11. ** Abstract:
  12. ** Linker file for the IAR ANSI C/C++ Compiler for ARM
  13. **
  14. ** Copyright 2016 Freescale Semiconductor, Inc.
  15. ** Copyright 2016-2017 NXP
  16. ** Redistribution and use in source and binary forms, with or without modification,
  17. ** are permitted provided that the following conditions are met:
  18. **
  19. ** 1. Redistributions of source code must retain the above copyright notice, this list
  20. ** of conditions and the following disclaimer.
  21. **
  22. ** 2. Redistributions in binary form must reproduce the above copyright notice, this
  23. ** list of conditions and the following disclaimer in the documentation and/or
  24. ** other materials provided with the distribution.
  25. **
  26. ** 3. Neither the name of the copyright holder nor the names of its
  27. ** contributors may be used to endorse or promote products derived from this
  28. ** software without specific prior written permission.
  29. **
  30. ** THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
  31. ** ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
  32. ** WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  33. ** DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR
  34. ** ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
  35. ** (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
  36. ** LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  37. ** ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  38. ** (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  39. ** SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  40. **
  41. ** http: www.nxp.com
  42. ** mail: support@nxp.com
  43. **
  44. ** ###################################################################
  45. */
  46. define symbol m_interrupts_start = 0x00000000;
  47. define symbol m_interrupts_end = 0x000003FF;
  48. define symbol m_text_start = 0x00000400;
  49. define symbol m_text_end = 0x0001FFFF;
  50. define symbol m_data_start = 0x20000000;
  51. define symbol m_data_end = 0x2001FFFF;
  52. define symbol m_data2_start = 0x20200000;
  53. define symbol m_data2_end = 0x2023FFFF;
  54. /* Sizes */
  55. if (isdefinedsymbol(__stack_size__)) {
  56. define symbol __size_cstack__ = __stack_size__;
  57. } else {
  58. define symbol __size_cstack__ = 0x0400;
  59. }
  60. if (isdefinedsymbol(__heap_size__)) {
  61. define symbol __size_heap__ = __heap_size__;
  62. } else {
  63. define symbol __size_heap__ = 0x0400;
  64. }
  65. define exported symbol __VECTOR_TABLE = m_interrupts_start;
  66. define exported symbol __VECTOR_RAM = m_interrupts_start;
  67. define exported symbol __RAM_VECTOR_TABLE_SIZE = 0x0;
  68. define memory mem with size = 4G;
  69. define region TEXT_region = mem:[from m_interrupts_start to m_interrupts_end]
  70. | mem:[from m_text_start to m_text_end];
  71. define region DATA_region = mem:[from m_data_start to m_data_end-__size_cstack__];
  72. define region DATA2_region = mem:[from m_data2_start to m_data2_end];
  73. define region CSTACK_region = mem:[from m_data_end-__size_cstack__+1 to m_data_end];
  74. define block CSTACK with alignment = 8, size = __size_cstack__ { };
  75. define block HEAP with alignment = 8, size = __size_heap__ { };
  76. define block RW { readwrite };
  77. define block ZI { zi };
  78. define block NCACHE_VAR { section NonCacheable , section NonCacheable.init };
  79. initialize by copy { readwrite, section .textrw };
  80. do not initialize { section .noinit };
  81. place at address mem: m_interrupts_start { readonly section .intvec };
  82. place in TEXT_region { readonly };
  83. place in DATA_region { block RW };
  84. place in DATA_region { block ZI };
  85. place in DATA_region { last block HEAP };
  86. place in DATA_region { block NCACHE_VAR };
  87. place in CSTACK_region { block CSTACK };