system_MIMXRT1052.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. ** ###################################################################
  3. ** Processors: MIMXRT1052CVJ5B
  4. ** MIMXRT1052CVL5B
  5. ** MIMXRT1052DVJ6B
  6. ** MIMXRT1052DVL6B
  7. **
  8. ** Compilers: Keil ARM C/C++ Compiler
  9. ** Freescale C/C++ for Embedded ARM
  10. ** GNU C Compiler
  11. ** IAR ANSI C/C++ Compiler for ARM
  12. ** MCUXpresso Compiler
  13. **
  14. ** Reference manual: IMXRT1050RM Rev.1, 03/2018
  15. ** Version: rev. 0.1, 2017-01-10
  16. ** Build: b180509
  17. **
  18. ** Abstract:
  19. ** Provides a system configuration function and a global variable that
  20. ** contains the system frequency. It configures the device and initializes
  21. ** the oscillator (PLL) that is part of the microcontroller device.
  22. **
  23. ** The Clear BSD License
  24. ** Copyright 2016 Freescale Semiconductor, Inc.
  25. ** Copyright 2016-2018 NXP
  26. ** All rights reserved.
  27. **
  28. ** Redistribution and use in source and binary forms, with or without
  29. ** modification, are permitted (subject to the limitations in the
  30. ** disclaimer below) provided that the following conditions are met:
  31. **
  32. ** * Redistributions of source code must retain the above copyright
  33. ** notice, this list of conditions and the following disclaimer.
  34. **
  35. ** * Redistributions in binary form must reproduce the above copyright
  36. ** notice, this list of conditions and the following disclaimer in the
  37. ** documentation and/or other materials provided with the distribution.
  38. **
  39. ** * Neither the name of the copyright holder nor the names of its
  40. ** contributors may be used to endorse or promote products derived from
  41. ** this software without specific prior written permission.
  42. **
  43. ** NO EXPRESS OR IMPLIED LICENSES TO ANY PARTY'S PATENT RIGHTS ARE
  44. ** GRANTED BY THIS LICENSE. THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT
  45. ** HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED
  46. ** WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  47. ** MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  48. ** DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
  49. ** LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  50. ** CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  51. ** SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  52. ** BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY,
  53. ** WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE
  54. ** OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN
  55. ** IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  56. **
  57. ** http: www.nxp.com
  58. ** mail: support@nxp.com
  59. **
  60. ** Revisions:
  61. ** - rev. 0.1 (2017-01-10)
  62. ** Initial version.
  63. **
  64. ** ###################################################################
  65. */
  66. /*!
  67. * @file MIMXRT1052
  68. * @version 0.1
  69. * @date 2017-01-10
  70. * @brief Device specific configuration file for MIMXRT1052 (implementation file)
  71. *
  72. * Provides a system configuration function and a global variable that contains
  73. * the system frequency. It configures the device and initializes the oscillator
  74. * (PLL) that is part of the microcontroller device.
  75. */
  76. #include <stdint.h>
  77. #include "fsl_device_registers.h"
  78. /* ----------------------------------------------------------------------------
  79. -- Core clock
  80. ---------------------------------------------------------------------------- */
  81. uint32_t SystemCoreClock = DEFAULT_SYSTEM_CLOCK;
  82. /* ----------------------------------------------------------------------------
  83. -- SystemInit()
  84. ---------------------------------------------------------------------------- */
  85. void SystemInit (void) {
  86. #if ((__FPU_PRESENT == 1) && (__FPU_USED == 1))
  87. SCB->CPACR |= ((3UL << 10*2) | (3UL << 11*2)); /* set CP10, CP11 Full Access */
  88. #endif /* ((__FPU_PRESENT == 1) && (__FPU_USED == 1)) */
  89. #if defined(__MCUXPRESSO)
  90. extern uint32_t g_pfnVectors[]; // Vector table defined in startup code
  91. SCB->VTOR = (uint32_t)g_pfnVectors;
  92. #endif
  93. /* Disable Watchdog Power Down Counter */
  94. WDOG1->WMCR &= ~WDOG_WMCR_PDE_MASK;
  95. WDOG2->WMCR &= ~WDOG_WMCR_PDE_MASK;
  96. /* Watchdog disable */
  97. #if (DISABLE_WDOG)
  98. if (WDOG1->WCR & WDOG_WCR_WDE_MASK)
  99. {
  100. WDOG1->WCR &= ~WDOG_WCR_WDE_MASK;
  101. }
  102. if (WDOG2->WCR & WDOG_WCR_WDE_MASK)
  103. {
  104. WDOG2->WCR &= ~WDOG_WCR_WDE_MASK;
  105. }
  106. RTWDOG->CNT = 0xD928C520U; /* 0xD928C520U is the update key */
  107. RTWDOG->TOVAL = 0xFFFF;
  108. RTWDOG->CS = (uint32_t) ((RTWDOG->CS) & ~RTWDOG_CS_EN_MASK) | RTWDOG_CS_UPDATE_MASK;
  109. #endif /* (DISABLE_WDOG) */
  110. /* Disable Systick which might be enabled by bootrom */
  111. if (SysTick->CTRL & SysTick_CTRL_ENABLE_Msk)
  112. {
  113. SysTick->CTRL &= ~SysTick_CTRL_ENABLE_Msk;
  114. }
  115. /* Enable instruction and data caches */
  116. #if defined(__ICACHE_PRESENT) && __ICACHE_PRESENT
  117. if (SCB_CCR_IC_Msk != (SCB_CCR_IC_Msk & SCB->CCR)) {
  118. SCB_EnableICache();
  119. }
  120. #endif
  121. #if defined(__DCACHE_PRESENT) && __DCACHE_PRESENT
  122. if (SCB_CCR_DC_Msk != (SCB_CCR_DC_Msk & SCB->CCR)) {
  123. SCB_EnableDCache();
  124. }
  125. #endif
  126. SystemInitHook();
  127. }
  128. /* ----------------------------------------------------------------------------
  129. -- SystemCoreClockUpdate()
  130. ---------------------------------------------------------------------------- */
  131. void SystemCoreClockUpdate (void) {
  132. uint32_t freq;
  133. uint32_t PLL1MainClock;
  134. uint32_t PLL2MainClock;
  135. /* Periph_clk2_clk ---> Periph_clk */
  136. if (CCM->CBCDR & CCM_CBCDR_PERIPH_CLK_SEL_MASK)
  137. {
  138. switch (CCM->CBCMR & CCM_CBCMR_PERIPH_CLK2_SEL_MASK)
  139. {
  140. /* Pll3_sw_clk ---> Periph_clk2_clk ---> Periph_clk */
  141. case CCM_CBCMR_PERIPH_CLK2_SEL(0U):
  142. if(CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_BYPASS_MASK)
  143. {
  144. freq = (((CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_USB1_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  145. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  146. }
  147. else
  148. {
  149. freq = (CPU_XTAL_CLK_HZ * ((CCM_ANALOG->PLL_USB1 & CCM_ANALOG_PLL_USB1_DIV_SELECT_MASK) ? 22U : 20U));
  150. }
  151. break;
  152. /* Osc_clk ---> Periph_clk2_clk ---> Periph_clk */
  153. case CCM_CBCMR_PERIPH_CLK2_SEL(1U):
  154. freq = CPU_XTAL_CLK_HZ;
  155. break;
  156. case CCM_CBCMR_PERIPH_CLK2_SEL(2U):
  157. freq = (((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  158. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  159. case CCM_CBCMR_PERIPH_CLK2_SEL(3U):
  160. default:
  161. freq = 0U;
  162. break;
  163. }
  164. freq /= (((CCM->CBCDR & CCM_CBCDR_PERIPH_CLK2_PODF_MASK) >> CCM_CBCDR_PERIPH_CLK2_PODF_SHIFT) + 1U);
  165. }
  166. /* Pre_Periph_clk ---> Periph_clk */
  167. else
  168. {
  169. /* check if pll is bypassed */
  170. if(CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_BYPASS_MASK)
  171. {
  172. PLL1MainClock = (((CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  173. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  174. }
  175. else
  176. {
  177. PLL1MainClock = ((CPU_XTAL_CLK_HZ * ((CCM_ANALOG->PLL_ARM & CCM_ANALOG_PLL_ARM_DIV_SELECT_MASK) >>
  178. CCM_ANALOG_PLL_ARM_DIV_SELECT_SHIFT)) >> 1U);
  179. }
  180. /* check if pll is bypassed */
  181. if(CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_MASK)
  182. {
  183. PLL2MainClock = (((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_MASK) >> CCM_ANALOG_PLL_SYS_BYPASS_CLK_SRC_SHIFT) == 0U) ?
  184. CPU_XTAL_CLK_HZ : CPU_CLK1_HZ;
  185. }
  186. else
  187. {
  188. PLL2MainClock = (CPU_XTAL_CLK_HZ * ((CCM_ANALOG->PLL_SYS & CCM_ANALOG_PLL_SYS_DIV_SELECT_MASK) ? 22U : 20U));
  189. }
  190. PLL2MainClock += ((uint64_t)CPU_XTAL_CLK_HZ * ((uint64_t)(CCM_ANALOG->PLL_SYS_NUM))) / ((uint64_t)(CCM_ANALOG->PLL_SYS_DENOM));
  191. switch (CCM->CBCMR & CCM_CBCMR_PRE_PERIPH_CLK_SEL_MASK)
  192. {
  193. /* PLL2 ---> Pre_Periph_clk ---> Periph_clk */
  194. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(0U):
  195. freq = PLL2MainClock;
  196. break;
  197. /* PLL2 PFD2 ---> Pre_Periph_clk ---> Periph_clk */
  198. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(1U):
  199. freq = PLL2MainClock / ((CCM_ANALOG->PFD_528 & CCM_ANALOG_PFD_528_PFD2_FRAC_MASK) >> CCM_ANALOG_PFD_528_PFD2_FRAC_SHIFT) * 18U;
  200. break;
  201. /* PLL2 PFD0 ---> Pre_Periph_clk ---> Periph_clk */
  202. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(2U):
  203. freq = PLL2MainClock / ((CCM_ANALOG->PFD_528 & CCM_ANALOG_PFD_528_PFD0_FRAC_MASK) >> CCM_ANALOG_PFD_528_PFD0_FRAC_SHIFT) * 18U;
  204. break;
  205. /* PLL1 divided(/2) ---> Pre_Periph_clk ---> Periph_clk */
  206. case CCM_CBCMR_PRE_PERIPH_CLK_SEL(3U):
  207. freq = PLL1MainClock / (((CCM->CACRR & CCM_CACRR_ARM_PODF_MASK) >> CCM_CACRR_ARM_PODF_SHIFT) + 1U);
  208. break;
  209. default:
  210. freq = 0U;
  211. break;
  212. }
  213. }
  214. SystemCoreClock = (freq / (((CCM->CBCDR & CCM_CBCDR_AHB_PODF_MASK) >> CCM_CBCDR_AHB_PODF_SHIFT) + 1U));
  215. }
  216. /* ----------------------------------------------------------------------------
  217. -- SystemInitHook()
  218. ---------------------------------------------------------------------------- */
  219. __attribute__ ((weak)) void SystemInitHook (void) {
  220. /* Void implementation of the weak function. */
  221. }