drv_sdram.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * File : board.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2009 RT-Thread Develop Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2017-12-04 Tanek first implementation
  13. */
  14. #include <stdint.h>
  15. #include <rthw.h>
  16. #include <rtthread.h>
  17. static uint32_t _RDWORD(uint32_t address)
  18. {
  19. return *((uint32_t *)address);
  20. }
  21. static void _WDWORD(uint32_t address, uint32_t value)
  22. {
  23. *((uint32_t *)address) = value;
  24. }
  25. static void SDRAM_WaitIpCmdDone(void)
  26. {
  27. unsigned long reg;
  28. do
  29. {
  30. reg = _RDWORD(0x402F003C);
  31. }while((reg & 0x3) == 0);
  32. }
  33. static void _clock_init(void)
  34. {
  35. // Enable all clocks
  36. _WDWORD(0x400FC068,0xffffffff);
  37. _WDWORD(0x400FC06C,0xffffffff);
  38. _WDWORD(0x400FC070,0xffffffff);
  39. _WDWORD(0x400FC074,0xffffffff);
  40. _WDWORD(0x400FC078,0xffffffff);
  41. _WDWORD(0x400FC07C,0xffffffff);
  42. _WDWORD(0x400FC080,0xffffffff);
  43. _WDWORD(0x400D8030,0x00002001);
  44. _WDWORD(0x400D8100,0x001d0000);
  45. _WDWORD(0x400FC014,0x00010D40);
  46. }
  47. static void _sdr_Init(void)
  48. {
  49. // Config IOMUX
  50. _WDWORD(0x401F8014, 0x00000000);
  51. _WDWORD(0x401F8018, 0x00000000);
  52. _WDWORD(0x401F801C, 0x00000000);
  53. _WDWORD(0x401F8020, 0x00000000);
  54. _WDWORD(0x401F8024, 0x00000000);
  55. _WDWORD(0x401F8028, 0x00000000);
  56. _WDWORD(0x401F802C, 0x00000000);
  57. _WDWORD(0x401F8030, 0x00000000);
  58. _WDWORD(0x401F8034, 0x00000000);
  59. _WDWORD(0x401F8038, 0x00000000);
  60. _WDWORD(0x401F803C, 0x00000000);
  61. _WDWORD(0x401F8040, 0x00000000);
  62. _WDWORD(0x401F8044, 0x00000000);
  63. _WDWORD(0x401F8048, 0x00000000);
  64. _WDWORD(0x401F804C, 0x00000000);
  65. _WDWORD(0x401F8050, 0x00000000);
  66. _WDWORD(0x401F8054, 0x00000000);
  67. _WDWORD(0x401F8058, 0x00000000);
  68. _WDWORD(0x401F805C, 0x00000000);
  69. _WDWORD(0x401F8060, 0x00000000);
  70. _WDWORD(0x401F8064, 0x00000000);
  71. _WDWORD(0x401F8068, 0x00000000);
  72. _WDWORD(0x401F806C, 0x00000000);
  73. _WDWORD(0x401F8070, 0x00000000);
  74. _WDWORD(0x401F8074, 0x00000000);
  75. _WDWORD(0x401F8078, 0x00000000);
  76. _WDWORD(0x401F807C, 0x00000000);
  77. _WDWORD(0x401F8080, 0x00000000);
  78. _WDWORD(0x401F8084, 0x00000000);
  79. _WDWORD(0x401F8088, 0x00000000);
  80. _WDWORD(0x401F808C, 0x00000000);
  81. _WDWORD(0x401F8090, 0x00000000);
  82. _WDWORD(0x401F8094, 0x00000000);
  83. _WDWORD(0x401F8098, 0x00000000);
  84. _WDWORD(0x401F809C, 0x00000000);
  85. _WDWORD(0x401F80A0, 0x00000000);
  86. _WDWORD(0x401F80A4, 0x00000000);
  87. _WDWORD(0x401F80A8, 0x00000000);
  88. _WDWORD(0x401F80AC, 0x00000000);
  89. _WDWORD(0x401F80B0, 0x00000010); // EMC_39, DQS PIN, enable SION
  90. _WDWORD(0x401F80B4, 0x00000000);
  91. _WDWORD(0x401F80B8, 0x00000000);
  92. // PAD ctrl
  93. // drive strength = 0x7 to increase drive strength
  94. // otherwise the data7 bit may fail.
  95. _WDWORD(0x401F8204, 0x000110F9);
  96. _WDWORD(0x401F8208, 0x000110F9);
  97. _WDWORD(0x401F820C, 0x000110F9);
  98. _WDWORD(0x401F8210, 0x000110F9);
  99. _WDWORD(0x401F8214, 0x000110F9);
  100. _WDWORD(0x401F8218, 0x000110F9);
  101. _WDWORD(0x401F821C, 0x000110F9);
  102. _WDWORD(0x401F8220, 0x000110F9);
  103. _WDWORD(0x401F8224, 0x000110F9);
  104. _WDWORD(0x401F8228, 0x000110F9);
  105. _WDWORD(0x401F822C, 0x000110F9);
  106. _WDWORD(0x401F8230, 0x000110F9);
  107. _WDWORD(0x401F8234, 0x000110F9);
  108. _WDWORD(0x401F8238, 0x000110F9);
  109. _WDWORD(0x401F823C, 0x000110F9);
  110. _WDWORD(0x401F8240, 0x000110F9);
  111. _WDWORD(0x401F8244, 0x000110F9);
  112. _WDWORD(0x401F8248, 0x000110F9);
  113. _WDWORD(0x401F824C, 0x000110F9);
  114. _WDWORD(0x401F8250, 0x000110F9);
  115. _WDWORD(0x401F8254, 0x000110F9);
  116. _WDWORD(0x401F8258, 0x000110F9);
  117. _WDWORD(0x401F825C, 0x000110F9);
  118. _WDWORD(0x401F8260, 0x000110F9);
  119. _WDWORD(0x401F8264, 0x000110F9);
  120. _WDWORD(0x401F8268, 0x000110F9);
  121. _WDWORD(0x401F826C, 0x000110F9);
  122. _WDWORD(0x401F8270, 0x000110F9);
  123. _WDWORD(0x401F8274, 0x000110F9);
  124. _WDWORD(0x401F8278, 0x000110F9);
  125. _WDWORD(0x401F827C, 0x000110F9);
  126. _WDWORD(0x401F8280, 0x000110F9);
  127. _WDWORD(0x401F8284, 0x000110F9);
  128. _WDWORD(0x401F8288, 0x000110F9);
  129. _WDWORD(0x401F828C, 0x000110F9);
  130. _WDWORD(0x401F8290, 0x000110F9);
  131. _WDWORD(0x401F8294, 0x000110F9);
  132. _WDWORD(0x401F8298, 0x000110F9);
  133. _WDWORD(0x401F829C, 0x000110F9);
  134. _WDWORD(0x401F82A0, 0x000110F9);
  135. _WDWORD(0x401F82A4, 0x000110F9);
  136. _WDWORD(0x401F82A8, 0x000110F9);
  137. // Config SDR Controller Registers/
  138. _WDWORD(0x402F0000,0x10000004); // MCR
  139. _WDWORD(0x402F0008,0x00030524); // BMCR0
  140. _WDWORD(0x402F000C,0x06030524); // BMCR1
  141. _WDWORD(0x402F0010,0x8000001B); // BR0, 32MB
  142. _WDWORD(0x402F0014,0x8200001B); // BR1, 32MB
  143. _WDWORD(0x402F0018,0x8400001B); // BR2, 32MB
  144. _WDWORD(0x402F001C,0x8600001B); // BR3, 32MB
  145. _WDWORD(0x402F0020,0x90000021); // BR4,
  146. _WDWORD(0x402F0024,0xA0000019); // BR5,
  147. _WDWORD(0x402F0028,0xA8000017); // BR6,
  148. _WDWORD(0x402F002C,0xA900001B); // BR7,
  149. _WDWORD(0x402F0030,0x00000021); // BR8,
  150. _WDWORD(0x402F0004,0x000079A8); //IOCR,SEMC_CCSX0 as NOR CE, SEMC_CSX1 as PSRAM CE, SEMC_CSX2 as NAND CE, SEMC_CSX3 as DBI CE.
  151. // _WDWORD(0x402F0004,0x00000008); // IOCR, SEMC_CCSX0 as SDRAM_CS1
  152. _WDWORD(0x402F0040,0x00000F31); // SDRAMCR0
  153. _WDWORD(0x402F0044,0x00652922); // SDRAMCR1
  154. _WDWORD(0x402F0048,0x00010920); // SDRAMCR2
  155. _WDWORD(0x402F004C,0x50210A08); // SDRAMCR3
  156. _WDWORD(0x402F0080,0x00000021); // DBICR0
  157. _WDWORD(0x402F0084,0x00888888); // DBICR1
  158. _WDWORD(0x402F0094,0x00000002); // IPCR1
  159. _WDWORD(0x402F0098,0x00000000); // IPCR2
  160. _WDWORD(0x402F0090,0x80000000); // IPCR0
  161. _WDWORD(0x402F009C,0xA55A000F); // IPCMD, SD_CC_IPREA
  162. SDRAM_WaitIpCmdDone();
  163. _WDWORD(0x402F0090,0x80000000); // IPCR0
  164. _WDWORD(0x402F009C,0xA55A000C); // SD_CC_IAF
  165. SDRAM_WaitIpCmdDone();
  166. _WDWORD(0x402F0090,0x80000000); // IPCR0
  167. _WDWORD(0x402F009C,0xA55A000C); // SD_CC_IAF
  168. SDRAM_WaitIpCmdDone();
  169. _WDWORD(0x402F00A0,0x00000033); // IPTXDAT
  170. _WDWORD(0x402F0090,0x80000000); // IPCR0
  171. _WDWORD(0x402F009C,0xA55A000A); // SD_CC_IMS
  172. SDRAM_WaitIpCmdDone();
  173. _WDWORD(0x402F004C,0x50210A09 ); // enable sdram self refresh again after initialization done.
  174. }
  175. int imxrt_sdram_init(void)
  176. {
  177. _clock_init();
  178. _sdr_Init();
  179. return 0;
  180. }
  181. /*@}*/