drv_gpio.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. /*
  2. * File : drv_gpio.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2015, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2017-10-20 ZYH the first version
  13. * 2017-11-15 ZYH update to 3.0.0
  14. */
  15. #include <rthw.h>
  16. #include <rtdevice.h>
  17. #include <board.h>
  18. #include <rtthread.h>
  19. #ifdef RT_USING_PIN
  20. #define __STM32_PIN(index, gpio, gpio_index) (gpio | gpio_index)
  21. #define __STM32_PIN_DEFAULT 0
  22. #define A (1U << 8)
  23. #define B (2U << 8)
  24. #define C (3U << 8)
  25. #define D (4U << 8)
  26. #define E (5U << 8)
  27. #define F (6U << 8)
  28. #define G (7U << 8)
  29. #define H (8U << 8)
  30. #define I (9U << 8)
  31. #define J (10U << 8)
  32. #define K (11U << 8)
  33. static GPIO_TypeDef * get_st_gpio(rt_uint16_t gpio_pin)
  34. {
  35. switch(gpio_pin & 0xFF00)
  36. {
  37. case A:
  38. #ifdef GPIOA
  39. return GPIOA;
  40. #endif
  41. case B:
  42. #ifdef GPIOB
  43. return GPIOB;
  44. #endif
  45. case C:
  46. #ifdef GPIOC
  47. return GPIOC;
  48. #endif
  49. case D:
  50. #ifdef GPIOD
  51. return GPIOD;
  52. #endif
  53. case E:
  54. #ifdef GPIOE
  55. return GPIOE;
  56. #endif
  57. case F:
  58. #ifdef GPIOF
  59. return GPIOF;
  60. #endif
  61. case G:
  62. #ifdef GPIOG
  63. return GPIOG;
  64. #endif
  65. case H:
  66. #ifdef GPIOH
  67. return GPIOH;
  68. #endif
  69. case I:
  70. #ifdef GPIOI
  71. return GPIOI;
  72. #endif
  73. case J:
  74. #ifdef GPIOJ
  75. return GPIOJ;
  76. #endif
  77. case K:
  78. #ifdef GPIOK
  79. return GPIOK;
  80. #endif
  81. default:
  82. return RT_NULL;
  83. }
  84. }
  85. #define get_st_pin(gpio_pin) (0x01 << (gpio_pin&0xFF))
  86. static void drv_clock_enable(rt_uint16_t gpio_pin)
  87. {
  88. switch(gpio_pin & 0xFF00)
  89. {
  90. case A:
  91. #ifdef __HAL_RCC_GPIOA_CLK_ENABLE
  92. __HAL_RCC_GPIOA_CLK_ENABLE();
  93. #endif
  94. break;
  95. case B:
  96. #ifdef __HAL_RCC_GPIOB_CLK_ENABLE
  97. __HAL_RCC_GPIOB_CLK_ENABLE();
  98. #endif
  99. break;
  100. case C:
  101. #ifdef __HAL_RCC_GPIOC_CLK_ENABLE
  102. __HAL_RCC_GPIOC_CLK_ENABLE();
  103. #endif
  104. break;
  105. case D:
  106. #ifdef __HAL_RCC_GPIOD_CLK_ENABLE
  107. __HAL_RCC_GPIOD_CLK_ENABLE();
  108. #endif
  109. break;
  110. case E:
  111. #ifdef __HAL_RCC_GPIOE_CLK_ENABLE
  112. __HAL_RCC_GPIOE_CLK_ENABLE();
  113. #endif
  114. break;
  115. case F:
  116. #ifdef __HAL_RCC_GPIOF_CLK_ENABLE
  117. __HAL_RCC_GPIOF_CLK_ENABLE();
  118. #endif
  119. break;
  120. case G:
  121. #ifdef __HAL_RCC_GPIOG_CLK_ENABLE
  122. __HAL_RCC_GPIOG_CLK_ENABLE();
  123. #endif
  124. break;
  125. case H:
  126. #ifdef __HAL_RCC_GPIOH_CLK_ENABLE
  127. __HAL_RCC_GPIOH_CLK_ENABLE();
  128. #endif
  129. break;
  130. case I:
  131. #ifdef __HAL_RCC_GPIOI_CLK_ENABLE
  132. __HAL_RCC_GPIOI_CLK_ENABLE();
  133. #endif
  134. break;
  135. case J:
  136. #ifdef __HAL_RCC_GPIOJ_CLK_ENABLE
  137. __HAL_RCC_GPIOJ_CLK_ENABLE();
  138. #endif
  139. break;
  140. case K:
  141. #ifdef __HAL_RCC_GPIOK_CLK_ENABLE
  142. __HAL_RCC_GPIOK_CLK_ENABLE();
  143. #endif
  144. break;
  145. default:
  146. break;
  147. }
  148. }
  149. /* STM32 GPIO driver */
  150. static const rt_uint16_t pins[] =
  151. {
  152. #if (STM32F10X_PIN_NUMBERS == 36)
  153. __STM32_PIN_DEFAULT,
  154. __STM32_PIN_DEFAULT,
  155. __STM32_PIN_DEFAULT,
  156. __STM32_PIN_DEFAULT,
  157. __STM32_PIN_DEFAULT,
  158. __STM32_PIN_DEFAULT,
  159. __STM32_PIN_DEFAULT,
  160. __STM32_PIN(7, A, 0),
  161. __STM32_PIN(8, A, 1),
  162. __STM32_PIN(9, A, 2),
  163. __STM32_PIN(10, A, 3),
  164. __STM32_PIN(11, A, 4),
  165. __STM32_PIN(12, A, 5),
  166. __STM32_PIN(13, A, 6),
  167. __STM32_PIN(14, A, 7),
  168. __STM32_PIN(15, B, 0),
  169. __STM32_PIN(16, B, 1),
  170. __STM32_PIN(17, B, 2),
  171. __STM32_PIN_DEFAULT,
  172. __STM32_PIN_DEFAULT,
  173. __STM32_PIN(20, A, 8),
  174. __STM32_PIN(21, A, 9),
  175. __STM32_PIN(22, A, 10),
  176. __STM32_PIN(23, A, 11),
  177. __STM32_PIN(24, A, 12),
  178. __STM32_PIN(25, A, 13),
  179. __STM32_PIN_DEFAULT,
  180. __STM32_PIN_DEFAULT,
  181. __STM32_PIN(28, A, 14),
  182. __STM32_PIN(29, A, 15),
  183. __STM32_PIN(30, B, 3),
  184. __STM32_PIN(31, B, 4),
  185. __STM32_PIN(32, B, 5),
  186. __STM32_PIN(33, B, 6),
  187. __STM32_PIN(34, B, 7),
  188. __STM32_PIN_DEFAULT,
  189. __STM32_PIN_DEFAULT,
  190. #endif
  191. #if (STM32F10X_PIN_NUMBERS == 48)
  192. __STM32_PIN_DEFAULT,
  193. __STM32_PIN_DEFAULT,
  194. __STM32_PIN(2, C, 13),
  195. __STM32_PIN(3, C, 14),
  196. __STM32_PIN(4, C, 15),
  197. __STM32_PIN_DEFAULT,
  198. __STM32_PIN_DEFAULT,
  199. __STM32_PIN_DEFAULT,
  200. __STM32_PIN_DEFAULT,
  201. __STM32_PIN_DEFAULT,
  202. __STM32_PIN(10, A, 0),
  203. __STM32_PIN(11, A, 1),
  204. __STM32_PIN(12, A, 2),
  205. __STM32_PIN(13, A, 3),
  206. __STM32_PIN(14, A, 4),
  207. __STM32_PIN(15, A, 5),
  208. __STM32_PIN(16, A, 6),
  209. __STM32_PIN(17, A, 7),
  210. __STM32_PIN(18, B, 0),
  211. __STM32_PIN(19, B, 1),
  212. __STM32_PIN(20, B, 2),
  213. __STM32_PIN(21, B, 10),
  214. __STM32_PIN(22, B, 11),
  215. __STM32_PIN_DEFAULT,
  216. __STM32_PIN_DEFAULT,
  217. __STM32_PIN(25, B, 12),
  218. __STM32_PIN(26, B, 13),
  219. __STM32_PIN(27, B, 14),
  220. __STM32_PIN(28, B, 15),
  221. __STM32_PIN(29, A, 8),
  222. __STM32_PIN(30, A, 9),
  223. __STM32_PIN(31, A, 10),
  224. __STM32_PIN(32, A, 11),
  225. __STM32_PIN(33, A, 12),
  226. __STM32_PIN(34, A, 13),
  227. __STM32_PIN_DEFAULT,
  228. __STM32_PIN_DEFAULT,
  229. __STM32_PIN(37, A, 14),
  230. __STM32_PIN(38, A, 15),
  231. __STM32_PIN(39, B, 3),
  232. __STM32_PIN(40, B, 4),
  233. __STM32_PIN(41, B, 5),
  234. __STM32_PIN(42, B, 6),
  235. __STM32_PIN(43, B, 7),
  236. __STM32_PIN_DEFAULT,
  237. __STM32_PIN(45, B, 8),
  238. __STM32_PIN(46, B, 9),
  239. __STM32_PIN_DEFAULT,
  240. __STM32_PIN_DEFAULT,
  241. #endif
  242. #if (STM32F10X_PIN_NUMBERS == 64)
  243. __STM32_PIN_DEFAULT,
  244. __STM32_PIN_DEFAULT,
  245. __STM32_PIN(2, C, 13),
  246. __STM32_PIN(3, C, 14),
  247. __STM32_PIN(4, C, 15),
  248. __STM32_PIN(5, D, 0),
  249. __STM32_PIN(6, D, 1),
  250. __STM32_PIN_DEFAULT,
  251. __STM32_PIN(8, C, 0),
  252. __STM32_PIN(9, C, 1),
  253. __STM32_PIN(10, C, 2),
  254. __STM32_PIN(11, C, 3),
  255. __STM32_PIN_DEFAULT,
  256. __STM32_PIN_DEFAULT,
  257. __STM32_PIN(14, A, 0),
  258. __STM32_PIN(15, A, 1),
  259. __STM32_PIN(16, A, 2),
  260. __STM32_PIN(17, A, 3),
  261. __STM32_PIN_DEFAULT,
  262. __STM32_PIN_DEFAULT,
  263. __STM32_PIN(20, A, 4),
  264. __STM32_PIN(21, A, 5),
  265. __STM32_PIN(22, A, 6),
  266. __STM32_PIN(23, A, 7),
  267. __STM32_PIN(24, C, 4),
  268. __STM32_PIN(25, C, 5),
  269. __STM32_PIN(26, B, 0),
  270. __STM32_PIN(27, B, 1),
  271. __STM32_PIN(28, B, 2),
  272. __STM32_PIN(29, B, 10),
  273. __STM32_PIN(30, B, 11),
  274. __STM32_PIN_DEFAULT,
  275. __STM32_PIN_DEFAULT,
  276. __STM32_PIN(33, B, 12),
  277. __STM32_PIN(34, B, 13),
  278. __STM32_PIN(35, B, 14),
  279. __STM32_PIN(36, B, 15),
  280. __STM32_PIN(37, C, 6),
  281. __STM32_PIN(38, C, 7),
  282. __STM32_PIN(39, C, 8),
  283. __STM32_PIN(40, C, 9),
  284. __STM32_PIN(41, A, 8),
  285. __STM32_PIN(42, A, 9),
  286. __STM32_PIN(43, A, 10),
  287. __STM32_PIN(44, A, 11),
  288. __STM32_PIN(45, A, 12),
  289. __STM32_PIN(46, A, 13),
  290. __STM32_PIN_DEFAULT,
  291. __STM32_PIN_DEFAULT,
  292. __STM32_PIN(49, A, 14),
  293. __STM32_PIN(50, A, 15),
  294. __STM32_PIN(51, C, 10),
  295. __STM32_PIN(52, C, 11),
  296. __STM32_PIN(53, C, 12),
  297. __STM32_PIN(54, D, 2),
  298. __STM32_PIN(55, B, 3),
  299. __STM32_PIN(56, B, 4),
  300. __STM32_PIN(57, B, 5),
  301. __STM32_PIN(58, B, 6),
  302. __STM32_PIN(59, B, 7),
  303. __STM32_PIN_DEFAULT,
  304. __STM32_PIN(61, B, 8),
  305. __STM32_PIN(62, B, 9),
  306. __STM32_PIN_DEFAULT,
  307. __STM32_PIN_DEFAULT,
  308. #endif
  309. #if (STM32F10X_PIN_NUMBERS == 100)
  310. __STM32_PIN_DEFAULT,
  311. __STM32_PIN(1, E, 2),
  312. __STM32_PIN(2, E, 3),
  313. __STM32_PIN(3, E, 4),
  314. __STM32_PIN(4, E, 5),
  315. __STM32_PIN(5, E, 6),
  316. __STM32_PIN_DEFAULT,
  317. __STM32_PIN(7, C, 13),
  318. __STM32_PIN(8, C, 14),
  319. __STM32_PIN(9, C, 15),
  320. __STM32_PIN_DEFAULT,
  321. __STM32_PIN_DEFAULT,
  322. __STM32_PIN_DEFAULT,
  323. __STM32_PIN_DEFAULT,
  324. __STM32_PIN_DEFAULT,
  325. __STM32_PIN(15, C, 0),
  326. __STM32_PIN(16, C, 1),
  327. __STM32_PIN(17, C, 2),
  328. __STM32_PIN(18, C, 3),
  329. __STM32_PIN_DEFAULT,
  330. __STM32_PIN_DEFAULT,
  331. __STM32_PIN_DEFAULT,
  332. __STM32_PIN_DEFAULT,
  333. __STM32_PIN(23, A, 0),
  334. __STM32_PIN(24, A, 1),
  335. __STM32_PIN(25, A, 2),
  336. __STM32_PIN(26, A, 3),
  337. __STM32_PIN_DEFAULT,
  338. __STM32_PIN_DEFAULT,
  339. __STM32_PIN(29, A, 4),
  340. __STM32_PIN(30, A, 5),
  341. __STM32_PIN(31, A, 6),
  342. __STM32_PIN(32, A, 7),
  343. __STM32_PIN(33, C, 4),
  344. __STM32_PIN(34, C, 5),
  345. __STM32_PIN(35, B, 0),
  346. __STM32_PIN(36, B, 1),
  347. __STM32_PIN(37, B, 2),
  348. __STM32_PIN(38, E, 7),
  349. __STM32_PIN(39, E, 8),
  350. __STM32_PIN(40, E, 9),
  351. __STM32_PIN(41, E, 10),
  352. __STM32_PIN(42, E, 11),
  353. __STM32_PIN(43, E, 12),
  354. __STM32_PIN(44, E, 13),
  355. __STM32_PIN(45, E, 14),
  356. __STM32_PIN(46, E, 15),
  357. __STM32_PIN(47, B, 10),
  358. __STM32_PIN(48, B, 11),
  359. __STM32_PIN_DEFAULT,
  360. __STM32_PIN_DEFAULT,
  361. __STM32_PIN(51, B, 12),
  362. __STM32_PIN(52, B, 13),
  363. __STM32_PIN(53, B, 14),
  364. __STM32_PIN(54, B, 15),
  365. __STM32_PIN(55, D, 8),
  366. __STM32_PIN(56, D, 9),
  367. __STM32_PIN(57, D, 10),
  368. __STM32_PIN(58, D, 11),
  369. __STM32_PIN(59, D, 12),
  370. __STM32_PIN(60, D, 13),
  371. __STM32_PIN(61, D, 14),
  372. __STM32_PIN(62, D, 15),
  373. __STM32_PIN(63, C, 6),
  374. __STM32_PIN(64, C, 7),
  375. __STM32_PIN(65, C, 8),
  376. __STM32_PIN(66, C, 9),
  377. __STM32_PIN(67, A, 8),
  378. __STM32_PIN(68, A, 9),
  379. __STM32_PIN(69, A, 10),
  380. __STM32_PIN(70, A, 11),
  381. __STM32_PIN(71, A, 12),
  382. __STM32_PIN(72, A, 13),
  383. __STM32_PIN_DEFAULT,
  384. __STM32_PIN_DEFAULT,
  385. __STM32_PIN_DEFAULT,
  386. __STM32_PIN(76, A, 14),
  387. __STM32_PIN(77, A, 15),
  388. __STM32_PIN(78, C, 10),
  389. __STM32_PIN(79, C, 11),
  390. __STM32_PIN(80, C, 12),
  391. __STM32_PIN(81, D, 0),
  392. __STM32_PIN(82, D, 1),
  393. __STM32_PIN(83, D, 2),
  394. __STM32_PIN(84, D, 3),
  395. __STM32_PIN(85, D, 4),
  396. __STM32_PIN(86, D, 5),
  397. __STM32_PIN(87, D, 6),
  398. __STM32_PIN(88, D, 7),
  399. __STM32_PIN(89, B, 3),
  400. __STM32_PIN(90, B, 4),
  401. __STM32_PIN(91, B, 5),
  402. __STM32_PIN(92, B, 6),
  403. __STM32_PIN(93, B, 7),
  404. __STM32_PIN_DEFAULT,
  405. __STM32_PIN(95, B, 8),
  406. __STM32_PIN(96, B, 9),
  407. __STM32_PIN(97, E, 0),
  408. __STM32_PIN(98, E, 1),
  409. __STM32_PIN_DEFAULT,
  410. __STM32_PIN_DEFAULT,
  411. #endif
  412. #if (STM32F10X_PIN_NUMBERS == 144)
  413. __STM32_PIN_DEFAULT,
  414. __STM32_PIN(1, E, 2),
  415. __STM32_PIN(2, E, 3),
  416. __STM32_PIN(3, E, 4),
  417. __STM32_PIN(4, E, 5),
  418. __STM32_PIN(5, E, 6),
  419. __STM32_PIN_DEFAULT,
  420. __STM32_PIN(7, C, 13),
  421. __STM32_PIN(8, C, 14),
  422. __STM32_PIN(9, C, 15),
  423. __STM32_PIN(10, F, 0),
  424. __STM32_PIN(11, F, 1),
  425. __STM32_PIN(12, F, 2),
  426. __STM32_PIN(13, F, 3),
  427. __STM32_PIN(14, F, 4),
  428. __STM32_PIN(15, F, 5),
  429. __STM32_PIN_DEFAULT,
  430. __STM32_PIN_DEFAULT,
  431. __STM32_PIN(18, F, 6),
  432. __STM32_PIN(19, F, 7),
  433. __STM32_PIN(20, F, 8),
  434. __STM32_PIN(21, F, 9),
  435. __STM32_PIN(22, F, 10),
  436. __STM32_PIN_DEFAULT,
  437. __STM32_PIN_DEFAULT,
  438. __STM32_PIN_DEFAULT,
  439. __STM32_PIN(26, C, 0),
  440. __STM32_PIN(27, C, 1),
  441. __STM32_PIN(28, C, 2),
  442. __STM32_PIN(29, C, 3),
  443. __STM32_PIN_DEFAULT,
  444. __STM32_PIN_DEFAULT,
  445. __STM32_PIN_DEFAULT,
  446. __STM32_PIN_DEFAULT,
  447. __STM32_PIN(34, A, 0),
  448. __STM32_PIN(35, A, 1),
  449. __STM32_PIN(36, A, 2),
  450. __STM32_PIN(37, A, 3),
  451. __STM32_PIN_DEFAULT,
  452. __STM32_PIN_DEFAULT,
  453. __STM32_PIN(40, A, 4),
  454. __STM32_PIN(41, A, 5),
  455. __STM32_PIN(42, A, 6),
  456. __STM32_PIN(43, A, 7),
  457. __STM32_PIN(44, C, 4),
  458. __STM32_PIN(45, C, 5),
  459. __STM32_PIN(46, B, 0),
  460. __STM32_PIN(47, B, 1),
  461. __STM32_PIN(48, B, 2),
  462. __STM32_PIN(49, F, 11),
  463. __STM32_PIN(50, F, 12),
  464. __STM32_PIN_DEFAULT,
  465. __STM32_PIN_DEFAULT,
  466. __STM32_PIN(53, F, 13),
  467. __STM32_PIN(54, F, 14),
  468. __STM32_PIN(55, F, 15),
  469. __STM32_PIN(56, G, 0),
  470. __STM32_PIN(57, G, 1),
  471. __STM32_PIN(58, E, 7),
  472. __STM32_PIN(59, E, 8),
  473. __STM32_PIN(60, E, 9),
  474. __STM32_PIN_DEFAULT,
  475. __STM32_PIN_DEFAULT,
  476. __STM32_PIN(63, E, 10),
  477. __STM32_PIN(64, E, 11),
  478. __STM32_PIN(65, E, 12),
  479. __STM32_PIN(66, E, 13),
  480. __STM32_PIN(67, E, 14),
  481. __STM32_PIN(68, E, 15),
  482. __STM32_PIN(69, B, 10),
  483. __STM32_PIN(70, B, 11),
  484. __STM32_PIN_DEFAULT,
  485. __STM32_PIN_DEFAULT,
  486. __STM32_PIN(73, B, 12),
  487. __STM32_PIN(74, B, 13),
  488. __STM32_PIN(75, B, 14),
  489. __STM32_PIN(76, B, 15),
  490. __STM32_PIN(77, D, 8),
  491. __STM32_PIN(78, D, 9),
  492. __STM32_PIN(79, D, 10),
  493. __STM32_PIN(80, D, 11),
  494. __STM32_PIN(81, D, 12),
  495. __STM32_PIN(82, D, 13),
  496. __STM32_PIN_DEFAULT,
  497. __STM32_PIN_DEFAULT,
  498. __STM32_PIN(85, D, 14),
  499. __STM32_PIN(86, D, 15),
  500. __STM32_PIN(87, G, 2),
  501. __STM32_PIN(88, G, 3),
  502. __STM32_PIN(89, G, 4),
  503. __STM32_PIN(90, G, 5),
  504. __STM32_PIN(91, G, 6),
  505. __STM32_PIN(92, G, 7),
  506. __STM32_PIN(93, G, 8),
  507. __STM32_PIN_DEFAULT,
  508. __STM32_PIN_DEFAULT,
  509. __STM32_PIN(96, C, 6),
  510. __STM32_PIN(97, C, 7),
  511. __STM32_PIN(98, C, 8),
  512. __STM32_PIN(99, C, 9),
  513. __STM32_PIN(100, A, 8),
  514. __STM32_PIN(101, A, 9),
  515. __STM32_PIN(102, A, 10),
  516. __STM32_PIN(103, A, 11),
  517. __STM32_PIN(104, A, 12),
  518. __STM32_PIN(105, A, 13),
  519. __STM32_PIN_DEFAULT,
  520. __STM32_PIN_DEFAULT,
  521. __STM32_PIN_DEFAULT,
  522. __STM32_PIN(109, A, 14),
  523. __STM32_PIN(110, A, 15),
  524. __STM32_PIN(111, C, 10),
  525. __STM32_PIN(112, C, 11),
  526. __STM32_PIN(113, C, 12),
  527. __STM32_PIN(114, D, 0),
  528. __STM32_PIN(115, D, 1),
  529. __STM32_PIN(116, D, 2),
  530. __STM32_PIN(117, D, 3),
  531. __STM32_PIN(118, D, 4),
  532. __STM32_PIN(119, D, 5),
  533. __STM32_PIN_DEFAULT,
  534. __STM32_PIN_DEFAULT,
  535. __STM32_PIN(122, D, 6),
  536. __STM32_PIN(123, D, 7),
  537. __STM32_PIN(124, G, 9),
  538. __STM32_PIN(125, G, 10),
  539. __STM32_PIN(126, G, 11),
  540. __STM32_PIN(127, G, 12),
  541. __STM32_PIN(128, G, 13),
  542. __STM32_PIN(129, G, 14),
  543. __STM32_PIN_DEFAULT,
  544. __STM32_PIN_DEFAULT,
  545. __STM32_PIN(132, G, 15),
  546. __STM32_PIN(133, B, 3),
  547. __STM32_PIN(134, B, 4),
  548. __STM32_PIN(135, B, 5),
  549. __STM32_PIN(136, B, 6),
  550. __STM32_PIN(137, B, 7),
  551. __STM32_PIN_DEFAULT,
  552. __STM32_PIN(139, B, 8),
  553. __STM32_PIN(140, B, 9),
  554. __STM32_PIN(141, E, 0),
  555. __STM32_PIN(142, E, 1),
  556. __STM32_PIN_DEFAULT,
  557. __STM32_PIN_DEFAULT,
  558. #endif
  559. };
  560. struct pin_irq_map
  561. {
  562. rt_uint16_t pinbit;
  563. IRQn_Type irqno;
  564. };
  565. static const struct pin_irq_map pin_irq_map[] =
  566. {
  567. {GPIO_PIN_0, EXTI0_IRQn},
  568. {GPIO_PIN_1, EXTI1_IRQn},
  569. {GPIO_PIN_2, EXTI2_IRQn},
  570. {GPIO_PIN_3, EXTI3_IRQn},
  571. {GPIO_PIN_4, EXTI4_IRQn},
  572. {GPIO_PIN_5, EXTI9_5_IRQn},
  573. {GPIO_PIN_6, EXTI9_5_IRQn},
  574. {GPIO_PIN_7, EXTI9_5_IRQn},
  575. {GPIO_PIN_8, EXTI9_5_IRQn},
  576. {GPIO_PIN_9, EXTI9_5_IRQn},
  577. {GPIO_PIN_10, EXTI15_10_IRQn},
  578. {GPIO_PIN_11, EXTI15_10_IRQn},
  579. {GPIO_PIN_12, EXTI15_10_IRQn},
  580. {GPIO_PIN_13, EXTI15_10_IRQn},
  581. {GPIO_PIN_14, EXTI15_10_IRQn},
  582. {GPIO_PIN_15, EXTI15_10_IRQn},
  583. };
  584. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  585. {
  586. { -1, 0, RT_NULL, RT_NULL},
  587. { -1, 0, RT_NULL, RT_NULL},
  588. { -1, 0, RT_NULL, RT_NULL},
  589. { -1, 0, RT_NULL, RT_NULL},
  590. { -1, 0, RT_NULL, RT_NULL},
  591. { -1, 0, RT_NULL, RT_NULL},
  592. { -1, 0, RT_NULL, RT_NULL},
  593. { -1, 0, RT_NULL, RT_NULL},
  594. { -1, 0, RT_NULL, RT_NULL},
  595. { -1, 0, RT_NULL, RT_NULL},
  596. { -1, 0, RT_NULL, RT_NULL},
  597. { -1, 0, RT_NULL, RT_NULL},
  598. { -1, 0, RT_NULL, RT_NULL},
  599. { -1, 0, RT_NULL, RT_NULL},
  600. { -1, 0, RT_NULL, RT_NULL},
  601. { -1, 0, RT_NULL, RT_NULL},
  602. };
  603. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  604. static rt_uint16_t get_pin(uint8_t pin)
  605. {
  606. rt_uint16_t gpio_pin = __STM32_PIN_DEFAULT;
  607. if (pin < ITEM_NUM(pins))
  608. {
  609. gpio_pin = pins[pin];
  610. }
  611. return gpio_pin;
  612. };
  613. void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  614. {
  615. rt_uint16_t gpio_pin;
  616. gpio_pin = get_pin(pin);
  617. if (get_st_gpio(gpio_pin) == RT_NULL)
  618. {
  619. return;
  620. }
  621. HAL_GPIO_WritePin(get_st_gpio(gpio_pin), get_st_pin(gpio_pin), (GPIO_PinState)value);
  622. }
  623. int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  624. {
  625. rt_uint16_t gpio_pin;
  626. gpio_pin = get_pin(pin);
  627. if (get_st_gpio(gpio_pin) == RT_NULL)
  628. {
  629. return PIN_LOW;
  630. }
  631. return HAL_GPIO_ReadPin(get_st_gpio(gpio_pin), get_st_pin(gpio_pin));
  632. }
  633. void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  634. {
  635. rt_uint16_t gpio_pin;
  636. GPIO_InitTypeDef GPIO_InitStruct;
  637. gpio_pin = get_pin(pin);
  638. if (get_st_gpio(gpio_pin) == RT_NULL)
  639. {
  640. return;
  641. }
  642. /* GPIO Periph clock enable */
  643. drv_clock_enable(gpio_pin);
  644. /* Configure GPIO_InitStructure */
  645. GPIO_InitStruct.Pin = get_st_pin(gpio_pin);
  646. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  647. GPIO_InitStruct.Pull = GPIO_NOPULL;
  648. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  649. if (mode == PIN_MODE_INPUT)
  650. {
  651. /* input setting: not pull. */
  652. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  653. }
  654. else if (mode == PIN_MODE_INPUT_PULLUP)
  655. {
  656. /* input setting: pull up. */
  657. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  658. GPIO_InitStruct.Pull = GPIO_PULLUP;
  659. }
  660. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  661. {
  662. /* input setting: pull down. */
  663. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  664. GPIO_InitStruct.Pull = GPIO_PULLDOWN;
  665. }
  666. else if (mode == PIN_MODE_OUTPUT_OD)
  667. {
  668. /* output setting: od. */
  669. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_OD;
  670. }
  671. HAL_GPIO_Init(get_st_gpio(gpio_pin), &GPIO_InitStruct);
  672. }
  673. rt_inline const struct pin_irq_map *get_pin_irq_map(rt_uint16_t gpio_pin)
  674. {
  675. rt_int32_t mapindex = gpio_pin & 0x00FF;
  676. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  677. {
  678. return RT_NULL;
  679. }
  680. return &pin_irq_map[mapindex];
  681. };
  682. rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  683. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  684. {
  685. rt_uint16_t gpio_pin;
  686. rt_base_t level;
  687. rt_int32_t irqindex = -1;
  688. gpio_pin = get_pin(pin);
  689. if (get_st_gpio(gpio_pin) == RT_NULL)
  690. {
  691. return RT_ENOSYS;
  692. }
  693. irqindex = gpio_pin & 0x00FF;
  694. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  695. {
  696. return RT_ENOSYS;
  697. }
  698. level = rt_hw_interrupt_disable();
  699. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  700. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  701. pin_irq_hdr_tab[irqindex].mode == mode &&
  702. pin_irq_hdr_tab[irqindex].args == args)
  703. {
  704. rt_hw_interrupt_enable(level);
  705. return RT_EOK;
  706. }
  707. if (pin_irq_hdr_tab[irqindex].pin != -1)
  708. {
  709. rt_hw_interrupt_enable(level);
  710. return RT_EBUSY;
  711. }
  712. pin_irq_hdr_tab[irqindex].pin = pin;
  713. pin_irq_hdr_tab[irqindex].hdr = hdr;
  714. pin_irq_hdr_tab[irqindex].mode = mode;
  715. pin_irq_hdr_tab[irqindex].args = args;
  716. rt_hw_interrupt_enable(level);
  717. return RT_EOK;
  718. }
  719. rt_err_t stm32_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  720. {
  721. rt_uint16_t gpio_pin;
  722. rt_base_t level;
  723. rt_int32_t irqindex = -1;
  724. gpio_pin = get_pin(pin);
  725. if (get_st_gpio(gpio_pin) == RT_NULL)
  726. {
  727. return RT_ENOSYS;
  728. }
  729. irqindex = gpio_pin & 0x00FF;
  730. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  731. {
  732. return RT_ENOSYS;
  733. }
  734. level = rt_hw_interrupt_disable();
  735. if (pin_irq_hdr_tab[irqindex].pin == -1)
  736. {
  737. rt_hw_interrupt_enable(level);
  738. return RT_EOK;
  739. }
  740. pin_irq_hdr_tab[irqindex].pin = -1;
  741. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  742. pin_irq_hdr_tab[irqindex].mode = 0;
  743. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  744. rt_hw_interrupt_enable(level);
  745. return RT_EOK;
  746. }
  747. rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  748. rt_uint32_t enabled)
  749. {
  750. rt_uint16_t gpio_pin;
  751. const struct pin_irq_map *irqmap;
  752. rt_base_t level;
  753. rt_int32_t irqindex = -1;
  754. GPIO_InitTypeDef GPIO_InitStruct;
  755. gpio_pin = get_pin(pin);
  756. if (get_st_gpio(gpio_pin) == RT_NULL)
  757. {
  758. return RT_ENOSYS;
  759. }
  760. if (enabled == PIN_IRQ_ENABLE)
  761. {
  762. irqindex = gpio_pin & 0x00FF;
  763. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_map))
  764. {
  765. return RT_ENOSYS;
  766. }
  767. level = rt_hw_interrupt_disable();
  768. if (pin_irq_hdr_tab[irqindex].pin == -1)
  769. {
  770. rt_hw_interrupt_enable(level);
  771. return RT_ENOSYS;
  772. }
  773. irqmap = &pin_irq_map[irqindex];
  774. /* GPIO Periph clock enable */
  775. drv_clock_enable(gpio_pin);
  776. /* Configure GPIO_InitStructure */
  777. GPIO_InitStruct.Pin = get_st_pin(gpio_pin);
  778. GPIO_InitStruct.Pull = GPIO_NOPULL;
  779. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  780. switch (pin_irq_hdr_tab[irqindex].mode)
  781. {
  782. case PIN_IRQ_MODE_RISING:
  783. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  784. break;
  785. case PIN_IRQ_MODE_FALLING:
  786. GPIO_InitStruct.Mode = GPIO_MODE_IT_FALLING;
  787. break;
  788. case PIN_IRQ_MODE_RISING_FALLING:
  789. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING_FALLING;
  790. break;
  791. }
  792. HAL_GPIO_Init(get_st_gpio(gpio_pin), &GPIO_InitStruct);
  793. HAL_NVIC_SetPriority(irqmap->irqno, 5, 0);
  794. HAL_NVIC_EnableIRQ(irqmap->irqno);
  795. rt_hw_interrupt_enable(level);
  796. }
  797. else if (enabled == PIN_IRQ_DISABLE)
  798. {
  799. irqmap = get_pin_irq_map(gpio_pin);
  800. if (irqmap == RT_NULL)
  801. {
  802. return RT_ENOSYS;
  803. }
  804. HAL_NVIC_DisableIRQ(irqmap->irqno);
  805. }
  806. else
  807. {
  808. return RT_ENOSYS;
  809. }
  810. return RT_EOK;
  811. }
  812. const static struct rt_pin_ops _stm32_pin_ops =
  813. {
  814. stm32_pin_mode,
  815. stm32_pin_write,
  816. stm32_pin_read,
  817. stm32_pin_attach_irq,
  818. stm32_pin_detach_irq,
  819. stm32_pin_irq_enable,
  820. };
  821. int rt_hw_pin_init(void)
  822. {
  823. int result;
  824. result = rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  825. return result;
  826. }
  827. INIT_BOARD_EXPORT(rt_hw_pin_init);
  828. rt_inline void pin_irq_hdr(uint16_t GPIO_Pin)
  829. {
  830. uint16_t irqno;
  831. for (irqno = 0; irqno < 16; irqno++)
  832. {
  833. if ((0x01 << irqno) == GPIO_Pin)
  834. {
  835. break;
  836. }
  837. }
  838. if (irqno == 16)
  839. return;
  840. if (pin_irq_hdr_tab[irqno].hdr)
  841. {
  842. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  843. }
  844. }
  845. void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  846. {
  847. pin_irq_hdr(GPIO_Pin);
  848. }
  849. void EXTI0_IRQHandler(void)
  850. {
  851. rt_interrupt_enter();
  852. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  853. rt_interrupt_leave();
  854. }
  855. void EXTI1_IRQHandler(void)
  856. {
  857. rt_interrupt_enter();
  858. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_1);
  859. rt_interrupt_leave();
  860. }
  861. void EXTI2_IRQHandler(void)
  862. {
  863. rt_interrupt_enter();
  864. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_2);
  865. rt_interrupt_leave();
  866. }
  867. void EXTI3_IRQHandler(void)
  868. {
  869. rt_interrupt_enter();
  870. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_3);
  871. rt_interrupt_leave();
  872. }
  873. void EXTI4_IRQHandler(void)
  874. {
  875. rt_interrupt_enter();
  876. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_4);
  877. rt_interrupt_leave();
  878. }
  879. void EXTI9_5_IRQHandler(void)
  880. {
  881. rt_interrupt_enter();
  882. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_5);
  883. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_6);
  884. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_7);
  885. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_8);
  886. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_9);
  887. rt_interrupt_leave();
  888. }
  889. void EXTI15_10_IRQHandler(void)
  890. {
  891. rt_interrupt_enter();
  892. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_10);
  893. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_11);
  894. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_12);
  895. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_13);
  896. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_14);
  897. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_15);
  898. rt_interrupt_leave();
  899. }
  900. #endif