stm32f7xx_hal_nand.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334
  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_hal_nand.h
  4. * @author MCD Application Team
  5. * @brief Header file of NAND HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. /* Define to prevent recursive inclusion -------------------------------------*/
  36. #ifndef __STM32F7xx_HAL_NAND_H
  37. #define __STM32F7xx_HAL_NAND_H
  38. #ifdef __cplusplus
  39. extern "C" {
  40. #endif
  41. /* Includes ------------------------------------------------------------------*/
  42. #include "stm32f7xx_ll_fmc.h"
  43. /** @addtogroup STM32F7xx_HAL_Driver
  44. * @{
  45. */
  46. /** @addtogroup NAND
  47. * @{
  48. */
  49. /* Exported typedef ----------------------------------------------------------*/
  50. /* Exported types ------------------------------------------------------------*/
  51. /** @defgroup NAND_Exported_Types NAND Exported Types
  52. * @{
  53. */
  54. /**
  55. * @brief HAL NAND State structures definition
  56. */
  57. typedef enum
  58. {
  59. HAL_NAND_STATE_RESET = 0x00U, /*!< NAND not yet initialized or disabled */
  60. HAL_NAND_STATE_READY = 0x01U, /*!< NAND initialized and ready for use */
  61. HAL_NAND_STATE_BUSY = 0x02U, /*!< NAND internal process is ongoing */
  62. HAL_NAND_STATE_ERROR = 0x03U /*!< NAND error state */
  63. }HAL_NAND_StateTypeDef;
  64. /**
  65. * @brief NAND Memory electronic signature Structure definition
  66. */
  67. typedef struct
  68. {
  69. /*<! NAND memory electronic signature maker and device IDs */
  70. uint8_t Maker_Id;
  71. uint8_t Device_Id;
  72. uint8_t Third_Id;
  73. uint8_t Fourth_Id;
  74. }NAND_IDTypeDef;
  75. /**
  76. * @brief NAND Memory address Structure definition
  77. */
  78. typedef struct
  79. {
  80. uint16_t Page; /*!< NAND memory Page address */
  81. uint16_t Plane; /*!< NAND memory Zone address */
  82. uint16_t Block; /*!< NAND memory Block address */
  83. }NAND_AddressTypeDef;
  84. /**
  85. * @brief NAND Memory info Structure definition
  86. */
  87. typedef struct
  88. {
  89. uint32_t PageSize; /*!< NAND memory page (without spare area) size measured in bytes
  90. for 8 bits adressing or words for 16 bits addressing */
  91. uint32_t SpareAreaSize; /*!< NAND memory spare area size measured in bytes
  92. for 8 bits adressing or words for 16 bits addressing */
  93. uint32_t BlockSize; /*!< NAND memory block size measured in number of pages */
  94. uint32_t BlockNbr; /*!< NAND memory number of total blocks */
  95. uint32_t PlaneNbr; /*!< NAND memory number of planes */
  96. uint32_t PlaneSize; /*!< NAND memory zone size measured in number of blocks */
  97. FunctionalState ExtraCommandEnable; /*!< NAND extra command needed for Page reading mode. This
  98. parameter is mandatory for some NAND parts after the read
  99. command (NAND_CMD_AREA_TRUE1) and before DATA reading sequence.
  100. Example: Toshiba THTH58BYG3S0HBAI6.
  101. This parameter could be ENABLE or DISABLE
  102. Please check the Read Mode sequnece in the NAND device datasheet */
  103. }NAND_DeviceConfigTypeDef;
  104. /**
  105. * @brief NAND handle Structure definition
  106. */
  107. typedef struct
  108. {
  109. FMC_NAND_TypeDef *Instance; /*!< Register base address */
  110. FMC_NAND_InitTypeDef Init; /*!< NAND device control configuration parameters */
  111. HAL_LockTypeDef Lock; /*!< NAND locking object */
  112. __IO HAL_NAND_StateTypeDef State; /*!< NAND device access state */
  113. NAND_DeviceConfigTypeDef Config; /*!< NAND phusical characteristic information structure */
  114. }NAND_HandleTypeDef;
  115. /**
  116. * @}
  117. */
  118. /* Exported constants --------------------------------------------------------*/
  119. /* Exported macro ------------------------------------------------------------*/
  120. /** @defgroup NAND_Exported_Macros NAND Exported Macros
  121. * @{
  122. */
  123. /** @brief Reset NAND handle state
  124. * @param __HANDLE__ specifies the NAND handle.
  125. * @retval None
  126. */
  127. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NAND_STATE_RESET)
  128. /**
  129. * @}
  130. */
  131. /* Exported functions --------------------------------------------------------*/
  132. /** @addtogroup NAND_Exported_Functions NAND Exported Functions
  133. * @{
  134. */
  135. /** @addtogroup NAND_Exported_Functions_Group1 Initialization and de-initialization functions
  136. * @{
  137. */
  138. /* Initialization/de-initialization functions ********************************/
  139. HAL_StatusTypeDef HAL_NAND_Init(NAND_HandleTypeDef *hnand, FMC_NAND_PCC_TimingTypeDef *ComSpace_Timing, FMC_NAND_PCC_TimingTypeDef *AttSpace_Timing);
  140. HAL_StatusTypeDef HAL_NAND_DeInit(NAND_HandleTypeDef *hnand);
  141. HAL_StatusTypeDef HAL_NAND_ConfigDevice(NAND_HandleTypeDef *hnand, NAND_DeviceConfigTypeDef *pDeviceConfig);
  142. HAL_StatusTypeDef HAL_NAND_Read_ID(NAND_HandleTypeDef *hnand, NAND_IDTypeDef *pNAND_ID);
  143. void HAL_NAND_MspInit(NAND_HandleTypeDef *hnand);
  144. void HAL_NAND_MspDeInit(NAND_HandleTypeDef *hnand);
  145. void HAL_NAND_IRQHandler(NAND_HandleTypeDef *hnand);
  146. void HAL_NAND_ITCallback(NAND_HandleTypeDef *hnand);
  147. /**
  148. * @}
  149. */
  150. /** @addtogroup NAND_Exported_Functions_Group2 Input and Output functions
  151. * @{
  152. */
  153. /* IO operation functions ****************************************************/
  154. HAL_StatusTypeDef HAL_NAND_Reset(NAND_HandleTypeDef *hnand);
  155. HAL_StatusTypeDef HAL_NAND_Read_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToRead);
  156. HAL_StatusTypeDef HAL_NAND_Write_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToWrite);
  157. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaToRead);
  158. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaTowrite);
  159. HAL_StatusTypeDef HAL_NAND_Read_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToRead);
  160. HAL_StatusTypeDef HAL_NAND_Write_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToWrite);
  161. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaToRead);
  162. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaTowrite);
  163. HAL_StatusTypeDef HAL_NAND_Erase_Block(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  164. uint32_t HAL_NAND_Address_Inc(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  165. /**
  166. * @}
  167. */
  168. /** @addtogroup NAND_Exported_Functions_Group3 Peripheral Control functions
  169. * @{
  170. */
  171. /* NAND Control functions ****************************************************/
  172. HAL_StatusTypeDef HAL_NAND_ECC_Enable(NAND_HandleTypeDef *hnand);
  173. HAL_StatusTypeDef HAL_NAND_ECC_Disable(NAND_HandleTypeDef *hnand);
  174. HAL_StatusTypeDef HAL_NAND_GetECC(NAND_HandleTypeDef *hnand, uint32_t *ECCval, uint32_t Timeout);
  175. /**
  176. * @}
  177. */
  178. /** @addtogroup NAND_Exported_Functions_Group4 Peripheral State functions
  179. * @{
  180. */
  181. /* NAND State functions *******************************************************/
  182. HAL_NAND_StateTypeDef HAL_NAND_GetState(NAND_HandleTypeDef *hnand);
  183. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  184. /**
  185. * @}
  186. */
  187. /**
  188. * @}
  189. */
  190. /* Private types -------------------------------------------------------------*/
  191. /* Private variables ---------------------------------------------------------*/
  192. /* Private constants ---------------------------------------------------------*/
  193. /** @defgroup NAND_Private_Constants NAND Private Constants
  194. * @{
  195. */
  196. #define NAND_DEVICE ((uint32_t)0x80000000U)
  197. #define NAND_WRITE_TIMEOUT ((uint32_t)0x01000000U)
  198. #define CMD_AREA ((uint32_t)(1<<16)) /* A16 = CLE high */
  199. #define ADDR_AREA ((uint32_t)(1<<17)) /* A17 = ALE high */
  200. #define NAND_CMD_AREA_A ((uint8_t)0x00U)
  201. #define NAND_CMD_AREA_B ((uint8_t)0x01U)
  202. #define NAND_CMD_AREA_C ((uint8_t)0x50U)
  203. #define NAND_CMD_AREA_TRUE1 ((uint8_t)0x30U)
  204. #define NAND_CMD_WRITE0 ((uint8_t)0x80U)
  205. #define NAND_CMD_WRITE_TRUE1 ((uint8_t)0x10U)
  206. #define NAND_CMD_ERASE0 ((uint8_t)0x60U)
  207. #define NAND_CMD_ERASE1 ((uint8_t)0xD0U)
  208. #define NAND_CMD_READID ((uint8_t)0x90U)
  209. #define NAND_CMD_STATUS ((uint8_t)0x70U)
  210. #define NAND_CMD_LOCK_STATUS ((uint8_t)0x7AU)
  211. #define NAND_CMD_RESET ((uint8_t)0xFFU)
  212. /* NAND memory status */
  213. #define NAND_VALID_ADDRESS ((uint32_t)0x00000100U)
  214. #define NAND_INVALID_ADDRESS ((uint32_t)0x00000200U)
  215. #define NAND_TIMEOUT_ERROR ((uint32_t)0x00000400U)
  216. #define NAND_BUSY ((uint32_t)0x00000000U)
  217. #define NAND_ERROR ((uint32_t)0x00000001U)
  218. #define NAND_READY ((uint32_t)0x00000040U)
  219. /**
  220. * @}
  221. */
  222. /* Private macros ------------------------------------------------------------*/
  223. /** @defgroup NAND_Private_Macros NAND Private Macros
  224. * @{
  225. */
  226. /**
  227. * @brief NAND memory address computation.
  228. * @param __ADDRESS__ NAND memory address.
  229. * @param __HANDLE__ NAND handle.
  230. * @retval NAND Raw address value
  231. */
  232. #define ARRAY_ADDRESS(__ADDRESS__ , __HANDLE__) ((__ADDRESS__)->Page + \
  233. (((__ADDRESS__)->Block + (((__ADDRESS__)->Plane) * ((__HANDLE__)->Config.PlaneSize)))* ((__HANDLE__)->Config.BlockSize)))
  234. #define COLUMN_ADDRESS( __HANDLE__) ((__HANDLE__)->Config.PageSize)
  235. /**
  236. * @brief NAND memory address cycling.
  237. * @param __ADDRESS__ NAND memory address.
  238. * @retval NAND address cycling value.
  239. */
  240. #define ADDR_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st addressing cycle */
  241. #define ADDR_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd addressing cycle */
  242. #define ADDR_3RD_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 16) /* 3rd addressing cycle */
  243. #define ADDR_4TH_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 24) /* 4th addressing cycle */
  244. /**
  245. * @brief NAND memory Columns cycling.
  246. * @param __ADDRESS__ NAND memory address.
  247. * @retval NAND Column address cycling value.
  248. */
  249. #define COLUMN_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st Column addressing cycle */
  250. #define COLUMN_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8) /* 2nd Column addressing cycle */
  251. /**
  252. * @}
  253. */
  254. /**
  255. * @}
  256. */
  257. /**
  258. * @}
  259. */
  260. /**
  261. * @}
  262. */
  263. #ifdef __cplusplus
  264. }
  265. #endif
  266. #endif /* __STM32F7xx_HAL_NAND_H */
  267. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/