stm32f7xx_hal_tim.h 85 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806
  1. /**
  2. ******************************************************************************
  3. * @file stm32f7xx_hal_tim.h
  4. * @author MCD Application Team
  5. * @brief Header file of TIM HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  10. *
  11. * Redistribution and use in source and binary forms, with or without modification,
  12. * are permitted provided that the following conditions are met:
  13. * 1. Redistributions of source code must retain the above copyright notice,
  14. * this list of conditions and the following disclaimer.
  15. * 2. Redistributions in binary form must reproduce the above copyright notice,
  16. * this list of conditions and the following disclaimer in the documentation
  17. * and/or other materials provided with the distribution.
  18. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  19. * may be used to endorse or promote products derived from this software
  20. * without specific prior written permission.
  21. *
  22. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  23. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  24. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  25. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  26. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  27. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  28. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  29. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  30. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  31. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. ******************************************************************************
  34. */
  35. /* Define to prevent recursive inclusion -------------------------------------*/
  36. #ifndef __STM32F7xx_HAL_TIM_H
  37. #define __STM32F7xx_HAL_TIM_H
  38. #ifdef __cplusplus
  39. extern "C" {
  40. #endif
  41. /* Includes ------------------------------------------------------------------*/
  42. #include "stm32f7xx_hal_def.h"
  43. /** @addtogroup STM32F7xx_HAL_Driver
  44. * @{
  45. */
  46. /** @addtogroup TIM
  47. * @{
  48. */
  49. /* Exported types ------------------------------------------------------------*/
  50. /** @defgroup TIM_Exported_Types TIM Exported Types
  51. * @{
  52. */
  53. /**
  54. * @brief TIM Time base Configuration Structure definition
  55. */
  56. typedef struct
  57. {
  58. uint32_t Prescaler; /*!< Specifies the prescaler value used to divide the TIM clock.
  59. This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF */
  60. uint32_t CounterMode; /*!< Specifies the counter mode.
  61. This parameter can be a value of @ref TIM_Counter_Mode */
  62. uint32_t Period; /*!< Specifies the period value to be loaded into the active
  63. Auto-Reload Register at the next update event.
  64. This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF. */
  65. uint32_t ClockDivision; /*!< Specifies the clock division.
  66. This parameter can be a value of @ref TIM_ClockDivision */
  67. uint32_t RepetitionCounter; /*!< Specifies the repetition counter value. Each time the RCR down-counter
  68. reaches zero, an update event is generated and counting restarts
  69. from the RCR value (N).
  70. This means in PWM mode that (N+1) corresponds to:
  71. - the number of PWM periods in edge-aligned mode
  72. - the number of half PWM period in center-aligned mode
  73. This parameter must be a number between Min_Data = 0x00 and Max_Data = 0xFF.
  74. @note This parameter is valid only for TIM1 and TIM8. */
  75. uint32_t AutoReloadPreload; /*!< Specifies the auto-reload preload.
  76. This parameter can be a value of @ref TIM_AutoReloadPreload */
  77. } TIM_Base_InitTypeDef;
  78. /**
  79. * @brief TIM Output Compare Configuration Structure definition
  80. */
  81. typedef struct
  82. {
  83. uint32_t OCMode; /*!< Specifies the TIM mode.
  84. This parameter can be a value of @ref TIMEx_Output_Compare_and_PWM_modes */
  85. uint32_t Pulse; /*!< Specifies the pulse value to be loaded into the Capture Compare Register.
  86. This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF */
  87. uint32_t OCPolarity; /*!< Specifies the output polarity.
  88. This parameter can be a value of @ref TIM_Output_Compare_Polarity */
  89. uint32_t OCNPolarity; /*!< Specifies the complementary output polarity.
  90. This parameter can be a value of @ref TIM_Output_Compare_N_Polarity
  91. @note This parameter is valid only for TIM1 and TIM8. */
  92. uint32_t OCFastMode; /*!< Specifies the Fast mode state.
  93. This parameter can be a value of @ref TIM_Output_Fast_State
  94. @note This parameter is valid only in PWM1 and PWM2 mode. */
  95. uint32_t OCIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state.
  96. This parameter can be a value of @ref TIM_Output_Compare_Idle_State
  97. @note This parameter is valid only for TIM1 and TIM8. */
  98. uint32_t OCNIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state.
  99. This parameter can be a value of @ref TIM_Output_Compare_N_Idle_State
  100. @note This parameter is valid only for TIM1 and TIM8. */
  101. } TIM_OC_InitTypeDef;
  102. /**
  103. * @brief TIM One Pulse Mode Configuration Structure definition
  104. */
  105. typedef struct
  106. {
  107. uint32_t OCMode; /*!< Specifies the TIM mode.
  108. This parameter can be a value of @ref TIMEx_Output_Compare_and_PWM_modes */
  109. uint32_t Pulse; /*!< Specifies the pulse value to be loaded into the Capture Compare Register.
  110. This parameter can be a number between Min_Data = 0x0000 and Max_Data = 0xFFFF */
  111. uint32_t OCPolarity; /*!< Specifies the output polarity.
  112. This parameter can be a value of @ref TIM_Output_Compare_Polarity */
  113. uint32_t OCNPolarity; /*!< Specifies the complementary output polarity.
  114. This parameter can be a value of @ref TIM_Output_Compare_N_Polarity
  115. @note This parameter is valid only for TIM1 and TIM8. */
  116. uint32_t OCIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state.
  117. This parameter can be a value of @ref TIM_Output_Compare_Idle_State
  118. @note This parameter is valid only for TIM1 and TIM8. */
  119. uint32_t OCNIdleState; /*!< Specifies the TIM Output Compare pin state during Idle state.
  120. This parameter can be a value of @ref TIM_Output_Compare_N_Idle_State
  121. @note This parameter is valid only for TIM1 and TIM8. */
  122. uint32_t ICPolarity; /*!< Specifies the active edge of the input signal.
  123. This parameter can be a value of @ref TIM_Input_Capture_Polarity */
  124. uint32_t ICSelection; /*!< Specifies the input.
  125. This parameter can be a value of @ref TIM_Input_Capture_Selection */
  126. uint32_t ICFilter; /*!< Specifies the input capture filter.
  127. This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
  128. } TIM_OnePulse_InitTypeDef;
  129. /**
  130. * @brief TIM Input Capture Configuration Structure definition
  131. */
  132. typedef struct
  133. {
  134. uint32_t ICPolarity; /*!< Specifies the active edge of the input signal.
  135. This parameter can be a value of @ref TIM_Input_Capture_Polarity */
  136. uint32_t ICSelection; /*!< Specifies the input.
  137. This parameter can be a value of @ref TIM_Input_Capture_Selection */
  138. uint32_t ICPrescaler; /*!< Specifies the Input Capture Prescaler.
  139. This parameter can be a value of @ref TIM_Input_Capture_Prescaler */
  140. uint32_t ICFilter; /*!< Specifies the input capture filter.
  141. This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
  142. } TIM_IC_InitTypeDef;
  143. /**
  144. * @brief TIM Encoder Configuration Structure definition
  145. */
  146. typedef struct
  147. {
  148. uint32_t EncoderMode; /*!< Specifies the active edge of the input signal.
  149. This parameter can be a value of @ref TIM_Encoder_Mode */
  150. uint32_t IC1Polarity; /*!< Specifies the active edge of the input signal.
  151. This parameter can be a value of @ref TIM_Input_Capture_Polarity */
  152. uint32_t IC1Selection; /*!< Specifies the input.
  153. This parameter can be a value of @ref TIM_Input_Capture_Selection */
  154. uint32_t IC1Prescaler; /*!< Specifies the Input Capture Prescaler.
  155. This parameter can be a value of @ref TIM_Input_Capture_Prescaler */
  156. uint32_t IC1Filter; /*!< Specifies the input capture filter.
  157. This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
  158. uint32_t IC2Polarity; /*!< Specifies the active edge of the input signal.
  159. This parameter can be a value of @ref TIM_Input_Capture_Polarity */
  160. uint32_t IC2Selection; /*!< Specifies the input.
  161. This parameter can be a value of @ref TIM_Input_Capture_Selection */
  162. uint32_t IC2Prescaler; /*!< Specifies the Input Capture Prescaler.
  163. This parameter can be a value of @ref TIM_Input_Capture_Prescaler */
  164. uint32_t IC2Filter; /*!< Specifies the input capture filter.
  165. This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
  166. } TIM_Encoder_InitTypeDef;
  167. /**
  168. * @brief Clock Configuration Handle Structure definition
  169. */
  170. typedef struct
  171. {
  172. uint32_t ClockSource; /*!< TIM clock sources.
  173. This parameter can be a value of @ref TIM_Clock_Source */
  174. uint32_t ClockPolarity; /*!< TIM clock polarity.
  175. This parameter can be a value of @ref TIM_Clock_Polarity */
  176. uint32_t ClockPrescaler; /*!< TIM clock prescaler.
  177. This parameter can be a value of @ref TIM_Clock_Prescaler */
  178. uint32_t ClockFilter; /*!< TIM clock filter.
  179. This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
  180. }TIM_ClockConfigTypeDef;
  181. /**
  182. * @brief Clear Input Configuration Handle Structure definition
  183. */
  184. typedef struct
  185. {
  186. uint32_t ClearInputState; /*!< TIM clear Input state.
  187. This parameter can be ENABLE or DISABLE */
  188. uint32_t ClearInputSource; /*!< TIM clear Input sources.
  189. This parameter can be a value of @ref TIMEx_ClearInput_Source */
  190. uint32_t ClearInputPolarity; /*!< TIM Clear Input polarity.
  191. This parameter can be a value of @ref TIM_ClearInput_Polarity */
  192. uint32_t ClearInputPrescaler; /*!< TIM Clear Input prescaler.
  193. This parameter can be a value of @ref TIM_ClearInput_Prescaler */
  194. uint32_t ClearInputFilter; /*!< TIM Clear Input filter.
  195. This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
  196. }TIM_ClearInputConfigTypeDef;
  197. /**
  198. * @brief TIM Slave configuration Structure definition
  199. */
  200. typedef struct {
  201. uint32_t SlaveMode; /*!< Slave mode selection
  202. This parameter can be a value of @ref TIMEx_Slave_Mode */
  203. uint32_t InputTrigger; /*!< Input Trigger source
  204. This parameter can be a value of @ref TIM_Trigger_Selection */
  205. uint32_t TriggerPolarity; /*!< Input Trigger polarity
  206. This parameter can be a value of @ref TIM_Trigger_Polarity */
  207. uint32_t TriggerPrescaler; /*!< Input trigger prescaler
  208. This parameter can be a value of @ref TIM_Trigger_Prescaler */
  209. uint32_t TriggerFilter; /*!< Input trigger filter
  210. This parameter can be a number between Min_Data = 0x0 and Max_Data = 0xF */
  211. }TIM_SlaveConfigTypeDef;
  212. /**
  213. * @brief HAL State structures definition
  214. */
  215. typedef enum
  216. {
  217. HAL_TIM_STATE_RESET = 0x00U, /*!< Peripheral not yet initialized or disabled */
  218. HAL_TIM_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */
  219. HAL_TIM_STATE_BUSY = 0x02U, /*!< An internal process is ongoing */
  220. HAL_TIM_STATE_TIMEOUT = 0x03U, /*!< Timeout state */
  221. HAL_TIM_STATE_ERROR = 0x04U /*!< Reception process is ongoing */
  222. }HAL_TIM_StateTypeDef;
  223. /**
  224. * @brief HAL Active channel structures definition
  225. */
  226. typedef enum
  227. {
  228. HAL_TIM_ACTIVE_CHANNEL_1 = 0x01U, /*!< The active channel is 1 */
  229. HAL_TIM_ACTIVE_CHANNEL_2 = 0x02U, /*!< The active channel is 2 */
  230. HAL_TIM_ACTIVE_CHANNEL_3 = 0x04U, /*!< The active channel is 3 */
  231. HAL_TIM_ACTIVE_CHANNEL_4 = 0x08U, /*!< The active channel is 4 */
  232. HAL_TIM_ACTIVE_CHANNEL_CLEARED = 0x00U /*!< All active channels cleared */
  233. }HAL_TIM_ActiveChannel;
  234. /**
  235. * @brief TIM Time Base Handle Structure definition
  236. */
  237. typedef struct __TIM_HandleTypeDef
  238. {
  239. TIM_TypeDef *Instance; /*!< Register base address */
  240. TIM_Base_InitTypeDef Init; /*!< TIM Time Base required parameters */
  241. HAL_TIM_ActiveChannel Channel; /*!< Active channel */
  242. DMA_HandleTypeDef *hdma[7]; /*!< DMA Handlers array
  243. This array is accessed by a @ref DMA_Handle_index */
  244. HAL_LockTypeDef Lock; /*!< Locking object */
  245. __IO HAL_TIM_StateTypeDef State; /*!< TIM operation state */
  246. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  247. void (* Base_MspInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Base Msp Init Callback */
  248. void (* Base_MspDeInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Base Msp DeInit Callback */
  249. void (* IC_MspInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM IC Msp Init Callback */
  250. void (* IC_MspDeInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM IC Msp DeInit Callback */
  251. void (* OC_MspInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM OC Msp Init Callback */
  252. void (* OC_MspDeInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM OC Msp DeInit Callback */
  253. void (* PWM_MspInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM PWM Msp Init Callback */
  254. void (* PWM_MspDeInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM PWM Msp DeInit Callback */
  255. void (* OnePulse_MspInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM One Pulse Msp Init Callback */
  256. void (* OnePulse_MspDeInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM One Pulse Msp DeInit Callback */
  257. void (* Encoder_MspInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Encoder Msp Init Callback */
  258. void (* Encoder_MspDeInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Encoder Msp DeInit Callback */
  259. void (* HallSensor_MspInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Hall Sensor Msp Init Callback */
  260. void (* HallSensor_MspDeInitCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Hall Sensor Msp DeInit Callback */
  261. void (* PeriodElapsedCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Period Elapsed Callback */
  262. void (* TriggerCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Trigger Callback */
  263. void (* IC_CaptureCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Input Capture Callback */
  264. void (* OC_DelayElapsedCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Output Compare Delay Elapsed Callback */
  265. void (* PWM_PulseFinishedCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM PWM Pulse Finished Callback */
  266. void (* ErrorCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Error Callback */
  267. void (* CommutationCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Commutation Callback */
  268. void (* BreakCallback) (struct __TIM_HandleTypeDef *htim); /*!< TIM Break Callback */
  269. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  270. }TIM_HandleTypeDef;
  271. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  272. /**
  273. * @brief HAL TIM Callback ID enumeration definition
  274. */
  275. typedef enum
  276. {
  277. HAL_TIM_BASE_MSPINIT_CB_ID = 0x00U, /*!< TIM Base MspInit Callback ID */
  278. HAL_TIM_BASE_MSPDEINIT_CB_ID = 0x01U, /*!< TIM Base MspDeInit Callback ID */
  279. HAL_TIM_IC_MSPINIT_CB_ID = 0x02U, /*!< TIM IC MspInit Callback ID */
  280. HAL_TIM_IC_MSPDEINIT_CB_ID = 0x03U, /*!< TIM IC MspDeInit Callback ID */
  281. HAL_TIM_OC_MSPINIT_CB_ID = 0x04U, /*!< TIM OC MspInit Callback ID */
  282. HAL_TIM_OC_MSPDEINIT_CB_ID = 0x05U, /*!< TIM OC MspDeInit Callback ID */
  283. HAL_TIM_PWM_MSPINIT_CB_ID = 0x06U, /*!< TIM PWM MspInit Callback ID */
  284. HAL_TIM_PWM_MSPDEINIT_CB_ID = 0x07U, /*!< TIM PWM MspDeInit Callback ID */
  285. HAL_TIM_ONE_PULSE_MSPINIT_CB_ID = 0x08U, /*!< TIM One Pulse MspInit Callback ID */
  286. HAL_TIM_ONE_PULSE_MSPDEINIT_CB_ID = 0x09U, /*!< TIM One Pulse MspDeInit Callback ID */
  287. HAL_TIM_ENCODER_MSPINIT_CB_ID = 0x0AU, /*!< TIM Encoder MspInit Callback ID */
  288. HAL_TIM_ENCODER_MSPDEINIT_CB_ID = 0x0BU, /*!< TIM Encoder MspDeInit Callback ID */
  289. HAL_TIM_HALL_SENSOR_MSPINIT_CB_ID = 0x0CU, /*!< TIM Encoder MspDeInit Callback ID */
  290. HAL_TIM_HALL_SENSOR_MSPDEINIT_CB_ID = 0x0DU, /*!< TIM Encoder MspDeInit Callback ID */
  291. HAL_TIM_PERIOD_ELAPSED_CB_ID = 0x0EU, /*!< TIM Period Elapsed Callback ID */
  292. HAL_TIM_TRIGGER_CB_ID = 0x0FU, /*!< TIM Trigger Callback ID */
  293. HAL_TIM_IC_CAPTURE_CB_ID = 0x10U, /*!< TIM Input Capture Callback ID */
  294. HAL_TIM_OC_DELAY_ELAPSED_CB_ID = 0x11U, /*!< TIM Output Compare Delay Elapsed Callback ID */
  295. HAL_TIM_PWM_PULSE_FINISHED_CB_ID = 0x12U, /*!< TIM PWM Pulse Finished Callback ID */
  296. HAL_TIM_ERROR_CB_ID = 0x13U, /*!< TIM Error Callback ID */
  297. HAL_TIM_COMMUTATION_CB_ID = 0x14U, /*!< TIM Commutation Callback ID */
  298. HAL_TIM_BREAK_CB_ID = 0x15U /*!< TIM Break Callback ID */
  299. }HAL_TIM_CallbackIDTypeDef;
  300. /**
  301. * @brief HAL TIM Callback pointer definition
  302. */
  303. typedef void (*pTIM_CallbackTypeDef)(TIM_HandleTypeDef * htim); /*!< pointer to the TIM callback function */
  304. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  305. /**
  306. * @}
  307. */
  308. /* Exported constants --------------------------------------------------------*/
  309. /** @defgroup TIM_Exported_Constants TIM Exported Constants
  310. * @{
  311. */
  312. /** @defgroup TIM_Input_Channel_Polarity TIM Input Channel Polarity
  313. * @{
  314. */
  315. #define TIM_INPUTCHANNELPOLARITY_RISING ((uint32_t)0x00000000U) /*!< Polarity for TIx source */
  316. #define TIM_INPUTCHANNELPOLARITY_FALLING (TIM_CCER_CC1P) /*!< Polarity for TIx source */
  317. #define TIM_INPUTCHANNELPOLARITY_BOTHEDGE (TIM_CCER_CC1P | TIM_CCER_CC1NP) /*!< Polarity for TIx source */
  318. /**
  319. * @}
  320. */
  321. /** @defgroup TIM_ETR_Polarity TIM ETR Polarity
  322. * @{
  323. */
  324. #define TIM_ETRPOLARITY_INVERTED (TIM_SMCR_ETP) /*!< Polarity for ETR source */
  325. #define TIM_ETRPOLARITY_NONINVERTED ((uint32_t)0x0000U) /*!< Polarity for ETR source */
  326. /**
  327. * @}
  328. */
  329. /** @defgroup TIM_ETR_Prescaler TIM ETR Prescaler
  330. * @{
  331. */
  332. #define TIM_ETRPRESCALER_DIV1 ((uint32_t)0x0000U) /*!< No prescaler is used */
  333. #define TIM_ETRPRESCALER_DIV2 (TIM_SMCR_ETPS_0) /*!< ETR input source is divided by 2 */
  334. #define TIM_ETRPRESCALER_DIV4 (TIM_SMCR_ETPS_1) /*!< ETR input source is divided by 4 */
  335. #define TIM_ETRPRESCALER_DIV8 (TIM_SMCR_ETPS) /*!< ETR input source is divided by 8 */
  336. /**
  337. * @}
  338. */
  339. /** @defgroup TIM_Counter_Mode TIM Counter Mode
  340. * @{
  341. */
  342. #define TIM_COUNTERMODE_UP ((uint32_t)0x0000U)
  343. #define TIM_COUNTERMODE_DOWN TIM_CR1_DIR
  344. #define TIM_COUNTERMODE_CENTERALIGNED1 TIM_CR1_CMS_0
  345. #define TIM_COUNTERMODE_CENTERALIGNED2 TIM_CR1_CMS_1
  346. #define TIM_COUNTERMODE_CENTERALIGNED3 TIM_CR1_CMS
  347. /**
  348. * @}
  349. */
  350. /** @defgroup TIM_ClockDivision TIM Clock Division
  351. * @{
  352. */
  353. #define TIM_CLOCKDIVISION_DIV1 ((uint32_t)0x0000U)
  354. #define TIM_CLOCKDIVISION_DIV2 (TIM_CR1_CKD_0)
  355. #define TIM_CLOCKDIVISION_DIV4 (TIM_CR1_CKD_1)
  356. /**
  357. * @}
  358. */
  359. /** @defgroup TIM_Output_Compare_State TIM Output Compare State
  360. * @{
  361. */
  362. #define TIM_OUTPUTSTATE_DISABLE ((uint32_t)0x0000U)
  363. #define TIM_OUTPUTSTATE_ENABLE (TIM_CCER_CC1E)
  364. /**
  365. * @}
  366. */
  367. /** @defgroup TIM_AutoReloadPreload TIM Auto-Reload Preload
  368. * @{
  369. */
  370. #define TIM_AUTORELOAD_PRELOAD_DISABLE ((uint32_t)0x0000) /*!< TIMx_ARR register is not buffered */
  371. #define TIM_AUTORELOAD_PRELOAD_ENABLE (TIM_CR1_ARPE) /*!< TIMx_ARR register is buffered */
  372. /**
  373. * @}
  374. */
  375. /** @defgroup TIM_Output_Fast_State TIM Output Fast State
  376. * @{
  377. */
  378. #define TIM_OCFAST_DISABLE ((uint32_t)0x0000U)
  379. #define TIM_OCFAST_ENABLE (TIM_CCMR1_OC1FE)
  380. /**
  381. * @}
  382. */
  383. /** @defgroup TIM_Output_Compare_N_State TIM Complementary Output Compare State
  384. * @{
  385. */
  386. #define TIM_OUTPUTNSTATE_DISABLE ((uint32_t)0x0000U)
  387. #define TIM_OUTPUTNSTATE_ENABLE (TIM_CCER_CC1NE)
  388. /**
  389. * @}
  390. */
  391. /** @defgroup TIM_Output_Compare_Polarity TIM Output Compare Polarity
  392. * @{
  393. */
  394. #define TIM_OCPOLARITY_HIGH ((uint32_t)0x0000U)
  395. #define TIM_OCPOLARITY_LOW (TIM_CCER_CC1P)
  396. /**
  397. * @}
  398. */
  399. /** @defgroup TIM_Output_Compare_N_Polarity TIM Complementary Output Compare Polarity
  400. * @{
  401. */
  402. #define TIM_OCNPOLARITY_HIGH ((uint32_t)0x0000U)
  403. #define TIM_OCNPOLARITY_LOW (TIM_CCER_CC1NP)
  404. /**
  405. * @}
  406. */
  407. /** @defgroup TIM_Output_Compare_Idle_State TIM Output Compare Idle State
  408. * @{
  409. */
  410. #define TIM_OCIDLESTATE_SET (TIM_CR2_OIS1)
  411. #define TIM_OCIDLESTATE_RESET ((uint32_t)0x0000U)
  412. /**
  413. * @}
  414. */
  415. /** @defgroup TIM_Output_Compare_N_Idle_State TIM Output Compare N Idle State
  416. * @{
  417. */
  418. #define TIM_OCNIDLESTATE_SET (TIM_CR2_OIS1N)
  419. #define TIM_OCNIDLESTATE_RESET ((uint32_t)0x0000U)
  420. /**
  421. * @}
  422. */
  423. /** @defgroup TIM_Input_Capture_Polarity TIM Input Capture Polarity
  424. * @{
  425. */
  426. #define TIM_ICPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING
  427. #define TIM_ICPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING
  428. #define TIM_ICPOLARITY_BOTHEDGE TIM_INPUTCHANNELPOLARITY_BOTHEDGE
  429. /**
  430. * @}
  431. */
  432. /** @defgroup TIM_Input_Capture_Selection TIM Input Capture Selection
  433. * @{
  434. */
  435. #define TIM_ICSELECTION_DIRECTTI (TIM_CCMR1_CC1S_0) /*!< TIM Input 1, 2, 3 or 4 is selected to be
  436. connected to IC1, IC2, IC3 or IC4, respectively */
  437. #define TIM_ICSELECTION_INDIRECTTI (TIM_CCMR1_CC1S_1) /*!< TIM Input 1, 2, 3 or 4 is selected to be
  438. connected to IC2, IC1, IC4 or IC3, respectively */
  439. #define TIM_ICSELECTION_TRC (TIM_CCMR1_CC1S) /*!< TIM Input 1, 2, 3 or 4 is selected to be connected to TRC */
  440. /**
  441. * @}
  442. */
  443. /** @defgroup TIM_Input_Capture_Prescaler TIM Input Capture Prescaler
  444. * @{
  445. */
  446. #define TIM_ICPSC_DIV1 ((uint32_t)0x0000U) /*!< Capture performed each time an edge is detected on the capture input */
  447. #define TIM_ICPSC_DIV2 (TIM_CCMR1_IC1PSC_0) /*!< Capture performed once every 2 events */
  448. #define TIM_ICPSC_DIV4 (TIM_CCMR1_IC1PSC_1) /*!< Capture performed once every 4 events */
  449. #define TIM_ICPSC_DIV8 (TIM_CCMR1_IC1PSC) /*!< Capture performed once every 8 events */
  450. /**
  451. * @}
  452. */
  453. /** @defgroup TIM_One_Pulse_Mode TIM One Pulse Mode
  454. * @{
  455. */
  456. #define TIM_OPMODE_SINGLE (TIM_CR1_OPM)
  457. #define TIM_OPMODE_REPETITIVE ((uint32_t)0x0000U)
  458. /**
  459. * @}
  460. */
  461. /** @defgroup TIM_Encoder_Mode TIM Encoder Mode
  462. * @{
  463. */
  464. #define TIM_ENCODERMODE_TI1 (TIM_SMCR_SMS_0)
  465. #define TIM_ENCODERMODE_TI2 (TIM_SMCR_SMS_1)
  466. #define TIM_ENCODERMODE_TI12 (TIM_SMCR_SMS_1 | TIM_SMCR_SMS_0)
  467. /**
  468. * @}
  469. */
  470. /** @defgroup TIM_Interrupt_definition TIM Interrupt definition
  471. * @{
  472. */
  473. #define TIM_IT_UPDATE (TIM_DIER_UIE)
  474. #define TIM_IT_CC1 (TIM_DIER_CC1IE)
  475. #define TIM_IT_CC2 (TIM_DIER_CC2IE)
  476. #define TIM_IT_CC3 (TIM_DIER_CC3IE)
  477. #define TIM_IT_CC4 (TIM_DIER_CC4IE)
  478. #define TIM_IT_COM (TIM_DIER_COMIE)
  479. #define TIM_IT_TRIGGER (TIM_DIER_TIE)
  480. #define TIM_IT_BREAK (TIM_DIER_BIE)
  481. /**
  482. * @}
  483. */
  484. /** @defgroup TIM_Commutation_Source TIM Commutation Source
  485. * @{
  486. */
  487. #define TIM_COMMUTATION_TRGI (TIM_CR2_CCUS)
  488. #define TIM_COMMUTATION_SOFTWARE ((uint32_t)0x0000U)
  489. /**
  490. * @}
  491. */
  492. /** @defgroup TIM_DMA_sources TIM DMA sources
  493. * @{
  494. */
  495. #define TIM_DMA_UPDATE (TIM_DIER_UDE)
  496. #define TIM_DMA_CC1 (TIM_DIER_CC1DE)
  497. #define TIM_DMA_CC2 (TIM_DIER_CC2DE)
  498. #define TIM_DMA_CC3 (TIM_DIER_CC3DE)
  499. #define TIM_DMA_CC4 (TIM_DIER_CC4DE)
  500. #define TIM_DMA_COM (TIM_DIER_COMDE)
  501. #define TIM_DMA_TRIGGER (TIM_DIER_TDE)
  502. /**
  503. * @}
  504. */
  505. /** @defgroup TIM_Event_Source TIM Event Source
  506. * @{
  507. */
  508. #define TIM_EVENTSOURCE_UPDATE TIM_EGR_UG
  509. #define TIM_EVENTSOURCE_CC1 TIM_EGR_CC1G
  510. #define TIM_EVENTSOURCE_CC2 TIM_EGR_CC2G
  511. #define TIM_EVENTSOURCE_CC3 TIM_EGR_CC3G
  512. #define TIM_EVENTSOURCE_CC4 TIM_EGR_CC4G
  513. #define TIM_EVENTSOURCE_COM TIM_EGR_COMG
  514. #define TIM_EVENTSOURCE_TRIGGER TIM_EGR_TG
  515. #define TIM_EVENTSOURCE_BREAK TIM_EGR_BG
  516. #define TIM_EVENTSOURCE_BREAK2 TIM_EGR_B2G
  517. /**
  518. * @}
  519. */
  520. /** @defgroup TIM_Flag_definition TIM Flag definition
  521. * @{
  522. */
  523. #define TIM_FLAG_UPDATE (TIM_SR_UIF)
  524. #define TIM_FLAG_CC1 (TIM_SR_CC1IF)
  525. #define TIM_FLAG_CC2 (TIM_SR_CC2IF)
  526. #define TIM_FLAG_CC3 (TIM_SR_CC3IF)
  527. #define TIM_FLAG_CC4 (TIM_SR_CC4IF)
  528. #define TIM_FLAG_COM (TIM_SR_COMIF)
  529. #define TIM_FLAG_TRIGGER (TIM_SR_TIF)
  530. #define TIM_FLAG_BREAK (TIM_SR_BIF)
  531. #define TIM_FLAG_BREAK2 (TIM_SR_B2IF)
  532. #define TIM_FLAG_CC1OF (TIM_SR_CC1OF)
  533. #define TIM_FLAG_CC2OF (TIM_SR_CC2OF)
  534. #define TIM_FLAG_CC3OF (TIM_SR_CC3OF)
  535. #define TIM_FLAG_CC4OF (TIM_SR_CC4OF)
  536. /**
  537. * @}
  538. */
  539. /** @defgroup TIM_Clock_Source TIM Clock Source
  540. * @{
  541. */
  542. #define TIM_CLOCKSOURCE_ETRMODE2 (TIM_SMCR_ETPS_1)
  543. #define TIM_CLOCKSOURCE_INTERNAL (TIM_SMCR_ETPS_0)
  544. #define TIM_CLOCKSOURCE_ITR0 ((uint32_t)0x0000U)
  545. #define TIM_CLOCKSOURCE_ITR1 (TIM_SMCR_TS_0)
  546. #define TIM_CLOCKSOURCE_ITR2 (TIM_SMCR_TS_1)
  547. #define TIM_CLOCKSOURCE_ITR3 (TIM_SMCR_TS_0 | TIM_SMCR_TS_1)
  548. #define TIM_CLOCKSOURCE_TI1ED (TIM_SMCR_TS_2)
  549. #define TIM_CLOCKSOURCE_TI1 (TIM_SMCR_TS_0 | TIM_SMCR_TS_2)
  550. #define TIM_CLOCKSOURCE_TI2 (TIM_SMCR_TS_1 | TIM_SMCR_TS_2)
  551. #define TIM_CLOCKSOURCE_ETRMODE1 (TIM_SMCR_TS)
  552. /**
  553. * @}
  554. */
  555. /** @defgroup TIM_Clock_Polarity TIM Clock Polarity
  556. * @{
  557. */
  558. #define TIM_CLOCKPOLARITY_INVERTED TIM_ETRPOLARITY_INVERTED /*!< Polarity for ETRx clock sources */
  559. #define TIM_CLOCKPOLARITY_NONINVERTED TIM_ETRPOLARITY_NONINVERTED /*!< Polarity for ETRx clock sources */
  560. #define TIM_CLOCKPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING /*!< Polarity for TIx clock sources */
  561. #define TIM_CLOCKPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING /*!< Polarity for TIx clock sources */
  562. #define TIM_CLOCKPOLARITY_BOTHEDGE TIM_INPUTCHANNELPOLARITY_BOTHEDGE /*!< Polarity for TIx clock sources */
  563. /**
  564. * @}
  565. */
  566. /** @defgroup TIM_Clock_Prescaler TIM Clock Prescaler
  567. * @{
  568. */
  569. #define TIM_CLOCKPRESCALER_DIV1 TIM_ETRPRESCALER_DIV1 /*!< No prescaler is used */
  570. #define TIM_CLOCKPRESCALER_DIV2 TIM_ETRPRESCALER_DIV2 /*!< Prescaler for External ETR Clock: Capture performed once every 2 events. */
  571. #define TIM_CLOCKPRESCALER_DIV4 TIM_ETRPRESCALER_DIV4 /*!< Prescaler for External ETR Clock: Capture performed once every 4 events. */
  572. #define TIM_CLOCKPRESCALER_DIV8 TIM_ETRPRESCALER_DIV8 /*!< Prescaler for External ETR Clock: Capture performed once every 8 events. */
  573. /**
  574. * @}
  575. */
  576. /** @defgroup TIM_ClearInput_Polarity TIM Clear Input Polarity
  577. * @{
  578. */
  579. #define TIM_CLEARINPUTPOLARITY_INVERTED TIM_ETRPOLARITY_INVERTED /*!< Polarity for ETRx pin */
  580. #define TIM_CLEARINPUTPOLARITY_NONINVERTED TIM_ETRPOLARITY_NONINVERTED /*!< Polarity for ETRx pin */
  581. /**
  582. * @}
  583. */
  584. /** @defgroup TIM_ClearInput_Prescaler TIM Clear Input Prescaler
  585. * @{
  586. */
  587. #define TIM_CLEARINPUTPRESCALER_DIV1 TIM_ETRPRESCALER_DIV1 /*!< No prescaler is used */
  588. #define TIM_CLEARINPUTPRESCALER_DIV2 TIM_ETRPRESCALER_DIV2 /*!< Prescaler for External ETR pin: Capture performed once every 2 events. */
  589. #define TIM_CLEARINPUTPRESCALER_DIV4 TIM_ETRPRESCALER_DIV4 /*!< Prescaler for External ETR pin: Capture performed once every 4 events. */
  590. #define TIM_CLEARINPUTPRESCALER_DIV8 TIM_ETRPRESCALER_DIV8 /*!< Prescaler for External ETR pin: Capture performed once every 8 events. */
  591. /**
  592. * @}
  593. */
  594. /** @defgroup TIM_OSSR_Off_State_Selection_for_Run_mode_state TIM OSSR OffState Selection for Run mode state
  595. * @{
  596. */
  597. #define TIM_OSSR_ENABLE (TIM_BDTR_OSSR)
  598. #define TIM_OSSR_DISABLE ((uint32_t)0x0000U)
  599. /**
  600. * @}
  601. */
  602. /** @defgroup TIM_OSSI_Off_State_Selection_for_Idle_mode_state TIM OSSI OffState Selection for Idle mode state
  603. * @{
  604. */
  605. #define TIM_OSSI_ENABLE (TIM_BDTR_OSSI)
  606. #define TIM_OSSI_DISABLE ((uint32_t)0x0000U)
  607. /**
  608. * @}
  609. */
  610. /** @defgroup TIM_Lock_level TIM Lock level
  611. * @{
  612. */
  613. #define TIM_LOCKLEVEL_OFF ((uint32_t)0x0000U)
  614. #define TIM_LOCKLEVEL_1 (TIM_BDTR_LOCK_0)
  615. #define TIM_LOCKLEVEL_2 (TIM_BDTR_LOCK_1)
  616. #define TIM_LOCKLEVEL_3 (TIM_BDTR_LOCK)
  617. /**
  618. * @}
  619. */
  620. /** @defgroup TIM_Break_Input_enable_disable TIM Break Input State
  621. * @{
  622. */
  623. #define TIM_BREAK_ENABLE (TIM_BDTR_BKE)
  624. #define TIM_BREAK_DISABLE ((uint32_t)0x0000U)
  625. /**
  626. * @}
  627. */
  628. /** @defgroup TIM_Break_Polarity TIM Break Polarity
  629. * @{
  630. */
  631. #define TIM_BREAKPOLARITY_LOW ((uint32_t)0x0000U)
  632. #define TIM_BREAKPOLARITY_HIGH (TIM_BDTR_BKP)
  633. /**
  634. * @}
  635. */
  636. /** @defgroup TIM_AOE_Bit_Set_Reset TIM AOE Bit State
  637. * @{
  638. */
  639. #define TIM_AUTOMATICOUTPUT_ENABLE (TIM_BDTR_AOE)
  640. #define TIM_AUTOMATICOUTPUT_DISABLE ((uint32_t)0x0000U)
  641. /**
  642. * @}
  643. */
  644. /** @defgroup TIM_Master_Mode_Selection TIM Master Mode Selection
  645. * @{
  646. */
  647. #define TIM_TRGO_RESET ((uint32_t)0x0000U)
  648. #define TIM_TRGO_ENABLE (TIM_CR2_MMS_0)
  649. #define TIM_TRGO_UPDATE (TIM_CR2_MMS_1)
  650. #define TIM_TRGO_OC1 ((TIM_CR2_MMS_1 | TIM_CR2_MMS_0))
  651. #define TIM_TRGO_OC1REF (TIM_CR2_MMS_2)
  652. #define TIM_TRGO_OC2REF ((TIM_CR2_MMS_2 | TIM_CR2_MMS_0))
  653. #define TIM_TRGO_OC3REF ((TIM_CR2_MMS_2 | TIM_CR2_MMS_1))
  654. #define TIM_TRGO_OC4REF ((TIM_CR2_MMS_2 | TIM_CR2_MMS_1 | TIM_CR2_MMS_0))
  655. /**
  656. * @}
  657. */
  658. /** @defgroup TIM_Master_Slave_Mode TIM Master Slave Mode
  659. * @{
  660. */
  661. #define TIM_MASTERSLAVEMODE_ENABLE ((uint32_t)0x0080)
  662. #define TIM_MASTERSLAVEMODE_DISABLE ((uint32_t)0x0000U)
  663. /**
  664. * @}
  665. */
  666. /** @defgroup TIM_Trigger_Selection TIM Trigger Selection
  667. * @{
  668. */
  669. #define TIM_TS_ITR0 ((uint32_t)0x0000U)
  670. #define TIM_TS_ITR1 ((uint32_t)0x0010U)
  671. #define TIM_TS_ITR2 ((uint32_t)0x0020U)
  672. #define TIM_TS_ITR3 ((uint32_t)0x0030U)
  673. #define TIM_TS_TI1F_ED ((uint32_t)0x0040U)
  674. #define TIM_TS_TI1FP1 ((uint32_t)0x0050U)
  675. #define TIM_TS_TI2FP2 ((uint32_t)0x0060U)
  676. #define TIM_TS_ETRF ((uint32_t)0x0070U)
  677. #define TIM_TS_NONE ((uint32_t)0xFFFFU)
  678. /**
  679. * @}
  680. */
  681. /** @defgroup TIM_Trigger_Polarity TIM Trigger Polarity
  682. * @{
  683. */
  684. #define TIM_TRIGGERPOLARITY_INVERTED TIM_ETRPOLARITY_INVERTED /*!< Polarity for ETRx trigger sources */
  685. #define TIM_TRIGGERPOLARITY_NONINVERTED TIM_ETRPOLARITY_NONINVERTED /*!< Polarity for ETRx trigger sources */
  686. #define TIM_TRIGGERPOLARITY_RISING TIM_INPUTCHANNELPOLARITY_RISING /*!< Polarity for TIxFPx or TI1_ED trigger sources */
  687. #define TIM_TRIGGERPOLARITY_FALLING TIM_INPUTCHANNELPOLARITY_FALLING /*!< Polarity for TIxFPx or TI1_ED trigger sources */
  688. #define TIM_TRIGGERPOLARITY_BOTHEDGE TIM_INPUTCHANNELPOLARITY_BOTHEDGE /*!< Polarity for TIxFPx or TI1_ED trigger sources */
  689. /**
  690. * @}
  691. */
  692. /** @defgroup TIM_Trigger_Prescaler TIM Trigger Prescaler
  693. * @{
  694. */
  695. #define TIM_TRIGGERPRESCALER_DIV1 TIM_ETRPRESCALER_DIV1 /*!< No prescaler is used */
  696. #define TIM_TRIGGERPRESCALER_DIV2 TIM_ETRPRESCALER_DIV2 /*!< Prescaler for External ETR Trigger: Capture performed once every 2 events. */
  697. #define TIM_TRIGGERPRESCALER_DIV4 TIM_ETRPRESCALER_DIV4 /*!< Prescaler for External ETR Trigger: Capture performed once every 4 events. */
  698. #define TIM_TRIGGERPRESCALER_DIV8 TIM_ETRPRESCALER_DIV8 /*!< Prescaler for External ETR Trigger: Capture performed once every 8 events. */
  699. /**
  700. * @}
  701. */
  702. /** @defgroup TIM_TI1_Selection TIM TI1 Selection
  703. * @{
  704. */
  705. #define TIM_TI1SELECTION_CH1 ((uint32_t)0x0000U)
  706. #define TIM_TI1SELECTION_XORCOMBINATION (TIM_CR2_TI1S)
  707. /**
  708. * @}
  709. */
  710. /** @defgroup TIM_DMA_Base_address TIM DMA Base address
  711. * @{
  712. */
  713. #define TIM_DMABASE_CR1 (0x00000000U)
  714. #define TIM_DMABASE_CR2 (0x00000001U)
  715. #define TIM_DMABASE_SMCR (0x00000002U)
  716. #define TIM_DMABASE_DIER (0x00000003U)
  717. #define TIM_DMABASE_SR (0x00000004U)
  718. #define TIM_DMABASE_EGR (0x00000005U)
  719. #define TIM_DMABASE_CCMR1 (0x00000006U)
  720. #define TIM_DMABASE_CCMR2 (0x00000007U)
  721. #define TIM_DMABASE_CCER (0x00000008U)
  722. #define TIM_DMABASE_CNT (0x00000009U)
  723. #define TIM_DMABASE_PSC (0x0000000AU)
  724. #define TIM_DMABASE_ARR (0x0000000BU)
  725. #define TIM_DMABASE_RCR (0x0000000CU)
  726. #define TIM_DMABASE_CCR1 (0x0000000DU)
  727. #define TIM_DMABASE_CCR2 (0x0000000EU)
  728. #define TIM_DMABASE_CCR3 (0x0000000FU)
  729. #define TIM_DMABASE_CCR4 (0x00000010U)
  730. #define TIM_DMABASE_BDTR (0x00000011U)
  731. #define TIM_DMABASE_DCR (0x00000012U)
  732. #define TIM_DMABASE_OR (0x00000013U)
  733. /**
  734. * @}
  735. */
  736. /** @defgroup TIM_DMA_Burst_Length TIM DMA Burst Length
  737. * @{
  738. */
  739. #define TIM_DMABURSTLENGTH_1TRANSFER (0x00000000U)
  740. #define TIM_DMABURSTLENGTH_2TRANSFERS (0x00000100U)
  741. #define TIM_DMABURSTLENGTH_3TRANSFERS (0x00000200U)
  742. #define TIM_DMABURSTLENGTH_4TRANSFERS (0x00000300U)
  743. #define TIM_DMABURSTLENGTH_5TRANSFERS (0x00000400U)
  744. #define TIM_DMABURSTLENGTH_6TRANSFERS (0x00000500U)
  745. #define TIM_DMABURSTLENGTH_7TRANSFERS (0x00000600U)
  746. #define TIM_DMABURSTLENGTH_8TRANSFERS (0x00000700U)
  747. #define TIM_DMABURSTLENGTH_9TRANSFERS (0x00000800U)
  748. #define TIM_DMABURSTLENGTH_10TRANSFERS (0x00000900U)
  749. #define TIM_DMABURSTLENGTH_11TRANSFERS (0x00000A00U)
  750. #define TIM_DMABURSTLENGTH_12TRANSFERS (0x00000B00U)
  751. #define TIM_DMABURSTLENGTH_13TRANSFERS (0x00000C00U)
  752. #define TIM_DMABURSTLENGTH_14TRANSFERS (0x00000D00U)
  753. #define TIM_DMABURSTLENGTH_15TRANSFERS (0x00000E00U)
  754. #define TIM_DMABURSTLENGTH_16TRANSFERS (0x00000F00U)
  755. #define TIM_DMABURSTLENGTH_17TRANSFERS (0x00001000U)
  756. #define TIM_DMABURSTLENGTH_18TRANSFERS (0x00001100U)
  757. /**
  758. * @}
  759. */
  760. /** @defgroup DMA_Handle_index DMA Handle index
  761. * @{
  762. */
  763. #define TIM_DMA_ID_UPDATE ((uint16_t) 0x0U) /*!< Index of the DMA handle used for Update DMA requests */
  764. #define TIM_DMA_ID_CC1 ((uint16_t) 0x1U) /*!< Index of the DMA handle used for Capture/Compare 1 DMA requests */
  765. #define TIM_DMA_ID_CC2 ((uint16_t) 0x2U) /*!< Index of the DMA handle used for Capture/Compare 2 DMA requests */
  766. #define TIM_DMA_ID_CC3 ((uint16_t) 0x3U) /*!< Index of the DMA handle used for Capture/Compare 3 DMA requests */
  767. #define TIM_DMA_ID_CC4 ((uint16_t) 0x4U) /*!< Index of the DMA handle used for Capture/Compare 4 DMA requests */
  768. #define TIM_DMA_ID_COMMUTATION ((uint16_t) 0x5U) /*!< Index of the DMA handle used for Commutation DMA requests */
  769. #define TIM_DMA_ID_TRIGGER ((uint16_t) 0x6U) /*!< Index of the DMA handle used for Trigger DMA requests */
  770. /**
  771. * @}
  772. */
  773. /** @defgroup Channel_CC_State Channel CC State
  774. * @{
  775. */
  776. #define TIM_CCx_ENABLE ((uint32_t)0x0001U)
  777. #define TIM_CCx_DISABLE ((uint32_t)0x0000U)
  778. #define TIM_CCxN_ENABLE ((uint32_t)0x0004U)
  779. #define TIM_CCxN_DISABLE ((uint32_t)0x0000U)
  780. /**
  781. * @}
  782. */
  783. /**
  784. * @}
  785. */
  786. /* Exported macro ------------------------------------------------------------*/
  787. /** @defgroup TIM_Exported_Macros TIM Exported Macros
  788. * @{
  789. */
  790. /** @brief Reset TIM handle state
  791. * @param __HANDLE__ TIM handle
  792. * @retval None
  793. */
  794. #define __HAL_TIM_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_TIM_STATE_RESET)
  795. /**
  796. * @brief Enable the TIM peripheral.
  797. * @param __HANDLE__ TIM handle
  798. * @retval None
  799. */
  800. #define __HAL_TIM_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1|=(TIM_CR1_CEN))
  801. /**
  802. * @brief Enable the TIM update source request.
  803. * @param __HANDLE__ TIM handle
  804. * @retval None
  805. */
  806. #define __HAL_TIM_URS_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1|=(TIM_CR1_URS))
  807. /**
  808. * @brief Enable the TIM main Output.
  809. * @param __HANDLE__ TIM handle
  810. * @retval None
  811. */
  812. #define __HAL_TIM_MOE_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->BDTR|=(TIM_BDTR_MOE))
  813. /**
  814. * @brief Disable the TIM peripheral.
  815. * @param __HANDLE__ TIM handle
  816. * @retval None
  817. */
  818. #define __HAL_TIM_DISABLE(__HANDLE__) \
  819. do { \
  820. if (((__HANDLE__)->Instance->CCER & TIM_CCER_CCxE_MASK) == 0) \
  821. { \
  822. if(((__HANDLE__)->Instance->CCER & TIM_CCER_CCxNE_MASK) == 0) \
  823. { \
  824. (__HANDLE__)->Instance->CR1 &= ~(TIM_CR1_CEN); \
  825. } \
  826. } \
  827. } while(0)
  828. /**
  829. * @brief Disable the TIM update source request.
  830. * @param __HANDLE__ TIM handle
  831. * @retval None
  832. */
  833. #define __HAL_TIM_URS_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CR1&=~(TIM_CR1_URS))
  834. /**
  835. * @brief Disable the TIM main Output.
  836. * @param __HANDLE__ TIM handle
  837. * @retval None
  838. * @note The Main Output Enable of a timer instance is disabled only if all the CCx and CCxN channels have been disabled
  839. */
  840. #define __HAL_TIM_MOE_DISABLE(__HANDLE__) \
  841. do { \
  842. if (((__HANDLE__)->Instance->CCER & TIM_CCER_CCxE_MASK) == 0) \
  843. { \
  844. if(((__HANDLE__)->Instance->CCER & TIM_CCER_CCxNE_MASK) == 0) \
  845. { \
  846. (__HANDLE__)->Instance->BDTR &= ~(TIM_BDTR_MOE); \
  847. } \
  848. } \
  849. } while(0)
  850. /** @brief Enable the specified TIM interrupt.
  851. * @param __HANDLE__: specifies the TIM Handle.
  852. * @param __INTERRUPT__: specifies the TIM interrupt source to enable.
  853. * This parameter can be one of the following values:
  854. * @arg TIM_IT_UPDATE: Update interrupt
  855. * @arg TIM_IT_CC1: Capture/Compare 1 interrupt
  856. * @arg TIM_IT_CC2: Capture/Compare 2 interrupt
  857. * @arg TIM_IT_CC3: Capture/Compare 3 interrupt
  858. * @arg TIM_IT_CC4: Capture/Compare 4 interrupt
  859. * @arg TIM_IT_COM: Commutation interrupt
  860. * @arg TIM_IT_TRIGGER: Trigger interrupt
  861. * @arg TIM_IT_BREAK: Break interrupt
  862. * @retval None
  863. */
  864. #define __HAL_TIM_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DIER |= (__INTERRUPT__))
  865. /** @brief Disable the specified TIM interrupt.
  866. * @param __HANDLE__: specifies the TIM Handle.
  867. * @param __INTERRUPT__: specifies the TIM interrupt source to disable.
  868. * This parameter can be one of the following values:
  869. * @arg TIM_IT_UPDATE: Update interrupt
  870. * @arg TIM_IT_CC1: Capture/Compare 1 interrupt
  871. * @arg TIM_IT_CC2: Capture/Compare 2 interrupt
  872. * @arg TIM_IT_CC3: Capture/Compare 3 interrupt
  873. * @arg TIM_IT_CC4: Capture/Compare 4 interrupt
  874. * @arg TIM_IT_COM: Commutation interrupt
  875. * @arg TIM_IT_TRIGGER: Trigger interrupt
  876. * @arg TIM_IT_BREAK: Break interrupt
  877. * @retval None
  878. */
  879. #define __HAL_TIM_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->DIER &= ~(__INTERRUPT__))
  880. /** @brief Enable the specified DMA request.
  881. * @param __HANDLE__: specifies the TIM Handle.
  882. * @param __DMA__: specifies the TIM DMA request to enable.
  883. * This parameter can be one of the following values:
  884. * @arg TIM_DMA_UPDATE: Update DMA request
  885. * @arg TIM_DMA_CC1: Capture/Compare 1 DMA request
  886. * @arg TIM_DMA_CC2: Capture/Compare 2 DMA request
  887. * @arg TIM_DMA_CC3: Capture/Compare 3 DMA request
  888. * @arg TIM_DMA_CC4: Capture/Compare 4 DMA request
  889. * @arg TIM_DMA_COM: Commutation DMA request
  890. * @arg TIM_DMA_TRIGGER: Trigger DMA request
  891. * @retval None
  892. */
  893. #define __HAL_TIM_ENABLE_DMA(__HANDLE__, __DMA__) ((__HANDLE__)->Instance->DIER |= (__DMA__))
  894. /** @brief Disable the specified DMA request.
  895. * @param __HANDLE__: specifies the TIM Handle.
  896. * @param __DMA__: specifies the TIM DMA request to disable.
  897. * This parameter can be one of the following values:
  898. * @arg TIM_DMA_UPDATE: Update DMA request
  899. * @arg TIM_DMA_CC1: Capture/Compare 1 DMA request
  900. * @arg TIM_DMA_CC2: Capture/Compare 2 DMA request
  901. * @arg TIM_DMA_CC3: Capture/Compare 3 DMA request
  902. * @arg TIM_DMA_CC4: Capture/Compare 4 DMA request
  903. * @arg TIM_DMA_COM: Commutation DMA request
  904. * @arg TIM_DMA_TRIGGER: Trigger DMA request
  905. * @retval None
  906. */
  907. #define __HAL_TIM_DISABLE_DMA(__HANDLE__, __DMA__) ((__HANDLE__)->Instance->DIER &= ~(__DMA__))
  908. /** @brief Check whether the specified TIM interrupt flag is set or not.
  909. * @param __HANDLE__: specifies the TIM Handle.
  910. * @param __FLAG__: specifies the TIM interrupt flag to check.
  911. * This parameter can be one of the following values:
  912. * @arg TIM_FLAG_UPDATE: Update interrupt flag
  913. * @arg TIM_FLAG_CC1: Capture/Compare 1 interrupt flag
  914. * @arg TIM_FLAG_CC2: Capture/Compare 2 interrupt flag
  915. * @arg TIM_FLAG_CC3: Capture/Compare 3 interrupt flag
  916. * @arg TIM_FLAG_CC4: Capture/Compare 4 interrupt flag
  917. * @arg TIM_FLAG_COM: Commutation interrupt flag
  918. * @arg TIM_FLAG_TRIGGER: Trigger interrupt flag
  919. * @arg TIM_FLAG_BREAK: Break interrupt flag
  920. * @arg TIM_FLAG_BREAK2: Break 2 interrupt flag
  921. * @arg TIM_FLAG_CC1OF: Capture/Compare 1 overcapture flag
  922. * @arg TIM_FLAG_CC2OF: Capture/Compare 2 overcapture flag
  923. * @arg TIM_FLAG_CC3OF: Capture/Compare 3 overcapture flag
  924. * @arg TIM_FLAG_CC4OF: Capture/Compare 4 overcapture flag
  925. * @retval The new state of __FLAG__ (TRUE or FALSE).
  926. */
  927. #define __HAL_TIM_GET_FLAG(__HANDLE__, __FLAG__) (((__HANDLE__)->Instance->SR &(__FLAG__)) == (__FLAG__))
  928. /** @brief Clear the specified TIM interrupt flag.
  929. * @param __HANDLE__: specifies the TIM Handle.
  930. * @param __FLAG__: specifies the TIM interrupt flag to clear.
  931. * This parameter can be one of the following values:
  932. * @arg TIM_FLAG_UPDATE: Update interrupt flag
  933. * @arg TIM_FLAG_CC1: Capture/Compare 1 interrupt flag
  934. * @arg TIM_FLAG_CC2: Capture/Compare 2 interrupt flag
  935. * @arg TIM_FLAG_CC3: Capture/Compare 3 interrupt flag
  936. * @arg TIM_FLAG_CC4: Capture/Compare 4 interrupt flag
  937. * @arg TIM_FLAG_COM: Commutation interrupt flag
  938. * @arg TIM_FLAG_TRIGGER: Trigger interrupt flag
  939. * @arg TIM_FLAG_BREAK: Break interrupt flag
  940. * @arg TIM_FLAG_BREAK2: Break 2 interrupt flag
  941. * @arg TIM_FLAG_CC1OF: Capture/Compare 1 overcapture flag
  942. * @arg TIM_FLAG_CC2OF: Capture/Compare 2 overcapture flag
  943. * @arg TIM_FLAG_CC3OF: Capture/Compare 3 overcapture flag
  944. * @arg TIM_FLAG_CC4OF: Capture/Compare 4 overcapture flag
  945. * @retval The new state of __FLAG__ (TRUE or FALSE).
  946. */
  947. #define __HAL_TIM_CLEAR_FLAG(__HANDLE__, __FLAG__) ((__HANDLE__)->Instance->SR = ~(__FLAG__))
  948. /**
  949. * @brief Check whether the specified TIM interrupt source is enabled or not.
  950. * @param __HANDLE__: TIM handle
  951. * @param __INTERRUPT__: specifies the TIM interrupt source to check.
  952. * This parameter can be one of the following values:
  953. * @arg TIM_IT_UPDATE: Update interrupt
  954. * @arg TIM_IT_CC1: Capture/Compare 1 interrupt
  955. * @arg TIM_IT_CC2: Capture/Compare 2 interrupt
  956. * @arg TIM_IT_CC3: Capture/Compare 3 interrupt
  957. * @arg TIM_IT_CC4: Capture/Compare 4 interrupt
  958. * @arg TIM_IT_COM: Commutation interrupt
  959. * @arg TIM_IT_TRIGGER: Trigger interrupt
  960. * @arg TIM_IT_BREAK: Break interrupt
  961. * @retval The state of TIM_IT (SET or RESET).
  962. */
  963. #define __HAL_TIM_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->DIER & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
  964. /** @brief Clear the TIM interrupt pending bits.
  965. * @param __HANDLE__: TIM handle
  966. * @param __INTERRUPT__: specifies the interrupt pending bit to clear.
  967. * This parameter can be one of the following values:
  968. * @arg TIM_IT_UPDATE: Update interrupt
  969. * @arg TIM_IT_CC1: Capture/Compare 1 interrupt
  970. * @arg TIM_IT_CC2: Capture/Compare 2 interrupt
  971. * @arg TIM_IT_CC3: Capture/Compare 3 interrupt
  972. * @arg TIM_IT_CC4: Capture/Compare 4 interrupt
  973. * @arg TIM_IT_COM: Commutation interrupt
  974. * @arg TIM_IT_TRIGGER: Trigger interrupt
  975. * @arg TIM_IT_BREAK: Break interrupt
  976. * @retval None
  977. */
  978. #define __HAL_TIM_CLEAR_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->SR = ~(__INTERRUPT__))
  979. /**
  980. * @brief Indicates whether or not the TIM Counter is used as downcounter.
  981. * @param __HANDLE__: TIM handle.
  982. * @retval False (Counter used as upcounter) or True (Counter used as downcounter)
  983. * @note This macro is particularly useful to get the counting mode when the timer operates in Center-aligned mode or Encoder
  984. mode.
  985. */
  986. #define __HAL_TIM_IS_TIM_COUNTING_DOWN(__HANDLE__) (((__HANDLE__)->Instance->CR1 &(TIM_CR1_DIR)) == (TIM_CR1_DIR))
  987. /**
  988. * @brief Set the TIM Prescaler on runtime.
  989. * @param __HANDLE__: TIM handle.
  990. * @param __PRESC__: specifies the Prescaler new value.
  991. * @retval None
  992. */
  993. #define __HAL_TIM_SET_PRESCALER(__HANDLE__, __PRESC__) ((__HANDLE__)->Instance->PSC = (__PRESC__))
  994. /**
  995. * @brief Set the TIM Counter Register value on runtime.
  996. * @param __HANDLE__ TIM handle.
  997. * @param __COUNTER__ specifies the Counter register new value.
  998. * @retval None
  999. */
  1000. #define __HAL_TIM_SET_COUNTER(__HANDLE__, __COUNTER__) ((__HANDLE__)->Instance->CNT = (__COUNTER__))
  1001. /**
  1002. * @brief Get the TIM Counter Register value on runtime.
  1003. * @param __HANDLE__ TIM handle.
  1004. * @retval 16-bit or 32-bit value of the timer counter register
  1005. */
  1006. #define __HAL_TIM_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNT)
  1007. /**
  1008. * @brief Set the TIM Autoreload Register value on runtime without calling
  1009. * another time any Init function.
  1010. * @param __HANDLE__ TIM handle.
  1011. * @param __AUTORELOAD__ specifies the Counter register new value.
  1012. * @retval 16-bit or 32-bit value of the timer auto-reload
  1013. */
  1014. #define __HAL_TIM_SET_AUTORELOAD(__HANDLE__, __AUTORELOAD__) \
  1015. do{ \
  1016. (__HANDLE__)->Instance->ARR = (__AUTORELOAD__); \
  1017. (__HANDLE__)->Init.Period = (__AUTORELOAD__); \
  1018. } while(0)
  1019. /**
  1020. * @brief Get the TIM Autoreload Register value on runtime
  1021. * @param __HANDLE__ TIM handle.
  1022. * @retval None
  1023. */
  1024. #define __HAL_TIM_GET_AUTORELOAD(__HANDLE__) ((__HANDLE__)->Instance->ARR)
  1025. /**
  1026. * @brief Set the TIM Clock Division value on runtime without calling
  1027. * another time any Init function.
  1028. * @param __HANDLE__ TIM handle.
  1029. * @param __CKD__ specifies the clock division value.
  1030. * This parameter can be one of the following value:
  1031. * @arg TIM_CLOCKDIVISION_DIV1
  1032. * @arg TIM_CLOCKDIVISION_DIV2
  1033. * @arg TIM_CLOCKDIVISION_DIV4
  1034. * @retval None
  1035. */
  1036. #define __HAL_TIM_SET_CLOCKDIVISION(__HANDLE__, __CKD__) \
  1037. do{ \
  1038. (__HANDLE__)->Instance->CR1 &= (uint16_t)(~TIM_CR1_CKD); \
  1039. (__HANDLE__)->Instance->CR1 |= (__CKD__); \
  1040. (__HANDLE__)->Init.ClockDivision = (__CKD__); \
  1041. } while(0)
  1042. /**
  1043. * @brief Get the TIM Clock Division value on runtime
  1044. * @param __HANDLE__ TIM handle.
  1045. * @retval The clock division can be one of the following values:
  1046. * @arg TIM_CLOCKDIVISION_DIV1: tDTS=tCK_INT
  1047. * @arg TIM_CLOCKDIVISION_DIV2: tDTS=2*tCK_INT
  1048. * @arg TIM_CLOCKDIVISION_DIV4: tDTS=4*tCK_INT
  1049. */
  1050. #define __HAL_TIM_GET_CLOCKDIVISION(__HANDLE__) ((__HANDLE__)->Instance->CR1 & TIM_CR1_CKD)
  1051. /**
  1052. * @brief Set the TIM Input Capture prescaler on runtime without calling
  1053. * another time HAL_TIM_IC_ConfigChannel() function.
  1054. * @param __HANDLE__ TIM handle.
  1055. * @param __CHANNEL__ TIM Channels to be configured.
  1056. * This parameter can be one of the following values:
  1057. * @arg TIM_CHANNEL_1: TIM Channel 1 selected
  1058. * @arg TIM_CHANNEL_2: TIM Channel 2 selected
  1059. * @arg TIM_CHANNEL_3: TIM Channel 3 selected
  1060. * @arg TIM_CHANNEL_4: TIM Channel 4 selected
  1061. * @param __ICPSC__ specifies the Input Capture4 prescaler new value.
  1062. * This parameter can be one of the following values:
  1063. * @arg TIM_ICPSC_DIV1: no prescaler
  1064. * @arg TIM_ICPSC_DIV2: capture is done once every 2 events
  1065. * @arg TIM_ICPSC_DIV4: capture is done once every 4 events
  1066. * @arg TIM_ICPSC_DIV8: capture is done once every 8 events
  1067. * @retval None
  1068. */
  1069. #define __HAL_TIM_SET_ICPRESCALER(__HANDLE__, __CHANNEL__, __ICPSC__) \
  1070. do{ \
  1071. TIM_RESET_ICPRESCALERVALUE((__HANDLE__), (__CHANNEL__)); \
  1072. TIM_SET_ICPRESCALERVALUE((__HANDLE__), (__CHANNEL__), (__ICPSC__)); \
  1073. } while(0)
  1074. /**
  1075. * @brief Get the TIM Input Capture prescaler on runtime
  1076. * @param __HANDLE__ TIM handle.
  1077. * @param __CHANNEL__ TIM Channels to be configured.
  1078. * This parameter can be one of the following values:
  1079. * @arg TIM_CHANNEL_1: get input capture 1 prescaler value
  1080. * @arg TIM_CHANNEL_2: get input capture 2 prescaler value
  1081. * @arg TIM_CHANNEL_3: get input capture 3 prescaler value
  1082. * @arg TIM_CHANNEL_4: get input capture 4 prescaler value
  1083. * @retval The input capture prescaler can be one of the following values:
  1084. * @arg TIM_ICPSC_DIV1: no prescaler
  1085. * @arg TIM_ICPSC_DIV2: capture is done once every 2 events
  1086. * @arg TIM_ICPSC_DIV4: capture is done once every 4 events
  1087. * @arg TIM_ICPSC_DIV8: capture is done once every 8 events
  1088. */
  1089. #define __HAL_TIM_GET_ICPRESCALER(__HANDLE__, __CHANNEL__) \
  1090. (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 & TIM_CCMR1_IC1PSC) :\
  1091. ((__CHANNEL__) == TIM_CHANNEL_2) ? (((__HANDLE__)->Instance->CCMR1 & TIM_CCMR1_IC2PSC) >> 8) :\
  1092. ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 & TIM_CCMR2_IC3PSC) :\
  1093. (((__HANDLE__)->Instance->CCMR2 & TIM_CCMR2_IC4PSC)) >> 8)
  1094. /**
  1095. * @brief Set the TIM Capture x input polarity on runtime.
  1096. * @param __HANDLE__ TIM handle.
  1097. * @param __CHANNEL__ TIM Channels to be configured.
  1098. * This parameter can be one of the following values:
  1099. * @arg TIM_CHANNEL_1: TIM Channel 1 selected
  1100. * @arg TIM_CHANNEL_2: TIM Channel 2 selected
  1101. * @arg TIM_CHANNEL_3: TIM Channel 3 selected
  1102. * @arg TIM_CHANNEL_4: TIM Channel 4 selected
  1103. * @param __POLARITY__ Polarity for TIx source
  1104. * @arg TIM_INPUTCHANNELPOLARITY_RISING: Rising Edge
  1105. * @arg TIM_INPUTCHANNELPOLARITY_FALLING: Falling Edge
  1106. * @arg TIM_INPUTCHANNELPOLARITY_BOTHEDGE: Rising and Falling Edge
  1107. * @note The polarity TIM_INPUTCHANNELPOLARITY_BOTHEDGE is not authorized for TIM Channel 4.
  1108. * @retval None
  1109. */
  1110. #define __HAL_TIM_SET_CAPTUREPOLARITY(__HANDLE__, __CHANNEL__, __POLARITY__) \
  1111. do{ \
  1112. TIM_RESET_CAPTUREPOLARITY((__HANDLE__), (__CHANNEL__)); \
  1113. TIM_SET_CAPTUREPOLARITY((__HANDLE__), (__CHANNEL__), (__POLARITY__)); \
  1114. }while(0)
  1115. /**
  1116. * @}
  1117. */
  1118. /* End of exported macros ----------------------------------------------------*/
  1119. /* Include TIM HAL Extension module */
  1120. #include "stm32f7xx_hal_tim_ex.h"
  1121. /* Exported functions --------------------------------------------------------*/
  1122. /** @addtogroup TIM_Exported_Functions
  1123. * @{
  1124. */
  1125. /** @addtogroup TIM_Exported_Functions_Group1
  1126. * @{
  1127. */
  1128. /* Time Base functions ********************************************************/
  1129. HAL_StatusTypeDef HAL_TIM_Base_Init(TIM_HandleTypeDef *htim);
  1130. HAL_StatusTypeDef HAL_TIM_Base_DeInit(TIM_HandleTypeDef *htim);
  1131. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef *htim);
  1132. void HAL_TIM_Base_MspDeInit(TIM_HandleTypeDef *htim);
  1133. /* Blocking mode: Polling */
  1134. HAL_StatusTypeDef HAL_TIM_Base_Start(TIM_HandleTypeDef *htim);
  1135. HAL_StatusTypeDef HAL_TIM_Base_Stop(TIM_HandleTypeDef *htim);
  1136. /* Non-Blocking mode: Interrupt */
  1137. HAL_StatusTypeDef HAL_TIM_Base_Start_IT(TIM_HandleTypeDef *htim);
  1138. HAL_StatusTypeDef HAL_TIM_Base_Stop_IT(TIM_HandleTypeDef *htim);
  1139. /* Non-Blocking mode: DMA */
  1140. HAL_StatusTypeDef HAL_TIM_Base_Start_DMA(TIM_HandleTypeDef *htim, uint32_t *pData, uint16_t Length);
  1141. HAL_StatusTypeDef HAL_TIM_Base_Stop_DMA(TIM_HandleTypeDef *htim);
  1142. /**
  1143. * @}
  1144. */
  1145. /** @addtogroup TIM_Exported_Functions_Group2
  1146. * @{
  1147. */
  1148. /* Timer Output Compare functions **********************************************/
  1149. HAL_StatusTypeDef HAL_TIM_OC_Init(TIM_HandleTypeDef *htim);
  1150. HAL_StatusTypeDef HAL_TIM_OC_DeInit(TIM_HandleTypeDef *htim);
  1151. void HAL_TIM_OC_MspInit(TIM_HandleTypeDef *htim);
  1152. void HAL_TIM_OC_MspDeInit(TIM_HandleTypeDef *htim);
  1153. /* Blocking mode: Polling */
  1154. HAL_StatusTypeDef HAL_TIM_OC_Start(TIM_HandleTypeDef *htim, uint32_t Channel);
  1155. HAL_StatusTypeDef HAL_TIM_OC_Stop(TIM_HandleTypeDef *htim, uint32_t Channel);
  1156. /* Non-Blocking mode: Interrupt */
  1157. HAL_StatusTypeDef HAL_TIM_OC_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
  1158. HAL_StatusTypeDef HAL_TIM_OC_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
  1159. /* Non-Blocking mode: DMA */
  1160. HAL_StatusTypeDef HAL_TIM_OC_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData, uint16_t Length);
  1161. HAL_StatusTypeDef HAL_TIM_OC_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel);
  1162. /**
  1163. * @}
  1164. */
  1165. /** @addtogroup TIM_Exported_Functions_Group3
  1166. * @{
  1167. */
  1168. /* Timer PWM functions *********************************************************/
  1169. HAL_StatusTypeDef HAL_TIM_PWM_Init(TIM_HandleTypeDef *htim);
  1170. HAL_StatusTypeDef HAL_TIM_PWM_DeInit(TIM_HandleTypeDef *htim);
  1171. void HAL_TIM_PWM_MspInit(TIM_HandleTypeDef *htim);
  1172. void HAL_TIM_PWM_MspDeInit(TIM_HandleTypeDef *htim);
  1173. /* Blocking mode: Polling */
  1174. HAL_StatusTypeDef HAL_TIM_PWM_Start(TIM_HandleTypeDef *htim, uint32_t Channel);
  1175. HAL_StatusTypeDef HAL_TIM_PWM_Stop(TIM_HandleTypeDef *htim, uint32_t Channel);
  1176. /* Non-Blocking mode: Interrupt */
  1177. HAL_StatusTypeDef HAL_TIM_PWM_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
  1178. HAL_StatusTypeDef HAL_TIM_PWM_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
  1179. /* Non-Blocking mode: DMA */
  1180. HAL_StatusTypeDef HAL_TIM_PWM_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData, uint16_t Length);
  1181. HAL_StatusTypeDef HAL_TIM_PWM_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel);
  1182. /**
  1183. * @}
  1184. */
  1185. /** @addtogroup TIM_Exported_Functions_Group4
  1186. * @{
  1187. */
  1188. /* Timer Input Capture functions ***********************************************/
  1189. HAL_StatusTypeDef HAL_TIM_IC_Init(TIM_HandleTypeDef *htim);
  1190. HAL_StatusTypeDef HAL_TIM_IC_DeInit(TIM_HandleTypeDef *htim);
  1191. void HAL_TIM_IC_MspInit(TIM_HandleTypeDef *htim);
  1192. void HAL_TIM_IC_MspDeInit(TIM_HandleTypeDef *htim);
  1193. /* Blocking mode: Polling */
  1194. HAL_StatusTypeDef HAL_TIM_IC_Start(TIM_HandleTypeDef *htim, uint32_t Channel);
  1195. HAL_StatusTypeDef HAL_TIM_IC_Stop(TIM_HandleTypeDef *htim, uint32_t Channel);
  1196. /* Non-Blocking mode: Interrupt */
  1197. HAL_StatusTypeDef HAL_TIM_IC_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
  1198. HAL_StatusTypeDef HAL_TIM_IC_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
  1199. /* Non-Blocking mode: DMA */
  1200. HAL_StatusTypeDef HAL_TIM_IC_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData, uint16_t Length);
  1201. HAL_StatusTypeDef HAL_TIM_IC_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel);
  1202. /**
  1203. * @}
  1204. */
  1205. /** @addtogroup TIM_Exported_Functions_Group5
  1206. * @{
  1207. */
  1208. /* Timer One Pulse functions ***************************************************/
  1209. HAL_StatusTypeDef HAL_TIM_OnePulse_Init(TIM_HandleTypeDef *htim, uint32_t OnePulseMode);
  1210. HAL_StatusTypeDef HAL_TIM_OnePulse_DeInit(TIM_HandleTypeDef *htim);
  1211. void HAL_TIM_OnePulse_MspInit(TIM_HandleTypeDef *htim);
  1212. void HAL_TIM_OnePulse_MspDeInit(TIM_HandleTypeDef *htim);
  1213. /* Blocking mode: Polling */
  1214. HAL_StatusTypeDef HAL_TIM_OnePulse_Start(TIM_HandleTypeDef *htim, uint32_t OutputChannel);
  1215. HAL_StatusTypeDef HAL_TIM_OnePulse_Stop(TIM_HandleTypeDef *htim, uint32_t OutputChannel);
  1216. /* Non-Blocking mode: Interrupt */
  1217. HAL_StatusTypeDef HAL_TIM_OnePulse_Start_IT(TIM_HandleTypeDef *htim, uint32_t OutputChannel);
  1218. HAL_StatusTypeDef HAL_TIM_OnePulse_Stop_IT(TIM_HandleTypeDef *htim, uint32_t OutputChannel);
  1219. /**
  1220. * @}
  1221. */
  1222. /** @addtogroup TIM_Exported_Functions_Group6
  1223. * @{
  1224. */
  1225. /* Timer Encoder functions *****************************************************/
  1226. HAL_StatusTypeDef HAL_TIM_Encoder_Init(TIM_HandleTypeDef *htim, TIM_Encoder_InitTypeDef* sConfig);
  1227. HAL_StatusTypeDef HAL_TIM_Encoder_DeInit(TIM_HandleTypeDef *htim);
  1228. void HAL_TIM_Encoder_MspInit(TIM_HandleTypeDef *htim);
  1229. void HAL_TIM_Encoder_MspDeInit(TIM_HandleTypeDef *htim);
  1230. /* Blocking mode: Polling */
  1231. HAL_StatusTypeDef HAL_TIM_Encoder_Start(TIM_HandleTypeDef *htim, uint32_t Channel);
  1232. HAL_StatusTypeDef HAL_TIM_Encoder_Stop(TIM_HandleTypeDef *htim, uint32_t Channel);
  1233. /* Non-Blocking mode: Interrupt */
  1234. HAL_StatusTypeDef HAL_TIM_Encoder_Start_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
  1235. HAL_StatusTypeDef HAL_TIM_Encoder_Stop_IT(TIM_HandleTypeDef *htim, uint32_t Channel);
  1236. /* Non-Blocking mode: DMA */
  1237. HAL_StatusTypeDef HAL_TIM_Encoder_Start_DMA(TIM_HandleTypeDef *htim, uint32_t Channel, uint32_t *pData1, uint32_t *pData2, uint16_t Length);
  1238. HAL_StatusTypeDef HAL_TIM_Encoder_Stop_DMA(TIM_HandleTypeDef *htim, uint32_t Channel);
  1239. /**
  1240. * @}
  1241. */
  1242. /** @addtogroup TIM_Exported_Functions_Group7
  1243. * @{
  1244. */
  1245. /* Interrupt Handler functions **********************************************/
  1246. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim);
  1247. /**
  1248. * @}
  1249. */
  1250. /** @addtogroup TIM_Exported_Functions_Group8
  1251. * @{
  1252. */
  1253. /* Control functions *********************************************************/
  1254. HAL_StatusTypeDef HAL_TIM_OC_ConfigChannel(TIM_HandleTypeDef *htim, TIM_OC_InitTypeDef* sConfig, uint32_t Channel);
  1255. HAL_StatusTypeDef HAL_TIM_PWM_ConfigChannel(TIM_HandleTypeDef *htim, TIM_OC_InitTypeDef* sConfig, uint32_t Channel);
  1256. HAL_StatusTypeDef HAL_TIM_IC_ConfigChannel(TIM_HandleTypeDef *htim, TIM_IC_InitTypeDef* sConfig, uint32_t Channel);
  1257. HAL_StatusTypeDef HAL_TIM_OnePulse_ConfigChannel(TIM_HandleTypeDef *htim, TIM_OnePulse_InitTypeDef* sConfig, uint32_t OutputChannel, uint32_t InputChannel);
  1258. HAL_StatusTypeDef HAL_TIM_ConfigOCrefClear(TIM_HandleTypeDef *htim, TIM_ClearInputConfigTypeDef * sClearInputConfig, uint32_t Channel);
  1259. HAL_StatusTypeDef HAL_TIM_ConfigClockSource(TIM_HandleTypeDef *htim, TIM_ClockConfigTypeDef * sClockSourceConfig);
  1260. HAL_StatusTypeDef HAL_TIM_ConfigTI1Input(TIM_HandleTypeDef *htim, uint32_t TI1_Selection);
  1261. HAL_StatusTypeDef HAL_TIM_SlaveConfigSynchronization(TIM_HandleTypeDef *htim, TIM_SlaveConfigTypeDef * sSlaveConfig);
  1262. HAL_StatusTypeDef HAL_TIM_SlaveConfigSynchronization_IT(TIM_HandleTypeDef *htim, TIM_SlaveConfigTypeDef * sSlaveConfig);
  1263. HAL_StatusTypeDef HAL_TIM_DMABurst_WriteStart(TIM_HandleTypeDef *htim, uint32_t BurstBaseAddress, uint32_t BurstRequestSrc, \
  1264. uint32_t *BurstBuffer, uint32_t BurstLength);
  1265. HAL_StatusTypeDef HAL_TIM_DMABurst_WriteStop(TIM_HandleTypeDef *htim, uint32_t BurstRequestSrc);
  1266. HAL_StatusTypeDef HAL_TIM_DMABurst_ReadStart(TIM_HandleTypeDef *htim, uint32_t BurstBaseAddress, uint32_t BurstRequestSrc, \
  1267. uint32_t *BurstBuffer, uint32_t BurstLength);
  1268. HAL_StatusTypeDef HAL_TIM_DMABurst_ReadStop(TIM_HandleTypeDef *htim, uint32_t BurstRequestSrc);
  1269. HAL_StatusTypeDef HAL_TIM_GenerateEvent(TIM_HandleTypeDef *htim, uint32_t EventSource);
  1270. uint32_t HAL_TIM_ReadCapturedValue(TIM_HandleTypeDef *htim, uint32_t Channel);
  1271. /**
  1272. * @}
  1273. */
  1274. /** @addtogroup TIM_Exported_Functions_Group9
  1275. * @{
  1276. */
  1277. /* Callback in non blocking modes (Interrupt and DMA) *************************/
  1278. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim);
  1279. void HAL_TIM_OC_DelayElapsedCallback(TIM_HandleTypeDef *htim);
  1280. void HAL_TIM_IC_CaptureCallback(TIM_HandleTypeDef *htim);
  1281. void HAL_TIM_PWM_PulseFinishedCallback(TIM_HandleTypeDef *htim);
  1282. void HAL_TIM_TriggerCallback(TIM_HandleTypeDef *htim);
  1283. void HAL_TIM_ErrorCallback(TIM_HandleTypeDef *htim);
  1284. /* Callbacks Register/UnRegister functions ***********************************/
  1285. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  1286. HAL_StatusTypeDef HAL_TIM_RegisterCallback(TIM_HandleTypeDef *htim, HAL_TIM_CallbackIDTypeDef CallbackID, pTIM_CallbackTypeDef pCallback);
  1287. HAL_StatusTypeDef HAL_TIM_UnRegisterCallback(TIM_HandleTypeDef *htim, HAL_TIM_CallbackIDTypeDef CallbackID);
  1288. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  1289. /**
  1290. * @}
  1291. */
  1292. /** @addtogroup TIM_Exported_Functions_Group10
  1293. * @{
  1294. */
  1295. /* Peripheral State functions **************************************************/
  1296. HAL_TIM_StateTypeDef HAL_TIM_Base_GetState(TIM_HandleTypeDef *htim);
  1297. HAL_TIM_StateTypeDef HAL_TIM_OC_GetState(TIM_HandleTypeDef *htim);
  1298. HAL_TIM_StateTypeDef HAL_TIM_PWM_GetState(TIM_HandleTypeDef *htim);
  1299. HAL_TIM_StateTypeDef HAL_TIM_IC_GetState(TIM_HandleTypeDef *htim);
  1300. HAL_TIM_StateTypeDef HAL_TIM_OnePulse_GetState(TIM_HandleTypeDef *htim);
  1301. HAL_TIM_StateTypeDef HAL_TIM_Encoder_GetState(TIM_HandleTypeDef *htim);
  1302. /**
  1303. * @}
  1304. */
  1305. /**
  1306. * @}
  1307. */
  1308. /* Private constants ---------------------------------------------------------*/
  1309. /** @defgroup TIM_Private_Constants TIM Private Constants
  1310. * @{
  1311. */
  1312. /* The counter of a timer instance is disabled only if all the CCx and CCxN
  1313. channels have been disabled */
  1314. #define TIM_CCER_CCxE_MASK ((uint32_t)(TIM_CCER_CC1E | TIM_CCER_CC2E | TIM_CCER_CC3E | TIM_CCER_CC4E))
  1315. #define TIM_CCER_CCxNE_MASK ((uint32_t)(TIM_CCER_CC1NE | TIM_CCER_CC2NE | TIM_CCER_CC3NE))
  1316. /**
  1317. * @}
  1318. */
  1319. /* End of private constants --------------------------------------------------*/
  1320. /* Private macros ------------------------------------------------------------*/
  1321. /** @defgroup TIM_Private_Macros TIM Private Macros
  1322. * @{
  1323. */
  1324. /** @defgroup TIM_IS_TIM_Definitions TIM Private macros to check input parameters
  1325. * @{
  1326. */
  1327. #define IS_TIM_COUNTER_MODE(__MODE__) (((__MODE__) == TIM_COUNTERMODE_UP) || \
  1328. ((__MODE__) == TIM_COUNTERMODE_DOWN) || \
  1329. ((__MODE__) == TIM_COUNTERMODE_CENTERALIGNED1) || \
  1330. ((__MODE__) == TIM_COUNTERMODE_CENTERALIGNED2) || \
  1331. ((__MODE__) == TIM_COUNTERMODE_CENTERALIGNED3))
  1332. #define IS_TIM_CLOCKDIVISION_DIV(__DIV__) (((__DIV__) == TIM_CLOCKDIVISION_DIV1) || \
  1333. ((__DIV__) == TIM_CLOCKDIVISION_DIV2) || \
  1334. ((__DIV__) == TIM_CLOCKDIVISION_DIV4))
  1335. #define IS_TIM_AUTORELOAD_PRELOAD(PRELOAD) (((PRELOAD) == TIM_AUTORELOAD_PRELOAD_DISABLE) || \
  1336. ((PRELOAD) == TIM_AUTORELOAD_PRELOAD_ENABLE))
  1337. #define IS_TIM_FAST_STATE(__STATE__) (((__STATE__) == TIM_OCFAST_DISABLE) || \
  1338. ((__STATE__) == TIM_OCFAST_ENABLE))
  1339. #define IS_TIM_OUTPUT_STATE(STATE) (((STATE) == TIM_OUTPUTSTATE_DISABLE) || \
  1340. ((STATE) == TIM_OUTPUTSTATE_ENABLE))
  1341. #define IS_TIM_OUTPUTN_STATE(STATE) (((STATE) == TIM_OUTPUTNSTATE_DISABLE) || \
  1342. ((STATE) == TIM_OUTPUTNSTATE_ENABLE))
  1343. #define IS_TIM_OC_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_OCPOLARITY_HIGH) || \
  1344. ((__POLARITY__) == TIM_OCPOLARITY_LOW))
  1345. #define IS_TIM_OCN_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_OCNPOLARITY_HIGH) || \
  1346. ((__POLARITY__) == TIM_OCNPOLARITY_LOW))
  1347. #define IS_TIM_OCIDLE_STATE(__STATE__) (((__STATE__) == TIM_OCIDLESTATE_SET) || \
  1348. ((__STATE__) == TIM_OCIDLESTATE_RESET))
  1349. #define IS_TIM_OCNIDLE_STATE(__STATE__) (((__STATE__) == TIM_OCNIDLESTATE_SET) || \
  1350. ((__STATE__) == TIM_OCNIDLESTATE_RESET))
  1351. #define IS_TIM_IC_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_ICPOLARITY_RISING) || \
  1352. ((__POLARITY__) == TIM_ICPOLARITY_FALLING) || \
  1353. ((__POLARITY__) == TIM_ICPOLARITY_BOTHEDGE))
  1354. #define IS_TIM_IC_SELECTION(__SELECTION__) (((__SELECTION__) == TIM_ICSELECTION_DIRECTTI) || \
  1355. ((__SELECTION__) == TIM_ICSELECTION_INDIRECTTI) || \
  1356. ((__SELECTION__) == TIM_ICSELECTION_TRC))
  1357. #define IS_TIM_IC_PRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_ICPSC_DIV1) || \
  1358. ((__PRESCALER__) == TIM_ICPSC_DIV2) || \
  1359. ((__PRESCALER__) == TIM_ICPSC_DIV4) || \
  1360. ((__PRESCALER__) == TIM_ICPSC_DIV8))
  1361. #define IS_TIM_OPM_MODE(__MODE__) (((__MODE__) == TIM_OPMODE_SINGLE) || \
  1362. ((__MODE__) == TIM_OPMODE_REPETITIVE))
  1363. #define IS_TIM_ENCODER_MODE(__MODE__) (((__MODE__) == TIM_ENCODERMODE_TI1) || \
  1364. ((__MODE__) == TIM_ENCODERMODE_TI2) || \
  1365. ((__MODE__) == TIM_ENCODERMODE_TI12))
  1366. #define IS_TIM_IT(__IT__) ((((__IT__) & 0xFFFFFF00U) == 0x00000000U) && ((__IT__) != 0x00000000U))
  1367. #define IS_TIM_GET_IT(__IT__) (((__IT__) == TIM_IT_UPDATE) || \
  1368. ((__IT__) == TIM_IT_CC1) || \
  1369. ((__IT__) == TIM_IT_CC2) || \
  1370. ((__IT__) == TIM_IT_CC3) || \
  1371. ((__IT__) == TIM_IT_CC4) || \
  1372. ((__IT__) == TIM_IT_COM) || \
  1373. ((__IT__) == TIM_IT_TRIGGER) || \
  1374. ((__IT__) == TIM_IT_BREAK))
  1375. #define IS_TIM_DMA_SOURCE(__SOURCE__) ((((__SOURCE__) & 0xFFFF80FFU) == 0x00000000U) && ((__SOURCE__) != 0x00000000U))
  1376. #define IS_TIM_EVENT_SOURCE(__SOURCE__) ((((__SOURCE__) & 0xFFFFFE00U) == 0x00000000U) && ((__SOURCE__) != 0x00000000U))
  1377. #define IS_TIM_FLAG(__FLAG__) (((__FLAG__) == TIM_FLAG_UPDATE) || \
  1378. ((__FLAG__) == TIM_FLAG_CC1) || \
  1379. ((__FLAG__) == TIM_FLAG_CC2) || \
  1380. ((__FLAG__) == TIM_FLAG_CC3) || \
  1381. ((__FLAG__) == TIM_FLAG_CC4) || \
  1382. ((__FLAG__) == TIM_FLAG_COM) || \
  1383. ((__FLAG__) == TIM_FLAG_TRIGGER) || \
  1384. ((__FLAG__) == TIM_FLAG_BREAK) || \
  1385. ((__FLAG__) == TIM_FLAG_BREAK2) || \
  1386. ((__FLAG__) == TIM_FLAG_CC1OF) || \
  1387. ((__FLAG__) == TIM_FLAG_CC2OF) || \
  1388. ((__FLAG__) == TIM_FLAG_CC3OF) || \
  1389. ((__FLAG__) == TIM_FLAG_CC4OF))
  1390. #define IS_TIM_CLOCKSOURCE(__CLOCK__) (((__CLOCK__) == TIM_CLOCKSOURCE_INTERNAL) || \
  1391. ((__CLOCK__) == TIM_CLOCKSOURCE_ETRMODE2) || \
  1392. ((__CLOCK__) == TIM_CLOCKSOURCE_ITR0) || \
  1393. ((__CLOCK__) == TIM_CLOCKSOURCE_ITR1) || \
  1394. ((__CLOCK__) == TIM_CLOCKSOURCE_ITR2) || \
  1395. ((__CLOCK__) == TIM_CLOCKSOURCE_ITR3) || \
  1396. ((__CLOCK__) == TIM_CLOCKSOURCE_TI1ED) || \
  1397. ((__CLOCK__) == TIM_CLOCKSOURCE_TI1) || \
  1398. ((__CLOCK__) == TIM_CLOCKSOURCE_TI2) || \
  1399. ((__CLOCK__) == TIM_CLOCKSOURCE_ETRMODE1))
  1400. #define IS_TIM_CLOCKPOLARITY(__POLARITY__) (((__POLARITY__) == TIM_CLOCKPOLARITY_INVERTED) || \
  1401. ((__POLARITY__) == TIM_CLOCKPOLARITY_NONINVERTED) || \
  1402. ((__POLARITY__) == TIM_CLOCKPOLARITY_RISING) || \
  1403. ((__POLARITY__) == TIM_CLOCKPOLARITY_FALLING) || \
  1404. ((__POLARITY__) == TIM_CLOCKPOLARITY_BOTHEDGE))
  1405. #define IS_TIM_CLOCKPRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV1) || \
  1406. ((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV2) || \
  1407. ((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV4) || \
  1408. ((__PRESCALER__) == TIM_CLOCKPRESCALER_DIV8))
  1409. #define IS_TIM_CLOCKFILTER(__ICFILTER__) ((__ICFILTER__) <= 0xF)
  1410. #define IS_TIM_CLEARINPUT_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_CLEARINPUTPOLARITY_INVERTED) || \
  1411. ((__POLARITY__) == TIM_CLEARINPUTPOLARITY_NONINVERTED))
  1412. #define IS_TIM_CLEARINPUT_PRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV1) || \
  1413. ((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV2) || \
  1414. ((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV4) || \
  1415. ((__PRESCALER__) == TIM_CLEARINPUTPRESCALER_DIV8))
  1416. #define IS_TIM_CLEARINPUT_FILTER(__ICFILTER__) ((__ICFILTER__) <= 0xF)
  1417. #define IS_TIM_OSSR_STATE(__STATE__) (((__STATE__) == TIM_OSSR_ENABLE) || \
  1418. ((__STATE__) == TIM_OSSR_DISABLE))
  1419. #define IS_TIM_OSSI_STATE(__STATE__) (((__STATE__) == TIM_OSSI_ENABLE) || \
  1420. ((__STATE__) == TIM_OSSI_DISABLE))
  1421. #define IS_TIM_LOCK_LEVEL(__LEVEL__) (((__LEVEL__) == TIM_LOCKLEVEL_OFF) || \
  1422. ((__LEVEL__) == TIM_LOCKLEVEL_1) || \
  1423. ((__LEVEL__) == TIM_LOCKLEVEL_2) || \
  1424. ((__LEVEL__) == TIM_LOCKLEVEL_3))
  1425. #define IS_TIM_BREAK_STATE(__STATE__) (((__STATE__) == TIM_BREAK_ENABLE) || \
  1426. ((__STATE__) == TIM_BREAK_DISABLE))
  1427. #define IS_TIM_BREAK_POLARITY(__POLARITY__) (((__POLARITY__) == TIM_BREAKPOLARITY_LOW) || \
  1428. ((__POLARITY__) == TIM_BREAKPOLARITY_HIGH))
  1429. #define IS_TIM_AUTOMATIC_OUTPUT_STATE(__STATE__) (((__STATE__) == TIM_AUTOMATICOUTPUT_ENABLE) || \
  1430. ((__STATE__) == TIM_AUTOMATICOUTPUT_DISABLE))
  1431. #define IS_TIM_TRGO_SOURCE(__SOURCE__) (((__SOURCE__) == TIM_TRGO_RESET) || \
  1432. ((__SOURCE__) == TIM_TRGO_ENABLE) || \
  1433. ((__SOURCE__) == TIM_TRGO_UPDATE) || \
  1434. ((__SOURCE__) == TIM_TRGO_OC1) || \
  1435. ((__SOURCE__) == TIM_TRGO_OC1REF) || \
  1436. ((__SOURCE__) == TIM_TRGO_OC2REF) || \
  1437. ((__SOURCE__) == TIM_TRGO_OC3REF) || \
  1438. ((__SOURCE__) == TIM_TRGO_OC4REF))
  1439. #define IS_TIM_MSM_STATE(__STATE__) (((__STATE__) == TIM_MASTERSLAVEMODE_ENABLE) || \
  1440. ((__STATE__) == TIM_MASTERSLAVEMODE_DISABLE))
  1441. #define IS_TIM_TRIGGER_SELECTION(__SELECTION__) (((__SELECTION__) == TIM_TS_ITR0) || \
  1442. ((__SELECTION__) == TIM_TS_ITR1) || \
  1443. ((__SELECTION__) == TIM_TS_ITR2) || \
  1444. ((__SELECTION__) == TIM_TS_ITR3) || \
  1445. ((__SELECTION__) == TIM_TS_TI1F_ED) || \
  1446. ((__SELECTION__) == TIM_TS_TI1FP1) || \
  1447. ((__SELECTION__) == TIM_TS_TI2FP2) || \
  1448. ((__SELECTION__) == TIM_TS_ETRF))
  1449. #define IS_TIM_INTERNAL_TRIGGER_SELECTION(SELECTION) (((SELECTION) == TIM_TS_ITR0) || \
  1450. ((SELECTION) == TIM_TS_ITR1) || \
  1451. ((SELECTION) == TIM_TS_ITR2) || \
  1452. ((SELECTION) == TIM_TS_ITR3))
  1453. #define IS_TIM_INTERNAL_TRIGGEREVENT_SELECTION(__SELECTION__) (((__SELECTION__) == TIM_TS_ITR0) || \
  1454. ((__SELECTION__) == TIM_TS_ITR1) || \
  1455. ((__SELECTION__) == TIM_TS_ITR2) || \
  1456. ((__SELECTION__) == TIM_TS_ITR3) || \
  1457. ((__SELECTION__) == TIM_TS_NONE))
  1458. #define IS_TIM_TRIGGERPOLARITY(__POLARITY__) (((__POLARITY__) == TIM_TRIGGERPOLARITY_INVERTED ) || \
  1459. ((__POLARITY__) == TIM_TRIGGERPOLARITY_NONINVERTED) || \
  1460. ((__POLARITY__) == TIM_TRIGGERPOLARITY_RISING ) || \
  1461. ((__POLARITY__) == TIM_TRIGGERPOLARITY_FALLING ) || \
  1462. ((__POLARITY__) == TIM_TRIGGERPOLARITY_BOTHEDGE ))
  1463. #define IS_TIM_TRIGGERPRESCALER(__PRESCALER__) (((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV1) || \
  1464. ((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV2) || \
  1465. ((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV4) || \
  1466. ((__PRESCALER__) == TIM_TRIGGERPRESCALER_DIV8))
  1467. #define IS_TIM_TRIGGERFILTER(__ICFILTER__) ((__ICFILTER__) <= 0xF)
  1468. #define IS_TIM_TI1SELECTION(__TI1SELECTION__) (((__TI1SELECTION__) == TIM_TI1SELECTION_CH1) || \
  1469. ((__TI1SELECTION__) == TIM_TI1SELECTION_XORCOMBINATION))
  1470. #define IS_TIM_DMA_BASE(__BASE__) (((__BASE__) == TIM_DMABASE_CR1) || \
  1471. ((__BASE__) == TIM_DMABASE_CR2) || \
  1472. ((__BASE__) == TIM_DMABASE_SMCR) || \
  1473. ((__BASE__) == TIM_DMABASE_DIER) || \
  1474. ((__BASE__) == TIM_DMABASE_SR) || \
  1475. ((__BASE__) == TIM_DMABASE_EGR) || \
  1476. ((__BASE__) == TIM_DMABASE_CCMR1) || \
  1477. ((__BASE__) == TIM_DMABASE_CCMR2) || \
  1478. ((__BASE__) == TIM_DMABASE_CCER) || \
  1479. ((__BASE__) == TIM_DMABASE_CNT) || \
  1480. ((__BASE__) == TIM_DMABASE_PSC) || \
  1481. ((__BASE__) == TIM_DMABASE_ARR) || \
  1482. ((__BASE__) == TIM_DMABASE_RCR) || \
  1483. ((__BASE__) == TIM_DMABASE_CCR1) || \
  1484. ((__BASE__) == TIM_DMABASE_CCR2) || \
  1485. ((__BASE__) == TIM_DMABASE_CCR3) || \
  1486. ((__BASE__) == TIM_DMABASE_CCR4) || \
  1487. ((__BASE__) == TIM_DMABASE_BDTR) || \
  1488. ((__BASE__) == TIM_DMABASE_DCR) || \
  1489. ((__BASE__) == TIM_DMABASE_OR))
  1490. #define IS_TIM_DMA_LENGTH(__LENGTH__) (((__LENGTH__) == TIM_DMABURSTLENGTH_1TRANSFER) || \
  1491. ((__LENGTH__) == TIM_DMABURSTLENGTH_2TRANSFERS) || \
  1492. ((__LENGTH__) == TIM_DMABURSTLENGTH_3TRANSFERS) || \
  1493. ((__LENGTH__) == TIM_DMABURSTLENGTH_4TRANSFERS) || \
  1494. ((__LENGTH__) == TIM_DMABURSTLENGTH_5TRANSFERS) || \
  1495. ((__LENGTH__) == TIM_DMABURSTLENGTH_6TRANSFERS) || \
  1496. ((__LENGTH__) == TIM_DMABURSTLENGTH_7TRANSFERS) || \
  1497. ((__LENGTH__) == TIM_DMABURSTLENGTH_8TRANSFERS) || \
  1498. ((__LENGTH__) == TIM_DMABURSTLENGTH_9TRANSFERS) || \
  1499. ((__LENGTH__) == TIM_DMABURSTLENGTH_10TRANSFERS) || \
  1500. ((__LENGTH__) == TIM_DMABURSTLENGTH_11TRANSFERS) || \
  1501. ((__LENGTH__) == TIM_DMABURSTLENGTH_12TRANSFERS) || \
  1502. ((__LENGTH__) == TIM_DMABURSTLENGTH_13TRANSFERS) || \
  1503. ((__LENGTH__) == TIM_DMABURSTLENGTH_14TRANSFERS) || \
  1504. ((__LENGTH__) == TIM_DMABURSTLENGTH_15TRANSFERS) || \
  1505. ((__LENGTH__) == TIM_DMABURSTLENGTH_16TRANSFERS) || \
  1506. ((__LENGTH__) == TIM_DMABURSTLENGTH_17TRANSFERS) || \
  1507. ((__LENGTH__) == TIM_DMABURSTLENGTH_18TRANSFERS))
  1508. #define IS_TIM_IC_FILTER(ICFILTER) ((ICFILTER) <= 0xF)
  1509. /**
  1510. * @}
  1511. */
  1512. /** @defgroup TIM_ICPRESCALER TIM Private macros to SET/RESET TIM Input capture value
  1513. * @{
  1514. */
  1515. #define TIM_SET_ICPRESCALERVALUE(__HANDLE__, __CHANNEL__, __ICPSC__) \
  1516. (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 |= (__ICPSC__)) :\
  1517. ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 |= ((__ICPSC__) << 8)) :\
  1518. ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 |= (__ICPSC__)) :\
  1519. ((__HANDLE__)->Instance->CCMR2 |= ((__ICPSC__) << 8)))
  1520. #define TIM_RESET_ICPRESCALERVALUE(__HANDLE__, __CHANNEL__) \
  1521. (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCMR1 &= (uint16_t)~TIM_CCMR1_IC1PSC) :\
  1522. ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCMR1 &= (uint16_t)~TIM_CCMR1_IC2PSC) :\
  1523. ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCMR2 &= (uint16_t)~TIM_CCMR2_IC3PSC) :\
  1524. ((__HANDLE__)->Instance->CCMR2 &= (uint16_t)~TIM_CCMR2_IC4PSC))
  1525. /**
  1526. * @}
  1527. */
  1528. /** @defgroup TIM_CAPTUREPOLARITY TIM Private macros to SET/RESET TIM capture polarity value
  1529. * @{
  1530. */
  1531. #define TIM_SET_CAPTUREPOLARITY(__HANDLE__, __CHANNEL__, __POLARITY__) \
  1532. (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCER |= (__POLARITY__)) :\
  1533. ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCER |= ((__POLARITY__) << 4)) :\
  1534. ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCER |= ((__POLARITY__) << 8)) :\
  1535. ((__HANDLE__)->Instance->CCER |= (((__POLARITY__) << 12) & TIM_CCER_CC4P)))
  1536. #define TIM_RESET_CAPTUREPOLARITY(__HANDLE__, __CHANNEL__) \
  1537. (((__CHANNEL__) == TIM_CHANNEL_1) ? ((__HANDLE__)->Instance->CCER &= (uint16_t)~(TIM_CCER_CC1P | TIM_CCER_CC1NP)) :\
  1538. ((__CHANNEL__) == TIM_CHANNEL_2) ? ((__HANDLE__)->Instance->CCER &= (uint16_t)~(TIM_CCER_CC2P | TIM_CCER_CC2NP)) :\
  1539. ((__CHANNEL__) == TIM_CHANNEL_3) ? ((__HANDLE__)->Instance->CCER &= (uint16_t)~(TIM_CCER_CC3P | TIM_CCER_CC3NP)) :\
  1540. ((__HANDLE__)->Instance->CCER &= (uint16_t)~TIM_CCER_CC4P))
  1541. /**
  1542. * @}
  1543. */
  1544. /**
  1545. * @}
  1546. */
  1547. /* End of private macros -----------------------------------------------------*/
  1548. /* Private functions ---------------------------------------------------------*/
  1549. /** @defgroup TIM_Private_Functions TIM Private Functions
  1550. * @{
  1551. */
  1552. void TIM_Base_SetConfig(TIM_TypeDef *TIMx, TIM_Base_InitTypeDef *Structure);
  1553. void TIM_TI1_SetConfig(TIM_TypeDef *TIMx, uint32_t TIM_ICPolarity, uint32_t TIM_ICSelection, uint32_t TIM_ICFilter);
  1554. void TIM_OC1_SetConfig(TIM_TypeDef *TIMx, TIM_OC_InitTypeDef *OC_Config);
  1555. void TIM_OC2_SetConfig(TIM_TypeDef *TIMx, TIM_OC_InitTypeDef *OC_Config);
  1556. void TIM_OC3_SetConfig(TIM_TypeDef *TIMx, TIM_OC_InitTypeDef *OC_Config);
  1557. void TIM_OC4_SetConfig(TIM_TypeDef *TIMx, TIM_OC_InitTypeDef *OC_Config);
  1558. void TIM_ETR_SetConfig(TIM_TypeDef* TIMx, uint32_t TIM_ExtTRGPrescaler, uint32_t TIM_ExtTRGPolarity, uint32_t ExtTRGFilter);
  1559. void HAL_TIM_DMADelayPulseCplt(DMA_HandleTypeDef *hdma);
  1560. void HAL_TIM_DMAError(DMA_HandleTypeDef *hdma);
  1561. void HAL_TIM_DMACaptureCplt(DMA_HandleTypeDef *hdma);
  1562. void TIM_CCxChannelCmd(TIM_TypeDef* TIMx, uint32_t Channel, uint32_t ChannelState);
  1563. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  1564. void TIM_ResetCallback(TIM_HandleTypeDef *htim);
  1565. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  1566. /**
  1567. * @}
  1568. */
  1569. /* End of private functions --------------------------------------------------*/
  1570. /**
  1571. * @}
  1572. */
  1573. /**
  1574. * @}
  1575. */
  1576. #ifdef __cplusplus
  1577. }
  1578. #endif
  1579. #endif /* __STM32F7xx_HAL_TIM_H */
  1580. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/