drv_spi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * File : board_spi_master.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2008 - 2012, RT-Thread Development Team
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * Change Logs:
  21. * Date Author Notes
  22. * 2015-11-19 Urey the first version
  23. */
  24. /*********************************************************************************************************
  25. ** Include Files
  26. *********************************************************************************************************/
  27. #include <rthw.h>
  28. #include <rtthread.h>
  29. #include <rtdevice.h>
  30. #include "board.h"
  31. #include "drv_clock.h"
  32. #include "drv_gpio.h"
  33. #include "drv_spi.h"
  34. #define SSI_BASE SSI0_BASE
  35. #define DEBUG 0
  36. #if DEBUG
  37. #define PRINT(...) rt_kprintf(__VA_ARGS__)
  38. #else
  39. #define PRINT(...)
  40. #endif
  41. #define JZ_SPI_RX_BUF(type) \
  42. uint32_t jz_spi_rx_buf_##type(struct jz_spi *hw) \
  43. { \
  44. uint32_t data = spi_readl(hw, SSI_DR); \
  45. type * rx = (type *)hw->rx_buf; \
  46. *rx++ = (type)(data); \
  47. hw->rx_buf = (uint8_t *)rx; \
  48. return (uint32_t)data; \
  49. }
  50. #define JZ_SPI_TX_BUF(type) \
  51. uint32_t jz_spi_tx_buf_##type(struct jz_spi *hw) \
  52. { \
  53. uint32_t data; \
  54. const type * tx = (type *)hw->tx_buf; \
  55. data = *tx++; \
  56. hw->tx_buf = (uint8_t *)tx; \
  57. spi_send_data(hw, data); \
  58. return (uint32_t)data; \
  59. }
  60. JZ_SPI_RX_BUF(u8)
  61. JZ_SPI_TX_BUF(u8)
  62. JZ_SPI_RX_BUF(u16)
  63. JZ_SPI_TX_BUF(u16)
  64. JZ_SPI_RX_BUF(u32)
  65. JZ_SPI_TX_BUF(u32)
  66. static rt_err_t jz_spi_configure(struct rt_spi_device* device, struct rt_spi_configuration* configuration);
  67. static rt_uint32_t jz_spi_xfer(struct rt_spi_device* device, struct rt_spi_message* message);
  68. static const struct rt_spi_ops jz_spi_ops =
  69. {
  70. jz_spi_configure,
  71. jz_spi_xfer
  72. };
  73. static struct jz_spi jz_spi0 =
  74. {
  75. .base = SSI0_BASE,
  76. };
  77. static void jz_spi_set_cs(struct jz_spi_cs *cs,int value)
  78. {
  79. // gpio_set_value(cs->port,cs->pin,!!value);
  80. if(value != 0)
  81. gpio_set_func(cs->port,cs->pin,GPIO_OUTPUT1);
  82. else
  83. gpio_set_func(cs->port,cs->pin,GPIO_OUTPUT0);
  84. }
  85. /*************************************************************
  86. * jz_spi_set_clk: set the SPI_CLK.
  87. * The min clock is 23438Hz, and the max clock is defined
  88. * by max_clk or max_speed_hz(it is 54MHz for JZ4780, and
  89. * the test max clock is 30MHz).
  90. ************************************************************* */
  91. static int _spi_set_clk(struct jz_spi *spi_bus, uint32_t hz)
  92. {
  93. uint16_t cgv;
  94. uint32_t cpm_rate;
  95. cpm_rate = clk_get_rate(spi_bus->clk);
  96. if (hz >= 10000000)
  97. clk_set_rate(spi_bus->clk,2 * hz);
  98. else
  99. clk_set_rate(spi_bus->clk, 24000000);
  100. cpm_rate = clk_get_rate(spi_bus->clk);
  101. cgv = cpm_rate / (2 * hz);
  102. if (cgv > 0)
  103. cgv -= 1;
  104. spi_writel(spi_bus, SSI_GR, cgv);
  105. return 0;
  106. }
  107. static uint32_t _spi_get_clk(struct jz_spi *spi_bus)
  108. {
  109. uint16_t cgv;
  110. cgv = spi_readl(spi_bus, SSI_GR);
  111. return clk_get_rate(spi_bus->clk) / (2 * (cgv + 1));
  112. }
  113. static uint32_t _spi_do_write_fifo(struct jz_spi* spi_bus,uint32_t sendEntries)
  114. {
  115. uint32_t cnt = 0;
  116. if((spi_bus->tx_buf != RT_NULL) && (spi_bus->tx_func != RT_NULL))
  117. {
  118. while (cnt++ < sendEntries)
  119. {
  120. spi_bus->tx_func(spi_bus);
  121. spi_bus->sendCount += spi_bus->xfer_unit_size;
  122. }
  123. }
  124. else
  125. {
  126. while (cnt++ < sendEntries)
  127. {
  128. spi_send_data(spi_bus,0xFF);
  129. spi_bus->sendCount += spi_bus->xfer_unit_size;
  130. }
  131. }
  132. // PRINT("sendCount = %d\n",spi_bus->sendCount);
  133. return 0;
  134. }
  135. static uint32_t _spi_do_read_fifo(struct jz_spi* spi_bus)
  136. {
  137. uint32_t cnt = 0;
  138. uint32_t dummy;
  139. if((spi_bus->rx_buf != RT_NULL) && (spi_bus->rx_func != RT_NULL))
  140. {
  141. while(!spi_is_rxfifo_empty(spi_bus))
  142. {
  143. spi_bus->rx_func(spi_bus);
  144. spi_bus->recvCount += spi_bus->xfer_unit_size;
  145. cnt ++;
  146. }
  147. }
  148. else
  149. {
  150. while(!spi_is_rxfifo_empty(spi_bus))
  151. {
  152. dummy = spi_readl(spi_bus, SSI_DR);
  153. cnt ++;
  154. }
  155. }
  156. PRINT("recvCnt = %d\n",cnt);
  157. return cnt;
  158. }
  159. static uint32_t _spi_do_xfer(struct jz_spi* spi_bus)
  160. {
  161. uint32_t leaveEntries;
  162. uint32_t sendEntries;
  163. uint32_t trigger;
  164. uint8_t intFlag = 0, lastFlag = 0;
  165. leaveEntries = (spi_bus->totalCount - spi_bus->sendCount) / spi_bus->xfer_unit_size;
  166. if(spi_bus->is_first == 1)
  167. {
  168. /* CPU Mode should reset SSI triggers at first */
  169. spi_bus->tx_trigger = SSI_TX_FIFO_THRESHOLD * 8;
  170. spi_bus->rx_trigger = (SSI_RX_FIFO_THRESHOLD - SSI_SAFE_THRESHOLD) * 8;
  171. spi_set_tx_trigger(spi_bus, spi_bus->tx_trigger);
  172. spi_set_rx_trigger(spi_bus, spi_bus->rx_trigger);
  173. if(leaveEntries <= JZ_SSI_MAX_FIFO_ENTRIES)
  174. {
  175. sendEntries = leaveEntries;
  176. }
  177. else
  178. {
  179. sendEntries = JZ_SSI_MAX_FIFO_ENTRIES;
  180. intFlag = 1;
  181. }
  182. spi_start_transmit(spi_bus);
  183. spi_bus->is_first = 0;
  184. }
  185. else
  186. {
  187. trigger = JZ_SSI_MAX_FIFO_ENTRIES - spi_bus->tx_trigger;
  188. if (leaveEntries <= trigger)
  189. {
  190. sendEntries = leaveEntries;
  191. lastFlag = 1;
  192. }
  193. else
  194. {
  195. sendEntries = CPU_ONCE_BLOCK_ENTRIES;
  196. intFlag = 1;
  197. }
  198. }
  199. _spi_do_write_fifo(spi_bus,sendEntries);
  200. spi_enable_tx_error_intr(spi_bus);
  201. spi_enable_rx_error_intr(spi_bus);
  202. if(intFlag)
  203. {
  204. spi_enable_txfifo_half_empty_intr(spi_bus);
  205. spi_enable_rxfifo_half_full_intr(spi_bus);
  206. }
  207. else
  208. {
  209. spi_disable_txfifo_half_empty_intr(spi_bus);
  210. spi_disable_rxfifo_half_full_intr(spi_bus);
  211. }
  212. if(lastFlag)
  213. spi_enable_rxfifo_half_full_intr(spi_bus);
  214. return 0;
  215. }
  216. static void _spi_irq_handler(int vector, void *param)
  217. {
  218. struct jz_spi* spi_bus = (struct jz_spi *) param;
  219. uint32_t leftCount = spi_bus->totalCount - spi_bus->sendCount;
  220. uint32_t status;
  221. uint8_t flag = 0;
  222. PRINT("INT\n");
  223. if ( spi_get_underrun(spi_bus) && spi_get_tx_error_intr(spi_bus))
  224. {
  225. PRINT("UNDR\n");
  226. spi_disable_tx_error_intr(spi_bus);
  227. if(leftCount == 0)
  228. {
  229. _spi_do_read_fifo(spi_bus);
  230. spi_disable_tx_intr(spi_bus);
  231. spi_disable_rx_intr(spi_bus);
  232. rt_completion_done(&spi_bus->completion);
  233. }
  234. else
  235. {
  236. spi_clear_errors(spi_bus);
  237. spi_enable_tx_error_intr(spi_bus);
  238. }
  239. flag++;
  240. }
  241. if ( spi_get_overrun(spi_bus) && spi_get_rx_error_intr(spi_bus) )
  242. {
  243. PRINT("OVER\n");
  244. _spi_do_read_fifo(spi_bus);
  245. flag++;
  246. }
  247. if ( spi_get_rxfifo_half_full(spi_bus) && spi_get_rxfifo_half_full_intr(spi_bus))
  248. {
  249. PRINT("RFHF\n");
  250. _spi_do_read_fifo(spi_bus);
  251. flag++;
  252. }
  253. if ( spi_get_txfifo_half_empty(spi_bus) && spi_get_txfifo_half_empty_intr(spi_bus))
  254. {
  255. PRINT("THFE\n");
  256. _spi_do_xfer(spi_bus);
  257. flag++;
  258. }
  259. // if (!flag)
  260. // {
  261. // rt_completion_done(&spi_bus->completion);
  262. // }
  263. spi_clear_errors(spi_bus);
  264. }
  265. static rt_uint32_t jz_spi_xfer(struct rt_spi_device* device, struct rt_spi_message* message)
  266. {
  267. rt_base_t level;
  268. int i;
  269. struct jz_spi* spi_bus = (struct jz_spi *)device->bus;
  270. struct jz_spi_cs* _spi_cs = (struct jz_spi_cs*)device->parent.user_data;
  271. /* take CS */
  272. if (message->cs_take)
  273. {
  274. jz_spi_set_cs(_spi_cs,0);
  275. }
  276. spi_disable_tx_intr(spi_bus);
  277. spi_disable_rx_intr(spi_bus);
  278. spi_start_transmit(spi_bus);
  279. spi_flush_fifo(spi_bus);
  280. spi_enable_receive(spi_bus);
  281. spi_clear_errors(spi_bus);
  282. #ifdef SSI_DEGUG
  283. dump_spi_reg(hw);
  284. #endif
  285. spi_bus->is_first = 1;
  286. spi_bus->totalCount = message->length;
  287. spi_bus->sendCount = 0;
  288. spi_bus->recvCount = 0;
  289. spi_bus->rx_buf = (rt_uint8_t *)message->recv_buf;
  290. spi_bus->tx_buf = (rt_uint8_t *)message->send_buf;
  291. _spi_do_xfer(spi_bus);
  292. rt_completion_wait(&spi_bus->completion,RT_WAITING_FOREVER);
  293. spi_finish_transmit(spi_bus);
  294. spi_clear_errors(spi_bus);
  295. /* release CS */
  296. if (message->cs_release)
  297. {
  298. jz_spi_set_cs(_spi_cs,1);
  299. spi_finish_transmit(spi_bus);
  300. }
  301. return message->length;
  302. }
  303. static rt_err_t jz_spi_configure(struct rt_spi_device* device,
  304. struct rt_spi_configuration* configuration)
  305. {
  306. struct jz_spi * spi_bus = (struct jz_spi *)device->bus;
  307. /* Disable SSIE */
  308. spi_disable(spi_bus);
  309. _spi_set_clk(spi_bus,configuration->max_hz);
  310. configuration->max_hz = _spi_get_clk(spi_bus);
  311. PRINT("spi clk = %d\n",configuration->max_hz);
  312. if(configuration->data_width <= 8)
  313. {
  314. spi_set_frame_length(spi_bus, FIFO_W8);
  315. spi_bus->xfer_unit_size = SPI_8BITS;
  316. spi_bus->rx_func = jz_spi_rx_buf_u8;
  317. spi_bus->tx_func = jz_spi_tx_buf_u8;
  318. }
  319. else if(configuration->data_width <= 16)
  320. {
  321. spi_set_frame_length(spi_bus, FIFO_W16);
  322. spi_bus->xfer_unit_size = SPI_16BITS;
  323. spi_bus->rx_func = jz_spi_rx_buf_u16;
  324. spi_bus->tx_func = jz_spi_tx_buf_u16;
  325. }
  326. else if(configuration->data_width <= 32)
  327. {
  328. spi_set_frame_length(spi_bus, FIFO_W32);
  329. spi_bus->xfer_unit_size = SPI_32BITS;
  330. spi_bus->rx_func = jz_spi_rx_buf_u32;
  331. spi_bus->tx_func = jz_spi_tx_buf_u32;
  332. }
  333. else
  334. {
  335. return RT_EIO;
  336. }
  337. // spi_set_frame_length(spi_bus,spi_bus->xfer_unit_size);
  338. /* CPOL */
  339. if (configuration->mode & RT_SPI_CPHA)
  340. spi_set_clock_phase(spi_bus, 1);
  341. else
  342. spi_set_clock_phase(spi_bus, 0);
  343. /* CPHA */
  344. if (configuration->mode & RT_SPI_CPOL)
  345. spi_set_clock_polarity(spi_bus, 1);
  346. else
  347. spi_set_clock_polarity(spi_bus, 0);
  348. /* MSB or LSB */
  349. if (configuration->mode & RT_SPI_MSB)
  350. {
  351. spi_set_tx_msb(spi_bus);
  352. spi_set_rx_msb(spi_bus);
  353. }
  354. else
  355. {
  356. spi_set_tx_lsb(spi_bus);
  357. spi_set_rx_lsb(spi_bus);
  358. }
  359. /* Enable SSIE */
  360. spi_enable(spi_bus);
  361. return RT_EOK;
  362. };
  363. int rt_hw_spi_master_init(void)
  364. {
  365. PRINT("init spi bus spi0\n");
  366. #ifdef RT_USING_SPI0
  367. # ifdef RT_SPI0_USE_PA
  368. /* GPIO Initialize (SSI FUNC2) */
  369. // gpio_set_func(GPIO_PORT_A,GPIO_Pin_25,GPIO_FUNC_2); //CE0
  370. gpio_set_func(GPIO_PORT_A,GPIO_Pin_26,GPIO_FUNC_2); //CLK
  371. // gpio_set_func(GPIO_PORT_A,GPIO_Pin_27,GPIO_FUNC_2); //CE0
  372. gpio_set_func(GPIO_PORT_A,GPIO_Pin_28,GPIO_FUNC_2); //DR
  373. gpio_set_func(GPIO_PORT_A,GPIO_Pin_29,GPIO_FUNC_2); //DT
  374. /* Release HOLD WP */
  375. gpio_set_func(GPIO_PORT_A, GPIO_Pin_30, GPIO_OUTPUT1); //CE1->WP
  376. gpio_set_func(GPIO_PORT_A, GPIO_Pin_31, GPIO_OUTPUT1); //GPC->HOLD
  377. # else
  378. /* GPIO Initialize (SSI FUNC2) */
  379. // gpio_set_func(GPIO_PORT_D,GPIO_Pin_1,GPIO_FUNC_0); //CE0
  380. gpio_set_func(GPIO_PORT_D,GPIO_Pin_0,GPIO_FUNC_0); //CLK
  381. gpio_set_func(GPIO_PORT_D,GPIO_Pin_3,GPIO_FUNC_0); //DR
  382. gpio_set_func(GPIO_PORT_D,GPIO_Pin_2,GPIO_FUNC_0); //DT
  383. # endif
  384. #endif
  385. /* Init config param */
  386. jz_spi0.base = SSI_BASE;
  387. jz_spi0.clk = clk_get("cgu_ssi");
  388. clk_enable(jz_spi0.clk);
  389. jz_spi0.clk_gate = clk_get("ssi0");
  390. clk_enable(jz_spi0.clk_gate);
  391. rt_completion_init(&jz_spi0.completion);
  392. /* disable the SSI controller */
  393. spi_disable(&jz_spi0);
  394. /* set default half_intr trigger */
  395. jz_spi0.tx_trigger = SSI_TX_FIFO_THRESHOLD * 8;
  396. jz_spi0.rx_trigger = SSI_RX_FIFO_THRESHOLD * 8;
  397. spi_set_tx_trigger(&jz_spi0, jz_spi0.tx_trigger);
  398. spi_set_rx_trigger(&jz_spi0, jz_spi0.rx_trigger);
  399. /* First,mask the interrupt, while verify the status ? */
  400. spi_disable_tx_intr(&jz_spi0);
  401. spi_disable_rx_intr(&jz_spi0);
  402. spi_disable_receive(&jz_spi0);
  403. spi_set_clock_phase(&jz_spi0, 0);
  404. spi_set_clock_polarity(&jz_spi0, 0);
  405. spi_set_tx_msb(&jz_spi0);
  406. spi_set_rx_msb(&jz_spi0);
  407. spi_set_format(&jz_spi0);
  408. spi_set_frame_length(&jz_spi0, 8);
  409. spi_disable_loopback(&jz_spi0);
  410. spi_flush_fifo(&jz_spi0);
  411. spi_underrun_auto_clear(&jz_spi0);
  412. spi_clear_errors(&jz_spi0);
  413. spi_select_ce0(&jz_spi0);
  414. /* enable the SSI controller */
  415. spi_enable(&jz_spi0);
  416. rt_spi_bus_register(&jz_spi0.parent,"spi0", &jz_spi_ops);
  417. PRINT("init spi bus spi0 done\n");
  418. rt_hw_interrupt_install(IRQ_SSI0,_spi_irq_handler,&jz_spi0,"SSI0");
  419. rt_hw_interrupt_umask(IRQ_SSI0);
  420. return RT_EOK;
  421. }
  422. INIT_BOARD_EXPORT(rt_hw_spi_master_init);