dma_config.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-01-05 zylx first version
  9. * 2019-01-08 SummerGift clean up the code
  10. */
  11. #ifndef __DMA_CONFIG_H__
  12. #define __DMA_CONFIG_H__
  13. #include <rtthread.h>
  14. #ifdef __cplusplus
  15. extern "C" {
  16. #endif
  17. /* DMA1 channel1 */
  18. /* DMA1 channel2 */
  19. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_INSTANCE)
  20. #define SPI1_DMA_RX_IRQHandler DMA1_Channel2_IRQHandler
  21. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  22. #define SPI1_RX_DMA_INSTANCE DMA1_Channel2
  23. #define SPI1_RX_DMA_REQUEST DMA_REQUEST_1
  24. #define SPI1_RX_DMA_IRQ DMA1_Channel2_IRQn
  25. #endif
  26. /* DMA1 channel3 */
  27. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_INSTANCE)
  28. #define SPI1_DMA_TX_IRQHandler DMA1_Channel3_IRQHandler
  29. #define SPI1_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  30. #define SPI1_TX_DMA_INSTANCE DMA1_Channel3
  31. #define SPI1_TX_DMA_REQUEST DMA_REQUEST_1
  32. #define SPI1_TX_DMA_IRQ DMA1_Channel3_IRQn
  33. #endif
  34. /* DMA1 channel4 */
  35. #if defined(BSP_UART1_TX_USING_DMA) && !defined(UART1_TX_DMA_INSTANCE)
  36. #define UART1_DMA_TX_IRQHandler DMA1_Channel4_IRQHandler
  37. #define UART1_TX_DMA_RCC RCC_AHB1ENR_DMA1EN
  38. #define UART1_TX_DMA_INSTANCE DMA1_Channel4
  39. #define UART1_TX_DMA_REQUEST DMA_REQUEST_2
  40. #define UART1_TX_DMA_IRQ DMA1_Channel4_IRQn
  41. #endif
  42. /* DMA1 channel5 */
  43. #if defined(BSP_UART1_RX_USING_DMA) && !defined(UART1_RX_DMA_INSTANCE)
  44. #define UART1_DMA_RX_IRQHandler DMA1_Channel5_IRQHandler
  45. #define UART1_RX_DMA_RCC RCC_AHB1ENR_DMA1EN
  46. #define UART1_RX_DMA_INSTANCE DMA1_Channel5
  47. #define UART1_RX_DMA_REQUEST DMA_REQUEST_2
  48. #define UART1_RX_DMA_IRQ DMA1_Channel5_IRQn
  49. #elif defined(BSP_QSPI_USING_DMA) && !defined(QSPI_DMA_INSTANCE)
  50. #define QSPI_DMA_IRQHandler DMA1_Channel5_IRQHandler
  51. #define QSPI_DMA_RCC RCC_AHB1ENR_DMA1EN
  52. #define QSPI_DMA_INSTANCE DMA1_Channel5
  53. #define QSPI_DMA_REQUEST DMA_REQUEST_5
  54. #define QSPI_DMA_IRQ DMA1_Channel5_IRQn
  55. #endif
  56. /* DMA1 channel6 */
  57. /* DMA1 channel7 */
  58. /* DMA2 channel1 */
  59. #if defined(BSP_UART5_TX_USING_DMA) && !defined(UART5_TX_DMA_INSTANCE)
  60. #define UART5_DMA_TX_IRQHandler DMA2_Channel1_IRQHandler
  61. #define UART5_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  62. #define UART5_TX_DMA_INSTANCE DMA2_Channel1
  63. #define UART5_TX_DMA_REQUEST DMA_REQUEST_2
  64. #define UART5_TX_DMA_IRQ DMA2_Channel1_IRQn
  65. #endif
  66. /* DMA2 channel2 */
  67. #if defined(BSP_UART5_RX_USING_DMA) && !defined(UART5_RX_DMA_INSTANCE)
  68. #define UART5_DMA_RX_IRQHandler DMA2_Channel2_IRQHandler
  69. #define UART5_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  70. #define UART5_RX_DMA_INSTANCE DMA2_Channel2
  71. #define UART5_RX_DMA_REQUEST DMA_REQUEST_2
  72. #define UART5_RX_DMA_IRQ DMA2_Channel2_IRQn
  73. #endif
  74. /* DMA2 channel3 */
  75. #if defined(BSP_SPI1_RX_USING_DMA) && !defined(SPI1_RX_DMA_INSTANCE)
  76. #define SPI1_DMA_RX_IRQHandler DMA2_Channel3_IRQHandler
  77. #define SPI1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  78. #define SPI1_RX_DMA_INSTANCE DMA2_Channel3
  79. #define SPI1_RX_DMA_REQUEST DMA_REQUEST_4
  80. #define SPI1_RX_DMA_IRQ DMA2_Channel3_IRQn
  81. #endif
  82. /* DMA2 channel4 */
  83. #if defined(BSP_SPI1_TX_USING_DMA) && !defined(SPI1_TX_DMA_INSTANCE)
  84. #define SPI1_DMA_TX_IRQHandler DMA2_Channel4_IRQHandler
  85. #define SPI1_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  86. #define SPI1_TX_DMA_INSTANCE DMA2_Channel4
  87. #define SPI1_TX_DMA_REQUEST DMA_REQUEST_4
  88. #define SPI1_TX_DMA_IRQ DMA2_Channel4_IRQn
  89. #endif
  90. /* DMA2 channel5 */
  91. /* DMA2 channel6 */
  92. #if defined(BSP_UART1_TX_USING_DMA) && !defined(UART1_TX_DMA_INSTANCE)
  93. #define UART1_DMA_TX_IRQHandler DMA2_Channel6_IRQHandler
  94. #define UART1_TX_DMA_RCC RCC_AHB1ENR_DMA2EN
  95. #define UART1_TX_DMA_INSTANCE DMA2_Channel6
  96. #define UART1_TX_DMA_REQUEST DMA_REQUEST_2
  97. #define UART1_TX_DMA_IRQ DMA2_Channel6_IRQn
  98. #endif
  99. /* DMA2 channel7 */
  100. #if defined(BSP_UART1_RX_USING_DMA) && !defined(UART1_RX_DMA_INSTANCE)
  101. #define UART1_DMA_RX_IRQHandler DMA2_Channel7_IRQHandler
  102. #define UART1_RX_DMA_RCC RCC_AHB1ENR_DMA2EN
  103. #define UART1_RX_DMA_INSTANCE DMA2_Channel7
  104. #define UART1_RX_DMA_REQUEST DMA_REQUEST_2
  105. #define UART1_RX_DMA_IRQ DMA2_Channel7_IRQn
  106. #elif defined(BSP_QSPI_USING_DMA) && !defined(QSPI_DMA_INSTANCE)
  107. #define QSPI_DMA_IRQHandler DMA2_Channel7_IRQHandler
  108. #define QSPI_DMA_RCC RCC_AHB1ENR_DMA2EN
  109. #define QSPI_DMA_INSTANCE DMA2_Channel7
  110. #define QSPI_DMA_REQUEST DMA_REQUEST_3
  111. #define QSPI_DMA_IRQ DMA2_Channel7_IRQn
  112. #endif
  113. #ifdef __cplusplus
  114. }
  115. #endif
  116. #endif /* __DMA_CONFIG_H__ */