usart.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-01-05 Bernard the first version
  9. * 2010-03-29 Bernard remove interrupt Tx and DMA Rx mode
  10. * 2012-02-08 aozima update for F4.
  11. * 2012-07-28 aozima update for ART board.
  12. * 2016-05-28 armink add DMA Rx mode
  13. */
  14. #include "stm32f4xx.h"
  15. #include "usart.h"
  16. #include "board.h"
  17. #include <rtdevice.h>
  18. /* UART GPIO define. */
  19. #define UART1_GPIO_TX GPIO_Pin_6
  20. #define UART1_TX_PIN_SOURCE GPIO_PinSource6
  21. #define UART1_GPIO_RX GPIO_Pin_7
  22. #define UART1_RX_PIN_SOURCE GPIO_PinSource7
  23. #define UART1_GPIO GPIOB
  24. #define UART1_GPIO_RCC RCC_AHB1Periph_GPIOB
  25. #define RCC_APBPeriph_UART1 RCC_APB2Periph_USART1
  26. #define UART2_GPIO_TX GPIO_Pin_2
  27. #define UART2_TX_PIN_SOURCE GPIO_PinSource2
  28. #define UART2_GPIO_RX GPIO_Pin_3
  29. #define UART2_RX_PIN_SOURCE GPIO_PinSource3
  30. #define UART2_GPIO GPIOA
  31. #define UART2_GPIO_RCC RCC_AHB1Periph_GPIOA
  32. #define RCC_APBPeriph_UART2 RCC_APB1Periph_USART2
  33. #define UART3_GPIO_TX GPIO_Pin_8
  34. #define UART3_TX_PIN_SOURCE GPIO_PinSource8
  35. #define UART3_GPIO_RX GPIO_Pin_9
  36. #define UART3_RX_PIN_SOURCE GPIO_PinSource9
  37. #define UART3_GPIO GPIOD
  38. #define UART3_GPIO_RCC RCC_AHB1Periph_GPIOD
  39. #define RCC_APBPeriph_UART3 RCC_APB1Periph_USART3
  40. #define UART4_GPIO_TX GPIO_Pin_10
  41. #define UART4_TX_PIN_SOURCE GPIO_PinSource10
  42. #define UART4_GPIO_RX GPIO_Pin_11
  43. #define UART4_RX_PIN_SOURCE GPIO_PinSource11
  44. #define UART4_GPIO GPIOC
  45. #define UART4_GPIO_RCC RCC_AHB1Periph_GPIOC
  46. #define RCC_APBPeriph_UART4 RCC_APB1Periph_UART4
  47. #define UART5_GPIO_TX GPIO_Pin_12
  48. #define UART5_TX_PIN_SOURCE GPIO_PinSource12
  49. #define UART5_GPIO_RX GPIO_Pin_2
  50. #define UART5_RX_PIN_SOURCE GPIO_PinSource2
  51. #define UART5_TX GPIOC
  52. #define UART5_RX GPIOD
  53. #define UART5_GPIO_RCC_TX RCC_AHB1Periph_GPIOC
  54. #define UART5_GPIO_RCC_RX RCC_AHB1Periph_GPIOD
  55. #define RCC_APBPeriph_UART5 RCC_APB1Periph_UART5
  56. /* STM32 uart driver */
  57. struct stm32_uart
  58. {
  59. USART_TypeDef *uart_device;
  60. IRQn_Type irq;
  61. #ifdef RT_SERIAL_USING_DMA
  62. struct stm32_uart_dma
  63. {
  64. /* dma stream */
  65. DMA_Stream_TypeDef *rx_stream;
  66. /* dma channel */
  67. uint32_t rx_ch;
  68. /* dma flag */
  69. uint32_t rx_flag;
  70. /* dma irq channel */
  71. uint8_t rx_irq_ch;
  72. /* setting receive len */
  73. rt_size_t setting_recv_len;
  74. /* last receive index */
  75. rt_size_t last_recv_index;
  76. } dma;
  77. #endif /* RT_SERIAL_USING_DMA */
  78. };
  79. #ifdef RT_SERIAL_USING_DMA
  80. static void DMA_Configuration(struct rt_serial_device *serial);
  81. #endif /* RT_SERIAL_USING_DMA */
  82. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  83. {
  84. struct stm32_uart* uart;
  85. USART_InitTypeDef USART_InitStructure;
  86. RT_ASSERT(serial != RT_NULL);
  87. RT_ASSERT(cfg != RT_NULL);
  88. uart = (struct stm32_uart *)serial->parent.user_data;
  89. USART_InitStructure.USART_BaudRate = cfg->baud_rate;
  90. if (cfg->data_bits == DATA_BITS_8){
  91. USART_InitStructure.USART_WordLength = USART_WordLength_8b;
  92. } else if (cfg->data_bits == DATA_BITS_9) {
  93. USART_InitStructure.USART_WordLength = USART_WordLength_9b;
  94. }
  95. if (cfg->stop_bits == STOP_BITS_1){
  96. USART_InitStructure.USART_StopBits = USART_StopBits_1;
  97. } else if (cfg->stop_bits == STOP_BITS_2){
  98. USART_InitStructure.USART_StopBits = USART_StopBits_2;
  99. }
  100. if (cfg->parity == PARITY_NONE){
  101. USART_InitStructure.USART_Parity = USART_Parity_No;
  102. } else if (cfg->parity == PARITY_ODD) {
  103. USART_InitStructure.USART_Parity = USART_Parity_Odd;
  104. } else if (cfg->parity == PARITY_EVEN) {
  105. USART_InitStructure.USART_Parity = USART_Parity_Even;
  106. }
  107. USART_InitStructure.USART_HardwareFlowControl = USART_HardwareFlowControl_None;
  108. USART_InitStructure.USART_Mode = USART_Mode_Rx | USART_Mode_Tx;
  109. USART_Init(uart->uart_device, &USART_InitStructure);
  110. /* Enable USART */
  111. USART_Cmd(uart->uart_device, ENABLE);
  112. return RT_EOK;
  113. }
  114. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  115. {
  116. struct stm32_uart* uart;
  117. RT_ASSERT(serial != RT_NULL);
  118. uart = (struct stm32_uart *)serial->parent.user_data;
  119. switch (cmd)
  120. {
  121. case RT_DEVICE_CTRL_CLR_INT:
  122. /* disable rx irq */
  123. UART_DISABLE_IRQ(uart->irq);
  124. /* disable interrupt */
  125. USART_ITConfig(uart->uart_device, USART_IT_RXNE, DISABLE);
  126. break;
  127. case RT_DEVICE_CTRL_SET_INT:
  128. /* enable rx irq */
  129. UART_ENABLE_IRQ(uart->irq);
  130. /* enable interrupt */
  131. USART_ITConfig(uart->uart_device, USART_IT_RXNE, ENABLE);
  132. break;
  133. #ifdef RT_SERIAL_USING_DMA
  134. /* USART config */
  135. case RT_DEVICE_CTRL_CONFIG :
  136. if ((rt_uint32_t)(arg) == RT_DEVICE_FLAG_DMA_RX) {
  137. DMA_Configuration(serial);
  138. }
  139. #endif /* RT_SERIAL_USING_DMA */
  140. }
  141. return RT_EOK;
  142. }
  143. static int stm32_putc(struct rt_serial_device *serial, char c)
  144. {
  145. struct stm32_uart *uart;
  146. RT_ASSERT(serial != RT_NULL);
  147. uart = (struct stm32_uart *)serial->parent.user_data;
  148. USART_ClearFlag(uart->uart_device,USART_FLAG_TC);
  149. uart->uart_device->DR = c;
  150. while (!(uart->uart_device->SR & USART_FLAG_TC));
  151. return 1;
  152. }
  153. static int stm32_getc(struct rt_serial_device *serial)
  154. {
  155. int ch;
  156. struct stm32_uart *uart;
  157. RT_ASSERT(serial != RT_NULL);
  158. uart = (struct stm32_uart *)serial->parent.user_data;
  159. ch = -1;
  160. if (uart->uart_device->SR & USART_FLAG_RXNE)
  161. {
  162. ch = uart->uart_device->DR & 0xff;
  163. }
  164. return ch;
  165. }
  166. #ifdef RT_SERIAL_USING_DMA
  167. /**
  168. * DMA initialize by DMA_InitStruct structure
  169. *
  170. * @param serial serial device
  171. * @param setting_recv_len setting receive length
  172. * @param mem_base_addr memory 0 base address for DMA stream
  173. */
  174. static void dma_uart_config(struct rt_serial_device *serial, uint32_t setting_recv_len,
  175. void *mem_base_addr)
  176. {
  177. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  178. DMA_InitTypeDef DMA_InitStructure;
  179. /* rx dma config */
  180. uart->dma.setting_recv_len = setting_recv_len;
  181. DMA_DeInit(uart->dma.rx_stream);
  182. while (DMA_GetCmdStatus(uart->dma.rx_stream) != DISABLE);
  183. DMA_InitStructure.DMA_Channel = uart->dma.rx_ch;
  184. DMA_InitStructure.DMA_PeripheralBaseAddr = (uint32_t) &(uart->uart_device->DR);
  185. DMA_InitStructure.DMA_Memory0BaseAddr = (uint32_t)mem_base_addr;
  186. DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralToMemory;
  187. DMA_InitStructure.DMA_BufferSize = uart->dma.setting_recv_len;
  188. DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
  189. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
  190. DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
  191. DMA_InitStructure.DMA_MemoryDataSize = DMA_PeripheralDataSize_Byte;
  192. DMA_InitStructure.DMA_Mode = DMA_Mode_Circular;
  193. DMA_InitStructure.DMA_Priority = DMA_Priority_High;
  194. DMA_InitStructure.DMA_FIFOMode = DMA_FIFOMode_Disable;
  195. DMA_InitStructure.DMA_FIFOThreshold = DMA_FIFOThreshold_Full;
  196. DMA_InitStructure.DMA_MemoryBurst = DMA_MemoryBurst_Single;
  197. DMA_InitStructure.DMA_PeripheralBurst = DMA_PeripheralBurst_Single;
  198. DMA_Init(uart->dma.rx_stream, &DMA_InitStructure);
  199. }
  200. /**
  201. * Serial port receive idle process. This need add to uart idle ISR.
  202. *
  203. * @param serial serial device
  204. */
  205. static void dma_uart_rx_idle_isr(struct rt_serial_device *serial) {
  206. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  207. rt_size_t recv_total_index, recv_len;
  208. rt_base_t level;
  209. /* disable interrupt */
  210. level = rt_hw_interrupt_disable();
  211. recv_total_index = uart->dma.setting_recv_len - DMA_GetCurrDataCounter(uart->dma.rx_stream);
  212. recv_len = recv_total_index - uart->dma.last_recv_index;
  213. uart->dma.last_recv_index = recv_total_index;
  214. /* enable interrupt */
  215. rt_hw_interrupt_enable(level);
  216. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  217. /* read a data for clear receive idle interrupt flag */
  218. USART_ReceiveData(uart->uart_device);
  219. }
  220. /**
  221. * DMA receive done process. This need add to DMA receive done ISR.
  222. *
  223. * @param serial serial device
  224. */
  225. static void dma_rx_done_isr(struct rt_serial_device *serial)
  226. {
  227. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  228. rt_size_t recv_len;
  229. rt_base_t level;
  230. if (DMA_GetFlagStatus(uart->dma.rx_stream, uart->dma.rx_flag) != RESET)
  231. {
  232. /* disable interrupt */
  233. level = rt_hw_interrupt_disable();
  234. recv_len = uart->dma.setting_recv_len - uart->dma.last_recv_index;
  235. /* reset last recv index */
  236. uart->dma.last_recv_index = 0;
  237. /* enable interrupt */
  238. rt_hw_interrupt_enable(level);
  239. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  240. /* start receive data */
  241. DMA_ClearFlag(uart->dma.rx_stream, uart->dma.rx_flag);
  242. }
  243. }
  244. #endif /* RT_SERIAL_USING_DMA */
  245. /**
  246. * Uart common interrupt process. This need add to uart ISR.
  247. *
  248. * @param serial serial device
  249. */
  250. static void uart_isr(struct rt_serial_device *serial)
  251. {
  252. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  253. RT_ASSERT(uart != RT_NULL);
  254. if(USART_GetITStatus(uart->uart_device, USART_IT_RXNE) != RESET)
  255. {
  256. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  257. /* clear interrupt */
  258. USART_ClearITPendingBit(uart->uart_device, USART_IT_RXNE);
  259. }
  260. #ifdef RT_SERIAL_USING_DMA
  261. if(USART_GetITStatus(uart->uart_device, USART_IT_IDLE) != RESET)
  262. {
  263. dma_uart_rx_idle_isr(serial);
  264. }
  265. #endif /* RT_SERIAL_USING_DMA */
  266. if (USART_GetITStatus(uart->uart_device, USART_IT_TC) != RESET)
  267. {
  268. /* clear interrupt */
  269. USART_ClearITPendingBit(uart->uart_device, USART_IT_TC);
  270. }
  271. if (USART_GetFlagStatus(uart->uart_device, USART_FLAG_ORE) == SET)
  272. {
  273. USART_ReceiveData(uart->uart_device);
  274. }
  275. }
  276. static const struct rt_uart_ops stm32_uart_ops =
  277. {
  278. stm32_configure,
  279. stm32_control,
  280. stm32_putc,
  281. stm32_getc,
  282. };
  283. #if defined(RT_USING_UART1)
  284. /* UART1 device driver structure */
  285. struct stm32_uart uart1 =
  286. {
  287. USART1,
  288. USART1_IRQn,
  289. #ifdef RT_SERIAL_USING_DMA
  290. {
  291. DMA2_Stream5,
  292. DMA_Channel_4,
  293. DMA_FLAG_TCIF5,
  294. DMA2_Stream5_IRQn,
  295. 0,
  296. },
  297. #endif /* RT_SERIAL_USING_DMA */
  298. };
  299. struct rt_serial_device serial1;
  300. void USART1_IRQHandler(void)
  301. {
  302. /* enter interrupt */
  303. rt_interrupt_enter();
  304. uart_isr(&serial1);
  305. /* leave interrupt */
  306. rt_interrupt_leave();
  307. }
  308. #ifdef RT_SERIAL_USING_DMA
  309. void DMA2_Stream5_IRQHandler(void) {
  310. /* enter interrupt */
  311. rt_interrupt_enter();
  312. dma_rx_done_isr(&serial1);
  313. /* leave interrupt */
  314. rt_interrupt_leave();
  315. }
  316. #endif /* RT_SERIAL_USING_DMA */
  317. #endif /* RT_USING_UART1 */
  318. #if defined(RT_USING_UART2)
  319. /* UART2 device driver structure */
  320. struct stm32_uart uart2 =
  321. {
  322. USART2,
  323. USART2_IRQn,
  324. #ifdef RT_SERIAL_USING_DMA
  325. {
  326. DMA1_Stream5,
  327. DMA_Channel_4,
  328. DMA_FLAG_TCIF5,
  329. DMA1_Stream5_IRQn,
  330. 0,
  331. 0,
  332. },
  333. #endif /* RT_SERIAL_USING_DMA */
  334. };
  335. struct rt_serial_device serial2;
  336. void USART2_IRQHandler(void)
  337. {
  338. /* enter interrupt */
  339. rt_interrupt_enter();
  340. uart_isr(&serial2);
  341. /* leave interrupt */
  342. rt_interrupt_leave();
  343. }
  344. #ifdef RT_SERIAL_USING_DMA
  345. void DMA1_Stream5_IRQHandler(void) {
  346. /* enter interrupt */
  347. rt_interrupt_enter();
  348. dma_rx_done_isr(&serial2);
  349. /* leave interrupt */
  350. rt_interrupt_leave();
  351. }
  352. #endif /* RT_SERIAL_USING_DMA */
  353. #endif /* RT_USING_UART2 */
  354. #if defined(RT_USING_UART3)
  355. /* UART3 device driver structure */
  356. struct stm32_uart uart3 =
  357. {
  358. USART3,
  359. USART3_IRQn,
  360. #ifdef RT_SERIAL_USING_DMA
  361. {
  362. DMA1_Stream1,
  363. DMA_Channel_4,
  364. DMA_FLAG_TCIF1,
  365. DMA1_Stream1_IRQn,
  366. 0,
  367. 0,
  368. },
  369. #endif /* RT_SERIAL_USING_DMA */
  370. };
  371. struct rt_serial_device serial3;
  372. void USART3_IRQHandler(void)
  373. {
  374. /* enter interrupt */
  375. rt_interrupt_enter();
  376. uart_isr(&serial3);
  377. /* leave interrupt */
  378. rt_interrupt_leave();
  379. }
  380. #ifdef RT_SERIAL_USING_DMA
  381. void DMA1_Stream1_IRQHandler(void) {
  382. /* enter interrupt */
  383. rt_interrupt_enter();
  384. dma_rx_done_isr(&serial3);
  385. /* leave interrupt */
  386. rt_interrupt_leave();
  387. }
  388. #endif /* RT_SERIAL_USING_DMA */
  389. #endif /* RT_USING_UART3 */
  390. #if defined(RT_USING_UART4)
  391. /* UART4 device driver structure */
  392. struct stm32_uart uart4 =
  393. {
  394. UART4,
  395. UART4_IRQn,
  396. #ifdef RT_SERIAL_USING_DMA
  397. {
  398. DMA1_Stream2,
  399. DMA_Channel_4,
  400. DMA_FLAG_TCIF2,
  401. DMA1_Stream2_IRQn,
  402. 0,
  403. 0,
  404. },
  405. #endif /* RT_SERIAL_USING_DMA */
  406. };
  407. struct rt_serial_device serial4;
  408. void UART4_IRQHandler(void)
  409. {
  410. /* enter interrupt */
  411. rt_interrupt_enter();
  412. uart_isr(&serial4);
  413. /* leave interrupt */
  414. rt_interrupt_leave();
  415. }
  416. #ifdef RT_SERIAL_USING_DMA
  417. void DMA1_Stream2_IRQHandler(void) {
  418. /* enter interrupt */
  419. rt_interrupt_enter();
  420. dma_rx_done_isr(&serial4);
  421. /* leave interrupt */
  422. rt_interrupt_leave();
  423. }
  424. #endif /* RT_SERIAL_USING_DMA */
  425. #endif /* RT_USING_UART4 */
  426. #if defined(RT_USING_UART5)
  427. /* UART5 device driver structure */
  428. struct stm32_uart uart5 =
  429. {
  430. UART5,
  431. UART5_IRQn,
  432. #ifdef RT_SERIAL_USING_DMA
  433. {
  434. DMA1_Stream0,
  435. DMA_Channel_4,
  436. DMA_FLAG_TCIF0,
  437. DMA1_Stream0_IRQn,
  438. 0,
  439. 0,
  440. },
  441. #endif /* RT_SERIAL_USING_DMA */
  442. };
  443. struct rt_serial_device serial5;
  444. void UART5_IRQHandler(void)
  445. {
  446. /* enter interrupt */
  447. rt_interrupt_enter();
  448. uart_isr(&serial5);
  449. /* leave interrupt */
  450. rt_interrupt_leave();
  451. }
  452. #ifdef RT_SERIAL_USING_DMA
  453. void DMA1_Stream0_IRQHandler(void) {
  454. /* enter interrupt */
  455. rt_interrupt_enter();
  456. dma_rx_done_isr(&serial5);
  457. /* leave interrupt */
  458. rt_interrupt_leave();
  459. }
  460. #endif /* RT_SERIAL_USING_DMA */
  461. #endif /* RT_USING_UART5 */
  462. static void RCC_Configuration(void)
  463. {
  464. #ifdef RT_USING_UART1
  465. /* Enable UART1 GPIO clocks */
  466. RCC_AHB1PeriphClockCmd(UART1_GPIO_RCC, ENABLE);
  467. /* Enable UART1 clock */
  468. RCC_APB2PeriphClockCmd(RCC_APBPeriph_UART1, ENABLE);
  469. #endif /* RT_USING_UART1 */
  470. #ifdef RT_USING_UART2
  471. /* Enable UART2 GPIO clocks */
  472. RCC_AHB1PeriphClockCmd(UART2_GPIO_RCC, ENABLE);
  473. /* Enable UART2 clock */
  474. RCC_APB1PeriphClockCmd(RCC_APBPeriph_UART2, ENABLE);
  475. #endif /* RT_USING_UART1 */
  476. #ifdef RT_USING_UART3
  477. /* Enable UART3 GPIO clocks */
  478. RCC_AHB1PeriphClockCmd(UART3_GPIO_RCC, ENABLE);
  479. /* Enable UART3 clock */
  480. RCC_APB1PeriphClockCmd(RCC_APBPeriph_UART3, ENABLE);
  481. #endif /* RT_USING_UART3 */
  482. #ifdef RT_USING_UART4
  483. /* Enable UART4 GPIO clocks */
  484. RCC_AHB1PeriphClockCmd(UART4_GPIO_RCC, ENABLE);
  485. /* Enable UART4 clock */
  486. RCC_APB1PeriphClockCmd(RCC_APBPeriph_UART4, ENABLE);
  487. #endif /* RT_USING_UART4 */
  488. #ifdef RT_USING_UART5
  489. /* Enable UART5 GPIO clocks */
  490. RCC_AHB1PeriphClockCmd(UART5_GPIO_RCC_TX | UART5_GPIO_RCC_RX, ENABLE);
  491. /* Enable UART5 clock */
  492. RCC_APB1PeriphClockCmd(RCC_APBPeriph_UART5, ENABLE);
  493. #endif /* RT_USING_UART5 */
  494. }
  495. static void GPIO_Configuration(void)
  496. {
  497. GPIO_InitTypeDef GPIO_InitStructure;
  498. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF;
  499. GPIO_InitStructure.GPIO_OType = GPIO_OType_PP;
  500. GPIO_InitStructure.GPIO_PuPd = GPIO_PuPd_UP;
  501. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_2MHz;
  502. #ifdef RT_USING_UART1
  503. /* Configure USART1 Rx/tx PIN */
  504. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_RX | UART1_GPIO_TX;
  505. /* Connect alternate function */
  506. GPIO_PinAFConfig(UART1_GPIO, UART1_TX_PIN_SOURCE, GPIO_AF_USART1);
  507. GPIO_PinAFConfig(UART1_GPIO, UART1_RX_PIN_SOURCE, GPIO_AF_USART1);
  508. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  509. #endif /* RT_USING_UART1 */
  510. #ifdef RT_USING_UART2
  511. /* Configure USART2 Rx/tx PIN */
  512. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_RX | UART2_GPIO_TX;
  513. /* Connect alternate function */
  514. GPIO_PinAFConfig(UART2_GPIO, UART2_TX_PIN_SOURCE, GPIO_AF_USART2);
  515. GPIO_PinAFConfig(UART2_GPIO, UART2_RX_PIN_SOURCE, GPIO_AF_USART2);
  516. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  517. #endif /* RT_USING_UART2 */
  518. #ifdef RT_USING_UART3
  519. /* Configure USART3 Rx/tx PIN */
  520. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_TX | UART3_GPIO_RX;
  521. /* Connect alternate function */
  522. GPIO_PinAFConfig(UART3_GPIO, UART3_TX_PIN_SOURCE, GPIO_AF_USART3);
  523. GPIO_PinAFConfig(UART3_GPIO, UART3_RX_PIN_SOURCE, GPIO_AF_USART3);
  524. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  525. #endif /* RT_USING_UART3 */
  526. #ifdef RT_USING_UART4
  527. /* Configure USART4 Rx/tx PIN */
  528. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_TX | UART4_GPIO_RX;
  529. /* Connect alternate function */
  530. GPIO_PinAFConfig(UART4_GPIO, UART4_TX_PIN_SOURCE, GPIO_AF_UART4);
  531. GPIO_PinAFConfig(UART4_GPIO, UART4_RX_PIN_SOURCE, GPIO_AF_UART4);
  532. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  533. #endif /* RT_USING_UART4 */
  534. #ifdef RT_USING_UART5
  535. /* Configure USART5 Rx/tx PIN */
  536. GPIO_InitStructure.GPIO_Pin = UART5_GPIO_TX;
  537. /* Connect alternate function */
  538. GPIO_PinAFConfig(UART5_TX, UART5_TX_PIN_SOURCE, GPIO_AF_UART5);
  539. GPIO_Init(UART5_TX, &GPIO_InitStructure);
  540. GPIO_InitStructure.GPIO_Pin = UART5_GPIO_RX;
  541. GPIO_PinAFConfig(UART5_RX, UART5_RX_PIN_SOURCE, GPIO_AF_UART5);
  542. GPIO_Init(UART5_RX, &GPIO_InitStructure);
  543. #endif /* RT_USING_UART5 */
  544. }
  545. static void NVIC_Configuration(struct stm32_uart *uart)
  546. {
  547. NVIC_InitTypeDef NVIC_InitStructure;
  548. /* Enable the USART1 Interrupt */
  549. NVIC_InitStructure.NVIC_IRQChannel = uart->irq;
  550. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  551. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 1;
  552. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  553. NVIC_Init(&NVIC_InitStructure);
  554. }
  555. #ifdef RT_SERIAL_USING_DMA
  556. static void DMA_Configuration(struct rt_serial_device *serial) {
  557. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  558. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  559. NVIC_InitTypeDef NVIC_InitStructure;
  560. /* enable transmit idle interrupt */
  561. USART_ITConfig(uart->uart_device, USART_IT_IDLE , ENABLE);
  562. /* DMA clock enable */
  563. RCC_AHB1PeriphClockCmd(RCC_AHB1Periph_DMA1, ENABLE);
  564. RCC_AHB1PeriphClockCmd(RCC_AHB1Periph_DMA2, ENABLE);
  565. /* rx dma config */
  566. dma_uart_config(serial, serial->config.bufsz, rx_fifo->buffer);
  567. DMA_ClearFlag(uart->dma.rx_stream, uart->dma.rx_flag);
  568. DMA_ITConfig(uart->dma.rx_stream, DMA_IT_TC, ENABLE);
  569. USART_DMACmd(uart->uart_device, USART_DMAReq_Rx, ENABLE);
  570. DMA_Cmd(uart->dma.rx_stream, ENABLE);
  571. /* rx dma interrupt config */
  572. NVIC_InitStructure.NVIC_IRQChannel = uart->dma.rx_irq_ch;
  573. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  574. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;
  575. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  576. NVIC_Init(&NVIC_InitStructure);
  577. }
  578. #endif /* RT_SERIAL_USING_DMA */
  579. int stm32_hw_usart_init(void)
  580. {
  581. struct stm32_uart *uart;
  582. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  583. RCC_Configuration();
  584. GPIO_Configuration();
  585. #ifdef RT_USING_UART1
  586. uart = &uart1;
  587. serial1.ops = &stm32_uart_ops;
  588. serial1.config = config;
  589. NVIC_Configuration(&uart1);
  590. /* register UART1 device */
  591. rt_hw_serial_register(&serial1,
  592. "uart1",
  593. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  594. uart);
  595. #endif /* RT_USING_UART1 */
  596. #ifdef RT_USING_UART2
  597. uart = &uart2;
  598. serial2.ops = &stm32_uart_ops;
  599. serial2.config = config;
  600. NVIC_Configuration(&uart2);
  601. /* register UART1 device */
  602. rt_hw_serial_register(&serial2,
  603. "uart2",
  604. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  605. uart);
  606. #endif /* RT_USING_UART2 */
  607. #ifdef RT_USING_UART3
  608. uart = &uart3;
  609. serial3.ops = &stm32_uart_ops;
  610. serial3.config = config;
  611. NVIC_Configuration(&uart3);
  612. /* register UART3 device */
  613. rt_hw_serial_register(&serial3,
  614. "uart3",
  615. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  616. uart);
  617. #endif /* RT_USING_UART3 */
  618. #ifdef RT_USING_UART4
  619. uart = &uart4;
  620. serial4.ops = &stm32_uart_ops;
  621. serial4.config = config;
  622. NVIC_Configuration(&uart4);
  623. /* register UART4 device */
  624. rt_hw_serial_register(&serial4,
  625. "uart4",
  626. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  627. uart);
  628. #endif /* RT_USING_UART4 */
  629. #ifdef RT_USING_UART5
  630. uart = &uart5;
  631. serial5.ops = &stm32_uart_ops;
  632. serial5.config = config;
  633. NVIC_Configuration(&uart5);
  634. /* register UART5 device */
  635. rt_hw_serial_register(&serial5,
  636. "uart5",
  637. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  638. uart);
  639. #endif /* RT_USING_UART5 */
  640. return 0;
  641. }
  642. INIT_BOARD_EXPORT(stm32_hw_usart_init);